]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/scsi/libata-core.c
[PATCH] libata: move ->set_mode() handling into ata_set_mode()
[mirror_ubuntu-artful-kernel.git] / drivers / scsi / libata-core.c
CommitLineData
1da177e4 1/*
af36d7f0
JG
2 * libata-core.c - helper library for ATA
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 * Copyright 2003-2004 Red Hat, Inc. All rights reserved.
9 * Copyright 2003-2004 Jeff Garzik
10 *
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2, or (at your option)
15 * any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; see the file COPYING. If not, write to
24 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
25 *
26 *
27 * libata documentation is available via 'make {ps|pdf}docs',
28 * as Documentation/DocBook/libata.*
29 *
30 * Hardware documentation available from http://www.t13.org/ and
31 * http://www.sata-io.org/
32 *
1da177e4
LT
33 */
34
35#include <linux/config.h>
36#include <linux/kernel.h>
37#include <linux/module.h>
38#include <linux/pci.h>
39#include <linux/init.h>
40#include <linux/list.h>
41#include <linux/mm.h>
42#include <linux/highmem.h>
43#include <linux/spinlock.h>
44#include <linux/blkdev.h>
45#include <linux/delay.h>
46#include <linux/timer.h>
47#include <linux/interrupt.h>
48#include <linux/completion.h>
49#include <linux/suspend.h>
50#include <linux/workqueue.h>
67846b30 51#include <linux/jiffies.h>
378f058c 52#include <linux/scatterlist.h>
1da177e4 53#include <scsi/scsi.h>
1da177e4 54#include "scsi_priv.h"
193515d5 55#include <scsi/scsi_cmnd.h>
1da177e4
LT
56#include <scsi/scsi_host.h>
57#include <linux/libata.h>
58#include <asm/io.h>
59#include <asm/semaphore.h>
60#include <asm/byteorder.h>
61
62#include "libata.h"
63
6aff8f1f 64static unsigned int ata_dev_init_params(struct ata_port *ap,
00b6f5e9
AL
65 struct ata_device *dev,
66 u16 heads,
67 u16 sectors);
83206a29
TH
68static unsigned int ata_dev_set_xfermode(struct ata_port *ap,
69 struct ata_device *dev);
acf356b1 70static void ata_dev_xfermask(struct ata_port *ap, struct ata_device *dev);
1da177e4
LT
71
72static unsigned int ata_unique_id = 1;
73static struct workqueue_struct *ata_wq;
74
418dc1f5 75int atapi_enabled = 1;
1623c81e
JG
76module_param(atapi_enabled, int, 0444);
77MODULE_PARM_DESC(atapi_enabled, "Enable discovery of ATAPI devices (0=off, 1=on)");
78
95de719a
AL
79int atapi_dmadir = 0;
80module_param(atapi_dmadir, int, 0444);
81MODULE_PARM_DESC(atapi_dmadir, "Enable ATAPI DMADIR bridge support (0=off, 1=on)");
82
c3c013a2
JG
83int libata_fua = 0;
84module_param_named(fua, libata_fua, int, 0444);
85MODULE_PARM_DESC(fua, "FUA support (0=off, 1=on)");
86
1da177e4
LT
87MODULE_AUTHOR("Jeff Garzik");
88MODULE_DESCRIPTION("Library module for ATA devices");
89MODULE_LICENSE("GPL");
90MODULE_VERSION(DRV_VERSION);
91
0baab86b 92
1da177e4
LT
93/**
94 * ata_tf_to_fis - Convert ATA taskfile to SATA FIS structure
95 * @tf: Taskfile to convert
96 * @fis: Buffer into which data will output
97 * @pmp: Port multiplier port
98 *
99 * Converts a standard ATA taskfile to a Serial ATA
100 * FIS structure (Register - Host to Device).
101 *
102 * LOCKING:
103 * Inherited from caller.
104 */
105
057ace5e 106void ata_tf_to_fis(const struct ata_taskfile *tf, u8 *fis, u8 pmp)
1da177e4
LT
107{
108 fis[0] = 0x27; /* Register - Host to Device FIS */
109 fis[1] = (pmp & 0xf) | (1 << 7); /* Port multiplier number,
110 bit 7 indicates Command FIS */
111 fis[2] = tf->command;
112 fis[3] = tf->feature;
113
114 fis[4] = tf->lbal;
115 fis[5] = tf->lbam;
116 fis[6] = tf->lbah;
117 fis[7] = tf->device;
118
119 fis[8] = tf->hob_lbal;
120 fis[9] = tf->hob_lbam;
121 fis[10] = tf->hob_lbah;
122 fis[11] = tf->hob_feature;
123
124 fis[12] = tf->nsect;
125 fis[13] = tf->hob_nsect;
126 fis[14] = 0;
127 fis[15] = tf->ctl;
128
129 fis[16] = 0;
130 fis[17] = 0;
131 fis[18] = 0;
132 fis[19] = 0;
133}
134
135/**
136 * ata_tf_from_fis - Convert SATA FIS to ATA taskfile
137 * @fis: Buffer from which data will be input
138 * @tf: Taskfile to output
139 *
e12a1be6 140 * Converts a serial ATA FIS structure to a standard ATA taskfile.
1da177e4
LT
141 *
142 * LOCKING:
143 * Inherited from caller.
144 */
145
057ace5e 146void ata_tf_from_fis(const u8 *fis, struct ata_taskfile *tf)
1da177e4
LT
147{
148 tf->command = fis[2]; /* status */
149 tf->feature = fis[3]; /* error */
150
151 tf->lbal = fis[4];
152 tf->lbam = fis[5];
153 tf->lbah = fis[6];
154 tf->device = fis[7];
155
156 tf->hob_lbal = fis[8];
157 tf->hob_lbam = fis[9];
158 tf->hob_lbah = fis[10];
159
160 tf->nsect = fis[12];
161 tf->hob_nsect = fis[13];
162}
163
8cbd6df1
AL
164static const u8 ata_rw_cmds[] = {
165 /* pio multi */
166 ATA_CMD_READ_MULTI,
167 ATA_CMD_WRITE_MULTI,
168 ATA_CMD_READ_MULTI_EXT,
169 ATA_CMD_WRITE_MULTI_EXT,
9a3dccc4
TH
170 0,
171 0,
172 0,
173 ATA_CMD_WRITE_MULTI_FUA_EXT,
8cbd6df1
AL
174 /* pio */
175 ATA_CMD_PIO_READ,
176 ATA_CMD_PIO_WRITE,
177 ATA_CMD_PIO_READ_EXT,
178 ATA_CMD_PIO_WRITE_EXT,
9a3dccc4
TH
179 0,
180 0,
181 0,
182 0,
8cbd6df1
AL
183 /* dma */
184 ATA_CMD_READ,
185 ATA_CMD_WRITE,
186 ATA_CMD_READ_EXT,
9a3dccc4
TH
187 ATA_CMD_WRITE_EXT,
188 0,
189 0,
190 0,
191 ATA_CMD_WRITE_FUA_EXT
8cbd6df1 192};
1da177e4
LT
193
194/**
8cbd6df1
AL
195 * ata_rwcmd_protocol - set taskfile r/w commands and protocol
196 * @qc: command to examine and configure
1da177e4 197 *
2e9edbf8 198 * Examine the device configuration and tf->flags to calculate
8cbd6df1 199 * the proper read/write commands and protocol to use.
1da177e4
LT
200 *
201 * LOCKING:
202 * caller.
203 */
9a3dccc4 204int ata_rwcmd_protocol(struct ata_queued_cmd *qc)
1da177e4 205{
8cbd6df1
AL
206 struct ata_taskfile *tf = &qc->tf;
207 struct ata_device *dev = qc->dev;
9a3dccc4 208 u8 cmd;
1da177e4 209
9a3dccc4 210 int index, fua, lba48, write;
2e9edbf8 211
9a3dccc4 212 fua = (tf->flags & ATA_TFLAG_FUA) ? 4 : 0;
8cbd6df1
AL
213 lba48 = (tf->flags & ATA_TFLAG_LBA48) ? 2 : 0;
214 write = (tf->flags & ATA_TFLAG_WRITE) ? 1 : 0;
1da177e4 215
8cbd6df1
AL
216 if (dev->flags & ATA_DFLAG_PIO) {
217 tf->protocol = ATA_PROT_PIO;
9a3dccc4 218 index = dev->multi_count ? 0 : 8;
8d238e01
AC
219 } else if (lba48 && (qc->ap->flags & ATA_FLAG_PIO_LBA48)) {
220 /* Unable to use DMA due to host limitation */
221 tf->protocol = ATA_PROT_PIO;
0565c26d 222 index = dev->multi_count ? 0 : 8;
8cbd6df1
AL
223 } else {
224 tf->protocol = ATA_PROT_DMA;
9a3dccc4 225 index = 16;
8cbd6df1 226 }
1da177e4 227
9a3dccc4
TH
228 cmd = ata_rw_cmds[index + fua + lba48 + write];
229 if (cmd) {
230 tf->command = cmd;
231 return 0;
232 }
233 return -1;
1da177e4
LT
234}
235
cb95d562
TH
236/**
237 * ata_pack_xfermask - Pack pio, mwdma and udma masks into xfer_mask
238 * @pio_mask: pio_mask
239 * @mwdma_mask: mwdma_mask
240 * @udma_mask: udma_mask
241 *
242 * Pack @pio_mask, @mwdma_mask and @udma_mask into a single
243 * unsigned int xfer_mask.
244 *
245 * LOCKING:
246 * None.
247 *
248 * RETURNS:
249 * Packed xfer_mask.
250 */
251static unsigned int ata_pack_xfermask(unsigned int pio_mask,
252 unsigned int mwdma_mask,
253 unsigned int udma_mask)
254{
255 return ((pio_mask << ATA_SHIFT_PIO) & ATA_MASK_PIO) |
256 ((mwdma_mask << ATA_SHIFT_MWDMA) & ATA_MASK_MWDMA) |
257 ((udma_mask << ATA_SHIFT_UDMA) & ATA_MASK_UDMA);
258}
259
c0489e4e
TH
260/**
261 * ata_unpack_xfermask - Unpack xfer_mask into pio, mwdma and udma masks
262 * @xfer_mask: xfer_mask to unpack
263 * @pio_mask: resulting pio_mask
264 * @mwdma_mask: resulting mwdma_mask
265 * @udma_mask: resulting udma_mask
266 *
267 * Unpack @xfer_mask into @pio_mask, @mwdma_mask and @udma_mask.
268 * Any NULL distination masks will be ignored.
269 */
270static void ata_unpack_xfermask(unsigned int xfer_mask,
271 unsigned int *pio_mask,
272 unsigned int *mwdma_mask,
273 unsigned int *udma_mask)
274{
275 if (pio_mask)
276 *pio_mask = (xfer_mask & ATA_MASK_PIO) >> ATA_SHIFT_PIO;
277 if (mwdma_mask)
278 *mwdma_mask = (xfer_mask & ATA_MASK_MWDMA) >> ATA_SHIFT_MWDMA;
279 if (udma_mask)
280 *udma_mask = (xfer_mask & ATA_MASK_UDMA) >> ATA_SHIFT_UDMA;
281}
282
cb95d562 283static const struct ata_xfer_ent {
be9a50c8 284 int shift, bits;
cb95d562
TH
285 u8 base;
286} ata_xfer_tbl[] = {
287 { ATA_SHIFT_PIO, ATA_BITS_PIO, XFER_PIO_0 },
288 { ATA_SHIFT_MWDMA, ATA_BITS_MWDMA, XFER_MW_DMA_0 },
289 { ATA_SHIFT_UDMA, ATA_BITS_UDMA, XFER_UDMA_0 },
290 { -1, },
291};
292
293/**
294 * ata_xfer_mask2mode - Find matching XFER_* for the given xfer_mask
295 * @xfer_mask: xfer_mask of interest
296 *
297 * Return matching XFER_* value for @xfer_mask. Only the highest
298 * bit of @xfer_mask is considered.
299 *
300 * LOCKING:
301 * None.
302 *
303 * RETURNS:
304 * Matching XFER_* value, 0 if no match found.
305 */
306static u8 ata_xfer_mask2mode(unsigned int xfer_mask)
307{
308 int highbit = fls(xfer_mask) - 1;
309 const struct ata_xfer_ent *ent;
310
311 for (ent = ata_xfer_tbl; ent->shift >= 0; ent++)
312 if (highbit >= ent->shift && highbit < ent->shift + ent->bits)
313 return ent->base + highbit - ent->shift;
314 return 0;
315}
316
317/**
318 * ata_xfer_mode2mask - Find matching xfer_mask for XFER_*
319 * @xfer_mode: XFER_* of interest
320 *
321 * Return matching xfer_mask for @xfer_mode.
322 *
323 * LOCKING:
324 * None.
325 *
326 * RETURNS:
327 * Matching xfer_mask, 0 if no match found.
328 */
329static unsigned int ata_xfer_mode2mask(u8 xfer_mode)
330{
331 const struct ata_xfer_ent *ent;
332
333 for (ent = ata_xfer_tbl; ent->shift >= 0; ent++)
334 if (xfer_mode >= ent->base && xfer_mode < ent->base + ent->bits)
335 return 1 << (ent->shift + xfer_mode - ent->base);
336 return 0;
337}
338
339/**
340 * ata_xfer_mode2shift - Find matching xfer_shift for XFER_*
341 * @xfer_mode: XFER_* of interest
342 *
343 * Return matching xfer_shift for @xfer_mode.
344 *
345 * LOCKING:
346 * None.
347 *
348 * RETURNS:
349 * Matching xfer_shift, -1 if no match found.
350 */
351static int ata_xfer_mode2shift(unsigned int xfer_mode)
352{
353 const struct ata_xfer_ent *ent;
354
355 for (ent = ata_xfer_tbl; ent->shift >= 0; ent++)
356 if (xfer_mode >= ent->base && xfer_mode < ent->base + ent->bits)
357 return ent->shift;
358 return -1;
359}
360
1da177e4 361/**
1da7b0d0
TH
362 * ata_mode_string - convert xfer_mask to string
363 * @xfer_mask: mask of bits supported; only highest bit counts.
1da177e4
LT
364 *
365 * Determine string which represents the highest speed
1da7b0d0 366 * (highest bit in @modemask).
1da177e4
LT
367 *
368 * LOCKING:
369 * None.
370 *
371 * RETURNS:
372 * Constant C string representing highest speed listed in
1da7b0d0 373 * @mode_mask, or the constant C string "<n/a>".
1da177e4 374 */
1da7b0d0 375static const char *ata_mode_string(unsigned int xfer_mask)
1da177e4 376{
75f554bc
TH
377 static const char * const xfer_mode_str[] = {
378 "PIO0",
379 "PIO1",
380 "PIO2",
381 "PIO3",
382 "PIO4",
383 "MWDMA0",
384 "MWDMA1",
385 "MWDMA2",
386 "UDMA/16",
387 "UDMA/25",
388 "UDMA/33",
389 "UDMA/44",
390 "UDMA/66",
391 "UDMA/100",
392 "UDMA/133",
393 "UDMA7",
394 };
1da7b0d0 395 int highbit;
1da177e4 396
1da7b0d0
TH
397 highbit = fls(xfer_mask) - 1;
398 if (highbit >= 0 && highbit < ARRAY_SIZE(xfer_mode_str))
399 return xfer_mode_str[highbit];
1da177e4 400 return "<n/a>";
1da177e4
LT
401}
402
4c360c81
TH
403static const char *sata_spd_string(unsigned int spd)
404{
405 static const char * const spd_str[] = {
406 "1.5 Gbps",
407 "3.0 Gbps",
408 };
409
410 if (spd == 0 || (spd - 1) >= ARRAY_SIZE(spd_str))
411 return "<unknown>";
412 return spd_str[spd - 1];
413}
414
1ad8e7f9 415void ata_dev_disable(struct ata_port *ap, struct ata_device *dev)
0b8efb0a 416{
e1211e3f 417 if (ata_dev_enabled(dev)) {
0b8efb0a
TH
418 printk(KERN_WARNING "ata%u: dev %u disabled\n",
419 ap->id, dev->devno);
420 dev->class++;
421 }
422}
423
1da177e4
LT
424/**
425 * ata_pio_devchk - PATA device presence detection
426 * @ap: ATA channel to examine
427 * @device: Device to examine (starting at zero)
428 *
429 * This technique was originally described in
430 * Hale Landis's ATADRVR (www.ata-atapi.com), and
431 * later found its way into the ATA/ATAPI spec.
432 *
433 * Write a pattern to the ATA shadow registers,
434 * and if a device is present, it will respond by
435 * correctly storing and echoing back the
436 * ATA shadow register contents.
437 *
438 * LOCKING:
439 * caller.
440 */
441
442static unsigned int ata_pio_devchk(struct ata_port *ap,
443 unsigned int device)
444{
445 struct ata_ioports *ioaddr = &ap->ioaddr;
446 u8 nsect, lbal;
447
448 ap->ops->dev_select(ap, device);
449
450 outb(0x55, ioaddr->nsect_addr);
451 outb(0xaa, ioaddr->lbal_addr);
452
453 outb(0xaa, ioaddr->nsect_addr);
454 outb(0x55, ioaddr->lbal_addr);
455
456 outb(0x55, ioaddr->nsect_addr);
457 outb(0xaa, ioaddr->lbal_addr);
458
459 nsect = inb(ioaddr->nsect_addr);
460 lbal = inb(ioaddr->lbal_addr);
461
462 if ((nsect == 0x55) && (lbal == 0xaa))
463 return 1; /* we found a device */
464
465 return 0; /* nothing found */
466}
467
468/**
469 * ata_mmio_devchk - PATA device presence detection
470 * @ap: ATA channel to examine
471 * @device: Device to examine (starting at zero)
472 *
473 * This technique was originally described in
474 * Hale Landis's ATADRVR (www.ata-atapi.com), and
475 * later found its way into the ATA/ATAPI spec.
476 *
477 * Write a pattern to the ATA shadow registers,
478 * and if a device is present, it will respond by
479 * correctly storing and echoing back the
480 * ATA shadow register contents.
481 *
482 * LOCKING:
483 * caller.
484 */
485
486static unsigned int ata_mmio_devchk(struct ata_port *ap,
487 unsigned int device)
488{
489 struct ata_ioports *ioaddr = &ap->ioaddr;
490 u8 nsect, lbal;
491
492 ap->ops->dev_select(ap, device);
493
494 writeb(0x55, (void __iomem *) ioaddr->nsect_addr);
495 writeb(0xaa, (void __iomem *) ioaddr->lbal_addr);
496
497 writeb(0xaa, (void __iomem *) ioaddr->nsect_addr);
498 writeb(0x55, (void __iomem *) ioaddr->lbal_addr);
499
500 writeb(0x55, (void __iomem *) ioaddr->nsect_addr);
501 writeb(0xaa, (void __iomem *) ioaddr->lbal_addr);
502
503 nsect = readb((void __iomem *) ioaddr->nsect_addr);
504 lbal = readb((void __iomem *) ioaddr->lbal_addr);
505
506 if ((nsect == 0x55) && (lbal == 0xaa))
507 return 1; /* we found a device */
508
509 return 0; /* nothing found */
510}
511
512/**
513 * ata_devchk - PATA device presence detection
514 * @ap: ATA channel to examine
515 * @device: Device to examine (starting at zero)
516 *
517 * Dispatch ATA device presence detection, depending
518 * on whether we are using PIO or MMIO to talk to the
519 * ATA shadow registers.
520 *
521 * LOCKING:
522 * caller.
523 */
524
525static unsigned int ata_devchk(struct ata_port *ap,
526 unsigned int device)
527{
528 if (ap->flags & ATA_FLAG_MMIO)
529 return ata_mmio_devchk(ap, device);
530 return ata_pio_devchk(ap, device);
531}
532
533/**
534 * ata_dev_classify - determine device type based on ATA-spec signature
535 * @tf: ATA taskfile register set for device to be identified
536 *
537 * Determine from taskfile register contents whether a device is
538 * ATA or ATAPI, as per "Signature and persistence" section
539 * of ATA/PI spec (volume 1, sect 5.14).
540 *
541 * LOCKING:
542 * None.
543 *
544 * RETURNS:
545 * Device type, %ATA_DEV_ATA, %ATA_DEV_ATAPI, or %ATA_DEV_UNKNOWN
546 * the event of failure.
547 */
548
057ace5e 549unsigned int ata_dev_classify(const struct ata_taskfile *tf)
1da177e4
LT
550{
551 /* Apple's open source Darwin code hints that some devices only
552 * put a proper signature into the LBA mid/high registers,
553 * So, we only check those. It's sufficient for uniqueness.
554 */
555
556 if (((tf->lbam == 0) && (tf->lbah == 0)) ||
557 ((tf->lbam == 0x3c) && (tf->lbah == 0xc3))) {
558 DPRINTK("found ATA device by sig\n");
559 return ATA_DEV_ATA;
560 }
561
562 if (((tf->lbam == 0x14) && (tf->lbah == 0xeb)) ||
563 ((tf->lbam == 0x69) && (tf->lbah == 0x96))) {
564 DPRINTK("found ATAPI device by sig\n");
565 return ATA_DEV_ATAPI;
566 }
567
568 DPRINTK("unknown device\n");
569 return ATA_DEV_UNKNOWN;
570}
571
572/**
573 * ata_dev_try_classify - Parse returned ATA device signature
574 * @ap: ATA channel to examine
575 * @device: Device to examine (starting at zero)
b4dc7623 576 * @r_err: Value of error register on completion
1da177e4
LT
577 *
578 * After an event -- SRST, E.D.D., or SATA COMRESET -- occurs,
579 * an ATA/ATAPI-defined set of values is placed in the ATA
580 * shadow registers, indicating the results of device detection
581 * and diagnostics.
582 *
583 * Select the ATA device, and read the values from the ATA shadow
584 * registers. Then parse according to the Error register value,
585 * and the spec-defined values examined by ata_dev_classify().
586 *
587 * LOCKING:
588 * caller.
b4dc7623
TH
589 *
590 * RETURNS:
591 * Device type - %ATA_DEV_ATA, %ATA_DEV_ATAPI or %ATA_DEV_NONE.
1da177e4
LT
592 */
593
b4dc7623
TH
594static unsigned int
595ata_dev_try_classify(struct ata_port *ap, unsigned int device, u8 *r_err)
1da177e4 596{
1da177e4
LT
597 struct ata_taskfile tf;
598 unsigned int class;
599 u8 err;
600
601 ap->ops->dev_select(ap, device);
602
603 memset(&tf, 0, sizeof(tf));
604
1da177e4 605 ap->ops->tf_read(ap, &tf);
0169e284 606 err = tf.feature;
b4dc7623
TH
607 if (r_err)
608 *r_err = err;
1da177e4
LT
609
610 /* see if device passed diags */
611 if (err == 1)
612 /* do nothing */ ;
613 else if ((device == 0) && (err == 0x81))
614 /* do nothing */ ;
615 else
b4dc7623 616 return ATA_DEV_NONE;
1da177e4 617
b4dc7623 618 /* determine if device is ATA or ATAPI */
1da177e4 619 class = ata_dev_classify(&tf);
b4dc7623 620
1da177e4 621 if (class == ATA_DEV_UNKNOWN)
b4dc7623 622 return ATA_DEV_NONE;
1da177e4 623 if ((class == ATA_DEV_ATA) && (ata_chk_status(ap) == 0))
b4dc7623
TH
624 return ATA_DEV_NONE;
625 return class;
1da177e4
LT
626}
627
628/**
6a62a04d 629 * ata_id_string - Convert IDENTIFY DEVICE page into string
1da177e4
LT
630 * @id: IDENTIFY DEVICE results we will examine
631 * @s: string into which data is output
632 * @ofs: offset into identify device page
633 * @len: length of string to return. must be an even number.
634 *
635 * The strings in the IDENTIFY DEVICE page are broken up into
636 * 16-bit chunks. Run through the string, and output each
637 * 8-bit chunk linearly, regardless of platform.
638 *
639 * LOCKING:
640 * caller.
641 */
642
6a62a04d
TH
643void ata_id_string(const u16 *id, unsigned char *s,
644 unsigned int ofs, unsigned int len)
1da177e4
LT
645{
646 unsigned int c;
647
648 while (len > 0) {
649 c = id[ofs] >> 8;
650 *s = c;
651 s++;
652
653 c = id[ofs] & 0xff;
654 *s = c;
655 s++;
656
657 ofs++;
658 len -= 2;
659 }
660}
661
0e949ff3 662/**
6a62a04d 663 * ata_id_c_string - Convert IDENTIFY DEVICE page into C string
0e949ff3
TH
664 * @id: IDENTIFY DEVICE results we will examine
665 * @s: string into which data is output
666 * @ofs: offset into identify device page
667 * @len: length of string to return. must be an odd number.
668 *
6a62a04d 669 * This function is identical to ata_id_string except that it
0e949ff3
TH
670 * trims trailing spaces and terminates the resulting string with
671 * null. @len must be actual maximum length (even number) + 1.
672 *
673 * LOCKING:
674 * caller.
675 */
6a62a04d
TH
676void ata_id_c_string(const u16 *id, unsigned char *s,
677 unsigned int ofs, unsigned int len)
0e949ff3
TH
678{
679 unsigned char *p;
680
681 WARN_ON(!(len & 1));
682
6a62a04d 683 ata_id_string(id, s, ofs, len - 1);
0e949ff3
TH
684
685 p = s + strnlen(s, len - 1);
686 while (p > s && p[-1] == ' ')
687 p--;
688 *p = '\0';
689}
0baab86b 690
2940740b
TH
691static u64 ata_id_n_sectors(const u16 *id)
692{
693 if (ata_id_has_lba(id)) {
694 if (ata_id_has_lba48(id))
695 return ata_id_u64(id, 100);
696 else
697 return ata_id_u32(id, 60);
698 } else {
699 if (ata_id_current_chs_valid(id))
700 return ata_id_u32(id, 57);
701 else
702 return id[1] * id[3] * id[6];
703 }
704}
705
0baab86b
EF
706/**
707 * ata_noop_dev_select - Select device 0/1 on ATA bus
708 * @ap: ATA channel to manipulate
709 * @device: ATA device (numbered from zero) to select
710 *
711 * This function performs no actual function.
712 *
713 * May be used as the dev_select() entry in ata_port_operations.
714 *
715 * LOCKING:
716 * caller.
717 */
1da177e4
LT
718void ata_noop_dev_select (struct ata_port *ap, unsigned int device)
719{
720}
721
0baab86b 722
1da177e4
LT
723/**
724 * ata_std_dev_select - Select device 0/1 on ATA bus
725 * @ap: ATA channel to manipulate
726 * @device: ATA device (numbered from zero) to select
727 *
728 * Use the method defined in the ATA specification to
729 * make either device 0, or device 1, active on the
0baab86b
EF
730 * ATA channel. Works with both PIO and MMIO.
731 *
732 * May be used as the dev_select() entry in ata_port_operations.
1da177e4
LT
733 *
734 * LOCKING:
735 * caller.
736 */
737
738void ata_std_dev_select (struct ata_port *ap, unsigned int device)
739{
740 u8 tmp;
741
742 if (device == 0)
743 tmp = ATA_DEVICE_OBS;
744 else
745 tmp = ATA_DEVICE_OBS | ATA_DEV1;
746
747 if (ap->flags & ATA_FLAG_MMIO) {
748 writeb(tmp, (void __iomem *) ap->ioaddr.device_addr);
749 } else {
750 outb(tmp, ap->ioaddr.device_addr);
751 }
752 ata_pause(ap); /* needed; also flushes, for mmio */
753}
754
755/**
756 * ata_dev_select - Select device 0/1 on ATA bus
757 * @ap: ATA channel to manipulate
758 * @device: ATA device (numbered from zero) to select
759 * @wait: non-zero to wait for Status register BSY bit to clear
760 * @can_sleep: non-zero if context allows sleeping
761 *
762 * Use the method defined in the ATA specification to
763 * make either device 0, or device 1, active on the
764 * ATA channel.
765 *
766 * This is a high-level version of ata_std_dev_select(),
767 * which additionally provides the services of inserting
768 * the proper pauses and status polling, where needed.
769 *
770 * LOCKING:
771 * caller.
772 */
773
774void ata_dev_select(struct ata_port *ap, unsigned int device,
775 unsigned int wait, unsigned int can_sleep)
776{
777 VPRINTK("ENTER, ata%u: device %u, wait %u\n",
778 ap->id, device, wait);
779
780 if (wait)
781 ata_wait_idle(ap);
782
783 ap->ops->dev_select(ap, device);
784
785 if (wait) {
786 if (can_sleep && ap->device[device].class == ATA_DEV_ATAPI)
787 msleep(150);
788 ata_wait_idle(ap);
789 }
790}
791
792/**
793 * ata_dump_id - IDENTIFY DEVICE info debugging output
0bd3300a 794 * @id: IDENTIFY DEVICE page to dump
1da177e4 795 *
0bd3300a
TH
796 * Dump selected 16-bit words from the given IDENTIFY DEVICE
797 * page.
1da177e4
LT
798 *
799 * LOCKING:
800 * caller.
801 */
802
0bd3300a 803static inline void ata_dump_id(const u16 *id)
1da177e4
LT
804{
805 DPRINTK("49==0x%04x "
806 "53==0x%04x "
807 "63==0x%04x "
808 "64==0x%04x "
809 "75==0x%04x \n",
0bd3300a
TH
810 id[49],
811 id[53],
812 id[63],
813 id[64],
814 id[75]);
1da177e4
LT
815 DPRINTK("80==0x%04x "
816 "81==0x%04x "
817 "82==0x%04x "
818 "83==0x%04x "
819 "84==0x%04x \n",
0bd3300a
TH
820 id[80],
821 id[81],
822 id[82],
823 id[83],
824 id[84]);
1da177e4
LT
825 DPRINTK("88==0x%04x "
826 "93==0x%04x\n",
0bd3300a
TH
827 id[88],
828 id[93]);
1da177e4
LT
829}
830
cb95d562
TH
831/**
832 * ata_id_xfermask - Compute xfermask from the given IDENTIFY data
833 * @id: IDENTIFY data to compute xfer mask from
834 *
835 * Compute the xfermask for this device. This is not as trivial
836 * as it seems if we must consider early devices correctly.
837 *
838 * FIXME: pre IDE drive timing (do we care ?).
839 *
840 * LOCKING:
841 * None.
842 *
843 * RETURNS:
844 * Computed xfermask
845 */
846static unsigned int ata_id_xfermask(const u16 *id)
847{
848 unsigned int pio_mask, mwdma_mask, udma_mask;
849
850 /* Usual case. Word 53 indicates word 64 is valid */
851 if (id[ATA_ID_FIELD_VALID] & (1 << 1)) {
852 pio_mask = id[ATA_ID_PIO_MODES] & 0x03;
853 pio_mask <<= 3;
854 pio_mask |= 0x7;
855 } else {
856 /* If word 64 isn't valid then Word 51 high byte holds
857 * the PIO timing number for the maximum. Turn it into
858 * a mask.
859 */
860 pio_mask = (2 << (id[ATA_ID_OLD_PIO_MODES] & 0xFF)) - 1 ;
861
862 /* But wait.. there's more. Design your standards by
863 * committee and you too can get a free iordy field to
864 * process. However its the speeds not the modes that
865 * are supported... Note drivers using the timing API
866 * will get this right anyway
867 */
868 }
869
870 mwdma_mask = id[ATA_ID_MWDMA_MODES] & 0x07;
fb21f0d0
TH
871
872 udma_mask = 0;
873 if (id[ATA_ID_FIELD_VALID] & (1 << 2))
874 udma_mask = id[ATA_ID_UDMA_MODES] & 0xff;
cb95d562
TH
875
876 return ata_pack_xfermask(pio_mask, mwdma_mask, udma_mask);
877}
878
86e45b6b
TH
879/**
880 * ata_port_queue_task - Queue port_task
881 * @ap: The ata_port to queue port_task for
882 *
883 * Schedule @fn(@data) for execution after @delay jiffies using
884 * port_task. There is one port_task per port and it's the
885 * user(low level driver)'s responsibility to make sure that only
886 * one task is active at any given time.
887 *
888 * libata core layer takes care of synchronization between
889 * port_task and EH. ata_port_queue_task() may be ignored for EH
890 * synchronization.
891 *
892 * LOCKING:
893 * Inherited from caller.
894 */
895void ata_port_queue_task(struct ata_port *ap, void (*fn)(void *), void *data,
896 unsigned long delay)
897{
898 int rc;
899
2e755f68 900 if (ap->flags & ATA_FLAG_FLUSH_PORT_TASK)
86e45b6b
TH
901 return;
902
903 PREPARE_WORK(&ap->port_task, fn, data);
904
905 if (!delay)
906 rc = queue_work(ata_wq, &ap->port_task);
907 else
908 rc = queue_delayed_work(ata_wq, &ap->port_task, delay);
909
910 /* rc == 0 means that another user is using port task */
911 WARN_ON(rc == 0);
912}
913
914/**
915 * ata_port_flush_task - Flush port_task
916 * @ap: The ata_port to flush port_task for
917 *
918 * After this function completes, port_task is guranteed not to
919 * be running or scheduled.
920 *
921 * LOCKING:
922 * Kernel thread context (may sleep)
923 */
924void ata_port_flush_task(struct ata_port *ap)
925{
926 unsigned long flags;
927
928 DPRINTK("ENTER\n");
929
930 spin_lock_irqsave(&ap->host_set->lock, flags);
2e755f68 931 ap->flags |= ATA_FLAG_FLUSH_PORT_TASK;
86e45b6b
TH
932 spin_unlock_irqrestore(&ap->host_set->lock, flags);
933
934 DPRINTK("flush #1\n");
935 flush_workqueue(ata_wq);
936
937 /*
938 * At this point, if a task is running, it's guaranteed to see
939 * the FLUSH flag; thus, it will never queue pio tasks again.
940 * Cancel and flush.
941 */
942 if (!cancel_delayed_work(&ap->port_task)) {
943 DPRINTK("flush #2\n");
944 flush_workqueue(ata_wq);
945 }
946
947 spin_lock_irqsave(&ap->host_set->lock, flags);
2e755f68 948 ap->flags &= ~ATA_FLAG_FLUSH_PORT_TASK;
86e45b6b
TH
949 spin_unlock_irqrestore(&ap->host_set->lock, flags);
950
951 DPRINTK("EXIT\n");
952}
953
77853bf2 954void ata_qc_complete_internal(struct ata_queued_cmd *qc)
a2a7a662 955{
77853bf2 956 struct completion *waiting = qc->private_data;
a2a7a662 957
77853bf2 958 qc->ap->ops->tf_read(qc->ap, &qc->tf);
a2a7a662 959 complete(waiting);
a2a7a662
TH
960}
961
962/**
963 * ata_exec_internal - execute libata internal command
964 * @ap: Port to which the command is sent
965 * @dev: Device to which the command is sent
966 * @tf: Taskfile registers for the command and the result
d69cf37d 967 * @cdb: CDB for packet command
a2a7a662
TH
968 * @dma_dir: Data tranfer direction of the command
969 * @buf: Data buffer of the command
970 * @buflen: Length of data buffer
971 *
972 * Executes libata internal command with timeout. @tf contains
973 * command on entry and result on return. Timeout and error
974 * conditions are reported via return value. No recovery action
975 * is taken after a command times out. It's caller's duty to
976 * clean up after timeout.
977 *
978 * LOCKING:
979 * None. Should be called with kernel context, might sleep.
980 */
981
1ad8e7f9
TH
982unsigned ata_exec_internal(struct ata_port *ap, struct ata_device *dev,
983 struct ata_taskfile *tf, const u8 *cdb,
984 int dma_dir, void *buf, unsigned int buflen)
a2a7a662
TH
985{
986 u8 command = tf->command;
987 struct ata_queued_cmd *qc;
988 DECLARE_COMPLETION(wait);
989 unsigned long flags;
77853bf2 990 unsigned int err_mask;
a2a7a662
TH
991
992 spin_lock_irqsave(&ap->host_set->lock, flags);
993
994 qc = ata_qc_new_init(ap, dev);
995 BUG_ON(qc == NULL);
996
997 qc->tf = *tf;
d69cf37d
TH
998 if (cdb)
999 memcpy(qc->cdb, cdb, ATAPI_CDB_LEN);
a2a7a662
TH
1000 qc->dma_dir = dma_dir;
1001 if (dma_dir != DMA_NONE) {
1002 ata_sg_init_one(qc, buf, buflen);
1003 qc->nsect = buflen / ATA_SECT_SIZE;
1004 }
1005
77853bf2 1006 qc->private_data = &wait;
a2a7a662
TH
1007 qc->complete_fn = ata_qc_complete_internal;
1008
8e0e694a 1009 ata_qc_issue(qc);
a2a7a662
TH
1010
1011 spin_unlock_irqrestore(&ap->host_set->lock, flags);
1012
1013 if (!wait_for_completion_timeout(&wait, ATA_TMOUT_INTERNAL)) {
41ade50c
AL
1014 ata_port_flush_task(ap);
1015
a2a7a662
TH
1016 spin_lock_irqsave(&ap->host_set->lock, flags);
1017
1018 /* We're racing with irq here. If we lose, the
1019 * following test prevents us from completing the qc
1020 * again. If completion irq occurs after here but
1021 * before the caller cleans up, it will result in a
1022 * spurious interrupt. We can live with that.
1023 */
77853bf2 1024 if (qc->flags & ATA_QCFLAG_ACTIVE) {
11a56d24 1025 qc->err_mask = AC_ERR_TIMEOUT;
a2a7a662
TH
1026 ata_qc_complete(qc);
1027 printk(KERN_WARNING "ata%u: qc timeout (cmd 0x%x)\n",
1028 ap->id, command);
1029 }
1030
1031 spin_unlock_irqrestore(&ap->host_set->lock, flags);
1032 }
1033
15869303
TH
1034 /* finish up */
1035 spin_lock_irqsave(&ap->host_set->lock, flags);
1036
77853bf2
TH
1037 *tf = qc->tf;
1038 err_mask = qc->err_mask;
1039
1040 ata_qc_free(qc);
1041
1f7dd3e9
TH
1042 /* XXX - Some LLDDs (sata_mv) disable port on command failure.
1043 * Until those drivers are fixed, we detect the condition
1044 * here, fail the command with AC_ERR_SYSTEM and reenable the
1045 * port.
1046 *
1047 * Note that this doesn't change any behavior as internal
1048 * command failure results in disabling the device in the
1049 * higher layer for LLDDs without new reset/EH callbacks.
1050 *
1051 * Kill the following code as soon as those drivers are fixed.
1052 */
198e0fed 1053 if (ap->flags & ATA_FLAG_DISABLED) {
1f7dd3e9
TH
1054 err_mask |= AC_ERR_SYSTEM;
1055 ata_port_probe(ap);
1056 }
1057
15869303
TH
1058 spin_unlock_irqrestore(&ap->host_set->lock, flags);
1059
77853bf2 1060 return err_mask;
a2a7a662
TH
1061}
1062
1bc4ccff
AC
1063/**
1064 * ata_pio_need_iordy - check if iordy needed
1065 * @adev: ATA device
1066 *
1067 * Check if the current speed of the device requires IORDY. Used
1068 * by various controllers for chip configuration.
1069 */
1070
1071unsigned int ata_pio_need_iordy(const struct ata_device *adev)
1072{
1073 int pio;
1074 int speed = adev->pio_mode - XFER_PIO_0;
1075
1076 if (speed < 2)
1077 return 0;
1078 if (speed > 2)
1079 return 1;
2e9edbf8 1080
1bc4ccff
AC
1081 /* If we have no drive specific rule, then PIO 2 is non IORDY */
1082
1083 if (adev->id[ATA_ID_FIELD_VALID] & 2) { /* EIDE */
1084 pio = adev->id[ATA_ID_EIDE_PIO];
1085 /* Is the speed faster than the drive allows non IORDY ? */
1086 if (pio) {
1087 /* This is cycle times not frequency - watch the logic! */
1088 if (pio > 240) /* PIO2 is 240nS per cycle */
1089 return 1;
1090 return 0;
1091 }
1092 }
1093 return 0;
1094}
1095
1da177e4 1096/**
49016aca
TH
1097 * ata_dev_read_id - Read ID data from the specified device
1098 * @ap: port on which target device resides
1099 * @dev: target device
1100 * @p_class: pointer to class of the target device (may be changed)
1101 * @post_reset: is this read ID post-reset?
fe635c7e 1102 * @id: buffer to read IDENTIFY data into
1da177e4 1103 *
49016aca
TH
1104 * Read ID data from the specified device. ATA_CMD_ID_ATA is
1105 * performed on ATA devices and ATA_CMD_ID_ATAPI on ATAPI
aec5c3c1
TH
1106 * devices. This function also issues ATA_CMD_INIT_DEV_PARAMS
1107 * for pre-ATA4 drives.
1da177e4
LT
1108 *
1109 * LOCKING:
49016aca
TH
1110 * Kernel thread context (may sleep)
1111 *
1112 * RETURNS:
1113 * 0 on success, -errno otherwise.
1da177e4 1114 */
49016aca 1115static int ata_dev_read_id(struct ata_port *ap, struct ata_device *dev,
fe635c7e 1116 unsigned int *p_class, int post_reset, u16 *id)
1da177e4 1117{
49016aca 1118 unsigned int class = *p_class;
a0123703 1119 struct ata_taskfile tf;
49016aca
TH
1120 unsigned int err_mask = 0;
1121 const char *reason;
1122 int rc;
1da177e4 1123
49016aca 1124 DPRINTK("ENTER, host %u, dev %u\n", ap->id, dev->devno);
1da177e4 1125
49016aca 1126 ata_dev_select(ap, dev->devno, 1, 1); /* select device 0/1 */
1da177e4 1127
49016aca
TH
1128 retry:
1129 ata_tf_init(ap, &tf, dev->devno);
a0123703 1130
49016aca
TH
1131 switch (class) {
1132 case ATA_DEV_ATA:
a0123703 1133 tf.command = ATA_CMD_ID_ATA;
49016aca
TH
1134 break;
1135 case ATA_DEV_ATAPI:
a0123703 1136 tf.command = ATA_CMD_ID_ATAPI;
49016aca
TH
1137 break;
1138 default:
1139 rc = -ENODEV;
1140 reason = "unsupported class";
1141 goto err_out;
1da177e4
LT
1142 }
1143
a0123703 1144 tf.protocol = ATA_PROT_PIO;
1da177e4 1145
d69cf37d 1146 err_mask = ata_exec_internal(ap, dev, &tf, NULL, DMA_FROM_DEVICE,
49016aca 1147 id, sizeof(id[0]) * ATA_ID_WORDS);
a0123703 1148 if (err_mask) {
49016aca
TH
1149 rc = -EIO;
1150 reason = "I/O error";
1da177e4
LT
1151 goto err_out;
1152 }
1153
49016aca 1154 swap_buf_le16(id, ATA_ID_WORDS);
1da177e4 1155
49016aca 1156 /* sanity check */
692785e7 1157 if ((class == ATA_DEV_ATA) != (ata_id_is_ata(id) | ata_id_is_cfa(id))) {
49016aca
TH
1158 rc = -EINVAL;
1159 reason = "device reports illegal type";
1160 goto err_out;
1161 }
1162
1163 if (post_reset && class == ATA_DEV_ATA) {
1164 /*
1165 * The exact sequence expected by certain pre-ATA4 drives is:
1166 * SRST RESET
1167 * IDENTIFY
1168 * INITIALIZE DEVICE PARAMETERS
1169 * anything else..
1170 * Some drives were very specific about that exact sequence.
1171 */
1172 if (ata_id_major_version(id) < 4 || !ata_id_has_lba(id)) {
00b6f5e9 1173 err_mask = ata_dev_init_params(ap, dev, id[3], id[6]);
49016aca
TH
1174 if (err_mask) {
1175 rc = -EIO;
1176 reason = "INIT_DEV_PARAMS failed";
1177 goto err_out;
1178 }
1179
1180 /* current CHS translation info (id[53-58]) might be
1181 * changed. reread the identify device info.
1182 */
1183 post_reset = 0;
1184 goto retry;
1185 }
1186 }
1187
1188 *p_class = class;
fe635c7e 1189
49016aca
TH
1190 return 0;
1191
1192 err_out:
1193 printk(KERN_WARNING "ata%u: dev %u failed to IDENTIFY (%s)\n",
1194 ap->id, dev->devno, reason);
49016aca
TH
1195 return rc;
1196}
1197
4b2f3ede
TH
1198static inline u8 ata_dev_knobble(const struct ata_port *ap,
1199 struct ata_device *dev)
1200{
1201 return ((ap->cbl == ATA_CBL_SATA) && (!ata_id_is_sata(dev->id)));
1202}
1203
49016aca 1204/**
ffeae418
TH
1205 * ata_dev_configure - Configure the specified ATA/ATAPI device
1206 * @ap: Port on which target device resides
1207 * @dev: Target device to configure
4c2d721a 1208 * @print_info: Enable device info printout
ffeae418
TH
1209 *
1210 * Configure @dev according to @dev->id. Generic and low-level
1211 * driver specific fixups are also applied.
49016aca
TH
1212 *
1213 * LOCKING:
ffeae418
TH
1214 * Kernel thread context (may sleep)
1215 *
1216 * RETURNS:
1217 * 0 on success, -errno otherwise
49016aca 1218 */
4c2d721a
TH
1219static int ata_dev_configure(struct ata_port *ap, struct ata_device *dev,
1220 int print_info)
49016aca 1221{
1148c3a7 1222 const u16 *id = dev->id;
ff8854b2 1223 unsigned int xfer_mask;
49016aca
TH
1224 int i, rc;
1225
e1211e3f 1226 if (!ata_dev_enabled(dev)) {
49016aca 1227 DPRINTK("ENTER/EXIT (host %u, dev %u) -- nodev\n",
ffeae418
TH
1228 ap->id, dev->devno);
1229 return 0;
49016aca
TH
1230 }
1231
ffeae418 1232 DPRINTK("ENTER, host %u, dev %u\n", ap->id, dev->devno);
1da177e4 1233
c39f5ebe
TH
1234 /* print device capabilities */
1235 if (print_info)
1236 printk(KERN_DEBUG "ata%u: dev %u cfg 49:%04x 82:%04x 83:%04x "
1237 "84:%04x 85:%04x 86:%04x 87:%04x 88:%04x\n",
1238 ap->id, dev->devno, id[49], id[82], id[83],
1239 id[84], id[85], id[86], id[87], id[88]);
1240
208a9933 1241 /* initialize to-be-configured parameters */
ea1dd4e1 1242 dev->flags &= ~ATA_DFLAG_CFG_MASK;
208a9933
TH
1243 dev->max_sectors = 0;
1244 dev->cdb_len = 0;
1245 dev->n_sectors = 0;
1246 dev->cylinders = 0;
1247 dev->heads = 0;
1248 dev->sectors = 0;
1249
1da177e4
LT
1250 /*
1251 * common ATA, ATAPI feature tests
1252 */
1253
ff8854b2 1254 /* find max transfer mode; for printk only */
1148c3a7 1255 xfer_mask = ata_id_xfermask(id);
1da177e4 1256
1148c3a7 1257 ata_dump_id(id);
1da177e4
LT
1258
1259 /* ATA-specific feature tests */
1260 if (dev->class == ATA_DEV_ATA) {
1148c3a7 1261 dev->n_sectors = ata_id_n_sectors(id);
2940740b 1262
1148c3a7 1263 if (ata_id_has_lba(id)) {
4c2d721a 1264 const char *lba_desc;
8bf62ece 1265
4c2d721a
TH
1266 lba_desc = "LBA";
1267 dev->flags |= ATA_DFLAG_LBA;
1148c3a7 1268 if (ata_id_has_lba48(id)) {
8bf62ece 1269 dev->flags |= ATA_DFLAG_LBA48;
4c2d721a
TH
1270 lba_desc = "LBA48";
1271 }
8bf62ece
AL
1272
1273 /* print device info to dmesg */
4c2d721a
TH
1274 if (print_info)
1275 printk(KERN_INFO "ata%u: dev %u ATA-%d, "
1276 "max %s, %Lu sectors: %s\n",
1277 ap->id, dev->devno,
1148c3a7 1278 ata_id_major_version(id),
ff8854b2 1279 ata_mode_string(xfer_mask),
4c2d721a
TH
1280 (unsigned long long)dev->n_sectors,
1281 lba_desc);
ffeae418 1282 } else {
8bf62ece
AL
1283 /* CHS */
1284
1285 /* Default translation */
1148c3a7
TH
1286 dev->cylinders = id[1];
1287 dev->heads = id[3];
1288 dev->sectors = id[6];
8bf62ece 1289
1148c3a7 1290 if (ata_id_current_chs_valid(id)) {
8bf62ece 1291 /* Current CHS translation is valid. */
1148c3a7
TH
1292 dev->cylinders = id[54];
1293 dev->heads = id[55];
1294 dev->sectors = id[56];
8bf62ece
AL
1295 }
1296
1297 /* print device info to dmesg */
4c2d721a
TH
1298 if (print_info)
1299 printk(KERN_INFO "ata%u: dev %u ATA-%d, "
1300 "max %s, %Lu sectors: CHS %u/%u/%u\n",
1301 ap->id, dev->devno,
1148c3a7 1302 ata_id_major_version(id),
ff8854b2 1303 ata_mode_string(xfer_mask),
4c2d721a
TH
1304 (unsigned long long)dev->n_sectors,
1305 dev->cylinders, dev->heads, dev->sectors);
1da177e4
LT
1306 }
1307
6e7846e9 1308 dev->cdb_len = 16;
1da177e4
LT
1309 }
1310
1311 /* ATAPI-specific feature tests */
2c13b7ce 1312 else if (dev->class == ATA_DEV_ATAPI) {
1148c3a7 1313 rc = atapi_cdb_len(id);
1da177e4
LT
1314 if ((rc < 12) || (rc > ATAPI_CDB_LEN)) {
1315 printk(KERN_WARNING "ata%u: unsupported CDB len\n", ap->id);
ffeae418 1316 rc = -EINVAL;
1da177e4
LT
1317 goto err_out_nosup;
1318 }
6e7846e9 1319 dev->cdb_len = (unsigned int) rc;
1da177e4
LT
1320
1321 /* print device info to dmesg */
4c2d721a
TH
1322 if (print_info)
1323 printk(KERN_INFO "ata%u: dev %u ATAPI, max %s\n",
ff8854b2 1324 ap->id, dev->devno, ata_mode_string(xfer_mask));
1da177e4
LT
1325 }
1326
6e7846e9
TH
1327 ap->host->max_cmd_len = 0;
1328 for (i = 0; i < ATA_MAX_DEVICES; i++)
1329 ap->host->max_cmd_len = max_t(unsigned int,
1330 ap->host->max_cmd_len,
1331 ap->device[i].cdb_len);
1332
4b2f3ede
TH
1333 /* limit bridge transfers to udma5, 200 sectors */
1334 if (ata_dev_knobble(ap, dev)) {
4c2d721a
TH
1335 if (print_info)
1336 printk(KERN_INFO "ata%u(%u): applying bridge limits\n",
1337 ap->id, dev->devno);
5a529139 1338 dev->udma_mask &= ATA_UDMA5;
4b2f3ede
TH
1339 dev->max_sectors = ATA_MAX_SECTORS;
1340 }
1341
1342 if (ap->ops->dev_config)
1343 ap->ops->dev_config(ap, dev);
1344
1da177e4 1345 DPRINTK("EXIT, drv_stat = 0x%x\n", ata_chk_status(ap));
ffeae418 1346 return 0;
1da177e4
LT
1347
1348err_out_nosup:
1da177e4 1349 DPRINTK("EXIT, err\n");
ffeae418 1350 return rc;
1da177e4
LT
1351}
1352
1353/**
1354 * ata_bus_probe - Reset and probe ATA bus
1355 * @ap: Bus to probe
1356 *
0cba632b
JG
1357 * Master ATA bus probing function. Initiates a hardware-dependent
1358 * bus reset, then attempts to identify any devices found on
1359 * the bus.
1360 *
1da177e4 1361 * LOCKING:
0cba632b 1362 * PCI/etc. bus probe sem.
1da177e4
LT
1363 *
1364 * RETURNS:
96072e69 1365 * Zero on success, negative errno otherwise.
1da177e4
LT
1366 */
1367
1368static int ata_bus_probe(struct ata_port *ap)
1369{
28ca5c57 1370 unsigned int classes[ATA_MAX_DEVICES];
14d2bac1
TH
1371 int tries[ATA_MAX_DEVICES];
1372 int i, rc, down_xfermask;
e82cbdb9 1373 struct ata_device *dev;
1da177e4 1374
28ca5c57 1375 ata_port_probe(ap);
c19ba8af 1376
14d2bac1
TH
1377 for (i = 0; i < ATA_MAX_DEVICES; i++)
1378 tries[i] = ATA_PROBE_MAX_TRIES;
1379
1380 retry:
1381 down_xfermask = 0;
1382
2044470c
TH
1383 /* reset and determine device classes */
1384 for (i = 0; i < ATA_MAX_DEVICES; i++)
1385 classes[i] = ATA_DEV_UNKNOWN;
2061a47a 1386
2044470c 1387 if (ap->ops->probe_reset) {
c19ba8af 1388 rc = ap->ops->probe_reset(ap, classes);
28ca5c57
TH
1389 if (rc) {
1390 printk("ata%u: reset failed (errno=%d)\n", ap->id, rc);
1391 return rc;
c19ba8af 1392 }
28ca5c57 1393 } else {
c19ba8af
TH
1394 ap->ops->phy_reset(ap);
1395
f8c2c420
TH
1396 for (i = 0; i < ATA_MAX_DEVICES; i++) {
1397 if (!(ap->flags & ATA_FLAG_DISABLED))
28ca5c57 1398 classes[i] = ap->device[i].class;
f8c2c420
TH
1399 ap->device[i].class = ATA_DEV_UNKNOWN;
1400 }
2044470c 1401
28ca5c57
TH
1402 ata_port_probe(ap);
1403 }
1da177e4 1404
2044470c
TH
1405 for (i = 0; i < ATA_MAX_DEVICES; i++)
1406 if (classes[i] == ATA_DEV_UNKNOWN)
1407 classes[i] = ATA_DEV_NONE;
1408
28ca5c57 1409 /* read IDENTIFY page and configure devices */
1da177e4 1410 for (i = 0; i < ATA_MAX_DEVICES; i++) {
e82cbdb9 1411 dev = &ap->device[i];
28ca5c57 1412
ec573755
TH
1413 if (tries[i])
1414 dev->class = classes[i];
ffeae418 1415
14d2bac1 1416 if (!ata_dev_enabled(dev))
ffeae418 1417 continue;
ffeae418 1418
fe635c7e 1419 rc = ata_dev_read_id(ap, dev, &dev->class, 1, dev->id);
14d2bac1
TH
1420 if (rc)
1421 goto fail;
1422
1423 rc = ata_dev_configure(ap, dev, 1);
1424 if (rc)
1425 goto fail;
1da177e4
LT
1426 }
1427
e82cbdb9 1428 /* configure transfer mode */
3adcebb2 1429 rc = ata_set_mode(ap, &dev);
51713d35
TH
1430 if (rc) {
1431 down_xfermask = 1;
1432 goto fail;
e82cbdb9 1433 }
1da177e4 1434
e82cbdb9
TH
1435 for (i = 0; i < ATA_MAX_DEVICES; i++)
1436 if (ata_dev_enabled(&ap->device[i]))
1437 return 0;
1da177e4 1438
e82cbdb9
TH
1439 /* no device present, disable port */
1440 ata_port_disable(ap);
1da177e4 1441 ap->ops->port_disable(ap);
96072e69 1442 return -ENODEV;
14d2bac1
TH
1443
1444 fail:
1445 switch (rc) {
1446 case -EINVAL:
1447 case -ENODEV:
1448 tries[dev->devno] = 0;
1449 break;
1450 case -EIO:
3c567b7d 1451 sata_down_spd_limit(ap);
14d2bac1
TH
1452 /* fall through */
1453 default:
1454 tries[dev->devno]--;
1455 if (down_xfermask &&
1456 ata_down_xfermask_limit(ap, dev, tries[dev->devno] == 1))
1457 tries[dev->devno] = 0;
1458 }
1459
ec573755
TH
1460 if (!tries[dev->devno]) {
1461 ata_down_xfermask_limit(ap, dev, 1);
1462 ata_dev_disable(ap, dev);
1463 }
1464
14d2bac1 1465 goto retry;
1da177e4
LT
1466}
1467
1468/**
0cba632b
JG
1469 * ata_port_probe - Mark port as enabled
1470 * @ap: Port for which we indicate enablement
1da177e4 1471 *
0cba632b
JG
1472 * Modify @ap data structure such that the system
1473 * thinks that the entire port is enabled.
1474 *
1475 * LOCKING: host_set lock, or some other form of
1476 * serialization.
1da177e4
LT
1477 */
1478
1479void ata_port_probe(struct ata_port *ap)
1480{
198e0fed 1481 ap->flags &= ~ATA_FLAG_DISABLED;
1da177e4
LT
1482}
1483
3be680b7
TH
1484/**
1485 * sata_print_link_status - Print SATA link status
1486 * @ap: SATA port to printk link status about
1487 *
1488 * This function prints link speed and status of a SATA link.
1489 *
1490 * LOCKING:
1491 * None.
1492 */
1493static void sata_print_link_status(struct ata_port *ap)
1494{
6d5f9732 1495 u32 sstatus, scontrol, tmp;
3be680b7
TH
1496
1497 if (!ap->ops->scr_read)
1498 return;
1499
1500 sstatus = scr_read(ap, SCR_STATUS);
6d5f9732 1501 scontrol = scr_read(ap, SCR_CONTROL);
3be680b7
TH
1502
1503 if (sata_dev_present(ap)) {
1504 tmp = (sstatus >> 4) & 0xf;
6d5f9732
TH
1505 printk(KERN_INFO
1506 "ata%u: SATA link up %s (SStatus %X SControl %X)\n",
1507 ap->id, sata_spd_string(tmp), sstatus, scontrol);
3be680b7 1508 } else {
6d5f9732
TH
1509 printk(KERN_INFO
1510 "ata%u: SATA link down (SStatus %X SControl %X)\n",
1511 ap->id, sstatus, scontrol);
3be680b7
TH
1512 }
1513}
1514
1da177e4 1515/**
780a87f7
JG
1516 * __sata_phy_reset - Wake/reset a low-level SATA PHY
1517 * @ap: SATA port associated with target SATA PHY.
1da177e4 1518 *
780a87f7
JG
1519 * This function issues commands to standard SATA Sxxx
1520 * PHY registers, to wake up the phy (and device), and
1521 * clear any reset condition.
1da177e4
LT
1522 *
1523 * LOCKING:
0cba632b 1524 * PCI/etc. bus probe sem.
1da177e4
LT
1525 *
1526 */
1527void __sata_phy_reset(struct ata_port *ap)
1528{
1529 u32 sstatus;
1530 unsigned long timeout = jiffies + (HZ * 5);
1531
1532 if (ap->flags & ATA_FLAG_SATA_RESET) {
cdcca89e
BR
1533 /* issue phy wake/reset */
1534 scr_write_flush(ap, SCR_CONTROL, 0x301);
62ba2841
TH
1535 /* Couldn't find anything in SATA I/II specs, but
1536 * AHCI-1.1 10.4.2 says at least 1 ms. */
1537 mdelay(1);
1da177e4 1538 }
cdcca89e 1539 scr_write_flush(ap, SCR_CONTROL, 0x300); /* phy wake/clear reset */
1da177e4
LT
1540
1541 /* wait for phy to become ready, if necessary */
1542 do {
1543 msleep(200);
1544 sstatus = scr_read(ap, SCR_STATUS);
1545 if ((sstatus & 0xf) != 1)
1546 break;
1547 } while (time_before(jiffies, timeout));
1548
3be680b7
TH
1549 /* print link status */
1550 sata_print_link_status(ap);
656563e3 1551
3be680b7
TH
1552 /* TODO: phy layer with polling, timeouts, etc. */
1553 if (sata_dev_present(ap))
1da177e4 1554 ata_port_probe(ap);
3be680b7 1555 else
1da177e4 1556 ata_port_disable(ap);
1da177e4 1557
198e0fed 1558 if (ap->flags & ATA_FLAG_DISABLED)
1da177e4
LT
1559 return;
1560
1561 if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
1562 ata_port_disable(ap);
1563 return;
1564 }
1565
1566 ap->cbl = ATA_CBL_SATA;
1567}
1568
1569/**
780a87f7
JG
1570 * sata_phy_reset - Reset SATA bus.
1571 * @ap: SATA port associated with target SATA PHY.
1da177e4 1572 *
780a87f7
JG
1573 * This function resets the SATA bus, and then probes
1574 * the bus for devices.
1da177e4
LT
1575 *
1576 * LOCKING:
0cba632b 1577 * PCI/etc. bus probe sem.
1da177e4
LT
1578 *
1579 */
1580void sata_phy_reset(struct ata_port *ap)
1581{
1582 __sata_phy_reset(ap);
198e0fed 1583 if (ap->flags & ATA_FLAG_DISABLED)
1da177e4
LT
1584 return;
1585 ata_bus_reset(ap);
1586}
1587
ebdfca6e
AC
1588/**
1589 * ata_dev_pair - return other device on cable
1590 * @ap: port
1591 * @adev: device
1592 *
1593 * Obtain the other device on the same cable, or if none is
1594 * present NULL is returned
1595 */
2e9edbf8 1596
ebdfca6e
AC
1597struct ata_device *ata_dev_pair(struct ata_port *ap, struct ata_device *adev)
1598{
1599 struct ata_device *pair = &ap->device[1 - adev->devno];
e1211e3f 1600 if (!ata_dev_enabled(pair))
ebdfca6e
AC
1601 return NULL;
1602 return pair;
1603}
1604
1da177e4 1605/**
780a87f7
JG
1606 * ata_port_disable - Disable port.
1607 * @ap: Port to be disabled.
1da177e4 1608 *
780a87f7
JG
1609 * Modify @ap data structure such that the system
1610 * thinks that the entire port is disabled, and should
1611 * never attempt to probe or communicate with devices
1612 * on this port.
1613 *
1614 * LOCKING: host_set lock, or some other form of
1615 * serialization.
1da177e4
LT
1616 */
1617
1618void ata_port_disable(struct ata_port *ap)
1619{
1620 ap->device[0].class = ATA_DEV_NONE;
1621 ap->device[1].class = ATA_DEV_NONE;
198e0fed 1622 ap->flags |= ATA_FLAG_DISABLED;
1da177e4
LT
1623}
1624
1c3fae4d 1625/**
3c567b7d 1626 * sata_down_spd_limit - adjust SATA spd limit downward
1c3fae4d
TH
1627 * @ap: Port to adjust SATA spd limit for
1628 *
1629 * Adjust SATA spd limit of @ap downward. Note that this
1630 * function only adjusts the limit. The change must be applied
3c567b7d 1631 * using sata_set_spd().
1c3fae4d
TH
1632 *
1633 * LOCKING:
1634 * Inherited from caller.
1635 *
1636 * RETURNS:
1637 * 0 on success, negative errno on failure
1638 */
3c567b7d 1639int sata_down_spd_limit(struct ata_port *ap)
1c3fae4d
TH
1640{
1641 u32 spd, mask;
1642 int highbit;
1643
1644 if (ap->cbl != ATA_CBL_SATA || !ap->ops->scr_read)
1645 return -EOPNOTSUPP;
1646
1647 mask = ap->sata_spd_limit;
1648 if (mask <= 1)
1649 return -EINVAL;
1650 highbit = fls(mask) - 1;
1651 mask &= ~(1 << highbit);
1652
1653 spd = (scr_read(ap, SCR_STATUS) >> 4) & 0xf;
1654 if (spd <= 1)
1655 return -EINVAL;
1656 spd--;
1657 mask &= (1 << spd) - 1;
1658 if (!mask)
1659 return -EINVAL;
1660
1661 ap->sata_spd_limit = mask;
1662
1663 printk(KERN_WARNING "ata%u: limiting SATA link speed to %s\n",
1664 ap->id, sata_spd_string(fls(mask)));
1665
1666 return 0;
1667}
1668
3c567b7d 1669static int __sata_set_spd_needed(struct ata_port *ap, u32 *scontrol)
1c3fae4d
TH
1670{
1671 u32 spd, limit;
1672
1673 if (ap->sata_spd_limit == UINT_MAX)
1674 limit = 0;
1675 else
1676 limit = fls(ap->sata_spd_limit);
1677
1678 spd = (*scontrol >> 4) & 0xf;
1679 *scontrol = (*scontrol & ~0xf0) | ((limit & 0xf) << 4);
1680
1681 return spd != limit;
1682}
1683
1684/**
3c567b7d 1685 * sata_set_spd_needed - is SATA spd configuration needed
1c3fae4d
TH
1686 * @ap: Port in question
1687 *
1688 * Test whether the spd limit in SControl matches
1689 * @ap->sata_spd_limit. This function is used to determine
1690 * whether hardreset is necessary to apply SATA spd
1691 * configuration.
1692 *
1693 * LOCKING:
1694 * Inherited from caller.
1695 *
1696 * RETURNS:
1697 * 1 if SATA spd configuration is needed, 0 otherwise.
1698 */
3c567b7d 1699int sata_set_spd_needed(struct ata_port *ap)
1c3fae4d
TH
1700{
1701 u32 scontrol;
1702
1703 if (ap->cbl != ATA_CBL_SATA || !ap->ops->scr_read)
1704 return 0;
1705
1706 scontrol = scr_read(ap, SCR_CONTROL);
1707
3c567b7d 1708 return __sata_set_spd_needed(ap, &scontrol);
1c3fae4d
TH
1709}
1710
1711/**
3c567b7d 1712 * sata_set_spd - set SATA spd according to spd limit
1c3fae4d
TH
1713 * @ap: Port to set SATA spd for
1714 *
1715 * Set SATA spd of @ap according to sata_spd_limit.
1716 *
1717 * LOCKING:
1718 * Inherited from caller.
1719 *
1720 * RETURNS:
1721 * 0 if spd doesn't need to be changed, 1 if spd has been
1722 * changed. -EOPNOTSUPP if SCR registers are inaccessible.
1723 */
3c567b7d 1724int sata_set_spd(struct ata_port *ap)
1c3fae4d
TH
1725{
1726 u32 scontrol;
1727
1728 if (ap->cbl != ATA_CBL_SATA || !ap->ops->scr_read)
1729 return -EOPNOTSUPP;
1730
1731 scontrol = scr_read(ap, SCR_CONTROL);
3c567b7d 1732 if (!__sata_set_spd_needed(ap, &scontrol))
1c3fae4d
TH
1733 return 0;
1734
1735 scr_write(ap, SCR_CONTROL, scontrol);
1736 return 1;
1737}
1738
452503f9
AC
1739/*
1740 * This mode timing computation functionality is ported over from
1741 * drivers/ide/ide-timing.h and was originally written by Vojtech Pavlik
1742 */
1743/*
1744 * PIO 0-5, MWDMA 0-2 and UDMA 0-6 timings (in nanoseconds).
1745 * These were taken from ATA/ATAPI-6 standard, rev 0a, except
1746 * for PIO 5, which is a nonstandard extension and UDMA6, which
2e9edbf8 1747 * is currently supported only by Maxtor drives.
452503f9
AC
1748 */
1749
1750static const struct ata_timing ata_timing[] = {
1751
1752 { XFER_UDMA_6, 0, 0, 0, 0, 0, 0, 0, 15 },
1753 { XFER_UDMA_5, 0, 0, 0, 0, 0, 0, 0, 20 },
1754 { XFER_UDMA_4, 0, 0, 0, 0, 0, 0, 0, 30 },
1755 { XFER_UDMA_3, 0, 0, 0, 0, 0, 0, 0, 45 },
1756
1757 { XFER_UDMA_2, 0, 0, 0, 0, 0, 0, 0, 60 },
1758 { XFER_UDMA_1, 0, 0, 0, 0, 0, 0, 0, 80 },
1759 { XFER_UDMA_0, 0, 0, 0, 0, 0, 0, 0, 120 },
1760
1761/* { XFER_UDMA_SLOW, 0, 0, 0, 0, 0, 0, 0, 150 }, */
2e9edbf8 1762
452503f9
AC
1763 { XFER_MW_DMA_2, 25, 0, 0, 0, 70, 25, 120, 0 },
1764 { XFER_MW_DMA_1, 45, 0, 0, 0, 80, 50, 150, 0 },
1765 { XFER_MW_DMA_0, 60, 0, 0, 0, 215, 215, 480, 0 },
2e9edbf8 1766
452503f9
AC
1767 { XFER_SW_DMA_2, 60, 0, 0, 0, 120, 120, 240, 0 },
1768 { XFER_SW_DMA_1, 90, 0, 0, 0, 240, 240, 480, 0 },
1769 { XFER_SW_DMA_0, 120, 0, 0, 0, 480, 480, 960, 0 },
1770
1771/* { XFER_PIO_5, 20, 50, 30, 100, 50, 30, 100, 0 }, */
1772 { XFER_PIO_4, 25, 70, 25, 120, 70, 25, 120, 0 },
1773 { XFER_PIO_3, 30, 80, 70, 180, 80, 70, 180, 0 },
1774
1775 { XFER_PIO_2, 30, 290, 40, 330, 100, 90, 240, 0 },
1776 { XFER_PIO_1, 50, 290, 93, 383, 125, 100, 383, 0 },
1777 { XFER_PIO_0, 70, 290, 240, 600, 165, 150, 600, 0 },
1778
1779/* { XFER_PIO_SLOW, 120, 290, 240, 960, 290, 240, 960, 0 }, */
1780
1781 { 0xFF }
1782};
1783
1784#define ENOUGH(v,unit) (((v)-1)/(unit)+1)
1785#define EZ(v,unit) ((v)?ENOUGH(v,unit):0)
1786
1787static void ata_timing_quantize(const struct ata_timing *t, struct ata_timing *q, int T, int UT)
1788{
1789 q->setup = EZ(t->setup * 1000, T);
1790 q->act8b = EZ(t->act8b * 1000, T);
1791 q->rec8b = EZ(t->rec8b * 1000, T);
1792 q->cyc8b = EZ(t->cyc8b * 1000, T);
1793 q->active = EZ(t->active * 1000, T);
1794 q->recover = EZ(t->recover * 1000, T);
1795 q->cycle = EZ(t->cycle * 1000, T);
1796 q->udma = EZ(t->udma * 1000, UT);
1797}
1798
1799void ata_timing_merge(const struct ata_timing *a, const struct ata_timing *b,
1800 struct ata_timing *m, unsigned int what)
1801{
1802 if (what & ATA_TIMING_SETUP ) m->setup = max(a->setup, b->setup);
1803 if (what & ATA_TIMING_ACT8B ) m->act8b = max(a->act8b, b->act8b);
1804 if (what & ATA_TIMING_REC8B ) m->rec8b = max(a->rec8b, b->rec8b);
1805 if (what & ATA_TIMING_CYC8B ) m->cyc8b = max(a->cyc8b, b->cyc8b);
1806 if (what & ATA_TIMING_ACTIVE ) m->active = max(a->active, b->active);
1807 if (what & ATA_TIMING_RECOVER) m->recover = max(a->recover, b->recover);
1808 if (what & ATA_TIMING_CYCLE ) m->cycle = max(a->cycle, b->cycle);
1809 if (what & ATA_TIMING_UDMA ) m->udma = max(a->udma, b->udma);
1810}
1811
1812static const struct ata_timing* ata_timing_find_mode(unsigned short speed)
1813{
1814 const struct ata_timing *t;
1815
1816 for (t = ata_timing; t->mode != speed; t++)
91190758 1817 if (t->mode == 0xFF)
452503f9 1818 return NULL;
2e9edbf8 1819 return t;
452503f9
AC
1820}
1821
1822int ata_timing_compute(struct ata_device *adev, unsigned short speed,
1823 struct ata_timing *t, int T, int UT)
1824{
1825 const struct ata_timing *s;
1826 struct ata_timing p;
1827
1828 /*
2e9edbf8 1829 * Find the mode.
75b1f2f8 1830 */
452503f9
AC
1831
1832 if (!(s = ata_timing_find_mode(speed)))
1833 return -EINVAL;
1834
75b1f2f8
AL
1835 memcpy(t, s, sizeof(*s));
1836
452503f9
AC
1837 /*
1838 * If the drive is an EIDE drive, it can tell us it needs extended
1839 * PIO/MW_DMA cycle timing.
1840 */
1841
1842 if (adev->id[ATA_ID_FIELD_VALID] & 2) { /* EIDE drive */
1843 memset(&p, 0, sizeof(p));
1844 if(speed >= XFER_PIO_0 && speed <= XFER_SW_DMA_0) {
1845 if (speed <= XFER_PIO_2) p.cycle = p.cyc8b = adev->id[ATA_ID_EIDE_PIO];
1846 else p.cycle = p.cyc8b = adev->id[ATA_ID_EIDE_PIO_IORDY];
1847 } else if(speed >= XFER_MW_DMA_0 && speed <= XFER_MW_DMA_2) {
1848 p.cycle = adev->id[ATA_ID_EIDE_DMA_MIN];
1849 }
1850 ata_timing_merge(&p, t, t, ATA_TIMING_CYCLE | ATA_TIMING_CYC8B);
1851 }
1852
1853 /*
1854 * Convert the timing to bus clock counts.
1855 */
1856
75b1f2f8 1857 ata_timing_quantize(t, t, T, UT);
452503f9
AC
1858
1859 /*
c893a3ae
RD
1860 * Even in DMA/UDMA modes we still use PIO access for IDENTIFY,
1861 * S.M.A.R.T * and some other commands. We have to ensure that the
1862 * DMA cycle timing is slower/equal than the fastest PIO timing.
452503f9
AC
1863 */
1864
1865 if (speed > XFER_PIO_4) {
1866 ata_timing_compute(adev, adev->pio_mode, &p, T, UT);
1867 ata_timing_merge(&p, t, t, ATA_TIMING_ALL);
1868 }
1869
1870 /*
c893a3ae 1871 * Lengthen active & recovery time so that cycle time is correct.
452503f9
AC
1872 */
1873
1874 if (t->act8b + t->rec8b < t->cyc8b) {
1875 t->act8b += (t->cyc8b - (t->act8b + t->rec8b)) / 2;
1876 t->rec8b = t->cyc8b - t->act8b;
1877 }
1878
1879 if (t->active + t->recover < t->cycle) {
1880 t->active += (t->cycle - (t->active + t->recover)) / 2;
1881 t->recover = t->cycle - t->active;
1882 }
1883
1884 return 0;
1885}
1886
cf176e1a
TH
1887/**
1888 * ata_down_xfermask_limit - adjust dev xfer masks downward
1889 * @ap: Port associated with device @dev
1890 * @dev: Device to adjust xfer masks
1891 * @force_pio0: Force PIO0
1892 *
1893 * Adjust xfer masks of @dev downward. Note that this function
1894 * does not apply the change. Invoking ata_set_mode() afterwards
1895 * will apply the limit.
1896 *
1897 * LOCKING:
1898 * Inherited from caller.
1899 *
1900 * RETURNS:
1901 * 0 on success, negative errno on failure
1902 */
1ad8e7f9
TH
1903int ata_down_xfermask_limit(struct ata_port *ap, struct ata_device *dev,
1904 int force_pio0)
cf176e1a
TH
1905{
1906 unsigned long xfer_mask;
1907 int highbit;
1908
1909 xfer_mask = ata_pack_xfermask(dev->pio_mask, dev->mwdma_mask,
1910 dev->udma_mask);
1911
1912 if (!xfer_mask)
1913 goto fail;
1914 /* don't gear down to MWDMA from UDMA, go directly to PIO */
1915 if (xfer_mask & ATA_MASK_UDMA)
1916 xfer_mask &= ~ATA_MASK_MWDMA;
1917
1918 highbit = fls(xfer_mask) - 1;
1919 xfer_mask &= ~(1 << highbit);
1920 if (force_pio0)
1921 xfer_mask &= 1 << ATA_SHIFT_PIO;
1922 if (!xfer_mask)
1923 goto fail;
1924
1925 ata_unpack_xfermask(xfer_mask, &dev->pio_mask, &dev->mwdma_mask,
1926 &dev->udma_mask);
1927
1928 printk(KERN_WARNING "ata%u: dev %u limiting speed to %s\n",
1929 ap->id, dev->devno, ata_mode_string(xfer_mask));
1930
1931 return 0;
1932
1933 fail:
1934 return -EINVAL;
1935}
1936
83206a29 1937static int ata_dev_set_mode(struct ata_port *ap, struct ata_device *dev)
1da177e4 1938{
83206a29
TH
1939 unsigned int err_mask;
1940 int rc;
1da177e4 1941
e8384607 1942 dev->flags &= ~ATA_DFLAG_PIO;
1da177e4
LT
1943 if (dev->xfer_shift == ATA_SHIFT_PIO)
1944 dev->flags |= ATA_DFLAG_PIO;
1945
83206a29
TH
1946 err_mask = ata_dev_set_xfermode(ap, dev);
1947 if (err_mask) {
1948 printk(KERN_ERR
1949 "ata%u: failed to set xfermode (err_mask=0x%x)\n",
1950 ap->id, err_mask);
1951 return -EIO;
1952 }
1da177e4 1953
83206a29 1954 rc = ata_dev_revalidate(ap, dev, 0);
5eb45c02 1955 if (rc)
83206a29 1956 return rc;
48a8a14f 1957
23e71c3d
TH
1958 DPRINTK("xfer_shift=%u, xfer_mode=0x%x\n",
1959 dev->xfer_shift, (int)dev->xfer_mode);
1da177e4
LT
1960
1961 printk(KERN_INFO "ata%u: dev %u configured for %s\n",
23e71c3d
TH
1962 ap->id, dev->devno,
1963 ata_mode_string(ata_xfer_mode2mask(dev->xfer_mode)));
83206a29 1964 return 0;
1da177e4
LT
1965}
1966
1da177e4
LT
1967/**
1968 * ata_set_mode - Program timings and issue SET FEATURES - XFER
1969 * @ap: port on which timings will be programmed
e82cbdb9 1970 * @r_failed_dev: out paramter for failed device
1da177e4 1971 *
e82cbdb9
TH
1972 * Set ATA device disk transfer mode (PIO3, UDMA6, etc.). If
1973 * ata_set_mode() fails, pointer to the failing device is
1974 * returned in @r_failed_dev.
780a87f7 1975 *
1da177e4 1976 * LOCKING:
0cba632b 1977 * PCI/etc. bus probe sem.
e82cbdb9
TH
1978 *
1979 * RETURNS:
1980 * 0 on success, negative errno otherwise
1da177e4 1981 */
1ad8e7f9 1982int ata_set_mode(struct ata_port *ap, struct ata_device **r_failed_dev)
1da177e4 1983{
e8e0619f 1984 struct ata_device *dev;
e82cbdb9 1985 int i, rc = 0, used_dma = 0, found = 0;
1da177e4 1986
3adcebb2
TH
1987 /* has private set_mode? */
1988 if (ap->ops->set_mode) {
1989 /* FIXME: make ->set_mode handle no device case and
1990 * return error code and failing device on failure.
1991 */
1992 for (i = 0; i < ATA_MAX_DEVICES; i++) {
1993 if (ata_dev_enabled(&ap->device[i])) {
1994 ap->ops->set_mode(ap);
1995 break;
1996 }
1997 }
1998 return 0;
1999 }
2000
a6d5a51c
TH
2001 /* step 1: calculate xfer_mask */
2002 for (i = 0; i < ATA_MAX_DEVICES; i++) {
acf356b1 2003 unsigned int pio_mask, dma_mask;
a6d5a51c 2004
e8e0619f
TH
2005 dev = &ap->device[i];
2006
e1211e3f 2007 if (!ata_dev_enabled(dev))
a6d5a51c
TH
2008 continue;
2009
acf356b1 2010 ata_dev_xfermask(ap, dev);
1da177e4 2011
acf356b1
TH
2012 pio_mask = ata_pack_xfermask(dev->pio_mask, 0, 0);
2013 dma_mask = ata_pack_xfermask(0, dev->mwdma_mask, dev->udma_mask);
2014 dev->pio_mode = ata_xfer_mask2mode(pio_mask);
2015 dev->dma_mode = ata_xfer_mask2mode(dma_mask);
5444a6f4 2016
4f65977d 2017 found = 1;
5444a6f4
AC
2018 if (dev->dma_mode)
2019 used_dma = 1;
a6d5a51c 2020 }
4f65977d 2021 if (!found)
e82cbdb9 2022 goto out;
a6d5a51c
TH
2023
2024 /* step 2: always set host PIO timings */
e8e0619f
TH
2025 for (i = 0; i < ATA_MAX_DEVICES; i++) {
2026 dev = &ap->device[i];
2027 if (!ata_dev_enabled(dev))
2028 continue;
2029
2030 if (!dev->pio_mode) {
2031 printk(KERN_WARNING "ata%u: dev %u no PIO support\n",
2032 ap->id, dev->devno);
2033 rc = -EINVAL;
e82cbdb9 2034 goto out;
e8e0619f
TH
2035 }
2036
2037 dev->xfer_mode = dev->pio_mode;
2038 dev->xfer_shift = ATA_SHIFT_PIO;
2039 if (ap->ops->set_piomode)
2040 ap->ops->set_piomode(ap, dev);
2041 }
1da177e4 2042
a6d5a51c 2043 /* step 3: set host DMA timings */
e8e0619f
TH
2044 for (i = 0; i < ATA_MAX_DEVICES; i++) {
2045 dev = &ap->device[i];
2046
2047 if (!ata_dev_enabled(dev) || !dev->dma_mode)
2048 continue;
2049
2050 dev->xfer_mode = dev->dma_mode;
2051 dev->xfer_shift = ata_xfer_mode2shift(dev->dma_mode);
2052 if (ap->ops->set_dmamode)
2053 ap->ops->set_dmamode(ap, dev);
2054 }
1da177e4
LT
2055
2056 /* step 4: update devices' xfer mode */
83206a29 2057 for (i = 0; i < ATA_MAX_DEVICES; i++) {
e8e0619f 2058 dev = &ap->device[i];
1da177e4 2059
e1211e3f 2060 if (!ata_dev_enabled(dev))
83206a29
TH
2061 continue;
2062
5bbc53f4
TH
2063 rc = ata_dev_set_mode(ap, dev);
2064 if (rc)
e82cbdb9 2065 goto out;
83206a29 2066 }
1da177e4 2067
e8e0619f
TH
2068 /* Record simplex status. If we selected DMA then the other
2069 * host channels are not permitted to do so.
5444a6f4 2070 */
5444a6f4
AC
2071 if (used_dma && (ap->host_set->flags & ATA_HOST_SIMPLEX))
2072 ap->host_set->simplex_claimed = 1;
2073
e8e0619f 2074 /* step5: chip specific finalisation */
1da177e4
LT
2075 if (ap->ops->post_set_mode)
2076 ap->ops->post_set_mode(ap);
2077
e82cbdb9
TH
2078 out:
2079 if (rc)
2080 *r_failed_dev = dev;
2081 return rc;
1da177e4
LT
2082}
2083
1fdffbce
JG
2084/**
2085 * ata_tf_to_host - issue ATA taskfile to host controller
2086 * @ap: port to which command is being issued
2087 * @tf: ATA taskfile register set
2088 *
2089 * Issues ATA taskfile register set to ATA host controller,
2090 * with proper synchronization with interrupt handler and
2091 * other threads.
2092 *
2093 * LOCKING:
2094 * spin_lock_irqsave(host_set lock)
2095 */
2096
2097static inline void ata_tf_to_host(struct ata_port *ap,
2098 const struct ata_taskfile *tf)
2099{
2100 ap->ops->tf_load(ap, tf);
2101 ap->ops->exec_command(ap, tf);
2102}
2103
1da177e4
LT
2104/**
2105 * ata_busy_sleep - sleep until BSY clears, or timeout
2106 * @ap: port containing status register to be polled
2107 * @tmout_pat: impatience timeout
2108 * @tmout: overall timeout
2109 *
780a87f7
JG
2110 * Sleep until ATA Status register bit BSY clears,
2111 * or a timeout occurs.
2112 *
2113 * LOCKING: None.
1da177e4
LT
2114 */
2115
6f8b9958
TH
2116unsigned int ata_busy_sleep (struct ata_port *ap,
2117 unsigned long tmout_pat, unsigned long tmout)
1da177e4
LT
2118{
2119 unsigned long timer_start, timeout;
2120 u8 status;
2121
2122 status = ata_busy_wait(ap, ATA_BUSY, 300);
2123 timer_start = jiffies;
2124 timeout = timer_start + tmout_pat;
2125 while ((status & ATA_BUSY) && (time_before(jiffies, timeout))) {
2126 msleep(50);
2127 status = ata_busy_wait(ap, ATA_BUSY, 3);
2128 }
2129
2130 if (status & ATA_BUSY)
2131 printk(KERN_WARNING "ata%u is slow to respond, "
2132 "please be patient\n", ap->id);
2133
2134 timeout = timer_start + tmout;
2135 while ((status & ATA_BUSY) && (time_before(jiffies, timeout))) {
2136 msleep(50);
2137 status = ata_chk_status(ap);
2138 }
2139
2140 if (status & ATA_BUSY) {
2141 printk(KERN_ERR "ata%u failed to respond (%lu secs)\n",
2142 ap->id, tmout / HZ);
2143 return 1;
2144 }
2145
2146 return 0;
2147}
2148
2149static void ata_bus_post_reset(struct ata_port *ap, unsigned int devmask)
2150{
2151 struct ata_ioports *ioaddr = &ap->ioaddr;
2152 unsigned int dev0 = devmask & (1 << 0);
2153 unsigned int dev1 = devmask & (1 << 1);
2154 unsigned long timeout;
2155
2156 /* if device 0 was found in ata_devchk, wait for its
2157 * BSY bit to clear
2158 */
2159 if (dev0)
2160 ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
2161
2162 /* if device 1 was found in ata_devchk, wait for
2163 * register access, then wait for BSY to clear
2164 */
2165 timeout = jiffies + ATA_TMOUT_BOOT;
2166 while (dev1) {
2167 u8 nsect, lbal;
2168
2169 ap->ops->dev_select(ap, 1);
2170 if (ap->flags & ATA_FLAG_MMIO) {
2171 nsect = readb((void __iomem *) ioaddr->nsect_addr);
2172 lbal = readb((void __iomem *) ioaddr->lbal_addr);
2173 } else {
2174 nsect = inb(ioaddr->nsect_addr);
2175 lbal = inb(ioaddr->lbal_addr);
2176 }
2177 if ((nsect == 1) && (lbal == 1))
2178 break;
2179 if (time_after(jiffies, timeout)) {
2180 dev1 = 0;
2181 break;
2182 }
2183 msleep(50); /* give drive a breather */
2184 }
2185 if (dev1)
2186 ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
2187
2188 /* is all this really necessary? */
2189 ap->ops->dev_select(ap, 0);
2190 if (dev1)
2191 ap->ops->dev_select(ap, 1);
2192 if (dev0)
2193 ap->ops->dev_select(ap, 0);
2194}
2195
1da177e4
LT
2196static unsigned int ata_bus_softreset(struct ata_port *ap,
2197 unsigned int devmask)
2198{
2199 struct ata_ioports *ioaddr = &ap->ioaddr;
2200
2201 DPRINTK("ata%u: bus reset via SRST\n", ap->id);
2202
2203 /* software reset. causes dev0 to be selected */
2204 if (ap->flags & ATA_FLAG_MMIO) {
2205 writeb(ap->ctl, (void __iomem *) ioaddr->ctl_addr);
2206 udelay(20); /* FIXME: flush */
2207 writeb(ap->ctl | ATA_SRST, (void __iomem *) ioaddr->ctl_addr);
2208 udelay(20); /* FIXME: flush */
2209 writeb(ap->ctl, (void __iomem *) ioaddr->ctl_addr);
2210 } else {
2211 outb(ap->ctl, ioaddr->ctl_addr);
2212 udelay(10);
2213 outb(ap->ctl | ATA_SRST, ioaddr->ctl_addr);
2214 udelay(10);
2215 outb(ap->ctl, ioaddr->ctl_addr);
2216 }
2217
2218 /* spec mandates ">= 2ms" before checking status.
2219 * We wait 150ms, because that was the magic delay used for
2220 * ATAPI devices in Hale Landis's ATADRVR, for the period of time
2221 * between when the ATA command register is written, and then
2222 * status is checked. Because waiting for "a while" before
2223 * checking status is fine, post SRST, we perform this magic
2224 * delay here as well.
09c7ad79
AC
2225 *
2226 * Old drivers/ide uses the 2mS rule and then waits for ready
1da177e4
LT
2227 */
2228 msleep(150);
2229
2e9edbf8 2230 /* Before we perform post reset processing we want to see if
298a41ca
TH
2231 * the bus shows 0xFF because the odd clown forgets the D7
2232 * pulldown resistor.
2233 */
987d2f05
TH
2234 if (ata_check_status(ap) == 0xFF) {
2235 printk(KERN_ERR "ata%u: SRST failed (status 0xFF)\n", ap->id);
298a41ca 2236 return AC_ERR_OTHER;
987d2f05 2237 }
09c7ad79 2238
1da177e4
LT
2239 ata_bus_post_reset(ap, devmask);
2240
2241 return 0;
2242}
2243
2244/**
2245 * ata_bus_reset - reset host port and associated ATA channel
2246 * @ap: port to reset
2247 *
2248 * This is typically the first time we actually start issuing
2249 * commands to the ATA channel. We wait for BSY to clear, then
2250 * issue EXECUTE DEVICE DIAGNOSTIC command, polling for its
2251 * result. Determine what devices, if any, are on the channel
2252 * by looking at the device 0/1 error register. Look at the signature
2253 * stored in each device's taskfile registers, to determine if
2254 * the device is ATA or ATAPI.
2255 *
2256 * LOCKING:
0cba632b
JG
2257 * PCI/etc. bus probe sem.
2258 * Obtains host_set lock.
1da177e4
LT
2259 *
2260 * SIDE EFFECTS:
198e0fed 2261 * Sets ATA_FLAG_DISABLED if bus reset fails.
1da177e4
LT
2262 */
2263
2264void ata_bus_reset(struct ata_port *ap)
2265{
2266 struct ata_ioports *ioaddr = &ap->ioaddr;
2267 unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
2268 u8 err;
aec5c3c1 2269 unsigned int dev0, dev1 = 0, devmask = 0;
1da177e4
LT
2270
2271 DPRINTK("ENTER, host %u, port %u\n", ap->id, ap->port_no);
2272
2273 /* determine if device 0/1 are present */
2274 if (ap->flags & ATA_FLAG_SATA_RESET)
2275 dev0 = 1;
2276 else {
2277 dev0 = ata_devchk(ap, 0);
2278 if (slave_possible)
2279 dev1 = ata_devchk(ap, 1);
2280 }
2281
2282 if (dev0)
2283 devmask |= (1 << 0);
2284 if (dev1)
2285 devmask |= (1 << 1);
2286
2287 /* select device 0 again */
2288 ap->ops->dev_select(ap, 0);
2289
2290 /* issue bus reset */
2291 if (ap->flags & ATA_FLAG_SRST)
aec5c3c1
TH
2292 if (ata_bus_softreset(ap, devmask))
2293 goto err_out;
1da177e4
LT
2294
2295 /*
2296 * determine by signature whether we have ATA or ATAPI devices
2297 */
b4dc7623 2298 ap->device[0].class = ata_dev_try_classify(ap, 0, &err);
1da177e4 2299 if ((slave_possible) && (err != 0x81))
b4dc7623 2300 ap->device[1].class = ata_dev_try_classify(ap, 1, &err);
1da177e4
LT
2301
2302 /* re-enable interrupts */
2303 if (ap->ioaddr.ctl_addr) /* FIXME: hack. create a hook instead */
2304 ata_irq_on(ap);
2305
2306 /* is double-select really necessary? */
2307 if (ap->device[1].class != ATA_DEV_NONE)
2308 ap->ops->dev_select(ap, 1);
2309 if (ap->device[0].class != ATA_DEV_NONE)
2310 ap->ops->dev_select(ap, 0);
2311
2312 /* if no devices were detected, disable this port */
2313 if ((ap->device[0].class == ATA_DEV_NONE) &&
2314 (ap->device[1].class == ATA_DEV_NONE))
2315 goto err_out;
2316
2317 if (ap->flags & (ATA_FLAG_SATA_RESET | ATA_FLAG_SRST)) {
2318 /* set up device control for ATA_FLAG_SATA_RESET */
2319 if (ap->flags & ATA_FLAG_MMIO)
2320 writeb(ap->ctl, (void __iomem *) ioaddr->ctl_addr);
2321 else
2322 outb(ap->ctl, ioaddr->ctl_addr);
2323 }
2324
2325 DPRINTK("EXIT\n");
2326 return;
2327
2328err_out:
2329 printk(KERN_ERR "ata%u: disabling port\n", ap->id);
2330 ap->ops->port_disable(ap);
2331
2332 DPRINTK("EXIT\n");
2333}
2334
7a7921e8
TH
2335static int sata_phy_resume(struct ata_port *ap)
2336{
2337 unsigned long timeout = jiffies + (HZ * 5);
852ee16a 2338 u32 scontrol, sstatus;
7a7921e8 2339
852ee16a
TH
2340 scontrol = scr_read(ap, SCR_CONTROL);
2341 scontrol = (scontrol & 0x0f0) | 0x300;
2342 scr_write_flush(ap, SCR_CONTROL, scontrol);
7a7921e8
TH
2343
2344 /* Wait for phy to become ready, if necessary. */
2345 do {
2346 msleep(200);
2347 sstatus = scr_read(ap, SCR_STATUS);
2348 if ((sstatus & 0xf) != 1)
2349 return 0;
2350 } while (time_before(jiffies, timeout));
2351
2352 return -1;
2353}
2354
8a19ac89
TH
2355/**
2356 * ata_std_probeinit - initialize probing
2357 * @ap: port to be probed
2358 *
2359 * @ap is about to be probed. Initialize it. This function is
2360 * to be used as standard callback for ata_drive_probe_reset().
3a39746a
TH
2361 *
2362 * NOTE!!! Do not use this function as probeinit if a low level
2363 * driver implements only hardreset. Just pass NULL as probeinit
2364 * in that case. Using this function is probably okay but doing
2365 * so makes reset sequence different from the original
2366 * ->phy_reset implementation and Jeff nervous. :-P
8a19ac89 2367 */
17efc5f7 2368void ata_std_probeinit(struct ata_port *ap)
8a19ac89 2369{
17efc5f7 2370 if ((ap->flags & ATA_FLAG_SATA) && ap->ops->scr_read) {
1c3fae4d
TH
2371 u32 spd;
2372
db70fef0
TH
2373 /* set cable type and resume link */
2374 ap->cbl = ATA_CBL_SATA;
8a19ac89 2375 sata_phy_resume(ap);
1c3fae4d 2376
db70fef0 2377 /* init sata_spd_limit to the current value */
1c3fae4d
TH
2378 spd = (scr_read(ap, SCR_CONTROL) & 0xf0) >> 4;
2379 if (spd)
2380 ap->sata_spd_limit &= (1 << spd) - 1;
2381
db70fef0 2382 /* wait for device */
3a39746a
TH
2383 if (sata_dev_present(ap))
2384 ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT);
2385 }
8a19ac89
TH
2386}
2387
c2bd5804
TH
2388/**
2389 * ata_std_softreset - reset host port via ATA SRST
2390 * @ap: port to reset
c2bd5804
TH
2391 * @classes: resulting classes of attached devices
2392 *
2393 * Reset host port using ATA SRST. This function is to be used
2394 * as standard callback for ata_drive_*_reset() functions.
2395 *
2396 * LOCKING:
2397 * Kernel thread context (may sleep)
2398 *
2399 * RETURNS:
2400 * 0 on success, -errno otherwise.
2401 */
2bf2cb26 2402int ata_std_softreset(struct ata_port *ap, unsigned int *classes)
c2bd5804
TH
2403{
2404 unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
2405 unsigned int devmask = 0, err_mask;
2406 u8 err;
2407
2408 DPRINTK("ENTER\n");
2409
3a39746a
TH
2410 if (ap->ops->scr_read && !sata_dev_present(ap)) {
2411 classes[0] = ATA_DEV_NONE;
2412 goto out;
2413 }
2414
c2bd5804
TH
2415 /* determine if device 0/1 are present */
2416 if (ata_devchk(ap, 0))
2417 devmask |= (1 << 0);
2418 if (slave_possible && ata_devchk(ap, 1))
2419 devmask |= (1 << 1);
2420
c2bd5804
TH
2421 /* select device 0 again */
2422 ap->ops->dev_select(ap, 0);
2423
2424 /* issue bus reset */
2425 DPRINTK("about to softreset, devmask=%x\n", devmask);
2426 err_mask = ata_bus_softreset(ap, devmask);
2427 if (err_mask) {
2bf2cb26
TH
2428 printk(KERN_ERR "ata%u: SRST failed (err_mask=0x%x)\n",
2429 ap->id, err_mask);
c2bd5804
TH
2430 return -EIO;
2431 }
2432
2433 /* determine by signature whether we have ATA or ATAPI devices */
2434 classes[0] = ata_dev_try_classify(ap, 0, &err);
2435 if (slave_possible && err != 0x81)
2436 classes[1] = ata_dev_try_classify(ap, 1, &err);
2437
3a39746a 2438 out:
c2bd5804
TH
2439 DPRINTK("EXIT, classes[0]=%u [1]=%u\n", classes[0], classes[1]);
2440 return 0;
2441}
2442
2443/**
2444 * sata_std_hardreset - reset host port via SATA phy reset
2445 * @ap: port to reset
c2bd5804
TH
2446 * @class: resulting class of attached device
2447 *
2448 * SATA phy-reset host port using DET bits of SControl register.
2449 * This function is to be used as standard callback for
2450 * ata_drive_*_reset().
2451 *
2452 * LOCKING:
2453 * Kernel thread context (may sleep)
2454 *
2455 * RETURNS:
2456 * 0 on success, -errno otherwise.
2457 */
2bf2cb26 2458int sata_std_hardreset(struct ata_port *ap, unsigned int *class)
c2bd5804 2459{
852ee16a
TH
2460 u32 scontrol;
2461
c2bd5804
TH
2462 DPRINTK("ENTER\n");
2463
3c567b7d 2464 if (sata_set_spd_needed(ap)) {
1c3fae4d
TH
2465 /* SATA spec says nothing about how to reconfigure
2466 * spd. To be on the safe side, turn off phy during
2467 * reconfiguration. This works for at least ICH7 AHCI
2468 * and Sil3124.
2469 */
2470 scontrol = scr_read(ap, SCR_CONTROL);
2471 scontrol = (scontrol & 0x0f0) | 0x302;
2472 scr_write_flush(ap, SCR_CONTROL, scontrol);
2473
3c567b7d 2474 sata_set_spd(ap);
1c3fae4d
TH
2475 }
2476
2477 /* issue phy wake/reset */
852ee16a
TH
2478 scontrol = scr_read(ap, SCR_CONTROL);
2479 scontrol = (scontrol & 0x0f0) | 0x301;
2480 scr_write_flush(ap, SCR_CONTROL, scontrol);
c2bd5804 2481
1c3fae4d 2482 /* Couldn't find anything in SATA I/II specs, but AHCI-1.1
c2bd5804
TH
2483 * 10.4.2 says at least 1 ms.
2484 */
2485 msleep(1);
2486
1c3fae4d 2487 /* bring phy back */
7a7921e8 2488 sata_phy_resume(ap);
c2bd5804 2489
c2bd5804
TH
2490 /* TODO: phy layer with polling, timeouts, etc. */
2491 if (!sata_dev_present(ap)) {
2492 *class = ATA_DEV_NONE;
2493 DPRINTK("EXIT, link offline\n");
2494 return 0;
2495 }
2496
2497 if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
987d2f05
TH
2498 printk(KERN_ERR
2499 "ata%u: COMRESET failed (device not ready)\n", ap->id);
c2bd5804
TH
2500 return -EIO;
2501 }
2502
3a39746a
TH
2503 ap->ops->dev_select(ap, 0); /* probably unnecessary */
2504
c2bd5804
TH
2505 *class = ata_dev_try_classify(ap, 0, NULL);
2506
2507 DPRINTK("EXIT, class=%u\n", *class);
2508 return 0;
2509}
2510
2511/**
2512 * ata_std_postreset - standard postreset callback
2513 * @ap: the target ata_port
2514 * @classes: classes of attached devices
2515 *
2516 * This function is invoked after a successful reset. Note that
2517 * the device might have been reset more than once using
2518 * different reset methods before postreset is invoked.
c2bd5804
TH
2519 *
2520 * This function is to be used as standard callback for
2521 * ata_drive_*_reset().
2522 *
2523 * LOCKING:
2524 * Kernel thread context (may sleep)
2525 */
2526void ata_std_postreset(struct ata_port *ap, unsigned int *classes)
2527{
2528 DPRINTK("ENTER\n");
2529
c2bd5804
TH
2530 /* print link status */
2531 if (ap->cbl == ATA_CBL_SATA)
2532 sata_print_link_status(ap);
2533
3a39746a
TH
2534 /* re-enable interrupts */
2535 if (ap->ioaddr.ctl_addr) /* FIXME: hack. create a hook instead */
2536 ata_irq_on(ap);
c2bd5804
TH
2537
2538 /* is double-select really necessary? */
2539 if (classes[0] != ATA_DEV_NONE)
2540 ap->ops->dev_select(ap, 1);
2541 if (classes[1] != ATA_DEV_NONE)
2542 ap->ops->dev_select(ap, 0);
2543
3a39746a
TH
2544 /* bail out if no device is present */
2545 if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) {
2546 DPRINTK("EXIT, no device\n");
2547 return;
2548 }
2549
2550 /* set up device control */
2551 if (ap->ioaddr.ctl_addr) {
2552 if (ap->flags & ATA_FLAG_MMIO)
2553 writeb(ap->ctl, (void __iomem *) ap->ioaddr.ctl_addr);
2554 else
2555 outb(ap->ctl, ap->ioaddr.ctl_addr);
2556 }
c2bd5804
TH
2557
2558 DPRINTK("EXIT\n");
2559}
2560
2561/**
2562 * ata_std_probe_reset - standard probe reset method
2563 * @ap: prot to perform probe-reset
2564 * @classes: resulting classes of attached devices
2565 *
2566 * The stock off-the-shelf ->probe_reset method.
2567 *
2568 * LOCKING:
2569 * Kernel thread context (may sleep)
2570 *
2571 * RETURNS:
2572 * 0 on success, -errno otherwise.
2573 */
2574int ata_std_probe_reset(struct ata_port *ap, unsigned int *classes)
2575{
2576 ata_reset_fn_t hardreset;
2577
2578 hardreset = NULL;
db70fef0 2579 if (ap->cbl == ATA_CBL_SATA && ap->ops->scr_read)
c2bd5804
TH
2580 hardreset = sata_std_hardreset;
2581
8a19ac89 2582 return ata_drive_probe_reset(ap, ata_std_probeinit,
7944ea95 2583 ata_std_softreset, hardreset,
c2bd5804
TH
2584 ata_std_postreset, classes);
2585}
2586
2bf2cb26
TH
2587int ata_do_reset(struct ata_port *ap, ata_reset_fn_t reset,
2588 ata_postreset_fn_t postreset, unsigned int *classes)
a62c0fc5
TH
2589{
2590 int i, rc;
2591
2592 for (i = 0; i < ATA_MAX_DEVICES; i++)
2593 classes[i] = ATA_DEV_UNKNOWN;
2594
2bf2cb26 2595 rc = reset(ap, classes);
a62c0fc5
TH
2596 if (rc)
2597 return rc;
2598
2599 /* If any class isn't ATA_DEV_UNKNOWN, consider classification
2600 * is complete and convert all ATA_DEV_UNKNOWN to
2601 * ATA_DEV_NONE.
2602 */
2603 for (i = 0; i < ATA_MAX_DEVICES; i++)
2604 if (classes[i] != ATA_DEV_UNKNOWN)
2605 break;
2606
2607 if (i < ATA_MAX_DEVICES)
2608 for (i = 0; i < ATA_MAX_DEVICES; i++)
2609 if (classes[i] == ATA_DEV_UNKNOWN)
2610 classes[i] = ATA_DEV_NONE;
2611
2612 if (postreset)
2613 postreset(ap, classes);
2614
9974e7cc 2615 return 0;
a62c0fc5
TH
2616}
2617
2618/**
2619 * ata_drive_probe_reset - Perform probe reset with given methods
2620 * @ap: port to reset
7944ea95 2621 * @probeinit: probeinit method (can be NULL)
a62c0fc5
TH
2622 * @softreset: softreset method (can be NULL)
2623 * @hardreset: hardreset method (can be NULL)
2624 * @postreset: postreset method (can be NULL)
2625 * @classes: resulting classes of attached devices
2626 *
2627 * Reset the specified port and classify attached devices using
2628 * given methods. This function prefers softreset but tries all
2629 * possible reset sequences to reset and classify devices. This
2630 * function is intended to be used for constructing ->probe_reset
2631 * callback by low level drivers.
2632 *
2633 * Reset methods should follow the following rules.
2634 *
2635 * - Return 0 on sucess, -errno on failure.
2636 * - If classification is supported, fill classes[] with
2637 * recognized class codes.
2638 * - If classification is not supported, leave classes[] alone.
a62c0fc5
TH
2639 *
2640 * LOCKING:
2641 * Kernel thread context (may sleep)
2642 *
2643 * RETURNS:
2644 * 0 on success, -EINVAL if no reset method is avaliable, -ENODEV
2645 * if classification fails, and any error code from reset
2646 * methods.
2647 */
7944ea95 2648int ata_drive_probe_reset(struct ata_port *ap, ata_probeinit_fn_t probeinit,
a62c0fc5
TH
2649 ata_reset_fn_t softreset, ata_reset_fn_t hardreset,
2650 ata_postreset_fn_t postreset, unsigned int *classes)
2651{
2652 int rc = -EINVAL;
2653
7944ea95
TH
2654 if (probeinit)
2655 probeinit(ap);
2656
3c567b7d 2657 if (softreset && !sata_set_spd_needed(ap)) {
2bf2cb26 2658 rc = ata_do_reset(ap, softreset, postreset, classes);
9974e7cc
TH
2659 if (rc == 0 && classes[0] != ATA_DEV_UNKNOWN)
2660 goto done;
edbabd86
TH
2661 printk(KERN_INFO "ata%u: softreset failed, will try "
2662 "hardreset in 5 secs\n", ap->id);
2663 ssleep(5);
a62c0fc5
TH
2664 }
2665
2666 if (!hardreset)
9974e7cc 2667 goto done;
a62c0fc5 2668
90dac02c 2669 while (1) {
2bf2cb26 2670 rc = ata_do_reset(ap, hardreset, postreset, classes);
90dac02c
TH
2671 if (rc == 0) {
2672 if (classes[0] != ATA_DEV_UNKNOWN)
2673 goto done;
2674 break;
2675 }
2676
3c567b7d 2677 if (sata_down_spd_limit(ap))
90dac02c 2678 goto done;
edbabd86
TH
2679
2680 printk(KERN_INFO "ata%u: hardreset failed, will retry "
2681 "in 5 secs\n", ap->id);
2682 ssleep(5);
90dac02c 2683 }
a62c0fc5 2684
edbabd86
TH
2685 if (softreset) {
2686 printk(KERN_INFO "ata%u: hardreset succeeded without "
2687 "classification, will retry softreset in 5 secs\n",
2688 ap->id);
2689 ssleep(5);
2690
2bf2cb26 2691 rc = ata_do_reset(ap, softreset, postreset, classes);
edbabd86 2692 }
a62c0fc5 2693
9974e7cc
TH
2694 done:
2695 if (rc == 0 && classes[0] == ATA_DEV_UNKNOWN)
2696 rc = -ENODEV;
a62c0fc5
TH
2697 return rc;
2698}
2699
623a3128
TH
2700/**
2701 * ata_dev_same_device - Determine whether new ID matches configured device
2702 * @ap: port on which the device to compare against resides
2703 * @dev: device to compare against
2704 * @new_class: class of the new device
2705 * @new_id: IDENTIFY page of the new device
2706 *
2707 * Compare @new_class and @new_id against @dev and determine
2708 * whether @dev is the device indicated by @new_class and
2709 * @new_id.
2710 *
2711 * LOCKING:
2712 * None.
2713 *
2714 * RETURNS:
2715 * 1 if @dev matches @new_class and @new_id, 0 otherwise.
2716 */
2717static int ata_dev_same_device(struct ata_port *ap, struct ata_device *dev,
2718 unsigned int new_class, const u16 *new_id)
2719{
2720 const u16 *old_id = dev->id;
2721 unsigned char model[2][41], serial[2][21];
2722 u64 new_n_sectors;
2723
2724 if (dev->class != new_class) {
2725 printk(KERN_INFO
2726 "ata%u: dev %u class mismatch %d != %d\n",
2727 ap->id, dev->devno, dev->class, new_class);
2728 return 0;
2729 }
2730
2731 ata_id_c_string(old_id, model[0], ATA_ID_PROD_OFS, sizeof(model[0]));
2732 ata_id_c_string(new_id, model[1], ATA_ID_PROD_OFS, sizeof(model[1]));
2733 ata_id_c_string(old_id, serial[0], ATA_ID_SERNO_OFS, sizeof(serial[0]));
2734 ata_id_c_string(new_id, serial[1], ATA_ID_SERNO_OFS, sizeof(serial[1]));
2735 new_n_sectors = ata_id_n_sectors(new_id);
2736
2737 if (strcmp(model[0], model[1])) {
2738 printk(KERN_INFO
2739 "ata%u: dev %u model number mismatch '%s' != '%s'\n",
2740 ap->id, dev->devno, model[0], model[1]);
2741 return 0;
2742 }
2743
2744 if (strcmp(serial[0], serial[1])) {
2745 printk(KERN_INFO
2746 "ata%u: dev %u serial number mismatch '%s' != '%s'\n",
2747 ap->id, dev->devno, serial[0], serial[1]);
2748 return 0;
2749 }
2750
2751 if (dev->class == ATA_DEV_ATA && dev->n_sectors != new_n_sectors) {
2752 printk(KERN_INFO
2753 "ata%u: dev %u n_sectors mismatch %llu != %llu\n",
2754 ap->id, dev->devno, (unsigned long long)dev->n_sectors,
2755 (unsigned long long)new_n_sectors);
2756 return 0;
2757 }
2758
2759 return 1;
2760}
2761
2762/**
2763 * ata_dev_revalidate - Revalidate ATA device
2764 * @ap: port on which the device to revalidate resides
2765 * @dev: device to revalidate
2766 * @post_reset: is this revalidation after reset?
2767 *
2768 * Re-read IDENTIFY page and make sure @dev is still attached to
2769 * the port.
2770 *
2771 * LOCKING:
2772 * Kernel thread context (may sleep)
2773 *
2774 * RETURNS:
2775 * 0 on success, negative errno otherwise
2776 */
2777int ata_dev_revalidate(struct ata_port *ap, struct ata_device *dev,
2778 int post_reset)
2779{
5eb45c02 2780 unsigned int class = dev->class;
fe635c7e 2781 u16 *id = (void *)ap->sector_buf;
623a3128
TH
2782 int rc;
2783
5eb45c02
TH
2784 if (!ata_dev_enabled(dev)) {
2785 rc = -ENODEV;
2786 goto fail;
2787 }
623a3128 2788
fe635c7e
TH
2789 /* read ID data */
2790 rc = ata_dev_read_id(ap, dev, &class, post_reset, id);
623a3128
TH
2791 if (rc)
2792 goto fail;
2793
2794 /* is the device still there? */
2795 if (!ata_dev_same_device(ap, dev, class, id)) {
2796 rc = -ENODEV;
2797 goto fail;
2798 }
2799
fe635c7e 2800 memcpy(dev->id, id, sizeof(id[0]) * ATA_ID_WORDS);
623a3128
TH
2801
2802 /* configure device according to the new ID */
5eb45c02
TH
2803 rc = ata_dev_configure(ap, dev, 0);
2804 if (rc == 0)
2805 return 0;
623a3128
TH
2806
2807 fail:
2808 printk(KERN_ERR "ata%u: dev %u revalidation failed (errno=%d)\n",
2809 ap->id, dev->devno, rc);
623a3128
TH
2810 return rc;
2811}
2812
98ac62de 2813static const char * const ata_dma_blacklist [] = {
f4b15fef
AC
2814 "WDC AC11000H", NULL,
2815 "WDC AC22100H", NULL,
2816 "WDC AC32500H", NULL,
2817 "WDC AC33100H", NULL,
2818 "WDC AC31600H", NULL,
2819 "WDC AC32100H", "24.09P07",
2820 "WDC AC23200L", "21.10N21",
2821 "Compaq CRD-8241B", NULL,
2822 "CRD-8400B", NULL,
2823 "CRD-8480B", NULL,
2824 "CRD-8482B", NULL,
2825 "CRD-84", NULL,
2826 "SanDisk SDP3B", NULL,
2827 "SanDisk SDP3B-64", NULL,
2828 "SANYO CD-ROM CRD", NULL,
2829 "HITACHI CDR-8", NULL,
2e9edbf8 2830 "HITACHI CDR-8335", NULL,
f4b15fef 2831 "HITACHI CDR-8435", NULL,
2e9edbf8
JG
2832 "Toshiba CD-ROM XM-6202B", NULL,
2833 "TOSHIBA CD-ROM XM-1702BC", NULL,
2834 "CD-532E-A", NULL,
2835 "E-IDE CD-ROM CR-840", NULL,
2836 "CD-ROM Drive/F5A", NULL,
2837 "WPI CDD-820", NULL,
f4b15fef 2838 "SAMSUNG CD-ROM SC-148C", NULL,
2e9edbf8 2839 "SAMSUNG CD-ROM SC", NULL,
f4b15fef
AC
2840 "SanDisk SDP3B-64", NULL,
2841 "ATAPI CD-ROM DRIVE 40X MAXIMUM",NULL,
2842 "_NEC DV5800A", NULL,
2843 "SAMSUNG CD-ROM SN-124", "N001"
1da177e4 2844};
2e9edbf8 2845
f4b15fef
AC
2846static int ata_strim(char *s, size_t len)
2847{
2848 len = strnlen(s, len);
2849
2850 /* ATAPI specifies that empty space is blank-filled; remove blanks */
2851 while ((len > 0) && (s[len - 1] == ' ')) {
2852 len--;
2853 s[len] = 0;
2854 }
2855 return len;
2856}
1da177e4 2857
057ace5e 2858static int ata_dma_blacklisted(const struct ata_device *dev)
1da177e4 2859{
f4b15fef
AC
2860 unsigned char model_num[40];
2861 unsigned char model_rev[16];
2862 unsigned int nlen, rlen;
1da177e4
LT
2863 int i;
2864
f4b15fef
AC
2865 ata_id_string(dev->id, model_num, ATA_ID_PROD_OFS,
2866 sizeof(model_num));
2867 ata_id_string(dev->id, model_rev, ATA_ID_FW_REV_OFS,
2868 sizeof(model_rev));
2869 nlen = ata_strim(model_num, sizeof(model_num));
2870 rlen = ata_strim(model_rev, sizeof(model_rev));
1da177e4 2871
f4b15fef
AC
2872 for (i = 0; i < ARRAY_SIZE(ata_dma_blacklist); i += 2) {
2873 if (!strncmp(ata_dma_blacklist[i], model_num, nlen)) {
2874 if (ata_dma_blacklist[i+1] == NULL)
2875 return 1;
2876 if (!strncmp(ata_dma_blacklist[i], model_rev, rlen))
2877 return 1;
2878 }
2879 }
1da177e4
LT
2880 return 0;
2881}
2882
a6d5a51c
TH
2883/**
2884 * ata_dev_xfermask - Compute supported xfermask of the given device
2885 * @ap: Port on which the device to compute xfermask for resides
2886 * @dev: Device to compute xfermask for
2887 *
acf356b1
TH
2888 * Compute supported xfermask of @dev and store it in
2889 * dev->*_mask. This function is responsible for applying all
2890 * known limits including host controller limits, device
2891 * blacklist, etc...
a6d5a51c 2892 *
600511e8
TH
2893 * FIXME: The current implementation limits all transfer modes to
2894 * the fastest of the lowested device on the port. This is not
05c8e0ac 2895 * required on most controllers.
600511e8 2896 *
a6d5a51c
TH
2897 * LOCKING:
2898 * None.
a6d5a51c 2899 */
acf356b1 2900static void ata_dev_xfermask(struct ata_port *ap, struct ata_device *dev)
1da177e4 2901{
5444a6f4 2902 struct ata_host_set *hs = ap->host_set;
a6d5a51c
TH
2903 unsigned long xfer_mask;
2904 int i;
1da177e4 2905
565083e1
TH
2906 xfer_mask = ata_pack_xfermask(ap->pio_mask,
2907 ap->mwdma_mask, ap->udma_mask);
2908
2909 /* Apply cable rule here. Don't apply it early because when
2910 * we handle hot plug the cable type can itself change.
2911 */
2912 if (ap->cbl == ATA_CBL_PATA40)
2913 xfer_mask &= ~(0xF8 << ATA_SHIFT_UDMA);
1da177e4 2914
5444a6f4 2915 /* FIXME: Use port-wide xfermask for now */
a6d5a51c
TH
2916 for (i = 0; i < ATA_MAX_DEVICES; i++) {
2917 struct ata_device *d = &ap->device[i];
565083e1
TH
2918
2919 if (ata_dev_absent(d))
2920 continue;
2921
2922 if (ata_dev_disabled(d)) {
2923 /* to avoid violating device selection timing */
2924 xfer_mask &= ata_pack_xfermask(d->pio_mask,
2925 UINT_MAX, UINT_MAX);
a6d5a51c 2926 continue;
565083e1
TH
2927 }
2928
2929 xfer_mask &= ata_pack_xfermask(d->pio_mask,
2930 d->mwdma_mask, d->udma_mask);
a6d5a51c
TH
2931 xfer_mask &= ata_id_xfermask(d->id);
2932 if (ata_dma_blacklisted(d))
2933 xfer_mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA);
1da177e4
LT
2934 }
2935
a6d5a51c
TH
2936 if (ata_dma_blacklisted(dev))
2937 printk(KERN_WARNING "ata%u: dev %u is on DMA blacklist, "
2938 "disabling DMA\n", ap->id, dev->devno);
2939
5444a6f4
AC
2940 if (hs->flags & ATA_HOST_SIMPLEX) {
2941 if (hs->simplex_claimed)
2942 xfer_mask &= ~(ATA_MASK_MWDMA | ATA_MASK_UDMA);
2943 }
565083e1 2944
5444a6f4
AC
2945 if (ap->ops->mode_filter)
2946 xfer_mask = ap->ops->mode_filter(ap, dev, xfer_mask);
2947
565083e1
TH
2948 ata_unpack_xfermask(xfer_mask, &dev->pio_mask,
2949 &dev->mwdma_mask, &dev->udma_mask);
1da177e4
LT
2950}
2951
1da177e4
LT
2952/**
2953 * ata_dev_set_xfermode - Issue SET FEATURES - XFER MODE command
2954 * @ap: Port associated with device @dev
2955 * @dev: Device to which command will be sent
2956 *
780a87f7
JG
2957 * Issue SET FEATURES - XFER MODE command to device @dev
2958 * on port @ap.
2959 *
1da177e4 2960 * LOCKING:
0cba632b 2961 * PCI/etc. bus probe sem.
83206a29
TH
2962 *
2963 * RETURNS:
2964 * 0 on success, AC_ERR_* mask otherwise.
1da177e4
LT
2965 */
2966
83206a29
TH
2967static unsigned int ata_dev_set_xfermode(struct ata_port *ap,
2968 struct ata_device *dev)
1da177e4 2969{
a0123703 2970 struct ata_taskfile tf;
83206a29 2971 unsigned int err_mask;
1da177e4
LT
2972
2973 /* set up set-features taskfile */
2974 DPRINTK("set features - xfer mode\n");
2975
a0123703
TH
2976 ata_tf_init(ap, &tf, dev->devno);
2977 tf.command = ATA_CMD_SET_FEATURES;
2978 tf.feature = SETFEATURES_XFER;
2979 tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
2980 tf.protocol = ATA_PROT_NODATA;
2981 tf.nsect = dev->xfer_mode;
1da177e4 2982
d69cf37d 2983 err_mask = ata_exec_internal(ap, dev, &tf, NULL, DMA_NONE, NULL, 0);
1da177e4 2984
83206a29
TH
2985 DPRINTK("EXIT, err_mask=%x\n", err_mask);
2986 return err_mask;
1da177e4
LT
2987}
2988
8bf62ece
AL
2989/**
2990 * ata_dev_init_params - Issue INIT DEV PARAMS command
2991 * @ap: Port associated with device @dev
2992 * @dev: Device to which command will be sent
2993 *
2994 * LOCKING:
6aff8f1f
TH
2995 * Kernel thread context (may sleep)
2996 *
2997 * RETURNS:
2998 * 0 on success, AC_ERR_* mask otherwise.
8bf62ece
AL
2999 */
3000
6aff8f1f 3001static unsigned int ata_dev_init_params(struct ata_port *ap,
00b6f5e9
AL
3002 struct ata_device *dev,
3003 u16 heads,
3004 u16 sectors)
8bf62ece 3005{
a0123703 3006 struct ata_taskfile tf;
6aff8f1f 3007 unsigned int err_mask;
8bf62ece
AL
3008
3009 /* Number of sectors per track 1-255. Number of heads 1-16 */
3010 if (sectors < 1 || sectors > 255 || heads < 1 || heads > 16)
00b6f5e9 3011 return AC_ERR_INVALID;
8bf62ece
AL
3012
3013 /* set up init dev params taskfile */
3014 DPRINTK("init dev params \n");
3015
a0123703
TH
3016 ata_tf_init(ap, &tf, dev->devno);
3017 tf.command = ATA_CMD_INIT_DEV_PARAMS;
3018 tf.flags |= ATA_TFLAG_ISADDR | ATA_TFLAG_DEVICE;
3019 tf.protocol = ATA_PROT_NODATA;
3020 tf.nsect = sectors;
3021 tf.device |= (heads - 1) & 0x0f; /* max head = num. of heads - 1 */
8bf62ece 3022
d69cf37d 3023 err_mask = ata_exec_internal(ap, dev, &tf, NULL, DMA_NONE, NULL, 0);
8bf62ece 3024
6aff8f1f
TH
3025 DPRINTK("EXIT, err_mask=%x\n", err_mask);
3026 return err_mask;
8bf62ece
AL
3027}
3028
1da177e4 3029/**
0cba632b
JG
3030 * ata_sg_clean - Unmap DMA memory associated with command
3031 * @qc: Command containing DMA memory to be released
3032 *
3033 * Unmap all mapped DMA memory associated with this command.
1da177e4
LT
3034 *
3035 * LOCKING:
0cba632b 3036 * spin_lock_irqsave(host_set lock)
1da177e4
LT
3037 */
3038
3039static void ata_sg_clean(struct ata_queued_cmd *qc)
3040{
3041 struct ata_port *ap = qc->ap;
cedc9a47 3042 struct scatterlist *sg = qc->__sg;
1da177e4 3043 int dir = qc->dma_dir;
cedc9a47 3044 void *pad_buf = NULL;
1da177e4 3045
a4631474
TH
3046 WARN_ON(!(qc->flags & ATA_QCFLAG_DMAMAP));
3047 WARN_ON(sg == NULL);
1da177e4
LT
3048
3049 if (qc->flags & ATA_QCFLAG_SINGLE)
f131883e 3050 WARN_ON(qc->n_elem > 1);
1da177e4 3051
2c13b7ce 3052 VPRINTK("unmapping %u sg elements\n", qc->n_elem);
1da177e4 3053
cedc9a47
JG
3054 /* if we padded the buffer out to 32-bit bound, and data
3055 * xfer direction is from-device, we must copy from the
3056 * pad buffer back into the supplied buffer
3057 */
3058 if (qc->pad_len && !(qc->tf.flags & ATA_TFLAG_WRITE))
3059 pad_buf = ap->pad + (qc->tag * ATA_DMA_PAD_SZ);
3060
3061 if (qc->flags & ATA_QCFLAG_SG) {
e1410f2d 3062 if (qc->n_elem)
2f1f610b 3063 dma_unmap_sg(ap->dev, sg, qc->n_elem, dir);
cedc9a47
JG
3064 /* restore last sg */
3065 sg[qc->orig_n_elem - 1].length += qc->pad_len;
3066 if (pad_buf) {
3067 struct scatterlist *psg = &qc->pad_sgent;
3068 void *addr = kmap_atomic(psg->page, KM_IRQ0);
3069 memcpy(addr + psg->offset, pad_buf, qc->pad_len);
dfa15988 3070 kunmap_atomic(addr, KM_IRQ0);
cedc9a47
JG
3071 }
3072 } else {
2e242fa9 3073 if (qc->n_elem)
2f1f610b 3074 dma_unmap_single(ap->dev,
e1410f2d
JG
3075 sg_dma_address(&sg[0]), sg_dma_len(&sg[0]),
3076 dir);
cedc9a47
JG
3077 /* restore sg */
3078 sg->length += qc->pad_len;
3079 if (pad_buf)
3080 memcpy(qc->buf_virt + sg->length - qc->pad_len,
3081 pad_buf, qc->pad_len);
3082 }
1da177e4
LT
3083
3084 qc->flags &= ~ATA_QCFLAG_DMAMAP;
cedc9a47 3085 qc->__sg = NULL;
1da177e4
LT
3086}
3087
3088/**
3089 * ata_fill_sg - Fill PCI IDE PRD table
3090 * @qc: Metadata associated with taskfile to be transferred
3091 *
780a87f7
JG
3092 * Fill PCI IDE PRD (scatter-gather) table with segments
3093 * associated with the current disk command.
3094 *
1da177e4 3095 * LOCKING:
780a87f7 3096 * spin_lock_irqsave(host_set lock)
1da177e4
LT
3097 *
3098 */
3099static void ata_fill_sg(struct ata_queued_cmd *qc)
3100{
1da177e4 3101 struct ata_port *ap = qc->ap;
cedc9a47
JG
3102 struct scatterlist *sg;
3103 unsigned int idx;
1da177e4 3104
a4631474 3105 WARN_ON(qc->__sg == NULL);
f131883e 3106 WARN_ON(qc->n_elem == 0 && qc->pad_len == 0);
1da177e4
LT
3107
3108 idx = 0;
cedc9a47 3109 ata_for_each_sg(sg, qc) {
1da177e4
LT
3110 u32 addr, offset;
3111 u32 sg_len, len;
3112
3113 /* determine if physical DMA addr spans 64K boundary.
3114 * Note h/w doesn't support 64-bit, so we unconditionally
3115 * truncate dma_addr_t to u32.
3116 */
3117 addr = (u32) sg_dma_address(sg);
3118 sg_len = sg_dma_len(sg);
3119
3120 while (sg_len) {
3121 offset = addr & 0xffff;
3122 len = sg_len;
3123 if ((offset + sg_len) > 0x10000)
3124 len = 0x10000 - offset;
3125
3126 ap->prd[idx].addr = cpu_to_le32(addr);
3127 ap->prd[idx].flags_len = cpu_to_le32(len & 0xffff);
3128 VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx, addr, len);
3129
3130 idx++;
3131 sg_len -= len;
3132 addr += len;
3133 }
3134 }
3135
3136 if (idx)
3137 ap->prd[idx - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT);
3138}
3139/**
3140 * ata_check_atapi_dma - Check whether ATAPI DMA can be supported
3141 * @qc: Metadata associated with taskfile to check
3142 *
780a87f7
JG
3143 * Allow low-level driver to filter ATA PACKET commands, returning
3144 * a status indicating whether or not it is OK to use DMA for the
3145 * supplied PACKET command.
3146 *
1da177e4 3147 * LOCKING:
0cba632b
JG
3148 * spin_lock_irqsave(host_set lock)
3149 *
1da177e4
LT
3150 * RETURNS: 0 when ATAPI DMA can be used
3151 * nonzero otherwise
3152 */
3153int ata_check_atapi_dma(struct ata_queued_cmd *qc)
3154{
3155 struct ata_port *ap = qc->ap;
3156 int rc = 0; /* Assume ATAPI DMA is OK by default */
3157
3158 if (ap->ops->check_atapi_dma)
3159 rc = ap->ops->check_atapi_dma(qc);
3160
3161 return rc;
3162}
3163/**
3164 * ata_qc_prep - Prepare taskfile for submission
3165 * @qc: Metadata associated with taskfile to be prepared
3166 *
780a87f7
JG
3167 * Prepare ATA taskfile for submission.
3168 *
1da177e4
LT
3169 * LOCKING:
3170 * spin_lock_irqsave(host_set lock)
3171 */
3172void ata_qc_prep(struct ata_queued_cmd *qc)
3173{
3174 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
3175 return;
3176
3177 ata_fill_sg(qc);
3178}
3179
e46834cd
BK
3180void ata_noop_qc_prep(struct ata_queued_cmd *qc) { }
3181
0cba632b
JG
3182/**
3183 * ata_sg_init_one - Associate command with memory buffer
3184 * @qc: Command to be associated
3185 * @buf: Memory buffer
3186 * @buflen: Length of memory buffer, in bytes.
3187 *
3188 * Initialize the data-related elements of queued_cmd @qc
3189 * to point to a single memory buffer, @buf of byte length @buflen.
3190 *
3191 * LOCKING:
3192 * spin_lock_irqsave(host_set lock)
3193 */
3194
1da177e4
LT
3195void ata_sg_init_one(struct ata_queued_cmd *qc, void *buf, unsigned int buflen)
3196{
3197 struct scatterlist *sg;
3198
3199 qc->flags |= ATA_QCFLAG_SINGLE;
3200
3201 memset(&qc->sgent, 0, sizeof(qc->sgent));
cedc9a47 3202 qc->__sg = &qc->sgent;
1da177e4 3203 qc->n_elem = 1;
cedc9a47 3204 qc->orig_n_elem = 1;
1da177e4
LT
3205 qc->buf_virt = buf;
3206
cedc9a47 3207 sg = qc->__sg;
f0612bbc 3208 sg_init_one(sg, buf, buflen);
1da177e4
LT
3209}
3210
0cba632b
JG
3211/**
3212 * ata_sg_init - Associate command with scatter-gather table.
3213 * @qc: Command to be associated
3214 * @sg: Scatter-gather table.
3215 * @n_elem: Number of elements in s/g table.
3216 *
3217 * Initialize the data-related elements of queued_cmd @qc
3218 * to point to a scatter-gather table @sg, containing @n_elem
3219 * elements.
3220 *
3221 * LOCKING:
3222 * spin_lock_irqsave(host_set lock)
3223 */
3224
1da177e4
LT
3225void ata_sg_init(struct ata_queued_cmd *qc, struct scatterlist *sg,
3226 unsigned int n_elem)
3227{
3228 qc->flags |= ATA_QCFLAG_SG;
cedc9a47 3229 qc->__sg = sg;
1da177e4 3230 qc->n_elem = n_elem;
cedc9a47 3231 qc->orig_n_elem = n_elem;
1da177e4
LT
3232}
3233
3234/**
0cba632b
JG
3235 * ata_sg_setup_one - DMA-map the memory buffer associated with a command.
3236 * @qc: Command with memory buffer to be mapped.
3237 *
3238 * DMA-map the memory buffer associated with queued_cmd @qc.
1da177e4
LT
3239 *
3240 * LOCKING:
3241 * spin_lock_irqsave(host_set lock)
3242 *
3243 * RETURNS:
0cba632b 3244 * Zero on success, negative on error.
1da177e4
LT
3245 */
3246
3247static int ata_sg_setup_one(struct ata_queued_cmd *qc)
3248{
3249 struct ata_port *ap = qc->ap;
3250 int dir = qc->dma_dir;
cedc9a47 3251 struct scatterlist *sg = qc->__sg;
1da177e4 3252 dma_addr_t dma_address;
2e242fa9 3253 int trim_sg = 0;
1da177e4 3254
cedc9a47
JG
3255 /* we must lengthen transfers to end on a 32-bit boundary */
3256 qc->pad_len = sg->length & 3;
3257 if (qc->pad_len) {
3258 void *pad_buf = ap->pad + (qc->tag * ATA_DMA_PAD_SZ);
3259 struct scatterlist *psg = &qc->pad_sgent;
3260
a4631474 3261 WARN_ON(qc->dev->class != ATA_DEV_ATAPI);
cedc9a47
JG
3262
3263 memset(pad_buf, 0, ATA_DMA_PAD_SZ);
3264
3265 if (qc->tf.flags & ATA_TFLAG_WRITE)
3266 memcpy(pad_buf, qc->buf_virt + sg->length - qc->pad_len,
3267 qc->pad_len);
3268
3269 sg_dma_address(psg) = ap->pad_dma + (qc->tag * ATA_DMA_PAD_SZ);
3270 sg_dma_len(psg) = ATA_DMA_PAD_SZ;
3271 /* trim sg */
3272 sg->length -= qc->pad_len;
2e242fa9
TH
3273 if (sg->length == 0)
3274 trim_sg = 1;
cedc9a47
JG
3275
3276 DPRINTK("padding done, sg->length=%u pad_len=%u\n",
3277 sg->length, qc->pad_len);
3278 }
3279
2e242fa9
TH
3280 if (trim_sg) {
3281 qc->n_elem--;
e1410f2d
JG
3282 goto skip_map;
3283 }
3284
2f1f610b 3285 dma_address = dma_map_single(ap->dev, qc->buf_virt,
32529e01 3286 sg->length, dir);
537a95d9
TH
3287 if (dma_mapping_error(dma_address)) {
3288 /* restore sg */
3289 sg->length += qc->pad_len;
1da177e4 3290 return -1;
537a95d9 3291 }
1da177e4
LT
3292
3293 sg_dma_address(sg) = dma_address;
32529e01 3294 sg_dma_len(sg) = sg->length;
1da177e4 3295
2e242fa9 3296skip_map:
1da177e4
LT
3297 DPRINTK("mapped buffer of %d bytes for %s\n", sg_dma_len(sg),
3298 qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");
3299
3300 return 0;
3301}
3302
3303/**
0cba632b
JG
3304 * ata_sg_setup - DMA-map the scatter-gather table associated with a command.
3305 * @qc: Command with scatter-gather table to be mapped.
3306 *
3307 * DMA-map the scatter-gather table associated with queued_cmd @qc.
1da177e4
LT
3308 *
3309 * LOCKING:
3310 * spin_lock_irqsave(host_set lock)
3311 *
3312 * RETURNS:
0cba632b 3313 * Zero on success, negative on error.
1da177e4
LT
3314 *
3315 */
3316
3317static int ata_sg_setup(struct ata_queued_cmd *qc)
3318{
3319 struct ata_port *ap = qc->ap;
cedc9a47
JG
3320 struct scatterlist *sg = qc->__sg;
3321 struct scatterlist *lsg = &sg[qc->n_elem - 1];
e1410f2d 3322 int n_elem, pre_n_elem, dir, trim_sg = 0;
1da177e4
LT
3323
3324 VPRINTK("ENTER, ata%u\n", ap->id);
a4631474 3325 WARN_ON(!(qc->flags & ATA_QCFLAG_SG));
1da177e4 3326
cedc9a47
JG
3327 /* we must lengthen transfers to end on a 32-bit boundary */
3328 qc->pad_len = lsg->length & 3;
3329 if (qc->pad_len) {
3330 void *pad_buf = ap->pad + (qc->tag * ATA_DMA_PAD_SZ);
3331 struct scatterlist *psg = &qc->pad_sgent;
3332 unsigned int offset;
3333
a4631474 3334 WARN_ON(qc->dev->class != ATA_DEV_ATAPI);
cedc9a47
JG
3335
3336 memset(pad_buf, 0, ATA_DMA_PAD_SZ);
3337
3338 /*
3339 * psg->page/offset are used to copy to-be-written
3340 * data in this function or read data in ata_sg_clean.
3341 */
3342 offset = lsg->offset + lsg->length - qc->pad_len;
3343 psg->page = nth_page(lsg->page, offset >> PAGE_SHIFT);
3344 psg->offset = offset_in_page(offset);
3345
3346 if (qc->tf.flags & ATA_TFLAG_WRITE) {
3347 void *addr = kmap_atomic(psg->page, KM_IRQ0);
3348 memcpy(pad_buf, addr + psg->offset, qc->pad_len);
dfa15988 3349 kunmap_atomic(addr, KM_IRQ0);
cedc9a47
JG
3350 }
3351
3352 sg_dma_address(psg) = ap->pad_dma + (qc->tag * ATA_DMA_PAD_SZ);
3353 sg_dma_len(psg) = ATA_DMA_PAD_SZ;
3354 /* trim last sg */
3355 lsg->length -= qc->pad_len;
e1410f2d
JG
3356 if (lsg->length == 0)
3357 trim_sg = 1;
cedc9a47
JG
3358
3359 DPRINTK("padding done, sg[%d].length=%u pad_len=%u\n",
3360 qc->n_elem - 1, lsg->length, qc->pad_len);
3361 }
3362
e1410f2d
JG
3363 pre_n_elem = qc->n_elem;
3364 if (trim_sg && pre_n_elem)
3365 pre_n_elem--;
3366
3367 if (!pre_n_elem) {
3368 n_elem = 0;
3369 goto skip_map;
3370 }
3371
1da177e4 3372 dir = qc->dma_dir;
2f1f610b 3373 n_elem = dma_map_sg(ap->dev, sg, pre_n_elem, dir);
537a95d9
TH
3374 if (n_elem < 1) {
3375 /* restore last sg */
3376 lsg->length += qc->pad_len;
1da177e4 3377 return -1;
537a95d9 3378 }
1da177e4
LT
3379
3380 DPRINTK("%d sg elements mapped\n", n_elem);
3381
e1410f2d 3382skip_map:
1da177e4
LT
3383 qc->n_elem = n_elem;
3384
3385 return 0;
3386}
3387
40e8c82c
TH
3388/**
3389 * ata_poll_qc_complete - turn irq back on and finish qc
3390 * @qc: Command to complete
8e8b77dd 3391 * @err_mask: ATA status register content
40e8c82c
TH
3392 *
3393 * LOCKING:
3394 * None. (grabs host lock)
3395 */
3396
a22e2eb0 3397void ata_poll_qc_complete(struct ata_queued_cmd *qc)
40e8c82c
TH
3398{
3399 struct ata_port *ap = qc->ap;
b8f6153e 3400 unsigned long flags;
40e8c82c 3401
b8f6153e 3402 spin_lock_irqsave(&ap->host_set->lock, flags);
40e8c82c
TH
3403 ap->flags &= ~ATA_FLAG_NOINTR;
3404 ata_irq_on(ap);
a22e2eb0 3405 ata_qc_complete(qc);
b8f6153e 3406 spin_unlock_irqrestore(&ap->host_set->lock, flags);
40e8c82c
TH
3407}
3408
1da177e4 3409/**
c893a3ae 3410 * ata_pio_poll - poll using PIO, depending on current state
c91af2c8 3411 * @qc: qc in progress
1da177e4
LT
3412 *
3413 * LOCKING:
0cba632b 3414 * None. (executing in kernel thread context)
1da177e4
LT
3415 *
3416 * RETURNS:
6f0ef4fa 3417 * timeout value to use
1da177e4 3418 */
c91af2c8 3419static unsigned long ata_pio_poll(struct ata_queued_cmd *qc)
1da177e4 3420{
c91af2c8 3421 struct ata_port *ap = qc->ap;
1da177e4 3422 u8 status;
14be71f4
AL
3423 unsigned int poll_state = HSM_ST_UNKNOWN;
3424 unsigned int reg_state = HSM_ST_UNKNOWN;
14be71f4
AL
3425
3426 switch (ap->hsm_task_state) {
3427 case HSM_ST:
3428 case HSM_ST_POLL:
3429 poll_state = HSM_ST_POLL;
3430 reg_state = HSM_ST;
1da177e4 3431 break;
14be71f4
AL
3432 case HSM_ST_LAST:
3433 case HSM_ST_LAST_POLL:
3434 poll_state = HSM_ST_LAST_POLL;
3435 reg_state = HSM_ST_LAST;
1da177e4
LT
3436 break;
3437 default:
3438 BUG();
3439 break;
3440 }
3441
3442 status = ata_chk_status(ap);
3443 if (status & ATA_BUSY) {
3444 if (time_after(jiffies, ap->pio_task_timeout)) {
11a56d24 3445 qc->err_mask |= AC_ERR_TIMEOUT;
7c398335 3446 ap->hsm_task_state = HSM_ST_TMOUT;
1da177e4
LT
3447 return 0;
3448 }
14be71f4 3449 ap->hsm_task_state = poll_state;
1da177e4
LT
3450 return ATA_SHORT_PAUSE;
3451 }
3452
14be71f4 3453 ap->hsm_task_state = reg_state;
1da177e4
LT
3454 return 0;
3455}
3456
3457/**
6f0ef4fa 3458 * ata_pio_complete - check if drive is busy or idle
c91af2c8 3459 * @qc: qc to complete
1da177e4
LT
3460 *
3461 * LOCKING:
0cba632b 3462 * None. (executing in kernel thread context)
7fb6ec28
JG
3463 *
3464 * RETURNS:
3465 * Non-zero if qc completed, zero otherwise.
1da177e4 3466 */
c91af2c8 3467static int ata_pio_complete(struct ata_queued_cmd *qc)
1da177e4 3468{
c91af2c8 3469 struct ata_port *ap = qc->ap;
1da177e4
LT
3470 u8 drv_stat;
3471
3472 /*
31433ea3
AC
3473 * This is purely heuristic. This is a fast path. Sometimes when
3474 * we enter, BSY will be cleared in a chk-status or two. If not,
3475 * the drive is probably seeking or something. Snooze for a couple
3476 * msecs, then chk-status again. If still busy, fall back to
14be71f4 3477 * HSM_ST_POLL state.
1da177e4 3478 */
fe79e683
AL
3479 drv_stat = ata_busy_wait(ap, ATA_BUSY, 10);
3480 if (drv_stat & ATA_BUSY) {
1da177e4 3481 msleep(2);
fe79e683
AL
3482 drv_stat = ata_busy_wait(ap, ATA_BUSY, 10);
3483 if (drv_stat & ATA_BUSY) {
14be71f4 3484 ap->hsm_task_state = HSM_ST_LAST_POLL;
1da177e4 3485 ap->pio_task_timeout = jiffies + ATA_TMOUT_PIO;
7fb6ec28 3486 return 0;
1da177e4
LT
3487 }
3488 }
3489
3490 drv_stat = ata_wait_idle(ap);
3491 if (!ata_ok(drv_stat)) {
1c848984 3492 qc->err_mask |= __ac_err_mask(drv_stat);
14be71f4 3493 ap->hsm_task_state = HSM_ST_ERR;
7fb6ec28 3494 return 0;
1da177e4
LT
3495 }
3496
14be71f4 3497 ap->hsm_task_state = HSM_ST_IDLE;
1da177e4 3498
a4631474 3499 WARN_ON(qc->err_mask);
a22e2eb0 3500 ata_poll_qc_complete(qc);
7fb6ec28
JG
3501
3502 /* another command may start at this point */
3503
3504 return 1;
1da177e4
LT
3505}
3506
0baab86b
EF
3507
3508/**
c893a3ae 3509 * swap_buf_le16 - swap halves of 16-bit words in place
0baab86b
EF
3510 * @buf: Buffer to swap
3511 * @buf_words: Number of 16-bit words in buffer.
3512 *
3513 * Swap halves of 16-bit words if needed to convert from
3514 * little-endian byte order to native cpu byte order, or
3515 * vice-versa.
3516 *
3517 * LOCKING:
6f0ef4fa 3518 * Inherited from caller.
0baab86b 3519 */
1da177e4
LT
3520void swap_buf_le16(u16 *buf, unsigned int buf_words)
3521{
3522#ifdef __BIG_ENDIAN
3523 unsigned int i;
3524
3525 for (i = 0; i < buf_words; i++)
3526 buf[i] = le16_to_cpu(buf[i]);
3527#endif /* __BIG_ENDIAN */
3528}
3529
6ae4cfb5
AL
3530/**
3531 * ata_mmio_data_xfer - Transfer data by MMIO
3532 * @ap: port to read/write
3533 * @buf: data buffer
3534 * @buflen: buffer length
344babaa 3535 * @write_data: read/write
6ae4cfb5
AL
3536 *
3537 * Transfer data from/to the device data register by MMIO.
3538 *
3539 * LOCKING:
3540 * Inherited from caller.
6ae4cfb5
AL
3541 */
3542
1da177e4
LT
3543static void ata_mmio_data_xfer(struct ata_port *ap, unsigned char *buf,
3544 unsigned int buflen, int write_data)
3545{
3546 unsigned int i;
3547 unsigned int words = buflen >> 1;
3548 u16 *buf16 = (u16 *) buf;
3549 void __iomem *mmio = (void __iomem *)ap->ioaddr.data_addr;
3550
6ae4cfb5 3551 /* Transfer multiple of 2 bytes */
1da177e4
LT
3552 if (write_data) {
3553 for (i = 0; i < words; i++)
3554 writew(le16_to_cpu(buf16[i]), mmio);
3555 } else {
3556 for (i = 0; i < words; i++)
3557 buf16[i] = cpu_to_le16(readw(mmio));
3558 }
6ae4cfb5
AL
3559
3560 /* Transfer trailing 1 byte, if any. */
3561 if (unlikely(buflen & 0x01)) {
3562 u16 align_buf[1] = { 0 };
3563 unsigned char *trailing_buf = buf + buflen - 1;
3564
3565 if (write_data) {
3566 memcpy(align_buf, trailing_buf, 1);
3567 writew(le16_to_cpu(align_buf[0]), mmio);
3568 } else {
3569 align_buf[0] = cpu_to_le16(readw(mmio));
3570 memcpy(trailing_buf, align_buf, 1);
3571 }
3572 }
1da177e4
LT
3573}
3574
6ae4cfb5
AL
3575/**
3576 * ata_pio_data_xfer - Transfer data by PIO
3577 * @ap: port to read/write
3578 * @buf: data buffer
3579 * @buflen: buffer length
344babaa 3580 * @write_data: read/write
6ae4cfb5
AL
3581 *
3582 * Transfer data from/to the device data register by PIO.
3583 *
3584 * LOCKING:
3585 * Inherited from caller.
6ae4cfb5
AL
3586 */
3587
1da177e4
LT
3588static void ata_pio_data_xfer(struct ata_port *ap, unsigned char *buf,
3589 unsigned int buflen, int write_data)
3590{
6ae4cfb5 3591 unsigned int words = buflen >> 1;
1da177e4 3592
6ae4cfb5 3593 /* Transfer multiple of 2 bytes */
1da177e4 3594 if (write_data)
6ae4cfb5 3595 outsw(ap->ioaddr.data_addr, buf, words);
1da177e4 3596 else
6ae4cfb5
AL
3597 insw(ap->ioaddr.data_addr, buf, words);
3598
3599 /* Transfer trailing 1 byte, if any. */
3600 if (unlikely(buflen & 0x01)) {
3601 u16 align_buf[1] = { 0 };
3602 unsigned char *trailing_buf = buf + buflen - 1;
3603
3604 if (write_data) {
3605 memcpy(align_buf, trailing_buf, 1);
3606 outw(le16_to_cpu(align_buf[0]), ap->ioaddr.data_addr);
3607 } else {
3608 align_buf[0] = cpu_to_le16(inw(ap->ioaddr.data_addr));
3609 memcpy(trailing_buf, align_buf, 1);
3610 }
3611 }
1da177e4
LT
3612}
3613
6ae4cfb5
AL
3614/**
3615 * ata_data_xfer - Transfer data from/to the data register.
3616 * @ap: port to read/write
3617 * @buf: data buffer
3618 * @buflen: buffer length
3619 * @do_write: read/write
3620 *
3621 * Transfer data from/to the device data register.
3622 *
3623 * LOCKING:
3624 * Inherited from caller.
6ae4cfb5
AL
3625 */
3626
1da177e4
LT
3627static void ata_data_xfer(struct ata_port *ap, unsigned char *buf,
3628 unsigned int buflen, int do_write)
3629{
a1bd9e68
AC
3630 /* Make the crap hardware pay the costs not the good stuff */
3631 if (unlikely(ap->flags & ATA_FLAG_IRQ_MASK)) {
3632 unsigned long flags;
3633 local_irq_save(flags);
3634 if (ap->flags & ATA_FLAG_MMIO)
3635 ata_mmio_data_xfer(ap, buf, buflen, do_write);
3636 else
3637 ata_pio_data_xfer(ap, buf, buflen, do_write);
3638 local_irq_restore(flags);
3639 } else {
3640 if (ap->flags & ATA_FLAG_MMIO)
3641 ata_mmio_data_xfer(ap, buf, buflen, do_write);
3642 else
3643 ata_pio_data_xfer(ap, buf, buflen, do_write);
3644 }
1da177e4
LT
3645}
3646
6ae4cfb5
AL
3647/**
3648 * ata_pio_sector - Transfer ATA_SECT_SIZE (512 bytes) of data.
3649 * @qc: Command on going
3650 *
3651 * Transfer ATA_SECT_SIZE of data from/to the ATA device.
3652 *
3653 * LOCKING:
3654 * Inherited from caller.
3655 */
3656
1da177e4
LT
3657static void ata_pio_sector(struct ata_queued_cmd *qc)
3658{
3659 int do_write = (qc->tf.flags & ATA_TFLAG_WRITE);
cedc9a47 3660 struct scatterlist *sg = qc->__sg;
1da177e4
LT
3661 struct ata_port *ap = qc->ap;
3662 struct page *page;
3663 unsigned int offset;
3664 unsigned char *buf;
3665
3666 if (qc->cursect == (qc->nsect - 1))
14be71f4 3667 ap->hsm_task_state = HSM_ST_LAST;
1da177e4
LT
3668
3669 page = sg[qc->cursg].page;
3670 offset = sg[qc->cursg].offset + qc->cursg_ofs * ATA_SECT_SIZE;
3671
3672 /* get the current page and offset */
3673 page = nth_page(page, (offset >> PAGE_SHIFT));
3674 offset %= PAGE_SIZE;
3675
3676 buf = kmap(page) + offset;
3677
3678 qc->cursect++;
3679 qc->cursg_ofs++;
3680
32529e01 3681 if ((qc->cursg_ofs * ATA_SECT_SIZE) == (&sg[qc->cursg])->length) {
1da177e4
LT
3682 qc->cursg++;
3683 qc->cursg_ofs = 0;
3684 }
3685
3686 DPRINTK("data %s\n", qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");
3687
3688 /* do the actual data transfer */
3689 do_write = (qc->tf.flags & ATA_TFLAG_WRITE);
3690 ata_data_xfer(ap, buf, ATA_SECT_SIZE, do_write);
3691
3692 kunmap(page);
3693}
3694
6ae4cfb5
AL
3695/**
3696 * __atapi_pio_bytes - Transfer data from/to the ATAPI device.
3697 * @qc: Command on going
3698 * @bytes: number of bytes
3699 *
3700 * Transfer Transfer data from/to the ATAPI device.
3701 *
3702 * LOCKING:
3703 * Inherited from caller.
3704 *
3705 */
3706
1da177e4
LT
3707static void __atapi_pio_bytes(struct ata_queued_cmd *qc, unsigned int bytes)
3708{
3709 int do_write = (qc->tf.flags & ATA_TFLAG_WRITE);
cedc9a47 3710 struct scatterlist *sg = qc->__sg;
1da177e4
LT
3711 struct ata_port *ap = qc->ap;
3712 struct page *page;
3713 unsigned char *buf;
3714 unsigned int offset, count;
3715
563a6e1f 3716 if (qc->curbytes + bytes >= qc->nbytes)
14be71f4 3717 ap->hsm_task_state = HSM_ST_LAST;
1da177e4
LT
3718
3719next_sg:
563a6e1f 3720 if (unlikely(qc->cursg >= qc->n_elem)) {
7fb6ec28 3721 /*
563a6e1f
AL
3722 * The end of qc->sg is reached and the device expects
3723 * more data to transfer. In order not to overrun qc->sg
3724 * and fulfill length specified in the byte count register,
3725 * - for read case, discard trailing data from the device
3726 * - for write case, padding zero data to the device
3727 */
3728 u16 pad_buf[1] = { 0 };
3729 unsigned int words = bytes >> 1;
3730 unsigned int i;
3731
3732 if (words) /* warning if bytes > 1 */
7fb6ec28 3733 printk(KERN_WARNING "ata%u: %u bytes trailing data\n",
563a6e1f
AL
3734 ap->id, bytes);
3735
3736 for (i = 0; i < words; i++)
3737 ata_data_xfer(ap, (unsigned char*)pad_buf, 2, do_write);
3738
14be71f4 3739 ap->hsm_task_state = HSM_ST_LAST;
563a6e1f
AL
3740 return;
3741 }
3742
cedc9a47 3743 sg = &qc->__sg[qc->cursg];
1da177e4 3744
1da177e4
LT
3745 page = sg->page;
3746 offset = sg->offset + qc->cursg_ofs;
3747
3748 /* get the current page and offset */
3749 page = nth_page(page, (offset >> PAGE_SHIFT));
3750 offset %= PAGE_SIZE;
3751
6952df03 3752 /* don't overrun current sg */
32529e01 3753 count = min(sg->length - qc->cursg_ofs, bytes);
1da177e4
LT
3754
3755 /* don't cross page boundaries */
3756 count = min(count, (unsigned int)PAGE_SIZE - offset);
3757
3758 buf = kmap(page) + offset;
3759
3760 bytes -= count;
3761 qc->curbytes += count;
3762 qc->cursg_ofs += count;
3763
32529e01 3764 if (qc->cursg_ofs == sg->length) {
1da177e4
LT
3765 qc->cursg++;
3766 qc->cursg_ofs = 0;
3767 }
3768
3769 DPRINTK("data %s\n", qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");
3770
3771 /* do the actual data transfer */
3772 ata_data_xfer(ap, buf, count, do_write);
3773
3774 kunmap(page);
3775
563a6e1f 3776 if (bytes)
1da177e4 3777 goto next_sg;
1da177e4
LT
3778}
3779
6ae4cfb5
AL
3780/**
3781 * atapi_pio_bytes - Transfer data from/to the ATAPI device.
3782 * @qc: Command on going
3783 *
3784 * Transfer Transfer data from/to the ATAPI device.
3785 *
3786 * LOCKING:
3787 * Inherited from caller.
6ae4cfb5
AL
3788 */
3789
1da177e4
LT
3790static void atapi_pio_bytes(struct ata_queued_cmd *qc)
3791{
3792 struct ata_port *ap = qc->ap;
3793 struct ata_device *dev = qc->dev;
3794 unsigned int ireason, bc_lo, bc_hi, bytes;
3795 int i_write, do_write = (qc->tf.flags & ATA_TFLAG_WRITE) ? 1 : 0;
3796
3797 ap->ops->tf_read(ap, &qc->tf);
3798 ireason = qc->tf.nsect;
3799 bc_lo = qc->tf.lbam;
3800 bc_hi = qc->tf.lbah;
3801 bytes = (bc_hi << 8) | bc_lo;
3802
3803 /* shall be cleared to zero, indicating xfer of data */
3804 if (ireason & (1 << 0))
3805 goto err_out;
3806
3807 /* make sure transfer direction matches expected */
3808 i_write = ((ireason & (1 << 1)) == 0) ? 1 : 0;
3809 if (do_write != i_write)
3810 goto err_out;
3811
3812 __atapi_pio_bytes(qc, bytes);
3813
3814 return;
3815
3816err_out:
3817 printk(KERN_INFO "ata%u: dev %u: ATAPI check failed\n",
3818 ap->id, dev->devno);
11a56d24 3819 qc->err_mask |= AC_ERR_HSM;
14be71f4 3820 ap->hsm_task_state = HSM_ST_ERR;
1da177e4
LT
3821}
3822
3823/**
6f0ef4fa 3824 * ata_pio_block - start PIO on a block
c91af2c8 3825 * @qc: qc to transfer block for
1da177e4
LT
3826 *
3827 * LOCKING:
0cba632b 3828 * None. (executing in kernel thread context)
1da177e4 3829 */
c91af2c8 3830static void ata_pio_block(struct ata_queued_cmd *qc)
1da177e4 3831{
c91af2c8 3832 struct ata_port *ap = qc->ap;
1da177e4
LT
3833 u8 status;
3834
3835 /*
6f0ef4fa 3836 * This is purely heuristic. This is a fast path.
1da177e4
LT
3837 * Sometimes when we enter, BSY will be cleared in
3838 * a chk-status or two. If not, the drive is probably seeking
3839 * or something. Snooze for a couple msecs, then
3840 * chk-status again. If still busy, fall back to
14be71f4 3841 * HSM_ST_POLL state.
1da177e4
LT
3842 */
3843 status = ata_busy_wait(ap, ATA_BUSY, 5);
3844 if (status & ATA_BUSY) {
3845 msleep(2);
3846 status = ata_busy_wait(ap, ATA_BUSY, 10);
3847 if (status & ATA_BUSY) {
14be71f4 3848 ap->hsm_task_state = HSM_ST_POLL;
1da177e4
LT
3849 ap->pio_task_timeout = jiffies + ATA_TMOUT_PIO;
3850 return;
3851 }
3852 }
3853
fe79e683
AL
3854 /* check error */
3855 if (status & (ATA_ERR | ATA_DF)) {
3856 qc->err_mask |= AC_ERR_DEV;
3857 ap->hsm_task_state = HSM_ST_ERR;
3858 return;
3859 }
3860
3861 /* transfer data if any */
1da177e4 3862 if (is_atapi_taskfile(&qc->tf)) {
fe79e683 3863 /* DRQ=0 means no more data to transfer */
1da177e4 3864 if ((status & ATA_DRQ) == 0) {
14be71f4 3865 ap->hsm_task_state = HSM_ST_LAST;
1da177e4
LT
3866 return;
3867 }
3868
3869 atapi_pio_bytes(qc);
3870 } else {
3871 /* handle BSY=0, DRQ=0 as error */
3872 if ((status & ATA_DRQ) == 0) {
11a56d24 3873 qc->err_mask |= AC_ERR_HSM;
14be71f4 3874 ap->hsm_task_state = HSM_ST_ERR;
1da177e4
LT
3875 return;
3876 }
3877
3878 ata_pio_sector(qc);
3879 }
3880}
3881
c91af2c8 3882static void ata_pio_error(struct ata_queued_cmd *qc)
1da177e4 3883{
c91af2c8 3884 struct ata_port *ap = qc->ap;
1da177e4 3885
0565c26d 3886 if (qc->tf.command != ATA_CMD_PACKET)
d63cb4a6
TH
3887 printk(KERN_WARNING "ata%u: dev %u PIO error\n",
3888 ap->id, qc->dev->devno);
0565c26d 3889
2e9edbf8 3890 /* make sure qc->err_mask is available to
1c848984
AL
3891 * know what's wrong and recover
3892 */
a4631474 3893 WARN_ON(qc->err_mask == 0);
1c848984 3894
14be71f4 3895 ap->hsm_task_state = HSM_ST_IDLE;
1da177e4 3896
a22e2eb0 3897 ata_poll_qc_complete(qc);
1da177e4
LT
3898}
3899
3900static void ata_pio_task(void *_data)
3901{
c91af2c8
TH
3902 struct ata_queued_cmd *qc = _data;
3903 struct ata_port *ap = qc->ap;
7fb6ec28
JG
3904 unsigned long timeout;
3905 int qc_completed;
3906
3907fsm_start:
3908 timeout = 0;
3909 qc_completed = 0;
1da177e4 3910
14be71f4
AL
3911 switch (ap->hsm_task_state) {
3912 case HSM_ST_IDLE:
1da177e4
LT
3913 return;
3914
14be71f4 3915 case HSM_ST:
c91af2c8 3916 ata_pio_block(qc);
1da177e4
LT
3917 break;
3918
14be71f4 3919 case HSM_ST_LAST:
c91af2c8 3920 qc_completed = ata_pio_complete(qc);
1da177e4
LT
3921 break;
3922
14be71f4
AL
3923 case HSM_ST_POLL:
3924 case HSM_ST_LAST_POLL:
c91af2c8 3925 timeout = ata_pio_poll(qc);
1da177e4
LT
3926 break;
3927
14be71f4
AL
3928 case HSM_ST_TMOUT:
3929 case HSM_ST_ERR:
c91af2c8 3930 ata_pio_error(qc);
1da177e4
LT
3931 return;
3932 }
3933
3934 if (timeout)
c91af2c8 3935 ata_port_queue_task(ap, ata_pio_task, qc, timeout);
7fb6ec28
JG
3936 else if (!qc_completed)
3937 goto fsm_start;
1da177e4
LT
3938}
3939
8061f5f0
TH
3940/**
3941 * atapi_packet_task - Write CDB bytes to hardware
c91af2c8 3942 * @_data: qc in progress
8061f5f0
TH
3943 *
3944 * When device has indicated its readiness to accept
3945 * a CDB, this function is called. Send the CDB.
3946 * If DMA is to be performed, exit immediately.
3947 * Otherwise, we are in polling mode, so poll
3948 * status under operation succeeds or fails.
3949 *
3950 * LOCKING:
3951 * Kernel thread context (may sleep)
3952 */
8061f5f0
TH
3953static void atapi_packet_task(void *_data)
3954{
c91af2c8
TH
3955 struct ata_queued_cmd *qc = _data;
3956 struct ata_port *ap = qc->ap;
8061f5f0
TH
3957 u8 status;
3958
8061f5f0
TH
3959 /* sleep-wait for BSY to clear */
3960 DPRINTK("busy wait\n");
3961 if (ata_busy_sleep(ap, ATA_TMOUT_CDB_QUICK, ATA_TMOUT_CDB)) {
3962 qc->err_mask |= AC_ERR_TIMEOUT;
3963 goto err_out;
3964 }
3965
3966 /* make sure DRQ is set */
3967 status = ata_chk_status(ap);
3968 if ((status & (ATA_BUSY | ATA_DRQ)) != ATA_DRQ) {
3969 qc->err_mask |= AC_ERR_HSM;
3970 goto err_out;
3971 }
3972
3973 /* send SCSI cdb */
3974 DPRINTK("send cdb\n");
3975 WARN_ON(qc->dev->cdb_len < 12);
3976
3977 if (qc->tf.protocol == ATA_PROT_ATAPI_DMA ||
3978 qc->tf.protocol == ATA_PROT_ATAPI_NODATA) {
3979 unsigned long flags;
3980
3981 /* Once we're done issuing command and kicking bmdma,
3982 * irq handler takes over. To not lose irq, we need
3983 * to clear NOINTR flag before sending cdb, but
3984 * interrupt handler shouldn't be invoked before we're
3985 * finished. Hence, the following locking.
3986 */
3987 spin_lock_irqsave(&ap->host_set->lock, flags);
3988 ap->flags &= ~ATA_FLAG_NOINTR;
3989 ata_data_xfer(ap, qc->cdb, qc->dev->cdb_len, 1);
3990 if (qc->tf.protocol == ATA_PROT_ATAPI_DMA)
3991 ap->ops->bmdma_start(qc); /* initiate bmdma */
3992 spin_unlock_irqrestore(&ap->host_set->lock, flags);
3993 } else {
3994 ata_data_xfer(ap, qc->cdb, qc->dev->cdb_len, 1);
3995
3996 /* PIO commands are handled by polling */
3997 ap->hsm_task_state = HSM_ST;
c91af2c8 3998 ata_port_queue_task(ap, ata_pio_task, qc, 0);
8061f5f0
TH
3999 }
4000
4001 return;
4002
4003err_out:
4004 ata_poll_qc_complete(qc);
4005}
4006
1da177e4
LT
4007/**
4008 * ata_qc_new - Request an available ATA command, for queueing
4009 * @ap: Port associated with device @dev
4010 * @dev: Device from whom we request an available command structure
4011 *
4012 * LOCKING:
0cba632b 4013 * None.
1da177e4
LT
4014 */
4015
4016static struct ata_queued_cmd *ata_qc_new(struct ata_port *ap)
4017{
4018 struct ata_queued_cmd *qc = NULL;
4019 unsigned int i;
4020
4021 for (i = 0; i < ATA_MAX_QUEUE; i++)
4022 if (!test_and_set_bit(i, &ap->qactive)) {
4023 qc = ata_qc_from_tag(ap, i);
4024 break;
4025 }
4026
4027 if (qc)
4028 qc->tag = i;
4029
4030 return qc;
4031}
4032
4033/**
4034 * ata_qc_new_init - Request an available ATA command, and initialize it
4035 * @ap: Port associated with device @dev
4036 * @dev: Device from whom we request an available command structure
4037 *
4038 * LOCKING:
0cba632b 4039 * None.
1da177e4
LT
4040 */
4041
4042struct ata_queued_cmd *ata_qc_new_init(struct ata_port *ap,
4043 struct ata_device *dev)
4044{
4045 struct ata_queued_cmd *qc;
4046
4047 qc = ata_qc_new(ap);
4048 if (qc) {
1da177e4
LT
4049 qc->scsicmd = NULL;
4050 qc->ap = ap;
4051 qc->dev = dev;
1da177e4 4052
2c13b7ce 4053 ata_qc_reinit(qc);
1da177e4
LT
4054 }
4055
4056 return qc;
4057}
4058
1da177e4
LT
4059/**
4060 * ata_qc_free - free unused ata_queued_cmd
4061 * @qc: Command to complete
4062 *
4063 * Designed to free unused ata_queued_cmd object
4064 * in case something prevents using it.
4065 *
4066 * LOCKING:
0cba632b 4067 * spin_lock_irqsave(host_set lock)
1da177e4
LT
4068 */
4069void ata_qc_free(struct ata_queued_cmd *qc)
4070{
4ba946e9
TH
4071 struct ata_port *ap = qc->ap;
4072 unsigned int tag;
4073
a4631474 4074 WARN_ON(qc == NULL); /* ata_qc_from_tag _might_ return NULL */
1da177e4 4075
4ba946e9
TH
4076 qc->flags = 0;
4077 tag = qc->tag;
4078 if (likely(ata_tag_valid(tag))) {
4ba946e9
TH
4079 qc->tag = ATA_TAG_POISON;
4080 clear_bit(tag, &ap->qactive);
4081 }
1da177e4
LT
4082}
4083
76014427 4084void __ata_qc_complete(struct ata_queued_cmd *qc)
1da177e4 4085{
a4631474
TH
4086 WARN_ON(qc == NULL); /* ata_qc_from_tag _might_ return NULL */
4087 WARN_ON(!(qc->flags & ATA_QCFLAG_ACTIVE));
1da177e4
LT
4088
4089 if (likely(qc->flags & ATA_QCFLAG_DMAMAP))
4090 ata_sg_clean(qc);
4091
7401abf2
TH
4092 /* command should be marked inactive atomically with qc completion */
4093 qc->ap->active_tag = ATA_TAG_POISON;
4094
3f3791d3
AL
4095 /* atapi: mark qc as inactive to prevent the interrupt handler
4096 * from completing the command twice later, before the error handler
4097 * is called. (when rc != 0 and atapi request sense is needed)
4098 */
4099 qc->flags &= ~ATA_QCFLAG_ACTIVE;
4100
1da177e4 4101 /* call completion callback */
77853bf2 4102 qc->complete_fn(qc);
1da177e4
LT
4103}
4104
4105static inline int ata_should_dma_map(struct ata_queued_cmd *qc)
4106{
4107 struct ata_port *ap = qc->ap;
4108
4109 switch (qc->tf.protocol) {
4110 case ATA_PROT_DMA:
4111 case ATA_PROT_ATAPI_DMA:
4112 return 1;
4113
4114 case ATA_PROT_ATAPI:
4115 case ATA_PROT_PIO:
1da177e4
LT
4116 if (ap->flags & ATA_FLAG_PIO_DMA)
4117 return 1;
4118
4119 /* fall through */
4120
4121 default:
4122 return 0;
4123 }
4124
4125 /* never reached */
4126}
4127
4128/**
4129 * ata_qc_issue - issue taskfile to device
4130 * @qc: command to issue to device
4131 *
4132 * Prepare an ATA command to submission to device.
4133 * This includes mapping the data into a DMA-able
4134 * area, filling in the S/G table, and finally
4135 * writing the taskfile to hardware, starting the command.
4136 *
4137 * LOCKING:
4138 * spin_lock_irqsave(host_set lock)
1da177e4 4139 */
8e0e694a 4140void ata_qc_issue(struct ata_queued_cmd *qc)
1da177e4
LT
4141{
4142 struct ata_port *ap = qc->ap;
4143
e4a70e76
TH
4144 qc->ap->active_tag = qc->tag;
4145 qc->flags |= ATA_QCFLAG_ACTIVE;
4146
1da177e4
LT
4147 if (ata_should_dma_map(qc)) {
4148 if (qc->flags & ATA_QCFLAG_SG) {
4149 if (ata_sg_setup(qc))
8e436af9 4150 goto sg_err;
1da177e4
LT
4151 } else if (qc->flags & ATA_QCFLAG_SINGLE) {
4152 if (ata_sg_setup_one(qc))
8e436af9 4153 goto sg_err;
1da177e4
LT
4154 }
4155 } else {
4156 qc->flags &= ~ATA_QCFLAG_DMAMAP;
4157 }
4158
4159 ap->ops->qc_prep(qc);
4160
8e0e694a
TH
4161 qc->err_mask |= ap->ops->qc_issue(qc);
4162 if (unlikely(qc->err_mask))
4163 goto err;
4164 return;
1da177e4 4165
8e436af9
TH
4166sg_err:
4167 qc->flags &= ~ATA_QCFLAG_DMAMAP;
8e0e694a
TH
4168 qc->err_mask |= AC_ERR_SYSTEM;
4169err:
4170 ata_qc_complete(qc);
1da177e4
LT
4171}
4172
4173/**
4174 * ata_qc_issue_prot - issue taskfile to device in proto-dependent manner
4175 * @qc: command to issue to device
4176 *
4177 * Using various libata functions and hooks, this function
4178 * starts an ATA command. ATA commands are grouped into
4179 * classes called "protocols", and issuing each type of protocol
4180 * is slightly different.
4181 *
0baab86b
EF
4182 * May be used as the qc_issue() entry in ata_port_operations.
4183 *
1da177e4
LT
4184 * LOCKING:
4185 * spin_lock_irqsave(host_set lock)
4186 *
4187 * RETURNS:
9a3d9eb0 4188 * Zero on success, AC_ERR_* mask on failure
1da177e4
LT
4189 */
4190
9a3d9eb0 4191unsigned int ata_qc_issue_prot(struct ata_queued_cmd *qc)
1da177e4
LT
4192{
4193 struct ata_port *ap = qc->ap;
4194
4195 ata_dev_select(ap, qc->dev->devno, 1, 0);
4196
4197 switch (qc->tf.protocol) {
4198 case ATA_PROT_NODATA:
e5338254 4199 ata_tf_to_host(ap, &qc->tf);
1da177e4
LT
4200 break;
4201
4202 case ATA_PROT_DMA:
4203 ap->ops->tf_load(ap, &qc->tf); /* load tf registers */
4204 ap->ops->bmdma_setup(qc); /* set up bmdma */
4205 ap->ops->bmdma_start(qc); /* initiate bmdma */
4206 break;
4207
4208 case ATA_PROT_PIO: /* load tf registers, initiate polling pio */
4209 ata_qc_set_polling(qc);
e5338254 4210 ata_tf_to_host(ap, &qc->tf);
14be71f4 4211 ap->hsm_task_state = HSM_ST;
c91af2c8 4212 ata_port_queue_task(ap, ata_pio_task, qc, 0);
1da177e4
LT
4213 break;
4214
4215 case ATA_PROT_ATAPI:
4216 ata_qc_set_polling(qc);
e5338254 4217 ata_tf_to_host(ap, &qc->tf);
c91af2c8 4218 ata_port_queue_task(ap, atapi_packet_task, qc, 0);
1da177e4
LT
4219 break;
4220
4221 case ATA_PROT_ATAPI_NODATA:
c1389503 4222 ap->flags |= ATA_FLAG_NOINTR;
e5338254 4223 ata_tf_to_host(ap, &qc->tf);
c91af2c8 4224 ata_port_queue_task(ap, atapi_packet_task, qc, 0);
1da177e4
LT
4225 break;
4226
4227 case ATA_PROT_ATAPI_DMA:
c1389503 4228 ap->flags |= ATA_FLAG_NOINTR;
1da177e4
LT
4229 ap->ops->tf_load(ap, &qc->tf); /* load tf registers */
4230 ap->ops->bmdma_setup(qc); /* set up bmdma */
c91af2c8 4231 ata_port_queue_task(ap, atapi_packet_task, qc, 0);
1da177e4
LT
4232 break;
4233
4234 default:
4235 WARN_ON(1);
9a3d9eb0 4236 return AC_ERR_SYSTEM;
1da177e4
LT
4237 }
4238
4239 return 0;
4240}
4241
1da177e4
LT
4242/**
4243 * ata_host_intr - Handle host interrupt for given (port, task)
4244 * @ap: Port on which interrupt arrived (possibly...)
4245 * @qc: Taskfile currently active in engine
4246 *
4247 * Handle host interrupt for given queued command. Currently,
4248 * only DMA interrupts are handled. All other commands are
4249 * handled via polling with interrupts disabled (nIEN bit).
4250 *
4251 * LOCKING:
4252 * spin_lock_irqsave(host_set lock)
4253 *
4254 * RETURNS:
4255 * One if interrupt was handled, zero if not (shared irq).
4256 */
4257
4258inline unsigned int ata_host_intr (struct ata_port *ap,
4259 struct ata_queued_cmd *qc)
4260{
4261 u8 status, host_stat;
4262
4263 switch (qc->tf.protocol) {
4264
4265 case ATA_PROT_DMA:
4266 case ATA_PROT_ATAPI_DMA:
4267 case ATA_PROT_ATAPI:
4268 /* check status of DMA engine */
4269 host_stat = ap->ops->bmdma_status(ap);
4270 VPRINTK("ata%u: host_stat 0x%X\n", ap->id, host_stat);
4271
4272 /* if it's not our irq... */
4273 if (!(host_stat & ATA_DMA_INTR))
4274 goto idle_irq;
4275
4276 /* before we do anything else, clear DMA-Start bit */
b73fc89f 4277 ap->ops->bmdma_stop(qc);
1da177e4
LT
4278
4279 /* fall through */
4280
4281 case ATA_PROT_ATAPI_NODATA:
4282 case ATA_PROT_NODATA:
4283 /* check altstatus */
4284 status = ata_altstatus(ap);
4285 if (status & ATA_BUSY)
4286 goto idle_irq;
4287
4288 /* check main status, clearing INTRQ */
4289 status = ata_chk_status(ap);
4290 if (unlikely(status & ATA_BUSY))
4291 goto idle_irq;
4292 DPRINTK("ata%u: protocol %d (dev_stat 0x%X)\n",
4293 ap->id, qc->tf.protocol, status);
4294
4295 /* ack bmdma irq events */
4296 ap->ops->irq_clear(ap);
4297
4298 /* complete taskfile transaction */
a22e2eb0
AL
4299 qc->err_mask |= ac_err_mask(status);
4300 ata_qc_complete(qc);
1da177e4
LT
4301 break;
4302
4303 default:
4304 goto idle_irq;
4305 }
4306
4307 return 1; /* irq handled */
4308
4309idle_irq:
4310 ap->stats.idle_irq++;
4311
4312#ifdef ATA_IRQ_TRAP
4313 if ((ap->stats.idle_irq % 1000) == 0) {
1da177e4
LT
4314 ata_irq_ack(ap, 0); /* debug trap */
4315 printk(KERN_WARNING "ata%d: irq trap\n", ap->id);
23cfce89 4316 return 1;
1da177e4
LT
4317 }
4318#endif
4319 return 0; /* irq not handled */
4320}
4321
4322/**
4323 * ata_interrupt - Default ATA host interrupt handler
0cba632b
JG
4324 * @irq: irq line (unused)
4325 * @dev_instance: pointer to our ata_host_set information structure
1da177e4
LT
4326 * @regs: unused
4327 *
0cba632b
JG
4328 * Default interrupt handler for PCI IDE devices. Calls
4329 * ata_host_intr() for each port that is not disabled.
4330 *
1da177e4 4331 * LOCKING:
0cba632b 4332 * Obtains host_set lock during operation.
1da177e4
LT
4333 *
4334 * RETURNS:
0cba632b 4335 * IRQ_NONE or IRQ_HANDLED.
1da177e4
LT
4336 */
4337
4338irqreturn_t ata_interrupt (int irq, void *dev_instance, struct pt_regs *regs)
4339{
4340 struct ata_host_set *host_set = dev_instance;
4341 unsigned int i;
4342 unsigned int handled = 0;
4343 unsigned long flags;
4344
4345 /* TODO: make _irqsave conditional on x86 PCI IDE legacy mode */
4346 spin_lock_irqsave(&host_set->lock, flags);
4347
4348 for (i = 0; i < host_set->n_ports; i++) {
4349 struct ata_port *ap;
4350
4351 ap = host_set->ports[i];
c1389503 4352 if (ap &&
198e0fed 4353 !(ap->flags & (ATA_FLAG_DISABLED | ATA_FLAG_NOINTR))) {
1da177e4
LT
4354 struct ata_queued_cmd *qc;
4355
4356 qc = ata_qc_from_tag(ap, ap->active_tag);
21b1ed74
AL
4357 if (qc && (!(qc->tf.ctl & ATA_NIEN)) &&
4358 (qc->flags & ATA_QCFLAG_ACTIVE))
1da177e4
LT
4359 handled |= ata_host_intr(ap, qc);
4360 }
4361 }
4362
4363 spin_unlock_irqrestore(&host_set->lock, flags);
4364
4365 return IRQ_RETVAL(handled);
4366}
4367
0baab86b 4368
9b847548
JA
4369/*
4370 * Execute a 'simple' command, that only consists of the opcode 'cmd' itself,
4371 * without filling any other registers
4372 */
4373static int ata_do_simple_cmd(struct ata_port *ap, struct ata_device *dev,
4374 u8 cmd)
4375{
4376 struct ata_taskfile tf;
4377 int err;
4378
4379 ata_tf_init(ap, &tf, dev->devno);
4380
4381 tf.command = cmd;
4382 tf.flags |= ATA_TFLAG_DEVICE;
4383 tf.protocol = ATA_PROT_NODATA;
4384
d69cf37d 4385 err = ata_exec_internal(ap, dev, &tf, NULL, DMA_NONE, NULL, 0);
9b847548
JA
4386 if (err)
4387 printk(KERN_ERR "%s: ata command failed: %d\n",
4388 __FUNCTION__, err);
4389
4390 return err;
4391}
4392
4393static int ata_flush_cache(struct ata_port *ap, struct ata_device *dev)
4394{
4395 u8 cmd;
4396
4397 if (!ata_try_flush_cache(dev))
4398 return 0;
4399
4400 if (ata_id_has_flush_ext(dev->id))
4401 cmd = ATA_CMD_FLUSH_EXT;
4402 else
4403 cmd = ATA_CMD_FLUSH;
4404
4405 return ata_do_simple_cmd(ap, dev, cmd);
4406}
4407
4408static int ata_standby_drive(struct ata_port *ap, struct ata_device *dev)
4409{
4410 return ata_do_simple_cmd(ap, dev, ATA_CMD_STANDBYNOW1);
4411}
4412
4413static int ata_start_drive(struct ata_port *ap, struct ata_device *dev)
4414{
4415 return ata_do_simple_cmd(ap, dev, ATA_CMD_IDLEIMMEDIATE);
4416}
4417
4418/**
4419 * ata_device_resume - wakeup a previously suspended devices
c893a3ae
RD
4420 * @ap: port the device is connected to
4421 * @dev: the device to resume
9b847548
JA
4422 *
4423 * Kick the drive back into action, by sending it an idle immediate
4424 * command and making sure its transfer mode matches between drive
4425 * and host.
4426 *
4427 */
4428int ata_device_resume(struct ata_port *ap, struct ata_device *dev)
4429{
4430 if (ap->flags & ATA_FLAG_SUSPENDED) {
e82cbdb9 4431 struct ata_device *failed_dev;
9b847548 4432 ap->flags &= ~ATA_FLAG_SUSPENDED;
e82cbdb9
TH
4433 while (ata_set_mode(ap, &failed_dev))
4434 ata_dev_disable(ap, failed_dev);
9b847548 4435 }
e1211e3f 4436 if (!ata_dev_enabled(dev))
9b847548
JA
4437 return 0;
4438 if (dev->class == ATA_DEV_ATA)
4439 ata_start_drive(ap, dev);
4440
4441 return 0;
4442}
4443
4444/**
4445 * ata_device_suspend - prepare a device for suspend
c893a3ae
RD
4446 * @ap: port the device is connected to
4447 * @dev: the device to suspend
9b847548
JA
4448 *
4449 * Flush the cache on the drive, if appropriate, then issue a
4450 * standbynow command.
9b847548 4451 */
082776e4 4452int ata_device_suspend(struct ata_port *ap, struct ata_device *dev, pm_message_t state)
9b847548 4453{
e1211e3f 4454 if (!ata_dev_enabled(dev))
9b847548
JA
4455 return 0;
4456 if (dev->class == ATA_DEV_ATA)
4457 ata_flush_cache(ap, dev);
4458
082776e4
NC
4459 if (state.event != PM_EVENT_FREEZE)
4460 ata_standby_drive(ap, dev);
9b847548
JA
4461 ap->flags |= ATA_FLAG_SUSPENDED;
4462 return 0;
4463}
4464
c893a3ae
RD
4465/**
4466 * ata_port_start - Set port up for dma.
4467 * @ap: Port to initialize
4468 *
4469 * Called just after data structures for each port are
4470 * initialized. Allocates space for PRD table.
4471 *
4472 * May be used as the port_start() entry in ata_port_operations.
4473 *
4474 * LOCKING:
4475 * Inherited from caller.
4476 */
4477
1da177e4
LT
4478int ata_port_start (struct ata_port *ap)
4479{
2f1f610b 4480 struct device *dev = ap->dev;
6037d6bb 4481 int rc;
1da177e4
LT
4482
4483 ap->prd = dma_alloc_coherent(dev, ATA_PRD_TBL_SZ, &ap->prd_dma, GFP_KERNEL);
4484 if (!ap->prd)
4485 return -ENOMEM;
4486
6037d6bb
JG
4487 rc = ata_pad_alloc(ap, dev);
4488 if (rc) {
cedc9a47 4489 dma_free_coherent(dev, ATA_PRD_TBL_SZ, ap->prd, ap->prd_dma);
6037d6bb 4490 return rc;
cedc9a47
JG
4491 }
4492
1da177e4
LT
4493 DPRINTK("prd alloc, virt %p, dma %llx\n", ap->prd, (unsigned long long) ap->prd_dma);
4494
4495 return 0;
4496}
4497
0baab86b
EF
4498
4499/**
4500 * ata_port_stop - Undo ata_port_start()
4501 * @ap: Port to shut down
4502 *
4503 * Frees the PRD table.
4504 *
4505 * May be used as the port_stop() entry in ata_port_operations.
4506 *
4507 * LOCKING:
6f0ef4fa 4508 * Inherited from caller.
0baab86b
EF
4509 */
4510
1da177e4
LT
4511void ata_port_stop (struct ata_port *ap)
4512{
2f1f610b 4513 struct device *dev = ap->dev;
1da177e4
LT
4514
4515 dma_free_coherent(dev, ATA_PRD_TBL_SZ, ap->prd, ap->prd_dma);
6037d6bb 4516 ata_pad_free(ap, dev);
1da177e4
LT
4517}
4518
aa8f0dc6
JG
4519void ata_host_stop (struct ata_host_set *host_set)
4520{
4521 if (host_set->mmio_base)
4522 iounmap(host_set->mmio_base);
4523}
4524
4525
1da177e4
LT
4526/**
4527 * ata_host_remove - Unregister SCSI host structure with upper layers
4528 * @ap: Port to unregister
4529 * @do_unregister: 1 if we fully unregister, 0 to just stop the port
4530 *
4531 * LOCKING:
6f0ef4fa 4532 * Inherited from caller.
1da177e4
LT
4533 */
4534
4535static void ata_host_remove(struct ata_port *ap, unsigned int do_unregister)
4536{
4537 struct Scsi_Host *sh = ap->host;
4538
4539 DPRINTK("ENTER\n");
4540
4541 if (do_unregister)
4542 scsi_remove_host(sh);
4543
4544 ap->ops->port_stop(ap);
4545}
4546
4547/**
4548 * ata_host_init - Initialize an ata_port structure
4549 * @ap: Structure to initialize
4550 * @host: associated SCSI mid-layer structure
4551 * @host_set: Collection of hosts to which @ap belongs
4552 * @ent: Probe information provided by low-level driver
4553 * @port_no: Port number associated with this ata_port
4554 *
0cba632b
JG
4555 * Initialize a new ata_port structure, and its associated
4556 * scsi_host.
4557 *
1da177e4 4558 * LOCKING:
0cba632b 4559 * Inherited from caller.
1da177e4
LT
4560 */
4561
4562static void ata_host_init(struct ata_port *ap, struct Scsi_Host *host,
4563 struct ata_host_set *host_set,
057ace5e 4564 const struct ata_probe_ent *ent, unsigned int port_no)
1da177e4
LT
4565{
4566 unsigned int i;
4567
4568 host->max_id = 16;
4569 host->max_lun = 1;
4570 host->max_channel = 1;
4571 host->unique_id = ata_unique_id++;
4572 host->max_cmd_len = 12;
12413197 4573
198e0fed 4574 ap->flags = ATA_FLAG_DISABLED;
1da177e4
LT
4575 ap->id = host->unique_id;
4576 ap->host = host;
4577 ap->ctl = ATA_DEVCTL_OBS;
4578 ap->host_set = host_set;
2f1f610b 4579 ap->dev = ent->dev;
1da177e4
LT
4580 ap->port_no = port_no;
4581 ap->hard_port_no =
4582 ent->legacy_mode ? ent->hard_port_no : port_no;
4583 ap->pio_mask = ent->pio_mask;
4584 ap->mwdma_mask = ent->mwdma_mask;
4585 ap->udma_mask = ent->udma_mask;
4586 ap->flags |= ent->host_flags;
4587 ap->ops = ent->port_ops;
4588 ap->cbl = ATA_CBL_NONE;
1c3fae4d 4589 ap->sata_spd_limit = UINT_MAX;
1da177e4
LT
4590 ap->active_tag = ATA_TAG_POISON;
4591 ap->last_ctl = 0xFF;
4592
86e45b6b 4593 INIT_WORK(&ap->port_task, NULL, NULL);
a72ec4ce 4594 INIT_LIST_HEAD(&ap->eh_done_q);
1da177e4 4595
acf356b1
TH
4596 for (i = 0; i < ATA_MAX_DEVICES; i++) {
4597 struct ata_device *dev = &ap->device[i];
4598 dev->devno = i;
4599 dev->pio_mask = UINT_MAX;
4600 dev->mwdma_mask = UINT_MAX;
4601 dev->udma_mask = UINT_MAX;
4602 }
1da177e4
LT
4603
4604#ifdef ATA_IRQ_TRAP
4605 ap->stats.unhandled_irq = 1;
4606 ap->stats.idle_irq = 1;
4607#endif
4608
4609 memcpy(&ap->ioaddr, &ent->port[port_no], sizeof(struct ata_ioports));
4610}
4611
4612/**
4613 * ata_host_add - Attach low-level ATA driver to system
4614 * @ent: Information provided by low-level driver
4615 * @host_set: Collections of ports to which we add
4616 * @port_no: Port number associated with this host
4617 *
0cba632b
JG
4618 * Attach low-level ATA driver to system.
4619 *
1da177e4 4620 * LOCKING:
0cba632b 4621 * PCI/etc. bus probe sem.
1da177e4
LT
4622 *
4623 * RETURNS:
0cba632b 4624 * New ata_port on success, for NULL on error.
1da177e4
LT
4625 */
4626
057ace5e 4627static struct ata_port * ata_host_add(const struct ata_probe_ent *ent,
1da177e4
LT
4628 struct ata_host_set *host_set,
4629 unsigned int port_no)
4630{
4631 struct Scsi_Host *host;
4632 struct ata_port *ap;
4633 int rc;
4634
4635 DPRINTK("ENTER\n");
aec5c3c1
TH
4636
4637 if (!ent->port_ops->probe_reset &&
4638 !(ent->host_flags & (ATA_FLAG_SATA_RESET | ATA_FLAG_SRST))) {
4639 printk(KERN_ERR "ata%u: no reset mechanism available\n",
4640 port_no);
4641 return NULL;
4642 }
4643
1da177e4
LT
4644 host = scsi_host_alloc(ent->sht, sizeof(struct ata_port));
4645 if (!host)
4646 return NULL;
4647
30afc84c
TH
4648 host->transportt = &ata_scsi_transport_template;
4649
35bb94b1 4650 ap = ata_shost_to_port(host);
1da177e4
LT
4651
4652 ata_host_init(ap, host, host_set, ent, port_no);
4653
4654 rc = ap->ops->port_start(ap);
4655 if (rc)
4656 goto err_out;
4657
4658 return ap;
4659
4660err_out:
4661 scsi_host_put(host);
4662 return NULL;
4663}
4664
4665/**
0cba632b
JG
4666 * ata_device_add - Register hardware device with ATA and SCSI layers
4667 * @ent: Probe information describing hardware device to be registered
4668 *
4669 * This function processes the information provided in the probe
4670 * information struct @ent, allocates the necessary ATA and SCSI
4671 * host information structures, initializes them, and registers
4672 * everything with requisite kernel subsystems.
4673 *
4674 * This function requests irqs, probes the ATA bus, and probes
4675 * the SCSI bus.
1da177e4
LT
4676 *
4677 * LOCKING:
0cba632b 4678 * PCI/etc. bus probe sem.
1da177e4
LT
4679 *
4680 * RETURNS:
0cba632b 4681 * Number of ports registered. Zero on error (no ports registered).
1da177e4
LT
4682 */
4683
057ace5e 4684int ata_device_add(const struct ata_probe_ent *ent)
1da177e4
LT
4685{
4686 unsigned int count = 0, i;
4687 struct device *dev = ent->dev;
4688 struct ata_host_set *host_set;
4689
4690 DPRINTK("ENTER\n");
4691 /* alloc a container for our list of ATA ports (buses) */
57f3bda8 4692 host_set = kzalloc(sizeof(struct ata_host_set) +
1da177e4
LT
4693 (ent->n_ports * sizeof(void *)), GFP_KERNEL);
4694 if (!host_set)
4695 return 0;
1da177e4
LT
4696 spin_lock_init(&host_set->lock);
4697
4698 host_set->dev = dev;
4699 host_set->n_ports = ent->n_ports;
4700 host_set->irq = ent->irq;
4701 host_set->mmio_base = ent->mmio_base;
4702 host_set->private_data = ent->private_data;
4703 host_set->ops = ent->port_ops;
5444a6f4 4704 host_set->flags = ent->host_set_flags;
1da177e4
LT
4705
4706 /* register each port bound to this device */
4707 for (i = 0; i < ent->n_ports; i++) {
4708 struct ata_port *ap;
4709 unsigned long xfer_mode_mask;
4710
4711 ap = ata_host_add(ent, host_set, i);
4712 if (!ap)
4713 goto err_out;
4714
4715 host_set->ports[i] = ap;
4716 xfer_mode_mask =(ap->udma_mask << ATA_SHIFT_UDMA) |
4717 (ap->mwdma_mask << ATA_SHIFT_MWDMA) |
4718 (ap->pio_mask << ATA_SHIFT_PIO);
4719
4720 /* print per-port info to dmesg */
4721 printk(KERN_INFO "ata%u: %cATA max %s cmd 0x%lX ctl 0x%lX "
4722 "bmdma 0x%lX irq %lu\n",
4723 ap->id,
4724 ap->flags & ATA_FLAG_SATA ? 'S' : 'P',
4725 ata_mode_string(xfer_mode_mask),
4726 ap->ioaddr.cmd_addr,
4727 ap->ioaddr.ctl_addr,
4728 ap->ioaddr.bmdma_addr,
4729 ent->irq);
4730
4731 ata_chk_status(ap);
4732 host_set->ops->irq_clear(ap);
4733 count++;
4734 }
4735
57f3bda8
RD
4736 if (!count)
4737 goto err_free_ret;
1da177e4
LT
4738
4739 /* obtain irq, that is shared between channels */
4740 if (request_irq(ent->irq, ent->port_ops->irq_handler, ent->irq_flags,
4741 DRV_NAME, host_set))
4742 goto err_out;
4743
4744 /* perform each probe synchronously */
4745 DPRINTK("probe begin\n");
4746 for (i = 0; i < count; i++) {
4747 struct ata_port *ap;
4748 int rc;
4749
4750 ap = host_set->ports[i];
4751
c893a3ae 4752 DPRINTK("ata%u: bus probe begin\n", ap->id);
1da177e4 4753 rc = ata_bus_probe(ap);
c893a3ae 4754 DPRINTK("ata%u: bus probe end\n", ap->id);
1da177e4
LT
4755
4756 if (rc) {
4757 /* FIXME: do something useful here?
4758 * Current libata behavior will
4759 * tear down everything when
4760 * the module is removed
4761 * or the h/w is unplugged.
4762 */
4763 }
4764
4765 rc = scsi_add_host(ap->host, dev);
4766 if (rc) {
4767 printk(KERN_ERR "ata%u: scsi_add_host failed\n",
4768 ap->id);
4769 /* FIXME: do something useful here */
4770 /* FIXME: handle unconditional calls to
4771 * scsi_scan_host and ata_host_remove, below,
4772 * at the very least
4773 */
4774 }
4775 }
4776
4777 /* probes are done, now scan each port's disk(s) */
c893a3ae 4778 DPRINTK("host probe begin\n");
1da177e4
LT
4779 for (i = 0; i < count; i++) {
4780 struct ata_port *ap = host_set->ports[i];
4781
644dd0cc 4782 ata_scsi_scan_host(ap);
1da177e4
LT
4783 }
4784
4785 dev_set_drvdata(dev, host_set);
4786
4787 VPRINTK("EXIT, returning %u\n", ent->n_ports);
4788 return ent->n_ports; /* success */
4789
4790err_out:
4791 for (i = 0; i < count; i++) {
4792 ata_host_remove(host_set->ports[i], 1);
4793 scsi_host_put(host_set->ports[i]->host);
4794 }
57f3bda8 4795err_free_ret:
1da177e4
LT
4796 kfree(host_set);
4797 VPRINTK("EXIT, returning 0\n");
4798 return 0;
4799}
4800
17b14451
AC
4801/**
4802 * ata_host_set_remove - PCI layer callback for device removal
4803 * @host_set: ATA host set that was removed
4804 *
2e9edbf8 4805 * Unregister all objects associated with this host set. Free those
17b14451
AC
4806 * objects.
4807 *
4808 * LOCKING:
4809 * Inherited from calling layer (may sleep).
4810 */
4811
17b14451
AC
4812void ata_host_set_remove(struct ata_host_set *host_set)
4813{
4814 struct ata_port *ap;
4815 unsigned int i;
4816
4817 for (i = 0; i < host_set->n_ports; i++) {
4818 ap = host_set->ports[i];
4819 scsi_remove_host(ap->host);
4820 }
4821
4822 free_irq(host_set->irq, host_set);
4823
4824 for (i = 0; i < host_set->n_ports; i++) {
4825 ap = host_set->ports[i];
4826
4827 ata_scsi_release(ap->host);
4828
4829 if ((ap->flags & ATA_FLAG_NO_LEGACY) == 0) {
4830 struct ata_ioports *ioaddr = &ap->ioaddr;
4831
4832 if (ioaddr->cmd_addr == 0x1f0)
4833 release_region(0x1f0, 8);
4834 else if (ioaddr->cmd_addr == 0x170)
4835 release_region(0x170, 8);
4836 }
4837
4838 scsi_host_put(ap->host);
4839 }
4840
4841 if (host_set->ops->host_stop)
4842 host_set->ops->host_stop(host_set);
4843
4844 kfree(host_set);
4845}
4846
1da177e4
LT
4847/**
4848 * ata_scsi_release - SCSI layer callback hook for host unload
4849 * @host: libata host to be unloaded
4850 *
4851 * Performs all duties necessary to shut down a libata port...
4852 * Kill port kthread, disable port, and release resources.
4853 *
4854 * LOCKING:
4855 * Inherited from SCSI layer.
4856 *
4857 * RETURNS:
4858 * One.
4859 */
4860
4861int ata_scsi_release(struct Scsi_Host *host)
4862{
35bb94b1 4863 struct ata_port *ap = ata_shost_to_port(host);
1da177e4
LT
4864
4865 DPRINTK("ENTER\n");
4866
4867 ap->ops->port_disable(ap);
4868 ata_host_remove(ap, 0);
4869
4870 DPRINTK("EXIT\n");
4871 return 1;
4872}
4873
4874/**
4875 * ata_std_ports - initialize ioaddr with standard port offsets.
4876 * @ioaddr: IO address structure to be initialized
0baab86b
EF
4877 *
4878 * Utility function which initializes data_addr, error_addr,
4879 * feature_addr, nsect_addr, lbal_addr, lbam_addr, lbah_addr,
4880 * device_addr, status_addr, and command_addr to standard offsets
4881 * relative to cmd_addr.
4882 *
4883 * Does not set ctl_addr, altstatus_addr, bmdma_addr, or scr_addr.
1da177e4 4884 */
0baab86b 4885
1da177e4
LT
4886void ata_std_ports(struct ata_ioports *ioaddr)
4887{
4888 ioaddr->data_addr = ioaddr->cmd_addr + ATA_REG_DATA;
4889 ioaddr->error_addr = ioaddr->cmd_addr + ATA_REG_ERR;
4890 ioaddr->feature_addr = ioaddr->cmd_addr + ATA_REG_FEATURE;
4891 ioaddr->nsect_addr = ioaddr->cmd_addr + ATA_REG_NSECT;
4892 ioaddr->lbal_addr = ioaddr->cmd_addr + ATA_REG_LBAL;
4893 ioaddr->lbam_addr = ioaddr->cmd_addr + ATA_REG_LBAM;
4894 ioaddr->lbah_addr = ioaddr->cmd_addr + ATA_REG_LBAH;
4895 ioaddr->device_addr = ioaddr->cmd_addr + ATA_REG_DEVICE;
4896 ioaddr->status_addr = ioaddr->cmd_addr + ATA_REG_STATUS;
4897 ioaddr->command_addr = ioaddr->cmd_addr + ATA_REG_CMD;
4898}
4899
0baab86b 4900
374b1873
JG
4901#ifdef CONFIG_PCI
4902
4903void ata_pci_host_stop (struct ata_host_set *host_set)
4904{
4905 struct pci_dev *pdev = to_pci_dev(host_set->dev);
4906
4907 pci_iounmap(pdev, host_set->mmio_base);
4908}
4909
1da177e4
LT
4910/**
4911 * ata_pci_remove_one - PCI layer callback for device removal
4912 * @pdev: PCI device that was removed
4913 *
4914 * PCI layer indicates to libata via this hook that
6f0ef4fa 4915 * hot-unplug or module unload event has occurred.
1da177e4
LT
4916 * Handle this by unregistering all objects associated
4917 * with this PCI device. Free those objects. Then finally
4918 * release PCI resources and disable device.
4919 *
4920 * LOCKING:
4921 * Inherited from PCI layer (may sleep).
4922 */
4923
4924void ata_pci_remove_one (struct pci_dev *pdev)
4925{
4926 struct device *dev = pci_dev_to_dev(pdev);
4927 struct ata_host_set *host_set = dev_get_drvdata(dev);
1da177e4 4928
17b14451 4929 ata_host_set_remove(host_set);
1da177e4
LT
4930 pci_release_regions(pdev);
4931 pci_disable_device(pdev);
4932 dev_set_drvdata(dev, NULL);
4933}
4934
4935/* move to PCI subsystem */
057ace5e 4936int pci_test_config_bits(struct pci_dev *pdev, const struct pci_bits *bits)
1da177e4
LT
4937{
4938 unsigned long tmp = 0;
4939
4940 switch (bits->width) {
4941 case 1: {
4942 u8 tmp8 = 0;
4943 pci_read_config_byte(pdev, bits->reg, &tmp8);
4944 tmp = tmp8;
4945 break;
4946 }
4947 case 2: {
4948 u16 tmp16 = 0;
4949 pci_read_config_word(pdev, bits->reg, &tmp16);
4950 tmp = tmp16;
4951 break;
4952 }
4953 case 4: {
4954 u32 tmp32 = 0;
4955 pci_read_config_dword(pdev, bits->reg, &tmp32);
4956 tmp = tmp32;
4957 break;
4958 }
4959
4960 default:
4961 return -EINVAL;
4962 }
4963
4964 tmp &= bits->mask;
4965
4966 return (tmp == bits->val) ? 1 : 0;
4967}
9b847548
JA
4968
4969int ata_pci_device_suspend(struct pci_dev *pdev, pm_message_t state)
4970{
4971 pci_save_state(pdev);
4972 pci_disable_device(pdev);
4973 pci_set_power_state(pdev, PCI_D3hot);
4974 return 0;
4975}
4976
4977int ata_pci_device_resume(struct pci_dev *pdev)
4978{
4979 pci_set_power_state(pdev, PCI_D0);
4980 pci_restore_state(pdev);
4981 pci_enable_device(pdev);
4982 pci_set_master(pdev);
4983 return 0;
4984}
1da177e4
LT
4985#endif /* CONFIG_PCI */
4986
4987
1da177e4
LT
4988static int __init ata_init(void)
4989{
4990 ata_wq = create_workqueue("ata");
4991 if (!ata_wq)
4992 return -ENOMEM;
4993
4994 printk(KERN_DEBUG "libata version " DRV_VERSION " loaded.\n");
4995 return 0;
4996}
4997
4998static void __exit ata_exit(void)
4999{
5000 destroy_workqueue(ata_wq);
5001}
5002
5003module_init(ata_init);
5004module_exit(ata_exit);
5005
67846b30
JG
5006static unsigned long ratelimit_time;
5007static spinlock_t ata_ratelimit_lock = SPIN_LOCK_UNLOCKED;
5008
5009int ata_ratelimit(void)
5010{
5011 int rc;
5012 unsigned long flags;
5013
5014 spin_lock_irqsave(&ata_ratelimit_lock, flags);
5015
5016 if (time_after(jiffies, ratelimit_time)) {
5017 rc = 1;
5018 ratelimit_time = jiffies + (HZ/5);
5019 } else
5020 rc = 0;
5021
5022 spin_unlock_irqrestore(&ata_ratelimit_lock, flags);
5023
5024 return rc;
5025}
5026
c22daff4
TH
5027/**
5028 * ata_wait_register - wait until register value changes
5029 * @reg: IO-mapped register
5030 * @mask: Mask to apply to read register value
5031 * @val: Wait condition
5032 * @interval_msec: polling interval in milliseconds
5033 * @timeout_msec: timeout in milliseconds
5034 *
5035 * Waiting for some bits of register to change is a common
5036 * operation for ATA controllers. This function reads 32bit LE
5037 * IO-mapped register @reg and tests for the following condition.
5038 *
5039 * (*@reg & mask) != val
5040 *
5041 * If the condition is met, it returns; otherwise, the process is
5042 * repeated after @interval_msec until timeout.
5043 *
5044 * LOCKING:
5045 * Kernel thread context (may sleep)
5046 *
5047 * RETURNS:
5048 * The final register value.
5049 */
5050u32 ata_wait_register(void __iomem *reg, u32 mask, u32 val,
5051 unsigned long interval_msec,
5052 unsigned long timeout_msec)
5053{
5054 unsigned long timeout;
5055 u32 tmp;
5056
5057 tmp = ioread32(reg);
5058
5059 /* Calculate timeout _after_ the first read to make sure
5060 * preceding writes reach the controller before starting to
5061 * eat away the timeout.
5062 */
5063 timeout = jiffies + (timeout_msec * HZ) / 1000;
5064
5065 while ((tmp & mask) == val && time_before(jiffies, timeout)) {
5066 msleep(interval_msec);
5067 tmp = ioread32(reg);
5068 }
5069
5070 return tmp;
5071}
5072
1da177e4
LT
5073/*
5074 * libata is essentially a library of internal helper functions for
5075 * low-level ATA host controller drivers. As such, the API/ABI is
5076 * likely to change as new drivers are added and updated.
5077 * Do not depend on ABI/API stability.
5078 */
5079
5080EXPORT_SYMBOL_GPL(ata_std_bios_param);
5081EXPORT_SYMBOL_GPL(ata_std_ports);
5082EXPORT_SYMBOL_GPL(ata_device_add);
17b14451 5083EXPORT_SYMBOL_GPL(ata_host_set_remove);
1da177e4
LT
5084EXPORT_SYMBOL_GPL(ata_sg_init);
5085EXPORT_SYMBOL_GPL(ata_sg_init_one);
76014427 5086EXPORT_SYMBOL_GPL(__ata_qc_complete);
1da177e4 5087EXPORT_SYMBOL_GPL(ata_qc_issue_prot);
1da177e4
LT
5088EXPORT_SYMBOL_GPL(ata_tf_load);
5089EXPORT_SYMBOL_GPL(ata_tf_read);
5090EXPORT_SYMBOL_GPL(ata_noop_dev_select);
5091EXPORT_SYMBOL_GPL(ata_std_dev_select);
5092EXPORT_SYMBOL_GPL(ata_tf_to_fis);
5093EXPORT_SYMBOL_GPL(ata_tf_from_fis);
5094EXPORT_SYMBOL_GPL(ata_check_status);
5095EXPORT_SYMBOL_GPL(ata_altstatus);
1da177e4
LT
5096EXPORT_SYMBOL_GPL(ata_exec_command);
5097EXPORT_SYMBOL_GPL(ata_port_start);
5098EXPORT_SYMBOL_GPL(ata_port_stop);
aa8f0dc6 5099EXPORT_SYMBOL_GPL(ata_host_stop);
1da177e4
LT
5100EXPORT_SYMBOL_GPL(ata_interrupt);
5101EXPORT_SYMBOL_GPL(ata_qc_prep);
e46834cd 5102EXPORT_SYMBOL_GPL(ata_noop_qc_prep);
1da177e4
LT
5103EXPORT_SYMBOL_GPL(ata_bmdma_setup);
5104EXPORT_SYMBOL_GPL(ata_bmdma_start);
5105EXPORT_SYMBOL_GPL(ata_bmdma_irq_clear);
5106EXPORT_SYMBOL_GPL(ata_bmdma_status);
5107EXPORT_SYMBOL_GPL(ata_bmdma_stop);
5108EXPORT_SYMBOL_GPL(ata_port_probe);
3c567b7d 5109EXPORT_SYMBOL_GPL(sata_set_spd);
1da177e4
LT
5110EXPORT_SYMBOL_GPL(sata_phy_reset);
5111EXPORT_SYMBOL_GPL(__sata_phy_reset);
5112EXPORT_SYMBOL_GPL(ata_bus_reset);
8a19ac89 5113EXPORT_SYMBOL_GPL(ata_std_probeinit);
c2bd5804
TH
5114EXPORT_SYMBOL_GPL(ata_std_softreset);
5115EXPORT_SYMBOL_GPL(sata_std_hardreset);
5116EXPORT_SYMBOL_GPL(ata_std_postreset);
5117EXPORT_SYMBOL_GPL(ata_std_probe_reset);
a62c0fc5 5118EXPORT_SYMBOL_GPL(ata_drive_probe_reset);
623a3128 5119EXPORT_SYMBOL_GPL(ata_dev_revalidate);
2e9edbf8
JG
5120EXPORT_SYMBOL_GPL(ata_dev_classify);
5121EXPORT_SYMBOL_GPL(ata_dev_pair);
1da177e4 5122EXPORT_SYMBOL_GPL(ata_port_disable);
67846b30 5123EXPORT_SYMBOL_GPL(ata_ratelimit);
c22daff4 5124EXPORT_SYMBOL_GPL(ata_wait_register);
6f8b9958 5125EXPORT_SYMBOL_GPL(ata_busy_sleep);
86e45b6b 5126EXPORT_SYMBOL_GPL(ata_port_queue_task);
1da177e4
LT
5127EXPORT_SYMBOL_GPL(ata_scsi_ioctl);
5128EXPORT_SYMBOL_GPL(ata_scsi_queuecmd);
1da177e4
LT
5129EXPORT_SYMBOL_GPL(ata_scsi_slave_config);
5130EXPORT_SYMBOL_GPL(ata_scsi_release);
5131EXPORT_SYMBOL_GPL(ata_host_intr);
6a62a04d
TH
5132EXPORT_SYMBOL_GPL(ata_id_string);
5133EXPORT_SYMBOL_GPL(ata_id_c_string);
1da177e4
LT
5134EXPORT_SYMBOL_GPL(ata_scsi_simulate);
5135
1bc4ccff 5136EXPORT_SYMBOL_GPL(ata_pio_need_iordy);
452503f9
AC
5137EXPORT_SYMBOL_GPL(ata_timing_compute);
5138EXPORT_SYMBOL_GPL(ata_timing_merge);
5139
1da177e4
LT
5140#ifdef CONFIG_PCI
5141EXPORT_SYMBOL_GPL(pci_test_config_bits);
374b1873 5142EXPORT_SYMBOL_GPL(ata_pci_host_stop);
1da177e4
LT
5143EXPORT_SYMBOL_GPL(ata_pci_init_native_mode);
5144EXPORT_SYMBOL_GPL(ata_pci_init_one);
5145EXPORT_SYMBOL_GPL(ata_pci_remove_one);
9b847548
JA
5146EXPORT_SYMBOL_GPL(ata_pci_device_suspend);
5147EXPORT_SYMBOL_GPL(ata_pci_device_resume);
67951ade
AC
5148EXPORT_SYMBOL_GPL(ata_pci_default_filter);
5149EXPORT_SYMBOL_GPL(ata_pci_clear_simplex);
1da177e4 5150#endif /* CONFIG_PCI */
9b847548
JA
5151
5152EXPORT_SYMBOL_GPL(ata_device_suspend);
5153EXPORT_SYMBOL_GPL(ata_device_resume);
5154EXPORT_SYMBOL_GPL(ata_scsi_device_suspend);
5155EXPORT_SYMBOL_GPL(ata_scsi_device_resume);
ece1d636 5156
ece1d636
TH
5157EXPORT_SYMBOL_GPL(ata_eng_timeout);
5158EXPORT_SYMBOL_GPL(ata_eh_qc_complete);
5159EXPORT_SYMBOL_GPL(ata_eh_qc_retry);