]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/scsi/pm8001/pm8001_init.c
pm80xx: wait a minimum of 500ms before issuing commands to SPCv
[mirror_ubuntu-artful-kernel.git] / drivers / scsi / pm8001 / pm8001_init.c
CommitLineData
dbf9bfe6 1/*
e5742101 2 * PMC-Sierra PM8001/8081/8088/8089 SAS/SATA based host adapters driver
dbf9bfe6 3 *
4 * Copyright (c) 2008-2009 USI Co., Ltd.
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions, and the following disclaimer,
12 * without modification.
13 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
14 * substantially similar to the "NO WARRANTY" disclaimer below
15 * ("Disclaimer") and any redistribution must be conditioned upon
16 * including a substantially similar Disclaimer requirement for further
17 * binary redistribution.
18 * 3. Neither the names of the above-listed copyright holders nor the names
19 * of any contributors may be used to endorse or promote products derived
20 * from this software without specific prior written permission.
21 *
22 * Alternatively, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2 as published by the Free
24 * Software Foundation.
25 *
26 * NO WARRANTY
27 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
28 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
29 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTIBILITY AND FITNESS FOR
30 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
31 * HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
32 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
33 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
34 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
35 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
36 * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 * POSSIBILITY OF SUCH DAMAGES.
38 *
39 */
40
5a0e3ad6 41#include <linux/slab.h>
dbf9bfe6 42#include "pm8001_sas.h"
43#include "pm8001_chips.h"
44
45static struct scsi_transport_template *pm8001_stt;
46
e5742101
S
47/**
48 * chip info structure to identify chip key functionality as
49 * encryption available/not, no of ports, hw specific function ref
50 */
dbf9bfe6 51static const struct pm8001_chip_info pm8001_chips[] = {
e5742101 52 [chip_8001] = {0, 8, &pm8001_8001_dispatch,},
f5860992
S
53 [chip_8008] = {0, 8, &pm8001_80xx_dispatch,},
54 [chip_8009] = {1, 8, &pm8001_80xx_dispatch,},
55 [chip_8018] = {0, 16, &pm8001_80xx_dispatch,},
56 [chip_8019] = {1, 16, &pm8001_80xx_dispatch,},
a9a923e5
AKS
57 [chip_8074] = {0, 8, &pm8001_80xx_dispatch,},
58 [chip_8076] = {0, 16, &pm8001_80xx_dispatch,},
59 [chip_8077] = {0, 16, &pm8001_80xx_dispatch,},
d8571b1e 60 [chip_8006] = {0, 16, &pm8001_80xx_dispatch,},
db9d4034
BR
61 [chip_8070] = {0, 8, &pm8001_80xx_dispatch,},
62 [chip_8072] = {0, 16, &pm8001_80xx_dispatch,},
dbf9bfe6 63};
64static int pm8001_id;
65
66LIST_HEAD(hba_list);
67
429305e4
TH
68struct workqueue_struct *pm8001_wq;
69
dbf9bfe6 70/**
71 * The main structure which LLDD must register for scsi core.
72 */
73static struct scsi_host_template pm8001_sht = {
74 .module = THIS_MODULE,
75 .name = DRV_NAME,
76 .queuecommand = sas_queuecommand,
77 .target_alloc = sas_target_alloc,
11e16364 78 .slave_configure = sas_slave_configure,
dbf9bfe6 79 .scan_finished = pm8001_scan_finished,
80 .scan_start = pm8001_scan_start,
81 .change_queue_depth = sas_change_queue_depth,
dbf9bfe6 82 .bios_param = sas_bios_param,
83 .can_queue = 1,
dbf9bfe6 84 .this_id = -1,
85 .sg_tablesize = SG_ALL,
86 .max_sectors = SCSI_DEFAULT_MAX_SECTORS,
87 .use_clustering = ENABLE_CLUSTERING,
88 .eh_device_reset_handler = sas_eh_device_reset_handler,
89 .eh_bus_reset_handler = sas_eh_bus_reset_handler,
dbf9bfe6 90 .target_destroy = sas_target_destroy,
91 .ioctl = sas_ioctl,
92 .shost_attrs = pm8001_host_attrs,
2ecb204d 93 .use_blk_tags = 1,
c40ecc12 94 .track_queue_depth = 1,
dbf9bfe6 95};
96
97/**
98 * Sas layer call this function to execute specific task.
99 */
100static struct sas_domain_function_template pm8001_transport_ops = {
101 .lldd_dev_found = pm8001_dev_found,
102 .lldd_dev_gone = pm8001_dev_gone,
103
104 .lldd_execute_task = pm8001_queue_command,
105 .lldd_control_phy = pm8001_phy_control,
106
107 .lldd_abort_task = pm8001_abort_task,
108 .lldd_abort_task_set = pm8001_abort_task_set,
109 .lldd_clear_aca = pm8001_clear_aca,
110 .lldd_clear_task_set = pm8001_clear_task_set,
111 .lldd_I_T_nexus_reset = pm8001_I_T_nexus_reset,
112 .lldd_lu_reset = pm8001_lu_reset,
113 .lldd_query_task = pm8001_query_task,
114};
115
116/**
117 *pm8001_phy_init - initiate our adapter phys
118 *@pm8001_ha: our hba structure.
119 *@phy_id: phy id.
120 */
6f039790 121static void pm8001_phy_init(struct pm8001_hba_info *pm8001_ha, int phy_id)
dbf9bfe6 122{
123 struct pm8001_phy *phy = &pm8001_ha->phy[phy_id];
124 struct asd_sas_phy *sas_phy = &phy->sas_phy;
125 phy->phy_state = 0;
126 phy->pm8001_ha = pm8001_ha;
127 sas_phy->enabled = (phy_id < pm8001_ha->chip->n_phy) ? 1 : 0;
128 sas_phy->class = SAS;
129 sas_phy->iproto = SAS_PROTOCOL_ALL;
130 sas_phy->tproto = 0;
131 sas_phy->type = PHY_TYPE_PHYSICAL;
132 sas_phy->role = PHY_ROLE_INITIATOR;
133 sas_phy->oob_mode = OOB_NOT_CONNECTED;
134 sas_phy->linkrate = SAS_LINK_RATE_UNKNOWN;
135 sas_phy->id = phy_id;
136 sas_phy->sas_addr = &pm8001_ha->sas_addr[0];
137 sas_phy->frame_rcvd = &phy->frame_rcvd[0];
138 sas_phy->ha = (struct sas_ha_struct *)pm8001_ha->shost->hostdata;
139 sas_phy->lldd_phy = phy;
140}
141
142/**
143 *pm8001_free - free hba
144 *@pm8001_ha: our hba structure.
145 *
146 */
147static void pm8001_free(struct pm8001_hba_info *pm8001_ha)
148{
149 int i;
dbf9bfe6 150
151 if (!pm8001_ha)
152 return;
153
154 for (i = 0; i < USI_MAX_MEMCNT; i++) {
155 if (pm8001_ha->memoryMap.region[i].virt_ptr != NULL) {
156 pci_free_consistent(pm8001_ha->pdev,
bfb4809f
S
157 (pm8001_ha->memoryMap.region[i].total_len +
158 pm8001_ha->memoryMap.region[i].alignment),
dbf9bfe6 159 pm8001_ha->memoryMap.region[i].virt_ptr,
160 pm8001_ha->memoryMap.region[i].phys_addr);
161 }
162 }
163 PM8001_CHIP_DISP->chip_iounmap(pm8001_ha);
164 if (pm8001_ha->shost)
165 scsi_host_put(pm8001_ha->shost);
429305e4 166 flush_workqueue(pm8001_wq);
dbf9bfe6 167 kfree(pm8001_ha->tags);
168 kfree(pm8001_ha);
169}
170
171#ifdef PM8001_USE_TASKLET
1245ee59
S
172
173/**
174 * tasklet for 64 msi-x interrupt handler
175 * @opaque: the passed general host adapter struct
176 * Note: pm8001_tasklet is common for pm8001 & pm80xx
177 */
dbf9bfe6 178static void pm8001_tasklet(unsigned long opaque)
179{
180 struct pm8001_hba_info *pm8001_ha;
6cd60b37
NG
181 struct isr_param *irq_vector;
182
183 irq_vector = (struct isr_param *)opaque;
184 pm8001_ha = irq_vector->drv_inst;
dbf9bfe6 185 if (unlikely(!pm8001_ha))
186 BUG_ON(1);
6cd60b37 187 PM8001_CHIP_DISP->isr(pm8001_ha, irq_vector->irq_id);
1245ee59
S
188}
189#endif
190
1245ee59
S
191/**
192 * pm8001_interrupt_handler_msix - main MSIX interrupt handler.
193 * It obtains the vector number and calls the equivalent bottom
194 * half or services directly.
195 * @opaque: the passed outbound queue/vector. Host structure is
196 * retrieved from the same.
197 */
198static irqreturn_t pm8001_interrupt_handler_msix(int irq, void *opaque)
199{
6cd60b37
NG
200 struct isr_param *irq_vector;
201 struct pm8001_hba_info *pm8001_ha;
1245ee59 202 irqreturn_t ret = IRQ_HANDLED;
6cd60b37
NG
203 irq_vector = (struct isr_param *)opaque;
204 pm8001_ha = irq_vector->drv_inst;
205
1245ee59
S
206 if (unlikely(!pm8001_ha))
207 return IRQ_NONE;
208 if (!PM8001_CHIP_DISP->is_our_interupt(pm8001_ha))
209 return IRQ_NONE;
1245ee59 210#ifdef PM8001_USE_TASKLET
6cd60b37 211 tasklet_schedule(&pm8001_ha->tasklet[irq_vector->irq_id]);
1245ee59 212#else
6cd60b37 213 ret = PM8001_CHIP_DISP->isr(pm8001_ha, irq_vector->irq_id);
dbf9bfe6 214#endif
1245ee59
S
215 return ret;
216}
dbf9bfe6 217
1245ee59
S
218/**
219 * pm8001_interrupt_handler_intx - main INTx interrupt handler.
220 * @dev_id: sas_ha structure. The HBA is retrieved from sas_has structure.
221 */
dbf9bfe6 222
1245ee59 223static irqreturn_t pm8001_interrupt_handler_intx(int irq, void *dev_id)
dbf9bfe6 224{
225 struct pm8001_hba_info *pm8001_ha;
226 irqreturn_t ret = IRQ_HANDLED;
1245ee59 227 struct sas_ha_struct *sha = dev_id;
dbf9bfe6 228 pm8001_ha = sha->lldd_ha;
229 if (unlikely(!pm8001_ha))
230 return IRQ_NONE;
231 if (!PM8001_CHIP_DISP->is_our_interupt(pm8001_ha))
232 return IRQ_NONE;
1245ee59 233
dbf9bfe6 234#ifdef PM8001_USE_TASKLET
6cd60b37 235 tasklet_schedule(&pm8001_ha->tasklet[0]);
dbf9bfe6 236#else
f74cf271 237 ret = PM8001_CHIP_DISP->isr(pm8001_ha, 0);
dbf9bfe6 238#endif
239 return ret;
240}
241
242/**
243 * pm8001_alloc - initiate our hba structure and 6 DMAs area.
244 * @pm8001_ha:our hba structure.
245 *
246 */
e590adfd
S
247static int pm8001_alloc(struct pm8001_hba_info *pm8001_ha,
248 const struct pci_device_id *ent)
dbf9bfe6 249{
250 int i;
251 spin_lock_init(&pm8001_ha->lock);
646cdf00 252 spin_lock_init(&pm8001_ha->bitmap_lock);
e590adfd
S
253 PM8001_INIT_DBG(pm8001_ha,
254 pm8001_printk("pm8001_alloc: PHY:%x\n",
255 pm8001_ha->chip->n_phy));
1cc943ae 256 for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
dbf9bfe6 257 pm8001_phy_init(pm8001_ha, i);
1cc943ae 258 pm8001_ha->port[i].wide_port_phymap = 0;
259 pm8001_ha->port[i].port_attached = 0;
260 pm8001_ha->port[i].port_state = 0;
261 INIT_LIST_HEAD(&pm8001_ha->port[i].list);
262 }
dbf9bfe6 263
97ee2088 264 pm8001_ha->tags = kzalloc(PM8001_MAX_CCB, GFP_KERNEL);
265 if (!pm8001_ha->tags)
266 goto err_out;
dbf9bfe6 267 /* MPI Memory region 1 for AAP Event Log for fw */
268 pm8001_ha->memoryMap.region[AAP1].num_elements = 1;
269 pm8001_ha->memoryMap.region[AAP1].element_size = PM8001_EVENT_LOG_SIZE;
270 pm8001_ha->memoryMap.region[AAP1].total_len = PM8001_EVENT_LOG_SIZE;
271 pm8001_ha->memoryMap.region[AAP1].alignment = 32;
272
273 /* MPI Memory region 2 for IOP Event Log for fw */
274 pm8001_ha->memoryMap.region[IOP].num_elements = 1;
275 pm8001_ha->memoryMap.region[IOP].element_size = PM8001_EVENT_LOG_SIZE;
276 pm8001_ha->memoryMap.region[IOP].total_len = PM8001_EVENT_LOG_SIZE;
277 pm8001_ha->memoryMap.region[IOP].alignment = 32;
278
e590adfd
S
279 for (i = 0; i < PM8001_MAX_SPCV_INB_NUM; i++) {
280 /* MPI Memory region 3 for consumer Index of inbound queues */
281 pm8001_ha->memoryMap.region[CI+i].num_elements = 1;
282 pm8001_ha->memoryMap.region[CI+i].element_size = 4;
283 pm8001_ha->memoryMap.region[CI+i].total_len = 4;
284 pm8001_ha->memoryMap.region[CI+i].alignment = 4;
285
286 if ((ent->driver_data) != chip_8001) {
287 /* MPI Memory region 5 inbound queues */
288 pm8001_ha->memoryMap.region[IB+i].num_elements =
289 PM8001_MPI_QUEUE;
290 pm8001_ha->memoryMap.region[IB+i].element_size = 128;
291 pm8001_ha->memoryMap.region[IB+i].total_len =
292 PM8001_MPI_QUEUE * 128;
293 pm8001_ha->memoryMap.region[IB+i].alignment = 128;
294 } else {
295 pm8001_ha->memoryMap.region[IB+i].num_elements =
296 PM8001_MPI_QUEUE;
297 pm8001_ha->memoryMap.region[IB+i].element_size = 64;
298 pm8001_ha->memoryMap.region[IB+i].total_len =
299 PM8001_MPI_QUEUE * 64;
300 pm8001_ha->memoryMap.region[IB+i].alignment = 64;
301 }
302 }
303
304 for (i = 0; i < PM8001_MAX_SPCV_OUTB_NUM; i++) {
305 /* MPI Memory region 4 for producer Index of outbound queues */
306 pm8001_ha->memoryMap.region[PI+i].num_elements = 1;
307 pm8001_ha->memoryMap.region[PI+i].element_size = 4;
308 pm8001_ha->memoryMap.region[PI+i].total_len = 4;
309 pm8001_ha->memoryMap.region[PI+i].alignment = 4;
310
311 if (ent->driver_data != chip_8001) {
312 /* MPI Memory region 6 Outbound queues */
313 pm8001_ha->memoryMap.region[OB+i].num_elements =
314 PM8001_MPI_QUEUE;
315 pm8001_ha->memoryMap.region[OB+i].element_size = 128;
316 pm8001_ha->memoryMap.region[OB+i].total_len =
317 PM8001_MPI_QUEUE * 128;
318 pm8001_ha->memoryMap.region[OB+i].alignment = 128;
319 } else {
320 /* MPI Memory region 6 Outbound queues */
321 pm8001_ha->memoryMap.region[OB+i].num_elements =
322 PM8001_MPI_QUEUE;
323 pm8001_ha->memoryMap.region[OB+i].element_size = 64;
324 pm8001_ha->memoryMap.region[OB+i].total_len =
325 PM8001_MPI_QUEUE * 64;
326 pm8001_ha->memoryMap.region[OB+i].alignment = 64;
327 }
dbf9bfe6 328
e590adfd 329 }
dbf9bfe6 330 /* Memory region write DMA*/
331 pm8001_ha->memoryMap.region[NVMD].num_elements = 1;
332 pm8001_ha->memoryMap.region[NVMD].element_size = 4096;
333 pm8001_ha->memoryMap.region[NVMD].total_len = 4096;
334 /* Memory region for devices*/
335 pm8001_ha->memoryMap.region[DEV_MEM].num_elements = 1;
336 pm8001_ha->memoryMap.region[DEV_MEM].element_size = PM8001_MAX_DEVICES *
337 sizeof(struct pm8001_device);
338 pm8001_ha->memoryMap.region[DEV_MEM].total_len = PM8001_MAX_DEVICES *
339 sizeof(struct pm8001_device);
340
341 /* Memory region for ccb_info*/
342 pm8001_ha->memoryMap.region[CCB_MEM].num_elements = 1;
343 pm8001_ha->memoryMap.region[CCB_MEM].element_size = PM8001_MAX_CCB *
344 sizeof(struct pm8001_ccb_info);
345 pm8001_ha->memoryMap.region[CCB_MEM].total_len = PM8001_MAX_CCB *
346 sizeof(struct pm8001_ccb_info);
347
1c75a679
S
348 /* Memory region for fw flash */
349 pm8001_ha->memoryMap.region[FW_FLASH].total_len = 4096;
350
d078b511
AKS
351 pm8001_ha->memoryMap.region[FORENSIC_MEM].num_elements = 1;
352 pm8001_ha->memoryMap.region[FORENSIC_MEM].total_len = 0x10000;
353 pm8001_ha->memoryMap.region[FORENSIC_MEM].element_size = 0x10000;
354 pm8001_ha->memoryMap.region[FORENSIC_MEM].alignment = 0x10000;
dbf9bfe6 355 for (i = 0; i < USI_MAX_MEMCNT; i++) {
356 if (pm8001_mem_alloc(pm8001_ha->pdev,
357 &pm8001_ha->memoryMap.region[i].virt_ptr,
358 &pm8001_ha->memoryMap.region[i].phys_addr,
359 &pm8001_ha->memoryMap.region[i].phys_addr_hi,
360 &pm8001_ha->memoryMap.region[i].phys_addr_lo,
361 pm8001_ha->memoryMap.region[i].total_len,
362 pm8001_ha->memoryMap.region[i].alignment) != 0) {
363 PM8001_FAIL_DBG(pm8001_ha,
364 pm8001_printk("Mem%d alloc failed\n",
365 i));
366 goto err_out;
367 }
368 }
369
370 pm8001_ha->devices = pm8001_ha->memoryMap.region[DEV_MEM].virt_ptr;
371 for (i = 0; i < PM8001_MAX_DEVICES; i++) {
aa9f8328 372 pm8001_ha->devices[i].dev_type = SAS_PHY_UNUSED;
dbf9bfe6 373 pm8001_ha->devices[i].id = i;
374 pm8001_ha->devices[i].device_id = PM8001_MAX_DEVICES;
375 pm8001_ha->devices[i].running_req = 0;
376 }
377 pm8001_ha->ccb_info = pm8001_ha->memoryMap.region[CCB_MEM].virt_ptr;
378 for (i = 0; i < PM8001_MAX_CCB; i++) {
379 pm8001_ha->ccb_info[i].ccb_dma_handle =
380 pm8001_ha->memoryMap.region[CCB_MEM].phys_addr +
381 i * sizeof(struct pm8001_ccb_info);
97ee2088 382 pm8001_ha->ccb_info[i].task = NULL;
383 pm8001_ha->ccb_info[i].ccb_tag = 0xffffffff;
384 pm8001_ha->ccb_info[i].device = NULL;
dbf9bfe6 385 ++pm8001_ha->tags_num;
386 }
387 pm8001_ha->flags = PM8001F_INIT_TIME;
388 /* Initialize tags */
389 pm8001_tag_init(pm8001_ha);
390 return 0;
391err_out:
392 return 1;
393}
394
395/**
396 * pm8001_ioremap - remap the pci high physical address to kernal virtual
397 * address so that we can access them.
398 * @pm8001_ha:our hba structure.
399 */
400static int pm8001_ioremap(struct pm8001_hba_info *pm8001_ha)
401{
402 u32 bar;
403 u32 logicalBar = 0;
404 struct pci_dev *pdev;
405
406 pdev = pm8001_ha->pdev;
407 /* map pci mem (PMC pci base 0-3)*/
408 for (bar = 0; bar < 6; bar++) {
409 /*
410 ** logical BARs for SPC:
411 ** bar 0 and 1 - logical BAR0
412 ** bar 2 and 3 - logical BAR1
413 ** bar4 - logical BAR2
414 ** bar5 - logical BAR3
415 ** Skip the appropriate assignments:
416 */
417 if ((bar == 1) || (bar == 3))
418 continue;
419 if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
420 pm8001_ha->io_mem[logicalBar].membase =
421 pci_resource_start(pdev, bar);
422 pm8001_ha->io_mem[logicalBar].membase &=
423 (u32)PCI_BASE_ADDRESS_MEM_MASK;
424 pm8001_ha->io_mem[logicalBar].memsize =
425 pci_resource_len(pdev, bar);
426 pm8001_ha->io_mem[logicalBar].memvirtaddr =
427 ioremap(pm8001_ha->io_mem[logicalBar].membase,
428 pm8001_ha->io_mem[logicalBar].memsize);
429 PM8001_INIT_DBG(pm8001_ha,
e590adfd
S
430 pm8001_printk("PCI: bar %d, logicalBar %d ",
431 bar, logicalBar));
432 PM8001_INIT_DBG(pm8001_ha, pm8001_printk(
433 "base addr %llx virt_addr=%llx len=%d\n",
434 (u64)pm8001_ha->io_mem[logicalBar].membase,
da1dccce
AKS
435 (u64)(unsigned long)
436 pm8001_ha->io_mem[logicalBar].memvirtaddr,
dbf9bfe6 437 pm8001_ha->io_mem[logicalBar].memsize));
438 } else {
439 pm8001_ha->io_mem[logicalBar].membase = 0;
440 pm8001_ha->io_mem[logicalBar].memsize = 0;
441 pm8001_ha->io_mem[logicalBar].memvirtaddr = 0;
442 }
443 logicalBar++;
444 }
445 return 0;
446}
447
448/**
449 * pm8001_pci_alloc - initialize our ha card structure
450 * @pdev: pci device.
451 * @ent: ent
452 * @shost: scsi host struct which has been initialized before.
453 */
6f039790 454static struct pm8001_hba_info *pm8001_pci_alloc(struct pci_dev *pdev,
e590adfd
S
455 const struct pci_device_id *ent,
456 struct Scsi_Host *shost)
457
dbf9bfe6 458{
459 struct pm8001_hba_info *pm8001_ha;
460 struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
6cd60b37 461 int j;
dbf9bfe6 462
463 pm8001_ha = sha->lldd_ha;
464 if (!pm8001_ha)
465 return NULL;
466
467 pm8001_ha->pdev = pdev;
468 pm8001_ha->dev = &pdev->dev;
e590adfd 469 pm8001_ha->chip_id = ent->driver_data;
dbf9bfe6 470 pm8001_ha->chip = &pm8001_chips[pm8001_ha->chip_id];
471 pm8001_ha->irq = pdev->irq;
472 pm8001_ha->sas = sha;
473 pm8001_ha->shost = shost;
474 pm8001_ha->id = pm8001_id++;
dbf9bfe6 475 pm8001_ha->logging_level = 0x01;
476 sprintf(pm8001_ha->name, "%s%d", DRV_NAME, pm8001_ha->id);
f74cf271
S
477 /* IOMB size is 128 for 8088/89 controllers */
478 if (pm8001_ha->chip_id != chip_8001)
479 pm8001_ha->iomb_size = IOMB_SIZE_SPCV;
480 else
481 pm8001_ha->iomb_size = IOMB_SIZE_SPC;
482
dbf9bfe6 483#ifdef PM8001_USE_TASKLET
6cd60b37
NG
484 /* Tasklet for non msi-x interrupt handler */
485 if ((!pdev->msix_cap) || (pm8001_ha->chip_id == chip_8001))
486 tasklet_init(&pm8001_ha->tasklet[0], pm8001_tasklet,
487 (unsigned long)&(pm8001_ha->irq_vector[0]));
488 else
489 for (j = 0; j < PM8001_MAX_MSIX_VEC; j++)
490 tasklet_init(&pm8001_ha->tasklet[j], pm8001_tasklet,
491 (unsigned long)&(pm8001_ha->irq_vector[j]));
dbf9bfe6 492#endif
493 pm8001_ioremap(pm8001_ha);
e590adfd 494 if (!pm8001_alloc(pm8001_ha, ent))
dbf9bfe6 495 return pm8001_ha;
496 pm8001_free(pm8001_ha);
497 return NULL;
498}
499
500/**
501 * pci_go_44 - pm8001 specified, its DMA is 44 bit rather than 64 bit
502 * @pdev: pci device.
503 */
504static int pci_go_44(struct pci_dev *pdev)
505{
506 int rc;
507
508 if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(44))) {
509 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(44));
510 if (rc) {
511 rc = pci_set_consistent_dma_mask(pdev,
512 DMA_BIT_MASK(32));
513 if (rc) {
514 dev_printk(KERN_ERR, &pdev->dev,
515 "44-bit DMA enable failed\n");
516 return rc;
517 }
518 }
519 } else {
520 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
521 if (rc) {
522 dev_printk(KERN_ERR, &pdev->dev,
523 "32-bit DMA enable failed\n");
524 return rc;
525 }
526 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
527 if (rc) {
528 dev_printk(KERN_ERR, &pdev->dev,
529 "32-bit consistent DMA enable failed\n");
530 return rc;
531 }
532 }
533 return rc;
534}
535
536/**
537 * pm8001_prep_sas_ha_init - allocate memory in general hba struct && init them.
538 * @shost: scsi host which has been allocated outside.
539 * @chip_info: our ha struct.
540 */
6f039790
GKH
541static int pm8001_prep_sas_ha_init(struct Scsi_Host *shost,
542 const struct pm8001_chip_info *chip_info)
dbf9bfe6 543{
544 int phy_nr, port_nr;
545 struct asd_sas_phy **arr_phy;
546 struct asd_sas_port **arr_port;
547 struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
548
549 phy_nr = chip_info->n_phy;
550 port_nr = phy_nr;
551 memset(sha, 0x00, sizeof(*sha));
552 arr_phy = kcalloc(phy_nr, sizeof(void *), GFP_KERNEL);
553 if (!arr_phy)
554 goto exit;
555 arr_port = kcalloc(port_nr, sizeof(void *), GFP_KERNEL);
556 if (!arr_port)
557 goto exit_free2;
558
559 sha->sas_phy = arr_phy;
560 sha->sas_port = arr_port;
561 sha->lldd_ha = kzalloc(sizeof(struct pm8001_hba_info), GFP_KERNEL);
562 if (!sha->lldd_ha)
563 goto exit_free1;
564
565 shost->transportt = pm8001_stt;
566 shost->max_id = PM8001_MAX_DEVICES;
567 shost->max_lun = 8;
568 shost->max_channel = 0;
569 shost->unique_id = pm8001_id;
570 shost->max_cmd_len = 16;
571 shost->can_queue = PM8001_CAN_QUEUE;
572 shost->cmd_per_lun = 32;
573 return 0;
574exit_free1:
575 kfree(arr_port);
576exit_free2:
577 kfree(arr_phy);
578exit:
579 return -1;
580}
581
582/**
583 * pm8001_post_sas_ha_init - initialize general hba struct defined in libsas
584 * @shost: scsi host which has been allocated outside
585 * @chip_info: our ha struct.
586 */
6f039790
GKH
587static void pm8001_post_sas_ha_init(struct Scsi_Host *shost,
588 const struct pm8001_chip_info *chip_info)
dbf9bfe6 589{
590 int i = 0;
591 struct pm8001_hba_info *pm8001_ha;
592 struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
593
594 pm8001_ha = sha->lldd_ha;
595 for (i = 0; i < chip_info->n_phy; i++) {
596 sha->sas_phy[i] = &pm8001_ha->phy[i].sas_phy;
597 sha->sas_port[i] = &pm8001_ha->port[i].sas_port;
598 }
599 sha->sas_ha_name = DRV_NAME;
600 sha->dev = pm8001_ha->dev;
601
602 sha->lldd_module = THIS_MODULE;
603 sha->sas_addr = &pm8001_ha->sas_addr[0];
604 sha->num_phys = chip_info->n_phy;
dbf9bfe6 605 sha->core.shost = shost;
606}
607
608/**
609 * pm8001_init_sas_add - initialize sas address
610 * @chip_info: our ha struct.
611 *
612 * Currently we just set the fixed SAS address to our HBA,for manufacture,
613 * it should read from the EEPROM
614 */
615static void pm8001_init_sas_add(struct pm8001_hba_info *pm8001_ha)
616{
a33a0155 617 u8 i, j;
dbf9bfe6 618#ifdef PM8001_READ_VPD
a33a0155
S
619 /* For new SPC controllers WWN is stored in flash vpd
620 * For SPC/SPCve controllers WWN is stored in EEPROM
621 * For Older SPC WWN is stored in NVMD
622 */
dbf9bfe6 623 DECLARE_COMPLETION_ONSTACK(completion);
7c8356d9 624 struct pm8001_ioctl_payload payload;
a33a0155 625 u16 deviceid;
5b4ce882
TH
626 int rc;
627
a33a0155 628 pci_read_config_word(pm8001_ha->pdev, PCI_DEVICE_ID, &deviceid);
dbf9bfe6 629 pm8001_ha->nvmd_completion = &completion;
a33a0155
S
630
631 if (pm8001_ha->chip_id == chip_8001) {
f49d2132 632 if (deviceid == 0x8081 || deviceid == 0x0042) {
a33a0155
S
633 payload.minor_function = 4;
634 payload.length = 4096;
635 } else {
636 payload.minor_function = 0;
637 payload.length = 128;
638 }
10efa460
BR
639 } else if ((pm8001_ha->chip_id == chip_8070 ||
640 pm8001_ha->chip_id == chip_8072) &&
641 pm8001_ha->pdev->subsystem_vendor == PCI_VENDOR_ID_ATTO) {
642 payload.minor_function = 4;
643 payload.length = 4096;
a33a0155
S
644 } else {
645 payload.minor_function = 1;
646 payload.length = 4096;
647 }
648 payload.offset = 0;
649 payload.func_specific = kzalloc(payload.length, GFP_KERNEL);
5b4ce882
TH
650 if (!payload.func_specific) {
651 PM8001_INIT_DBG(pm8001_ha, pm8001_printk("mem alloc fail\n"));
652 return;
653 }
654 rc = PM8001_CHIP_DISP->get_nvmd_req(pm8001_ha, &payload);
655 if (rc) {
656 kfree(payload.func_specific);
657 PM8001_INIT_DBG(pm8001_ha, pm8001_printk("nvmd failed\n"));
658 return;
659 }
dbf9bfe6 660 wait_for_completion(&completion);
a33a0155
S
661
662 for (i = 0, j = 0; i <= 7; i++, j++) {
663 if (pm8001_ha->chip_id == chip_8001) {
664 if (deviceid == 0x8081)
665 pm8001_ha->sas_addr[j] =
666 payload.func_specific[0x704 + i];
f49d2132
BG
667 else if (deviceid == 0x0042)
668 pm8001_ha->sas_addr[j] =
669 payload.func_specific[0x010 + i];
10efa460
BR
670 } else if ((pm8001_ha->chip_id == chip_8070 ||
671 pm8001_ha->chip_id == chip_8072) &&
672 pm8001_ha->pdev->subsystem_vendor == PCI_VENDOR_ID_ATTO) {
673 pm8001_ha->sas_addr[j] =
674 payload.func_specific[0x010 + i];
a33a0155
S
675 } else
676 pm8001_ha->sas_addr[j] =
677 payload.func_specific[0x804 + i];
678 }
679
dbf9bfe6 680 for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
a33a0155
S
681 memcpy(&pm8001_ha->phy[i].dev_sas_addr,
682 pm8001_ha->sas_addr, SAS_ADDR_SIZE);
dbf9bfe6 683 PM8001_INIT_DBG(pm8001_ha,
a33a0155 684 pm8001_printk("phy %d sas_addr = %016llx\n", i,
7c8356d9 685 pm8001_ha->phy[i].dev_sas_addr));
dbf9bfe6 686 }
5b4ce882 687 kfree(payload.func_specific);
dbf9bfe6 688#else
689 for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
7c8356d9 690 pm8001_ha->phy[i].dev_sas_addr = 0x50010c600047f9d0ULL;
dbf9bfe6 691 pm8001_ha->phy[i].dev_sas_addr =
692 cpu_to_be64((u64)
693 (*(u64 *)&pm8001_ha->phy[i].dev_sas_addr));
694 }
695 memcpy(pm8001_ha->sas_addr, &pm8001_ha->phy[0].dev_sas_addr,
696 SAS_ADDR_SIZE);
697#endif
698}
699
27909407
AKS
700/*
701 * pm8001_get_phy_settings_info : Read phy setting values.
702 * @pm8001_ha : our hba.
703 */
f2c6f180 704static int pm8001_get_phy_settings_info(struct pm8001_hba_info *pm8001_ha)
27909407
AKS
705{
706
707#ifdef PM8001_READ_VPD
708 /*OPTION ROM FLASH read for the SPC cards */
709 DECLARE_COMPLETION_ONSTACK(completion);
710 struct pm8001_ioctl_payload payload;
5b4ce882 711 int rc;
27909407
AKS
712
713 pm8001_ha->nvmd_completion = &completion;
714 /* SAS ADDRESS read from flash / EEPROM */
715 payload.minor_function = 6;
716 payload.offset = 0;
717 payload.length = 4096;
718 payload.func_specific = kzalloc(4096, GFP_KERNEL);
f2c6f180
ML
719 if (!payload.func_specific)
720 return -ENOMEM;
27909407 721 /* Read phy setting values from flash */
5b4ce882
TH
722 rc = PM8001_CHIP_DISP->get_nvmd_req(pm8001_ha, &payload);
723 if (rc) {
724 kfree(payload.func_specific);
725 PM8001_INIT_DBG(pm8001_ha, pm8001_printk("nvmd failed\n"));
726 return -ENOMEM;
727 }
27909407
AKS
728 wait_for_completion(&completion);
729 pm8001_set_phy_profile(pm8001_ha, sizeof(u8), payload.func_specific);
f2c6f180 730 kfree(payload.func_specific);
27909407 731#endif
f2c6f180 732 return 0;
27909407
AKS
733}
734
c5614df7
BR
735struct pm8001_mpi3_phy_pg_trx_config {
736 u32 LaneLosCfg;
737 u32 LanePgaCfg1;
738 u32 LanePisoCfg1;
739 u32 LanePisoCfg2;
740 u32 LanePisoCfg3;
741 u32 LanePisoCfg4;
742 u32 LanePisoCfg5;
743 u32 LanePisoCfg6;
744 u32 LaneBctCtrl;
745};
746
747/**
748 * pm8001_get_internal_phy_settings : Retrieves the internal PHY settings
749 * @pm8001_ha : our adapter
750 * @phycfg : PHY config page to populate
751 */
752static
753void pm8001_get_internal_phy_settings(struct pm8001_hba_info *pm8001_ha,
754 struct pm8001_mpi3_phy_pg_trx_config *phycfg)
755{
756 phycfg->LaneLosCfg = 0x00000132;
757 phycfg->LanePgaCfg1 = 0x00203949;
758 phycfg->LanePisoCfg1 = 0x000000FF;
759 phycfg->LanePisoCfg2 = 0xFF000001;
760 phycfg->LanePisoCfg3 = 0xE7011300;
761 phycfg->LanePisoCfg4 = 0x631C40C0;
762 phycfg->LanePisoCfg5 = 0xF8102036;
763 phycfg->LanePisoCfg6 = 0xF74A1000;
764 phycfg->LaneBctCtrl = 0x00FB33F8;
765}
766
767/**
768 * pm8001_get_external_phy_settings : Retrieves the external PHY settings
769 * @pm8001_ha : our adapter
770 * @phycfg : PHY config page to populate
771 */
772static
773void pm8001_get_external_phy_settings(struct pm8001_hba_info *pm8001_ha,
774 struct pm8001_mpi3_phy_pg_trx_config *phycfg)
775{
776 phycfg->LaneLosCfg = 0x00000132;
777 phycfg->LanePgaCfg1 = 0x00203949;
778 phycfg->LanePisoCfg1 = 0x000000FF;
779 phycfg->LanePisoCfg2 = 0xFF000001;
780 phycfg->LanePisoCfg3 = 0xE7011300;
781 phycfg->LanePisoCfg4 = 0x63349140;
782 phycfg->LanePisoCfg5 = 0xF8102036;
783 phycfg->LanePisoCfg6 = 0xF80D9300;
784 phycfg->LaneBctCtrl = 0x00FB33F8;
785}
786
787/**
788 * pm8001_get_phy_mask : Retrieves the mask that denotes if a PHY is int/ext
789 * @pm8001_ha : our adapter
790 * @phymask : The PHY mask
791 */
792static
793void pm8001_get_phy_mask(struct pm8001_hba_info *pm8001_ha, int *phymask)
794{
795 switch (pm8001_ha->pdev->subsystem_device) {
796 case 0x0070: /* H1280 - 8 external 0 internal */
797 case 0x0072: /* H12F0 - 16 external 0 internal */
798 *phymask = 0x0000;
799 break;
800
801 case 0x0071: /* H1208 - 0 external 8 internal */
802 case 0x0073: /* H120F - 0 external 16 internal */
803 *phymask = 0xFFFF;
804 break;
805
806 case 0x0080: /* H1244 - 4 external 4 internal */
807 *phymask = 0x00F0;
808 break;
809
810 case 0x0081: /* H1248 - 4 external 8 internal */
811 *phymask = 0x0FF0;
812 break;
813
814 case 0x0082: /* H1288 - 8 external 8 internal */
815 *phymask = 0xFF00;
816 break;
817
818 default:
819 PM8001_INIT_DBG(pm8001_ha,
820 pm8001_printk("Unknown subsystem device=0x%.04x",
821 pm8001_ha->pdev->subsystem_device));
822 }
823}
824
825/**
826 * pm8001_set_phy_settings_ven_117c_12Gb : Configure ATTO 12Gb PHY settings
827 * @pm8001_ha : our adapter
828 */
829static
830int pm8001_set_phy_settings_ven_117c_12G(struct pm8001_hba_info *pm8001_ha)
831{
832 struct pm8001_mpi3_phy_pg_trx_config phycfg_int;
833 struct pm8001_mpi3_phy_pg_trx_config phycfg_ext;
834 int phymask = 0;
835 int i = 0;
836
837 memset(&phycfg_int, 0, sizeof(phycfg_int));
838 memset(&phycfg_ext, 0, sizeof(phycfg_ext));
839
840 pm8001_get_internal_phy_settings(pm8001_ha, &phycfg_int);
841 pm8001_get_external_phy_settings(pm8001_ha, &phycfg_ext);
842 pm8001_get_phy_mask(pm8001_ha, &phymask);
843
844 for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
845 if (phymask & (1 << i)) {/* Internal PHY */
846 pm8001_set_phy_profile_single(pm8001_ha, i,
847 sizeof(phycfg_int) / sizeof(u32),
848 (u32 *)&phycfg_int);
849
850 } else { /* External PHY */
851 pm8001_set_phy_profile_single(pm8001_ha, i,
852 sizeof(phycfg_ext) / sizeof(u32),
853 (u32 *)&phycfg_ext);
854 }
855 }
856
857 return 0;
858}
859
da2dd618
BR
860/**
861 * pm8001_configure_phy_settings : Configures PHY settings based on vendor ID.
862 * @pm8001_ha : our hba.
863 */
864static int pm8001_configure_phy_settings(struct pm8001_hba_info *pm8001_ha)
865{
866 switch (pm8001_ha->pdev->subsystem_vendor) {
867 case PCI_VENDOR_ID_ATTO:
c5614df7
BR
868 if (pm8001_ha->pdev->device == 0x0042) /* 6Gb */
869 return 0;
870 else
871 return pm8001_set_phy_settings_ven_117c_12G(pm8001_ha);
872
da2dd618
BR
873 case PCI_VENDOR_ID_ADAPTEC2:
874 case 0:
875 return 0;
876
877 default:
878 return pm8001_get_phy_settings_info(pm8001_ha);
879 }
880}
881
dbf9bfe6 882#ifdef PM8001_USE_MSIX
883/**
884 * pm8001_setup_msix - enable MSI-X interrupt
885 * @chip_info: our ha struct.
886 * @irq_handler: irq_handler
887 */
1245ee59 888static u32 pm8001_setup_msix(struct pm8001_hba_info *pm8001_ha)
dbf9bfe6 889{
890 u32 i = 0, j = 0;
1245ee59 891 u32 number_of_intr;
dbf9bfe6 892 int flag = 0;
893 u32 max_entry;
894 int rc;
1245ee59
S
895 static char intr_drvname[PM8001_MAX_MSIX_VEC][sizeof(DRV_NAME)+3];
896
897 /* SPCv controllers supports 64 msi-x */
898 if (pm8001_ha->chip_id == chip_8001) {
899 number_of_intr = 1;
1245ee59
S
900 } else {
901 number_of_intr = PM8001_MAX_MSIX_VEC;
902 flag &= ~IRQF_SHARED;
1245ee59
S
903 }
904
dbf9bfe6 905 max_entry = sizeof(pm8001_ha->msix_entries) /
906 sizeof(pm8001_ha->msix_entries[0]);
dbf9bfe6 907 for (i = 0; i < max_entry ; i++)
908 pm8001_ha->msix_entries[i].entry = i;
b4d511e5 909 rc = pci_enable_msix_exact(pm8001_ha->pdev, pm8001_ha->msix_entries,
dbf9bfe6 910 number_of_intr);
911 pm8001_ha->number_of_intr = number_of_intr;
b4d511e5
AG
912 if (rc)
913 return rc;
914
915 PM8001_INIT_DBG(pm8001_ha, pm8001_printk(
916 "pci_enable_msix_exact request ret:%d no of intr %d\n",
917 rc, pm8001_ha->number_of_intr));
918
919 for (i = 0; i < number_of_intr; i++) {
920 snprintf(intr_drvname[i], sizeof(intr_drvname[0]),
921 DRV_NAME"%d", i);
922 pm8001_ha->irq_vector[i].irq_id = i;
923 pm8001_ha->irq_vector[i].drv_inst = pm8001_ha;
924
925 rc = request_irq(pm8001_ha->msix_entries[i].vector,
926 pm8001_interrupt_handler_msix, flag,
927 intr_drvname[i], &(pm8001_ha->irq_vector[i]));
928 if (rc) {
929 for (j = 0; j < i; j++) {
930 free_irq(pm8001_ha->msix_entries[j].vector,
6cd60b37 931 &(pm8001_ha->irq_vector[i]));
dbf9bfe6 932 }
b4d511e5
AG
933 pci_disable_msix(pm8001_ha->pdev);
934 break;
dbf9bfe6 935 }
936 }
b4d511e5 937
dbf9bfe6 938 return rc;
939}
940#endif
941
942/**
943 * pm8001_request_irq - register interrupt
944 * @chip_info: our ha struct.
945 */
946static u32 pm8001_request_irq(struct pm8001_hba_info *pm8001_ha)
947{
948 struct pci_dev *pdev;
97ee2088 949 int rc;
dbf9bfe6 950
951 pdev = pm8001_ha->pdev;
952
953#ifdef PM8001_USE_MSIX
e1e819cc 954 if (pdev->msix_cap)
1245ee59
S
955 return pm8001_setup_msix(pm8001_ha);
956 else {
957 PM8001_INIT_DBG(pm8001_ha,
958 pm8001_printk("MSIX not supported!!!\n"));
dbf9bfe6 959 goto intx;
1245ee59 960 }
dbf9bfe6 961#endif
962
963intx:
b595076a 964 /* initialize the INT-X interrupt */
1245ee59
S
965 rc = request_irq(pdev->irq, pm8001_interrupt_handler_intx, IRQF_SHARED,
966 DRV_NAME, SHOST_TO_SAS_HA(pm8001_ha->shost));
dbf9bfe6 967 return rc;
968}
969
970/**
971 * pm8001_pci_probe - probe supported device
972 * @pdev: pci device which kernel has been prepared for.
973 * @ent: pci device id
974 *
975 * This function is the main initialization function, when register a new
976 * pci driver it is invoked, all struct an hardware initilization should be done
977 * here, also, register interrupt
978 */
6f039790
GKH
979static int pm8001_pci_probe(struct pci_dev *pdev,
980 const struct pci_device_id *ent)
dbf9bfe6 981{
982 unsigned int rc;
983 u32 pci_reg;
1245ee59 984 u8 i = 0;
dbf9bfe6 985 struct pm8001_hba_info *pm8001_ha;
986 struct Scsi_Host *shost = NULL;
987 const struct pm8001_chip_info *chip;
988
989 dev_printk(KERN_INFO, &pdev->dev,
a70b8fc3 990 "pm80xx: driver version %s\n", DRV_VERSION);
dbf9bfe6 991 rc = pci_enable_device(pdev);
992 if (rc)
993 goto err_out_enable;
994 pci_set_master(pdev);
995 /*
996 * Enable pci slot busmaster by setting pci command register.
997 * This is required by FW for Cyclone card.
998 */
999
1000 pci_read_config_dword(pdev, PCI_COMMAND, &pci_reg);
1001 pci_reg |= 0x157;
1002 pci_write_config_dword(pdev, PCI_COMMAND, pci_reg);
1003 rc = pci_request_regions(pdev, DRV_NAME);
1004 if (rc)
1005 goto err_out_disable;
1006 rc = pci_go_44(pdev);
1007 if (rc)
1008 goto err_out_regions;
1009
1010 shost = scsi_host_alloc(&pm8001_sht, sizeof(void *));
1011 if (!shost) {
1012 rc = -ENOMEM;
1013 goto err_out_regions;
1014 }
1015 chip = &pm8001_chips[ent->driver_data];
1016 SHOST_TO_SAS_HA(shost) =
3dbf6c00 1017 kzalloc(sizeof(struct sas_ha_struct), GFP_KERNEL);
dbf9bfe6 1018 if (!SHOST_TO_SAS_HA(shost)) {
1019 rc = -ENOMEM;
1020 goto err_out_free_host;
1021 }
1022
1023 rc = pm8001_prep_sas_ha_init(shost, chip);
1024 if (rc) {
1025 rc = -ENOMEM;
1026 goto err_out_free;
1027 }
1028 pci_set_drvdata(pdev, SHOST_TO_SAS_HA(shost));
e590adfd
S
1029 /* ent->driver variable is used to differentiate between controllers */
1030 pm8001_ha = pm8001_pci_alloc(pdev, ent, shost);
dbf9bfe6 1031 if (!pm8001_ha) {
1032 rc = -ENOMEM;
1033 goto err_out_free;
1034 }
1035 list_add_tail(&pm8001_ha->list, &hba_list);
f5860992 1036 PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha);
dbf9bfe6 1037 rc = PM8001_CHIP_DISP->chip_init(pm8001_ha);
a70b8fc3
S
1038 if (rc) {
1039 PM8001_FAIL_DBG(pm8001_ha, pm8001_printk(
1040 "chip_init failed [ret: %d]\n", rc));
dbf9bfe6 1041 goto err_out_ha_free;
a70b8fc3 1042 }
dbf9bfe6 1043
1044 rc = scsi_add_host(shost, &pdev->dev);
1045 if (rc)
1046 goto err_out_ha_free;
1047 rc = pm8001_request_irq(pm8001_ha);
a70b8fc3
S
1048 if (rc) {
1049 PM8001_FAIL_DBG(pm8001_ha, pm8001_printk(
1050 "pm8001_request_irq failed [ret: %d]\n", rc));
dbf9bfe6 1051 goto err_out_shost;
a70b8fc3 1052 }
dbf9bfe6 1053
f74cf271 1054 PM8001_CHIP_DISP->interrupt_enable(pm8001_ha, 0);
1245ee59
S
1055 if (pm8001_ha->chip_id != chip_8001) {
1056 for (i = 1; i < pm8001_ha->number_of_intr; i++)
1057 PM8001_CHIP_DISP->interrupt_enable(pm8001_ha, i);
a6cb3d01
S
1058 /* setup thermal configuration. */
1059 pm80xx_set_thermal_config(pm8001_ha);
1245ee59
S
1060 }
1061
dbf9bfe6 1062 pm8001_init_sas_add(pm8001_ha);
27909407 1063 /* phy setting support for motherboard controller */
da2dd618
BR
1064 if (pm8001_configure_phy_settings(pm8001_ha))
1065 goto err_out_shost;
1066
dbf9bfe6 1067 pm8001_post_sas_ha_init(shost, chip);
1068 rc = sas_register_ha(SHOST_TO_SAS_HA(shost));
1069 if (rc)
1070 goto err_out_shost;
1071 scsi_scan_host(pm8001_ha->shost);
1072 return 0;
1073
1074err_out_shost:
1075 scsi_remove_host(pm8001_ha->shost);
1076err_out_ha_free:
1077 pm8001_free(pm8001_ha);
1078err_out_free:
1079 kfree(SHOST_TO_SAS_HA(shost));
1080err_out_free_host:
1081 kfree(shost);
1082err_out_regions:
1083 pci_release_regions(pdev);
1084err_out_disable:
1085 pci_disable_device(pdev);
1086err_out_enable:
1087 return rc;
1088}
1089
6f039790 1090static void pm8001_pci_remove(struct pci_dev *pdev)
dbf9bfe6 1091{
1092 struct sas_ha_struct *sha = pci_get_drvdata(pdev);
1093 struct pm8001_hba_info *pm8001_ha;
6cd60b37 1094 int i, j;
dbf9bfe6 1095 pm8001_ha = sha->lldd_ha;
dbf9bfe6 1096 sas_unregister_ha(sha);
1097 sas_remove_host(pm8001_ha->shost);
1098 list_del(&pm8001_ha->list);
1099 scsi_remove_host(pm8001_ha->shost);
1245ee59 1100 PM8001_CHIP_DISP->interrupt_disable(pm8001_ha, 0xFF);
f5860992 1101 PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha);
dbf9bfe6 1102
1103#ifdef PM8001_USE_MSIX
1104 for (i = 0; i < pm8001_ha->number_of_intr; i++)
1105 synchronize_irq(pm8001_ha->msix_entries[i].vector);
1106 for (i = 0; i < pm8001_ha->number_of_intr; i++)
1245ee59 1107 free_irq(pm8001_ha->msix_entries[i].vector,
6cd60b37 1108 &(pm8001_ha->irq_vector[i]));
dbf9bfe6 1109 pci_disable_msix(pdev);
1110#else
1111 free_irq(pm8001_ha->irq, sha);
1112#endif
1113#ifdef PM8001_USE_TASKLET
6cd60b37
NG
1114 /* For non-msix and msix interrupts */
1115 if ((!pdev->msix_cap) || (pm8001_ha->chip_id == chip_8001))
1116 tasklet_kill(&pm8001_ha->tasklet[0]);
1117 else
1118 for (j = 0; j < PM8001_MAX_MSIX_VEC; j++)
1119 tasklet_kill(&pm8001_ha->tasklet[j]);
dbf9bfe6 1120#endif
1121 pm8001_free(pm8001_ha);
1122 kfree(sha->sas_phy);
1123 kfree(sha->sas_port);
1124 kfree(sha);
1125 pci_release_regions(pdev);
1126 pci_disable_device(pdev);
1127}
1128
1129/**
1130 * pm8001_pci_suspend - power management suspend main entry point
1131 * @pdev: PCI device struct
1132 * @state: PM state change to (usually PCI_D3)
1133 *
1134 * Returns 0 success, anything else error.
1135 */
1136static int pm8001_pci_suspend(struct pci_dev *pdev, pm_message_t state)
1137{
1138 struct sas_ha_struct *sha = pci_get_drvdata(pdev);
1139 struct pm8001_hba_info *pm8001_ha;
6cd60b37 1140 int i, j;
dbf9bfe6 1141 u32 device_state;
1142 pm8001_ha = sha->lldd_ha;
9f176099 1143 sas_suspend_ha(sha);
429305e4 1144 flush_workqueue(pm8001_wq);
dbf9bfe6 1145 scsi_block_requests(pm8001_ha->shost);
c8a2ba3f
YW
1146 if (!pdev->pm_cap) {
1147 dev_err(&pdev->dev, " PCI PM not supported\n");
dbf9bfe6 1148 return -ENODEV;
1149 }
1245ee59 1150 PM8001_CHIP_DISP->interrupt_disable(pm8001_ha, 0xFF);
f5860992 1151 PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha);
dbf9bfe6 1152#ifdef PM8001_USE_MSIX
1153 for (i = 0; i < pm8001_ha->number_of_intr; i++)
1154 synchronize_irq(pm8001_ha->msix_entries[i].vector);
1155 for (i = 0; i < pm8001_ha->number_of_intr; i++)
1245ee59 1156 free_irq(pm8001_ha->msix_entries[i].vector,
6cd60b37 1157 &(pm8001_ha->irq_vector[i]));
dbf9bfe6 1158 pci_disable_msix(pdev);
1159#else
1160 free_irq(pm8001_ha->irq, sha);
1161#endif
1162#ifdef PM8001_USE_TASKLET
6cd60b37
NG
1163 /* For non-msix and msix interrupts */
1164 if ((!pdev->msix_cap) || (pm8001_ha->chip_id == chip_8001))
1165 tasklet_kill(&pm8001_ha->tasklet[0]);
1166 else
1167 for (j = 0; j < PM8001_MAX_MSIX_VEC; j++)
1168 tasklet_kill(&pm8001_ha->tasklet[j]);
dbf9bfe6 1169#endif
1170 device_state = pci_choose_state(pdev, state);
1171 pm8001_printk("pdev=0x%p, slot=%s, entering "
1172 "operating state [D%d]\n", pdev,
1173 pm8001_ha->name, device_state);
1174 pci_save_state(pdev);
1175 pci_disable_device(pdev);
1176 pci_set_power_state(pdev, device_state);
1177 return 0;
1178}
1179
1180/**
1181 * pm8001_pci_resume - power management resume main entry point
1182 * @pdev: PCI device struct
1183 *
1184 * Returns 0 success, anything else error.
1185 */
1186static int pm8001_pci_resume(struct pci_dev *pdev)
1187{
1188 struct sas_ha_struct *sha = pci_get_drvdata(pdev);
1189 struct pm8001_hba_info *pm8001_ha;
1190 int rc;
6cd60b37 1191 u8 i = 0, j;
dbf9bfe6 1192 u32 device_state;
9f176099 1193 DECLARE_COMPLETION_ONSTACK(completion);
dbf9bfe6 1194 pm8001_ha = sha->lldd_ha;
1195 device_state = pdev->current_state;
1196
1197 pm8001_printk("pdev=0x%p, slot=%s, resuming from previous "
1198 "operating state [D%d]\n", pdev, pm8001_ha->name, device_state);
1199
1200 pci_set_power_state(pdev, PCI_D0);
1201 pci_enable_wake(pdev, PCI_D0, 0);
1202 pci_restore_state(pdev);
1203 rc = pci_enable_device(pdev);
1204 if (rc) {
1205 pm8001_printk("slot=%s Enable device failed during resume\n",
1206 pm8001_ha->name);
1207 goto err_out_enable;
1208 }
1209
1210 pci_set_master(pdev);
1211 rc = pci_go_44(pdev);
1212 if (rc)
1213 goto err_out_disable;
9f176099 1214 sas_prep_resume_ha(sha);
f5860992
S
1215 /* chip soft rst only for spc */
1216 if (pm8001_ha->chip_id == chip_8001) {
1217 PM8001_CHIP_DISP->chip_soft_rst(pm8001_ha);
1218 PM8001_INIT_DBG(pm8001_ha,
1219 pm8001_printk("chip soft reset successful\n"));
1220 }
dbf9bfe6 1221 rc = PM8001_CHIP_DISP->chip_init(pm8001_ha);
1222 if (rc)
1223 goto err_out_disable;
1245ee59
S
1224
1225 /* disable all the interrupt bits */
1226 PM8001_CHIP_DISP->interrupt_disable(pm8001_ha, 0xFF);
1227
dbf9bfe6 1228 rc = pm8001_request_irq(pm8001_ha);
1229 if (rc)
1230 goto err_out_disable;
1245ee59 1231#ifdef PM8001_USE_TASKLET
6cd60b37
NG
1232 /* Tasklet for non msi-x interrupt handler */
1233 if ((!pdev->msix_cap) || (pm8001_ha->chip_id == chip_8001))
1234 tasklet_init(&pm8001_ha->tasklet[0], pm8001_tasklet,
1235 (unsigned long)&(pm8001_ha->irq_vector[0]));
1236 else
1237 for (j = 0; j < PM8001_MAX_MSIX_VEC; j++)
1238 tasklet_init(&pm8001_ha->tasklet[j], pm8001_tasklet,
1239 (unsigned long)&(pm8001_ha->irq_vector[j]));
1245ee59 1240#endif
f74cf271 1241 PM8001_CHIP_DISP->interrupt_enable(pm8001_ha, 0);
1245ee59
S
1242 if (pm8001_ha->chip_id != chip_8001) {
1243 for (i = 1; i < pm8001_ha->number_of_intr; i++)
1244 PM8001_CHIP_DISP->interrupt_enable(pm8001_ha, i);
1245 }
b650a880
BR
1246
1247 /* Chip documentation for the 8070 and 8072 SPCv */
1248 /* states that a 500ms minimum delay is required */
1249 /* before issuing commands. Otherwise, the firmare */
1250 /* will enter an unrecoverable state. */
1251
1252 if (pm8001_ha->chip_id == chip_8070 ||
1253 pm8001_ha->chip_id == chip_8072) {
1254 mdelay(500);
1255 }
1256
1257 /* Spin up the PHYs */
1258
9f176099
BG
1259 pm8001_ha->flags = PM8001F_RUN_TIME;
1260 for (i = 0; i < pm8001_ha->chip->n_phy; i++) {
1261 pm8001_ha->phy[i].enable_completion = &completion;
1262 PM8001_CHIP_DISP->phy_start_req(pm8001_ha, i);
1263 wait_for_completion(&completion);
1264 }
1265 sas_resume_ha(sha);
dbf9bfe6 1266 return 0;
1267
1268err_out_disable:
1269 scsi_remove_host(pm8001_ha->shost);
1270 pci_disable_device(pdev);
1271err_out_enable:
1272 return rc;
1273}
1274
e5742101
S
1275/* update of pci device, vendor id and driver data with
1276 * unique value for each of the controller
1277 */
6f039790 1278static struct pci_device_id pm8001_pci_table[] = {
e5742101 1279 { PCI_VDEVICE(PMC_Sierra, 0x8001), chip_8001 },
d8571b1e
ST
1280 { PCI_VDEVICE(PMC_Sierra, 0x8006), chip_8006 },
1281 { PCI_VDEVICE(ADAPTEC2, 0x8006), chip_8006 },
f49d2132 1282 { PCI_VDEVICE(ATTO, 0x0042), chip_8001 },
e5742101
S
1283 /* Support for SPC/SPCv/SPCve controllers */
1284 { PCI_VDEVICE(ADAPTEC2, 0x8001), chip_8001 },
1285 { PCI_VDEVICE(PMC_Sierra, 0x8008), chip_8008 },
1286 { PCI_VDEVICE(ADAPTEC2, 0x8008), chip_8008 },
1287 { PCI_VDEVICE(PMC_Sierra, 0x8018), chip_8018 },
1288 { PCI_VDEVICE(ADAPTEC2, 0x8018), chip_8018 },
1289 { PCI_VDEVICE(PMC_Sierra, 0x8009), chip_8009 },
1290 { PCI_VDEVICE(ADAPTEC2, 0x8009), chip_8009 },
1291 { PCI_VDEVICE(PMC_Sierra, 0x8019), chip_8019 },
1292 { PCI_VDEVICE(ADAPTEC2, 0x8019), chip_8019 },
a9a923e5
AKS
1293 { PCI_VDEVICE(PMC_Sierra, 0x8074), chip_8074 },
1294 { PCI_VDEVICE(ADAPTEC2, 0x8074), chip_8074 },
1295 { PCI_VDEVICE(PMC_Sierra, 0x8076), chip_8076 },
1296 { PCI_VDEVICE(ADAPTEC2, 0x8076), chip_8076 },
1297 { PCI_VDEVICE(PMC_Sierra, 0x8077), chip_8077 },
1298 { PCI_VDEVICE(ADAPTEC2, 0x8077), chip_8077 },
e5742101
S
1299 { PCI_VENDOR_ID_ADAPTEC2, 0x8081,
1300 PCI_VENDOR_ID_ADAPTEC2, 0x0400, 0, 0, chip_8001 },
1301 { PCI_VENDOR_ID_ADAPTEC2, 0x8081,
1302 PCI_VENDOR_ID_ADAPTEC2, 0x0800, 0, 0, chip_8001 },
1303 { PCI_VENDOR_ID_ADAPTEC2, 0x8088,
1304 PCI_VENDOR_ID_ADAPTEC2, 0x0008, 0, 0, chip_8008 },
1305 { PCI_VENDOR_ID_ADAPTEC2, 0x8088,
1306 PCI_VENDOR_ID_ADAPTEC2, 0x0800, 0, 0, chip_8008 },
1307 { PCI_VENDOR_ID_ADAPTEC2, 0x8089,
1308 PCI_VENDOR_ID_ADAPTEC2, 0x0008, 0, 0, chip_8009 },
1309 { PCI_VENDOR_ID_ADAPTEC2, 0x8089,
1310 PCI_VENDOR_ID_ADAPTEC2, 0x0800, 0, 0, chip_8009 },
1311 { PCI_VENDOR_ID_ADAPTEC2, 0x8088,
1312 PCI_VENDOR_ID_ADAPTEC2, 0x0016, 0, 0, chip_8018 },
1313 { PCI_VENDOR_ID_ADAPTEC2, 0x8088,
1314 PCI_VENDOR_ID_ADAPTEC2, 0x1600, 0, 0, chip_8018 },
1315 { PCI_VENDOR_ID_ADAPTEC2, 0x8089,
1316 PCI_VENDOR_ID_ADAPTEC2, 0x0016, 0, 0, chip_8019 },
1317 { PCI_VENDOR_ID_ADAPTEC2, 0x8089,
1318 PCI_VENDOR_ID_ADAPTEC2, 0x1600, 0, 0, chip_8019 },
a9a923e5
AKS
1319 { PCI_VENDOR_ID_ADAPTEC2, 0x8074,
1320 PCI_VENDOR_ID_ADAPTEC2, 0x0800, 0, 0, chip_8074 },
1321 { PCI_VENDOR_ID_ADAPTEC2, 0x8076,
1322 PCI_VENDOR_ID_ADAPTEC2, 0x1600, 0, 0, chip_8076 },
1323 { PCI_VENDOR_ID_ADAPTEC2, 0x8077,
1324 PCI_VENDOR_ID_ADAPTEC2, 0x1600, 0, 0, chip_8077 },
1325 { PCI_VENDOR_ID_ADAPTEC2, 0x8074,
1326 PCI_VENDOR_ID_ADAPTEC2, 0x0008, 0, 0, chip_8074 },
1327 { PCI_VENDOR_ID_ADAPTEC2, 0x8076,
1328 PCI_VENDOR_ID_ADAPTEC2, 0x0016, 0, 0, chip_8076 },
1329 { PCI_VENDOR_ID_ADAPTEC2, 0x8077,
1330 PCI_VENDOR_ID_ADAPTEC2, 0x0016, 0, 0, chip_8077 },
1331 { PCI_VENDOR_ID_ADAPTEC2, 0x8076,
1332 PCI_VENDOR_ID_ADAPTEC2, 0x0808, 0, 0, chip_8076 },
1333 { PCI_VENDOR_ID_ADAPTEC2, 0x8077,
1334 PCI_VENDOR_ID_ADAPTEC2, 0x0808, 0, 0, chip_8077 },
1335 { PCI_VENDOR_ID_ADAPTEC2, 0x8074,
1336 PCI_VENDOR_ID_ADAPTEC2, 0x0404, 0, 0, chip_8074 },
b2dece48
BR
1337 { PCI_VENDOR_ID_ATTO, 0x8070,
1338 PCI_VENDOR_ID_ATTO, 0x0070, 0, 0, chip_8070 },
1339 { PCI_VENDOR_ID_ATTO, 0x8070,
1340 PCI_VENDOR_ID_ATTO, 0x0071, 0, 0, chip_8070 },
1341 { PCI_VENDOR_ID_ATTO, 0x8072,
1342 PCI_VENDOR_ID_ATTO, 0x0072, 0, 0, chip_8072 },
1343 { PCI_VENDOR_ID_ATTO, 0x8072,
1344 PCI_VENDOR_ID_ATTO, 0x0073, 0, 0, chip_8072 },
1345 { PCI_VENDOR_ID_ATTO, 0x8070,
1346 PCI_VENDOR_ID_ATTO, 0x0080, 0, 0, chip_8070 },
1347 { PCI_VENDOR_ID_ATTO, 0x8072,
1348 PCI_VENDOR_ID_ATTO, 0x0081, 0, 0, chip_8072 },
1349 { PCI_VENDOR_ID_ATTO, 0x8072,
1350 PCI_VENDOR_ID_ATTO, 0x0082, 0, 0, chip_8072 },
dbf9bfe6 1351 {} /* terminate list */
1352};
1353
1354static struct pci_driver pm8001_pci_driver = {
1355 .name = DRV_NAME,
1356 .id_table = pm8001_pci_table,
1357 .probe = pm8001_pci_probe,
6f039790 1358 .remove = pm8001_pci_remove,
dbf9bfe6 1359 .suspend = pm8001_pci_suspend,
1360 .resume = pm8001_pci_resume,
1361};
1362
1363/**
1364 * pm8001_init - initialize scsi transport template
1365 */
1366static int __init pm8001_init(void)
1367{
429305e4
TH
1368 int rc = -ENOMEM;
1369
a70b8fc3 1370 pm8001_wq = alloc_workqueue("pm80xx", 0, 0);
429305e4
TH
1371 if (!pm8001_wq)
1372 goto err;
1373
dbf9bfe6 1374 pm8001_id = 0;
1375 pm8001_stt = sas_domain_attach_transport(&pm8001_transport_ops);
1376 if (!pm8001_stt)
429305e4 1377 goto err_wq;
dbf9bfe6 1378 rc = pci_register_driver(&pm8001_pci_driver);
1379 if (rc)
429305e4 1380 goto err_tp;
dbf9bfe6 1381 return 0;
429305e4
TH
1382
1383err_tp:
dbf9bfe6 1384 sas_release_transport(pm8001_stt);
429305e4
TH
1385err_wq:
1386 destroy_workqueue(pm8001_wq);
1387err:
dbf9bfe6 1388 return rc;
1389}
1390
1391static void __exit pm8001_exit(void)
1392{
1393 pci_unregister_driver(&pm8001_pci_driver);
1394 sas_release_transport(pm8001_stt);
429305e4 1395 destroy_workqueue(pm8001_wq);
dbf9bfe6 1396}
1397
1398module_init(pm8001_init);
1399module_exit(pm8001_exit);
1400
1401MODULE_AUTHOR("Jack Wang <jack_wang@usish.com>");
a9a923e5
AKS
1402MODULE_AUTHOR("Anand Kumar Santhanam <AnandKumar.Santhanam@pmcs.com>");
1403MODULE_AUTHOR("Sangeetha Gnanasekaran <Sangeetha.Gnanasekaran@pmcs.com>");
94f33c16 1404MODULE_AUTHOR("Nikith Ganigarakoppal <Nikith.Ganigarakoppal@pmcs.com>");
e5742101 1405MODULE_DESCRIPTION(
db9d4034 1406 "PMC-Sierra PM8001/8006/8081/8088/8089/8074/8076/8077/8070/8072 "
a9a923e5 1407 "SAS/SATA controller driver");
dbf9bfe6 1408MODULE_VERSION(DRV_VERSION);
1409MODULE_LICENSE("GPL");
1410MODULE_DEVICE_TABLE(pci, pm8001_pci_table);
1411