]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/scsi/qla2xxx/qla_def.h
scsi: qla2xxx: Properly extract ADISC error codes
[mirror_ubuntu-hirsute-kernel.git] / drivers / scsi / qla2xxx / qla_def.h
CommitLineData
fa90c54f
AV
1/*
2 * QLogic Fibre Channel HBA Driver
bd21eaf9 3 * Copyright (c) 2003-2014 QLogic Corporation
fa90c54f
AV
4 *
5 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
1da177e4
LT
7#ifndef __QLA_DEF_H
8#define __QLA_DEF_H
9
10#include <linux/kernel.h>
11#include <linux/init.h>
12#include <linux/types.h>
13#include <linux/module.h>
14#include <linux/list.h>
15#include <linux/pci.h>
16#include <linux/dma-mapping.h>
17#include <linux/sched.h>
18#include <linux/slab.h>
19#include <linux/dmapool.h>
20#include <linux/mempool.h>
21#include <linux/spinlock.h>
22#include <linux/completion.h>
abbd8870 23#include <linux/interrupt.h>
19a7b4ae 24#include <linux/workqueue.h>
5433383e 25#include <linux/firmware.h>
14e660e6 26#include <linux/aer.h>
4d4df193 27#include <linux/mutex.h>
482c9dc7 28#include <linux/btree.h>
1da177e4
LT
29
30#include <scsi/scsi.h>
31#include <scsi/scsi_host.h>
32#include <scsi/scsi_device.h>
33#include <scsi/scsi_cmnd.h>
392e2f65 34#include <scsi/scsi_transport_fc.h>
9a069e19 35#include <scsi/scsi_bsg_fc.h>
1da177e4 36
6e98016c 37#include "qla_bsg.h"
a9083016 38#include "qla_nx.h"
7ec0effd 39#include "qla_nx2.h"
e84067d7 40#include "qla_nvme.h"
6a03b4cd
HZ
41#define QLA2XXX_DRIVER_NAME "qla2xxx"
42#define QLA2XXX_APIDEV "ql2xapidev"
f24b697b 43#define QLA2XXX_MANUFACTURER "QLogic Corporation"
cb63067a 44
1da177e4
LT
45/*
46 * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
47 * but that's fine as we don't look at the last 24 ones for
48 * ISP2100 HBAs.
49 */
50#define MAILBOX_REGISTER_COUNT_2100 8
67ddda35 51#define MAILBOX_REGISTER_COUNT_2200 24
1da177e4
LT
52#define MAILBOX_REGISTER_COUNT 32
53
54#define QLA2200A_RISC_ROM_VER 4
55#define FPM_2300 6
56#define FPM_2310 7
57
58#include "qla_settings.h"
59
726b8548
QT
60#define MODE_DUAL (MODE_TARGET | MODE_INITIATOR)
61
fa2a1ce5 62/*
1da177e4
LT
63 * Data bit definitions
64 */
65#define BIT_0 0x1
66#define BIT_1 0x2
67#define BIT_2 0x4
68#define BIT_3 0x8
69#define BIT_4 0x10
70#define BIT_5 0x20
71#define BIT_6 0x40
72#define BIT_7 0x80
73#define BIT_8 0x100
74#define BIT_9 0x200
75#define BIT_10 0x400
76#define BIT_11 0x800
77#define BIT_12 0x1000
78#define BIT_13 0x2000
79#define BIT_14 0x4000
80#define BIT_15 0x8000
81#define BIT_16 0x10000
82#define BIT_17 0x20000
83#define BIT_18 0x40000
84#define BIT_19 0x80000
85#define BIT_20 0x100000
86#define BIT_21 0x200000
87#define BIT_22 0x400000
88#define BIT_23 0x800000
89#define BIT_24 0x1000000
90#define BIT_25 0x2000000
91#define BIT_26 0x4000000
92#define BIT_27 0x8000000
93#define BIT_28 0x10000000
94#define BIT_29 0x20000000
95#define BIT_30 0x40000000
96#define BIT_31 0x80000000
97
98#define LSB(x) ((uint8_t)(x))
99#define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
100
101#define LSW(x) ((uint16_t)(x))
102#define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
103
104#define LSD(x) ((uint32_t)((uint64_t)(x)))
105#define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
106
2afa19a9 107#define MAKE_HANDLE(x, y) ((uint32_t)((((uint32_t)(x)) << 16) | (uint32_t)(y)))
1da177e4
LT
108
109/*
110 * I/O register
111*/
112
113#define RD_REG_BYTE(addr) readb(addr)
114#define RD_REG_WORD(addr) readw(addr)
115#define RD_REG_DWORD(addr) readl(addr)
116#define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
117#define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
118#define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
119#define WRT_REG_BYTE(addr, data) writeb(data,addr)
120#define WRT_REG_WORD(addr, data) writew(data,addr)
121#define WRT_REG_DWORD(addr, data) writel(data,addr)
122
7d613ac6
SV
123/*
124 * ISP83XX specific remote register addresses
125 */
126#define QLA83XX_LED_PORT0 0x00201320
127#define QLA83XX_LED_PORT1 0x00201328
128#define QLA83XX_IDC_DEV_STATE 0x22102384
129#define QLA83XX_IDC_MAJOR_VERSION 0x22102380
130#define QLA83XX_IDC_MINOR_VERSION 0x22102398
131#define QLA83XX_IDC_DRV_PRESENCE 0x22102388
132#define QLA83XX_IDC_DRIVER_ACK 0x2210238c
133#define QLA83XX_IDC_CONTROL 0x22102390
134#define QLA83XX_IDC_AUDIT 0x22102394
135#define QLA83XX_IDC_LOCK_RECOVERY 0x2210239c
136#define QLA83XX_DRIVER_LOCKID 0x22102104
137#define QLA83XX_DRIVER_LOCK 0x8111c028
138#define QLA83XX_DRIVER_UNLOCK 0x8111c02c
139#define QLA83XX_FLASH_LOCKID 0x22102100
140#define QLA83XX_FLASH_LOCK 0x8111c010
141#define QLA83XX_FLASH_UNLOCK 0x8111c014
142#define QLA83XX_DEV_PARTINFO1 0x221023e0
143#define QLA83XX_DEV_PARTINFO2 0x221023e4
144#define QLA83XX_FW_HEARTBEAT 0x221020b0
145#define QLA83XX_PEG_HALT_STATUS1 0x221020a8
146#define QLA83XX_PEG_HALT_STATUS2 0x221020ac
147
148/* 83XX: Macros defining 8200 AEN Reason codes */
149#define IDC_DEVICE_STATE_CHANGE BIT_0
150#define IDC_PEG_HALT_STATUS_CHANGE BIT_1
151#define IDC_NIC_FW_REPORTED_FAILURE BIT_2
152#define IDC_HEARTBEAT_FAILURE BIT_3
153
154/* 83XX: Macros defining 8200 AEN Error-levels */
155#define ERR_LEVEL_NON_FATAL 0x1
156#define ERR_LEVEL_RECOVERABLE_FATAL 0x2
157#define ERR_LEVEL_UNRECOVERABLE_FATAL 0x4
158
159/* 83XX: Macros for IDC Version */
160#define QLA83XX_SUPP_IDC_MAJOR_VERSION 0x01
161#define QLA83XX_SUPP_IDC_MINOR_VERSION 0x0
162
163/* 83XX: Macros for scheduling dpc tasks */
164#define QLA83XX_NIC_CORE_RESET 0x1
165#define QLA83XX_IDC_STATE_HANDLER 0x2
166#define QLA83XX_NIC_CORE_UNRECOVERABLE 0x3
167
168/* 83XX: Macros for defining IDC-Control bits */
169#define QLA83XX_IDC_RESET_DISABLED BIT_0
170#define QLA83XX_IDC_GRACEFUL_RESET BIT_1
171
172/* 83XX: Macros for different timeouts */
173#define QLA83XX_IDC_INITIALIZATION_TIMEOUT 30
174#define QLA83XX_IDC_RESET_ACK_TIMEOUT 10
175#define QLA83XX_MAX_LOCK_RECOVERY_WAIT (2 * HZ)
176
177/* 83XX: Macros for defining class in DEV-Partition Info register */
178#define QLA83XX_CLASS_TYPE_NONE 0x0
179#define QLA83XX_CLASS_TYPE_NIC 0x1
180#define QLA83XX_CLASS_TYPE_FCOE 0x2
181#define QLA83XX_CLASS_TYPE_ISCSI 0x3
182
183/* 83XX: Macros for IDC Lock-Recovery stages */
184#define IDC_LOCK_RECOVERY_STAGE1 0x1 /* Stage1: Intent for
185 * lock-recovery
186 */
187#define IDC_LOCK_RECOVERY_STAGE2 0x2 /* Stage2: Perform lock-recovery */
188
189/* 83XX: Macros for IDC Audit type */
190#define IDC_AUDIT_TIMESTAMP 0x0 /* IDC-AUDIT: Record timestamp of
191 * dev-state change to NEED-RESET
192 * or NEED-QUIESCENT
193 */
194#define IDC_AUDIT_COMPLETION 0x1 /* IDC-AUDIT: Record duration of
195 * reset-recovery completion is
196 * second
197 */
2d5a4c34
HM
198/* ISP2031: Values for laser on/off */
199#define PORT_0_2031 0x00201340
200#define PORT_1_2031 0x00201350
201#define LASER_ON_2031 0x01800100
202#define LASER_OFF_2031 0x01800180
7d613ac6 203
f6df144c
AV
204/*
205 * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
206 * 133Mhz slot.
207 */
208#define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr))
209#define WRT_REG_WORD_PIO(addr, data) (outw(data,(unsigned long)addr))
210
1da177e4
LT
211/*
212 * Fibre Channel device definitions.
213 */
214#define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
642ef983
CD
215#define MAX_FIBRE_DEVICES_2100 512
216#define MAX_FIBRE_DEVICES_2400 2048
217#define MAX_FIBRE_DEVICES_LOOP 128
218#define MAX_FIBRE_DEVICES_MAX MAX_FIBRE_DEVICES_2400
5f16b331 219#define LOOPID_MAP_SIZE (ha->max_fibre_devices)
cc4731f5 220#define MAX_FIBRE_LUNS 0xFFFF
1da177e4
LT
221#define MAX_HOST_COUNT 16
222
223/*
224 * Host adapter default definitions.
225 */
226#define MAX_BUSES 1 /* We only have one bus today */
1da177e4
LT
227#define MIN_LUNS 8
228#define MAX_LUNS MAX_FIBRE_LUNS
fa2a1ce5
AV
229#define MAX_CMDS_PER_LUN 255
230
1da177e4
LT
231/*
232 * Fibre Channel device definitions.
233 */
234#define SNS_LAST_LOOP_ID_2100 0xfe
235#define SNS_LAST_LOOP_ID_2300 0x7ff
236
237#define LAST_LOCAL_LOOP_ID 0x7d
238#define SNS_FL_PORT 0x7e
239#define FABRIC_CONTROLLER 0x7f
240#define SIMPLE_NAME_SERVER 0x80
241#define SNS_FIRST_LOOP_ID 0x81
242#define MANAGEMENT_SERVER 0xfe
243#define BROADCAST 0xff
244
3d71644c
AV
245/*
246 * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
247 * valid range of an N-PORT id is 0 through 0x7ef.
248 */
1429f044 249#define NPH_LAST_HANDLE 0x7ee
250#define NPH_MGMT_SERVER 0x7ef /* FFFFEF */
3d71644c
AV
251#define NPH_SNS 0x7fc /* FFFFFC */
252#define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
253#define NPH_F_PORT 0x7fe /* FFFFFE */
254#define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
255
b98ae0d7
QT
256#define NPH_SNS_LID(ha) (IS_FWI2_CAPABLE(ha) ? NPH_SNS : SIMPLE_NAME_SERVER)
257
3d71644c
AV
258#define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
259#include "qla_fw.h"
726b8548
QT
260
261struct name_list_extended {
262 struct get_name_list_extended *l;
263 dma_addr_t ldma;
264 struct list_head fcports; /* protect by sess_list */
265 u32 size;
266 u8 sent;
267};
1da177e4
LT
268/*
269 * Timeout timer counts in seconds
270 */
8482e118 271#define PORT_RETRY_TIME 1
1da177e4
LT
272#define LOOP_DOWN_TIMEOUT 60
273#define LOOP_DOWN_TIME 255 /* 240 */
274#define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
275
e7b42e33 276#define DEFAULT_OUTSTANDING_COMMANDS 4096
8d93f550 277#define MIN_OUTSTANDING_COMMANDS 128
1da177e4
LT
278
279/* ISP request and response entry counts (37-65535) */
280#define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
281#define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
d743de66 282#define REQUEST_ENTRY_CNT_24XX 2048 /* Number of request entries. */
f2ea653f 283#define REQUEST_ENTRY_CNT_83XX 8192 /* Number of request entries. */
e7b42e33 284#define RESPONSE_ENTRY_CNT_83XX 4096 /* Number of response entries.*/
1da177e4
LT
285#define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
286#define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
2afa19a9 287#define RESPONSE_ENTRY_CNT_MQ 128 /* Number of response entries.*/
2d70c103 288#define ATIO_ENTRY_CNT_24XX 4096 /* Number of ATIO entries. */
8ae6d9c7 289#define RESPONSE_ENTRY_CNT_FX00 256 /* Number of response entries.*/
99e1b683 290#define FW_DEF_EXCHANGES_CNT 2048
d1e3635a
QT
291#define FW_MAX_EXCHANGES_CNT (32 * 1024)
292#define REDUCE_EXCHANGES_CNT (8 * 1024)
1da177e4 293
17d98630 294struct req_que;
a6ca8878 295struct qla_tgt_sess;
17d98630 296
1da177e4 297/*
fa2a1ce5 298 * SCSI Request Block
1da177e4 299 */
9ba56b95 300struct srb_cmd {
1da177e4 301 struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
1da177e4 302 uint32_t request_sense_length;
8ae6d9c7 303 uint32_t fw_sense_length;
1da177e4 304 uint8_t *request_sense_ptr;
cf53b069 305 void *ctx;
9ba56b95 306};
1da177e4
LT
307
308/*
309 * SRB flag definitions
310 */
bad75002
AE
311#define SRB_DMA_VALID BIT_0 /* Command sent to ISP */
312#define SRB_FCP_CMND_DMA_VALID BIT_12 /* DIF: DSD List valid */
313#define SRB_CRC_CTX_DMA_VALID BIT_2 /* DIF: context DMA valid */
314#define SRB_CRC_PROT_DMA_VALID BIT_4 /* DIF: prot DMA valid */
315#define SRB_CRC_CTX_DSD_VALID BIT_5 /* DIF: dsd_list valid */
316
317/* To identify if a srb is of T10-CRC type. @sp => srb_t pointer */
318#define IS_PROT_IO(sp) (sp->flags & SRB_CRC_CTX_DSD_VALID)
1da177e4 319
2d73ac61
QT
320/*
321 * 24 bit port ID type definition.
322 */
323typedef union {
324 uint32_t b24 : 24;
325
326 struct {
327#ifdef __BIG_ENDIAN
328 uint8_t domain;
329 uint8_t area;
330 uint8_t al_pa;
331#elif defined(__LITTLE_ENDIAN)
332 uint8_t al_pa;
333 uint8_t area;
334 uint8_t domain;
335#else
336#error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
337#endif
338 uint8_t rsvd_1;
339 } b;
340} port_id_t;
341#define INVALID_PORT_ID 0xFFFFFF
342
6eb54715
HM
343struct els_logo_payload {
344 uint8_t opcode;
345 uint8_t rsvd[3];
346 uint8_t s_id[3];
347 uint8_t rsvd1[1];
348 uint8_t wwpn[WWN_SIZE];
349};
350
edd05de1
DG
351struct els_plogi_payload {
352 uint8_t opcode;
353 uint8_t rsvd[3];
354 uint8_t data[112];
355};
356
726b8548
QT
357struct ct_arg {
358 void *iocb;
359 u16 nport_handle;
360 dma_addr_t req_dma;
361 dma_addr_t rsp_dma;
362 u32 req_size;
363 u32 rsp_size;
364 void *req;
365 void *rsp;
2d73ac61 366 port_id_t id;
726b8548
QT
367};
368
ac280b67
AV
369/*
370 * SRB extensions.
371 */
4916392b
MI
372struct srb_iocb {
373 union {
374 struct {
375 uint16_t flags;
376#define SRB_LOGIN_RETRIED BIT_0
377#define SRB_LOGIN_COND_PLOGI BIT_1
378#define SRB_LOGIN_SKIP_PRLI BIT_2
a5d42f4c 379#define SRB_LOGIN_NVME_PRLI BIT_3
4916392b 380 uint16_t data[2];
726b8548 381 u32 iop[2];
4916392b 382 } logio;
3822263e 383 struct {
6eb54715
HM
384#define ELS_DCMD_TIMEOUT 20
385#define ELS_DCMD_LOGO 0x5
386 uint32_t flags;
387 uint32_t els_cmd;
388 struct completion comp;
389 struct els_logo_payload *els_logo_pyld;
390 dma_addr_t els_logo_pyld_dma;
391 } els_logo;
392 struct {
edd05de1
DG
393#define ELS_DCMD_PLOGI 0x3
394 uint32_t flags;
395 uint32_t els_cmd;
396 struct completion comp;
397 struct els_plogi_payload *els_plogi_pyld;
398 struct els_plogi_payload *els_resp_pyld;
399 dma_addr_t els_plogi_pyld_dma;
400 dma_addr_t els_resp_pyld_dma;
401 uint32_t fw_status[3];
402 __le16 comp_status;
403 __le16 len;
404 } els_plogi;
405 struct {
3822263e
MI
406 /*
407 * Values for flags field below are as
408 * defined in tsk_mgmt_entry struct
409 * for control_flags field in qla_fw.h.
410 */
9cb78c16 411 uint64_t lun;
3822263e 412 uint32_t flags;
3822263e 413 uint32_t data;
8ae6d9c7 414 struct completion comp;
1f8deefe 415 __le16 comp_status;
3822263e 416 } tmf;
8ae6d9c7
GM
417 struct {
418#define SRB_FXDISC_REQ_DMA_VALID BIT_0
419#define SRB_FXDISC_RESP_DMA_VALID BIT_1
420#define SRB_FXDISC_REQ_DWRD_VALID BIT_2
421#define SRB_FXDISC_RSP_DWRD_VALID BIT_3
422#define FXDISC_TIMEOUT 20
423 uint8_t flags;
424 uint32_t req_len;
425 uint32_t rsp_len;
426 void *req_addr;
427 void *rsp_addr;
428 dma_addr_t req_dma_handle;
429 dma_addr_t rsp_dma_handle;
1f8deefe
SK
430 __le32 adapter_id;
431 __le32 adapter_id_hi;
432 __le16 req_func_type;
433 __le32 req_data;
434 __le32 req_data_extra;
435 __le32 result;
436 __le32 seq_number;
437 __le16 fw_flags;
8ae6d9c7 438 struct completion fxiocb_comp;
1f8deefe 439 __le32 reserved_0;
8ae6d9c7
GM
440 uint8_t reserved_1;
441 } fxiocb;
442 struct {
443 uint32_t cmd_hndl;
1f8deefe 444 __le16 comp_status;
8ae6d9c7
GM
445 struct completion comp;
446 } abt;
726b8548 447 struct ct_arg ctarg;
15f30a57
QT
448#define MAX_IOCB_MB_REG 28
449#define SIZEOF_IOCB_MB_REG (MAX_IOCB_MB_REG * sizeof(uint16_t))
726b8548 450 struct {
15f30a57
QT
451 __le16 in_mb[MAX_IOCB_MB_REG]; /* from FW */
452 __le16 out_mb[MAX_IOCB_MB_REG]; /* to FW */
726b8548
QT
453 void *out, *in;
454 dma_addr_t out_dma, in_dma;
15f30a57
QT
455 struct completion comp;
456 int rc;
726b8548
QT
457 } mbx;
458 struct {
459 struct imm_ntfy_from_isp *ntfy;
460 } nack;
7401bc18
DG
461 struct {
462 __le16 comp_status;
463 uint16_t rsp_pyld_len;
464 uint8_t aen_op;
465 void *desc;
466
467 /* These are only used with ls4 requests */
468 int cmd_len;
469 int rsp_len;
470 dma_addr_t cmd_dma;
471 dma_addr_t rsp_dma;
e84067d7 472 enum nvmefc_fcp_datadir dir;
7401bc18
DG
473 uint32_t dl;
474 uint32_t timeout_sec;
cf19c45d 475 struct list_head entry;
7401bc18 476 } nvme;
2853192e
QT
477 struct {
478 u16 cmd;
479 u16 vp_index;
480 } ctrlvp;
4916392b 481 } u;
99b0bec7 482
ac280b67 483 struct timer_list timer;
9ba56b95 484 void (*timeout)(void *);
ac280b67
AV
485};
486
4916392b
MI
487/* Values for srb_ctx type */
488#define SRB_LOGIN_CMD 1
489#define SRB_LOGOUT_CMD 2
490#define SRB_ELS_CMD_RPT 3
491#define SRB_ELS_CMD_HST 4
492#define SRB_CT_CMD 5
493#define SRB_ADISC_CMD 6
3822263e 494#define SRB_TM_CMD 7
9ba56b95 495#define SRB_SCSI_CMD 8
a9b6f722 496#define SRB_BIDI_CMD 9
8ae6d9c7
GM
497#define SRB_FXIOCB_DCMD 10
498#define SRB_FXIOCB_BCMD 11
499#define SRB_ABT_CMD 12
6eb54715 500#define SRB_ELS_DCMD 13
726b8548
QT
501#define SRB_MB_IOCB 14
502#define SRB_CT_PTHRU_CMD 15
503#define SRB_NACK_PLOGI 16
504#define SRB_NACK_PRLI 17
505#define SRB_NACK_LOGO 18
7401bc18 506#define SRB_NVME_CMD 19
e84067d7 507#define SRB_NVME_LS 20
a5d42f4c 508#define SRB_PRLI_CMD 21
2853192e 509#define SRB_CTRL_VP 22
11aea16a 510#define SRB_PRLO_CMD 23
ac280b67 511
c5419e26
QT
512enum {
513 TYPE_SRB,
514 TYPE_TGT_CMD,
515};
516
9ba56b95 517typedef struct srb {
c5419e26
QT
518 /*
519 * Do not move cmd_type field, it needs to
520 * line up with qla_tgt_cmd->cmd_type
521 */
522 uint8_t cmd_type;
523 uint8_t pad[3];
9ba56b95 524 atomic_t ref_count;
6fcd98fd 525 wait_queue_head_t nvme_ls_waitq;
9ba56b95 526 struct fc_port *fcport;
25ff6af1 527 struct scsi_qla_host *vha;
9ba56b95
GM
528 uint32_t handle;
529 uint16_t flags;
9a069e19 530 uint16_t type;
15f30a57 531 const char *name;
5780790e 532 int iocbs;
d7459527 533 struct qla_qpair *qpair;
2d73ac61 534 struct list_head elem;
726b8548
QT
535 u32 gen1; /* scratch */
536 u32 gen2; /* scratch */
2853192e 537 int rc;
e374f9f5 538 int retry_count;
2853192e 539 struct completion comp;
4916392b 540 union {
9ba56b95 541 struct srb_iocb iocb_cmd;
75cc8cfc 542 struct bsg_job *bsg_job;
9ba56b95 543 struct srb_cmd scmd;
4916392b 544 } u;
25ff6af1
JC
545 void (*done)(void *, int);
546 void (*free)(void *);
9ba56b95
GM
547} srb_t;
548
549#define GET_CMD_SP(sp) (sp->u.scmd.cmd)
550#define SET_CMD_SP(sp, cmd) (sp->u.scmd.cmd = cmd)
551#define GET_CMD_CTX_SP(sp) (sp->u.scmd.ctx)
552
553#define GET_CMD_SENSE_LEN(sp) \
554 (sp->u.scmd.request_sense_length)
555#define SET_CMD_SENSE_LEN(sp, len) \
556 (sp->u.scmd.request_sense_length = len)
557#define GET_CMD_SENSE_PTR(sp) \
558 (sp->u.scmd.request_sense_ptr)
559#define SET_CMD_SENSE_PTR(sp, ptr) \
560 (sp->u.scmd.request_sense_ptr = ptr)
8ae6d9c7
GM
561#define GET_FW_SENSE_LEN(sp) \
562 (sp->u.scmd.fw_sense_length)
563#define SET_FW_SENSE_LEN(sp, len) \
564 (sp->u.scmd.fw_sense_length = len)
9a069e19
GM
565
566struct msg_echo_lb {
567 dma_addr_t send_dma;
568 dma_addr_t rcv_dma;
569 uint16_t req_sg_cnt;
570 uint16_t rsp_sg_cnt;
571 uint16_t options;
572 uint32_t transfer_size;
1b98b421 573 uint32_t iteration_count;
9a069e19
GM
574};
575
1da177e4
LT
576/*
577 * ISP I/O Register Set structure definitions.
578 */
3d71644c
AV
579struct device_reg_2xxx {
580 uint16_t flash_address; /* Flash BIOS address */
581 uint16_t flash_data; /* Flash BIOS data */
1da177e4 582 uint16_t unused_1[1]; /* Gap */
3d71644c 583 uint16_t ctrl_status; /* Control/Status */
fa2a1ce5 584#define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
1da177e4
LT
585#define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
586#define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
587
3d71644c 588 uint16_t ictrl; /* Interrupt control */
1da177e4
LT
589#define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
590#define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
591
3d71644c 592 uint16_t istatus; /* Interrupt status */
1da177e4
LT
593#define ISR_RISC_INT BIT_3 /* RISC interrupt */
594
3d71644c
AV
595 uint16_t semaphore; /* Semaphore */
596 uint16_t nvram; /* NVRAM register. */
1da177e4
LT
597#define NVR_DESELECT 0
598#define NVR_BUSY BIT_15
599#define NVR_WRT_ENABLE BIT_14 /* Write enable */
600#define NVR_PR_ENABLE BIT_13 /* Protection register enable */
601#define NVR_DATA_IN BIT_3
602#define NVR_DATA_OUT BIT_2
603#define NVR_SELECT BIT_1
604#define NVR_CLOCK BIT_0
605
45aeaf1e
RA
606#define NVR_WAIT_CNT 20000
607
1da177e4
LT
608 union {
609 struct {
3d71644c
AV
610 uint16_t mailbox0;
611 uint16_t mailbox1;
612 uint16_t mailbox2;
613 uint16_t mailbox3;
614 uint16_t mailbox4;
615 uint16_t mailbox5;
616 uint16_t mailbox6;
617 uint16_t mailbox7;
618 uint16_t unused_2[59]; /* Gap */
1da177e4
LT
619 } __attribute__((packed)) isp2100;
620 struct {
3d71644c
AV
621 /* Request Queue */
622 uint16_t req_q_in; /* In-Pointer */
623 uint16_t req_q_out; /* Out-Pointer */
624 /* Response Queue */
625 uint16_t rsp_q_in; /* In-Pointer */
626 uint16_t rsp_q_out; /* Out-Pointer */
1da177e4
LT
627
628 /* RISC to Host Status */
fa2a1ce5 629 uint32_t host_status;
1da177e4
LT
630#define HSR_RISC_INT BIT_15 /* RISC interrupt */
631#define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
632
633 /* Host to Host Semaphore */
fa2a1ce5 634 uint16_t host_semaphore;
3d71644c
AV
635 uint16_t unused_3[17]; /* Gap */
636 uint16_t mailbox0;
637 uint16_t mailbox1;
638 uint16_t mailbox2;
639 uint16_t mailbox3;
640 uint16_t mailbox4;
641 uint16_t mailbox5;
642 uint16_t mailbox6;
643 uint16_t mailbox7;
644 uint16_t mailbox8;
645 uint16_t mailbox9;
646 uint16_t mailbox10;
647 uint16_t mailbox11;
648 uint16_t mailbox12;
649 uint16_t mailbox13;
650 uint16_t mailbox14;
651 uint16_t mailbox15;
652 uint16_t mailbox16;
653 uint16_t mailbox17;
654 uint16_t mailbox18;
655 uint16_t mailbox19;
656 uint16_t mailbox20;
657 uint16_t mailbox21;
658 uint16_t mailbox22;
659 uint16_t mailbox23;
660 uint16_t mailbox24;
661 uint16_t mailbox25;
662 uint16_t mailbox26;
663 uint16_t mailbox27;
664 uint16_t mailbox28;
665 uint16_t mailbox29;
666 uint16_t mailbox30;
667 uint16_t mailbox31;
668 uint16_t fb_cmd;
669 uint16_t unused_4[10]; /* Gap */
1da177e4
LT
670 } __attribute__((packed)) isp2300;
671 } u;
672
3d71644c 673 uint16_t fpm_diag_config;
c81d04c9
AV
674 uint16_t unused_5[0x4]; /* Gap */
675 uint16_t risc_hw;
676 uint16_t unused_5_1; /* Gap */
3d71644c 677 uint16_t pcr; /* Processor Control Register. */
1da177e4 678 uint16_t unused_6[0x5]; /* Gap */
3d71644c 679 uint16_t mctr; /* Memory Configuration and Timing. */
1da177e4 680 uint16_t unused_7[0x3]; /* Gap */
3d71644c 681 uint16_t fb_cmd_2100; /* Unused on 23XX */
1da177e4 682 uint16_t unused_8[0x3]; /* Gap */
3d71644c 683 uint16_t hccr; /* Host command & control register. */
1da177e4
LT
684#define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
685#define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
686 /* HCCR commands */
687#define HCCR_RESET_RISC 0x1000 /* Reset RISC */
688#define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
689#define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
690#define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
691#define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
692#define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
693#define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
694#define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
695
696 uint16_t unused_9[5]; /* Gap */
3d71644c
AV
697 uint16_t gpiod; /* GPIO Data register. */
698 uint16_t gpioe; /* GPIO Enable register. */
1da177e4
LT
699#define GPIO_LED_MASK 0x00C0
700#define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
701#define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
702#define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
703#define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
f6df144c
AV
704#define GPIO_LED_ALL_OFF 0x0000
705#define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */
706#define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */
1da177e4
LT
707
708 union {
709 struct {
3d71644c
AV
710 uint16_t unused_10[8]; /* Gap */
711 uint16_t mailbox8;
712 uint16_t mailbox9;
713 uint16_t mailbox10;
714 uint16_t mailbox11;
715 uint16_t mailbox12;
716 uint16_t mailbox13;
717 uint16_t mailbox14;
718 uint16_t mailbox15;
719 uint16_t mailbox16;
720 uint16_t mailbox17;
721 uint16_t mailbox18;
722 uint16_t mailbox19;
723 uint16_t mailbox20;
724 uint16_t mailbox21;
725 uint16_t mailbox22;
726 uint16_t mailbox23; /* Also probe reg. */
1da177e4
LT
727 } __attribute__((packed)) isp2200;
728 } u_end;
3d71644c
AV
729};
730
73208dfd 731struct device_reg_25xxmq {
08029990
AV
732 uint32_t req_q_in;
733 uint32_t req_q_out;
734 uint32_t rsp_q_in;
735 uint32_t rsp_q_out;
aa230bc5
AE
736 uint32_t atio_q_in;
737 uint32_t atio_q_out;
73208dfd
AC
738};
739
8ae6d9c7
GM
740
741struct device_reg_fx00 {
742 uint32_t mailbox0; /* 00 */
743 uint32_t mailbox1; /* 04 */
744 uint32_t mailbox2; /* 08 */
745 uint32_t mailbox3; /* 0C */
746 uint32_t mailbox4; /* 10 */
747 uint32_t mailbox5; /* 14 */
748 uint32_t mailbox6; /* 18 */
749 uint32_t mailbox7; /* 1C */
750 uint32_t mailbox8; /* 20 */
751 uint32_t mailbox9; /* 24 */
752 uint32_t mailbox10; /* 28 */
753 uint32_t mailbox11;
754 uint32_t mailbox12;
755 uint32_t mailbox13;
756 uint32_t mailbox14;
757 uint32_t mailbox15;
758 uint32_t mailbox16;
759 uint32_t mailbox17;
760 uint32_t mailbox18;
761 uint32_t mailbox19;
762 uint32_t mailbox20;
763 uint32_t mailbox21;
764 uint32_t mailbox22;
765 uint32_t mailbox23;
766 uint32_t mailbox24;
767 uint32_t mailbox25;
768 uint32_t mailbox26;
769 uint32_t mailbox27;
770 uint32_t mailbox28;
771 uint32_t mailbox29;
772 uint32_t mailbox30;
773 uint32_t mailbox31;
774 uint32_t aenmailbox0;
775 uint32_t aenmailbox1;
776 uint32_t aenmailbox2;
777 uint32_t aenmailbox3;
778 uint32_t aenmailbox4;
779 uint32_t aenmailbox5;
780 uint32_t aenmailbox6;
781 uint32_t aenmailbox7;
782 /* Request Queue. */
783 uint32_t req_q_in; /* A0 - Request Queue In-Pointer */
784 uint32_t req_q_out; /* A4 - Request Queue Out-Pointer */
785 /* Response Queue. */
786 uint32_t rsp_q_in; /* A8 - Response Queue In-Pointer */
787 uint32_t rsp_q_out; /* AC - Response Queue Out-Pointer */
788 /* Init values shadowed on FW Up Event */
789 uint32_t initval0; /* B0 */
790 uint32_t initval1; /* B4 */
791 uint32_t initval2; /* B8 */
792 uint32_t initval3; /* BC */
793 uint32_t initval4; /* C0 */
794 uint32_t initval5; /* C4 */
795 uint32_t initval6; /* C8 */
796 uint32_t initval7; /* CC */
797 uint32_t fwheartbeat; /* D0 */
f9a2a543 798 uint32_t pseudoaen; /* D4 */
8ae6d9c7
GM
799};
800
801
802
9a168bdd 803typedef union {
3d71644c
AV
804 struct device_reg_2xxx isp;
805 struct device_reg_24xx isp24;
73208dfd 806 struct device_reg_25xxmq isp25mq;
a9083016 807 struct device_reg_82xx isp82;
8ae6d9c7 808 struct device_reg_fx00 ispfx00;
f73cb695 809} __iomem device_reg_t;
1da177e4
LT
810
811#define ISP_REQ_Q_IN(ha, reg) \
812 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
813 &(reg)->u.isp2100.mailbox4 : \
814 &(reg)->u.isp2300.req_q_in)
815#define ISP_REQ_Q_OUT(ha, reg) \
816 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
817 &(reg)->u.isp2100.mailbox4 : \
818 &(reg)->u.isp2300.req_q_out)
819#define ISP_RSP_Q_IN(ha, reg) \
820 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
821 &(reg)->u.isp2100.mailbox5 : \
822 &(reg)->u.isp2300.rsp_q_in)
823#define ISP_RSP_Q_OUT(ha, reg) \
824 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
825 &(reg)->u.isp2100.mailbox5 : \
826 &(reg)->u.isp2300.rsp_q_out)
827
aa230bc5
AE
828#define ISP_ATIO_Q_IN(vha) (vha->hw->tgt.atio_q_in)
829#define ISP_ATIO_Q_OUT(vha) (vha->hw->tgt.atio_q_out)
830
1da177e4
LT
831#define MAILBOX_REG(ha, reg, num) \
832 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
833 (num < 8 ? \
834 &(reg)->u.isp2100.mailbox0 + (num) : \
835 &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
836 &(reg)->u.isp2300.mailbox0 + (num))
837#define RD_MAILBOX_REG(ha, reg, num) \
838 RD_REG_WORD(MAILBOX_REG(ha, reg, num))
839#define WRT_MAILBOX_REG(ha, reg, num, data) \
840 WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
841
842#define FB_CMD_REG(ha, reg) \
843 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
844 &(reg)->fb_cmd_2100 : \
845 &(reg)->u.isp2300.fb_cmd)
846#define RD_FB_CMD_REG(ha, reg) \
847 RD_REG_WORD(FB_CMD_REG(ha, reg))
848#define WRT_FB_CMD_REG(ha, reg, data) \
849 WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
850
851typedef struct {
852 uint32_t out_mb; /* outbound from driver */
853 uint32_t in_mb; /* Incoming from RISC */
854 uint16_t mb[MAILBOX_REGISTER_COUNT];
855 long buf_size;
856 void *bufp;
857 uint32_t tov;
858 uint8_t flags;
859#define MBX_DMA_IN BIT_0
860#define MBX_DMA_OUT BIT_1
861#define IOCTL_CMD BIT_2
862} mbx_cmd_t;
863
8ae6d9c7
GM
864struct mbx_cmd_32 {
865 uint32_t out_mb; /* outbound from driver */
866 uint32_t in_mb; /* Incoming from RISC */
867 uint32_t mb[MAILBOX_REGISTER_COUNT];
868 long buf_size;
869 void *bufp;
870 uint32_t tov;
871 uint8_t flags;
872#define MBX_DMA_IN BIT_0
873#define MBX_DMA_OUT BIT_1
874#define IOCTL_CMD BIT_2
875};
876
877
1da177e4
LT
878#define MBX_TOV_SECONDS 30
879
880/*
881 * ISP product identification definitions in mailboxes after reset.
882 */
883#define PROD_ID_1 0x4953
884#define PROD_ID_2 0x0000
885#define PROD_ID_2a 0x5020
886#define PROD_ID_3 0x2020
887
888/*
889 * ISP mailbox Self-Test status codes
890 */
891#define MBS_FRM_ALIVE 0 /* Firmware Alive. */
892#define MBS_CHKSUM_ERR 1 /* Checksum Error. */
893#define MBS_BUSY 4 /* Busy. */
894
895/*
896 * ISP mailbox command complete status codes
897 */
898#define MBS_COMMAND_COMPLETE 0x4000
899#define MBS_INVALID_COMMAND 0x4001
900#define MBS_HOST_INTERFACE_ERROR 0x4002
901#define MBS_TEST_FAILED 0x4003
902#define MBS_COMMAND_ERROR 0x4005
903#define MBS_COMMAND_PARAMETER_ERROR 0x4006
904#define MBS_PORT_ID_USED 0x4007
905#define MBS_LOOP_ID_USED 0x4008
906#define MBS_ALL_IDS_IN_USE 0x4009
907#define MBS_NOT_LOGGED_IN 0x400A
3d71644c
AV
908#define MBS_LINK_DOWN_ERROR 0x400B
909#define MBS_DIAG_ECHO_TEST_ERROR 0x400C
1da177e4
LT
910
911/*
912 * ISP mailbox asynchronous event status codes
913 */
914#define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
915#define MBA_RESET 0x8001 /* Reset Detected. */
916#define MBA_SYSTEM_ERR 0x8002 /* System Error. */
917#define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
918#define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
919#define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
920#define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
921 /* occurred. */
922#define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
923#define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
924#define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
925#define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
926#define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
927#define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
928#define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
929#define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
930#define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
931#define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
932#define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
933#define MBA_IP_RECEIVE 0x8023 /* IP Received. */
934#define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
935#define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
936#define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
937#define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
938 /* used. */
45ebeb56 939#define MBA_TRACE_NOTIFICATION 0x8028 /* Trace/Diagnostic notification. */
1da177e4
LT
940#define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
941#define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
942#define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
943#define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
944#define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
945#define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
946#define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
947#define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
948#define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
949#define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
950#define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
951#define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
952#define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
8ae6d9c7
GM
953#define MBA_FW_NOT_STARTED 0x8050 /* Firmware not started */
954#define MBA_FW_STARTING 0x8051 /* Firmware starting */
955#define MBA_FW_RESTART_CMPLT 0x8060 /* Firmware restart complete */
956#define MBA_INIT_REQUIRED 0x8061 /* Initialization required */
957#define MBA_SHUTDOWN_REQUESTED 0x8062 /* Shutdown Requested */
a29b3dd7 958#define MBA_TEMPERATURE_ALERT 0x8070 /* Temperature Alert */
b5a340dd 959#define MBA_DPORT_DIAGNOSTICS 0x8080 /* D-port Diagnostics */
92d4408e 960#define MBA_TRANS_INSERT 0x8130 /* Transceiver Insertion */
8ae6d9c7
GM
961#define MBA_FW_INIT_FAILURE 0x8401 /* Firmware initialization failure */
962#define MBA_MIRROR_LUN_CHANGE 0x8402 /* Mirror LUN State Change
963 Notification */
964#define MBA_FW_POLL_STATE 0x8600 /* Firmware in poll diagnostic state */
b6511d99 965#define MBA_FW_RESET_FCT 0x8502 /* Firmware reset factory defaults */
0f8cdff5 966#define MBA_FW_INIT_INPROGRESS 0x8500 /* Firmware boot in progress */
7d613ac6
SV
967/* 83XX FCoE specific */
968#define MBA_IDC_AEN 0x8200 /* FCoE: NIC Core state change AEN */
fafbda9f
AE
969
970/* Interrupt type codes */
971#define INTR_ROM_MB_SUCCESS 0x1
972#define INTR_ROM_MB_FAILED 0x2
973#define INTR_MB_SUCCESS 0x10
974#define INTR_MB_FAILED 0x11
975#define INTR_ASYNC_EVENT 0x12
976#define INTR_RSP_QUE_UPDATE 0x13
977#define INTR_RSP_QUE_UPDATE_83XX 0x14
978#define INTR_ATIO_QUE_UPDATE 0x1C
979#define INTR_ATIO_RSP_QUE_UPDATE 0x1D
c9558869 980#define INTR_ATIO_QUE_UPDATE_27XX 0x1E
7d613ac6 981
9a069e19
GM
982/* ISP mailbox loopback echo diagnostic error code */
983#define MBS_LB_RESET 0x17
1da177e4
LT
984/*
985 * Firmware options 1, 2, 3.
986 */
987#define FO1_AE_ON_LIPF8 BIT_0
988#define FO1_AE_ALL_LIP_RESET BIT_1
989#define FO1_CTIO_RETRY BIT_3
990#define FO1_DISABLE_LIP_F7_SW BIT_4
991#define FO1_DISABLE_100MS_LOS_WAIT BIT_5
3d71644c 992#define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
1da177e4
LT
993#define FO1_AE_ON_LOOP_INIT_ERR BIT_7
994#define FO1_SET_EMPHASIS_SWING BIT_8
995#define FO1_AE_AUTO_BYPASS BIT_9
996#define FO1_ENABLE_PURE_IOCB BIT_10
997#define FO1_AE_PLOGI_RJT BIT_11
998#define FO1_ENABLE_ABORT_SEQUENCE BIT_12
999#define FO1_AE_QUEUE_FULL BIT_13
1000
1001#define FO2_ENABLE_ATIO_TYPE_3 BIT_0
1002#define FO2_REV_LOOPBACK BIT_1
1003
1004#define FO3_ENABLE_EMERG_IOCB BIT_0
1005#define FO3_AE_RND_ERROR BIT_1
1006
3d71644c
AV
1007/* 24XX additional firmware options */
1008#define ADD_FO_COUNT 3
1009#define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
1010#define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
1011
1012#define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
1013
1014#define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
1015
1da177e4
LT
1016/*
1017 * ISP mailbox commands
1018 */
1019#define MBC_LOAD_RAM 1 /* Load RAM. */
1020#define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
1da177e4
LT
1021#define MBC_READ_RAM_WORD 5 /* Read RAM word. */
1022#define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
1023#define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
1024#define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
1025#define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
1026#define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
1027#define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
1028#define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
1029#define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
1030#define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
1031#define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
f6ef3b18 1032#define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
1da177e4
LT
1033#define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
1034#define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
1035#define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
1036#define MBC_RESET 0x18 /* Reset. */
1037#define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
deeae7a6 1038#define MBC_GET_SET_ZIO_THRESHOLD 0x21 /* Get/SET ZIO THRESHOLD. */
1da177e4
LT
1039#define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
1040#define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
1041#define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
1042#define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
b0d6cabd 1043#define MBC_GET_MEM_OFFLOAD_CNTRL_STAT 0x34 /* Memory Offload ctrl/Stat*/
1da177e4
LT
1044#define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
1045#define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
1046#define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
1047#define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
1048#define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
1049#define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
1050#define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
1051#define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
1052#define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
6246b8a1 1053#define MBC_CONFIGURE_VF 0x4b /* Configure VFs */
1da177e4
LT
1054#define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
1055#define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
af11f64d 1056#define MBC_PORT_LOGOUT 0x56 /* Port Logout request */
1da177e4
LT
1057#define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
1058#define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
90687a1e
JC
1059#define MBC_GET_RNID_PARAMS 0x5a /* Get RNID parameters */
1060#define MBC_DATA_RATE 0x5d /* Data Rate */
1da177e4
LT
1061#define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
1062#define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
1063 /* Initialization Procedure */
1064#define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
1065#define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
1066#define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
1067#define MBC_TARGET_RESET 0x66 /* Target Reset. */
1068#define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
1069#define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
1070#define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
1071#define MBC_GET_PORT_NAME 0x6a /* Get port name. */
1072#define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
1073#define MBC_LIP_RESET 0x6c /* LIP reset. */
1074#define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
1075 /* commandd. */
1076#define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
1077#define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
1078#define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
1079#define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
1080#define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
1081#define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
1082#define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
1083#define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
1084#define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
1085#define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
1086#define MBC_LUN_RESET 0x7E /* Send LUN reset */
1087
8ae6d9c7
GM
1088/*
1089 * all the Mt. Rainier mailbox command codes that clash with FC/FCoE ones
1090 * should be defined with MBC_MR_*
1091 */
1092#define MBC_MR_DRV_SHUTDOWN 0x6A
1093
3d71644c
AV
1094/*
1095 * ISP24xx mailbox commands
1096 */
db64e930
JC
1097#define MBC_WRITE_SERDES 0x3 /* Write serdes word. */
1098#define MBC_READ_SERDES 0x4 /* Read serdes word. */
f73cb695 1099#define MBC_LOAD_DUMP_MPI_RAM 0x5 /* Load/Dump MPI RAM. */
3d71644c
AV
1100#define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
1101#define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
d8b45213 1102#define MBC_PORT_PARAMS 0x1A /* Port iDMA Parameters. */
3d71644c 1103#define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
a7a167bf 1104#define MBC_TRACE_CONTROL 0x27 /* Trace control command. */
3d71644c 1105#define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
ad0ecd61 1106#define MBC_WRITE_SFP 0x30 /* Write SFP Data. */
88729e53 1107#define MBC_READ_SFP 0x31 /* Read SFP Data. */
3d71644c 1108#define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
b5a340dd 1109#define MBC_DPORT_DIAGNOSTICS 0x47 /* D-Port Diagnostics */
3d71644c
AV
1110#define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
1111#define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
1112#define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
1113#define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
1114#define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
1115#define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
61e1b269 1116#define MBC_LINK_INITIALIZATION 0x72 /* Do link initialization. */
3d71644c 1117#define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
8fcd6b8b 1118#define MBC_PORT_RESET 0x120 /* Port Reset */
23f2ebd1
SR
1119#define MBC_SET_PORT_CONFIG 0x122 /* Set port configuration */
1120#define MBC_GET_PORT_CONFIG 0x123 /* Get port configuration */
3d71644c 1121
b1d46989
MI
1122/*
1123 * ISP81xx mailbox commands
1124 */
1125#define MBC_WRITE_MPI_REGISTER 0x01 /* Write MPI Register. */
1126
e8887c51
JC
1127/*
1128 * ISP8044 mailbox commands
1129 */
1130#define MBC_SET_GET_ETH_SERDES_REG 0x150
1131#define HCS_WRITE_SERDES 0x3
1132#define HCS_READ_SERDES 0x4
1133
1da177e4
LT
1134/* Firmware return data sizes */
1135#define FCAL_MAP_SIZE 128
1136
1137/* Mailbox bit definitions for out_mb and in_mb */
1138#define MBX_31 BIT_31
1139#define MBX_30 BIT_30
1140#define MBX_29 BIT_29
1141#define MBX_28 BIT_28
1142#define MBX_27 BIT_27
1143#define MBX_26 BIT_26
1144#define MBX_25 BIT_25
1145#define MBX_24 BIT_24
1146#define MBX_23 BIT_23
1147#define MBX_22 BIT_22
1148#define MBX_21 BIT_21
1149#define MBX_20 BIT_20
1150#define MBX_19 BIT_19
1151#define MBX_18 BIT_18
1152#define MBX_17 BIT_17
1153#define MBX_16 BIT_16
1154#define MBX_15 BIT_15
1155#define MBX_14 BIT_14
1156#define MBX_13 BIT_13
1157#define MBX_12 BIT_12
1158#define MBX_11 BIT_11
1159#define MBX_10 BIT_10
1160#define MBX_9 BIT_9
1161#define MBX_8 BIT_8
1162#define MBX_7 BIT_7
1163#define MBX_6 BIT_6
1164#define MBX_5 BIT_5
1165#define MBX_4 BIT_4
1166#define MBX_3 BIT_3
1167#define MBX_2 BIT_2
1168#define MBX_1 BIT_1
1169#define MBX_0 BIT_0
1170
a5d42f4c 1171#define RNID_TYPE_PORT_LOGIN 0x7
c46e65c7 1172#define RNID_TYPE_SET_VERSION 0x9
fe52f6e1 1173#define RNID_TYPE_ASIC_TEMP 0xC
3a11711a 1174
1da177e4
LT
1175/*
1176 * Firmware state codes from get firmware state mailbox command
1177 */
1178#define FSTATE_CONFIG_WAIT 0
1179#define FSTATE_WAIT_AL_PA 1
1180#define FSTATE_WAIT_LOGIN 2
1181#define FSTATE_READY 3
1182#define FSTATE_LOSS_OF_SYNC 4
1183#define FSTATE_ERROR 5
1184#define FSTATE_REINIT 6
1185#define FSTATE_NON_PART 7
1186
1187#define FSTATE_CONFIG_CORRECT 0
1188#define FSTATE_P2P_RCV_LIP 1
1189#define FSTATE_P2P_CHOOSE_LOOP 2
1190#define FSTATE_P2P_RCV_UNIDEN_LIP 3
1191#define FSTATE_FATAL_ERROR 4
1192#define FSTATE_LOOP_BACK_CONN 5
1193
4243c115
SC
1194#define QLA27XX_IMG_STATUS_VER_MAJOR 0x01
1195#define QLA27XX_IMG_STATUS_VER_MINOR 0x00
1196#define QLA27XX_IMG_STATUS_SIGN 0xFACEFADE
1197#define QLA27XX_PRIMARY_IMAGE 1
1198#define QLA27XX_SECONDARY_IMAGE 2
1199
1da177e4
LT
1200/*
1201 * Port Database structure definition
1202 * Little endian except where noted.
1203 */
1204#define PORT_DATABASE_SIZE 128 /* bytes */
1205typedef struct {
1206 uint8_t options;
1207 uint8_t control;
1208 uint8_t master_state;
1209 uint8_t slave_state;
1210 uint8_t reserved[2];
1211 uint8_t hard_address;
1212 uint8_t reserved_1;
1213 uint8_t port_id[4];
1214 uint8_t node_name[WWN_SIZE];
1215 uint8_t port_name[WWN_SIZE];
1216 uint16_t execution_throttle;
1217 uint16_t execution_count;
1218 uint8_t reset_count;
1219 uint8_t reserved_2;
1220 uint16_t resource_allocation;
1221 uint16_t current_allocation;
1222 uint16_t queue_head;
1223 uint16_t queue_tail;
1224 uint16_t transmit_execution_list_next;
1225 uint16_t transmit_execution_list_previous;
1226 uint16_t common_features;
1227 uint16_t total_concurrent_sequences;
1228 uint16_t RO_by_information_category;
1229 uint8_t recipient;
1230 uint8_t initiator;
1231 uint16_t receive_data_size;
1232 uint16_t concurrent_sequences;
1233 uint16_t open_sequences_per_exchange;
1234 uint16_t lun_abort_flags;
1235 uint16_t lun_stop_flags;
1236 uint16_t stop_queue_head;
1237 uint16_t stop_queue_tail;
1238 uint16_t port_retry_timer;
1239 uint16_t next_sequence_id;
1240 uint16_t frame_count;
1241 uint16_t PRLI_payload_length;
1242 uint8_t prli_svc_param_word_0[2]; /* Big endian */
1243 /* Bits 15-0 of word 0 */
1244 uint8_t prli_svc_param_word_3[2]; /* Big endian */
1245 /* Bits 15-0 of word 3 */
1246 uint16_t loop_id;
1247 uint16_t extended_lun_info_list_pointer;
1248 uint16_t extended_lun_stop_list_pointer;
1249} port_database_t;
1250
1251/*
1252 * Port database slave/master states
1253 */
1254#define PD_STATE_DISCOVERY 0
1255#define PD_STATE_WAIT_DISCOVERY_ACK 1
1256#define PD_STATE_PORT_LOGIN 2
1257#define PD_STATE_WAIT_PORT_LOGIN_ACK 3
1258#define PD_STATE_PROCESS_LOGIN 4
1259#define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
1260#define PD_STATE_PORT_LOGGED_IN 6
1261#define PD_STATE_PORT_UNAVAILABLE 7
1262#define PD_STATE_PROCESS_LOGOUT 8
1263#define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
1264#define PD_STATE_PORT_LOGOUT 10
1265#define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
1266
1267
4fdfefe5
AV
1268#define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
1269#define QLA_ZIO_DISABLED 0
1270#define QLA_ZIO_DEFAULT_TIMER 2
1271
1da177e4
LT
1272/*
1273 * ISP Initialization Control Block.
1274 * Little endian except where noted.
1275 */
1276#define ICB_VERSION 1
1277typedef struct {
1278 uint8_t version;
1279 uint8_t reserved_1;
1280
1281 /*
1282 * LSB BIT 0 = Enable Hard Loop Id
1283 * LSB BIT 1 = Enable Fairness
1284 * LSB BIT 2 = Enable Full-Duplex
1285 * LSB BIT 3 = Enable Fast Posting
1286 * LSB BIT 4 = Enable Target Mode
1287 * LSB BIT 5 = Disable Initiator Mode
1288 * LSB BIT 6 = Enable ADISC
1289 * LSB BIT 7 = Enable Target Inquiry Data
1290 *
1291 * MSB BIT 0 = Enable PDBC Notify
1292 * MSB BIT 1 = Non Participating LIP
1293 * MSB BIT 2 = Descending Loop ID Search
1294 * MSB BIT 3 = Acquire Loop ID in LIPA
1295 * MSB BIT 4 = Stop PortQ on Full Status
1296 * MSB BIT 5 = Full Login after LIP
1297 * MSB BIT 6 = Node Name Option
1298 * MSB BIT 7 = Ext IFWCB enable bit
1299 */
1300 uint8_t firmware_options[2];
1301
1302 uint16_t frame_payload_size;
1303 uint16_t max_iocb_allocation;
1304 uint16_t execution_throttle;
1305 uint8_t retry_count;
1306 uint8_t retry_delay; /* unused */
1307 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1308 uint16_t hard_address;
1309 uint8_t inquiry_data;
1310 uint8_t login_timeout;
1311 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1312
1313 uint16_t request_q_outpointer;
1314 uint16_t response_q_inpointer;
1315 uint16_t request_q_length;
1316 uint16_t response_q_length;
1317 uint32_t request_q_address[2];
1318 uint32_t response_q_address[2];
1319
1320 uint16_t lun_enables;
1321 uint8_t command_resource_count;
1322 uint8_t immediate_notify_resource_count;
1323 uint16_t timeout;
1324 uint8_t reserved_2[2];
1325
1326 /*
1327 * LSB BIT 0 = Timer Operation mode bit 0
1328 * LSB BIT 1 = Timer Operation mode bit 1
1329 * LSB BIT 2 = Timer Operation mode bit 2
1330 * LSB BIT 3 = Timer Operation mode bit 3
1331 * LSB BIT 4 = Init Config Mode bit 0
1332 * LSB BIT 5 = Init Config Mode bit 1
1333 * LSB BIT 6 = Init Config Mode bit 2
1334 * LSB BIT 7 = Enable Non part on LIHA failure
1335 *
1336 * MSB BIT 0 = Enable class 2
1337 * MSB BIT 1 = Enable ACK0
1338 * MSB BIT 2 =
1339 * MSB BIT 3 =
1340 * MSB BIT 4 = FC Tape Enable
1341 * MSB BIT 5 = Enable FC Confirm
1342 * MSB BIT 6 = Enable command queuing in target mode
1343 * MSB BIT 7 = No Logo On Link Down
1344 */
1345 uint8_t add_firmware_options[2];
1346
1347 uint8_t response_accumulation_timer;
1348 uint8_t interrupt_delay_timer;
1349
1350 /*
1351 * LSB BIT 0 = Enable Read xfr_rdy
1352 * LSB BIT 1 = Soft ID only
1353 * LSB BIT 2 =
1354 * LSB BIT 3 =
1355 * LSB BIT 4 = FCP RSP Payload [0]
1356 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1357 * LSB BIT 6 = Enable Out-of-Order frame handling
1358 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1359 *
1360 * MSB BIT 0 = Sbus enable - 2300
1361 * MSB BIT 1 =
1362 * MSB BIT 2 =
1363 * MSB BIT 3 =
06c22bd1 1364 * MSB BIT 4 = LED mode
1da177e4
LT
1365 * MSB BIT 5 = enable 50 ohm termination
1366 * MSB BIT 6 = Data Rate (2300 only)
1367 * MSB BIT 7 = Data Rate (2300 only)
1368 */
1369 uint8_t special_options[2];
1370
1371 uint8_t reserved_3[26];
1372} init_cb_t;
1373
1374/*
1375 * Get Link Status mailbox command return buffer.
1376 */
3d71644c
AV
1377#define GLSO_SEND_RPS BIT_0
1378#define GLSO_USE_DID BIT_3
1379
43ef0580
AV
1380struct link_statistics {
1381 uint32_t link_fail_cnt;
1382 uint32_t loss_sync_cnt;
1383 uint32_t loss_sig_cnt;
1384 uint32_t prim_seq_err_cnt;
1385 uint32_t inval_xmit_word_cnt;
1386 uint32_t inval_crc_cnt;
032d8dd7 1387 uint32_t lip_cnt;
243de676
HZ
1388 uint32_t link_up_cnt;
1389 uint32_t link_down_loop_init_tmo;
1390 uint32_t link_down_los;
1391 uint32_t link_down_loss_rcv_clk;
1392 uint32_t reserved0[5];
1393 uint32_t port_cfg_chg;
1394 uint32_t reserved1[11];
1395 uint32_t rsp_q_full;
1396 uint32_t atio_q_full;
1397 uint32_t drop_ae;
1398 uint32_t els_proto_err;
1399 uint32_t reserved2;
43ef0580
AV
1400 uint32_t tx_frames;
1401 uint32_t rx_frames;
fabbb8df
JC
1402 uint32_t discarded_frames;
1403 uint32_t dropped_frames;
243de676 1404 uint32_t reserved3;
43ef0580 1405 uint32_t nos_rcvd;
243de676
HZ
1406 uint32_t reserved4[4];
1407 uint32_t tx_prjt;
1408 uint32_t rcv_exfail;
1409 uint32_t rcv_abts;
1410 uint32_t seq_frm_miss;
1411 uint32_t corr_err;
1412 uint32_t mb_rqst;
1413 uint32_t nport_full;
1414 uint32_t eofa;
1415 uint32_t reserved5;
1416 uint32_t fpm_recv_word_cnt_lo;
1417 uint32_t fpm_recv_word_cnt_hi;
1418 uint32_t fpm_disc_word_cnt_lo;
1419 uint32_t fpm_disc_word_cnt_hi;
1420 uint32_t fpm_xmit_word_cnt_lo;
1421 uint32_t fpm_xmit_word_cnt_hi;
1422 uint32_t reserved6[70];
43ef0580 1423};
1da177e4
LT
1424
1425/*
1426 * NVRAM Command values.
1427 */
1428#define NV_START_BIT BIT_2
1429#define NV_WRITE_OP (BIT_26+BIT_24)
1430#define NV_READ_OP (BIT_26+BIT_25)
1431#define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
1432#define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
1433#define NV_DELAY_COUNT 10
1434
1435/*
1436 * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
1437 */
1438typedef struct {
1439 /*
1440 * NVRAM header
1441 */
1442 uint8_t id[4];
1443 uint8_t nvram_version;
1444 uint8_t reserved_0;
1445
1446 /*
1447 * NVRAM RISC parameter block
1448 */
1449 uint8_t parameter_block_version;
1450 uint8_t reserved_1;
1451
1452 /*
1453 * LSB BIT 0 = Enable Hard Loop Id
1454 * LSB BIT 1 = Enable Fairness
1455 * LSB BIT 2 = Enable Full-Duplex
1456 * LSB BIT 3 = Enable Fast Posting
1457 * LSB BIT 4 = Enable Target Mode
1458 * LSB BIT 5 = Disable Initiator Mode
1459 * LSB BIT 6 = Enable ADISC
1460 * LSB BIT 7 = Enable Target Inquiry Data
1461 *
1462 * MSB BIT 0 = Enable PDBC Notify
1463 * MSB BIT 1 = Non Participating LIP
1464 * MSB BIT 2 = Descending Loop ID Search
1465 * MSB BIT 3 = Acquire Loop ID in LIPA
1466 * MSB BIT 4 = Stop PortQ on Full Status
1467 * MSB BIT 5 = Full Login after LIP
1468 * MSB BIT 6 = Node Name Option
1469 * MSB BIT 7 = Ext IFWCB enable bit
1470 */
1471 uint8_t firmware_options[2];
1472
1473 uint16_t frame_payload_size;
1474 uint16_t max_iocb_allocation;
1475 uint16_t execution_throttle;
1476 uint8_t retry_count;
1477 uint8_t retry_delay; /* unused */
1478 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1479 uint16_t hard_address;
1480 uint8_t inquiry_data;
1481 uint8_t login_timeout;
1482 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1483
1484 /*
1485 * LSB BIT 0 = Timer Operation mode bit 0
1486 * LSB BIT 1 = Timer Operation mode bit 1
1487 * LSB BIT 2 = Timer Operation mode bit 2
1488 * LSB BIT 3 = Timer Operation mode bit 3
1489 * LSB BIT 4 = Init Config Mode bit 0
1490 * LSB BIT 5 = Init Config Mode bit 1
1491 * LSB BIT 6 = Init Config Mode bit 2
1492 * LSB BIT 7 = Enable Non part on LIHA failure
1493 *
1494 * MSB BIT 0 = Enable class 2
1495 * MSB BIT 1 = Enable ACK0
1496 * MSB BIT 2 =
1497 * MSB BIT 3 =
1498 * MSB BIT 4 = FC Tape Enable
1499 * MSB BIT 5 = Enable FC Confirm
1500 * MSB BIT 6 = Enable command queuing in target mode
1501 * MSB BIT 7 = No Logo On Link Down
1502 */
1503 uint8_t add_firmware_options[2];
1504
1505 uint8_t response_accumulation_timer;
1506 uint8_t interrupt_delay_timer;
1507
1508 /*
1509 * LSB BIT 0 = Enable Read xfr_rdy
1510 * LSB BIT 1 = Soft ID only
1511 * LSB BIT 2 =
1512 * LSB BIT 3 =
1513 * LSB BIT 4 = FCP RSP Payload [0]
1514 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1515 * LSB BIT 6 = Enable Out-of-Order frame handling
1516 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1517 *
1518 * MSB BIT 0 = Sbus enable - 2300
1519 * MSB BIT 1 =
1520 * MSB BIT 2 =
1521 * MSB BIT 3 =
06c22bd1 1522 * MSB BIT 4 = LED mode
1da177e4
LT
1523 * MSB BIT 5 = enable 50 ohm termination
1524 * MSB BIT 6 = Data Rate (2300 only)
1525 * MSB BIT 7 = Data Rate (2300 only)
1526 */
1527 uint8_t special_options[2];
1528
1529 /* Reserved for expanded RISC parameter block */
1530 uint8_t reserved_2[22];
1531
1532 /*
1533 * LSB BIT 0 = Tx Sensitivity 1G bit 0
1534 * LSB BIT 1 = Tx Sensitivity 1G bit 1
1535 * LSB BIT 2 = Tx Sensitivity 1G bit 2
1536 * LSB BIT 3 = Tx Sensitivity 1G bit 3
1537 * LSB BIT 4 = Rx Sensitivity 1G bit 0
1538 * LSB BIT 5 = Rx Sensitivity 1G bit 1
1539 * LSB BIT 6 = Rx Sensitivity 1G bit 2
1540 * LSB BIT 7 = Rx Sensitivity 1G bit 3
fa2a1ce5 1541 *
1da177e4
LT
1542 * MSB BIT 0 = Tx Sensitivity 2G bit 0
1543 * MSB BIT 1 = Tx Sensitivity 2G bit 1
1544 * MSB BIT 2 = Tx Sensitivity 2G bit 2
1545 * MSB BIT 3 = Tx Sensitivity 2G bit 3
1546 * MSB BIT 4 = Rx Sensitivity 2G bit 0
1547 * MSB BIT 5 = Rx Sensitivity 2G bit 1
1548 * MSB BIT 6 = Rx Sensitivity 2G bit 2
1549 * MSB BIT 7 = Rx Sensitivity 2G bit 3
1550 *
1551 * LSB BIT 0 = Output Swing 1G bit 0
1552 * LSB BIT 1 = Output Swing 1G bit 1
1553 * LSB BIT 2 = Output Swing 1G bit 2
1554 * LSB BIT 3 = Output Emphasis 1G bit 0
1555 * LSB BIT 4 = Output Emphasis 1G bit 1
1556 * LSB BIT 5 = Output Swing 2G bit 0
1557 * LSB BIT 6 = Output Swing 2G bit 1
1558 * LSB BIT 7 = Output Swing 2G bit 2
fa2a1ce5 1559 *
1da177e4
LT
1560 * MSB BIT 0 = Output Emphasis 2G bit 0
1561 * MSB BIT 1 = Output Emphasis 2G bit 1
1562 * MSB BIT 2 = Output Enable
1563 * MSB BIT 3 =
1564 * MSB BIT 4 =
1565 * MSB BIT 5 =
1566 * MSB BIT 6 =
1567 * MSB BIT 7 =
1568 */
1569 uint8_t seriallink_options[4];
1570
1571 /*
1572 * NVRAM host parameter block
1573 *
1574 * LSB BIT 0 = Enable spinup delay
1575 * LSB BIT 1 = Disable BIOS
1576 * LSB BIT 2 = Enable Memory Map BIOS
1577 * LSB BIT 3 = Enable Selectable Boot
1578 * LSB BIT 4 = Disable RISC code load
1579 * LSB BIT 5 = Set cache line size 1
1580 * LSB BIT 6 = PCI Parity Disable
1581 * LSB BIT 7 = Enable extended logging
1582 *
1583 * MSB BIT 0 = Enable 64bit addressing
1584 * MSB BIT 1 = Enable lip reset
1585 * MSB BIT 2 = Enable lip full login
1586 * MSB BIT 3 = Enable target reset
1587 * MSB BIT 4 = Enable database storage
1588 * MSB BIT 5 = Enable cache flush read
1589 * MSB BIT 6 = Enable database load
1590 * MSB BIT 7 = Enable alternate WWN
1591 */
1592 uint8_t host_p[2];
1593
1594 uint8_t boot_node_name[WWN_SIZE];
1595 uint8_t boot_lun_number;
1596 uint8_t reset_delay;
1597 uint8_t port_down_retry_count;
1598 uint8_t boot_id_number;
1599 uint16_t max_luns_per_target;
1600 uint8_t fcode_boot_port_name[WWN_SIZE];
1601 uint8_t alternate_port_name[WWN_SIZE];
1602 uint8_t alternate_node_name[WWN_SIZE];
1603
1604 /*
1605 * BIT 0 = Selective Login
1606 * BIT 1 = Alt-Boot Enable
1607 * BIT 2 =
1608 * BIT 3 = Boot Order List
1609 * BIT 4 =
1610 * BIT 5 = Selective LUN
1611 * BIT 6 =
1612 * BIT 7 = unused
1613 */
1614 uint8_t efi_parameters;
1615
1616 uint8_t link_down_timeout;
1617
cca5335c 1618 uint8_t adapter_id[16];
1da177e4
LT
1619
1620 uint8_t alt1_boot_node_name[WWN_SIZE];
1621 uint16_t alt1_boot_lun_number;
1622 uint8_t alt2_boot_node_name[WWN_SIZE];
1623 uint16_t alt2_boot_lun_number;
1624 uint8_t alt3_boot_node_name[WWN_SIZE];
1625 uint16_t alt3_boot_lun_number;
1626 uint8_t alt4_boot_node_name[WWN_SIZE];
1627 uint16_t alt4_boot_lun_number;
1628 uint8_t alt5_boot_node_name[WWN_SIZE];
1629 uint16_t alt5_boot_lun_number;
1630 uint8_t alt6_boot_node_name[WWN_SIZE];
1631 uint16_t alt6_boot_lun_number;
1632 uint8_t alt7_boot_node_name[WWN_SIZE];
1633 uint16_t alt7_boot_lun_number;
1634
1635 uint8_t reserved_3[2];
1636
1637 /* Offset 200-215 : Model Number */
1638 uint8_t model_number[16];
1639
1640 /* OEM related items */
1641 uint8_t oem_specific[16];
1642
1643 /*
1644 * NVRAM Adapter Features offset 232-239
1645 *
1646 * LSB BIT 0 = External GBIC
1647 * LSB BIT 1 = Risc RAM parity
1648 * LSB BIT 2 = Buffer Plus Module
1649 * LSB BIT 3 = Multi Chip Adapter
1650 * LSB BIT 4 = Internal connector
1651 * LSB BIT 5 =
1652 * LSB BIT 6 =
1653 * LSB BIT 7 =
1654 *
1655 * MSB BIT 0 =
1656 * MSB BIT 1 =
1657 * MSB BIT 2 =
1658 * MSB BIT 3 =
1659 * MSB BIT 4 =
1660 * MSB BIT 5 =
1661 * MSB BIT 6 =
1662 * MSB BIT 7 =
1663 */
1664 uint8_t adapter_features[2];
1665
1666 uint8_t reserved_4[16];
1667
1668 /* Subsystem vendor ID for ISP2200 */
1669 uint16_t subsystem_vendor_id_2200;
1670
1671 /* Subsystem device ID for ISP2200 */
1672 uint16_t subsystem_device_id_2200;
1673
1674 uint8_t reserved_5;
1675 uint8_t checksum;
1676} nvram_t;
1677
1678/*
1679 * ISP queue - response queue entry definition.
1680 */
1681typedef struct {
2d70c103
NB
1682 uint8_t entry_type; /* Entry type. */
1683 uint8_t entry_count; /* Entry count. */
1684 uint8_t sys_define; /* System defined. */
1685 uint8_t entry_status; /* Entry Status. */
1686 uint32_t handle; /* System defined handle */
1687 uint8_t data[52];
1da177e4
LT
1688 uint32_t signature;
1689#define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
1690} response_t;
1691
2d70c103
NB
1692/*
1693 * ISP queue - ATIO queue entry definition.
1694 */
1695struct atio {
1696 uint8_t entry_type; /* Entry type. */
1697 uint8_t entry_count; /* Entry count. */
5f35509d
QT
1698 __le16 attr_n_length;
1699 uint8_t data[56];
2d70c103
NB
1700 uint32_t signature;
1701#define ATIO_PROCESSED 0xDEADDEAD /* Signature */
1702};
1703
1da177e4
LT
1704typedef union {
1705 uint16_t extended;
1706 struct {
1707 uint8_t reserved;
1708 uint8_t standard;
1709 } id;
1710} target_id_t;
1711
1712#define SET_TARGET_ID(ha, to, from) \
1713do { \
1714 if (HAS_EXTENDED_IDS(ha)) \
1715 to.extended = cpu_to_le16(from); \
1716 else \
1717 to.id.standard = (uint8_t)from; \
1718} while (0)
1719
1720/*
1721 * ISP queue - command entry structure definition.
1722 */
1723#define COMMAND_TYPE 0x11 /* Command entry */
1da177e4
LT
1724typedef struct {
1725 uint8_t entry_type; /* Entry type. */
1726 uint8_t entry_count; /* Entry count. */
1727 uint8_t sys_define; /* System defined. */
1728 uint8_t entry_status; /* Entry Status. */
1729 uint32_t handle; /* System handle. */
1730 target_id_t target; /* SCSI ID */
1731 uint16_t lun; /* SCSI LUN */
1732 uint16_t control_flags; /* Control flags. */
1733#define CF_WRITE BIT_6
1734#define CF_READ BIT_5
1735#define CF_SIMPLE_TAG BIT_3
1736#define CF_ORDERED_TAG BIT_2
1737#define CF_HEAD_TAG BIT_1
1738 uint16_t reserved_1;
1739 uint16_t timeout; /* Command timeout. */
1740 uint16_t dseg_count; /* Data segment count. */
1741 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1742 uint32_t byte_count; /* Total byte count. */
1743 uint32_t dseg_0_address; /* Data segment 0 address. */
1744 uint32_t dseg_0_length; /* Data segment 0 length. */
1745 uint32_t dseg_1_address; /* Data segment 1 address. */
1746 uint32_t dseg_1_length; /* Data segment 1 length. */
1747 uint32_t dseg_2_address; /* Data segment 2 address. */
1748 uint32_t dseg_2_length; /* Data segment 2 length. */
1749} cmd_entry_t;
1750
1751/*
1752 * ISP queue - 64-Bit addressing, command entry structure definition.
1753 */
1754#define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
1755typedef struct {
1756 uint8_t entry_type; /* Entry type. */
1757 uint8_t entry_count; /* Entry count. */
1758 uint8_t sys_define; /* System defined. */
1759 uint8_t entry_status; /* Entry Status. */
1760 uint32_t handle; /* System handle. */
1761 target_id_t target; /* SCSI ID */
1762 uint16_t lun; /* SCSI LUN */
1763 uint16_t control_flags; /* Control flags. */
1764 uint16_t reserved_1;
1765 uint16_t timeout; /* Command timeout. */
1766 uint16_t dseg_count; /* Data segment count. */
1767 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1768 uint32_t byte_count; /* Total byte count. */
1769 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1770 uint32_t dseg_0_length; /* Data segment 0 length. */
1771 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1772 uint32_t dseg_1_length; /* Data segment 1 length. */
1773} cmd_a64_entry_t, request_t;
1774
1775/*
1776 * ISP queue - continuation entry structure definition.
1777 */
1778#define CONTINUE_TYPE 0x02 /* Continuation entry. */
1779typedef struct {
1780 uint8_t entry_type; /* Entry type. */
1781 uint8_t entry_count; /* Entry count. */
1782 uint8_t sys_define; /* System defined. */
1783 uint8_t entry_status; /* Entry Status. */
1784 uint32_t reserved;
1785 uint32_t dseg_0_address; /* Data segment 0 address. */
1786 uint32_t dseg_0_length; /* Data segment 0 length. */
1787 uint32_t dseg_1_address; /* Data segment 1 address. */
1788 uint32_t dseg_1_length; /* Data segment 1 length. */
1789 uint32_t dseg_2_address; /* Data segment 2 address. */
1790 uint32_t dseg_2_length; /* Data segment 2 length. */
1791 uint32_t dseg_3_address; /* Data segment 3 address. */
1792 uint32_t dseg_3_length; /* Data segment 3 length. */
1793 uint32_t dseg_4_address; /* Data segment 4 address. */
1794 uint32_t dseg_4_length; /* Data segment 4 length. */
1795 uint32_t dseg_5_address; /* Data segment 5 address. */
1796 uint32_t dseg_5_length; /* Data segment 5 length. */
1797 uint32_t dseg_6_address; /* Data segment 6 address. */
1798 uint32_t dseg_6_length; /* Data segment 6 length. */
1799} cont_entry_t;
1800
1801/*
1802 * ISP queue - 64-Bit addressing, continuation entry structure definition.
1803 */
1804#define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
1805typedef struct {
1806 uint8_t entry_type; /* Entry type. */
1807 uint8_t entry_count; /* Entry count. */
1808 uint8_t sys_define; /* System defined. */
1809 uint8_t entry_status; /* Entry Status. */
1810 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1811 uint32_t dseg_0_length; /* Data segment 0 length. */
1812 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1813 uint32_t dseg_1_length; /* Data segment 1 length. */
1814 uint32_t dseg_2_address [2]; /* Data segment 2 address. */
1815 uint32_t dseg_2_length; /* Data segment 2 length. */
1816 uint32_t dseg_3_address[2]; /* Data segment 3 address. */
1817 uint32_t dseg_3_length; /* Data segment 3 length. */
1818 uint32_t dseg_4_address[2]; /* Data segment 4 address. */
1819 uint32_t dseg_4_length; /* Data segment 4 length. */
1820} cont_a64_entry_t;
1821
bad75002 1822#define PO_MODE_DIF_INSERT 0
9e522cd8
AE
1823#define PO_MODE_DIF_REMOVE 1
1824#define PO_MODE_DIF_PASS 2
1825#define PO_MODE_DIF_REPLACE 3
1826#define PO_MODE_DIF_TCP_CKSUM 6
bad75002 1827#define PO_ENABLE_INCR_GUARD_SEED BIT_3
bad75002 1828#define PO_DISABLE_GUARD_CHECK BIT_4
f83adb61
QT
1829#define PO_DISABLE_INCR_REF_TAG BIT_5
1830#define PO_DIS_HEADER_MODE BIT_7
1831#define PO_ENABLE_DIF_BUNDLING BIT_8
1832#define PO_DIS_FRAME_MODE BIT_9
1833#define PO_DIS_VALD_APP_ESC BIT_10 /* Dis validation for escape tag/ffffh */
1834#define PO_DIS_VALD_APP_REF_ESC BIT_11
1835
1836#define PO_DIS_APP_TAG_REPL BIT_12 /* disable REG Tag replacement */
1837#define PO_DIS_REF_TAG_REPL BIT_13
1838#define PO_DIS_APP_TAG_VALD BIT_14 /* disable REF Tag validation */
1839#define PO_DIS_REF_TAG_VALD BIT_15
1840
bad75002
AE
1841/*
1842 * ISP queue - 64-Bit addressing, continuation crc entry structure definition.
1843 */
1844struct crc_context {
1845 uint32_t handle; /* System handle. */
c7ee3bd4
QT
1846 __le32 ref_tag;
1847 __le16 app_tag;
bad75002
AE
1848 uint8_t ref_tag_mask[4]; /* Validation/Replacement Mask*/
1849 uint8_t app_tag_mask[2]; /* Validation/Replacement Mask*/
c7ee3bd4
QT
1850 __le16 guard_seed; /* Initial Guard Seed */
1851 __le16 prot_opts; /* Requested Data Protection Mode */
1852 __le16 blk_size; /* Data size in bytes */
bad75002
AE
1853 uint16_t runt_blk_guard; /* Guard value for runt block (tape
1854 * only) */
c7ee3bd4 1855 __le32 byte_count; /* Total byte count/ total data
bad75002
AE
1856 * transfer count */
1857 union {
1858 struct {
1859 uint32_t reserved_1;
1860 uint16_t reserved_2;
1861 uint16_t reserved_3;
1862 uint32_t reserved_4;
1863 uint32_t data_address[2];
1864 uint32_t data_length;
1865 uint32_t reserved_5[2];
1866 uint32_t reserved_6;
1867 } nobundling;
1868 struct {
c7ee3bd4 1869 __le32 dif_byte_count; /* Total DIF byte
bad75002
AE
1870 * count */
1871 uint16_t reserved_1;
c7ee3bd4 1872 __le16 dseg_count; /* Data segment count */
bad75002
AE
1873 uint32_t reserved_2;
1874 uint32_t data_address[2];
1875 uint32_t data_length;
1876 uint32_t dif_address[2];
1877 uint32_t dif_length; /* Data segment 0
1878 * length */
1879 } bundling;
1880 } u;
1881
1882 struct fcp_cmnd fcp_cmnd;
1883 dma_addr_t crc_ctx_dma;
1884 /* List of DMA context transfers */
1885 struct list_head dsd_list;
1886
1887 /* This structure should not exceed 512 bytes */
1888};
1889
1890#define CRC_CONTEXT_LEN_FW (offsetof(struct crc_context, fcp_cmnd.lun))
1891#define CRC_CONTEXT_FCPCMND_OFF (offsetof(struct crc_context, fcp_cmnd.lun))
1892
1da177e4
LT
1893/*
1894 * ISP queue - status entry structure definition.
1895 */
1896#define STATUS_TYPE 0x03 /* Status entry. */
1897typedef struct {
1898 uint8_t entry_type; /* Entry type. */
1899 uint8_t entry_count; /* Entry count. */
1900 uint8_t sys_define; /* System defined. */
1901 uint8_t entry_status; /* Entry Status. */
1902 uint32_t handle; /* System handle. */
1903 uint16_t scsi_status; /* SCSI status. */
1904 uint16_t comp_status; /* Completion status. */
1905 uint16_t state_flags; /* State flags. */
1906 uint16_t status_flags; /* Status flags. */
1907 uint16_t rsp_info_len; /* Response Info Length. */
1908 uint16_t req_sense_length; /* Request sense data length. */
1909 uint32_t residual_length; /* Residual transfer length. */
1910 uint8_t rsp_info[8]; /* FCP response information. */
1911 uint8_t req_sense_data[32]; /* Request sense data. */
1912} sts_entry_t;
1913
1914/*
1915 * Status entry entry status
1916 */
3d71644c 1917#define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
1da177e4
LT
1918#define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
1919#define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
1920#define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
1921#define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
1922#define RF_BUSY BIT_1 /* Busy */
3d71644c
AV
1923#define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
1924 RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
1925#define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
1926 RF_INV_E_TYPE)
1da177e4
LT
1927
1928/*
1929 * Status entry SCSI status bit definitions.
1930 */
1931#define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
1932#define SS_RESIDUAL_UNDER BIT_11
1933#define SS_RESIDUAL_OVER BIT_10
1934#define SS_SENSE_LEN_VALID BIT_9
1935#define SS_RESPONSE_INFO_LEN_VALID BIT_8
df2e32c5 1936#define SS_SCSI_STATUS_BYTE 0xff
1da177e4
LT
1937
1938#define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
1939#define SS_BUSY_CONDITION BIT_3
1940#define SS_CONDITION_MET BIT_2
1941#define SS_CHECK_CONDITION BIT_1
1942
1943/*
1944 * Status entry completion status
1945 */
1946#define CS_COMPLETE 0x0 /* No errors */
1947#define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
1948#define CS_DMA 0x2 /* A DMA direction error. */
1949#define CS_TRANSPORT 0x3 /* Transport error. */
1950#define CS_RESET 0x4 /* SCSI bus reset occurred */
1951#define CS_ABORTED 0x5 /* System aborted command. */
1952#define CS_TIMEOUT 0x6 /* Timeout error. */
1953#define CS_DATA_OVERRUN 0x7 /* Data overrun. */
bad75002 1954#define CS_DIF_ERROR 0xC /* DIF error detected */
1da177e4
LT
1955
1956#define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
1957#define CS_QUEUE_FULL 0x1C /* Queue Full. */
1958#define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
1959 /* (selection timeout) */
1960#define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
1961#define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
1962#define CS_PORT_BUSY 0x2B /* Port Busy */
1963#define CS_COMPLETE_CHKCOND 0x30 /* Error? */
f934c9d0
CD
1964#define CS_IOCB_ERROR 0x31 /* Generic error for IOCB request
1965 failure */
1da177e4
LT
1966#define CS_BAD_PAYLOAD 0x80 /* Driver defined */
1967#define CS_UNKNOWN 0x81 /* Driver defined */
1968#define CS_RETRY 0x82 /* Driver defined */
1969#define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
1970
a9b6f722
SK
1971#define CS_BIDIR_RD_OVERRUN 0x700
1972#define CS_BIDIR_RD_WR_OVERRUN 0x707
1973#define CS_BIDIR_RD_OVERRUN_WR_UNDERRUN 0x715
1974#define CS_BIDIR_RD_UNDERRUN 0x1500
1975#define CS_BIDIR_RD_UNDERRUN_WR_OVERRUN 0x1507
1976#define CS_BIDIR_RD_WR_UNDERRUN 0x1515
1977#define CS_BIDIR_DMA 0x200
1da177e4
LT
1978/*
1979 * Status entry status flags
1980 */
1981#define SF_ABTS_TERMINATED BIT_10
1982#define SF_LOGOUT_SENT BIT_13
1983
1984/*
1985 * ISP queue - status continuation entry structure definition.
1986 */
1987#define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
1988typedef struct {
1989 uint8_t entry_type; /* Entry type. */
1990 uint8_t entry_count; /* Entry count. */
1991 uint8_t sys_define; /* System defined. */
1992 uint8_t entry_status; /* Entry Status. */
1993 uint8_t data[60]; /* data */
1994} sts_cont_entry_t;
1995
1996/*
1997 * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
1998 * structure definition.
1999 */
2000#define STATUS_TYPE_21 0x21 /* Status entry. */
2001typedef struct {
2002 uint8_t entry_type; /* Entry type. */
2003 uint8_t entry_count; /* Entry count. */
2004 uint8_t handle_count; /* Handle count. */
2005 uint8_t entry_status; /* Entry Status. */
2006 uint32_t handle[15]; /* System handles. */
2007} sts21_entry_t;
2008
2009/*
2010 * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
2011 * structure definition.
2012 */
2013#define STATUS_TYPE_22 0x22 /* Status entry. */
2014typedef struct {
2015 uint8_t entry_type; /* Entry type. */
2016 uint8_t entry_count; /* Entry count. */
2017 uint8_t handle_count; /* Handle count. */
2018 uint8_t entry_status; /* Entry Status. */
2019 uint16_t handle[30]; /* System handles. */
2020} sts22_entry_t;
2021
2022/*
2023 * ISP queue - marker entry structure definition.
2024 */
2025#define MARKER_TYPE 0x04 /* Marker entry. */
2026typedef struct {
2027 uint8_t entry_type; /* Entry type. */
2028 uint8_t entry_count; /* Entry count. */
2029 uint8_t handle_count; /* Handle count. */
2030 uint8_t entry_status; /* Entry Status. */
2031 uint32_t sys_define_2; /* System defined. */
2032 target_id_t target; /* SCSI ID */
2033 uint8_t modifier; /* Modifier (7-0). */
2034#define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
2035#define MK_SYNC_ID 1 /* Synchronize ID */
2036#define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
2037#define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
2038 /* clear port changed, */
2039 /* use sequence number. */
2040 uint8_t reserved_1;
2041 uint16_t sequence_number; /* Sequence number of event */
2042 uint16_t lun; /* SCSI LUN */
2043 uint8_t reserved_2[48];
2044} mrk_entry_t;
2045
2046/*
2047 * ISP queue - Management Server entry structure definition.
2048 */
2049#define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
2050typedef struct {
2051 uint8_t entry_type; /* Entry type. */
2052 uint8_t entry_count; /* Entry count. */
2053 uint8_t handle_count; /* Handle count. */
2054 uint8_t entry_status; /* Entry Status. */
2055 uint32_t handle1; /* System handle. */
2056 target_id_t loop_id;
2057 uint16_t status;
2058 uint16_t control_flags; /* Control flags. */
2059 uint16_t reserved2;
2060 uint16_t timeout;
2061 uint16_t cmd_dsd_count;
2062 uint16_t total_dsd_count;
2063 uint8_t type;
2064 uint8_t r_ctl;
2065 uint16_t rx_id;
2066 uint16_t reserved3;
2067 uint32_t handle2;
2068 uint32_t rsp_bytecount;
2069 uint32_t req_bytecount;
2070 uint32_t dseg_req_address[2]; /* Data segment 0 address. */
2071 uint32_t dseg_req_length; /* Data segment 0 length. */
2072 uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
2073 uint32_t dseg_rsp_length; /* Data segment 1 length. */
2074} ms_iocb_entry_t;
2075
2076
2077/*
2078 * ISP queue - Mailbox Command entry structure definition.
2079 */
2080#define MBX_IOCB_TYPE 0x39
2081struct mbx_entry {
2082 uint8_t entry_type;
2083 uint8_t entry_count;
2084 uint8_t sys_define1;
2085 /* Use sys_define1 for source type */
2086#define SOURCE_SCSI 0x00
2087#define SOURCE_IP 0x01
2088#define SOURCE_VI 0x02
2089#define SOURCE_SCTP 0x03
2090#define SOURCE_MP 0x04
2091#define SOURCE_MPIOCTL 0x05
2092#define SOURCE_ASYNC_IOCB 0x07
2093
2094 uint8_t entry_status;
2095
2096 uint32_t handle;
2097 target_id_t loop_id;
2098
2099 uint16_t status;
2100 uint16_t state_flags;
2101 uint16_t status_flags;
2102
2103 uint32_t sys_define2[2];
2104
2105 uint16_t mb0;
2106 uint16_t mb1;
2107 uint16_t mb2;
2108 uint16_t mb3;
2109 uint16_t mb6;
2110 uint16_t mb7;
2111 uint16_t mb9;
2112 uint16_t mb10;
2113 uint32_t reserved_2[2];
2114 uint8_t node_name[WWN_SIZE];
2115 uint8_t port_name[WWN_SIZE];
2116};
2117
5d964837
QT
2118#ifndef IMMED_NOTIFY_TYPE
2119#define IMMED_NOTIFY_TYPE 0x0D /* Immediate notify entry. */
2120/*
2121 * ISP queue - immediate notify entry structure definition.
2122 * This is sent by the ISP to the Target driver.
2123 * This IOCB would have report of events sent by the
2124 * initiator, that needs to be handled by the target
2125 * driver immediately.
2126 */
2127struct imm_ntfy_from_isp {
2128 uint8_t entry_type; /* Entry type. */
2129 uint8_t entry_count; /* Entry count. */
2130 uint8_t sys_define; /* System defined. */
2131 uint8_t entry_status; /* Entry Status. */
2132 union {
2133 struct {
2134 uint32_t sys_define_2; /* System defined. */
2135 target_id_t target;
2136 uint16_t lun;
2137 uint8_t target_id;
2138 uint8_t reserved_1;
2139 uint16_t status_modifier;
2140 uint16_t status;
2141 uint16_t task_flags;
2142 uint16_t seq_id;
2143 uint16_t srr_rx_id;
2144 uint32_t srr_rel_offs;
2145 uint16_t srr_ui;
2146#define SRR_IU_DATA_IN 0x1
2147#define SRR_IU_DATA_OUT 0x5
2148#define SRR_IU_STATUS 0x7
2149 uint16_t srr_ox_id;
2150 uint8_t reserved_2[28];
2151 } isp2x;
2152 struct {
2153 uint32_t reserved;
2154 uint16_t nport_handle;
2155 uint16_t reserved_2;
2156 uint16_t flags;
2157#define NOTIFY24XX_FLAGS_GLOBAL_TPRLO BIT_1
2158#define NOTIFY24XX_FLAGS_PUREX_IOCB BIT_0
2159 uint16_t srr_rx_id;
2160 uint16_t status;
2161 uint8_t status_subcode;
2162 uint8_t fw_handle;
2163 uint32_t exchange_address;
2164 uint32_t srr_rel_offs;
2165 uint16_t srr_ui;
2166 uint16_t srr_ox_id;
2167 union {
2168 struct {
2169 uint8_t node_name[8];
2170 } plogi; /* PLOGI/ADISC/PDISC */
2171 struct {
2172 /* PRLI word 3 bit 0-15 */
2173 uint16_t wd3_lo;
2174 uint8_t resv0[6];
2175 } prli;
2176 struct {
2177 uint8_t port_id[3];
2178 uint8_t resv1;
2179 uint16_t nport_handle;
2180 uint16_t resv2;
2181 } req_els;
2182 } u;
2183 uint8_t port_name[8];
2184 uint8_t resv3[3];
2185 uint8_t vp_index;
2186 uint32_t reserved_5;
2187 uint8_t port_id[3];
2188 uint8_t reserved_6;
2189 } isp24;
2190 } u;
2191 uint16_t reserved_7;
2192 uint16_t ox_id;
2193} __packed;
2194#endif
2195
1da177e4
LT
2196/*
2197 * ISP request and response queue entry sizes
2198 */
2199#define RESPONSE_ENTRY_SIZE (sizeof(response_t))
2200#define REQUEST_ENTRY_SIZE (sizeof(request_t))
2201
2202
1da177e4
LT
2203
2204/*
2205 * Switch info gathering structure.
2206 */
2207typedef struct {
2208 port_id_t d_id;
2209 uint8_t node_name[WWN_SIZE];
2210 uint8_t port_name[WWN_SIZE];
d8b45213 2211 uint8_t fabric_port_name[WWN_SIZE];
d8b45213 2212 uint16_t fp_speed;
e8c72ba5 2213 uint8_t fc4_type;
a5d42f4c 2214 uint8_t fc4f_nvme; /* nvme fc4 feature bits */
1da177e4
LT
2215} sw_info_t;
2216
e8c72ba5
CD
2217/* FCP-4 types */
2218#define FC4_TYPE_FCP_SCSI 0x08
2219#define FC4_TYPE_OTHER 0x0
2220#define FC4_TYPE_UNKNOWN 0xff
2221
726b8548
QT
2222/* mailbox command 4G & above */
2223struct mbx_24xx_entry {
2224 uint8_t entry_type;
2225 uint8_t entry_count;
2226 uint8_t sys_define1;
2227 uint8_t entry_status;
2228 uint32_t handle;
2229 uint16_t mb[28];
2230};
2231
2232#define IOCB_SIZE 64
2233
1da177e4
LT
2234/*
2235 * Fibre channel port type.
2236 */
5d964837 2237typedef enum {
1da177e4
LT
2238 FCT_UNKNOWN,
2239 FCT_RSCN,
2240 FCT_SWITCH,
2241 FCT_BROADCAST,
2242 FCT_INITIATOR,
a5d42f4c
DG
2243 FCT_TARGET,
2244 FCT_NVME
1da177e4
LT
2245} fc_port_type_t;
2246
726b8548
QT
2247enum qla_sess_deletion {
2248 QLA_SESS_DELETION_NONE = 0,
2249 QLA_SESS_DELETION_IN_PROGRESS,
2250 QLA_SESS_DELETED,
2251};
2252
5d964837
QT
2253enum qlt_plogi_link_t {
2254 QLT_PLOGI_LINK_SAME_WWN,
2255 QLT_PLOGI_LINK_CONFLICT,
2256 QLT_PLOGI_LINK_MAX
2257};
2258
2259struct qlt_plogi_ack_t {
2260 struct list_head list;
2261 struct imm_ntfy_from_isp iocb;
2262 port_id_t id;
2263 int ref_count;
726b8548
QT
2264 void *fcport;
2265};
2266
2267struct ct_sns_desc {
2268 struct ct_sns_pkt *ct_sns;
2269 dma_addr_t ct_sns_dma;
2270};
2271
2272enum discovery_state {
2273 DSC_DELETED,
a4239945 2274 DSC_GNN_ID,
726b8548
QT
2275 DSC_GID_PN,
2276 DSC_GNL,
2277 DSC_LOGIN_PEND,
2278 DSC_LOGIN_FAILED,
2279 DSC_GPDB,
a4239945 2280 DSC_GFPN_ID,
726b8548
QT
2281 DSC_GPSC,
2282 DSC_UPD_FCPORT,
2283 DSC_LOGIN_COMPLETE,
f13515ac 2284 DSC_ADISC,
726b8548
QT
2285 DSC_DELETE_PEND,
2286};
2287
2288enum login_state { /* FW control Target side */
2289 DSC_LS_LLIOCB_SENT = 2,
2290 DSC_LS_PLOGI_PEND,
2291 DSC_LS_PLOGI_COMP,
2292 DSC_LS_PRLI_PEND,
2293 DSC_LS_PRLI_COMP,
2294 DSC_LS_PORT_UNAVAIL,
2295 DSC_LS_PRLO_PEND = 9,
2296 DSC_LS_LOGO_PEND,
2297};
2298
2299enum fcport_mgt_event {
2300 FCME_RELOGIN = 1,
2301 FCME_RSCN,
2302 FCME_GIDPN_DONE,
2303 FCME_PLOGI_DONE, /* Initiator side sent LLIOCB */
a5d42f4c 2304 FCME_PRLI_DONE,
726b8548
QT
2305 FCME_GNL_DONE,
2306 FCME_GPSC_DONE,
2307 FCME_GPDB_DONE,
2308 FCME_GPNID_DONE,
a5d42f4c 2309 FCME_GFFID_DONE,
f13515ac 2310 FCME_ADISC_DONE,
a4239945
QT
2311 FCME_GNNID_DONE,
2312 FCME_GFPNID_DONE,
5d964837
QT
2313};
2314
41dc529a
QT
2315enum rscn_addr_format {
2316 RSCN_PORT_ADDR,
2317 RSCN_AREA_ADDR,
2318 RSCN_DOM_ADDR,
2319 RSCN_FAB_ADDR,
2320};
2321
1da177e4
LT
2322/*
2323 * Fibre channel port structure.
2324 */
2325typedef struct fc_port {
2326 struct list_head list;
7b867cf7 2327 struct scsi_qla_host *vha;
1da177e4
LT
2328
2329 uint8_t node_name[WWN_SIZE];
2330 uint8_t port_name[WWN_SIZE];
2331 port_id_t d_id;
2332 uint16_t loop_id;
2333 uint16_t old_loop_id;
2334
5d964837
QT
2335 unsigned int conf_compl_supported:1;
2336 unsigned int deleted:2;
2337 unsigned int local:1;
2338 unsigned int logout_on_delete:1;
726b8548 2339 unsigned int logo_ack_needed:1;
5d964837
QT
2340 unsigned int keep_nport_handle:1;
2341 unsigned int send_els_logo:1;
726b8548
QT
2342 unsigned int login_pause:1;
2343 unsigned int login_succ:1;
c0c462c8 2344 unsigned int query:1;
a4239945 2345 unsigned int id_changed:1;
5d964837 2346
a5d42f4c 2347 struct work_struct nvme_del_work;
5621b0dd 2348 struct completion nvme_del_done;
a5d42f4c
DG
2349 uint32_t nvme_prli_service_param;
2350#define NVME_PRLI_SP_CONF BIT_7
2351#define NVME_PRLI_SP_INITIATOR BIT_5
2352#define NVME_PRLI_SP_TARGET BIT_4
2353#define NVME_PRLI_SP_DISCOVERY BIT_3
2354 uint8_t nvme_flag;
2355#define NVME_FLAG_REGISTERED 4
2356
726b8548 2357 struct fc_port *conflict;
5d964837
QT
2358 unsigned char logout_completed;
2359 int generation;
2360
2361 struct se_session *se_sess;
2362 struct kref sess_kref;
2363 struct qla_tgt *tgt;
2364 unsigned long expires;
2365 struct list_head del_list_entry;
2366 struct work_struct free_work;
2367
2368 struct qlt_plogi_ack_t *plogi_link[QLT_PLOGI_LINK_MAX];
2369
8ae6d9c7
GM
2370 uint16_t tgt_id;
2371 uint16_t old_tgt_id;
2372
09ff701a
SR
2373 uint8_t fcp_prio;
2374
d8b45213
AV
2375 uint8_t fabric_port_name[WWN_SIZE];
2376 uint16_t fp_speed;
2377
1da177e4
LT
2378 fc_port_type_t port_type;
2379
2380 atomic_t state;
2381 uint32_t flags;
2382
1da177e4 2383 int login_retry;
1da177e4 2384
d97994dc 2385 struct fc_rport *rport, *drport;
ad3e0eda 2386 u32 supported_classes;
df7baa50 2387
e8c72ba5 2388 uint8_t fc4_type;
a5d42f4c 2389 uint8_t fc4f_nvme;
b3b02e6e 2390 uint8_t scan_state;
edd05de1 2391 uint8_t n2n_flag;
8ae6d9c7
GM
2392
2393 unsigned long last_queue_full;
2394 unsigned long last_ramp_up;
2395
2396 uint16_t port_id;
e05fe292 2397
a5d42f4c
DG
2398 struct nvme_fc_remote_port *nvme_remote_port;
2399
e05fe292 2400 unsigned long retry_delay_timestamp;
a6ca8878 2401 struct qla_tgt_sess *tgt_session;
726b8548
QT
2402 struct ct_sns_desc ct_desc;
2403 enum discovery_state disc_state;
2404 enum login_state fw_login_state;
5b33469a
QT
2405 unsigned long plogi_nack_done_deadline;
2406
726b8548
QT
2407 u32 login_gen, last_login_gen;
2408 u32 rscn_gen, last_rscn_gen;
2409 u32 chip_reset;
2410 struct list_head gnl_entry;
2411 struct work_struct del_work;
2412 u8 iocb[IOCB_SIZE];
c0c462c8
DG
2413 u8 current_login_state;
2414 u8 last_login_state;
edd05de1 2415 struct completion n2n_done;
1da177e4
LT
2416} fc_port_t;
2417
726b8548
QT
2418#define QLA_FCPORT_SCAN 1
2419#define QLA_FCPORT_FOUND 2
2420
2421struct event_arg {
2422 enum fcport_mgt_event event;
2423 fc_port_t *fcport;
2424 srb_t *sp;
2425 port_id_t id;
2426 u16 data[2], rc;
2427 u8 port_name[WWN_SIZE];
2428 u32 iop[2];
2429};
2430
8ae6d9c7
GM
2431#include "qla_mr.h"
2432
1da177e4
LT
2433/*
2434 * Fibre channel port/lun states.
2435 */
2436#define FCS_UNCONFIGURED 1
2437#define FCS_DEVICE_DEAD 2
2438#define FCS_DEVICE_LOST 3
2439#define FCS_ONLINE 4
1da177e4 2440
ec426e10
CD
2441static const char * const port_state_str[] = {
2442 "Unknown",
2443 "UNCONFIGURED",
2444 "DEAD",
2445 "LOST",
2446 "ONLINE"
2447};
2448
1da177e4
LT
2449/*
2450 * FC port flags.
2451 */
2452#define FCF_FABRIC_DEVICE BIT_0
2453#define FCF_LOGIN_NEEDED BIT_1
f08b7251 2454#define FCF_FCP2_DEVICE BIT_2
5ff1d584 2455#define FCF_ASYNC_SENT BIT_3
2d70c103 2456#define FCF_CONF_COMP_SUPPORTED BIT_4
1da177e4
LT
2457
2458/* No loop ID flag. */
2459#define FC_NO_LOOP_ID 0x1000
2460
1da177e4
LT
2461/*
2462 * FC-CT interface
2463 *
2464 * NOTE: All structures are big-endian in form.
2465 */
2466
2467#define CT_REJECT_RESPONSE 0x8001
2468#define CT_ACCEPT_RESPONSE 0x8002
df57caba
HM
2469#define CT_REASON_INVALID_COMMAND_CODE 0x01
2470#define CT_REASON_CANNOT_PERFORM 0x09
2471#define CT_REASON_COMMAND_UNSUPPORTED 0x0b
2472#define CT_EXPL_ALREADY_REGISTERED 0x10
2473#define CT_EXPL_HBA_ATTR_NOT_REGISTERED 0x11
2474#define CT_EXPL_MULTIPLE_HBA_ATTR 0x12
2475#define CT_EXPL_INVALID_HBA_BLOCK_LENGTH 0x13
2476#define CT_EXPL_MISSING_REQ_HBA_ATTR 0x14
2477#define CT_EXPL_PORT_NOT_REGISTERED_ 0x15
2478#define CT_EXPL_MISSING_HBA_ID_PORT_LIST 0x16
2479#define CT_EXPL_HBA_NOT_REGISTERED 0x17
2480#define CT_EXPL_PORT_ATTR_NOT_REGISTERED 0x20
2481#define CT_EXPL_PORT_NOT_REGISTERED 0x21
2482#define CT_EXPL_MULTIPLE_PORT_ATTR 0x22
2483#define CT_EXPL_INVALID_PORT_BLOCK_LENGTH 0x23
1da177e4
LT
2484
2485#define NS_N_PORT_TYPE 0x01
2486#define NS_NL_PORT_TYPE 0x02
2487#define NS_NX_PORT_TYPE 0x7F
2488
2489#define GA_NXT_CMD 0x100
2490#define GA_NXT_REQ_SIZE (16 + 4)
2491#define GA_NXT_RSP_SIZE (16 + 620)
2492
a4239945
QT
2493#define GPN_FT_CMD 0x172
2494#define GPN_FT_REQ_SIZE (16 + 4)
2495#define GNN_FT_CMD 0x173
2496#define GNN_FT_REQ_SIZE (16 + 4)
2497
1da177e4
LT
2498#define GID_PT_CMD 0x1A1
2499#define GID_PT_REQ_SIZE (16 + 4)
1da177e4
LT
2500
2501#define GPN_ID_CMD 0x112
2502#define GPN_ID_REQ_SIZE (16 + 4)
2503#define GPN_ID_RSP_SIZE (16 + 8)
2504
2505#define GNN_ID_CMD 0x113
2506#define GNN_ID_REQ_SIZE (16 + 4)
2507#define GNN_ID_RSP_SIZE (16 + 8)
2508
2509#define GFT_ID_CMD 0x117
2510#define GFT_ID_REQ_SIZE (16 + 4)
2511#define GFT_ID_RSP_SIZE (16 + 32)
2512
726b8548
QT
2513#define GID_PN_CMD 0x121
2514#define GID_PN_REQ_SIZE (16 + 8)
2515#define GID_PN_RSP_SIZE (16 + 4)
2516
1da177e4
LT
2517#define RFT_ID_CMD 0x217
2518#define RFT_ID_REQ_SIZE (16 + 4 + 32)
2519#define RFT_ID_RSP_SIZE 16
2520
2521#define RFF_ID_CMD 0x21F
2522#define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
2523#define RFF_ID_RSP_SIZE 16
2524
2525#define RNN_ID_CMD 0x213
2526#define RNN_ID_REQ_SIZE (16 + 4 + 8)
2527#define RNN_ID_RSP_SIZE 16
2528
2529#define RSNN_NN_CMD 0x239
2530#define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
2531#define RSNN_NN_RSP_SIZE 16
2532
d8b45213
AV
2533#define GFPN_ID_CMD 0x11C
2534#define GFPN_ID_REQ_SIZE (16 + 4)
2535#define GFPN_ID_RSP_SIZE (16 + 8)
2536
2537#define GPSC_CMD 0x127
2538#define GPSC_REQ_SIZE (16 + 8)
2539#define GPSC_RSP_SIZE (16 + 2 + 2)
2540
e8c72ba5
CD
2541#define GFF_ID_CMD 0x011F
2542#define GFF_ID_REQ_SIZE (16 + 4)
2543#define GFF_ID_RSP_SIZE (16 + 128)
d8b45213 2544
cca5335c
AV
2545/*
2546 * HBA attribute types.
2547 */
2548#define FDMI_HBA_ATTR_COUNT 9
df57caba
HM
2549#define FDMIV2_HBA_ATTR_COUNT 17
2550#define FDMI_HBA_NODE_NAME 0x1
2551#define FDMI_HBA_MANUFACTURER 0x2
2552#define FDMI_HBA_SERIAL_NUMBER 0x3
2553#define FDMI_HBA_MODEL 0x4
2554#define FDMI_HBA_MODEL_DESCRIPTION 0x5
2555#define FDMI_HBA_HARDWARE_VERSION 0x6
2556#define FDMI_HBA_DRIVER_VERSION 0x7
2557#define FDMI_HBA_OPTION_ROM_VERSION 0x8
2558#define FDMI_HBA_FIRMWARE_VERSION 0x9
cca5335c
AV
2559#define FDMI_HBA_OS_NAME_AND_VERSION 0xa
2560#define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
df57caba
HM
2561#define FDMI_HBA_NODE_SYMBOLIC_NAME 0xc
2562#define FDMI_HBA_VENDOR_ID 0xd
2563#define FDMI_HBA_NUM_PORTS 0xe
2564#define FDMI_HBA_FABRIC_NAME 0xf
2565#define FDMI_HBA_BOOT_BIOS_NAME 0x10
2566#define FDMI_HBA_TYPE_VENDOR_IDENTIFIER 0xe0
cca5335c
AV
2567
2568struct ct_fdmi_hba_attr {
2569 uint16_t type;
2570 uint16_t len;
2571 union {
2572 uint8_t node_name[WWN_SIZE];
df57caba
HM
2573 uint8_t manufacturer[64];
2574 uint8_t serial_num[32];
dd83cb2c 2575 uint8_t model[16+1];
cca5335c 2576 uint8_t model_desc[80];
df57caba 2577 uint8_t hw_version[32];
cca5335c
AV
2578 uint8_t driver_version[32];
2579 uint8_t orom_version[16];
df57caba 2580 uint8_t fw_version[32];
cca5335c 2581 uint8_t os_version[128];
df57caba 2582 uint32_t max_ct_len;
cca5335c
AV
2583 } a;
2584};
2585
2586struct ct_fdmi_hba_attributes {
2587 uint32_t count;
2588 struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
2589};
2590
df57caba
HM
2591struct ct_fdmiv2_hba_attr {
2592 uint16_t type;
2593 uint16_t len;
2594 union {
2595 uint8_t node_name[WWN_SIZE];
dd83cb2c 2596 uint8_t manufacturer[64];
df57caba 2597 uint8_t serial_num[32];
dd83cb2c 2598 uint8_t model[16+1];
df57caba
HM
2599 uint8_t model_desc[80];
2600 uint8_t hw_version[16];
2601 uint8_t driver_version[32];
2602 uint8_t orom_version[16];
2603 uint8_t fw_version[32];
2604 uint8_t os_version[128];
2605 uint32_t max_ct_len;
2606 uint8_t sym_name[256];
2607 uint32_t vendor_id;
2608 uint32_t num_ports;
2609 uint8_t fabric_name[WWN_SIZE];
2610 uint8_t bios_name[32];
577419f7 2611 uint8_t vendor_identifier[8];
df57caba
HM
2612 } a;
2613};
2614
2615struct ct_fdmiv2_hba_attributes {
2616 uint32_t count;
2617 struct ct_fdmiv2_hba_attr entry[FDMIV2_HBA_ATTR_COUNT];
2618};
2619
cca5335c
AV
2620/*
2621 * Port attribute types.
2622 */
8a85e171 2623#define FDMI_PORT_ATTR_COUNT 6
df57caba
HM
2624#define FDMIV2_PORT_ATTR_COUNT 16
2625#define FDMI_PORT_FC4_TYPES 0x1
2626#define FDMI_PORT_SUPPORT_SPEED 0x2
2627#define FDMI_PORT_CURRENT_SPEED 0x3
2628#define FDMI_PORT_MAX_FRAME_SIZE 0x4
2629#define FDMI_PORT_OS_DEVICE_NAME 0x5
2630#define FDMI_PORT_HOST_NAME 0x6
2631#define FDMI_PORT_NODE_NAME 0x7
2632#define FDMI_PORT_NAME 0x8
2633#define FDMI_PORT_SYM_NAME 0x9
2634#define FDMI_PORT_TYPE 0xa
2635#define FDMI_PORT_SUPP_COS 0xb
2636#define FDMI_PORT_FABRIC_NAME 0xc
2637#define FDMI_PORT_FC4_TYPE 0xd
2638#define FDMI_PORT_STATE 0x101
2639#define FDMI_PORT_COUNT 0x102
2640#define FDMI_PORT_ID 0x103
cca5335c 2641
5881569b
AV
2642#define FDMI_PORT_SPEED_1GB 0x1
2643#define FDMI_PORT_SPEED_2GB 0x2
2644#define FDMI_PORT_SPEED_10GB 0x4
2645#define FDMI_PORT_SPEED_4GB 0x8
2646#define FDMI_PORT_SPEED_8GB 0x10
2647#define FDMI_PORT_SPEED_16GB 0x20
f73cb695 2648#define FDMI_PORT_SPEED_32GB 0x40
5881569b
AV
2649#define FDMI_PORT_SPEED_UNKNOWN 0x8000
2650
df57caba
HM
2651#define FC_CLASS_2 0x04
2652#define FC_CLASS_3 0x08
2653#define FC_CLASS_2_3 0x0C
2654
2655struct ct_fdmiv2_port_attr {
cca5335c
AV
2656 uint16_t type;
2657 uint16_t len;
2658 union {
2659 uint8_t fc4_types[32];
2660 uint32_t sup_speed;
2661 uint32_t cur_speed;
2662 uint32_t max_frame_size;
2663 uint8_t os_dev_name[32];
dd83cb2c 2664 uint8_t host_name[256];
df57caba
HM
2665 uint8_t node_name[WWN_SIZE];
2666 uint8_t port_name[WWN_SIZE];
2667 uint8_t port_sym_name[128];
2668 uint32_t port_type;
2669 uint32_t port_supported_cos;
2670 uint8_t fabric_name[WWN_SIZE];
2671 uint8_t port_fc4_type[32];
2672 uint32_t port_state;
2673 uint32_t num_ports;
2674 uint32_t port_id;
cca5335c
AV
2675 } a;
2676};
2677
2678/*
2679 * Port Attribute Block.
2680 */
df57caba
HM
2681struct ct_fdmiv2_port_attributes {
2682 uint32_t count;
2683 struct ct_fdmiv2_port_attr entry[FDMIV2_PORT_ATTR_COUNT];
2684};
2685
2686struct ct_fdmi_port_attr {
2687 uint16_t type;
2688 uint16_t len;
2689 union {
2690 uint8_t fc4_types[32];
2691 uint32_t sup_speed;
2692 uint32_t cur_speed;
2693 uint32_t max_frame_size;
2694 uint8_t os_dev_name[32];
dd83cb2c 2695 uint8_t host_name[256];
df57caba
HM
2696 } a;
2697};
2698
cca5335c
AV
2699struct ct_fdmi_port_attributes {
2700 uint32_t count;
2701 struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
2702};
2703
2704/* FDMI definitions. */
2705#define GRHL_CMD 0x100
2706#define GHAT_CMD 0x101
2707#define GRPL_CMD 0x102
2708#define GPAT_CMD 0x110
2709
2710#define RHBA_CMD 0x200
2711#define RHBA_RSP_SIZE 16
2712
2713#define RHAT_CMD 0x201
2714#define RPRT_CMD 0x210
2715
2716#define RPA_CMD 0x211
2717#define RPA_RSP_SIZE 16
2718
2719#define DHBA_CMD 0x300
2720#define DHBA_REQ_SIZE (16 + 8)
2721#define DHBA_RSP_SIZE 16
2722
2723#define DHAT_CMD 0x301
2724#define DPRT_CMD 0x310
2725#define DPA_CMD 0x311
2726
1da177e4
LT
2727/* CT command header -- request/response common fields */
2728struct ct_cmd_hdr {
2729 uint8_t revision;
2730 uint8_t in_id[3];
2731 uint8_t gs_type;
2732 uint8_t gs_subtype;
2733 uint8_t options;
2734 uint8_t reserved;
2735};
2736
2737/* CT command request */
2738struct ct_sns_req {
2739 struct ct_cmd_hdr header;
2740 uint16_t command;
2741 uint16_t max_rsp_size;
2742 uint8_t fragment_id;
2743 uint8_t reserved[3];
2744
2745 union {
d8b45213 2746 /* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
1da177e4
LT
2747 struct {
2748 uint8_t reserved;
2749 uint8_t port_id[3];
2750 } port_id;
2751
a4239945
QT
2752 struct {
2753 uint8_t reserved;
2754 uint8_t domain;
2755 uint8_t area;
2756 uint8_t port_type;
2757 } gpn_ft;
2758
1da177e4
LT
2759 struct {
2760 uint8_t port_type;
2761 uint8_t domain;
2762 uint8_t area;
2763 uint8_t reserved;
2764 } gid_pt;
2765
2766 struct {
2767 uint8_t reserved;
2768 uint8_t port_id[3];
2769 uint8_t fc4_types[32];
2770 } rft_id;
2771
2772 struct {
2773 uint8_t reserved;
2774 uint8_t port_id[3];
2775 uint16_t reserved2;
2776 uint8_t fc4_feature;
2777 uint8_t fc4_type;
2778 } rff_id;
2779
2780 struct {
2781 uint8_t reserved;
2782 uint8_t port_id[3];
2783 uint8_t node_name[8];
2784 } rnn_id;
2785
2786 struct {
2787 uint8_t node_name[8];
2788 uint8_t name_len;
2789 uint8_t sym_node_name[255];
2790 } rsnn_nn;
cca5335c
AV
2791
2792 struct {
577419f7 2793 uint8_t hba_identifier[8];
cca5335c
AV
2794 } ghat;
2795
2796 struct {
2797 uint8_t hba_identifier[8];
2798 uint32_t entry_count;
2799 uint8_t port_name[8];
2800 struct ct_fdmi_hba_attributes attrs;
2801 } rhba;
2802
df57caba
HM
2803 struct {
2804 uint8_t hba_identifier[8];
2805 uint32_t entry_count;
2806 uint8_t port_name[8];
2807 struct ct_fdmiv2_hba_attributes attrs;
2808 } rhba2;
2809
cca5335c
AV
2810 struct {
2811 uint8_t hba_identifier[8];
2812 struct ct_fdmi_hba_attributes attrs;
2813 } rhat;
2814
2815 struct {
2816 uint8_t port_name[8];
2817 struct ct_fdmi_port_attributes attrs;
2818 } rpa;
2819
df57caba
HM
2820 struct {
2821 uint8_t port_name[8];
2822 struct ct_fdmiv2_port_attributes attrs;
2823 } rpa2;
2824
cca5335c
AV
2825 struct {
2826 uint8_t port_name[8];
2827 } dhba;
2828
2829 struct {
2830 uint8_t port_name[8];
2831 } dhat;
2832
2833 struct {
2834 uint8_t port_name[8];
2835 } dprt;
2836
2837 struct {
2838 uint8_t port_name[8];
2839 } dpa;
d8b45213
AV
2840
2841 struct {
2842 uint8_t port_name[8];
2843 } gpsc;
e8c72ba5
CD
2844
2845 struct {
2846 uint8_t reserved;
a5d42f4c 2847 uint8_t port_id[3];
e8c72ba5 2848 } gff_id;
726b8548
QT
2849
2850 struct {
2851 uint8_t port_name[8];
2852 } gid_pn;
1da177e4
LT
2853 } req;
2854};
2855
2856/* CT command response header */
2857struct ct_rsp_hdr {
2858 struct ct_cmd_hdr header;
2859 uint16_t response;
2860 uint16_t residual;
2861 uint8_t fragment_id;
2862 uint8_t reason_code;
2863 uint8_t explanation_code;
2864 uint8_t vendor_unique;
2865};
2866
2867struct ct_sns_gid_pt_data {
2868 uint8_t control_byte;
2869 uint8_t port_id[3];
2870};
2871
a4239945
QT
2872/* It's the same for both GPN_FT and GNN_FT */
2873struct ct_sns_gpnft_rsp {
2874 struct {
2875 struct ct_cmd_hdr header;
2876 uint16_t response;
2877 uint16_t residual;
2878 uint8_t fragment_id;
2879 uint8_t reason_code;
2880 uint8_t explanation_code;
2881 uint8_t vendor_unique;
2882 };
2883 /* Assume the largest number of targets for the union */
2884 struct ct_sns_gpn_ft_data {
2885 u8 control_byte;
2886 u8 port_id[3];
2887 u32 reserved;
2888 u8 port_name[8];
2889 } entries[1];
2890};
2891
2892/* CT command response */
1da177e4
LT
2893struct ct_sns_rsp {
2894 struct ct_rsp_hdr header;
2895
2896 union {
2897 struct {
2898 uint8_t port_type;
2899 uint8_t port_id[3];
2900 uint8_t port_name[8];
2901 uint8_t sym_port_name_len;
2902 uint8_t sym_port_name[255];
2903 uint8_t node_name[8];
2904 uint8_t sym_node_name_len;
2905 uint8_t sym_node_name[255];
2906 uint8_t init_proc_assoc[8];
2907 uint8_t node_ip_addr[16];
2908 uint8_t class_of_service[4];
2909 uint8_t fc4_types[32];
2910 uint8_t ip_address[16];
2911 uint8_t fabric_port_name[8];
2912 uint8_t reserved;
2913 uint8_t hard_address[3];
2914 } ga_nxt;
2915
2916 struct {
642ef983
CD
2917 /* Assume the largest number of targets for the union */
2918 struct ct_sns_gid_pt_data
2919 entries[MAX_FIBRE_DEVICES_MAX];
1da177e4
LT
2920 } gid_pt;
2921
2922 struct {
2923 uint8_t port_name[8];
2924 } gpn_id;
2925
2926 struct {
2927 uint8_t node_name[8];
2928 } gnn_id;
2929
2930 struct {
2931 uint8_t fc4_types[32];
2932 } gft_id;
cca5335c
AV
2933
2934 struct {
2935 uint32_t entry_count;
2936 uint8_t port_name[8];
2937 struct ct_fdmi_hba_attributes attrs;
2938 } ghat;
d8b45213
AV
2939
2940 struct {
2941 uint8_t port_name[8];
2942 } gfpn_id;
2943
2944 struct {
2945 uint16_t speeds;
2946 uint16_t speed;
2947 } gpsc;
e8c72ba5
CD
2948
2949#define GFF_FCP_SCSI_OFFSET 7
d3bae931 2950#define GFF_NVME_OFFSET 23 /* type = 28h */
e8c72ba5
CD
2951 struct {
2952 uint8_t fc4_features[128];
2953 } gff_id;
726b8548
QT
2954 struct {
2955 uint8_t reserved;
2956 uint8_t port_id[3];
2957 } gid_pn;
1da177e4
LT
2958 } rsp;
2959};
2960
2961struct ct_sns_pkt {
2962 union {
2963 struct ct_sns_req req;
2964 struct ct_sns_rsp rsp;
2965 } p;
2966};
2967
a4239945
QT
2968struct ct_sns_gpnft_pkt {
2969 union {
2970 struct ct_sns_req req;
2971 struct ct_sns_gpnft_rsp rsp;
2972 } p;
2973};
2974
2975struct fab_scan_rp {
2976 port_id_t id;
2977 u8 port_name[8];
2978 u8 node_name[8];
2979};
2980
2981struct fab_scan {
2982 struct fab_scan_rp *l;
2983 u32 size;
2984};
2985
1da177e4 2986/*
25985edc 2987 * SNS command structures -- for 2200 compatibility.
1da177e4
LT
2988 */
2989#define RFT_ID_SNS_SCMD_LEN 22
2990#define RFT_ID_SNS_CMD_SIZE 60
2991#define RFT_ID_SNS_DATA_SIZE 16
2992
2993#define RNN_ID_SNS_SCMD_LEN 10
2994#define RNN_ID_SNS_CMD_SIZE 36
2995#define RNN_ID_SNS_DATA_SIZE 16
2996
2997#define GA_NXT_SNS_SCMD_LEN 6
2998#define GA_NXT_SNS_CMD_SIZE 28
2999#define GA_NXT_SNS_DATA_SIZE (620 + 16)
3000
3001#define GID_PT_SNS_SCMD_LEN 6
3002#define GID_PT_SNS_CMD_SIZE 28
642ef983
CD
3003/*
3004 * Assume MAX_FIBRE_DEVICES_2100 as these defines are only used with older
3005 * adapters.
3006 */
3007#define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES_2100 * 4 + 16)
1da177e4
LT
3008
3009#define GPN_ID_SNS_SCMD_LEN 6
3010#define GPN_ID_SNS_CMD_SIZE 28
3011#define GPN_ID_SNS_DATA_SIZE (8 + 16)
3012
3013#define GNN_ID_SNS_SCMD_LEN 6
3014#define GNN_ID_SNS_CMD_SIZE 28
3015#define GNN_ID_SNS_DATA_SIZE (8 + 16)
3016
3017struct sns_cmd_pkt {
3018 union {
3019 struct {
3020 uint16_t buffer_length;
3021 uint16_t reserved_1;
3022 uint32_t buffer_address[2];
3023 uint16_t subcommand_length;
3024 uint16_t reserved_2;
3025 uint16_t subcommand;
3026 uint16_t size;
3027 uint32_t reserved_3;
3028 uint8_t param[36];
3029 } cmd;
3030
3031 uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
3032 uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
3033 uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
3034 uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
3035 uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
3036 uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
3037 } p;
3038};
3039
5433383e
AV
3040struct fw_blob {
3041 char *name;
3042 uint32_t segs[4];
3043 const struct firmware *fw;
3044};
3045
1da177e4
LT
3046/* Return data from MBC_GET_ID_LIST call. */
3047struct gid_list_info {
3048 uint8_t al_pa;
3049 uint8_t area;
fa2a1ce5 3050 uint8_t domain;
1da177e4
LT
3051 uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
3052 uint16_t loop_id; /* ISP23XX -- 6 bytes. */
3d71644c 3053 uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
1da177e4 3054};
1da177e4 3055
2c3dfe3f
SJ
3056/* NPIV */
3057typedef struct vport_info {
3058 uint8_t port_name[WWN_SIZE];
3059 uint8_t node_name[WWN_SIZE];
3060 int vp_id;
3061 uint16_t loop_id;
3062 unsigned long host_no;
3063 uint8_t port_id[3];
3064 int loop_state;
3065} vport_info_t;
3066
3067typedef struct vport_params {
3068 uint8_t port_name[WWN_SIZE];
3069 uint8_t node_name[WWN_SIZE];
3070 uint32_t options;
3071#define VP_OPTS_RETRY_ENABLE BIT_0
3072#define VP_OPTS_VP_DISABLE BIT_1
3073} vport_params_t;
3074
3075/* NPIV - return codes of VP create and modify */
3076#define VP_RET_CODE_OK 0
3077#define VP_RET_CODE_FATAL 1
3078#define VP_RET_CODE_WRONG_ID 2
3079#define VP_RET_CODE_WWPN 3
3080#define VP_RET_CODE_RESOURCES 4
3081#define VP_RET_CODE_NO_MEM 5
3082#define VP_RET_CODE_NOT_FOUND 6
3083
7b867cf7 3084struct qla_hw_data;
2afa19a9 3085struct rsp_que;
abbd8870
AV
3086/*
3087 * ISP operations
3088 */
3089struct isp_operations {
3090
3091 int (*pci_config) (struct scsi_qla_host *);
3092 void (*reset_chip) (struct scsi_qla_host *);
3093 int (*chip_diag) (struct scsi_qla_host *);
3094 void (*config_rings) (struct scsi_qla_host *);
3095 void (*reset_adapter) (struct scsi_qla_host *);
3096 int (*nvram_config) (struct scsi_qla_host *);
3097 void (*update_fw_options) (struct scsi_qla_host *);
3098 int (*load_risc) (struct scsi_qla_host *, uint32_t *);
3099
3100 char * (*pci_info_str) (struct scsi_qla_host *, char *);
df57caba 3101 char * (*fw_version_str)(struct scsi_qla_host *, char *, size_t);
abbd8870 3102
7d12e780 3103 irq_handler_t intr_handler;
7b867cf7
AC
3104 void (*enable_intrs) (struct qla_hw_data *);
3105 void (*disable_intrs) (struct qla_hw_data *);
abbd8870 3106
2afa19a9 3107 int (*abort_command) (srb_t *);
9cb78c16
HR
3108 int (*target_reset) (struct fc_port *, uint64_t, int);
3109 int (*lun_reset) (struct fc_port *, uint64_t, int);
abbd8870
AV
3110 int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
3111 uint8_t, uint8_t, uint16_t *, uint8_t);
1c7c6357
AV
3112 int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
3113 uint8_t, uint8_t);
abbd8870
AV
3114
3115 uint16_t (*calc_req_entries) (uint16_t);
3116 void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
726b8548
QT
3117 void *(*prep_ms_iocb) (struct scsi_qla_host *, struct ct_arg *);
3118 void *(*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
cca5335c 3119 uint32_t);
abbd8870 3120
726b8548 3121 uint8_t *(*read_nvram) (struct scsi_qla_host *, uint8_t *,
abbd8870
AV
3122 uint32_t, uint32_t);
3123 int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t,
3124 uint32_t);
3125
3126 void (*fw_dump) (struct scsi_qla_host *, int);
f6df144c
AV
3127
3128 int (*beacon_on) (struct scsi_qla_host *);
3129 int (*beacon_off) (struct scsi_qla_host *);
3130 void (*beacon_blink) (struct scsi_qla_host *);
854165f4
AV
3131
3132 uint8_t * (*read_optrom) (struct scsi_qla_host *, uint8_t *,
3133 uint32_t, uint32_t);
3134 int (*write_optrom) (struct scsi_qla_host *, uint8_t *, uint32_t,
3135 uint32_t);
30c47662
AV
3136
3137 int (*get_flash_version) (struct scsi_qla_host *, void *);
7b867cf7 3138 int (*start_scsi) (srb_t *);
d7459527 3139 int (*start_scsi_mq) (srb_t *);
a9083016 3140 int (*abort_isp) (struct scsi_qla_host *);
706f457d 3141 int (*iospace_config)(struct qla_hw_data*);
8ae6d9c7 3142 int (*initialize_adapter)(struct scsi_qla_host *);
abbd8870
AV
3143};
3144
a8488abe
AV
3145/* MSI-X Support *************************************************************/
3146
3147#define QLA_MSIX_CHIP_REV_24XX 3
3148#define QLA_MSIX_FW_MODE(m) (((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
3149#define QLA_MSIX_FW_MODE_1(m) (QLA_MSIX_FW_MODE(m) == 1)
3150
17e5fc58 3151#define QLA_BASE_VECTORS 2 /* default + RSP */
d7459527 3152#define QLA_MSIX_RSP_Q 0x01
093df737
QT
3153#define QLA_ATIO_VECTOR 0x02
3154#define QLA_MSIX_QPAIR_MULTIQ_RSP_Q 0x03
a8488abe 3155
a8488abe
AV
3156#define QLA_MIDX_DEFAULT 0
3157#define QLA_MIDX_RSP_Q 1
73208dfd 3158#define QLA_PCI_MSIX_CONTROL 0xa2
6246b8a1 3159#define QLA_83XX_PCI_MSIX_CONTROL 0x92
a8488abe
AV
3160
3161struct scsi_qla_host;
3162
cdb898c5
QT
3163
3164#define QLA83XX_RSPQ_MSIX_ENTRY_NUMBER 1 /* refer to qla83xx_msix_entries */
3165
a8488abe
AV
3166struct qla_msix_entry {
3167 int have_irq;
d7459527 3168 int in_use;
73208dfd
AC
3169 uint32_t vector;
3170 uint16_t entry;
d7459527 3171 char name[30];
4fa18345 3172 void *handle;
cdb898c5 3173 int cpuid;
a8488abe
AV
3174};
3175
2c3dfe3f
SJ
3176#define WATCH_INTERVAL 1 /* number of seconds */
3177
0971de7f
AV
3178/* Work events. */
3179enum qla_work_type {
3180 QLA_EVT_AEN,
8a659571 3181 QLA_EVT_IDC_ACK,
ac280b67 3182 QLA_EVT_ASYNC_LOGIN,
ac280b67
AV
3183 QLA_EVT_ASYNC_LOGOUT,
3184 QLA_EVT_ASYNC_LOGOUT_DONE,
5ff1d584
AV
3185 QLA_EVT_ASYNC_ADISC,
3186 QLA_EVT_ASYNC_ADISC_DONE,
3420d36c 3187 QLA_EVT_UEVENT,
8ae6d9c7 3188 QLA_EVT_AENFX,
726b8548
QT
3189 QLA_EVT_GIDPN,
3190 QLA_EVT_GPNID,
e374f9f5 3191 QLA_EVT_UNMAP,
726b8548
QT
3192 QLA_EVT_NEW_SESS,
3193 QLA_EVT_GPDB,
a5d42f4c 3194 QLA_EVT_PRLI,
726b8548
QT
3195 QLA_EVT_GPSC,
3196 QLA_EVT_UPD_FCPORT,
3197 QLA_EVT_GNL,
3198 QLA_EVT_NACK,
9b3e0f4d 3199 QLA_EVT_RELOGIN,
11aea16a
QT
3200 QLA_EVT_ASYNC_PRLO,
3201 QLA_EVT_ASYNC_PRLO_DONE,
a4239945
QT
3202 QLA_EVT_GPNFT,
3203 QLA_EVT_GPNFT_DONE,
3204 QLA_EVT_GNNFT_DONE,
3205 QLA_EVT_GNNID,
3206 QLA_EVT_GFPNID,
e374f9f5 3207 QLA_EVT_SP_RETRY,
0971de7f
AV
3208};
3209
3210
3211struct qla_work_evt {
3212 struct list_head list;
3213 enum qla_work_type type;
3214 u32 flags;
3215#define QLA_EVT_FLAG_FREE 0x1
3216
3217 union {
3218 struct {
3219 enum fc_host_event_code code;
3220 u32 data;
3221 } aen;
8a659571
AV
3222 struct {
3223#define QLA_IDC_ACK_REGS 7
3224 uint16_t mb[QLA_IDC_ACK_REGS];
3225 } idc_ack;
ac280b67
AV
3226 struct {
3227 struct fc_port *fcport;
3228#define QLA_LOGIO_LOGIN_RETRIED BIT_0
3229 u16 data[2];
3230 } logio;
3420d36c
AV
3231 struct {
3232 u32 code;
3233#define QLA_UEVENT_CODE_FW_DUMP 0
3234 } uevent;
8ae6d9c7
GM
3235 struct {
3236 uint32_t evtcode;
3237 uint32_t mbx[8];
3238 uint32_t count;
3239 } aenfx;
3240 struct {
3241 srb_t *sp;
3242 } iosb;
726b8548
QT
3243 struct {
3244 port_id_t id;
3245 } gpnid;
3246 struct {
3247 port_id_t id;
3248 u8 port_name[8];
a4239945 3249 u8 node_name[8];
726b8548 3250 void *pla;
a4239945 3251 u8 fc4_type;
726b8548
QT
3252 } new_sess;
3253 struct { /*Get PDB, Get Speed, update fcport, gnl, gidpn */
3254 fc_port_t *fcport;
3255 u8 opt;
3256 } fcport;
3257 struct {
3258 fc_port_t *fcport;
3259 u8 iocb[IOCB_SIZE];
3260 int type;
3261 } nack;
a4239945
QT
3262 struct {
3263 u8 fc4_type;
3264 } gpnft;
8ae6d9c7 3265 } u;
0971de7f
AV
3266};
3267
4d4df193
HK
3268struct qla_chip_state_84xx {
3269 struct list_head list;
3270 struct kref kref;
3271
3272 void *bus;
3273 spinlock_t access_lock;
3274 struct mutex fw_update_mutex;
3275 uint32_t fw_update;
3276 uint32_t op_fw_version;
3277 uint32_t op_fw_size;
3278 uint32_t op_fw_seq_size;
3279 uint32_t diag_fw_version;
3280 uint32_t gold_fw_version;
3281};
3282
54b9993c
AG
3283struct qla_dif_statistics {
3284 uint64_t dif_input_bytes;
3285 uint64_t dif_output_bytes;
3286 uint64_t dif_input_requests;
3287 uint64_t dif_output_requests;
3288 uint32_t dif_guard_err;
3289 uint32_t dif_ref_tag_err;
3290 uint32_t dif_app_tag_err;
3291};
3292
e5f5f6f7
HZ
3293struct qla_statistics {
3294 uint32_t total_isp_aborts;
49fd462a
HZ
3295 uint64_t input_bytes;
3296 uint64_t output_bytes;
fabbb8df
JC
3297 uint64_t input_requests;
3298 uint64_t output_requests;
3299 uint32_t control_requests;
3300
3301 uint64_t jiffies_at_last_reset;
33e79977
QT
3302 uint32_t stat_max_pend_cmds;
3303 uint32_t stat_max_qfull_cmds_alloc;
3304 uint32_t stat_max_qfull_cmds_dropped;
54b9993c
AG
3305
3306 struct qla_dif_statistics qla_dif_stats;
e5f5f6f7
HZ
3307};
3308
a9b6f722
SK
3309struct bidi_statistics {
3310 unsigned long long io_count;
3311 unsigned long long transfer_bytes;
3312};
3313
be25152c
QT
3314struct qla_tc_param {
3315 struct scsi_qla_host *vha;
3316 uint32_t blk_sz;
3317 uint32_t bufflen;
3318 struct scatterlist *sg;
3319 struct scatterlist *prot_sg;
3320 struct crc_context *ctx;
3321 uint8_t *ctx_dsd_alloced;
3322};
3323
73208dfd
AC
3324/* Multi queue support */
3325#define MBC_INITIALIZE_MULTIQ 0x1f
3326#define QLA_QUE_PAGE 0X1000
3327#define QLA_MQ_SIZE 32
73208dfd
AC
3328#define QLA_MAX_QUEUES 256
3329#define ISP_QUE_REG(ha, id) \
f73cb695 3330 ((ha->mqenable || IS_QLA83XX(ha) || IS_QLA27XX(ha)) ? \
da9b1d5c
AV
3331 ((void __iomem *)ha->mqiobase + (QLA_QUE_PAGE * id)) :\
3332 ((void __iomem *)ha->iobase))
73208dfd
AC
3333#define QLA_REQ_QUE_ID(tag) \
3334 ((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
3335#define QLA_DEFAULT_QUE_QOS 5
3336#define QLA_PRECONFIG_VPORTS 32
3337#define QLA_MAX_VPORTS_QLA24XX 128
3338#define QLA_MAX_VPORTS_QLA25XX 256
82de802a 3339
60a9eadb
QT
3340struct qla_tgt_counters {
3341 uint64_t qla_core_sbt_cmd;
3342 uint64_t core_qla_que_buf;
3343 uint64_t qla_core_ret_ctio;
3344 uint64_t core_qla_snd_status;
3345 uint64_t qla_core_ret_sta_ctio;
3346 uint64_t core_qla_free_cmd;
3347 uint64_t num_q_full_sent;
3348 uint64_t num_alloc_iocb_failed;
3349 uint64_t num_term_xchg_sent;
3350};
3351
82de802a
QT
3352struct qla_qpair;
3353
7b867cf7
AC
3354/* Response queue data structure */
3355struct rsp_que {
3356 dma_addr_t dma;
3357 response_t *ring;
3358 response_t *ring_ptr;
08029990
AV
3359 uint32_t __iomem *rsp_q_in; /* FWI2-capable only. */
3360 uint32_t __iomem *rsp_q_out;
7b867cf7
AC
3361 uint16_t ring_index;
3362 uint16_t out_ptr;
7c6300e3 3363 uint16_t *in_ptr; /* queue shadow in index */
7b867cf7
AC
3364 uint16_t length;
3365 uint16_t options;
7b867cf7 3366 uint16_t rid;
73208dfd
AC
3367 uint16_t id;
3368 uint16_t vp_idx;
7b867cf7 3369 struct qla_hw_data *hw;
73208dfd
AC
3370 struct qla_msix_entry *msix;
3371 struct req_que *req;
2afa19a9 3372 srb_t *status_srb; /* status continuation entry */
82de802a 3373 struct qla_qpair *qpair;
8ae6d9c7
GM
3374
3375 dma_addr_t dma_fx00;
3376 response_t *ring_fx00;
3377 uint16_t length_fx00;
3378 uint8_t rsp_pkt[REQUEST_ENTRY_SIZE];
7b867cf7 3379};
1da177e4 3380
7b867cf7
AC
3381/* Request queue data structure */
3382struct req_que {
3383 dma_addr_t dma;
3384 request_t *ring;
3385 request_t *ring_ptr;
08029990
AV
3386 uint32_t __iomem *req_q_in; /* FWI2-capable only. */
3387 uint32_t __iomem *req_q_out;
7b867cf7
AC
3388 uint16_t ring_index;
3389 uint16_t in_ptr;
7c6300e3 3390 uint16_t *out_ptr; /* queue shadow out index */
7b867cf7
AC
3391 uint16_t cnt;
3392 uint16_t length;
3393 uint16_t options;
3394 uint16_t rid;
73208dfd 3395 uint16_t id;
7b867cf7
AC
3396 uint16_t qos;
3397 uint16_t vp_idx;
73208dfd 3398 struct rsp_que *rsp;
8d93f550 3399 srb_t **outstanding_cmds;
7b867cf7 3400 uint32_t current_outstanding_cmd;
8d93f550 3401 uint16_t num_outstanding_cmds;
7b867cf7 3402 int max_q_depth;
8ae6d9c7
GM
3403
3404 dma_addr_t dma_fx00;
3405 request_t *ring_fx00;
3406 uint16_t length_fx00;
3407 uint8_t req_pkt[REQUEST_ENTRY_SIZE];
7b867cf7 3408};
1da177e4 3409
d7459527
MH
3410/*Queue pair data structure */
3411struct qla_qpair {
3412 spinlock_t qp_lock;
3413 atomic_t ref_count;
e326d22a 3414 uint32_t lun_cnt;
82de802a
QT
3415 /*
3416 * For qpair 0, qp_lock_ptr will point at hardware_lock due to
3417 * legacy code. For other Qpair(s), it will point at qp_lock.
3418 */
3419 spinlock_t *qp_lock_ptr;
3420 struct scsi_qla_host *vha;
7c3f8fd1 3421 u32 chip_reset;
82de802a 3422
d7459527
MH
3423 /* distill these fields down to 'online=0/1'
3424 * ha->flags.eeh_busy
3425 * ha->flags.pci_channel_io_perm_failure
3426 * base_vha->loop_state
3427 */
3428 uint32_t online:1;
3429 /* move vha->flags.difdix_supported here */
3430 uint32_t difdix_supported:1;
3431 uint32_t delete_in_progress:1;
4b60c827 3432 uint32_t fw_started:1;
7c3f8fd1
QT
3433 uint32_t enable_class_2:1;
3434 uint32_t enable_explicit_conf:1;
af7bb382 3435 uint32_t use_shadow_reg:1;
d7459527
MH
3436
3437 uint16_t id; /* qp number used with FW */
d7459527 3438 uint16_t vp_idx; /* vport ID */
d7459527
MH
3439 mempool_t *srb_mempool;
3440
8abfa9e2
QT
3441 struct pci_dev *pdev;
3442 void (*reqq_start_iocbs)(struct qla_qpair *);
3443
d7459527
MH
3444 /* to do: New driver: move queues to here instead of pointers */
3445 struct req_que *req;
3446 struct rsp_que *rsp;
3447 struct atio_que *atio;
3448 struct qla_msix_entry *msix; /* point to &ha->msix_entries[x] */
3449 struct qla_hw_data *hw;
3450 struct work_struct q_work;
3451 struct list_head qp_list_elem; /* vha->qp_list */
e326d22a 3452 struct list_head hints_list;
cf19c45d 3453 struct list_head nvme_done_list;
82de802a 3454 uint16_t cpuid;
60a9eadb 3455 struct qla_tgt_counters tgt_counters;
d7459527
MH
3456};
3457
9a069e19
GM
3458/* Place holder for FW buffer parameters */
3459struct qlfc_fw {
3460 void *fw_buf;
3461 dma_addr_t fw_dma;
3462 uint32_t len;
3463};
3464
0e8cd71c
SK
3465struct scsi_qlt_host {
3466 void *target_lport_ptr;
3467 struct mutex tgt_mutex;
3468 struct mutex tgt_host_action_mutex;
3469 struct qla_tgt *qla_tgt;
3470};
3471
2d70c103
NB
3472struct qlt_hw_data {
3473 /* Protected by hw lock */
2d70c103
NB
3474 uint32_t node_name_set:1;
3475
3476 dma_addr_t atio_dma; /* Physical address. */
3477 struct atio *atio_ring; /* Base virtual address */
3478 struct atio *atio_ring_ptr; /* Current address. */
3479 uint16_t atio_ring_index; /* Current index. */
3480 uint16_t atio_q_length;
aa230bc5
AE
3481 uint32_t __iomem *atio_q_in;
3482 uint32_t __iomem *atio_q_out;
2d70c103 3483
2d70c103 3484 struct qla_tgt_func_tmpl *tgt_ops;
2d70c103 3485 struct qla_tgt_vp_map *tgt_vp_map;
2d70c103
NB
3486
3487 int saved_set;
3488 uint16_t saved_exchange_count;
3489 uint32_t saved_firmware_options_1;
3490 uint32_t saved_firmware_options_2;
3491 uint32_t saved_firmware_options_3;
3492 uint8_t saved_firmware_options[2];
3493 uint8_t saved_add_firmware_options[2];
3494
3495 uint8_t tgt_node_name[WWN_SIZE];
33e79977 3496
36c78452 3497 struct dentry *dfs_tgt_sess;
c423437e 3498 struct dentry *dfs_tgt_port_database;
09620eeb 3499 struct dentry *dfs_naqp;
c423437e 3500
33e79977
QT
3501 struct list_head q_full_list;
3502 uint32_t num_pend_cmds;
3503 uint32_t num_qfull_cmds_alloc;
3504 uint32_t num_qfull_cmds_dropped;
3505 spinlock_t q_full_lock;
3506 uint32_t leak_exchg_thresh_hold;
7560151b 3507 spinlock_t sess_lock;
09620eeb
QT
3508 int num_act_qpairs;
3509#define DEFAULT_NAQP 2
2f424b9b 3510 spinlock_t atio_lock ____cacheline_aligned;
482c9dc7 3511 struct btree_head32 host_map;
2d70c103
NB
3512};
3513
33e79977
QT
3514#define MAX_QFULL_CMDS_ALLOC 8192
3515#define Q_FULL_THRESH_HOLD_PERCENT 90
3516#define Q_FULL_THRESH_HOLD(ha) \
03e8c680 3517 ((ha->cur_fw_xcb_count/100) * Q_FULL_THRESH_HOLD_PERCENT)
33e79977
QT
3518
3519#define LEAK_EXCHG_THRESH_HOLD_PERCENT 75 /* 75 percent */
3520
7b867cf7
AC
3521/*
3522 * Qlogic host adapter specific data structure.
3523*/
3524struct qla_hw_data {
3525 struct pci_dev *pdev;
3526 /* SRB cache. */
3527#define SRB_MIN_REQ 128
3528 mempool_t *srb_mempool;
1da177e4
LT
3529
3530 volatile struct {
1da177e4
LT
3531 uint32_t mbox_int :1;
3532 uint32_t mbox_busy :1;
1da177e4
LT
3533 uint32_t disable_risc_code_load :1;
3534 uint32_t enable_64bit_addressing :1;
3535 uint32_t enable_lip_reset :1;
1da177e4 3536 uint32_t enable_target_reset :1;
7b867cf7 3537 uint32_t enable_lip_full_login :1;
1da177e4 3538 uint32_t enable_led_scheme :1;
7190575f 3539
3d71644c
AV
3540 uint32_t msi_enabled :1;
3541 uint32_t msix_enabled :1;
d4c760c2 3542 uint32_t disable_serdes :1;
4346b149 3543 uint32_t gpsc_supported :1;
2c3dfe3f 3544 uint32_t npiv_supported :1;
85880801 3545 uint32_t pci_channel_io_perm_failure :1;
df613b96 3546 uint32_t fce_enabled :1;
1d2874de 3547 uint32_t fac_supported :1;
7190575f 3548
2533cf67 3549 uint32_t chip_reset_done :1;
cbc8eb67 3550 uint32_t running_gold_fw :1;
85880801 3551 uint32_t eeh_busy :1;
3155754a 3552 uint32_t disable_msix_handshake :1;
09ff701a 3553 uint32_t fcp_prio_enabled :1;
7190575f 3554 uint32_t isp82xx_fw_hung:1;
7d613ac6 3555 uint32_t nic_core_hung:1;
7190575f
GM
3556
3557 uint32_t quiesce_owner:1;
7d613ac6
SV
3558 uint32_t nic_core_reset_hdlr_active:1;
3559 uint32_t nic_core_reset_owner:1;
b6d0d9d5 3560 uint32_t isp82xx_no_md_cap:1;
2d70c103 3561 uint32_t host_shutting_down:1;
bf5b8ad7 3562 uint32_t idc_compl_status:1;
8ae6d9c7
GM
3563 uint32_t mr_reset_hdlr_active:1;
3564 uint32_t mr_intr_valid:1;
b0d6cabd 3565
40f3862b 3566 uint32_t dport_enabled:1;
2486c627 3567 uint32_t fawwpn_enabled:1;
b0d6cabd 3568 uint32_t exlogins_enabled:1;
2f56a7f1 3569 uint32_t exchoffld_enabled:1;
15f30a57 3570
ec7193e2
QT
3571 uint32_t lip_ae:1;
3572 uint32_t n2n_ae:1;
15f30a57 3573 uint32_t fw_started:1;
ec7193e2 3574 uint32_t fw_init_done:1;
e4e3a2ce
QT
3575
3576 uint32_t detected_lr_sfp:1;
3577 uint32_t using_lr_setting:1;
9cd883f0 3578 uint32_t rida_fmt2:1;
1da177e4
LT
3579 } flags;
3580
d1e3635a 3581 uint16_t max_exchg;
1f4c7c38 3582 uint16_t long_range_distance; /* 32G & above */
e4e3a2ce
QT
3583#define LR_DISTANCE_5K 1
3584#define LR_DISTANCE_10K 0
3585
fa2a1ce5 3586 /* This spinlock is used to protect "io transactions", you must
7b867cf7
AC
3587 * acquire it before doing any IO to the card, eg with RD_REG*() and
3588 * WRT_REG*() for the duration of your entire commandtransaction.
3589 *
3590 * This spinlock is of lower priority than the io request lock.
3591 */
1da177e4 3592
7b867cf7 3593 spinlock_t hardware_lock ____cacheline_aligned;
285d0321 3594 int bars;
09483916 3595 int mem_only;
f73cb695 3596 device_reg_t *iobase; /* Base I/O address */
3776541d 3597 resource_size_t pio_address;
fa2a1ce5 3598
7b867cf7 3599#define MIN_IOBASE_LEN 0x100
8ae6d9c7
GM
3600 dma_addr_t bar0_hdl;
3601
3602 void __iomem *cregbase;
3603 dma_addr_t bar2_hdl;
3604#define BAR0_LEN_FX00 (1024 * 1024)
3605#define BAR2_LEN_FX00 (128 * 1024)
3606
3607 uint32_t rqstq_intr_code;
3608 uint32_t mbx_intr_code;
3609 uint32_t req_que_len;
3610 uint32_t rsp_que_len;
3611 uint32_t req_que_off;
3612 uint32_t rsp_que_off;
3613
3614 /* Multi queue data structs */
f73cb695
CD
3615 device_reg_t *mqiobase;
3616 device_reg_t *msixbase;
73208dfd
AC
3617 uint16_t msix_count;
3618 uint8_t mqenable;
3619 struct req_que **req_q_map;
3620 struct rsp_que **rsp_q_map;
d7459527 3621 struct qla_qpair **queue_pair_map;
73208dfd
AC
3622 unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
3623 unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
d7459527
MH
3624 unsigned long qpair_qid_map[(QLA_MAX_QUEUES / 8)
3625 / sizeof(unsigned long)];
2afa19a9
AC
3626 uint8_t max_req_queues;
3627 uint8_t max_rsp_queues;
d7459527 3628 uint8_t max_qpairs;
b95b9452 3629 uint8_t num_qpairs;
d7459527 3630 struct qla_qpair *base_qpair;
73208dfd
AC
3631 struct qla_npiv_entry *npiv_info;
3632 uint16_t nvram_npiv_size;
1da177e4 3633
7b867cf7
AC
3634 uint16_t switch_cap;
3635#define FLOGI_SEQ_DEL BIT_8
3636#define FLOGI_MID_SUPPORT BIT_10
3637#define FLOGI_VSAN_SUPPORT BIT_12
3638#define FLOGI_SP_SUPPORT BIT_13
e5b68a61
AC
3639
3640 uint8_t port_no; /* Physical port of adapter */
ead03855 3641 uint8_t exch_starvation;
e5b68a61 3642
7b867cf7
AC
3643 /* Timeout timers. */
3644 uint8_t loop_down_abort_time; /* port down timer */
3645 atomic_t loop_down_timer; /* loop down timer */
3646 uint8_t link_down_timeout; /* link down timeout */
3647 uint16_t max_loop_id;
642ef983 3648 uint16_t max_fibre_devices; /* Maximum number of targets */
1da177e4 3649
1da177e4 3650 uint16_t fb_rev;
7b867cf7 3651 uint16_t min_external_loopid; /* First external loop Id */
1da177e4 3652
d8b45213 3653#define PORT_SPEED_UNKNOWN 0xFFFF
7b867cf7
AC
3654#define PORT_SPEED_1GB 0x00
3655#define PORT_SPEED_2GB 0x01
3656#define PORT_SPEED_4GB 0x03
3657#define PORT_SPEED_8GB 0x04
6246b8a1 3658#define PORT_SPEED_16GB 0x05
f73cb695 3659#define PORT_SPEED_32GB 0x06
3a03eb79 3660#define PORT_SPEED_10GB 0x13
7b867cf7 3661 uint16_t link_data_rate; /* F/W operating speed */
1da177e4
LT
3662
3663 uint8_t current_topology;
3664 uint8_t prev_topology;
3665#define ISP_CFG_NL 1
3666#define ISP_CFG_N 2
3667#define ISP_CFG_FL 4
3668#define ISP_CFG_F 8
3669
7b867cf7 3670 uint8_t operating_mode; /* F/W operating mode */
1da177e4
LT
3671#define LOOP 0
3672#define P2P 1
3673#define LOOP_P2P 2
3674#define P2P_LOOP 3
1da177e4 3675 uint8_t interrupts_on;
7b867cf7 3676 uint32_t isp_abort_cnt;
7b867cf7
AC
3677#define PCI_DEVICE_ID_QLOGIC_ISP2532 0x2532
3678#define PCI_DEVICE_ID_QLOGIC_ISP8432 0x8432
3a03eb79 3679#define PCI_DEVICE_ID_QLOGIC_ISP8001 0x8001
6246b8a1
GM
3680#define PCI_DEVICE_ID_QLOGIC_ISP8031 0x8031
3681#define PCI_DEVICE_ID_QLOGIC_ISP2031 0x2031
f73cb695 3682#define PCI_DEVICE_ID_QLOGIC_ISP2071 0x2071
2c5bbbb2 3683#define PCI_DEVICE_ID_QLOGIC_ISP2271 0x2271
2b48992f 3684#define PCI_DEVICE_ID_QLOGIC_ISP2261 0x2261
2c5bbbb2 3685
9e052e2d 3686 uint32_t isp_type;
7b867cf7
AC
3687#define DT_ISP2100 BIT_0
3688#define DT_ISP2200 BIT_1
3689#define DT_ISP2300 BIT_2
3690#define DT_ISP2312 BIT_3
3691#define DT_ISP2322 BIT_4
3692#define DT_ISP6312 BIT_5
3693#define DT_ISP6322 BIT_6
3694#define DT_ISP2422 BIT_7
3695#define DT_ISP2432 BIT_8
3696#define DT_ISP5422 BIT_9
3697#define DT_ISP5432 BIT_10
3698#define DT_ISP2532 BIT_11
3699#define DT_ISP8432 BIT_12
3a03eb79 3700#define DT_ISP8001 BIT_13
a9083016 3701#define DT_ISP8021 BIT_14
6246b8a1
GM
3702#define DT_ISP2031 BIT_15
3703#define DT_ISP8031 BIT_16
8ae6d9c7 3704#define DT_ISPFX00 BIT_17
7ec0effd 3705#define DT_ISP8044 BIT_18
f73cb695 3706#define DT_ISP2071 BIT_19
2c5bbbb2 3707#define DT_ISP2271 BIT_20
2b48992f
SC
3708#define DT_ISP2261 BIT_21
3709#define DT_ISP_LAST (DT_ISP2261 << 1)
7b867cf7 3710
9e052e2d 3711 uint32_t device_type;
e02587d7 3712#define DT_T10_PI BIT_25
7b867cf7
AC
3713#define DT_IIDMA BIT_26
3714#define DT_FWI2 BIT_27
3715#define DT_ZIO_SUPPORTED BIT_28
3716#define DT_OEM_001 BIT_29
3717#define DT_ISP2200A BIT_30
3718#define DT_EXTENDED_IDS BIT_31
9e052e2d
JC
3719
3720#define DT_MASK(ha) ((ha)->isp_type & (DT_ISP_LAST - 1))
7b867cf7
AC
3721#define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100)
3722#define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200)
3723#define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300)
3724#define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312)
3725#define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322)
3726#define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312)
3727#define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322)
3728#define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422)
3729#define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432)
3730#define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422)
3731#define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432)
3732#define IS_QLA2532(ha) (DT_MASK(ha) & DT_ISP2532)
3733#define IS_QLA8432(ha) (DT_MASK(ha) & DT_ISP8432)
3a03eb79 3734#define IS_QLA8001(ha) (DT_MASK(ha) & DT_ISP8001)
6246b8a1 3735#define IS_QLA81XX(ha) (IS_QLA8001(ha))
a9083016 3736#define IS_QLA82XX(ha) (DT_MASK(ha) & DT_ISP8021)
7ec0effd 3737#define IS_QLA8044(ha) (DT_MASK(ha) & DT_ISP8044)
6246b8a1
GM
3738#define IS_QLA2031(ha) (DT_MASK(ha) & DT_ISP2031)
3739#define IS_QLA8031(ha) (DT_MASK(ha) & DT_ISP8031)
8ae6d9c7 3740#define IS_QLAFX00(ha) (DT_MASK(ha) & DT_ISPFX00)
f73cb695 3741#define IS_QLA2071(ha) (DT_MASK(ha) & DT_ISP2071)
2c5bbbb2 3742#define IS_QLA2271(ha) (DT_MASK(ha) & DT_ISP2271)
2b48992f 3743#define IS_QLA2261(ha) (DT_MASK(ha) & DT_ISP2261)
7b867cf7
AC
3744
3745#define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
3746 IS_QLA6312(ha) || IS_QLA6322(ha))
3747#define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
3748#define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha))
3749#define IS_QLA25XX(ha) (IS_QLA2532(ha))
6246b8a1 3750#define IS_QLA83XX(ha) (IS_QLA2031(ha) || IS_QLA8031(ha))
7b867cf7 3751#define IS_QLA84XX(ha) (IS_QLA8432(ha))
2b48992f 3752#define IS_QLA27XX(ha) (IS_QLA2071(ha) || IS_QLA2271(ha) || IS_QLA2261(ha))
7b867cf7
AC
3753#define IS_QLA24XX_TYPE(ha) (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
3754 IS_QLA84XX(ha))
6246b8a1 3755#define IS_CNA_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA82XX(ha) || \
7ec0effd
AD
3756 IS_QLA8031(ha) || IS_QLA8044(ha))
3757#define IS_P3P_TYPE(ha) (IS_QLA82XX(ha) || IS_QLA8044(ha))
7b867cf7 3758#define IS_QLA2XXX_MIDTYPE(ha) (IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
a9083016 3759 IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
7ec0effd 3760 IS_QLA82XX(ha) || IS_QLA83XX(ha) || \
f73cb695 3761 IS_QLA8044(ha) || IS_QLA27XX(ha))
fd564b5d
HM
3762#define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
3763 IS_QLA27XX(ha))
b77ed25c 3764#define IS_NOPOLLING_TYPE(ha) (IS_QLA81XX(ha) && (ha)->flags.msix_enabled)
f73cb695
CD
3765#define IS_FAC_REQUIRED(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
3766 IS_QLA27XX(ha))
3767#define IS_NOCACHE_VPD_TYPE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
3768 IS_QLA27XX(ha))
ac280b67 3769#define IS_ALOGIO_CAPABLE(ha) (IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha))
7b867cf7 3770
e02587d7 3771#define IS_T10_PI_CAPABLE(ha) ((ha)->device_type & DT_T10_PI)
7b867cf7
AC
3772#define IS_IIDMA_CAPABLE(ha) ((ha)->device_type & DT_IIDMA)
3773#define IS_FWI2_CAPABLE(ha) ((ha)->device_type & DT_FWI2)
3774#define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED)
3775#define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001)
3776#define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS)
6246b8a1 3777#define IS_CT6_SUPPORTED(ha) ((ha)->device_type & DT_CT6_SUPPORTED)
f73cb695
CD
3778#define IS_MQUE_CAPABLE(ha) ((ha)->mqenable || IS_QLA83XX(ha) || \
3779 IS_QLA27XX(ha))
a9b6f722 3780#define IS_BIDI_CAPABLE(ha) ((IS_QLA25XX(ha) || IS_QLA2031(ha)))
81178772
SK
3781/* Bit 21 of fw_attributes decides the MCTP capabilities */
3782#define IS_MCTP_CAPABLE(ha) (IS_QLA2031(ha) && \
3783 ((ha)->fw_attributes_ext[0] & BIT_0))
b20f02e1
HM
3784#define IS_PI_UNINIT_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
3785#define IS_PI_IPGUARD_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
9e522cd8 3786#define IS_PI_DIFB_DIX0_CAPABLE(ha) (0)
b20f02e1 3787#define IS_PI_SPLIT_DET_CAPABLE_HBA(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
9e522cd8
AE
3788#define IS_PI_SPLIT_DET_CAPABLE(ha) (IS_PI_SPLIT_DET_CAPABLE_HBA(ha) && \
3789 (((ha)->fw_attributes_h << 16 | (ha)->fw_attributes) & BIT_22))
b20f02e1 3790#define IS_ATIO_MSIX_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
33c36c0a 3791#define IS_TGT_MODE_CAPABLE(ha) (ha->tgt.atio_q_length)
7c6300e3 3792#define IS_SHADOW_REG_CAPABLE(ha) (IS_QLA27XX(ha))
25232cc9 3793#define IS_DPORT_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
d6b9b42b 3794#define IS_FAWWN_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
99e1b683
QT
3795#define IS_EXCHG_OFFLD_CAPABLE(ha) \
3796 (IS_QLA81XX(ha) || IS_QLA83XX(ha) || IS_QLA27XX(ha))
3797#define IS_EXLOGIN_OFFLD_CAPABLE(ha) \
3798 (IS_QLA25XX(ha) || IS_QLA81XX(ha) || IS_QLA83XX(ha) || IS_QLA27XX(ha))
a4239945
QT
3799#define USE_ASYNC_SCAN(ha) (IS_QLA25XX(ha) || IS_QLA81XX(ha) ||\
3800 IS_QLA83XX(ha) || IS_QLA27XX(ha))
1da177e4
LT
3801
3802 /* HBA serial number */
3803 uint8_t serial0;
3804 uint8_t serial1;
3805 uint8_t serial2;
3806
3807 /* NVRAM configuration data */
7b867cf7
AC
3808#define MAX_NVRAM_SIZE 4096
3809#define VPD_OFFSET MAX_NVRAM_SIZE / 2
3d71644c 3810 uint16_t nvram_size;
1da177e4 3811 uint16_t nvram_base;
281afe19 3812 void *nvram;
6f641790
AV
3813 uint16_t vpd_size;
3814 uint16_t vpd_base;
281afe19 3815 void *vpd;
1da177e4
LT
3816
3817 uint16_t loop_reset_delay;
1da177e4
LT
3818 uint8_t retry_count;
3819 uint8_t login_timeout;
3820 uint16_t r_a_tov;
3821 int port_down_retry_count;
1da177e4 3822 uint8_t mbx_count;
8ae6d9c7 3823 uint8_t aen_mbx_count;
1da177e4 3824
7b867cf7 3825 uint32_t login_retry_count;
1da177e4
LT
3826 /* SNS command interfaces. */
3827 ms_iocb_entry_t *ms_iocb;
3828 dma_addr_t ms_iocb_dma;
3829 struct ct_sns_pkt *ct_sns;
3830 dma_addr_t ct_sns_dma;
3831 /* SNS command interfaces for 2200. */
3832 struct sns_cmd_pkt *sns_cmd;
3833 dma_addr_t sns_cmd_dma;
3834
e4e3a2ce 3835#define SFP_DEV_SIZE 512
7b867cf7
AC
3836#define SFP_BLOCK_SIZE 64
3837 void *sfp_data;
3838 dma_addr_t sfp_data_dma;
88729e53 3839
b5d0329f 3840#define XGMAC_DATA_SIZE 4096
ce0423f4
AV
3841 void *xgmac_data;
3842 dma_addr_t xgmac_data_dma;
3843
b5d0329f 3844#define DCBX_TLV_DATA_SIZE 4096
11bbc1d8
AV
3845 void *dcbx_tlv;
3846 dma_addr_t dcbx_tlv_dma;
3847
39a11240 3848 struct task_struct *dpc_thread;
1da177e4
LT
3849 uint8_t dpc_active; /* DPC routine is active */
3850
1da177e4
LT
3851 dma_addr_t gid_list_dma;
3852 struct gid_list_info *gid_list;
abbd8870 3853 int gid_list_info_size;
1da177e4 3854
fa2a1ce5 3855 /* Small DMA pool allocations -- maximum 256 bytes in length. */
7b867cf7 3856#define DMA_POOL_SIZE 256
1da177e4
LT
3857 struct dma_pool *s_dma_pool;
3858
3859 dma_addr_t init_cb_dma;
3d71644c
AV
3860 init_cb_t *init_cb;
3861 int init_cb_size;
b64b0e8f
AV
3862 dma_addr_t ex_init_cb_dma;
3863 struct ex_init_cb_81xx *ex_init_cb;
1da177e4 3864
5ff1d584
AV
3865 void *async_pd;
3866 dma_addr_t async_pd_dma;
3867
b0d6cabd
HM
3868#define ENABLE_EXTENDED_LOGIN BIT_7
3869
3870 /* Extended Logins */
3871 void *exlogin_buf;
3872 dma_addr_t exlogin_buf_dma;
3873 int exlogin_size;
3874
2f56a7f1
HM
3875#define ENABLE_EXCHANGE_OFFLD BIT_2
3876
3877 /* Exchange Offload */
3878 void *exchoffld_buf;
3879 dma_addr_t exchoffld_buf_dma;
3880 int exchoffld_size;
3881 int exchoffld_count;
3882
a4239945 3883 void *swl;
7a67735b 3884
1da177e4 3885 /* These are used by mailbox operations. */
8ae6d9c7
GM
3886 uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
3887 uint32_t mailbox_out32[MAILBOX_REGISTER_COUNT];
3888 uint32_t aenmb[AEN_MAILBOX_REGISTER_COUNT_FX00];
1da177e4
LT
3889
3890 mbx_cmd_t *mcp;
8ae6d9c7
GM
3891 struct mbx_cmd_32 *mcp32;
3892
1da177e4 3893 unsigned long mbx_cmd_flags;
7b867cf7
AC
3894#define MBX_INTERRUPT 1
3895#define MBX_INTR_WAIT 2
1da177e4
LT
3896#define MBX_UPDATE_FLASH_ACTIVE 3
3897
7b867cf7 3898 struct mutex vport_lock; /* Virtual port synchronization */
feafb7b1 3899 spinlock_t vport_slock; /* order is hardware_lock, then vport_slock */
d7459527 3900 struct mutex mq_lock; /* multi-queue synchronization */
7b867cf7 3901 struct completion mbx_cmd_comp; /* Serialize mbx access */
0b05a1f0 3902 struct completion mbx_intr_comp; /* Used for completion notification */
23f2ebd1 3903 struct completion dcbx_comp; /* For set port config notification */
f356bef1
CD
3904 struct completion lb_portup_comp; /* Used to wait for link up during
3905 * loopback */
3906#define DCBX_COMP_TIMEOUT 20
3907#define LB_PORTUP_COMP_TIMEOUT 10
3908
23f2ebd1 3909 int notify_dcbx_comp;
f356bef1 3910 int notify_lb_portup_comp;
a9b6f722 3911 struct mutex selflogin_lock;
1da177e4 3912
1da177e4 3913 /* Basic firmware related information. */
1da177e4
LT
3914 uint16_t fw_major_version;
3915 uint16_t fw_minor_version;
3916 uint16_t fw_subminor_version;
3917 uint16_t fw_attributes;
6246b8a1
GM
3918 uint16_t fw_attributes_h;
3919 uint16_t fw_attributes_ext[2];
1da177e4
LT
3920 uint32_t fw_memory_size;
3921 uint32_t fw_transfer_size;
441d1072
AV
3922 uint32_t fw_srisc_address;
3923#define RISC_START_ADDRESS_2100 0x1000
3924#define RISC_START_ADDRESS_2300 0x800
3925#define RISC_START_ADDRESS_2400 0x100000
03e8c680
QT
3926
3927 uint16_t orig_fw_tgt_xcb_count;
3928 uint16_t cur_fw_tgt_xcb_count;
3929 uint16_t orig_fw_xcb_count;
3930 uint16_t cur_fw_xcb_count;
3931 uint16_t orig_fw_iocb_count;
3932 uint16_t cur_fw_iocb_count;
3933 uint16_t fw_max_fcf_count;
1da177e4 3934
f73cb695
CD
3935 uint32_t fw_shared_ram_start;
3936 uint32_t fw_shared_ram_end;
ad1ef177
JC
3937 uint32_t fw_ddr_ram_start;
3938 uint32_t fw_ddr_ram_end;
f73cb695 3939
7b867cf7 3940 uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
1da177e4 3941 uint8_t fw_seriallink_options[4];
3d71644c 3942 uint16_t fw_seriallink_options24[4];
1da177e4 3943
55a96158 3944 uint8_t mpi_version[3];
3a03eb79 3945 uint32_t mpi_capabilities;
55a96158 3946 uint8_t phy_version[3];
03aa868c 3947 uint8_t pep_version[3];
3a03eb79 3948
f73cb695
CD
3949 /* Firmware dump template */
3950 void *fw_dump_template;
3951 uint32_t fw_dump_template_len;
1da177e4 3952 /* Firmware dump information. */
a7a167bf
AV
3953 struct qla2xxx_fw_dump *fw_dump;
3954 uint32_t fw_dump_len;
d4e3e04d 3955 int fw_dumped;
61f098dd
HP
3956 unsigned long fw_dump_cap_flags;
3957#define RISC_PAUSE_CMPL 0
3958#define DMA_SHUTDOWN_CMPL 1
3959#define ISP_RESET_CMPL 2
3960#define RISC_RDY_AFT_RESET 3
3961#define RISC_SRAM_DUMP_CMPL 4
3962#define RISC_EXT_MEM_DUMP_CMPL 5
d14e72fb
HM
3963#define ISP_MBX_RDY 6
3964#define ISP_SOFT_RESET_CMPL 7
1da177e4 3965 int fw_dump_reading;
edaa5c74 3966 int prev_minidump_failed;
a7a167bf
AV
3967 dma_addr_t eft_dma;
3968 void *eft;
81178772
SK
3969/* Current size of mctp dump is 0x086064 bytes */
3970#define MCTP_DUMP_SIZE 0x086064
3971 dma_addr_t mctp_dump_dma;
3972 void *mctp_dump;
3973 int mctp_dumped;
3974 int mctp_dump_reading;
bb99de67 3975 uint32_t chain_offset;
df613b96
AV
3976 struct dentry *dfs_dir;
3977 struct dentry *dfs_fce;
ce1025cd 3978 struct dentry *dfs_tgt_counters;
03e8c680 3979 struct dentry *dfs_fw_resource_cnt;
ce1025cd 3980
df613b96
AV
3981 dma_addr_t fce_dma;
3982 void *fce;
3983 uint32_t fce_bufs;
3984 uint16_t fce_mb[8];
3985 uint64_t fce_wr, fce_rd;
3986 struct mutex fce_mutex;
3987
3d71644c 3988 uint32_t pci_attr;
a8488abe 3989 uint16_t chip_revision;
1da177e4
LT
3990
3991 uint16_t product_id[4];
3992
3993 uint8_t model_number[16+1];
3994#define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0"
1ee27146 3995 char model_desc[80];
cca5335c 3996 uint8_t adapter_id[16+1];
1da177e4 3997
854165f4
AV
3998 /* Option ROM information. */
3999 char *optrom_buffer;
4000 uint32_t optrom_size;
4001 int optrom_state;
4002#define QLA_SWAITING 0
4003#define QLA_SREADING 1
4004#define QLA_SWRITING 2
b7cc176c
JC
4005 uint32_t optrom_region_start;
4006 uint32_t optrom_region_size;
7a8ab9c8 4007 struct mutex optrom_mutex;
854165f4 4008
7b867cf7 4009/* PCI expansion ROM image information. */
30c47662
AV
4010#define ROM_CODE_TYPE_BIOS 0
4011#define ROM_CODE_TYPE_FCODE 1
4012#define ROM_CODE_TYPE_EFI 3
7b867cf7
AC
4013 uint8_t bios_revision[2];
4014 uint8_t efi_revision[2];
4015 uint8_t fcode_revision[16];
30c47662
AV
4016 uint32_t fw_revision[4];
4017
0f2d962f
MI
4018 uint32_t gold_fw_version[4];
4019
3a03eb79
AV
4020 /* Offsets for flash/nvram access (set to ~0 if not used). */
4021 uint32_t flash_conf_off;
4022 uint32_t flash_data_off;
4023 uint32_t nvram_conf_off;
4024 uint32_t nvram_data_off;
4025
7d232c74 4026 uint32_t fdt_wrt_disable;
7ec0effd 4027 uint32_t fdt_wrt_enable;
7d232c74
AV
4028 uint32_t fdt_erase_cmd;
4029 uint32_t fdt_block_size;
4030 uint32_t fdt_unprotect_sec_cmd;
4031 uint32_t fdt_protect_sec_cmd;
7ec0effd 4032 uint32_t fdt_wrt_sts_reg_cmd;
7d232c74 4033
7b867cf7
AC
4034 uint32_t flt_region_flt;
4035 uint32_t flt_region_fdt;
4036 uint32_t flt_region_boot;
4243c115 4037 uint32_t flt_region_boot_sec;
7b867cf7 4038 uint32_t flt_region_fw;
4243c115 4039 uint32_t flt_region_fw_sec;
7b867cf7 4040 uint32_t flt_region_vpd_nvram;
3d79038f 4041 uint32_t flt_region_vpd;
4243c115 4042 uint32_t flt_region_vpd_sec;
3d79038f 4043 uint32_t flt_region_nvram;
7b867cf7 4044 uint32_t flt_region_npiv_conf;
cbc8eb67 4045 uint32_t flt_region_gold_fw;
09ff701a 4046 uint32_t flt_region_fcp_prio;
a9083016 4047 uint32_t flt_region_bootload;
4243c115
SC
4048 uint32_t flt_region_img_status_pri;
4049 uint32_t flt_region_img_status_sec;
4050 uint8_t active_image;
c00d8994 4051
1da177e4 4052 /* Needed for BEACON */
7b867cf7
AC
4053 uint16_t beacon_blink_led;
4054 uint8_t beacon_color_state;
f6df144c
AV
4055#define QLA_LED_GRN_ON 0x01
4056#define QLA_LED_YLW_ON 0x02
4057#define QLA_LED_ABR_ON 0x04
4058#define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */
4059 /* ISP2322: red, green, amber. */
7b867cf7
AC
4060 uint16_t zio_mode;
4061 uint16_t zio_timer;
a8488abe 4062
73208dfd 4063 struct qla_msix_entry *msix_entries;
2c3dfe3f 4064
7b867cf7
AC
4065 struct list_head vp_list; /* list of VP */
4066 unsigned long vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
4067 sizeof(unsigned long)];
4068 uint16_t num_vhosts; /* number of vports created */
4069 uint16_t num_vsans; /* number of vsan created */
4070 uint16_t max_npiv_vports; /* 63 or 125 per topoloty */
4071 int cur_vport_count;
4072
4073 struct qla_chip_state_84xx *cs84xx;
7b867cf7 4074 struct isp_operations *isp_ops;
68ca949c 4075 struct workqueue_struct *wq;
9a069e19 4076 struct qlfc_fw fw_buf;
09ff701a
SR
4077
4078 /* FCP_CMND priority support */
4079 struct qla_fcp_prio_cfg *fcp_prio_cfg;
a9083016
GM
4080
4081 struct dma_pool *dl_dma_pool;
4082#define DSD_LIST_DMA_POOL_SIZE 512
4083
4084 struct dma_pool *fcp_cmnd_dma_pool;
4085 mempool_t *ctx_mempool;
4086#define FCP_CMND_DMA_POOL_SIZE 512
4087
8dfa4b5a
BVA
4088 void __iomem *nx_pcibase; /* Base I/O address */
4089 void __iomem *nxdb_rd_ptr; /* Doorbell read pointer */
4090 void __iomem *nxdb_wr_ptr; /* Door bell write pointer */
a9083016
GM
4091
4092 uint32_t crb_win;
4093 uint32_t curr_window;
4094 uint32_t ddr_mn_window;
4095 unsigned long mn_win_crb;
4096 unsigned long ms_win_crb;
4097 int qdr_sn_window;
7d613ac6
SV
4098 uint32_t fcoe_dev_init_timeout;
4099 uint32_t fcoe_reset_timeout;
a9083016
GM
4100 rwlock_t hw_lock;
4101 uint16_t portnum; /* port number */
4102 int link_width;
4103 struct fw_blob *hablob;
4104 struct qla82xx_legacy_intr_set nx_legacy_intr;
4105
4106 uint16_t gbl_dsd_inuse;
4107 uint16_t gbl_dsd_avail;
4108 struct list_head gbl_dsd_list;
4109#define NUM_DSD_CHAIN 4096
9c2b2975
HZ
4110
4111 uint8_t fw_type;
4112 __le32 file_prd_off; /* File firmware product offset */
08de2844
GM
4113
4114 uint32_t md_template_size;
4115 void *md_tmplt_hdr;
4116 dma_addr_t md_tmplt_hdr_dma;
4117 void *md_dump;
4118 uint32_t md_dump_size;
2d70c103 4119
5f16b331 4120 void *loop_id_map;
7d613ac6
SV
4121
4122 /* QLA83XX IDC specific fields */
4123 uint32_t idc_audit_ts;
454073c9 4124 uint32_t idc_extend_tmo;
7d613ac6
SV
4125
4126 /* DPC low-priority workqueue */
4127 struct workqueue_struct *dpc_lp_wq;
4128 struct work_struct idc_aen;
4129 /* DPC high-priority workqueue */
4130 struct workqueue_struct *dpc_hp_wq;
4131 struct work_struct nic_core_reset;
4132 struct work_struct idc_state_handler;
4133 struct work_struct nic_core_unrecoverable;
f3ddac19 4134 struct work_struct board_disable;
7d613ac6 4135
8ae6d9c7
GM
4136 struct mr_data_fx00 mr;
4137
2d70c103 4138 struct qlt_hw_data tgt;
a1b23c5a 4139 int allow_cna_fw_dump;
1f4c7c38 4140 uint32_t fw_ability_mask;
92d4408e
SC
4141 uint16_t min_link_speed;
4142 uint16_t max_speed_sup;
deeae7a6
DG
4143
4144 atomic_t nvme_active_aen_cnt;
4145 uint16_t nvme_last_rptd_aen; /* Last recorded aen count */
7b867cf7
AC
4146};
4147
1f4c7c38
JC
4148#define FW_ABILITY_MAX_SPEED_MASK 0xFUL
4149#define FW_ABILITY_MAX_SPEED_16G 0x0
4150#define FW_ABILITY_MAX_SPEED_32G 0x1
4151#define FW_ABILITY_MAX_SPEED(ha) \
4152 (ha->fw_ability_mask & FW_ABILITY_MAX_SPEED_MASK)
4153
7b867cf7
AC
4154/*
4155 * Qlogic scsi host structure
4156 */
4157typedef struct scsi_qla_host {
4158 struct list_head list;
4159 struct list_head vp_fcports; /* list of fcports */
4160 struct list_head work_list;
f999f4c1 4161 spinlock_t work_lock;
ec7193e2 4162 struct work_struct iocb_work;
f999f4c1 4163
7b867cf7
AC
4164 /* Commonly used flags and state information. */
4165 struct Scsi_Host *host;
4166 unsigned long host_no;
4167 uint8_t host_str[16];
4168
4169 volatile struct {
4170 uint32_t init_done :1;
4171 uint32_t online :1;
7b867cf7
AC
4172 uint32_t reset_active :1;
4173
4174 uint32_t management_server_logged_in :1;
4175 uint32_t process_response_queue :1;
bad75002 4176 uint32_t difdix_supported:1;
feafb7b1 4177 uint32_t delete_progress:1;
8ae6d9c7
GM
4178
4179 uint32_t fw_tgt_reported:1;
969a6199 4180 uint32_t bbcr_enable:1;
d7459527 4181 uint32_t qpairs_available:1;
d65237c7
SC
4182 uint32_t qpairs_req_created:1;
4183 uint32_t qpairs_rsp_created:1;
a5d42f4c 4184 uint32_t nvme_enabled:1;
7b867cf7
AC
4185 } flags;
4186
4187 atomic_t loop_state;
4188#define LOOP_TIMEOUT 1
4189#define LOOP_DOWN 2
4190#define LOOP_UP 3
4191#define LOOP_UPDATE 4
4192#define LOOP_READY 5
4193#define LOOP_DEAD 6
4194
4005a995 4195 unsigned long relogin_jif;
7b867cf7
AC
4196 unsigned long dpc_flags;
4197#define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
4198#define RESET_ACTIVE 1
4199#define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
4200#define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
4201#define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
4202#define LOOP_RESYNC_ACTIVE 5
4203#define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
4204#define RSCN_UPDATE 7 /* Perform an RSCN update. */
ddb9b126
SS
4205#define RELOGIN_NEEDED 8
4206#define REGISTER_FC4_NEEDED 9 /* SNS FC4 registration required. */
4207#define ISP_ABORT_RETRY 10 /* ISP aborted. */
4208#define BEACON_BLINK_NEEDED 11
4209#define REGISTER_FDMI_NEEDED 12
4210#define FCPORT_UPDATE_NEEDED 13
4211#define VP_DPC_NEEDED 14 /* wake up for VP dpc handling */
4212#define UNLOADING 15
4213#define NPIV_CONFIG_NEEDED 16
a9083016
GM
4214#define ISP_UNRECOVERABLE 17
4215#define FCOE_CTX_RESET_NEEDED 18 /* Initiate FCoE context reset */
b1d46989 4216#define MPI_RESET_NEEDED 19 /* Initiate MPI FW reset */
579d12b5 4217#define ISP_QUIESCE_NEEDED 20 /* Driver need some quiescence */
41dc529a 4218#define FREE_BIT 21
50280c01
CD
4219#define PORT_UPDATE_NEEDED 22
4220#define FX00_RESET_RECOVERY 23
4221#define FX00_TARGET_SCAN 24
4222#define FX00_CRITEMP_RECOVERY 25
e8f5e95d 4223#define FX00_HOST_INFO_RESEND 26
d7459527 4224#define QPAIR_ONLINE_CHECK_NEEDED 27
deeae7a6 4225#define SET_ZIO_THRESHOLD_NEEDED 28
e4e3a2ce 4226#define DETECT_SFP_CHANGE 29
c0c462c8 4227#define N2N_LOGIN_NEEDED 30
9b3e0f4d 4228#define IOCB_WORK_ACTIVE 31
7b867cf7 4229
232792b6
JL
4230 unsigned long pci_flags;
4231#define PFLG_DISCONNECTED 0 /* PCI device removed */
beb9e315 4232#define PFLG_DRIVER_REMOVING 1 /* PCI driver .remove */
6b383979 4233#define PFLG_DRIVER_PROBING 2 /* PCI driver .probe */
232792b6 4234
7b867cf7 4235 uint32_t device_flags;
ddb9b126
SS
4236#define SWITCH_FOUND BIT_0
4237#define DFLG_NO_CABLE BIT_1
a9083016 4238#define DFLG_DEV_FAILED BIT_5
7b867cf7 4239
7b867cf7
AC
4240 /* ISP configuration data. */
4241 uint16_t loop_id; /* Host adapter loop id */
a9b6f722
SK
4242 uint16_t self_login_loop_id; /* host adapter loop id
4243 * get it on self login
4244 */
4245 fc_port_t bidir_fcport; /* fcport used for bidir cmnds
4246 * no need of allocating it for
4247 * each command
4248 */
7b867cf7
AC
4249
4250 port_id_t d_id; /* Host adapter port id */
4251 uint8_t marker_needed;
4252 uint16_t mgmt_svr_loop_id;
4253
4254
4255
7b867cf7
AC
4256 /* Timeout timers. */
4257 uint8_t loop_down_abort_time; /* port down timer */
4258 atomic_t loop_down_timer; /* loop down timer */
4259 uint8_t link_down_timeout; /* link down timeout */
4260
4261 uint32_t timer_active;
4262 struct timer_list timer;
4263
4264 uint8_t node_name[WWN_SIZE];
4265 uint8_t port_name[WWN_SIZE];
4266 uint8_t fabric_node_name[WWN_SIZE];
bad7001c 4267
a5d42f4c 4268 struct nvme_fc_local_port *nvme_local_port;
5621b0dd 4269 struct completion nvme_del_done;
a5d42f4c 4270 struct list_head nvme_rport_list;
7401bc18
DG
4271 atomic_t nvme_active_aen_cnt;
4272 uint16_t nvme_last_rptd_aen;
a5d42f4c 4273
bad7001c
AV
4274 uint16_t fcoe_vlan_id;
4275 uint16_t fcoe_fcf_idx;
4276 uint8_t fcoe_vn_port_mac[6];
4277
8b2f5ff3
SN
4278 /* list of commands waiting on workqueue */
4279 struct list_head qla_cmd_list;
4280 struct list_head qla_sess_op_cmd_list;
41dc529a 4281 struct list_head unknown_atio_list;
8b2f5ff3 4282 spinlock_t cmd_list_lock;
41dc529a 4283 struct delayed_work unknown_atio_work;
8b2f5ff3 4284
df673274
AP
4285 /* Counter to detect races between ELS and RSCN events */
4286 atomic_t generation_tick;
4287 /* Time when global fcport update has been scheduled */
4288 int total_fcport_update_gen;
71cdc079
AP
4289 /* List of pending LOGOs, protected by tgt_mutex */
4290 struct list_head logo_list;
b7bd104e
AP
4291 /* List of pending PLOGI acks, protected by hw lock */
4292 struct list_head plogi_ack_list;
df673274 4293
d7459527
MH
4294 struct list_head qp_list;
4295
7ec0effd 4296 uint32_t vp_abort_cnt;
7b867cf7 4297
2c3dfe3f 4298 struct fc_vport *fc_vport; /* holds fc_vport * for each vport */
2c3dfe3f 4299 uint16_t vp_idx; /* vport ID */
d7459527 4300 struct qla_qpair *qpair; /* base qpair */
2c3dfe3f 4301
2c3dfe3f 4302 unsigned long vp_flags;
2c3dfe3f
SJ
4303#define VP_IDX_ACQUIRED 0 /* bit no 0 */
4304#define VP_CREATE_NEEDED 1
4305#define VP_BIND_NEEDED 2
4306#define VP_DELETE_NEEDED 3
4307#define VP_SCR_NEEDED 4 /* State Change Request registration */
ded6411f 4308#define VP_CONFIG_OK 5 /* Flag to cfg VP, if FW is ready */
2c3dfe3f
SJ
4309 atomic_t vp_state;
4310#define VP_OFFLINE 0
4311#define VP_ACTIVE 1
4312#define VP_FAILED 2
4313// #define VP_DISABLE 3
4314 uint16_t vp_err_state;
4315 uint16_t vp_prev_err_state;
4316#define VP_ERR_UNKWN 0
4317#define VP_ERR_PORTDWN 1
4318#define VP_ERR_FAB_UNSUPPORTED 2
4319#define VP_ERR_FAB_NORESOURCES 3
4320#define VP_ERR_FAB_LOGOUT 4
4321#define VP_ERR_ADAP_NORESOURCES 5
7b867cf7 4322 struct qla_hw_data *hw;
0e8cd71c 4323 struct scsi_qlt_host vha_tgt;
2afa19a9 4324 struct req_que *req;
a9083016
GM
4325 int fw_heartbeat_counter;
4326 int seconds_since_last_heartbeat;
2be21fa2
SK
4327 struct fc_host_statistics fc_host_stat;
4328 struct qla_statistics qla_stats;
a9b6f722 4329 struct bidi_statistics bidi_stats;
feafb7b1 4330 atomic_t vref_count;
7ec0effd 4331 struct qla8044_reset_template reset_tmplt;
969a6199 4332 uint16_t bbcr;
726b8548
QT
4333 struct name_list_extended gnl;
4334 /* Count of active session/fcport */
4335 int fcport_count;
4336 wait_queue_head_t fcport_waitQ;
c4a9b538 4337 wait_queue_head_t vref_waitq;
92d4408e 4338 uint8_t min_link_speed_feat;
edd05de1
DG
4339 uint8_t n2n_node_name[WWN_SIZE];
4340 uint8_t n2n_port_name[WWN_SIZE];
4341 uint16_t n2n_id;
2d73ac61 4342 struct list_head gpnid_list;
a4239945 4343 struct fab_scan scan;
1da177e4
LT
4344} scsi_qla_host_t;
4345
4243c115
SC
4346struct qla27xx_image_status {
4347 uint8_t image_status_mask;
4348 uint16_t generation_number;
4349 uint8_t reserved[3];
4350 uint8_t ver_minor;
4351 uint8_t ver_major;
4352 uint32_t checksum;
4353 uint32_t signature;
4354} __packed;
4355
2d70c103
NB
4356#define SET_VP_IDX 1
4357#define SET_AL_PA 2
4358#define RESET_VP_IDX 3
4359#define RESET_AL_PA 4
4360struct qla_tgt_vp_map {
4361 uint8_t idx;
4362 scsi_qla_host_t *vha;
4363};
4364
d7459527
MH
4365struct qla2_sgx {
4366 dma_addr_t dma_addr; /* OUT */
4367 uint32_t dma_len; /* OUT */
4368
4369 uint32_t tot_bytes; /* IN */
4370 struct scatterlist *cur_sg; /* IN */
4371
4372 /* for book keeping, bzero on initial invocation */
4373 uint32_t bytes_consumed;
4374 uint32_t num_bytes;
4375 uint32_t tot_partial;
4376
4377 /* for debugging */
4378 uint32_t num_sg;
4379 srb_t *sp;
4380};
4381
4b60c827
QT
4382#define QLA_FW_STARTED(_ha) { \
4383 int i; \
4384 _ha->flags.fw_started = 1; \
4385 _ha->base_qpair->fw_started = 1; \
4386 for (i = 0; i < _ha->max_qpairs; i++) { \
4387 if (_ha->queue_pair_map[i]) \
4388 _ha->queue_pair_map[i]->fw_started = 1; \
4389 } \
4390}
4391
4392#define QLA_FW_STOPPED(_ha) { \
4393 int i; \
4394 _ha->flags.fw_started = 0; \
4395 _ha->base_qpair->fw_started = 0; \
4396 for (i = 0; i < _ha->max_qpairs; i++) { \
4397 if (_ha->queue_pair_map[i]) \
4398 _ha->queue_pair_map[i]->fw_started = 0; \
4399 } \
4400}
4401
1da177e4
LT
4402/*
4403 * Macros to help code, maintain, etc.
4404 */
4405#define LOOP_TRANSITION(ha) \
4406 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
23443b1d 4407 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
1da177e4 4408 atomic_read(&ha->loop_state) == LOOP_DOWN)
fa2a1ce5 4409
8ae6d9c7
GM
4410#define STATE_TRANSITION(ha) \
4411 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
4412 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags))
4413
d7459527
MH
4414#define QLA_VHA_MARK_BUSY(__vha, __bail) do { \
4415 atomic_inc(&__vha->vref_count); \
4416 mb(); \
4417 if (__vha->flags.delete_progress) { \
4418 atomic_dec(&__vha->vref_count); \
c4a9b538 4419 wake_up(&__vha->vref_waitq); \
d7459527
MH
4420 __bail = 1; \
4421 } else { \
4422 __bail = 0; \
4423 } \
feafb7b1
AE
4424} while (0)
4425
c4a9b538 4426#define QLA_VHA_MARK_NOT_BUSY(__vha) do { \
d7459527 4427 atomic_dec(&__vha->vref_count); \
c4a9b538
JC
4428 wake_up(&__vha->vref_waitq); \
4429} while (0) \
d7459527
MH
4430
4431#define QLA_QPAIR_MARK_BUSY(__qpair, __bail) do { \
4432 atomic_inc(&__qpair->ref_count); \
4433 mb(); \
4434 if (__qpair->delete_in_progress) { \
4435 atomic_dec(&__qpair->ref_count); \
4436 __bail = 1; \
4437 } else { \
4438 __bail = 0; \
4439 } \
feafb7b1
AE
4440} while (0)
4441
d7459527
MH
4442#define QLA_QPAIR_MARK_NOT_BUSY(__qpair) \
4443 atomic_dec(&__qpair->ref_count); \
4444
7c3f8fd1
QT
4445
4446#define QLA_ENA_CONF(_ha) {\
4447 int i;\
4448 _ha->base_qpair->enable_explicit_conf = 1; \
4449 for (i = 0; i < _ha->max_qpairs; i++) { \
4450 if (_ha->queue_pair_map[i]) \
4451 _ha->queue_pair_map[i]->enable_explicit_conf = 1; \
4452 } \
4453}
4454
4455#define QLA_DIS_CONF(_ha) {\
4456 int i;\
4457 _ha->base_qpair->enable_explicit_conf = 0; \
4458 for (i = 0; i < _ha->max_qpairs; i++) { \
4459 if (_ha->queue_pair_map[i]) \
4460 _ha->queue_pair_map[i]->enable_explicit_conf = 0; \
4461 } \
4462}
4463
1da177e4
LT
4464/*
4465 * qla2x00 local function return status codes
4466 */
4467#define MBS_MASK 0x3fff
4468
4469#define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
4470#define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
4471#define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
4472#define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
4473#define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
4474#define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
4475#define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
4476#define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
4477#define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
4478#define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
4479
4480#define QLA_FUNCTION_TIMEOUT 0x100
4481#define QLA_FUNCTION_PARAMETER_ERROR 0x101
4482#define QLA_FUNCTION_FAILED 0x102
4483#define QLA_MEMORY_ALLOC_FAILED 0x103
4484#define QLA_LOCK_TIMEOUT 0x104
4485#define QLA_ABORTED 0x105
4486#define QLA_SUSPENDED 0x106
4487#define QLA_BUSY 0x107
cca5335c 4488#define QLA_ALREADY_REGISTERED 0x109
1da177e4 4489
1da177e4
LT
4490#define NVRAM_DELAY() udelay(10)
4491
1da177e4
LT
4492/*
4493 * Flash support definitions
4494 */
854165f4
AV
4495#define OPTROM_SIZE_2300 0x20000
4496#define OPTROM_SIZE_2322 0x100000
4497#define OPTROM_SIZE_24XX 0x100000
c3a2f0df 4498#define OPTROM_SIZE_25XX 0x200000
3a03eb79 4499#define OPTROM_SIZE_81XX 0x400000
a9083016 4500#define OPTROM_SIZE_82XX 0x800000
6246b8a1 4501#define OPTROM_SIZE_83XX 0x1000000
a9083016
GM
4502
4503#define OPTROM_BURST_SIZE 0x1000
4504#define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
1da177e4 4505
bad75002
AE
4506#define QLA_DSDS_PER_IOCB 37
4507
4d78c973
GM
4508#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
4509
58548cb5
GM
4510#define QLA_SG_ALL 1024
4511
4d78c973
GM
4512enum nexus_wait_type {
4513 WAIT_HOST = 0,
4514 WAIT_TARGET,
4515 WAIT_LUN,
4516};
4517
e4e3a2ce
QT
4518/* Refer to SNIA SFF 8247 */
4519struct sff_8247_a0 {
4520 u8 txid; /* transceiver id */
4521 u8 ext_txid;
4522 u8 connector;
4523 /* compliance code */
4524 u8 eth_infi_cc3; /* ethernet, inifiband */
4525 u8 sonet_cc4[2];
4526 u8 eth_cc6;
4527 /* link length */
4528#define FC_LL_VL BIT_7 /* very long */
4529#define FC_LL_S BIT_6 /* Short */
4530#define FC_LL_I BIT_5 /* Intermidiate*/
4531#define FC_LL_L BIT_4 /* Long */
4532#define FC_LL_M BIT_3 /* Medium */
4533#define FC_LL_SA BIT_2 /* ShortWave laser */
4534#define FC_LL_LC BIT_1 /* LongWave laser */
4535#define FC_LL_EL BIT_0 /* Electrical inter enclosure */
4536 u8 fc_ll_cc7;
4537 /* FC technology */
4538#define FC_TEC_EL BIT_7 /* Electrical inter enclosure */
4539#define FC_TEC_SN BIT_6 /* short wave w/o OFC */
4540#define FC_TEC_SL BIT_5 /* short wave with OFC */
4541#define FC_TEC_LL BIT_4 /* Longwave Laser */
4542#define FC_TEC_ACT BIT_3 /* Active cable */
4543#define FC_TEC_PAS BIT_2 /* Passive cable */
4544 u8 fc_tec_cc8;
4545 /* Transmission Media */
4546#define FC_MED_TW BIT_7 /* Twin Ax */
4547#define FC_MED_TP BIT_6 /* Twited Pair */
4548#define FC_MED_MI BIT_5 /* Min Coax */
4549#define FC_MED_TV BIT_4 /* Video Coax */
4550#define FC_MED_M6 BIT_3 /* Multimode, 62.5um */
4551#define FC_MED_M5 BIT_2 /* Multimode, 50um */
4552#define FC_MED_SM BIT_0 /* Single Mode */
4553 u8 fc_med_cc9;
4554 /* speed FC_SP_12: 12*100M = 1200 MB/s */
4555#define FC_SP_12 BIT_7
4556#define FC_SP_8 BIT_6
4557#define FC_SP_16 BIT_5
4558#define FC_SP_4 BIT_4
4559#define FC_SP_32 BIT_3
4560#define FC_SP_2 BIT_2
4561#define FC_SP_1 BIT_0
4562 u8 fc_sp_cc10;
4563 u8 encode;
4564 u8 bitrate;
4565 u8 rate_id;
4566 u8 length_km; /* offset 14/eh */
4567 u8 length_100m;
4568 u8 length_50um_10m;
4569 u8 length_62um_10m;
4570 u8 length_om4_10m;
4571 u8 length_om3_10m;
4572#define SFF_VEN_NAME_LEN 16
4573 u8 vendor_name[SFF_VEN_NAME_LEN]; /* offset 20/14h */
4574 u8 tx_compat;
4575 u8 vendor_oui[3];
4576#define SFF_PART_NAME_LEN 16
4577 u8 vendor_pn[SFF_PART_NAME_LEN]; /* part number */
4578 u8 vendor_rev[4];
4579 u8 wavelength[2];
4580 u8 resv;
4581 u8 cc_base;
4582 u8 options[2]; /* offset 64 */
4583 u8 br_max;
4584 u8 br_min;
4585 u8 vendor_sn[16];
4586 u8 date_code[8];
4587 u8 diag;
4588 u8 enh_options;
4589 u8 sff_revision;
4590 u8 cc_ext;
4591 u8 vendor_specific[32];
4592 u8 resv2[128];
4593};
4594
4595#define AUTO_DETECT_SFP_SUPPORT(_vha)\
4596 (ql2xautodetectsfp && !_vha->vp_idx && \
4597 (IS_QLA25XX(_vha->hw) || IS_QLA81XX(_vha->hw) ||\
4598 IS_QLA83XX(_vha->hw) || IS_QLA27XX(_vha->hw)))
4599
09620eeb
QT
4600#define USER_CTRL_IRQ(_ha) (ql2xuctrlirq && QLA_TGT_MODE_ENABLED() && \
4601 (IS_QLA27XX(_ha) || IS_QLA83XX(_ha)))
4602
9cd883f0
QT
4603#define SAVE_TOPO(_ha) { \
4604 if (_ha->current_topology) \
4605 _ha->prev_topology = _ha->current_topology; \
4606}
4607
4608#define N2N_TOPO(ha) \
4609 ((ha->prev_topology == ISP_CFG_N && !ha->current_topology) || \
4610 ha->current_topology == ISP_CFG_N || \
4611 !ha->current_topology)
4612
c5419e26 4613#include "qla_target.h"
1da177e4
LT
4614#include "qla_gbl.h"
4615#include "qla_dbg.h"
4616#include "qla_inline.h"
1da177e4 4617#endif