]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/scsi/qla2xxx/qla_def.h
[SCSI] qla2xxx: Resync with latest HBA SSID specification -- 2.2j.
[mirror_ubuntu-hirsute-kernel.git] / drivers / scsi / qla2xxx / qla_def.h
CommitLineData
fa90c54f
AV
1/*
2 * QLogic Fibre Channel HBA Driver
3 * Copyright (c) 2003-2005 QLogic Corporation
4 *
5 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
1da177e4
LT
7#ifndef __QLA_DEF_H
8#define __QLA_DEF_H
9
10#include <linux/kernel.h>
11#include <linux/init.h>
12#include <linux/types.h>
13#include <linux/module.h>
14#include <linux/list.h>
15#include <linux/pci.h>
16#include <linux/dma-mapping.h>
17#include <linux/sched.h>
18#include <linux/slab.h>
19#include <linux/dmapool.h>
20#include <linux/mempool.h>
21#include <linux/spinlock.h>
22#include <linux/completion.h>
abbd8870 23#include <linux/interrupt.h>
19a7b4ae 24#include <linux/workqueue.h>
5433383e 25#include <linux/firmware.h>
1da177e4
LT
26#include <asm/semaphore.h>
27
28#include <scsi/scsi.h>
29#include <scsi/scsi_host.h>
30#include <scsi/scsi_device.h>
31#include <scsi/scsi_cmnd.h>
392e2f65 32#include <scsi/scsi_transport_fc.h>
1da177e4 33
cb63067a
AV
34#define QLA2XXX_DRIVER_NAME "qla2xxx"
35
1da177e4
LT
36/*
37 * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
38 * but that's fine as we don't look at the last 24 ones for
39 * ISP2100 HBAs.
40 */
41#define MAILBOX_REGISTER_COUNT_2100 8
42#define MAILBOX_REGISTER_COUNT 32
43
44#define QLA2200A_RISC_ROM_VER 4
45#define FPM_2300 6
46#define FPM_2310 7
47
48#include "qla_settings.h"
49
fa2a1ce5 50/*
1da177e4
LT
51 * Data bit definitions
52 */
53#define BIT_0 0x1
54#define BIT_1 0x2
55#define BIT_2 0x4
56#define BIT_3 0x8
57#define BIT_4 0x10
58#define BIT_5 0x20
59#define BIT_6 0x40
60#define BIT_7 0x80
61#define BIT_8 0x100
62#define BIT_9 0x200
63#define BIT_10 0x400
64#define BIT_11 0x800
65#define BIT_12 0x1000
66#define BIT_13 0x2000
67#define BIT_14 0x4000
68#define BIT_15 0x8000
69#define BIT_16 0x10000
70#define BIT_17 0x20000
71#define BIT_18 0x40000
72#define BIT_19 0x80000
73#define BIT_20 0x100000
74#define BIT_21 0x200000
75#define BIT_22 0x400000
76#define BIT_23 0x800000
77#define BIT_24 0x1000000
78#define BIT_25 0x2000000
79#define BIT_26 0x4000000
80#define BIT_27 0x8000000
81#define BIT_28 0x10000000
82#define BIT_29 0x20000000
83#define BIT_30 0x40000000
84#define BIT_31 0x80000000
85
86#define LSB(x) ((uint8_t)(x))
87#define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
88
89#define LSW(x) ((uint16_t)(x))
90#define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
91
92#define LSD(x) ((uint32_t)((uint64_t)(x)))
93#define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
94
95
96/*
97 * I/O register
98*/
99
100#define RD_REG_BYTE(addr) readb(addr)
101#define RD_REG_WORD(addr) readw(addr)
102#define RD_REG_DWORD(addr) readl(addr)
103#define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
104#define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
105#define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
106#define WRT_REG_BYTE(addr, data) writeb(data,addr)
107#define WRT_REG_WORD(addr, data) writew(data,addr)
108#define WRT_REG_DWORD(addr, data) writel(data,addr)
109
f6df144c
AV
110/*
111 * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
112 * 133Mhz slot.
113 */
114#define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr))
115#define WRT_REG_WORD_PIO(addr, data) (outw(data,(unsigned long)addr))
116
1da177e4
LT
117/*
118 * Fibre Channel device definitions.
119 */
120#define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
121#define MAX_FIBRE_DEVICES 512
cc4731f5 122#define MAX_FIBRE_LUNS 0xFFFF
1da177e4
LT
123#define MAX_RSCN_COUNT 32
124#define MAX_HOST_COUNT 16
125
126/*
127 * Host adapter default definitions.
128 */
129#define MAX_BUSES 1 /* We only have one bus today */
130#define MAX_TARGETS_2100 MAX_FIBRE_DEVICES
131#define MAX_TARGETS_2200 MAX_FIBRE_DEVICES
1da177e4
LT
132#define MIN_LUNS 8
133#define MAX_LUNS MAX_FIBRE_LUNS
fa2a1ce5
AV
134#define MAX_CMDS_PER_LUN 255
135
1da177e4
LT
136/*
137 * Fibre Channel device definitions.
138 */
139#define SNS_LAST_LOOP_ID_2100 0xfe
140#define SNS_LAST_LOOP_ID_2300 0x7ff
141
142#define LAST_LOCAL_LOOP_ID 0x7d
143#define SNS_FL_PORT 0x7e
144#define FABRIC_CONTROLLER 0x7f
145#define SIMPLE_NAME_SERVER 0x80
146#define SNS_FIRST_LOOP_ID 0x81
147#define MANAGEMENT_SERVER 0xfe
148#define BROADCAST 0xff
149
3d71644c
AV
150/*
151 * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
152 * valid range of an N-PORT id is 0 through 0x7ef.
153 */
154#define NPH_LAST_HANDLE 0x7ef
cca5335c 155#define NPH_MGMT_SERVER 0x7fa /* FFFFFA */
3d71644c
AV
156#define NPH_SNS 0x7fc /* FFFFFC */
157#define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
158#define NPH_F_PORT 0x7fe /* FFFFFE */
159#define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
160
161#define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
162#include "qla_fw.h"
1da177e4
LT
163
164/*
165 * Timeout timer counts in seconds
166 */
8482e118 167#define PORT_RETRY_TIME 1
1da177e4
LT
168#define LOOP_DOWN_TIMEOUT 60
169#define LOOP_DOWN_TIME 255 /* 240 */
170#define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
171
172/* Maximum outstanding commands in ISP queues (1-65535) */
173#define MAX_OUTSTANDING_COMMANDS 1024
174
175/* ISP request and response entry counts (37-65535) */
176#define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
177#define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
178#define REQUEST_ENTRY_CNT_2XXX_EXT_MEM 4096 /* Number of request entries. */
3d71644c 179#define REQUEST_ENTRY_CNT_24XX 4096 /* Number of request entries. */
1da177e4
LT
180#define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
181#define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
182
183/*
fa2a1ce5 184 * SCSI Request Block
1da177e4
LT
185 */
186typedef struct srb {
187 struct list_head list;
188
189 struct scsi_qla_host *ha; /* HA the SP is queued on */
bdf79621 190 struct fc_port *fcport;
1da177e4
LT
191
192 struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
193
1da177e4
LT
194 uint16_t flags;
195
1da177e4
LT
196 /* Single transfer DMA context */
197 dma_addr_t dma_handle;
198
199 uint32_t request_sense_length;
200 uint8_t *request_sense_ptr;
1da177e4
LT
201} srb_t;
202
203/*
204 * SRB flag definitions
205 */
206#define SRB_TIMEOUT BIT_0 /* Command timed out */
207#define SRB_DMA_VALID BIT_1 /* Command sent to ISP */
208#define SRB_WATCHDOG BIT_2 /* Command on watchdog list */
209#define SRB_ABORT_PENDING BIT_3 /* Command abort sent to device */
210
211#define SRB_ABORTED BIT_4 /* Command aborted command already */
212#define SRB_RETRY BIT_5 /* Command needs retrying */
213#define SRB_GOT_SENSE BIT_6 /* Command has sense data */
214#define SRB_FAILOVER BIT_7 /* Command in failover state */
215
216#define SRB_BUSY BIT_8 /* Command is in busy retry state */
217#define SRB_FO_CANCEL BIT_9 /* Command don't need to do failover */
218#define SRB_IOCTL BIT_10 /* IOCTL command. */
219#define SRB_TAPE BIT_11 /* FCP2 (Tape) command. */
220
1da177e4
LT
221/*
222 * ISP I/O Register Set structure definitions.
223 */
3d71644c
AV
224struct device_reg_2xxx {
225 uint16_t flash_address; /* Flash BIOS address */
226 uint16_t flash_data; /* Flash BIOS data */
1da177e4 227 uint16_t unused_1[1]; /* Gap */
3d71644c 228 uint16_t ctrl_status; /* Control/Status */
fa2a1ce5 229#define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
1da177e4
LT
230#define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
231#define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
232
3d71644c 233 uint16_t ictrl; /* Interrupt control */
1da177e4
LT
234#define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
235#define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
236
3d71644c 237 uint16_t istatus; /* Interrupt status */
1da177e4
LT
238#define ISR_RISC_INT BIT_3 /* RISC interrupt */
239
3d71644c
AV
240 uint16_t semaphore; /* Semaphore */
241 uint16_t nvram; /* NVRAM register. */
1da177e4
LT
242#define NVR_DESELECT 0
243#define NVR_BUSY BIT_15
244#define NVR_WRT_ENABLE BIT_14 /* Write enable */
245#define NVR_PR_ENABLE BIT_13 /* Protection register enable */
246#define NVR_DATA_IN BIT_3
247#define NVR_DATA_OUT BIT_2
248#define NVR_SELECT BIT_1
249#define NVR_CLOCK BIT_0
250
45aeaf1e
RA
251#define NVR_WAIT_CNT 20000
252
1da177e4
LT
253 union {
254 struct {
3d71644c
AV
255 uint16_t mailbox0;
256 uint16_t mailbox1;
257 uint16_t mailbox2;
258 uint16_t mailbox3;
259 uint16_t mailbox4;
260 uint16_t mailbox5;
261 uint16_t mailbox6;
262 uint16_t mailbox7;
263 uint16_t unused_2[59]; /* Gap */
1da177e4
LT
264 } __attribute__((packed)) isp2100;
265 struct {
3d71644c
AV
266 /* Request Queue */
267 uint16_t req_q_in; /* In-Pointer */
268 uint16_t req_q_out; /* Out-Pointer */
269 /* Response Queue */
270 uint16_t rsp_q_in; /* In-Pointer */
271 uint16_t rsp_q_out; /* Out-Pointer */
1da177e4
LT
272
273 /* RISC to Host Status */
fa2a1ce5 274 uint32_t host_status;
1da177e4
LT
275#define HSR_RISC_INT BIT_15 /* RISC interrupt */
276#define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
277
278 /* Host to Host Semaphore */
fa2a1ce5 279 uint16_t host_semaphore;
3d71644c
AV
280 uint16_t unused_3[17]; /* Gap */
281 uint16_t mailbox0;
282 uint16_t mailbox1;
283 uint16_t mailbox2;
284 uint16_t mailbox3;
285 uint16_t mailbox4;
286 uint16_t mailbox5;
287 uint16_t mailbox6;
288 uint16_t mailbox7;
289 uint16_t mailbox8;
290 uint16_t mailbox9;
291 uint16_t mailbox10;
292 uint16_t mailbox11;
293 uint16_t mailbox12;
294 uint16_t mailbox13;
295 uint16_t mailbox14;
296 uint16_t mailbox15;
297 uint16_t mailbox16;
298 uint16_t mailbox17;
299 uint16_t mailbox18;
300 uint16_t mailbox19;
301 uint16_t mailbox20;
302 uint16_t mailbox21;
303 uint16_t mailbox22;
304 uint16_t mailbox23;
305 uint16_t mailbox24;
306 uint16_t mailbox25;
307 uint16_t mailbox26;
308 uint16_t mailbox27;
309 uint16_t mailbox28;
310 uint16_t mailbox29;
311 uint16_t mailbox30;
312 uint16_t mailbox31;
313 uint16_t fb_cmd;
314 uint16_t unused_4[10]; /* Gap */
1da177e4
LT
315 } __attribute__((packed)) isp2300;
316 } u;
317
3d71644c 318 uint16_t fpm_diag_config;
1da177e4 319 uint16_t unused_5[0x6]; /* Gap */
3d71644c 320 uint16_t pcr; /* Processor Control Register. */
1da177e4 321 uint16_t unused_6[0x5]; /* Gap */
3d71644c 322 uint16_t mctr; /* Memory Configuration and Timing. */
1da177e4 323 uint16_t unused_7[0x3]; /* Gap */
3d71644c 324 uint16_t fb_cmd_2100; /* Unused on 23XX */
1da177e4 325 uint16_t unused_8[0x3]; /* Gap */
3d71644c 326 uint16_t hccr; /* Host command & control register. */
1da177e4
LT
327#define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
328#define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
329 /* HCCR commands */
330#define HCCR_RESET_RISC 0x1000 /* Reset RISC */
331#define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
332#define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
333#define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
334#define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
335#define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
336#define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
337#define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
338
339 uint16_t unused_9[5]; /* Gap */
3d71644c
AV
340 uint16_t gpiod; /* GPIO Data register. */
341 uint16_t gpioe; /* GPIO Enable register. */
1da177e4
LT
342#define GPIO_LED_MASK 0x00C0
343#define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
344#define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
345#define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
346#define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
f6df144c
AV
347#define GPIO_LED_ALL_OFF 0x0000
348#define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */
349#define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */
1da177e4
LT
350
351 union {
352 struct {
3d71644c
AV
353 uint16_t unused_10[8]; /* Gap */
354 uint16_t mailbox8;
355 uint16_t mailbox9;
356 uint16_t mailbox10;
357 uint16_t mailbox11;
358 uint16_t mailbox12;
359 uint16_t mailbox13;
360 uint16_t mailbox14;
361 uint16_t mailbox15;
362 uint16_t mailbox16;
363 uint16_t mailbox17;
364 uint16_t mailbox18;
365 uint16_t mailbox19;
366 uint16_t mailbox20;
367 uint16_t mailbox21;
368 uint16_t mailbox22;
369 uint16_t mailbox23; /* Also probe reg. */
1da177e4
LT
370 } __attribute__((packed)) isp2200;
371 } u_end;
3d71644c
AV
372};
373
9a168bdd 374typedef union {
3d71644c
AV
375 struct device_reg_2xxx isp;
376 struct device_reg_24xx isp24;
1da177e4
LT
377} device_reg_t;
378
379#define ISP_REQ_Q_IN(ha, reg) \
380 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
381 &(reg)->u.isp2100.mailbox4 : \
382 &(reg)->u.isp2300.req_q_in)
383#define ISP_REQ_Q_OUT(ha, reg) \
384 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
385 &(reg)->u.isp2100.mailbox4 : \
386 &(reg)->u.isp2300.req_q_out)
387#define ISP_RSP_Q_IN(ha, reg) \
388 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
389 &(reg)->u.isp2100.mailbox5 : \
390 &(reg)->u.isp2300.rsp_q_in)
391#define ISP_RSP_Q_OUT(ha, reg) \
392 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
393 &(reg)->u.isp2100.mailbox5 : \
394 &(reg)->u.isp2300.rsp_q_out)
395
396#define MAILBOX_REG(ha, reg, num) \
397 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
398 (num < 8 ? \
399 &(reg)->u.isp2100.mailbox0 + (num) : \
400 &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
401 &(reg)->u.isp2300.mailbox0 + (num))
402#define RD_MAILBOX_REG(ha, reg, num) \
403 RD_REG_WORD(MAILBOX_REG(ha, reg, num))
404#define WRT_MAILBOX_REG(ha, reg, num, data) \
405 WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
406
407#define FB_CMD_REG(ha, reg) \
408 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
409 &(reg)->fb_cmd_2100 : \
410 &(reg)->u.isp2300.fb_cmd)
411#define RD_FB_CMD_REG(ha, reg) \
412 RD_REG_WORD(FB_CMD_REG(ha, reg))
413#define WRT_FB_CMD_REG(ha, reg, data) \
414 WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
415
416typedef struct {
417 uint32_t out_mb; /* outbound from driver */
418 uint32_t in_mb; /* Incoming from RISC */
419 uint16_t mb[MAILBOX_REGISTER_COUNT];
420 long buf_size;
421 void *bufp;
422 uint32_t tov;
423 uint8_t flags;
424#define MBX_DMA_IN BIT_0
425#define MBX_DMA_OUT BIT_1
426#define IOCTL_CMD BIT_2
427} mbx_cmd_t;
428
429#define MBX_TOV_SECONDS 30
430
431/*
432 * ISP product identification definitions in mailboxes after reset.
433 */
434#define PROD_ID_1 0x4953
435#define PROD_ID_2 0x0000
436#define PROD_ID_2a 0x5020
437#define PROD_ID_3 0x2020
438
439/*
440 * ISP mailbox Self-Test status codes
441 */
442#define MBS_FRM_ALIVE 0 /* Firmware Alive. */
443#define MBS_CHKSUM_ERR 1 /* Checksum Error. */
444#define MBS_BUSY 4 /* Busy. */
445
446/*
447 * ISP mailbox command complete status codes
448 */
449#define MBS_COMMAND_COMPLETE 0x4000
450#define MBS_INVALID_COMMAND 0x4001
451#define MBS_HOST_INTERFACE_ERROR 0x4002
452#define MBS_TEST_FAILED 0x4003
453#define MBS_COMMAND_ERROR 0x4005
454#define MBS_COMMAND_PARAMETER_ERROR 0x4006
455#define MBS_PORT_ID_USED 0x4007
456#define MBS_LOOP_ID_USED 0x4008
457#define MBS_ALL_IDS_IN_USE 0x4009
458#define MBS_NOT_LOGGED_IN 0x400A
3d71644c
AV
459#define MBS_LINK_DOWN_ERROR 0x400B
460#define MBS_DIAG_ECHO_TEST_ERROR 0x400C
1da177e4
LT
461
462/*
463 * ISP mailbox asynchronous event status codes
464 */
465#define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
466#define MBA_RESET 0x8001 /* Reset Detected. */
467#define MBA_SYSTEM_ERR 0x8002 /* System Error. */
468#define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
469#define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
470#define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
471#define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
472 /* occurred. */
473#define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
474#define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
475#define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
476#define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
477#define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
478#define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
479#define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
480#define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
481#define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
482#define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
483#define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
484#define MBA_IP_RECEIVE 0x8023 /* IP Received. */
485#define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
486#define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
487#define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
488#define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
489 /* used. */
490#define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
491#define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
492#define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
493#define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
494#define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
495#define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
496#define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
497#define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
498#define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
499#define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
500#define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
501#define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
502#define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
503
504/*
505 * Firmware options 1, 2, 3.
506 */
507#define FO1_AE_ON_LIPF8 BIT_0
508#define FO1_AE_ALL_LIP_RESET BIT_1
509#define FO1_CTIO_RETRY BIT_3
510#define FO1_DISABLE_LIP_F7_SW BIT_4
511#define FO1_DISABLE_100MS_LOS_WAIT BIT_5
3d71644c 512#define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
1da177e4
LT
513#define FO1_AE_ON_LOOP_INIT_ERR BIT_7
514#define FO1_SET_EMPHASIS_SWING BIT_8
515#define FO1_AE_AUTO_BYPASS BIT_9
516#define FO1_ENABLE_PURE_IOCB BIT_10
517#define FO1_AE_PLOGI_RJT BIT_11
518#define FO1_ENABLE_ABORT_SEQUENCE BIT_12
519#define FO1_AE_QUEUE_FULL BIT_13
520
521#define FO2_ENABLE_ATIO_TYPE_3 BIT_0
522#define FO2_REV_LOOPBACK BIT_1
523
524#define FO3_ENABLE_EMERG_IOCB BIT_0
525#define FO3_AE_RND_ERROR BIT_1
526
3d71644c
AV
527/* 24XX additional firmware options */
528#define ADD_FO_COUNT 3
529#define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
530#define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
531
532#define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
533
534#define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
535
1da177e4
LT
536/*
537 * ISP mailbox commands
538 */
539#define MBC_LOAD_RAM 1 /* Load RAM. */
540#define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
541#define MBC_WRITE_RAM_WORD 4 /* Write RAM word. */
542#define MBC_READ_RAM_WORD 5 /* Read RAM word. */
543#define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
544#define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
545#define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
546#define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
547#define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
548#define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
549#define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
550#define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
551#define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
552#define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
f6ef3b18 553#define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
1da177e4
LT
554#define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
555#define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
556#define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
557#define MBC_RESET 0x18 /* Reset. */
558#define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
559#define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
560#define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
561#define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
562#define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
563#define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
564#define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
565#define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
566#define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
567#define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
568#define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
569#define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
570#define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
571#define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
572#define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
573#define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
574#define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
575#define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
576#define MBC_GET_RNID_PARAMS 0x5a /* Data Rate */
577#define MBC_DATA_RATE 0x5d /* Get RNID parameters */
578#define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
579#define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
580 /* Initialization Procedure */
581#define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
582#define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
583#define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
584#define MBC_TARGET_RESET 0x66 /* Target Reset. */
585#define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
586#define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
587#define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
588#define MBC_GET_PORT_NAME 0x6a /* Get port name. */
589#define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
590#define MBC_LIP_RESET 0x6c /* LIP reset. */
591#define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
592 /* commandd. */
593#define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
594#define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
595#define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
596#define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
597#define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
598#define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
599#define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
600#define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
601#define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
602#define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
603#define MBC_LUN_RESET 0x7E /* Send LUN reset */
604
3d71644c
AV
605/*
606 * ISP24xx mailbox commands
607 */
608#define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
609#define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
610#define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
a7a167bf 611#define MBC_TRACE_CONTROL 0x27 /* Trace control command. */
3d71644c
AV
612#define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
613#define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
614#define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
615#define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
616#define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
617#define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
618#define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
619#define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
620#define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
621
a7a167bf
AV
622#define TC_ENABLE 4
623#define TC_DISABLE 5
624
1da177e4
LT
625/* Firmware return data sizes */
626#define FCAL_MAP_SIZE 128
627
628/* Mailbox bit definitions for out_mb and in_mb */
629#define MBX_31 BIT_31
630#define MBX_30 BIT_30
631#define MBX_29 BIT_29
632#define MBX_28 BIT_28
633#define MBX_27 BIT_27
634#define MBX_26 BIT_26
635#define MBX_25 BIT_25
636#define MBX_24 BIT_24
637#define MBX_23 BIT_23
638#define MBX_22 BIT_22
639#define MBX_21 BIT_21
640#define MBX_20 BIT_20
641#define MBX_19 BIT_19
642#define MBX_18 BIT_18
643#define MBX_17 BIT_17
644#define MBX_16 BIT_16
645#define MBX_15 BIT_15
646#define MBX_14 BIT_14
647#define MBX_13 BIT_13
648#define MBX_12 BIT_12
649#define MBX_11 BIT_11
650#define MBX_10 BIT_10
651#define MBX_9 BIT_9
652#define MBX_8 BIT_8
653#define MBX_7 BIT_7
654#define MBX_6 BIT_6
655#define MBX_5 BIT_5
656#define MBX_4 BIT_4
657#define MBX_3 BIT_3
658#define MBX_2 BIT_2
659#define MBX_1 BIT_1
660#define MBX_0 BIT_0
661
662/*
663 * Firmware state codes from get firmware state mailbox command
664 */
665#define FSTATE_CONFIG_WAIT 0
666#define FSTATE_WAIT_AL_PA 1
667#define FSTATE_WAIT_LOGIN 2
668#define FSTATE_READY 3
669#define FSTATE_LOSS_OF_SYNC 4
670#define FSTATE_ERROR 5
671#define FSTATE_REINIT 6
672#define FSTATE_NON_PART 7
673
674#define FSTATE_CONFIG_CORRECT 0
675#define FSTATE_P2P_RCV_LIP 1
676#define FSTATE_P2P_CHOOSE_LOOP 2
677#define FSTATE_P2P_RCV_UNIDEN_LIP 3
678#define FSTATE_FATAL_ERROR 4
679#define FSTATE_LOOP_BACK_CONN 5
680
681/*
682 * Port Database structure definition
683 * Little endian except where noted.
684 */
685#define PORT_DATABASE_SIZE 128 /* bytes */
686typedef struct {
687 uint8_t options;
688 uint8_t control;
689 uint8_t master_state;
690 uint8_t slave_state;
691 uint8_t reserved[2];
692 uint8_t hard_address;
693 uint8_t reserved_1;
694 uint8_t port_id[4];
695 uint8_t node_name[WWN_SIZE];
696 uint8_t port_name[WWN_SIZE];
697 uint16_t execution_throttle;
698 uint16_t execution_count;
699 uint8_t reset_count;
700 uint8_t reserved_2;
701 uint16_t resource_allocation;
702 uint16_t current_allocation;
703 uint16_t queue_head;
704 uint16_t queue_tail;
705 uint16_t transmit_execution_list_next;
706 uint16_t transmit_execution_list_previous;
707 uint16_t common_features;
708 uint16_t total_concurrent_sequences;
709 uint16_t RO_by_information_category;
710 uint8_t recipient;
711 uint8_t initiator;
712 uint16_t receive_data_size;
713 uint16_t concurrent_sequences;
714 uint16_t open_sequences_per_exchange;
715 uint16_t lun_abort_flags;
716 uint16_t lun_stop_flags;
717 uint16_t stop_queue_head;
718 uint16_t stop_queue_tail;
719 uint16_t port_retry_timer;
720 uint16_t next_sequence_id;
721 uint16_t frame_count;
722 uint16_t PRLI_payload_length;
723 uint8_t prli_svc_param_word_0[2]; /* Big endian */
724 /* Bits 15-0 of word 0 */
725 uint8_t prli_svc_param_word_3[2]; /* Big endian */
726 /* Bits 15-0 of word 3 */
727 uint16_t loop_id;
728 uint16_t extended_lun_info_list_pointer;
729 uint16_t extended_lun_stop_list_pointer;
730} port_database_t;
731
732/*
733 * Port database slave/master states
734 */
735#define PD_STATE_DISCOVERY 0
736#define PD_STATE_WAIT_DISCOVERY_ACK 1
737#define PD_STATE_PORT_LOGIN 2
738#define PD_STATE_WAIT_PORT_LOGIN_ACK 3
739#define PD_STATE_PROCESS_LOGIN 4
740#define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
741#define PD_STATE_PORT_LOGGED_IN 6
742#define PD_STATE_PORT_UNAVAILABLE 7
743#define PD_STATE_PROCESS_LOGOUT 8
744#define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
745#define PD_STATE_PORT_LOGOUT 10
746#define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
747
748
4fdfefe5
AV
749#define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
750#define QLA_ZIO_DISABLED 0
751#define QLA_ZIO_DEFAULT_TIMER 2
752
1da177e4
LT
753/*
754 * ISP Initialization Control Block.
755 * Little endian except where noted.
756 */
757#define ICB_VERSION 1
758typedef struct {
759 uint8_t version;
760 uint8_t reserved_1;
761
762 /*
763 * LSB BIT 0 = Enable Hard Loop Id
764 * LSB BIT 1 = Enable Fairness
765 * LSB BIT 2 = Enable Full-Duplex
766 * LSB BIT 3 = Enable Fast Posting
767 * LSB BIT 4 = Enable Target Mode
768 * LSB BIT 5 = Disable Initiator Mode
769 * LSB BIT 6 = Enable ADISC
770 * LSB BIT 7 = Enable Target Inquiry Data
771 *
772 * MSB BIT 0 = Enable PDBC Notify
773 * MSB BIT 1 = Non Participating LIP
774 * MSB BIT 2 = Descending Loop ID Search
775 * MSB BIT 3 = Acquire Loop ID in LIPA
776 * MSB BIT 4 = Stop PortQ on Full Status
777 * MSB BIT 5 = Full Login after LIP
778 * MSB BIT 6 = Node Name Option
779 * MSB BIT 7 = Ext IFWCB enable bit
780 */
781 uint8_t firmware_options[2];
782
783 uint16_t frame_payload_size;
784 uint16_t max_iocb_allocation;
785 uint16_t execution_throttle;
786 uint8_t retry_count;
787 uint8_t retry_delay; /* unused */
788 uint8_t port_name[WWN_SIZE]; /* Big endian. */
789 uint16_t hard_address;
790 uint8_t inquiry_data;
791 uint8_t login_timeout;
792 uint8_t node_name[WWN_SIZE]; /* Big endian. */
793
794 uint16_t request_q_outpointer;
795 uint16_t response_q_inpointer;
796 uint16_t request_q_length;
797 uint16_t response_q_length;
798 uint32_t request_q_address[2];
799 uint32_t response_q_address[2];
800
801 uint16_t lun_enables;
802 uint8_t command_resource_count;
803 uint8_t immediate_notify_resource_count;
804 uint16_t timeout;
805 uint8_t reserved_2[2];
806
807 /*
808 * LSB BIT 0 = Timer Operation mode bit 0
809 * LSB BIT 1 = Timer Operation mode bit 1
810 * LSB BIT 2 = Timer Operation mode bit 2
811 * LSB BIT 3 = Timer Operation mode bit 3
812 * LSB BIT 4 = Init Config Mode bit 0
813 * LSB BIT 5 = Init Config Mode bit 1
814 * LSB BIT 6 = Init Config Mode bit 2
815 * LSB BIT 7 = Enable Non part on LIHA failure
816 *
817 * MSB BIT 0 = Enable class 2
818 * MSB BIT 1 = Enable ACK0
819 * MSB BIT 2 =
820 * MSB BIT 3 =
821 * MSB BIT 4 = FC Tape Enable
822 * MSB BIT 5 = Enable FC Confirm
823 * MSB BIT 6 = Enable command queuing in target mode
824 * MSB BIT 7 = No Logo On Link Down
825 */
826 uint8_t add_firmware_options[2];
827
828 uint8_t response_accumulation_timer;
829 uint8_t interrupt_delay_timer;
830
831 /*
832 * LSB BIT 0 = Enable Read xfr_rdy
833 * LSB BIT 1 = Soft ID only
834 * LSB BIT 2 =
835 * LSB BIT 3 =
836 * LSB BIT 4 = FCP RSP Payload [0]
837 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
838 * LSB BIT 6 = Enable Out-of-Order frame handling
839 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
840 *
841 * MSB BIT 0 = Sbus enable - 2300
842 * MSB BIT 1 =
843 * MSB BIT 2 =
844 * MSB BIT 3 =
06c22bd1 845 * MSB BIT 4 = LED mode
1da177e4
LT
846 * MSB BIT 5 = enable 50 ohm termination
847 * MSB BIT 6 = Data Rate (2300 only)
848 * MSB BIT 7 = Data Rate (2300 only)
849 */
850 uint8_t special_options[2];
851
852 uint8_t reserved_3[26];
853} init_cb_t;
854
855/*
856 * Get Link Status mailbox command return buffer.
857 */
3d71644c
AV
858#define GLSO_SEND_RPS BIT_0
859#define GLSO_USE_DID BIT_3
860
1da177e4
LT
861typedef struct {
862 uint32_t link_fail_cnt;
863 uint32_t loss_sync_cnt;
864 uint32_t loss_sig_cnt;
865 uint32_t prim_seq_err_cnt;
866 uint32_t inval_xmit_word_cnt;
867 uint32_t inval_crc_cnt;
868} link_stat_t;
869
870/*
871 * NVRAM Command values.
872 */
873#define NV_START_BIT BIT_2
874#define NV_WRITE_OP (BIT_26+BIT_24)
875#define NV_READ_OP (BIT_26+BIT_25)
876#define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
877#define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
878#define NV_DELAY_COUNT 10
879
880/*
881 * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
882 */
883typedef struct {
884 /*
885 * NVRAM header
886 */
887 uint8_t id[4];
888 uint8_t nvram_version;
889 uint8_t reserved_0;
890
891 /*
892 * NVRAM RISC parameter block
893 */
894 uint8_t parameter_block_version;
895 uint8_t reserved_1;
896
897 /*
898 * LSB BIT 0 = Enable Hard Loop Id
899 * LSB BIT 1 = Enable Fairness
900 * LSB BIT 2 = Enable Full-Duplex
901 * LSB BIT 3 = Enable Fast Posting
902 * LSB BIT 4 = Enable Target Mode
903 * LSB BIT 5 = Disable Initiator Mode
904 * LSB BIT 6 = Enable ADISC
905 * LSB BIT 7 = Enable Target Inquiry Data
906 *
907 * MSB BIT 0 = Enable PDBC Notify
908 * MSB BIT 1 = Non Participating LIP
909 * MSB BIT 2 = Descending Loop ID Search
910 * MSB BIT 3 = Acquire Loop ID in LIPA
911 * MSB BIT 4 = Stop PortQ on Full Status
912 * MSB BIT 5 = Full Login after LIP
913 * MSB BIT 6 = Node Name Option
914 * MSB BIT 7 = Ext IFWCB enable bit
915 */
916 uint8_t firmware_options[2];
917
918 uint16_t frame_payload_size;
919 uint16_t max_iocb_allocation;
920 uint16_t execution_throttle;
921 uint8_t retry_count;
922 uint8_t retry_delay; /* unused */
923 uint8_t port_name[WWN_SIZE]; /* Big endian. */
924 uint16_t hard_address;
925 uint8_t inquiry_data;
926 uint8_t login_timeout;
927 uint8_t node_name[WWN_SIZE]; /* Big endian. */
928
929 /*
930 * LSB BIT 0 = Timer Operation mode bit 0
931 * LSB BIT 1 = Timer Operation mode bit 1
932 * LSB BIT 2 = Timer Operation mode bit 2
933 * LSB BIT 3 = Timer Operation mode bit 3
934 * LSB BIT 4 = Init Config Mode bit 0
935 * LSB BIT 5 = Init Config Mode bit 1
936 * LSB BIT 6 = Init Config Mode bit 2
937 * LSB BIT 7 = Enable Non part on LIHA failure
938 *
939 * MSB BIT 0 = Enable class 2
940 * MSB BIT 1 = Enable ACK0
941 * MSB BIT 2 =
942 * MSB BIT 3 =
943 * MSB BIT 4 = FC Tape Enable
944 * MSB BIT 5 = Enable FC Confirm
945 * MSB BIT 6 = Enable command queuing in target mode
946 * MSB BIT 7 = No Logo On Link Down
947 */
948 uint8_t add_firmware_options[2];
949
950 uint8_t response_accumulation_timer;
951 uint8_t interrupt_delay_timer;
952
953 /*
954 * LSB BIT 0 = Enable Read xfr_rdy
955 * LSB BIT 1 = Soft ID only
956 * LSB BIT 2 =
957 * LSB BIT 3 =
958 * LSB BIT 4 = FCP RSP Payload [0]
959 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
960 * LSB BIT 6 = Enable Out-of-Order frame handling
961 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
962 *
963 * MSB BIT 0 = Sbus enable - 2300
964 * MSB BIT 1 =
965 * MSB BIT 2 =
966 * MSB BIT 3 =
06c22bd1 967 * MSB BIT 4 = LED mode
1da177e4
LT
968 * MSB BIT 5 = enable 50 ohm termination
969 * MSB BIT 6 = Data Rate (2300 only)
970 * MSB BIT 7 = Data Rate (2300 only)
971 */
972 uint8_t special_options[2];
973
974 /* Reserved for expanded RISC parameter block */
975 uint8_t reserved_2[22];
976
977 /*
978 * LSB BIT 0 = Tx Sensitivity 1G bit 0
979 * LSB BIT 1 = Tx Sensitivity 1G bit 1
980 * LSB BIT 2 = Tx Sensitivity 1G bit 2
981 * LSB BIT 3 = Tx Sensitivity 1G bit 3
982 * LSB BIT 4 = Rx Sensitivity 1G bit 0
983 * LSB BIT 5 = Rx Sensitivity 1G bit 1
984 * LSB BIT 6 = Rx Sensitivity 1G bit 2
985 * LSB BIT 7 = Rx Sensitivity 1G bit 3
fa2a1ce5 986 *
1da177e4
LT
987 * MSB BIT 0 = Tx Sensitivity 2G bit 0
988 * MSB BIT 1 = Tx Sensitivity 2G bit 1
989 * MSB BIT 2 = Tx Sensitivity 2G bit 2
990 * MSB BIT 3 = Tx Sensitivity 2G bit 3
991 * MSB BIT 4 = Rx Sensitivity 2G bit 0
992 * MSB BIT 5 = Rx Sensitivity 2G bit 1
993 * MSB BIT 6 = Rx Sensitivity 2G bit 2
994 * MSB BIT 7 = Rx Sensitivity 2G bit 3
995 *
996 * LSB BIT 0 = Output Swing 1G bit 0
997 * LSB BIT 1 = Output Swing 1G bit 1
998 * LSB BIT 2 = Output Swing 1G bit 2
999 * LSB BIT 3 = Output Emphasis 1G bit 0
1000 * LSB BIT 4 = Output Emphasis 1G bit 1
1001 * LSB BIT 5 = Output Swing 2G bit 0
1002 * LSB BIT 6 = Output Swing 2G bit 1
1003 * LSB BIT 7 = Output Swing 2G bit 2
fa2a1ce5 1004 *
1da177e4
LT
1005 * MSB BIT 0 = Output Emphasis 2G bit 0
1006 * MSB BIT 1 = Output Emphasis 2G bit 1
1007 * MSB BIT 2 = Output Enable
1008 * MSB BIT 3 =
1009 * MSB BIT 4 =
1010 * MSB BIT 5 =
1011 * MSB BIT 6 =
1012 * MSB BIT 7 =
1013 */
1014 uint8_t seriallink_options[4];
1015
1016 /*
1017 * NVRAM host parameter block
1018 *
1019 * LSB BIT 0 = Enable spinup delay
1020 * LSB BIT 1 = Disable BIOS
1021 * LSB BIT 2 = Enable Memory Map BIOS
1022 * LSB BIT 3 = Enable Selectable Boot
1023 * LSB BIT 4 = Disable RISC code load
1024 * LSB BIT 5 = Set cache line size 1
1025 * LSB BIT 6 = PCI Parity Disable
1026 * LSB BIT 7 = Enable extended logging
1027 *
1028 * MSB BIT 0 = Enable 64bit addressing
1029 * MSB BIT 1 = Enable lip reset
1030 * MSB BIT 2 = Enable lip full login
1031 * MSB BIT 3 = Enable target reset
1032 * MSB BIT 4 = Enable database storage
1033 * MSB BIT 5 = Enable cache flush read
1034 * MSB BIT 6 = Enable database load
1035 * MSB BIT 7 = Enable alternate WWN
1036 */
1037 uint8_t host_p[2];
1038
1039 uint8_t boot_node_name[WWN_SIZE];
1040 uint8_t boot_lun_number;
1041 uint8_t reset_delay;
1042 uint8_t port_down_retry_count;
1043 uint8_t boot_id_number;
1044 uint16_t max_luns_per_target;
1045 uint8_t fcode_boot_port_name[WWN_SIZE];
1046 uint8_t alternate_port_name[WWN_SIZE];
1047 uint8_t alternate_node_name[WWN_SIZE];
1048
1049 /*
1050 * BIT 0 = Selective Login
1051 * BIT 1 = Alt-Boot Enable
1052 * BIT 2 =
1053 * BIT 3 = Boot Order List
1054 * BIT 4 =
1055 * BIT 5 = Selective LUN
1056 * BIT 6 =
1057 * BIT 7 = unused
1058 */
1059 uint8_t efi_parameters;
1060
1061 uint8_t link_down_timeout;
1062
cca5335c 1063 uint8_t adapter_id[16];
1da177e4
LT
1064
1065 uint8_t alt1_boot_node_name[WWN_SIZE];
1066 uint16_t alt1_boot_lun_number;
1067 uint8_t alt2_boot_node_name[WWN_SIZE];
1068 uint16_t alt2_boot_lun_number;
1069 uint8_t alt3_boot_node_name[WWN_SIZE];
1070 uint16_t alt3_boot_lun_number;
1071 uint8_t alt4_boot_node_name[WWN_SIZE];
1072 uint16_t alt4_boot_lun_number;
1073 uint8_t alt5_boot_node_name[WWN_SIZE];
1074 uint16_t alt5_boot_lun_number;
1075 uint8_t alt6_boot_node_name[WWN_SIZE];
1076 uint16_t alt6_boot_lun_number;
1077 uint8_t alt7_boot_node_name[WWN_SIZE];
1078 uint16_t alt7_boot_lun_number;
1079
1080 uint8_t reserved_3[2];
1081
1082 /* Offset 200-215 : Model Number */
1083 uint8_t model_number[16];
1084
1085 /* OEM related items */
1086 uint8_t oem_specific[16];
1087
1088 /*
1089 * NVRAM Adapter Features offset 232-239
1090 *
1091 * LSB BIT 0 = External GBIC
1092 * LSB BIT 1 = Risc RAM parity
1093 * LSB BIT 2 = Buffer Plus Module
1094 * LSB BIT 3 = Multi Chip Adapter
1095 * LSB BIT 4 = Internal connector
1096 * LSB BIT 5 =
1097 * LSB BIT 6 =
1098 * LSB BIT 7 =
1099 *
1100 * MSB BIT 0 =
1101 * MSB BIT 1 =
1102 * MSB BIT 2 =
1103 * MSB BIT 3 =
1104 * MSB BIT 4 =
1105 * MSB BIT 5 =
1106 * MSB BIT 6 =
1107 * MSB BIT 7 =
1108 */
1109 uint8_t adapter_features[2];
1110
1111 uint8_t reserved_4[16];
1112
1113 /* Subsystem vendor ID for ISP2200 */
1114 uint16_t subsystem_vendor_id_2200;
1115
1116 /* Subsystem device ID for ISP2200 */
1117 uint16_t subsystem_device_id_2200;
1118
1119 uint8_t reserved_5;
1120 uint8_t checksum;
1121} nvram_t;
1122
1123/*
1124 * ISP queue - response queue entry definition.
1125 */
1126typedef struct {
1127 uint8_t data[60];
1128 uint32_t signature;
1129#define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
1130} response_t;
1131
1132typedef union {
1133 uint16_t extended;
1134 struct {
1135 uint8_t reserved;
1136 uint8_t standard;
1137 } id;
1138} target_id_t;
1139
1140#define SET_TARGET_ID(ha, to, from) \
1141do { \
1142 if (HAS_EXTENDED_IDS(ha)) \
1143 to.extended = cpu_to_le16(from); \
1144 else \
1145 to.id.standard = (uint8_t)from; \
1146} while (0)
1147
1148/*
1149 * ISP queue - command entry structure definition.
1150 */
1151#define COMMAND_TYPE 0x11 /* Command entry */
1da177e4
LT
1152typedef struct {
1153 uint8_t entry_type; /* Entry type. */
1154 uint8_t entry_count; /* Entry count. */
1155 uint8_t sys_define; /* System defined. */
1156 uint8_t entry_status; /* Entry Status. */
1157 uint32_t handle; /* System handle. */
1158 target_id_t target; /* SCSI ID */
1159 uint16_t lun; /* SCSI LUN */
1160 uint16_t control_flags; /* Control flags. */
1161#define CF_WRITE BIT_6
1162#define CF_READ BIT_5
1163#define CF_SIMPLE_TAG BIT_3
1164#define CF_ORDERED_TAG BIT_2
1165#define CF_HEAD_TAG BIT_1
1166 uint16_t reserved_1;
1167 uint16_t timeout; /* Command timeout. */
1168 uint16_t dseg_count; /* Data segment count. */
1169 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1170 uint32_t byte_count; /* Total byte count. */
1171 uint32_t dseg_0_address; /* Data segment 0 address. */
1172 uint32_t dseg_0_length; /* Data segment 0 length. */
1173 uint32_t dseg_1_address; /* Data segment 1 address. */
1174 uint32_t dseg_1_length; /* Data segment 1 length. */
1175 uint32_t dseg_2_address; /* Data segment 2 address. */
1176 uint32_t dseg_2_length; /* Data segment 2 length. */
1177} cmd_entry_t;
1178
1179/*
1180 * ISP queue - 64-Bit addressing, command entry structure definition.
1181 */
1182#define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
1183typedef struct {
1184 uint8_t entry_type; /* Entry type. */
1185 uint8_t entry_count; /* Entry count. */
1186 uint8_t sys_define; /* System defined. */
1187 uint8_t entry_status; /* Entry Status. */
1188 uint32_t handle; /* System handle. */
1189 target_id_t target; /* SCSI ID */
1190 uint16_t lun; /* SCSI LUN */
1191 uint16_t control_flags; /* Control flags. */
1192 uint16_t reserved_1;
1193 uint16_t timeout; /* Command timeout. */
1194 uint16_t dseg_count; /* Data segment count. */
1195 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1196 uint32_t byte_count; /* Total byte count. */
1197 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1198 uint32_t dseg_0_length; /* Data segment 0 length. */
1199 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1200 uint32_t dseg_1_length; /* Data segment 1 length. */
1201} cmd_a64_entry_t, request_t;
1202
1203/*
1204 * ISP queue - continuation entry structure definition.
1205 */
1206#define CONTINUE_TYPE 0x02 /* Continuation entry. */
1207typedef struct {
1208 uint8_t entry_type; /* Entry type. */
1209 uint8_t entry_count; /* Entry count. */
1210 uint8_t sys_define; /* System defined. */
1211 uint8_t entry_status; /* Entry Status. */
1212 uint32_t reserved;
1213 uint32_t dseg_0_address; /* Data segment 0 address. */
1214 uint32_t dseg_0_length; /* Data segment 0 length. */
1215 uint32_t dseg_1_address; /* Data segment 1 address. */
1216 uint32_t dseg_1_length; /* Data segment 1 length. */
1217 uint32_t dseg_2_address; /* Data segment 2 address. */
1218 uint32_t dseg_2_length; /* Data segment 2 length. */
1219 uint32_t dseg_3_address; /* Data segment 3 address. */
1220 uint32_t dseg_3_length; /* Data segment 3 length. */
1221 uint32_t dseg_4_address; /* Data segment 4 address. */
1222 uint32_t dseg_4_length; /* Data segment 4 length. */
1223 uint32_t dseg_5_address; /* Data segment 5 address. */
1224 uint32_t dseg_5_length; /* Data segment 5 length. */
1225 uint32_t dseg_6_address; /* Data segment 6 address. */
1226 uint32_t dseg_6_length; /* Data segment 6 length. */
1227} cont_entry_t;
1228
1229/*
1230 * ISP queue - 64-Bit addressing, continuation entry structure definition.
1231 */
1232#define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
1233typedef struct {
1234 uint8_t entry_type; /* Entry type. */
1235 uint8_t entry_count; /* Entry count. */
1236 uint8_t sys_define; /* System defined. */
1237 uint8_t entry_status; /* Entry Status. */
1238 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1239 uint32_t dseg_0_length; /* Data segment 0 length. */
1240 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1241 uint32_t dseg_1_length; /* Data segment 1 length. */
1242 uint32_t dseg_2_address [2]; /* Data segment 2 address. */
1243 uint32_t dseg_2_length; /* Data segment 2 length. */
1244 uint32_t dseg_3_address[2]; /* Data segment 3 address. */
1245 uint32_t dseg_3_length; /* Data segment 3 length. */
1246 uint32_t dseg_4_address[2]; /* Data segment 4 address. */
1247 uint32_t dseg_4_length; /* Data segment 4 length. */
1248} cont_a64_entry_t;
1249
1250/*
1251 * ISP queue - status entry structure definition.
1252 */
1253#define STATUS_TYPE 0x03 /* Status entry. */
1254typedef struct {
1255 uint8_t entry_type; /* Entry type. */
1256 uint8_t entry_count; /* Entry count. */
1257 uint8_t sys_define; /* System defined. */
1258 uint8_t entry_status; /* Entry Status. */
1259 uint32_t handle; /* System handle. */
1260 uint16_t scsi_status; /* SCSI status. */
1261 uint16_t comp_status; /* Completion status. */
1262 uint16_t state_flags; /* State flags. */
1263 uint16_t status_flags; /* Status flags. */
1264 uint16_t rsp_info_len; /* Response Info Length. */
1265 uint16_t req_sense_length; /* Request sense data length. */
1266 uint32_t residual_length; /* Residual transfer length. */
1267 uint8_t rsp_info[8]; /* FCP response information. */
1268 uint8_t req_sense_data[32]; /* Request sense data. */
1269} sts_entry_t;
1270
1271/*
1272 * Status entry entry status
1273 */
3d71644c 1274#define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
1da177e4
LT
1275#define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
1276#define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
1277#define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
1278#define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
1279#define RF_BUSY BIT_1 /* Busy */
3d71644c
AV
1280#define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
1281 RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
1282#define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
1283 RF_INV_E_TYPE)
1da177e4
LT
1284
1285/*
1286 * Status entry SCSI status bit definitions.
1287 */
1288#define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
1289#define SS_RESIDUAL_UNDER BIT_11
1290#define SS_RESIDUAL_OVER BIT_10
1291#define SS_SENSE_LEN_VALID BIT_9
1292#define SS_RESPONSE_INFO_LEN_VALID BIT_8
1293
1294#define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
1295#define SS_BUSY_CONDITION BIT_3
1296#define SS_CONDITION_MET BIT_2
1297#define SS_CHECK_CONDITION BIT_1
1298
1299/*
1300 * Status entry completion status
1301 */
1302#define CS_COMPLETE 0x0 /* No errors */
1303#define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
1304#define CS_DMA 0x2 /* A DMA direction error. */
1305#define CS_TRANSPORT 0x3 /* Transport error. */
1306#define CS_RESET 0x4 /* SCSI bus reset occurred */
1307#define CS_ABORTED 0x5 /* System aborted command. */
1308#define CS_TIMEOUT 0x6 /* Timeout error. */
1309#define CS_DATA_OVERRUN 0x7 /* Data overrun. */
1310
1311#define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
1312#define CS_QUEUE_FULL 0x1C /* Queue Full. */
1313#define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
1314 /* (selection timeout) */
1315#define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
1316#define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
1317#define CS_PORT_BUSY 0x2B /* Port Busy */
1318#define CS_COMPLETE_CHKCOND 0x30 /* Error? */
1319#define CS_BAD_PAYLOAD 0x80 /* Driver defined */
1320#define CS_UNKNOWN 0x81 /* Driver defined */
1321#define CS_RETRY 0x82 /* Driver defined */
1322#define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
1323
1324/*
1325 * Status entry status flags
1326 */
1327#define SF_ABTS_TERMINATED BIT_10
1328#define SF_LOGOUT_SENT BIT_13
1329
1330/*
1331 * ISP queue - status continuation entry structure definition.
1332 */
1333#define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
1334typedef struct {
1335 uint8_t entry_type; /* Entry type. */
1336 uint8_t entry_count; /* Entry count. */
1337 uint8_t sys_define; /* System defined. */
1338 uint8_t entry_status; /* Entry Status. */
1339 uint8_t data[60]; /* data */
1340} sts_cont_entry_t;
1341
1342/*
1343 * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
1344 * structure definition.
1345 */
1346#define STATUS_TYPE_21 0x21 /* Status entry. */
1347typedef struct {
1348 uint8_t entry_type; /* Entry type. */
1349 uint8_t entry_count; /* Entry count. */
1350 uint8_t handle_count; /* Handle count. */
1351 uint8_t entry_status; /* Entry Status. */
1352 uint32_t handle[15]; /* System handles. */
1353} sts21_entry_t;
1354
1355/*
1356 * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
1357 * structure definition.
1358 */
1359#define STATUS_TYPE_22 0x22 /* Status entry. */
1360typedef struct {
1361 uint8_t entry_type; /* Entry type. */
1362 uint8_t entry_count; /* Entry count. */
1363 uint8_t handle_count; /* Handle count. */
1364 uint8_t entry_status; /* Entry Status. */
1365 uint16_t handle[30]; /* System handles. */
1366} sts22_entry_t;
1367
1368/*
1369 * ISP queue - marker entry structure definition.
1370 */
1371#define MARKER_TYPE 0x04 /* Marker entry. */
1372typedef struct {
1373 uint8_t entry_type; /* Entry type. */
1374 uint8_t entry_count; /* Entry count. */
1375 uint8_t handle_count; /* Handle count. */
1376 uint8_t entry_status; /* Entry Status. */
1377 uint32_t sys_define_2; /* System defined. */
1378 target_id_t target; /* SCSI ID */
1379 uint8_t modifier; /* Modifier (7-0). */
1380#define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
1381#define MK_SYNC_ID 1 /* Synchronize ID */
1382#define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
1383#define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
1384 /* clear port changed, */
1385 /* use sequence number. */
1386 uint8_t reserved_1;
1387 uint16_t sequence_number; /* Sequence number of event */
1388 uint16_t lun; /* SCSI LUN */
1389 uint8_t reserved_2[48];
1390} mrk_entry_t;
1391
1392/*
1393 * ISP queue - Management Server entry structure definition.
1394 */
1395#define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
1396typedef struct {
1397 uint8_t entry_type; /* Entry type. */
1398 uint8_t entry_count; /* Entry count. */
1399 uint8_t handle_count; /* Handle count. */
1400 uint8_t entry_status; /* Entry Status. */
1401 uint32_t handle1; /* System handle. */
1402 target_id_t loop_id;
1403 uint16_t status;
1404 uint16_t control_flags; /* Control flags. */
1405 uint16_t reserved2;
1406 uint16_t timeout;
1407 uint16_t cmd_dsd_count;
1408 uint16_t total_dsd_count;
1409 uint8_t type;
1410 uint8_t r_ctl;
1411 uint16_t rx_id;
1412 uint16_t reserved3;
1413 uint32_t handle2;
1414 uint32_t rsp_bytecount;
1415 uint32_t req_bytecount;
1416 uint32_t dseg_req_address[2]; /* Data segment 0 address. */
1417 uint32_t dseg_req_length; /* Data segment 0 length. */
1418 uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
1419 uint32_t dseg_rsp_length; /* Data segment 1 length. */
1420} ms_iocb_entry_t;
1421
1422
1423/*
1424 * ISP queue - Mailbox Command entry structure definition.
1425 */
1426#define MBX_IOCB_TYPE 0x39
1427struct mbx_entry {
1428 uint8_t entry_type;
1429 uint8_t entry_count;
1430 uint8_t sys_define1;
1431 /* Use sys_define1 for source type */
1432#define SOURCE_SCSI 0x00
1433#define SOURCE_IP 0x01
1434#define SOURCE_VI 0x02
1435#define SOURCE_SCTP 0x03
1436#define SOURCE_MP 0x04
1437#define SOURCE_MPIOCTL 0x05
1438#define SOURCE_ASYNC_IOCB 0x07
1439
1440 uint8_t entry_status;
1441
1442 uint32_t handle;
1443 target_id_t loop_id;
1444
1445 uint16_t status;
1446 uint16_t state_flags;
1447 uint16_t status_flags;
1448
1449 uint32_t sys_define2[2];
1450
1451 uint16_t mb0;
1452 uint16_t mb1;
1453 uint16_t mb2;
1454 uint16_t mb3;
1455 uint16_t mb6;
1456 uint16_t mb7;
1457 uint16_t mb9;
1458 uint16_t mb10;
1459 uint32_t reserved_2[2];
1460 uint8_t node_name[WWN_SIZE];
1461 uint8_t port_name[WWN_SIZE];
1462};
1463
1464/*
1465 * ISP request and response queue entry sizes
1466 */
1467#define RESPONSE_ENTRY_SIZE (sizeof(response_t))
1468#define REQUEST_ENTRY_SIZE (sizeof(request_t))
1469
1470
1471/*
1472 * 24 bit port ID type definition.
1473 */
1474typedef union {
1475 uint32_t b24 : 24;
1476
1477 struct {
1478 uint8_t d_id[3];
1479 uint8_t rsvd_1;
1480 } r;
1481
1482 struct {
1483 uint8_t al_pa;
1484 uint8_t area;
1485 uint8_t domain;
1486 uint8_t rsvd_1;
1487 } b;
1488} port_id_t;
1489#define INVALID_PORT_ID 0xFFFFFF
1490
1491/*
1492 * Switch info gathering structure.
1493 */
1494typedef struct {
1495 port_id_t d_id;
1496 uint8_t node_name[WWN_SIZE];
1497 uint8_t port_name[WWN_SIZE];
1da177e4
LT
1498} sw_info_t;
1499
1da177e4
LT
1500/*
1501 * Fibre channel port type.
1502 */
1503 typedef enum {
1504 FCT_UNKNOWN,
1505 FCT_RSCN,
1506 FCT_SWITCH,
1507 FCT_BROADCAST,
1508 FCT_INITIATOR,
1509 FCT_TARGET
1510} fc_port_type_t;
1511
1512/*
1513 * Fibre channel port structure.
1514 */
1515typedef struct fc_port {
1516 struct list_head list;
1da177e4 1517 struct scsi_qla_host *ha;
1da177e4
LT
1518
1519 uint8_t node_name[WWN_SIZE];
1520 uint8_t port_name[WWN_SIZE];
1521 port_id_t d_id;
1522 uint16_t loop_id;
1523 uint16_t old_loop_id;
1524
1525 fc_port_type_t port_type;
1526
1527 atomic_t state;
1528 uint32_t flags;
1529
bdf79621 1530 unsigned int os_target_id;
1da177e4 1531
1da177e4
LT
1532 int port_login_retry_count;
1533 int login_retry;
1534 atomic_t port_down_timer;
1535
d97994dc
AV
1536 spinlock_t rport_lock;
1537 struct fc_rport *rport, *drport;
ad3e0eda 1538 u32 supported_classes;
1da177e4
LT
1539} fc_port_t;
1540
1541/*
1542 * Fibre channel port/lun states.
1543 */
1544#define FCS_UNCONFIGURED 1
1545#define FCS_DEVICE_DEAD 2
1546#define FCS_DEVICE_LOST 3
1547#define FCS_ONLINE 4
1548#define FCS_NOT_SUPPORTED 5
1549#define FCS_FAILOVER 6
1550#define FCS_FAILOVER_FAILED 7
1551
1552/*
1553 * FC port flags.
1554 */
1555#define FCF_FABRIC_DEVICE BIT_0
1556#define FCF_LOGIN_NEEDED BIT_1
1557#define FCF_FO_MASKED BIT_2
1558#define FCF_FAILOVER_NEEDED BIT_3
1559#define FCF_RESET_NEEDED BIT_4
1560#define FCF_PERSISTENT_BOUND BIT_5
1561#define FCF_TAPE_PRESENT BIT_6
1562#define FCF_FARP_DONE BIT_7
1563#define FCF_FARP_FAILED BIT_8
1564#define FCF_FARP_REPLY_NEEDED BIT_9
1565#define FCF_AUTH_REQ BIT_10
1566#define FCF_SEND_AUTH_REQ BIT_11
1567#define FCF_RECEIVE_AUTH_REQ BIT_12
1568#define FCF_AUTH_SUCCESS BIT_13
1569#define FCF_RLC_SUPPORT BIT_14
1570#define FCF_CONFIG BIT_15 /* Needed? */
1571#define FCF_RESCAN_NEEDED BIT_16
1572#define FCF_XP_DEVICE BIT_17
1573#define FCF_MSA_DEVICE BIT_18
1574#define FCF_EVA_DEVICE BIT_19
1575#define FCF_MSA_PORT_ACTIVE BIT_20
1576#define FCF_FAILBACK_DISABLE BIT_21
1577#define FCF_FAILOVER_DISABLE BIT_22
1578#define FCF_DSXXX_DEVICE BIT_23
1579#define FCF_AA_EVA_DEVICE BIT_24
3d71644c 1580#define FCF_AA_MSA_DEVICE BIT_25
1da177e4
LT
1581
1582/* No loop ID flag. */
1583#define FC_NO_LOOP_ID 0x1000
1584
1da177e4
LT
1585/*
1586 * FC-CT interface
1587 *
1588 * NOTE: All structures are big-endian in form.
1589 */
1590
1591#define CT_REJECT_RESPONSE 0x8001
1592#define CT_ACCEPT_RESPONSE 0x8002
cca5335c
AV
1593#define CT_REASON_CANNOT_PERFORM 0x09
1594#define CT_EXPL_ALREADY_REGISTERED 0x10
1da177e4
LT
1595
1596#define NS_N_PORT_TYPE 0x01
1597#define NS_NL_PORT_TYPE 0x02
1598#define NS_NX_PORT_TYPE 0x7F
1599
1600#define GA_NXT_CMD 0x100
1601#define GA_NXT_REQ_SIZE (16 + 4)
1602#define GA_NXT_RSP_SIZE (16 + 620)
1603
1604#define GID_PT_CMD 0x1A1
1605#define GID_PT_REQ_SIZE (16 + 4)
1606#define GID_PT_RSP_SIZE (16 + (MAX_FIBRE_DEVICES * 4))
1607
1608#define GPN_ID_CMD 0x112
1609#define GPN_ID_REQ_SIZE (16 + 4)
1610#define GPN_ID_RSP_SIZE (16 + 8)
1611
1612#define GNN_ID_CMD 0x113
1613#define GNN_ID_REQ_SIZE (16 + 4)
1614#define GNN_ID_RSP_SIZE (16 + 8)
1615
1616#define GFT_ID_CMD 0x117
1617#define GFT_ID_REQ_SIZE (16 + 4)
1618#define GFT_ID_RSP_SIZE (16 + 32)
1619
1620#define RFT_ID_CMD 0x217
1621#define RFT_ID_REQ_SIZE (16 + 4 + 32)
1622#define RFT_ID_RSP_SIZE 16
1623
1624#define RFF_ID_CMD 0x21F
1625#define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
1626#define RFF_ID_RSP_SIZE 16
1627
1628#define RNN_ID_CMD 0x213
1629#define RNN_ID_REQ_SIZE (16 + 4 + 8)
1630#define RNN_ID_RSP_SIZE 16
1631
1632#define RSNN_NN_CMD 0x239
1633#define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
1634#define RSNN_NN_RSP_SIZE 16
1635
cca5335c
AV
1636/*
1637 * HBA attribute types.
1638 */
1639#define FDMI_HBA_ATTR_COUNT 9
1640#define FDMI_HBA_NODE_NAME 1
1641#define FDMI_HBA_MANUFACTURER 2
1642#define FDMI_HBA_SERIAL_NUMBER 3
1643#define FDMI_HBA_MODEL 4
1644#define FDMI_HBA_MODEL_DESCRIPTION 5
1645#define FDMI_HBA_HARDWARE_VERSION 6
1646#define FDMI_HBA_DRIVER_VERSION 7
1647#define FDMI_HBA_OPTION_ROM_VERSION 8
1648#define FDMI_HBA_FIRMWARE_VERSION 9
1649#define FDMI_HBA_OS_NAME_AND_VERSION 0xa
1650#define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
1651
1652struct ct_fdmi_hba_attr {
1653 uint16_t type;
1654 uint16_t len;
1655 union {
1656 uint8_t node_name[WWN_SIZE];
1657 uint8_t manufacturer[32];
1658 uint8_t serial_num[8];
1659 uint8_t model[16];
1660 uint8_t model_desc[80];
1661 uint8_t hw_version[16];
1662 uint8_t driver_version[32];
1663 uint8_t orom_version[16];
1664 uint8_t fw_version[16];
1665 uint8_t os_version[128];
1666 uint8_t max_ct_len[4];
1667 } a;
1668};
1669
1670struct ct_fdmi_hba_attributes {
1671 uint32_t count;
1672 struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
1673};
1674
1675/*
1676 * Port attribute types.
1677 */
1678#define FDMI_PORT_ATTR_COUNT 5
1679#define FDMI_PORT_FC4_TYPES 1
1680#define FDMI_PORT_SUPPORT_SPEED 2
1681#define FDMI_PORT_CURRENT_SPEED 3
1682#define FDMI_PORT_MAX_FRAME_SIZE 4
1683#define FDMI_PORT_OS_DEVICE_NAME 5
1684#define FDMI_PORT_HOST_NAME 6
1685
1686struct ct_fdmi_port_attr {
1687 uint16_t type;
1688 uint16_t len;
1689 union {
1690 uint8_t fc4_types[32];
1691 uint32_t sup_speed;
1692 uint32_t cur_speed;
1693 uint32_t max_frame_size;
1694 uint8_t os_dev_name[32];
1695 uint8_t host_name[32];
1696 } a;
1697};
1698
1699/*
1700 * Port Attribute Block.
1701 */
1702struct ct_fdmi_port_attributes {
1703 uint32_t count;
1704 struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
1705};
1706
1707/* FDMI definitions. */
1708#define GRHL_CMD 0x100
1709#define GHAT_CMD 0x101
1710#define GRPL_CMD 0x102
1711#define GPAT_CMD 0x110
1712
1713#define RHBA_CMD 0x200
1714#define RHBA_RSP_SIZE 16
1715
1716#define RHAT_CMD 0x201
1717#define RPRT_CMD 0x210
1718
1719#define RPA_CMD 0x211
1720#define RPA_RSP_SIZE 16
1721
1722#define DHBA_CMD 0x300
1723#define DHBA_REQ_SIZE (16 + 8)
1724#define DHBA_RSP_SIZE 16
1725
1726#define DHAT_CMD 0x301
1727#define DPRT_CMD 0x310
1728#define DPA_CMD 0x311
1729
1da177e4
LT
1730/* CT command header -- request/response common fields */
1731struct ct_cmd_hdr {
1732 uint8_t revision;
1733 uint8_t in_id[3];
1734 uint8_t gs_type;
1735 uint8_t gs_subtype;
1736 uint8_t options;
1737 uint8_t reserved;
1738};
1739
1740/* CT command request */
1741struct ct_sns_req {
1742 struct ct_cmd_hdr header;
1743 uint16_t command;
1744 uint16_t max_rsp_size;
1745 uint8_t fragment_id;
1746 uint8_t reserved[3];
1747
1748 union {
1749 /* GA_NXT, GPN_ID, GNN_ID, GFT_ID */
1750 struct {
1751 uint8_t reserved;
1752 uint8_t port_id[3];
1753 } port_id;
1754
1755 struct {
1756 uint8_t port_type;
1757 uint8_t domain;
1758 uint8_t area;
1759 uint8_t reserved;
1760 } gid_pt;
1761
1762 struct {
1763 uint8_t reserved;
1764 uint8_t port_id[3];
1765 uint8_t fc4_types[32];
1766 } rft_id;
1767
1768 struct {
1769 uint8_t reserved;
1770 uint8_t port_id[3];
1771 uint16_t reserved2;
1772 uint8_t fc4_feature;
1773 uint8_t fc4_type;
1774 } rff_id;
1775
1776 struct {
1777 uint8_t reserved;
1778 uint8_t port_id[3];
1779 uint8_t node_name[8];
1780 } rnn_id;
1781
1782 struct {
1783 uint8_t node_name[8];
1784 uint8_t name_len;
1785 uint8_t sym_node_name[255];
1786 } rsnn_nn;
cca5335c
AV
1787
1788 struct {
1789 uint8_t hba_indentifier[8];
1790 } ghat;
1791
1792 struct {
1793 uint8_t hba_identifier[8];
1794 uint32_t entry_count;
1795 uint8_t port_name[8];
1796 struct ct_fdmi_hba_attributes attrs;
1797 } rhba;
1798
1799 struct {
1800 uint8_t hba_identifier[8];
1801 struct ct_fdmi_hba_attributes attrs;
1802 } rhat;
1803
1804 struct {
1805 uint8_t port_name[8];
1806 struct ct_fdmi_port_attributes attrs;
1807 } rpa;
1808
1809 struct {
1810 uint8_t port_name[8];
1811 } dhba;
1812
1813 struct {
1814 uint8_t port_name[8];
1815 } dhat;
1816
1817 struct {
1818 uint8_t port_name[8];
1819 } dprt;
1820
1821 struct {
1822 uint8_t port_name[8];
1823 } dpa;
1da177e4
LT
1824 } req;
1825};
1826
1827/* CT command response header */
1828struct ct_rsp_hdr {
1829 struct ct_cmd_hdr header;
1830 uint16_t response;
1831 uint16_t residual;
1832 uint8_t fragment_id;
1833 uint8_t reason_code;
1834 uint8_t explanation_code;
1835 uint8_t vendor_unique;
1836};
1837
1838struct ct_sns_gid_pt_data {
1839 uint8_t control_byte;
1840 uint8_t port_id[3];
1841};
1842
1843struct ct_sns_rsp {
1844 struct ct_rsp_hdr header;
1845
1846 union {
1847 struct {
1848 uint8_t port_type;
1849 uint8_t port_id[3];
1850 uint8_t port_name[8];
1851 uint8_t sym_port_name_len;
1852 uint8_t sym_port_name[255];
1853 uint8_t node_name[8];
1854 uint8_t sym_node_name_len;
1855 uint8_t sym_node_name[255];
1856 uint8_t init_proc_assoc[8];
1857 uint8_t node_ip_addr[16];
1858 uint8_t class_of_service[4];
1859 uint8_t fc4_types[32];
1860 uint8_t ip_address[16];
1861 uint8_t fabric_port_name[8];
1862 uint8_t reserved;
1863 uint8_t hard_address[3];
1864 } ga_nxt;
1865
1866 struct {
1867 struct ct_sns_gid_pt_data entries[MAX_FIBRE_DEVICES];
1868 } gid_pt;
1869
1870 struct {
1871 uint8_t port_name[8];
1872 } gpn_id;
1873
1874 struct {
1875 uint8_t node_name[8];
1876 } gnn_id;
1877
1878 struct {
1879 uint8_t fc4_types[32];
1880 } gft_id;
cca5335c
AV
1881
1882 struct {
1883 uint32_t entry_count;
1884 uint8_t port_name[8];
1885 struct ct_fdmi_hba_attributes attrs;
1886 } ghat;
1da177e4
LT
1887 } rsp;
1888};
1889
1890struct ct_sns_pkt {
1891 union {
1892 struct ct_sns_req req;
1893 struct ct_sns_rsp rsp;
1894 } p;
1895};
1896
1897/*
1898 * SNS command structures -- for 2200 compatability.
1899 */
1900#define RFT_ID_SNS_SCMD_LEN 22
1901#define RFT_ID_SNS_CMD_SIZE 60
1902#define RFT_ID_SNS_DATA_SIZE 16
1903
1904#define RNN_ID_SNS_SCMD_LEN 10
1905#define RNN_ID_SNS_CMD_SIZE 36
1906#define RNN_ID_SNS_DATA_SIZE 16
1907
1908#define GA_NXT_SNS_SCMD_LEN 6
1909#define GA_NXT_SNS_CMD_SIZE 28
1910#define GA_NXT_SNS_DATA_SIZE (620 + 16)
1911
1912#define GID_PT_SNS_SCMD_LEN 6
1913#define GID_PT_SNS_CMD_SIZE 28
1914#define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES * 4 + 16)
1915
1916#define GPN_ID_SNS_SCMD_LEN 6
1917#define GPN_ID_SNS_CMD_SIZE 28
1918#define GPN_ID_SNS_DATA_SIZE (8 + 16)
1919
1920#define GNN_ID_SNS_SCMD_LEN 6
1921#define GNN_ID_SNS_CMD_SIZE 28
1922#define GNN_ID_SNS_DATA_SIZE (8 + 16)
1923
1924struct sns_cmd_pkt {
1925 union {
1926 struct {
1927 uint16_t buffer_length;
1928 uint16_t reserved_1;
1929 uint32_t buffer_address[2];
1930 uint16_t subcommand_length;
1931 uint16_t reserved_2;
1932 uint16_t subcommand;
1933 uint16_t size;
1934 uint32_t reserved_3;
1935 uint8_t param[36];
1936 } cmd;
1937
1938 uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
1939 uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
1940 uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
1941 uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
1942 uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
1943 uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
1944 } p;
1945};
1946
5433383e
AV
1947struct fw_blob {
1948 char *name;
1949 uint32_t segs[4];
1950 const struct firmware *fw;
1951};
1952
1da177e4
LT
1953/* Return data from MBC_GET_ID_LIST call. */
1954struct gid_list_info {
1955 uint8_t al_pa;
1956 uint8_t area;
fa2a1ce5 1957 uint8_t domain;
1da177e4
LT
1958 uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
1959 uint16_t loop_id; /* ISP23XX -- 6 bytes. */
3d71644c 1960 uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
1da177e4
LT
1961};
1962#define GID_LIST_SIZE (sizeof(struct gid_list_info) * MAX_FIBRE_DEVICES)
1963
abbd8870
AV
1964/*
1965 * ISP operations
1966 */
1967struct isp_operations {
1968
1969 int (*pci_config) (struct scsi_qla_host *);
1970 void (*reset_chip) (struct scsi_qla_host *);
1971 int (*chip_diag) (struct scsi_qla_host *);
1972 void (*config_rings) (struct scsi_qla_host *);
1973 void (*reset_adapter) (struct scsi_qla_host *);
1974 int (*nvram_config) (struct scsi_qla_host *);
1975 void (*update_fw_options) (struct scsi_qla_host *);
1976 int (*load_risc) (struct scsi_qla_host *, uint32_t *);
1977
1978 char * (*pci_info_str) (struct scsi_qla_host *, char *);
1979 char * (*fw_version_str) (struct scsi_qla_host *, char *);
1980
1981 irqreturn_t (*intr_handler) (int, void *, struct pt_regs *);
1982 void (*enable_intrs) (struct scsi_qla_host *);
1983 void (*disable_intrs) (struct scsi_qla_host *);
1984
1985 int (*abort_command) (struct scsi_qla_host *, srb_t *);
1986 int (*abort_target) (struct fc_port *);
1987 int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
1988 uint8_t, uint8_t, uint16_t *, uint8_t);
1c7c6357
AV
1989 int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
1990 uint8_t, uint8_t);
abbd8870
AV
1991
1992 uint16_t (*calc_req_entries) (uint16_t);
1993 void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
8c958a99 1994 void * (*prep_ms_iocb) (struct scsi_qla_host *, uint32_t, uint32_t);
cca5335c
AV
1995 void * (*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
1996 uint32_t);
abbd8870
AV
1997
1998 uint8_t * (*read_nvram) (struct scsi_qla_host *, uint8_t *,
1999 uint32_t, uint32_t);
2000 int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t,
2001 uint32_t);
2002
2003 void (*fw_dump) (struct scsi_qla_host *, int);
f6df144c
AV
2004
2005 int (*beacon_on) (struct scsi_qla_host *);
2006 int (*beacon_off) (struct scsi_qla_host *);
2007 void (*beacon_blink) (struct scsi_qla_host *);
854165f4
AV
2008
2009 uint8_t * (*read_optrom) (struct scsi_qla_host *, uint8_t *,
2010 uint32_t, uint32_t);
2011 int (*write_optrom) (struct scsi_qla_host *, uint8_t *, uint32_t,
2012 uint32_t);
abbd8870
AV
2013};
2014
1da177e4
LT
2015/*
2016 * Linux Host Adapter structure
2017 */
2018typedef struct scsi_qla_host {
2019 struct list_head list;
2020
2021 /* Commonly used flags and state information. */
2022 struct Scsi_Host *host;
2023 struct pci_dev *pdev;
2024
2025 unsigned long host_no;
2026 unsigned long instance;
2027
2028 volatile struct {
2029 uint32_t init_done :1;
2030 uint32_t online :1;
2031 uint32_t mbox_int :1;
2032 uint32_t mbox_busy :1;
2033 uint32_t rscn_queue_overflow :1;
2034 uint32_t reset_active :1;
2035
2036 uint32_t management_server_logged_in :1;
2037 uint32_t process_response_queue :1;
2038
2039 uint32_t disable_risc_code_load :1;
2040 uint32_t enable_64bit_addressing :1;
2041 uint32_t enable_lip_reset :1;
2042 uint32_t enable_lip_full_login :1;
2043 uint32_t enable_target_reset :1;
2044 uint32_t enable_led_scheme :1;
3d71644c
AV
2045 uint32_t msi_enabled :1;
2046 uint32_t msix_enabled :1;
1da177e4
LT
2047 } flags;
2048
2049 atomic_t loop_state;
2050#define LOOP_TIMEOUT 1
2051#define LOOP_DOWN 2
2052#define LOOP_UP 3
2053#define LOOP_UPDATE 4
2054#define LOOP_READY 5
2055#define LOOP_DEAD 6
2056
2057 unsigned long dpc_flags;
2058#define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
2059#define RESET_ACTIVE 1
2060#define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
2061#define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
2062#define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
2063#define LOOP_RESYNC_ACTIVE 5
2064#define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
2065#define RSCN_UPDATE 7 /* Perform an RSCN update. */
2066#define MAILBOX_RETRY 8
2067#define ISP_RESET_NEEDED 9 /* Initiate a ISP reset. */
2068#define FAILOVER_EVENT_NEEDED 10
2069#define FAILOVER_EVENT 11
2070#define FAILOVER_NEEDED 12
2071#define SCSI_RESTART_NEEDED 13 /* Processes SCSI retry queue. */
2072#define PORT_RESTART_NEEDED 14 /* Processes Retry queue. */
2073#define RESTART_QUEUES_NEEDED 15 /* Restarts the Lun queue. */
2074#define ABORT_QUEUES_NEEDED 16
2075#define RELOGIN_NEEDED 17
2076#define LOGIN_RETRY_NEEDED 18 /* Initiate required fabric logins. */
2077#define REGISTER_FC4_NEEDED 19 /* SNS FC4 registration required. */
2078#define ISP_ABORT_RETRY 20 /* ISP aborted. */
2079#define FCPORT_RESCAN_NEEDED 21 /* IO descriptor processing needed */
2080#define IODESC_PROCESS_NEEDED 22 /* IO descriptor processing needed */
fa2a1ce5 2081#define IOCTL_ERROR_RECOVERY 23
1da177e4 2082#define LOOP_RESET_NEEDED 24
3d71644c 2083#define BEACON_BLINK_NEEDED 25
cca5335c 2084#define REGISTER_FDMI_NEEDED 26
d97994dc 2085#define FCPORT_UPDATE_NEEDED 27
1da177e4
LT
2086
2087 uint32_t device_flags;
2088#define DFLG_LOCAL_DEVICES BIT_0
2089#define DFLG_RETRY_LOCAL_DEVICES BIT_1
2090#define DFLG_FABRIC_DEVICES BIT_2
2091#define SWITCH_FOUND BIT_3
2092#define DFLG_NO_CABLE BIT_4
2093
ea5b6382
AV
2094 uint32_t device_type;
2095#define DT_ISP2100 BIT_0
2096#define DT_ISP2200 BIT_1
2097#define DT_ISP2300 BIT_2
2098#define DT_ISP2312 BIT_3
2099#define DT_ISP2322 BIT_4
2100#define DT_ISP6312 BIT_5
2101#define DT_ISP6322 BIT_6
2102#define DT_ISP2422 BIT_7
2103#define DT_ISP2432 BIT_8
044cc6c8
AV
2104#define DT_ISP5422 BIT_9
2105#define DT_ISP5432 BIT_10
2106#define DT_ISP_LAST (DT_ISP5432 << 1)
ea5b6382 2107
4a59f71d 2108#define DT_ZIO_SUPPORTED BIT_28
ea5b6382
AV
2109#define DT_OEM_001 BIT_29
2110#define DT_ISP2200A BIT_30
2111#define DT_EXTENDED_IDS BIT_31
2112
2113#define DT_MASK(ha) ((ha)->device_type & (DT_ISP_LAST - 1))
2114#define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100)
2115#define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200)
2116#define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300)
2117#define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312)
2118#define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322)
2119#define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312)
2120#define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322)
2121#define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422)
2122#define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432)
044cc6c8
AV
2123#define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422)
2124#define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432)
ea5b6382
AV
2125
2126#define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
2127 IS_QLA6312(ha) || IS_QLA6322(ha))
2128#define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
044cc6c8 2129#define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha))
ea5b6382 2130
4a59f71d 2131#define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED)
ea5b6382
AV
2132#define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001)
2133#define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS)
2134
1da177e4
LT
2135 /* SRB cache. */
2136#define SRB_MIN_REQ 128
2137 mempool_t *srb_mempool;
2138
fa2a1ce5 2139 /* This spinlock is used to protect "io transactions", you must
1da177e4
LT
2140 * aquire it before doing any IO to the card, eg with RD_REG*() and
2141 * WRT_REG*() for the duration of your entire commandtransaction.
2142 *
2143 * This spinlock is of lower priority than the io request lock.
2144 */
2145
2146 spinlock_t hardware_lock ____cacheline_aligned;
2147
2148 device_reg_t __iomem *iobase; /* Base I/O address */
2149 unsigned long pio_address;
2150 unsigned long pio_length;
2151#define MIN_IOBASE_LEN 0x100
2152
2153 /* ISP ring lock, rings, and indexes */
2154 dma_addr_t request_dma; /* Physical address. */
2155 request_t *request_ring; /* Base virtual address */
2156 request_t *request_ring_ptr; /* Current address. */
2157 uint16_t req_ring_index; /* Current index. */
2158 uint16_t req_q_cnt; /* Number of available entries. */
2159 uint16_t request_q_length;
2160
2161 dma_addr_t response_dma; /* Physical address. */
2162 response_t *response_ring; /* Base virtual address */
2163 response_t *response_ring_ptr; /* Current address. */
2164 uint16_t rsp_ring_index; /* Current index. */
2165 uint16_t response_q_length;
fa2a1ce5 2166
abbd8870 2167 struct isp_operations isp_ops;
1da177e4
LT
2168
2169 /* Outstandings ISP commands. */
2170 srb_t *outstanding_cmds[MAX_OUTSTANDING_COMMANDS];
fa2a1ce5 2171 uint32_t current_outstanding_cmd;
1da177e4
LT
2172 srb_t *status_srb; /* Status continuation entry. */
2173
1da177e4
LT
2174 /* ISP configuration data. */
2175 uint16_t loop_id; /* Host adapter loop id */
2176 uint16_t fb_rev;
2177
2178 port_id_t d_id; /* Host adapter port id */
2179 uint16_t max_public_loop_ids;
2180 uint16_t min_external_loopid; /* First external loop Id */
2181
2182 uint16_t link_data_rate; /* F/W operating speed */
04414013
AV
2183#define LDR_1GB 0
2184#define LDR_2GB 1
2185#define LDR_4GB 3
2186#define LDR_UNKNOWN 0xFFFF
1da177e4
LT
2187
2188 uint8_t current_topology;
2189 uint8_t prev_topology;
2190#define ISP_CFG_NL 1
2191#define ISP_CFG_N 2
2192#define ISP_CFG_FL 4
2193#define ISP_CFG_F 8
2194
2195 uint8_t operating_mode; /* F/W operating mode */
2196#define LOOP 0
2197#define P2P 1
2198#define LOOP_P2P 2
2199#define P2P_LOOP 3
2200
fa2a1ce5 2201 uint8_t marker_needed;
1da177e4
LT
2202
2203 uint8_t interrupts_on;
2204
2205 /* HBA serial number */
2206 uint8_t serial0;
2207 uint8_t serial1;
2208 uint8_t serial2;
2209
2210 /* NVRAM configuration data */
3d71644c 2211 uint16_t nvram_size;
1da177e4 2212 uint16_t nvram_base;
6f641790
AV
2213 uint16_t vpd_size;
2214 uint16_t vpd_base;
1da177e4
LT
2215
2216 uint16_t loop_reset_delay;
1da177e4
LT
2217 uint8_t retry_count;
2218 uint8_t login_timeout;
2219 uint16_t r_a_tov;
2220 int port_down_retry_count;
1da177e4 2221 uint8_t mbx_count;
1da177e4 2222 uint16_t last_loop_id;
cca5335c 2223 uint16_t mgmt_svr_loop_id;
1da177e4 2224
fa2a1ce5 2225 uint32_t login_retry_count;
1da177e4
LT
2226
2227 /* Fibre Channel Device List. */
2228 struct list_head fcports;
1da177e4 2229
1da177e4
LT
2230 /* RSCN queue. */
2231 uint32_t rscn_queue[MAX_RSCN_COUNT];
2232 uint8_t rscn_in_ptr;
2233 uint8_t rscn_out_ptr;
2234
2235 /* SNS command interfaces. */
2236 ms_iocb_entry_t *ms_iocb;
2237 dma_addr_t ms_iocb_dma;
2238 struct ct_sns_pkt *ct_sns;
2239 dma_addr_t ct_sns_dma;
2240 /* SNS command interfaces for 2200. */
2241 struct sns_cmd_pkt *sns_cmd;
2242 dma_addr_t sns_cmd_dma;
2243
39a11240 2244 struct task_struct *dpc_thread;
1da177e4
LT
2245 uint8_t dpc_active; /* DPC routine is active */
2246
2247 /* Timeout timers. */
1da177e4
LT
2248 uint8_t loop_down_abort_time; /* port down timer */
2249 atomic_t loop_down_timer; /* loop down timer */
2250 uint8_t link_down_timeout; /* link down timeout */
2251
2252 uint32_t timer_active;
2253 struct timer_list timer;
2254
2255 dma_addr_t gid_list_dma;
2256 struct gid_list_info *gid_list;
abbd8870 2257 int gid_list_info_size;
1da177e4 2258
fa2a1ce5 2259 /* Small DMA pool allocations -- maximum 256 bytes in length. */
1da177e4
LT
2260#define DMA_POOL_SIZE 256
2261 struct dma_pool *s_dma_pool;
2262
2263 dma_addr_t init_cb_dma;
3d71644c
AV
2264 init_cb_t *init_cb;
2265 int init_cb_size;
1da177e4 2266
1da177e4
LT
2267 /* These are used by mailbox operations. */
2268 volatile uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
2269
2270 mbx_cmd_t *mcp;
2271 unsigned long mbx_cmd_flags;
2272#define MBX_INTERRUPT 1
2273#define MBX_INTR_WAIT 2
2274#define MBX_UPDATE_FLASH_ACTIVE 3
2275
2276 spinlock_t mbx_reg_lock; /* Mbx Cmd Register Lock */
2277
2278 struct semaphore mbx_cmd_sem; /* Serialialize mbx access */
2279 struct semaphore mbx_intr_sem; /* Used for completion notification */
2280
2281 uint32_t mbx_flags;
2282#define MBX_IN_PROGRESS BIT_0
2283#define MBX_BUSY BIT_1 /* Got the Access */
fa2a1ce5 2284#define MBX_SLEEPING_ON_SEM BIT_2
1da177e4
LT
2285#define MBX_POLLING_FOR_COMP BIT_3
2286#define MBX_COMPLETED BIT_4
fa2a1ce5 2287#define MBX_TIMEDOUT BIT_5
1da177e4
LT
2288#define MBX_ACCESS_TIMEDOUT BIT_6
2289
2290 mbx_cmd_t mc;
2291
1da177e4 2292 /* Basic firmware related information. */
1da177e4
LT
2293 uint16_t fw_major_version;
2294 uint16_t fw_minor_version;
2295 uint16_t fw_subminor_version;
2296 uint16_t fw_attributes;
2297 uint32_t fw_memory_size;
2298 uint32_t fw_transfer_size;
441d1072
AV
2299 uint32_t fw_srisc_address;
2300#define RISC_START_ADDRESS_2100 0x1000
2301#define RISC_START_ADDRESS_2300 0x800
2302#define RISC_START_ADDRESS_2400 0x100000
1da177e4
LT
2303
2304 uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
2305 uint8_t fw_seriallink_options[4];
3d71644c 2306 uint16_t fw_seriallink_options24[4];
1da177e4
LT
2307
2308 /* Firmware dump information. */
a7a167bf
AV
2309 struct qla2xxx_fw_dump *fw_dump;
2310 uint32_t fw_dump_len;
d4e3e04d 2311 int fw_dumped;
1da177e4 2312 int fw_dump_reading;
a7a167bf
AV
2313 dma_addr_t eft_dma;
2314 void *eft;
1da177e4
LT
2315
2316 uint8_t host_str[16];
3d71644c 2317 uint32_t pci_attr;
1da177e4
LT
2318
2319 uint16_t product_id[4];
2320
2321 uint8_t model_number[16+1];
2322#define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0"
2323 char *model_desc;
cca5335c 2324 uint8_t adapter_id[16+1];
1da177e4 2325
3d71644c
AV
2326 uint8_t *node_name;
2327 uint8_t *port_name;
1da177e4
LT
2328 uint32_t isp_abort_cnt;
2329
854165f4
AV
2330 /* Option ROM information. */
2331 char *optrom_buffer;
2332 uint32_t optrom_size;
2333 int optrom_state;
2334#define QLA_SWAITING 0
2335#define QLA_SREADING 1
2336#define QLA_SWRITING 2
2337
1da177e4
LT
2338 /* Needed for BEACON */
2339 uint16_t beacon_blink_led;
f6df144c
AV
2340 uint8_t beacon_color_state;
2341#define QLA_LED_GRN_ON 0x01
2342#define QLA_LED_YLW_ON 0x02
2343#define QLA_LED_ABR_ON 0x04
2344#define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */
2345 /* ISP2322: red, green, amber. */
4fdfefe5
AV
2346
2347 uint16_t zio_mode;
2348 uint16_t zio_timer;
392e2f65 2349 struct fc_host_statistics fc_host_stat;
1da177e4
LT
2350} scsi_qla_host_t;
2351
2352
2353/*
2354 * Macros to help code, maintain, etc.
2355 */
2356#define LOOP_TRANSITION(ha) \
2357 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
23443b1d 2358 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
1da177e4 2359 atomic_read(&ha->loop_state) == LOOP_DOWN)
fa2a1ce5 2360
1da177e4
LT
2361#define to_qla_host(x) ((scsi_qla_host_t *) (x)->hostdata)
2362
2363#define qla_printk(level, ha, format, arg...) \
2364 dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
2365
2366/*
2367 * qla2x00 local function return status codes
2368 */
2369#define MBS_MASK 0x3fff
2370
2371#define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
2372#define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
2373#define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
2374#define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
2375#define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
2376#define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
2377#define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
2378#define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
2379#define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
2380#define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
2381
2382#define QLA_FUNCTION_TIMEOUT 0x100
2383#define QLA_FUNCTION_PARAMETER_ERROR 0x101
2384#define QLA_FUNCTION_FAILED 0x102
2385#define QLA_MEMORY_ALLOC_FAILED 0x103
2386#define QLA_LOCK_TIMEOUT 0x104
2387#define QLA_ABORTED 0x105
2388#define QLA_SUSPENDED 0x106
2389#define QLA_BUSY 0x107
2390#define QLA_RSCNS_HANDLED 0x108
cca5335c 2391#define QLA_ALREADY_REGISTERED 0x109
1da177e4 2392
1da177e4
LT
2393#define NVRAM_DELAY() udelay(10)
2394
2395#define INVALID_HANDLE (MAX_OUTSTANDING_COMMANDS+1)
2396
2397/*
2398 * Flash support definitions
2399 */
854165f4
AV
2400#define OPTROM_SIZE_2300 0x20000
2401#define OPTROM_SIZE_2322 0x100000
2402#define OPTROM_SIZE_24XX 0x100000
1da177e4
LT
2403
2404#include "qla_gbl.h"
2405#include "qla_dbg.h"
2406#include "qla_inline.h"
1da177e4 2407
1da177e4
LT
2408#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
2409#define CMD_COMPL_STATUS(Cmnd) ((Cmnd)->SCp.this_residual)
2410#define CMD_RESID_LEN(Cmnd) ((Cmnd)->SCp.buffers_residual)
2411#define CMD_SCSI_STATUS(Cmnd) ((Cmnd)->SCp.Status)
2412#define CMD_ACTUAL_SNSLEN(Cmnd) ((Cmnd)->SCp.Message)
2413#define CMD_ENTRY_STATUS(Cmnd) ((Cmnd)->SCp.have_data_in)
2414
2415#endif