]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/scsi/qla2xxx/qla_def.h
[SCSI] qla2xxx: Limit rport-flaps during link-disruptions.
[mirror_ubuntu-artful-kernel.git] / drivers / scsi / qla2xxx / qla_def.h
CommitLineData
fa90c54f
AV
1/*
2 * QLogic Fibre Channel HBA Driver
01e58d8e 3 * Copyright (c) 2003-2008 QLogic Corporation
fa90c54f
AV
4 *
5 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
1da177e4
LT
7#ifndef __QLA_DEF_H
8#define __QLA_DEF_H
9
10#include <linux/kernel.h>
11#include <linux/init.h>
12#include <linux/types.h>
13#include <linux/module.h>
14#include <linux/list.h>
15#include <linux/pci.h>
16#include <linux/dma-mapping.h>
17#include <linux/sched.h>
18#include <linux/slab.h>
19#include <linux/dmapool.h>
20#include <linux/mempool.h>
21#include <linux/spinlock.h>
22#include <linux/completion.h>
abbd8870 23#include <linux/interrupt.h>
19a7b4ae 24#include <linux/workqueue.h>
5433383e 25#include <linux/firmware.h>
14e660e6 26#include <linux/aer.h>
4d4df193 27#include <linux/mutex.h>
1da177e4
LT
28
29#include <scsi/scsi.h>
30#include <scsi/scsi_host.h>
31#include <scsi/scsi_device.h>
32#include <scsi/scsi_cmnd.h>
392e2f65 33#include <scsi/scsi_transport_fc.h>
9a069e19 34#include <scsi/scsi_bsg_fc.h>
1da177e4 35
6e98016c 36#include "qla_bsg.h"
a9083016 37#include "qla_nx.h"
6a03b4cd
HZ
38#define QLA2XXX_DRIVER_NAME "qla2xxx"
39#define QLA2XXX_APIDEV "ql2xapidev"
cb63067a 40
1da177e4
LT
41/*
42 * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
43 * but that's fine as we don't look at the last 24 ones for
44 * ISP2100 HBAs.
45 */
46#define MAILBOX_REGISTER_COUNT_2100 8
47#define MAILBOX_REGISTER_COUNT 32
48
49#define QLA2200A_RISC_ROM_VER 4
50#define FPM_2300 6
51#define FPM_2310 7
52
53#include "qla_settings.h"
54
fa2a1ce5 55/*
1da177e4
LT
56 * Data bit definitions
57 */
58#define BIT_0 0x1
59#define BIT_1 0x2
60#define BIT_2 0x4
61#define BIT_3 0x8
62#define BIT_4 0x10
63#define BIT_5 0x20
64#define BIT_6 0x40
65#define BIT_7 0x80
66#define BIT_8 0x100
67#define BIT_9 0x200
68#define BIT_10 0x400
69#define BIT_11 0x800
70#define BIT_12 0x1000
71#define BIT_13 0x2000
72#define BIT_14 0x4000
73#define BIT_15 0x8000
74#define BIT_16 0x10000
75#define BIT_17 0x20000
76#define BIT_18 0x40000
77#define BIT_19 0x80000
78#define BIT_20 0x100000
79#define BIT_21 0x200000
80#define BIT_22 0x400000
81#define BIT_23 0x800000
82#define BIT_24 0x1000000
83#define BIT_25 0x2000000
84#define BIT_26 0x4000000
85#define BIT_27 0x8000000
86#define BIT_28 0x10000000
87#define BIT_29 0x20000000
88#define BIT_30 0x40000000
89#define BIT_31 0x80000000
90
91#define LSB(x) ((uint8_t)(x))
92#define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
93
94#define LSW(x) ((uint16_t)(x))
95#define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
96
97#define LSD(x) ((uint32_t)((uint64_t)(x)))
98#define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
99
2afa19a9 100#define MAKE_HANDLE(x, y) ((uint32_t)((((uint32_t)(x)) << 16) | (uint32_t)(y)))
1da177e4
LT
101
102/*
103 * I/O register
104*/
105
106#define RD_REG_BYTE(addr) readb(addr)
107#define RD_REG_WORD(addr) readw(addr)
108#define RD_REG_DWORD(addr) readl(addr)
109#define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
110#define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
111#define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
112#define WRT_REG_BYTE(addr, data) writeb(data,addr)
113#define WRT_REG_WORD(addr, data) writew(data,addr)
114#define WRT_REG_DWORD(addr, data) writel(data,addr)
115
f6df144c
AV
116/*
117 * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
118 * 133Mhz slot.
119 */
120#define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr))
121#define WRT_REG_WORD_PIO(addr, data) (outw(data,(unsigned long)addr))
122
1da177e4
LT
123/*
124 * Fibre Channel device definitions.
125 */
126#define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
127#define MAX_FIBRE_DEVICES 512
cc4731f5 128#define MAX_FIBRE_LUNS 0xFFFF
1da177e4
LT
129#define MAX_RSCN_COUNT 32
130#define MAX_HOST_COUNT 16
131
132/*
133 * Host adapter default definitions.
134 */
135#define MAX_BUSES 1 /* We only have one bus today */
136#define MAX_TARGETS_2100 MAX_FIBRE_DEVICES
137#define MAX_TARGETS_2200 MAX_FIBRE_DEVICES
1da177e4
LT
138#define MIN_LUNS 8
139#define MAX_LUNS MAX_FIBRE_LUNS
fa2a1ce5
AV
140#define MAX_CMDS_PER_LUN 255
141
1da177e4
LT
142/*
143 * Fibre Channel device definitions.
144 */
145#define SNS_LAST_LOOP_ID_2100 0xfe
146#define SNS_LAST_LOOP_ID_2300 0x7ff
147
148#define LAST_LOCAL_LOOP_ID 0x7d
149#define SNS_FL_PORT 0x7e
150#define FABRIC_CONTROLLER 0x7f
151#define SIMPLE_NAME_SERVER 0x80
152#define SNS_FIRST_LOOP_ID 0x81
153#define MANAGEMENT_SERVER 0xfe
154#define BROADCAST 0xff
155
3d71644c
AV
156/*
157 * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
158 * valid range of an N-PORT id is 0 through 0x7ef.
159 */
160#define NPH_LAST_HANDLE 0x7ef
cca5335c 161#define NPH_MGMT_SERVER 0x7fa /* FFFFFA */
3d71644c
AV
162#define NPH_SNS 0x7fc /* FFFFFC */
163#define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
164#define NPH_F_PORT 0x7fe /* FFFFFE */
165#define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
166
167#define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
168#include "qla_fw.h"
1da177e4
LT
169
170/*
171 * Timeout timer counts in seconds
172 */
8482e118 173#define PORT_RETRY_TIME 1
1da177e4
LT
174#define LOOP_DOWN_TIMEOUT 60
175#define LOOP_DOWN_TIME 255 /* 240 */
176#define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
177
178/* Maximum outstanding commands in ISP queues (1-65535) */
179#define MAX_OUTSTANDING_COMMANDS 1024
180
181/* ISP request and response entry counts (37-65535) */
182#define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
183#define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
d743de66 184#define REQUEST_ENTRY_CNT_24XX 2048 /* Number of request entries. */
1da177e4
LT
185#define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
186#define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
2afa19a9 187#define RESPONSE_ENTRY_CNT_MQ 128 /* Number of response entries.*/
1da177e4 188
17d98630
AC
189struct req_que;
190
bad75002
AE
191/*
192 * (sd.h is not exported, hence local inclusion)
193 * Data Integrity Field tuple.
194 */
195struct sd_dif_tuple {
196 __be16 guard_tag; /* Checksum */
197 __be16 app_tag; /* Opaque storage */
198 __be32 ref_tag; /* Target LBA or indirect LBA */
199};
200
1da177e4 201/*
fa2a1ce5 202 * SCSI Request Block
1da177e4
LT
203 */
204typedef struct srb {
083a469d 205 atomic_t ref_count;
bdf79621 206 struct fc_port *fcport;
cf53b069 207 uint32_t handle;
1da177e4
LT
208
209 struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
210
1da177e4
LT
211 uint16_t flags;
212
1da177e4
LT
213 uint32_t request_sense_length;
214 uint8_t *request_sense_ptr;
cf53b069
AV
215
216 void *ctx;
1da177e4
LT
217} srb_t;
218
219/*
220 * SRB flag definitions
221 */
bad75002
AE
222#define SRB_DMA_VALID BIT_0 /* Command sent to ISP */
223#define SRB_FCP_CMND_DMA_VALID BIT_12 /* DIF: DSD List valid */
224#define SRB_CRC_CTX_DMA_VALID BIT_2 /* DIF: context DMA valid */
225#define SRB_CRC_PROT_DMA_VALID BIT_4 /* DIF: prot DMA valid */
226#define SRB_CRC_CTX_DSD_VALID BIT_5 /* DIF: dsd_list valid */
227
228/* To identify if a srb is of T10-CRC type. @sp => srb_t pointer */
229#define IS_PROT_IO(sp) (sp->flags & SRB_CRC_CTX_DSD_VALID)
1da177e4 230
ac280b67
AV
231/*
232 * SRB extensions.
233 */
4916392b
MI
234struct srb_iocb {
235 union {
236 struct {
237 uint16_t flags;
238#define SRB_LOGIN_RETRIED BIT_0
239#define SRB_LOGIN_COND_PLOGI BIT_1
240#define SRB_LOGIN_SKIP_PRLI BIT_2
241 uint16_t data[2];
242 } logio;
3822263e
MI
243 struct {
244 /*
245 * Values for flags field below are as
246 * defined in tsk_mgmt_entry struct
247 * for control_flags field in qla_fw.h.
248 */
249 uint32_t flags;
250 uint32_t lun;
251 uint32_t data;
252 } tmf;
253 struct {
254 /*
255 * values for modif field below are as
256 * defined in mrk_entry_24xx struct
257 * for the modifier field in qla_fw.h.
258 */
259 uint8_t modif;
260 uint16_t lun;
261 uint32_t data;
262 } marker;
4916392b 263 } u;
99b0bec7 264
ac280b67
AV
265 struct timer_list timer;
266
99b0bec7
AV
267 void (*done)(srb_t *);
268 void (*free)(srb_t *);
269 void (*timeout)(srb_t *);
ac280b67
AV
270};
271
4916392b
MI
272/* Values for srb_ctx type */
273#define SRB_LOGIN_CMD 1
274#define SRB_LOGOUT_CMD 2
275#define SRB_ELS_CMD_RPT 3
276#define SRB_ELS_CMD_HST 4
277#define SRB_CT_CMD 5
278#define SRB_ADISC_CMD 6
3822263e
MI
279#define SRB_TM_CMD 7
280#define SRB_MARKER_CMD 8
ac280b67 281
4916392b 282struct srb_ctx {
9a069e19 283 uint16_t type;
4916392b
MI
284 char *name;
285 union {
286 struct srb_iocb *iocb_cmd;
287 struct fc_bsg_job *bsg_job;
288 } u;
9a069e19
GM
289};
290
291struct msg_echo_lb {
292 dma_addr_t send_dma;
293 dma_addr_t rcv_dma;
294 uint16_t req_sg_cnt;
295 uint16_t rsp_sg_cnt;
296 uint16_t options;
297 uint32_t transfer_size;
298};
299
1da177e4
LT
300/*
301 * ISP I/O Register Set structure definitions.
302 */
3d71644c
AV
303struct device_reg_2xxx {
304 uint16_t flash_address; /* Flash BIOS address */
305 uint16_t flash_data; /* Flash BIOS data */
1da177e4 306 uint16_t unused_1[1]; /* Gap */
3d71644c 307 uint16_t ctrl_status; /* Control/Status */
fa2a1ce5 308#define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
1da177e4
LT
309#define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
310#define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
311
3d71644c 312 uint16_t ictrl; /* Interrupt control */
1da177e4
LT
313#define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
314#define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
315
3d71644c 316 uint16_t istatus; /* Interrupt status */
1da177e4
LT
317#define ISR_RISC_INT BIT_3 /* RISC interrupt */
318
3d71644c
AV
319 uint16_t semaphore; /* Semaphore */
320 uint16_t nvram; /* NVRAM register. */
1da177e4
LT
321#define NVR_DESELECT 0
322#define NVR_BUSY BIT_15
323#define NVR_WRT_ENABLE BIT_14 /* Write enable */
324#define NVR_PR_ENABLE BIT_13 /* Protection register enable */
325#define NVR_DATA_IN BIT_3
326#define NVR_DATA_OUT BIT_2
327#define NVR_SELECT BIT_1
328#define NVR_CLOCK BIT_0
329
45aeaf1e
RA
330#define NVR_WAIT_CNT 20000
331
1da177e4
LT
332 union {
333 struct {
3d71644c
AV
334 uint16_t mailbox0;
335 uint16_t mailbox1;
336 uint16_t mailbox2;
337 uint16_t mailbox3;
338 uint16_t mailbox4;
339 uint16_t mailbox5;
340 uint16_t mailbox6;
341 uint16_t mailbox7;
342 uint16_t unused_2[59]; /* Gap */
1da177e4
LT
343 } __attribute__((packed)) isp2100;
344 struct {
3d71644c
AV
345 /* Request Queue */
346 uint16_t req_q_in; /* In-Pointer */
347 uint16_t req_q_out; /* Out-Pointer */
348 /* Response Queue */
349 uint16_t rsp_q_in; /* In-Pointer */
350 uint16_t rsp_q_out; /* Out-Pointer */
1da177e4
LT
351
352 /* RISC to Host Status */
fa2a1ce5 353 uint32_t host_status;
1da177e4
LT
354#define HSR_RISC_INT BIT_15 /* RISC interrupt */
355#define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
356
357 /* Host to Host Semaphore */
fa2a1ce5 358 uint16_t host_semaphore;
3d71644c
AV
359 uint16_t unused_3[17]; /* Gap */
360 uint16_t mailbox0;
361 uint16_t mailbox1;
362 uint16_t mailbox2;
363 uint16_t mailbox3;
364 uint16_t mailbox4;
365 uint16_t mailbox5;
366 uint16_t mailbox6;
367 uint16_t mailbox7;
368 uint16_t mailbox8;
369 uint16_t mailbox9;
370 uint16_t mailbox10;
371 uint16_t mailbox11;
372 uint16_t mailbox12;
373 uint16_t mailbox13;
374 uint16_t mailbox14;
375 uint16_t mailbox15;
376 uint16_t mailbox16;
377 uint16_t mailbox17;
378 uint16_t mailbox18;
379 uint16_t mailbox19;
380 uint16_t mailbox20;
381 uint16_t mailbox21;
382 uint16_t mailbox22;
383 uint16_t mailbox23;
384 uint16_t mailbox24;
385 uint16_t mailbox25;
386 uint16_t mailbox26;
387 uint16_t mailbox27;
388 uint16_t mailbox28;
389 uint16_t mailbox29;
390 uint16_t mailbox30;
391 uint16_t mailbox31;
392 uint16_t fb_cmd;
393 uint16_t unused_4[10]; /* Gap */
1da177e4
LT
394 } __attribute__((packed)) isp2300;
395 } u;
396
3d71644c 397 uint16_t fpm_diag_config;
c81d04c9
AV
398 uint16_t unused_5[0x4]; /* Gap */
399 uint16_t risc_hw;
400 uint16_t unused_5_1; /* Gap */
3d71644c 401 uint16_t pcr; /* Processor Control Register. */
1da177e4 402 uint16_t unused_6[0x5]; /* Gap */
3d71644c 403 uint16_t mctr; /* Memory Configuration and Timing. */
1da177e4 404 uint16_t unused_7[0x3]; /* Gap */
3d71644c 405 uint16_t fb_cmd_2100; /* Unused on 23XX */
1da177e4 406 uint16_t unused_8[0x3]; /* Gap */
3d71644c 407 uint16_t hccr; /* Host command & control register. */
1da177e4
LT
408#define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
409#define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
410 /* HCCR commands */
411#define HCCR_RESET_RISC 0x1000 /* Reset RISC */
412#define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
413#define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
414#define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
415#define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
416#define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
417#define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
418#define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
419
420 uint16_t unused_9[5]; /* Gap */
3d71644c
AV
421 uint16_t gpiod; /* GPIO Data register. */
422 uint16_t gpioe; /* GPIO Enable register. */
1da177e4
LT
423#define GPIO_LED_MASK 0x00C0
424#define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
425#define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
426#define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
427#define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
f6df144c
AV
428#define GPIO_LED_ALL_OFF 0x0000
429#define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */
430#define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */
1da177e4
LT
431
432 union {
433 struct {
3d71644c
AV
434 uint16_t unused_10[8]; /* Gap */
435 uint16_t mailbox8;
436 uint16_t mailbox9;
437 uint16_t mailbox10;
438 uint16_t mailbox11;
439 uint16_t mailbox12;
440 uint16_t mailbox13;
441 uint16_t mailbox14;
442 uint16_t mailbox15;
443 uint16_t mailbox16;
444 uint16_t mailbox17;
445 uint16_t mailbox18;
446 uint16_t mailbox19;
447 uint16_t mailbox20;
448 uint16_t mailbox21;
449 uint16_t mailbox22;
450 uint16_t mailbox23; /* Also probe reg. */
1da177e4
LT
451 } __attribute__((packed)) isp2200;
452 } u_end;
3d71644c
AV
453};
454
73208dfd 455struct device_reg_25xxmq {
08029990
AV
456 uint32_t req_q_in;
457 uint32_t req_q_out;
458 uint32_t rsp_q_in;
459 uint32_t rsp_q_out;
73208dfd
AC
460};
461
9a168bdd 462typedef union {
3d71644c
AV
463 struct device_reg_2xxx isp;
464 struct device_reg_24xx isp24;
73208dfd 465 struct device_reg_25xxmq isp25mq;
a9083016 466 struct device_reg_82xx isp82;
1da177e4
LT
467} device_reg_t;
468
469#define ISP_REQ_Q_IN(ha, reg) \
470 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
471 &(reg)->u.isp2100.mailbox4 : \
472 &(reg)->u.isp2300.req_q_in)
473#define ISP_REQ_Q_OUT(ha, reg) \
474 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
475 &(reg)->u.isp2100.mailbox4 : \
476 &(reg)->u.isp2300.req_q_out)
477#define ISP_RSP_Q_IN(ha, reg) \
478 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
479 &(reg)->u.isp2100.mailbox5 : \
480 &(reg)->u.isp2300.rsp_q_in)
481#define ISP_RSP_Q_OUT(ha, reg) \
482 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
483 &(reg)->u.isp2100.mailbox5 : \
484 &(reg)->u.isp2300.rsp_q_out)
485
486#define MAILBOX_REG(ha, reg, num) \
487 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
488 (num < 8 ? \
489 &(reg)->u.isp2100.mailbox0 + (num) : \
490 &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
491 &(reg)->u.isp2300.mailbox0 + (num))
492#define RD_MAILBOX_REG(ha, reg, num) \
493 RD_REG_WORD(MAILBOX_REG(ha, reg, num))
494#define WRT_MAILBOX_REG(ha, reg, num, data) \
495 WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
496
497#define FB_CMD_REG(ha, reg) \
498 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
499 &(reg)->fb_cmd_2100 : \
500 &(reg)->u.isp2300.fb_cmd)
501#define RD_FB_CMD_REG(ha, reg) \
502 RD_REG_WORD(FB_CMD_REG(ha, reg))
503#define WRT_FB_CMD_REG(ha, reg, data) \
504 WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
505
506typedef struct {
507 uint32_t out_mb; /* outbound from driver */
508 uint32_t in_mb; /* Incoming from RISC */
509 uint16_t mb[MAILBOX_REGISTER_COUNT];
510 long buf_size;
511 void *bufp;
512 uint32_t tov;
513 uint8_t flags;
514#define MBX_DMA_IN BIT_0
515#define MBX_DMA_OUT BIT_1
516#define IOCTL_CMD BIT_2
517} mbx_cmd_t;
518
519#define MBX_TOV_SECONDS 30
520
521/*
522 * ISP product identification definitions in mailboxes after reset.
523 */
524#define PROD_ID_1 0x4953
525#define PROD_ID_2 0x0000
526#define PROD_ID_2a 0x5020
527#define PROD_ID_3 0x2020
528
529/*
530 * ISP mailbox Self-Test status codes
531 */
532#define MBS_FRM_ALIVE 0 /* Firmware Alive. */
533#define MBS_CHKSUM_ERR 1 /* Checksum Error. */
534#define MBS_BUSY 4 /* Busy. */
535
536/*
537 * ISP mailbox command complete status codes
538 */
539#define MBS_COMMAND_COMPLETE 0x4000
540#define MBS_INVALID_COMMAND 0x4001
541#define MBS_HOST_INTERFACE_ERROR 0x4002
542#define MBS_TEST_FAILED 0x4003
543#define MBS_COMMAND_ERROR 0x4005
544#define MBS_COMMAND_PARAMETER_ERROR 0x4006
545#define MBS_PORT_ID_USED 0x4007
546#define MBS_LOOP_ID_USED 0x4008
547#define MBS_ALL_IDS_IN_USE 0x4009
548#define MBS_NOT_LOGGED_IN 0x400A
3d71644c
AV
549#define MBS_LINK_DOWN_ERROR 0x400B
550#define MBS_DIAG_ECHO_TEST_ERROR 0x400C
1da177e4
LT
551
552/*
553 * ISP mailbox asynchronous event status codes
554 */
555#define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
556#define MBA_RESET 0x8001 /* Reset Detected. */
557#define MBA_SYSTEM_ERR 0x8002 /* System Error. */
558#define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
559#define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
560#define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
561#define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
562 /* occurred. */
563#define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
564#define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
565#define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
566#define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
567#define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
568#define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
569#define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
570#define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
571#define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
572#define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
573#define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
574#define MBA_IP_RECEIVE 0x8023 /* IP Received. */
575#define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
576#define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
577#define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
578#define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
579 /* used. */
45ebeb56 580#define MBA_TRACE_NOTIFICATION 0x8028 /* Trace/Diagnostic notification. */
1da177e4
LT
581#define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
582#define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
583#define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
584#define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
585#define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
586#define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
587#define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
588#define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
589#define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
590#define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
591#define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
592#define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
593#define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
594
9a069e19
GM
595/* ISP mailbox loopback echo diagnostic error code */
596#define MBS_LB_RESET 0x17
1da177e4
LT
597/*
598 * Firmware options 1, 2, 3.
599 */
600#define FO1_AE_ON_LIPF8 BIT_0
601#define FO1_AE_ALL_LIP_RESET BIT_1
602#define FO1_CTIO_RETRY BIT_3
603#define FO1_DISABLE_LIP_F7_SW BIT_4
604#define FO1_DISABLE_100MS_LOS_WAIT BIT_5
3d71644c 605#define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
1da177e4
LT
606#define FO1_AE_ON_LOOP_INIT_ERR BIT_7
607#define FO1_SET_EMPHASIS_SWING BIT_8
608#define FO1_AE_AUTO_BYPASS BIT_9
609#define FO1_ENABLE_PURE_IOCB BIT_10
610#define FO1_AE_PLOGI_RJT BIT_11
611#define FO1_ENABLE_ABORT_SEQUENCE BIT_12
612#define FO1_AE_QUEUE_FULL BIT_13
613
614#define FO2_ENABLE_ATIO_TYPE_3 BIT_0
615#define FO2_REV_LOOPBACK BIT_1
616
617#define FO3_ENABLE_EMERG_IOCB BIT_0
618#define FO3_AE_RND_ERROR BIT_1
619
3d71644c
AV
620/* 24XX additional firmware options */
621#define ADD_FO_COUNT 3
622#define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
623#define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
624
625#define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
626
627#define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
628
1da177e4
LT
629/*
630 * ISP mailbox commands
631 */
632#define MBC_LOAD_RAM 1 /* Load RAM. */
633#define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
634#define MBC_WRITE_RAM_WORD 4 /* Write RAM word. */
635#define MBC_READ_RAM_WORD 5 /* Read RAM word. */
636#define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
637#define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
638#define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
639#define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
640#define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
641#define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
642#define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
643#define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
644#define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
645#define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
f6ef3b18 646#define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
1da177e4
LT
647#define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
648#define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
649#define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
650#define MBC_RESET 0x18 /* Reset. */
651#define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
652#define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
653#define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
654#define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
655#define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
656#define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
657#define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
658#define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
659#define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
660#define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
661#define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
662#define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
663#define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
664#define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
665#define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
666#define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
667#define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
668#define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
669#define MBC_GET_RNID_PARAMS 0x5a /* Data Rate */
670#define MBC_DATA_RATE 0x5d /* Get RNID parameters */
671#define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
672#define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
673 /* Initialization Procedure */
674#define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
675#define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
676#define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
677#define MBC_TARGET_RESET 0x66 /* Target Reset. */
678#define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
679#define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
680#define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
681#define MBC_GET_PORT_NAME 0x6a /* Get port name. */
682#define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
683#define MBC_LIP_RESET 0x6c /* LIP reset. */
684#define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
685 /* commandd. */
686#define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
687#define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
688#define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
689#define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
690#define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
691#define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
692#define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
693#define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
694#define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
695#define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
696#define MBC_LUN_RESET 0x7E /* Send LUN reset */
697
3d71644c
AV
698/*
699 * ISP24xx mailbox commands
700 */
701#define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
702#define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
d8b45213 703#define MBC_PORT_PARAMS 0x1A /* Port iDMA Parameters. */
3d71644c 704#define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
a7a167bf 705#define MBC_TRACE_CONTROL 0x27 /* Trace control command. */
3d71644c 706#define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
ad0ecd61 707#define MBC_WRITE_SFP 0x30 /* Write SFP Data. */
88729e53 708#define MBC_READ_SFP 0x31 /* Read SFP Data. */
3d71644c
AV
709#define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
710#define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
711#define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
712#define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
713#define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
714#define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
715#define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
716#define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
717
1da177e4
LT
718/* Firmware return data sizes */
719#define FCAL_MAP_SIZE 128
720
721/* Mailbox bit definitions for out_mb and in_mb */
722#define MBX_31 BIT_31
723#define MBX_30 BIT_30
724#define MBX_29 BIT_29
725#define MBX_28 BIT_28
726#define MBX_27 BIT_27
727#define MBX_26 BIT_26
728#define MBX_25 BIT_25
729#define MBX_24 BIT_24
730#define MBX_23 BIT_23
731#define MBX_22 BIT_22
732#define MBX_21 BIT_21
733#define MBX_20 BIT_20
734#define MBX_19 BIT_19
735#define MBX_18 BIT_18
736#define MBX_17 BIT_17
737#define MBX_16 BIT_16
738#define MBX_15 BIT_15
739#define MBX_14 BIT_14
740#define MBX_13 BIT_13
741#define MBX_12 BIT_12
742#define MBX_11 BIT_11
743#define MBX_10 BIT_10
744#define MBX_9 BIT_9
745#define MBX_8 BIT_8
746#define MBX_7 BIT_7
747#define MBX_6 BIT_6
748#define MBX_5 BIT_5
749#define MBX_4 BIT_4
750#define MBX_3 BIT_3
751#define MBX_2 BIT_2
752#define MBX_1 BIT_1
753#define MBX_0 BIT_0
754
755/*
756 * Firmware state codes from get firmware state mailbox command
757 */
758#define FSTATE_CONFIG_WAIT 0
759#define FSTATE_WAIT_AL_PA 1
760#define FSTATE_WAIT_LOGIN 2
761#define FSTATE_READY 3
762#define FSTATE_LOSS_OF_SYNC 4
763#define FSTATE_ERROR 5
764#define FSTATE_REINIT 6
765#define FSTATE_NON_PART 7
766
767#define FSTATE_CONFIG_CORRECT 0
768#define FSTATE_P2P_RCV_LIP 1
769#define FSTATE_P2P_CHOOSE_LOOP 2
770#define FSTATE_P2P_RCV_UNIDEN_LIP 3
771#define FSTATE_FATAL_ERROR 4
772#define FSTATE_LOOP_BACK_CONN 5
773
774/*
775 * Port Database structure definition
776 * Little endian except where noted.
777 */
778#define PORT_DATABASE_SIZE 128 /* bytes */
779typedef struct {
780 uint8_t options;
781 uint8_t control;
782 uint8_t master_state;
783 uint8_t slave_state;
784 uint8_t reserved[2];
785 uint8_t hard_address;
786 uint8_t reserved_1;
787 uint8_t port_id[4];
788 uint8_t node_name[WWN_SIZE];
789 uint8_t port_name[WWN_SIZE];
790 uint16_t execution_throttle;
791 uint16_t execution_count;
792 uint8_t reset_count;
793 uint8_t reserved_2;
794 uint16_t resource_allocation;
795 uint16_t current_allocation;
796 uint16_t queue_head;
797 uint16_t queue_tail;
798 uint16_t transmit_execution_list_next;
799 uint16_t transmit_execution_list_previous;
800 uint16_t common_features;
801 uint16_t total_concurrent_sequences;
802 uint16_t RO_by_information_category;
803 uint8_t recipient;
804 uint8_t initiator;
805 uint16_t receive_data_size;
806 uint16_t concurrent_sequences;
807 uint16_t open_sequences_per_exchange;
808 uint16_t lun_abort_flags;
809 uint16_t lun_stop_flags;
810 uint16_t stop_queue_head;
811 uint16_t stop_queue_tail;
812 uint16_t port_retry_timer;
813 uint16_t next_sequence_id;
814 uint16_t frame_count;
815 uint16_t PRLI_payload_length;
816 uint8_t prli_svc_param_word_0[2]; /* Big endian */
817 /* Bits 15-0 of word 0 */
818 uint8_t prli_svc_param_word_3[2]; /* Big endian */
819 /* Bits 15-0 of word 3 */
820 uint16_t loop_id;
821 uint16_t extended_lun_info_list_pointer;
822 uint16_t extended_lun_stop_list_pointer;
823} port_database_t;
824
825/*
826 * Port database slave/master states
827 */
828#define PD_STATE_DISCOVERY 0
829#define PD_STATE_WAIT_DISCOVERY_ACK 1
830#define PD_STATE_PORT_LOGIN 2
831#define PD_STATE_WAIT_PORT_LOGIN_ACK 3
832#define PD_STATE_PROCESS_LOGIN 4
833#define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
834#define PD_STATE_PORT_LOGGED_IN 6
835#define PD_STATE_PORT_UNAVAILABLE 7
836#define PD_STATE_PROCESS_LOGOUT 8
837#define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
838#define PD_STATE_PORT_LOGOUT 10
839#define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
840
841
4fdfefe5
AV
842#define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
843#define QLA_ZIO_DISABLED 0
844#define QLA_ZIO_DEFAULT_TIMER 2
845
1da177e4
LT
846/*
847 * ISP Initialization Control Block.
848 * Little endian except where noted.
849 */
850#define ICB_VERSION 1
851typedef struct {
852 uint8_t version;
853 uint8_t reserved_1;
854
855 /*
856 * LSB BIT 0 = Enable Hard Loop Id
857 * LSB BIT 1 = Enable Fairness
858 * LSB BIT 2 = Enable Full-Duplex
859 * LSB BIT 3 = Enable Fast Posting
860 * LSB BIT 4 = Enable Target Mode
861 * LSB BIT 5 = Disable Initiator Mode
862 * LSB BIT 6 = Enable ADISC
863 * LSB BIT 7 = Enable Target Inquiry Data
864 *
865 * MSB BIT 0 = Enable PDBC Notify
866 * MSB BIT 1 = Non Participating LIP
867 * MSB BIT 2 = Descending Loop ID Search
868 * MSB BIT 3 = Acquire Loop ID in LIPA
869 * MSB BIT 4 = Stop PortQ on Full Status
870 * MSB BIT 5 = Full Login after LIP
871 * MSB BIT 6 = Node Name Option
872 * MSB BIT 7 = Ext IFWCB enable bit
873 */
874 uint8_t firmware_options[2];
875
876 uint16_t frame_payload_size;
877 uint16_t max_iocb_allocation;
878 uint16_t execution_throttle;
879 uint8_t retry_count;
880 uint8_t retry_delay; /* unused */
881 uint8_t port_name[WWN_SIZE]; /* Big endian. */
882 uint16_t hard_address;
883 uint8_t inquiry_data;
884 uint8_t login_timeout;
885 uint8_t node_name[WWN_SIZE]; /* Big endian. */
886
887 uint16_t request_q_outpointer;
888 uint16_t response_q_inpointer;
889 uint16_t request_q_length;
890 uint16_t response_q_length;
891 uint32_t request_q_address[2];
892 uint32_t response_q_address[2];
893
894 uint16_t lun_enables;
895 uint8_t command_resource_count;
896 uint8_t immediate_notify_resource_count;
897 uint16_t timeout;
898 uint8_t reserved_2[2];
899
900 /*
901 * LSB BIT 0 = Timer Operation mode bit 0
902 * LSB BIT 1 = Timer Operation mode bit 1
903 * LSB BIT 2 = Timer Operation mode bit 2
904 * LSB BIT 3 = Timer Operation mode bit 3
905 * LSB BIT 4 = Init Config Mode bit 0
906 * LSB BIT 5 = Init Config Mode bit 1
907 * LSB BIT 6 = Init Config Mode bit 2
908 * LSB BIT 7 = Enable Non part on LIHA failure
909 *
910 * MSB BIT 0 = Enable class 2
911 * MSB BIT 1 = Enable ACK0
912 * MSB BIT 2 =
913 * MSB BIT 3 =
914 * MSB BIT 4 = FC Tape Enable
915 * MSB BIT 5 = Enable FC Confirm
916 * MSB BIT 6 = Enable command queuing in target mode
917 * MSB BIT 7 = No Logo On Link Down
918 */
919 uint8_t add_firmware_options[2];
920
921 uint8_t response_accumulation_timer;
922 uint8_t interrupt_delay_timer;
923
924 /*
925 * LSB BIT 0 = Enable Read xfr_rdy
926 * LSB BIT 1 = Soft ID only
927 * LSB BIT 2 =
928 * LSB BIT 3 =
929 * LSB BIT 4 = FCP RSP Payload [0]
930 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
931 * LSB BIT 6 = Enable Out-of-Order frame handling
932 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
933 *
934 * MSB BIT 0 = Sbus enable - 2300
935 * MSB BIT 1 =
936 * MSB BIT 2 =
937 * MSB BIT 3 =
06c22bd1 938 * MSB BIT 4 = LED mode
1da177e4
LT
939 * MSB BIT 5 = enable 50 ohm termination
940 * MSB BIT 6 = Data Rate (2300 only)
941 * MSB BIT 7 = Data Rate (2300 only)
942 */
943 uint8_t special_options[2];
944
945 uint8_t reserved_3[26];
946} init_cb_t;
947
948/*
949 * Get Link Status mailbox command return buffer.
950 */
3d71644c
AV
951#define GLSO_SEND_RPS BIT_0
952#define GLSO_USE_DID BIT_3
953
43ef0580
AV
954struct link_statistics {
955 uint32_t link_fail_cnt;
956 uint32_t loss_sync_cnt;
957 uint32_t loss_sig_cnt;
958 uint32_t prim_seq_err_cnt;
959 uint32_t inval_xmit_word_cnt;
960 uint32_t inval_crc_cnt;
032d8dd7
HZ
961 uint32_t lip_cnt;
962 uint32_t unused1[0x1a];
43ef0580
AV
963 uint32_t tx_frames;
964 uint32_t rx_frames;
965 uint32_t dumped_frames;
966 uint32_t unused2[2];
967 uint32_t nos_rcvd;
968};
1da177e4
LT
969
970/*
971 * NVRAM Command values.
972 */
973#define NV_START_BIT BIT_2
974#define NV_WRITE_OP (BIT_26+BIT_24)
975#define NV_READ_OP (BIT_26+BIT_25)
976#define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
977#define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
978#define NV_DELAY_COUNT 10
979
980/*
981 * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
982 */
983typedef struct {
984 /*
985 * NVRAM header
986 */
987 uint8_t id[4];
988 uint8_t nvram_version;
989 uint8_t reserved_0;
990
991 /*
992 * NVRAM RISC parameter block
993 */
994 uint8_t parameter_block_version;
995 uint8_t reserved_1;
996
997 /*
998 * LSB BIT 0 = Enable Hard Loop Id
999 * LSB BIT 1 = Enable Fairness
1000 * LSB BIT 2 = Enable Full-Duplex
1001 * LSB BIT 3 = Enable Fast Posting
1002 * LSB BIT 4 = Enable Target Mode
1003 * LSB BIT 5 = Disable Initiator Mode
1004 * LSB BIT 6 = Enable ADISC
1005 * LSB BIT 7 = Enable Target Inquiry Data
1006 *
1007 * MSB BIT 0 = Enable PDBC Notify
1008 * MSB BIT 1 = Non Participating LIP
1009 * MSB BIT 2 = Descending Loop ID Search
1010 * MSB BIT 3 = Acquire Loop ID in LIPA
1011 * MSB BIT 4 = Stop PortQ on Full Status
1012 * MSB BIT 5 = Full Login after LIP
1013 * MSB BIT 6 = Node Name Option
1014 * MSB BIT 7 = Ext IFWCB enable bit
1015 */
1016 uint8_t firmware_options[2];
1017
1018 uint16_t frame_payload_size;
1019 uint16_t max_iocb_allocation;
1020 uint16_t execution_throttle;
1021 uint8_t retry_count;
1022 uint8_t retry_delay; /* unused */
1023 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1024 uint16_t hard_address;
1025 uint8_t inquiry_data;
1026 uint8_t login_timeout;
1027 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1028
1029 /*
1030 * LSB BIT 0 = Timer Operation mode bit 0
1031 * LSB BIT 1 = Timer Operation mode bit 1
1032 * LSB BIT 2 = Timer Operation mode bit 2
1033 * LSB BIT 3 = Timer Operation mode bit 3
1034 * LSB BIT 4 = Init Config Mode bit 0
1035 * LSB BIT 5 = Init Config Mode bit 1
1036 * LSB BIT 6 = Init Config Mode bit 2
1037 * LSB BIT 7 = Enable Non part on LIHA failure
1038 *
1039 * MSB BIT 0 = Enable class 2
1040 * MSB BIT 1 = Enable ACK0
1041 * MSB BIT 2 =
1042 * MSB BIT 3 =
1043 * MSB BIT 4 = FC Tape Enable
1044 * MSB BIT 5 = Enable FC Confirm
1045 * MSB BIT 6 = Enable command queuing in target mode
1046 * MSB BIT 7 = No Logo On Link Down
1047 */
1048 uint8_t add_firmware_options[2];
1049
1050 uint8_t response_accumulation_timer;
1051 uint8_t interrupt_delay_timer;
1052
1053 /*
1054 * LSB BIT 0 = Enable Read xfr_rdy
1055 * LSB BIT 1 = Soft ID only
1056 * LSB BIT 2 =
1057 * LSB BIT 3 =
1058 * LSB BIT 4 = FCP RSP Payload [0]
1059 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1060 * LSB BIT 6 = Enable Out-of-Order frame handling
1061 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1062 *
1063 * MSB BIT 0 = Sbus enable - 2300
1064 * MSB BIT 1 =
1065 * MSB BIT 2 =
1066 * MSB BIT 3 =
06c22bd1 1067 * MSB BIT 4 = LED mode
1da177e4
LT
1068 * MSB BIT 5 = enable 50 ohm termination
1069 * MSB BIT 6 = Data Rate (2300 only)
1070 * MSB BIT 7 = Data Rate (2300 only)
1071 */
1072 uint8_t special_options[2];
1073
1074 /* Reserved for expanded RISC parameter block */
1075 uint8_t reserved_2[22];
1076
1077 /*
1078 * LSB BIT 0 = Tx Sensitivity 1G bit 0
1079 * LSB BIT 1 = Tx Sensitivity 1G bit 1
1080 * LSB BIT 2 = Tx Sensitivity 1G bit 2
1081 * LSB BIT 3 = Tx Sensitivity 1G bit 3
1082 * LSB BIT 4 = Rx Sensitivity 1G bit 0
1083 * LSB BIT 5 = Rx Sensitivity 1G bit 1
1084 * LSB BIT 6 = Rx Sensitivity 1G bit 2
1085 * LSB BIT 7 = Rx Sensitivity 1G bit 3
fa2a1ce5 1086 *
1da177e4
LT
1087 * MSB BIT 0 = Tx Sensitivity 2G bit 0
1088 * MSB BIT 1 = Tx Sensitivity 2G bit 1
1089 * MSB BIT 2 = Tx Sensitivity 2G bit 2
1090 * MSB BIT 3 = Tx Sensitivity 2G bit 3
1091 * MSB BIT 4 = Rx Sensitivity 2G bit 0
1092 * MSB BIT 5 = Rx Sensitivity 2G bit 1
1093 * MSB BIT 6 = Rx Sensitivity 2G bit 2
1094 * MSB BIT 7 = Rx Sensitivity 2G bit 3
1095 *
1096 * LSB BIT 0 = Output Swing 1G bit 0
1097 * LSB BIT 1 = Output Swing 1G bit 1
1098 * LSB BIT 2 = Output Swing 1G bit 2
1099 * LSB BIT 3 = Output Emphasis 1G bit 0
1100 * LSB BIT 4 = Output Emphasis 1G bit 1
1101 * LSB BIT 5 = Output Swing 2G bit 0
1102 * LSB BIT 6 = Output Swing 2G bit 1
1103 * LSB BIT 7 = Output Swing 2G bit 2
fa2a1ce5 1104 *
1da177e4
LT
1105 * MSB BIT 0 = Output Emphasis 2G bit 0
1106 * MSB BIT 1 = Output Emphasis 2G bit 1
1107 * MSB BIT 2 = Output Enable
1108 * MSB BIT 3 =
1109 * MSB BIT 4 =
1110 * MSB BIT 5 =
1111 * MSB BIT 6 =
1112 * MSB BIT 7 =
1113 */
1114 uint8_t seriallink_options[4];
1115
1116 /*
1117 * NVRAM host parameter block
1118 *
1119 * LSB BIT 0 = Enable spinup delay
1120 * LSB BIT 1 = Disable BIOS
1121 * LSB BIT 2 = Enable Memory Map BIOS
1122 * LSB BIT 3 = Enable Selectable Boot
1123 * LSB BIT 4 = Disable RISC code load
1124 * LSB BIT 5 = Set cache line size 1
1125 * LSB BIT 6 = PCI Parity Disable
1126 * LSB BIT 7 = Enable extended logging
1127 *
1128 * MSB BIT 0 = Enable 64bit addressing
1129 * MSB BIT 1 = Enable lip reset
1130 * MSB BIT 2 = Enable lip full login
1131 * MSB BIT 3 = Enable target reset
1132 * MSB BIT 4 = Enable database storage
1133 * MSB BIT 5 = Enable cache flush read
1134 * MSB BIT 6 = Enable database load
1135 * MSB BIT 7 = Enable alternate WWN
1136 */
1137 uint8_t host_p[2];
1138
1139 uint8_t boot_node_name[WWN_SIZE];
1140 uint8_t boot_lun_number;
1141 uint8_t reset_delay;
1142 uint8_t port_down_retry_count;
1143 uint8_t boot_id_number;
1144 uint16_t max_luns_per_target;
1145 uint8_t fcode_boot_port_name[WWN_SIZE];
1146 uint8_t alternate_port_name[WWN_SIZE];
1147 uint8_t alternate_node_name[WWN_SIZE];
1148
1149 /*
1150 * BIT 0 = Selective Login
1151 * BIT 1 = Alt-Boot Enable
1152 * BIT 2 =
1153 * BIT 3 = Boot Order List
1154 * BIT 4 =
1155 * BIT 5 = Selective LUN
1156 * BIT 6 =
1157 * BIT 7 = unused
1158 */
1159 uint8_t efi_parameters;
1160
1161 uint8_t link_down_timeout;
1162
cca5335c 1163 uint8_t adapter_id[16];
1da177e4
LT
1164
1165 uint8_t alt1_boot_node_name[WWN_SIZE];
1166 uint16_t alt1_boot_lun_number;
1167 uint8_t alt2_boot_node_name[WWN_SIZE];
1168 uint16_t alt2_boot_lun_number;
1169 uint8_t alt3_boot_node_name[WWN_SIZE];
1170 uint16_t alt3_boot_lun_number;
1171 uint8_t alt4_boot_node_name[WWN_SIZE];
1172 uint16_t alt4_boot_lun_number;
1173 uint8_t alt5_boot_node_name[WWN_SIZE];
1174 uint16_t alt5_boot_lun_number;
1175 uint8_t alt6_boot_node_name[WWN_SIZE];
1176 uint16_t alt6_boot_lun_number;
1177 uint8_t alt7_boot_node_name[WWN_SIZE];
1178 uint16_t alt7_boot_lun_number;
1179
1180 uint8_t reserved_3[2];
1181
1182 /* Offset 200-215 : Model Number */
1183 uint8_t model_number[16];
1184
1185 /* OEM related items */
1186 uint8_t oem_specific[16];
1187
1188 /*
1189 * NVRAM Adapter Features offset 232-239
1190 *
1191 * LSB BIT 0 = External GBIC
1192 * LSB BIT 1 = Risc RAM parity
1193 * LSB BIT 2 = Buffer Plus Module
1194 * LSB BIT 3 = Multi Chip Adapter
1195 * LSB BIT 4 = Internal connector
1196 * LSB BIT 5 =
1197 * LSB BIT 6 =
1198 * LSB BIT 7 =
1199 *
1200 * MSB BIT 0 =
1201 * MSB BIT 1 =
1202 * MSB BIT 2 =
1203 * MSB BIT 3 =
1204 * MSB BIT 4 =
1205 * MSB BIT 5 =
1206 * MSB BIT 6 =
1207 * MSB BIT 7 =
1208 */
1209 uint8_t adapter_features[2];
1210
1211 uint8_t reserved_4[16];
1212
1213 /* Subsystem vendor ID for ISP2200 */
1214 uint16_t subsystem_vendor_id_2200;
1215
1216 /* Subsystem device ID for ISP2200 */
1217 uint16_t subsystem_device_id_2200;
1218
1219 uint8_t reserved_5;
1220 uint8_t checksum;
1221} nvram_t;
1222
1223/*
1224 * ISP queue - response queue entry definition.
1225 */
1226typedef struct {
1227 uint8_t data[60];
1228 uint32_t signature;
1229#define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
1230} response_t;
1231
1232typedef union {
1233 uint16_t extended;
1234 struct {
1235 uint8_t reserved;
1236 uint8_t standard;
1237 } id;
1238} target_id_t;
1239
1240#define SET_TARGET_ID(ha, to, from) \
1241do { \
1242 if (HAS_EXTENDED_IDS(ha)) \
1243 to.extended = cpu_to_le16(from); \
1244 else \
1245 to.id.standard = (uint8_t)from; \
1246} while (0)
1247
1248/*
1249 * ISP queue - command entry structure definition.
1250 */
1251#define COMMAND_TYPE 0x11 /* Command entry */
1da177e4
LT
1252typedef struct {
1253 uint8_t entry_type; /* Entry type. */
1254 uint8_t entry_count; /* Entry count. */
1255 uint8_t sys_define; /* System defined. */
1256 uint8_t entry_status; /* Entry Status. */
1257 uint32_t handle; /* System handle. */
1258 target_id_t target; /* SCSI ID */
1259 uint16_t lun; /* SCSI LUN */
1260 uint16_t control_flags; /* Control flags. */
1261#define CF_WRITE BIT_6
1262#define CF_READ BIT_5
1263#define CF_SIMPLE_TAG BIT_3
1264#define CF_ORDERED_TAG BIT_2
1265#define CF_HEAD_TAG BIT_1
1266 uint16_t reserved_1;
1267 uint16_t timeout; /* Command timeout. */
1268 uint16_t dseg_count; /* Data segment count. */
1269 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1270 uint32_t byte_count; /* Total byte count. */
1271 uint32_t dseg_0_address; /* Data segment 0 address. */
1272 uint32_t dseg_0_length; /* Data segment 0 length. */
1273 uint32_t dseg_1_address; /* Data segment 1 address. */
1274 uint32_t dseg_1_length; /* Data segment 1 length. */
1275 uint32_t dseg_2_address; /* Data segment 2 address. */
1276 uint32_t dseg_2_length; /* Data segment 2 length. */
1277} cmd_entry_t;
1278
1279/*
1280 * ISP queue - 64-Bit addressing, command entry structure definition.
1281 */
1282#define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
1283typedef struct {
1284 uint8_t entry_type; /* Entry type. */
1285 uint8_t entry_count; /* Entry count. */
1286 uint8_t sys_define; /* System defined. */
1287 uint8_t entry_status; /* Entry Status. */
1288 uint32_t handle; /* System handle. */
1289 target_id_t target; /* SCSI ID */
1290 uint16_t lun; /* SCSI LUN */
1291 uint16_t control_flags; /* Control flags. */
1292 uint16_t reserved_1;
1293 uint16_t timeout; /* Command timeout. */
1294 uint16_t dseg_count; /* Data segment count. */
1295 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1296 uint32_t byte_count; /* Total byte count. */
1297 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1298 uint32_t dseg_0_length; /* Data segment 0 length. */
1299 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1300 uint32_t dseg_1_length; /* Data segment 1 length. */
1301} cmd_a64_entry_t, request_t;
1302
1303/*
1304 * ISP queue - continuation entry structure definition.
1305 */
1306#define CONTINUE_TYPE 0x02 /* Continuation entry. */
1307typedef struct {
1308 uint8_t entry_type; /* Entry type. */
1309 uint8_t entry_count; /* Entry count. */
1310 uint8_t sys_define; /* System defined. */
1311 uint8_t entry_status; /* Entry Status. */
1312 uint32_t reserved;
1313 uint32_t dseg_0_address; /* Data segment 0 address. */
1314 uint32_t dseg_0_length; /* Data segment 0 length. */
1315 uint32_t dseg_1_address; /* Data segment 1 address. */
1316 uint32_t dseg_1_length; /* Data segment 1 length. */
1317 uint32_t dseg_2_address; /* Data segment 2 address. */
1318 uint32_t dseg_2_length; /* Data segment 2 length. */
1319 uint32_t dseg_3_address; /* Data segment 3 address. */
1320 uint32_t dseg_3_length; /* Data segment 3 length. */
1321 uint32_t dseg_4_address; /* Data segment 4 address. */
1322 uint32_t dseg_4_length; /* Data segment 4 length. */
1323 uint32_t dseg_5_address; /* Data segment 5 address. */
1324 uint32_t dseg_5_length; /* Data segment 5 length. */
1325 uint32_t dseg_6_address; /* Data segment 6 address. */
1326 uint32_t dseg_6_length; /* Data segment 6 length. */
1327} cont_entry_t;
1328
1329/*
1330 * ISP queue - 64-Bit addressing, continuation entry structure definition.
1331 */
1332#define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
1333typedef struct {
1334 uint8_t entry_type; /* Entry type. */
1335 uint8_t entry_count; /* Entry count. */
1336 uint8_t sys_define; /* System defined. */
1337 uint8_t entry_status; /* Entry Status. */
1338 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1339 uint32_t dseg_0_length; /* Data segment 0 length. */
1340 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1341 uint32_t dseg_1_length; /* Data segment 1 length. */
1342 uint32_t dseg_2_address [2]; /* Data segment 2 address. */
1343 uint32_t dseg_2_length; /* Data segment 2 length. */
1344 uint32_t dseg_3_address[2]; /* Data segment 3 address. */
1345 uint32_t dseg_3_length; /* Data segment 3 length. */
1346 uint32_t dseg_4_address[2]; /* Data segment 4 address. */
1347 uint32_t dseg_4_length; /* Data segment 4 length. */
1348} cont_a64_entry_t;
1349
bad75002
AE
1350#define PO_MODE_DIF_INSERT 0
1351#define PO_MODE_DIF_REMOVE BIT_0
1352#define PO_MODE_DIF_PASS BIT_1
1353#define PO_MODE_DIF_REPLACE (BIT_0 + BIT_1)
1354#define PO_ENABLE_DIF_BUNDLING BIT_8
1355#define PO_ENABLE_INCR_GUARD_SEED BIT_3
1356#define PO_DISABLE_INCR_REF_TAG BIT_5
1357#define PO_DISABLE_GUARD_CHECK BIT_4
1358/*
1359 * ISP queue - 64-Bit addressing, continuation crc entry structure definition.
1360 */
1361struct crc_context {
1362 uint32_t handle; /* System handle. */
1363 uint32_t ref_tag;
1364 uint16_t app_tag;
1365 uint8_t ref_tag_mask[4]; /* Validation/Replacement Mask*/
1366 uint8_t app_tag_mask[2]; /* Validation/Replacement Mask*/
1367 uint16_t guard_seed; /* Initial Guard Seed */
1368 uint16_t prot_opts; /* Requested Data Protection Mode */
1369 uint16_t blk_size; /* Data size in bytes */
1370 uint16_t runt_blk_guard; /* Guard value for runt block (tape
1371 * only) */
1372 uint32_t byte_count; /* Total byte count/ total data
1373 * transfer count */
1374 union {
1375 struct {
1376 uint32_t reserved_1;
1377 uint16_t reserved_2;
1378 uint16_t reserved_3;
1379 uint32_t reserved_4;
1380 uint32_t data_address[2];
1381 uint32_t data_length;
1382 uint32_t reserved_5[2];
1383 uint32_t reserved_6;
1384 } nobundling;
1385 struct {
1386 uint32_t dif_byte_count; /* Total DIF byte
1387 * count */
1388 uint16_t reserved_1;
1389 uint16_t dseg_count; /* Data segment count */
1390 uint32_t reserved_2;
1391 uint32_t data_address[2];
1392 uint32_t data_length;
1393 uint32_t dif_address[2];
1394 uint32_t dif_length; /* Data segment 0
1395 * length */
1396 } bundling;
1397 } u;
1398
1399 struct fcp_cmnd fcp_cmnd;
1400 dma_addr_t crc_ctx_dma;
1401 /* List of DMA context transfers */
1402 struct list_head dsd_list;
1403
1404 /* This structure should not exceed 512 bytes */
1405};
1406
1407#define CRC_CONTEXT_LEN_FW (offsetof(struct crc_context, fcp_cmnd.lun))
1408#define CRC_CONTEXT_FCPCMND_OFF (offsetof(struct crc_context, fcp_cmnd.lun))
1409
1da177e4
LT
1410/*
1411 * ISP queue - status entry structure definition.
1412 */
1413#define STATUS_TYPE 0x03 /* Status entry. */
1414typedef struct {
1415 uint8_t entry_type; /* Entry type. */
1416 uint8_t entry_count; /* Entry count. */
1417 uint8_t sys_define; /* System defined. */
1418 uint8_t entry_status; /* Entry Status. */
1419 uint32_t handle; /* System handle. */
1420 uint16_t scsi_status; /* SCSI status. */
1421 uint16_t comp_status; /* Completion status. */
1422 uint16_t state_flags; /* State flags. */
1423 uint16_t status_flags; /* Status flags. */
1424 uint16_t rsp_info_len; /* Response Info Length. */
1425 uint16_t req_sense_length; /* Request sense data length. */
1426 uint32_t residual_length; /* Residual transfer length. */
1427 uint8_t rsp_info[8]; /* FCP response information. */
1428 uint8_t req_sense_data[32]; /* Request sense data. */
1429} sts_entry_t;
1430
1431/*
1432 * Status entry entry status
1433 */
3d71644c 1434#define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
1da177e4
LT
1435#define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
1436#define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
1437#define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
1438#define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
1439#define RF_BUSY BIT_1 /* Busy */
3d71644c
AV
1440#define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
1441 RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
1442#define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
1443 RF_INV_E_TYPE)
1da177e4
LT
1444
1445/*
1446 * Status entry SCSI status bit definitions.
1447 */
1448#define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
1449#define SS_RESIDUAL_UNDER BIT_11
1450#define SS_RESIDUAL_OVER BIT_10
1451#define SS_SENSE_LEN_VALID BIT_9
1452#define SS_RESPONSE_INFO_LEN_VALID BIT_8
1453
1454#define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
1455#define SS_BUSY_CONDITION BIT_3
1456#define SS_CONDITION_MET BIT_2
1457#define SS_CHECK_CONDITION BIT_1
1458
1459/*
1460 * Status entry completion status
1461 */
1462#define CS_COMPLETE 0x0 /* No errors */
1463#define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
1464#define CS_DMA 0x2 /* A DMA direction error. */
1465#define CS_TRANSPORT 0x3 /* Transport error. */
1466#define CS_RESET 0x4 /* SCSI bus reset occurred */
1467#define CS_ABORTED 0x5 /* System aborted command. */
1468#define CS_TIMEOUT 0x6 /* Timeout error. */
1469#define CS_DATA_OVERRUN 0x7 /* Data overrun. */
bad75002 1470#define CS_DIF_ERROR 0xC /* DIF error detected */
1da177e4
LT
1471
1472#define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
1473#define CS_QUEUE_FULL 0x1C /* Queue Full. */
1474#define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
1475 /* (selection timeout) */
1476#define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
1477#define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
1478#define CS_PORT_BUSY 0x2B /* Port Busy */
1479#define CS_COMPLETE_CHKCOND 0x30 /* Error? */
1480#define CS_BAD_PAYLOAD 0x80 /* Driver defined */
1481#define CS_UNKNOWN 0x81 /* Driver defined */
1482#define CS_RETRY 0x82 /* Driver defined */
1483#define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
1484
1485/*
1486 * Status entry status flags
1487 */
1488#define SF_ABTS_TERMINATED BIT_10
1489#define SF_LOGOUT_SENT BIT_13
1490
1491/*
1492 * ISP queue - status continuation entry structure definition.
1493 */
1494#define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
1495typedef struct {
1496 uint8_t entry_type; /* Entry type. */
1497 uint8_t entry_count; /* Entry count. */
1498 uint8_t sys_define; /* System defined. */
1499 uint8_t entry_status; /* Entry Status. */
1500 uint8_t data[60]; /* data */
1501} sts_cont_entry_t;
1502
1503/*
1504 * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
1505 * structure definition.
1506 */
1507#define STATUS_TYPE_21 0x21 /* Status entry. */
1508typedef struct {
1509 uint8_t entry_type; /* Entry type. */
1510 uint8_t entry_count; /* Entry count. */
1511 uint8_t handle_count; /* Handle count. */
1512 uint8_t entry_status; /* Entry Status. */
1513 uint32_t handle[15]; /* System handles. */
1514} sts21_entry_t;
1515
1516/*
1517 * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
1518 * structure definition.
1519 */
1520#define STATUS_TYPE_22 0x22 /* Status entry. */
1521typedef struct {
1522 uint8_t entry_type; /* Entry type. */
1523 uint8_t entry_count; /* Entry count. */
1524 uint8_t handle_count; /* Handle count. */
1525 uint8_t entry_status; /* Entry Status. */
1526 uint16_t handle[30]; /* System handles. */
1527} sts22_entry_t;
1528
1529/*
1530 * ISP queue - marker entry structure definition.
1531 */
1532#define MARKER_TYPE 0x04 /* Marker entry. */
1533typedef struct {
1534 uint8_t entry_type; /* Entry type. */
1535 uint8_t entry_count; /* Entry count. */
1536 uint8_t handle_count; /* Handle count. */
1537 uint8_t entry_status; /* Entry Status. */
1538 uint32_t sys_define_2; /* System defined. */
1539 target_id_t target; /* SCSI ID */
1540 uint8_t modifier; /* Modifier (7-0). */
1541#define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
1542#define MK_SYNC_ID 1 /* Synchronize ID */
1543#define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
1544#define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
1545 /* clear port changed, */
1546 /* use sequence number. */
1547 uint8_t reserved_1;
1548 uint16_t sequence_number; /* Sequence number of event */
1549 uint16_t lun; /* SCSI LUN */
1550 uint8_t reserved_2[48];
1551} mrk_entry_t;
1552
1553/*
1554 * ISP queue - Management Server entry structure definition.
1555 */
1556#define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
1557typedef struct {
1558 uint8_t entry_type; /* Entry type. */
1559 uint8_t entry_count; /* Entry count. */
1560 uint8_t handle_count; /* Handle count. */
1561 uint8_t entry_status; /* Entry Status. */
1562 uint32_t handle1; /* System handle. */
1563 target_id_t loop_id;
1564 uint16_t status;
1565 uint16_t control_flags; /* Control flags. */
1566 uint16_t reserved2;
1567 uint16_t timeout;
1568 uint16_t cmd_dsd_count;
1569 uint16_t total_dsd_count;
1570 uint8_t type;
1571 uint8_t r_ctl;
1572 uint16_t rx_id;
1573 uint16_t reserved3;
1574 uint32_t handle2;
1575 uint32_t rsp_bytecount;
1576 uint32_t req_bytecount;
1577 uint32_t dseg_req_address[2]; /* Data segment 0 address. */
1578 uint32_t dseg_req_length; /* Data segment 0 length. */
1579 uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
1580 uint32_t dseg_rsp_length; /* Data segment 1 length. */
1581} ms_iocb_entry_t;
1582
1583
1584/*
1585 * ISP queue - Mailbox Command entry structure definition.
1586 */
1587#define MBX_IOCB_TYPE 0x39
1588struct mbx_entry {
1589 uint8_t entry_type;
1590 uint8_t entry_count;
1591 uint8_t sys_define1;
1592 /* Use sys_define1 for source type */
1593#define SOURCE_SCSI 0x00
1594#define SOURCE_IP 0x01
1595#define SOURCE_VI 0x02
1596#define SOURCE_SCTP 0x03
1597#define SOURCE_MP 0x04
1598#define SOURCE_MPIOCTL 0x05
1599#define SOURCE_ASYNC_IOCB 0x07
1600
1601 uint8_t entry_status;
1602
1603 uint32_t handle;
1604 target_id_t loop_id;
1605
1606 uint16_t status;
1607 uint16_t state_flags;
1608 uint16_t status_flags;
1609
1610 uint32_t sys_define2[2];
1611
1612 uint16_t mb0;
1613 uint16_t mb1;
1614 uint16_t mb2;
1615 uint16_t mb3;
1616 uint16_t mb6;
1617 uint16_t mb7;
1618 uint16_t mb9;
1619 uint16_t mb10;
1620 uint32_t reserved_2[2];
1621 uint8_t node_name[WWN_SIZE];
1622 uint8_t port_name[WWN_SIZE];
1623};
1624
1625/*
1626 * ISP request and response queue entry sizes
1627 */
1628#define RESPONSE_ENTRY_SIZE (sizeof(response_t))
1629#define REQUEST_ENTRY_SIZE (sizeof(request_t))
1630
1631
1632/*
1633 * 24 bit port ID type definition.
1634 */
1635typedef union {
1636 uint32_t b24 : 24;
1637
1638 struct {
b889d531
MN
1639#ifdef __BIG_ENDIAN
1640 uint8_t domain;
1641 uint8_t area;
1642 uint8_t al_pa;
0fd30f77 1643#elif defined(__LITTLE_ENDIAN)
1da177e4
LT
1644 uint8_t al_pa;
1645 uint8_t area;
1646 uint8_t domain;
b889d531
MN
1647#else
1648#error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
1649#endif
1da177e4
LT
1650 uint8_t rsvd_1;
1651 } b;
1652} port_id_t;
1653#define INVALID_PORT_ID 0xFFFFFF
1654
1655/*
1656 * Switch info gathering structure.
1657 */
1658typedef struct {
1659 port_id_t d_id;
1660 uint8_t node_name[WWN_SIZE];
1661 uint8_t port_name[WWN_SIZE];
d8b45213 1662 uint8_t fabric_port_name[WWN_SIZE];
d8b45213 1663 uint16_t fp_speed;
1da177e4
LT
1664} sw_info_t;
1665
1da177e4
LT
1666/*
1667 * Fibre channel port type.
1668 */
1669 typedef enum {
1670 FCT_UNKNOWN,
1671 FCT_RSCN,
1672 FCT_SWITCH,
1673 FCT_BROADCAST,
1674 FCT_INITIATOR,
1675 FCT_TARGET
1676} fc_port_type_t;
1677
1678/*
1679 * Fibre channel port structure.
1680 */
1681typedef struct fc_port {
1682 struct list_head list;
7b867cf7 1683 struct scsi_qla_host *vha;
1da177e4
LT
1684
1685 uint8_t node_name[WWN_SIZE];
1686 uint8_t port_name[WWN_SIZE];
1687 port_id_t d_id;
1688 uint16_t loop_id;
1689 uint16_t old_loop_id;
1690
09ff701a
SR
1691 uint8_t fcp_prio;
1692
d8b45213
AV
1693 uint8_t fabric_port_name[WWN_SIZE];
1694 uint16_t fp_speed;
1695
1da177e4
LT
1696 fc_port_type_t port_type;
1697
1698 atomic_t state;
1699 uint32_t flags;
1700
1da177e4
LT
1701 int port_login_retry_count;
1702 int login_retry;
1703 atomic_t port_down_timer;
1704
d97994dc 1705 struct fc_rport *rport, *drport;
ad3e0eda 1706 u32 supported_classes;
df7baa50 1707
2c3dfe3f 1708 uint16_t vp_idx;
1da177e4
LT
1709} fc_port_t;
1710
1711/*
1712 * Fibre channel port/lun states.
1713 */
1714#define FCS_UNCONFIGURED 1
1715#define FCS_DEVICE_DEAD 2
1716#define FCS_DEVICE_LOST 3
1717#define FCS_ONLINE 4
1da177e4
LT
1718
1719/*
1720 * FC port flags.
1721 */
1722#define FCF_FABRIC_DEVICE BIT_0
1723#define FCF_LOGIN_NEEDED BIT_1
f08b7251 1724#define FCF_FCP2_DEVICE BIT_2
5ff1d584 1725#define FCF_ASYNC_SENT BIT_3
1da177e4
LT
1726
1727/* No loop ID flag. */
1728#define FC_NO_LOOP_ID 0x1000
1729
1da177e4
LT
1730/*
1731 * FC-CT interface
1732 *
1733 * NOTE: All structures are big-endian in form.
1734 */
1735
1736#define CT_REJECT_RESPONSE 0x8001
1737#define CT_ACCEPT_RESPONSE 0x8002
4346b149 1738#define CT_REASON_INVALID_COMMAND_CODE 0x01
cca5335c 1739#define CT_REASON_CANNOT_PERFORM 0x09
3fe7cfb9 1740#define CT_REASON_COMMAND_UNSUPPORTED 0x0b
cca5335c 1741#define CT_EXPL_ALREADY_REGISTERED 0x10
1da177e4
LT
1742
1743#define NS_N_PORT_TYPE 0x01
1744#define NS_NL_PORT_TYPE 0x02
1745#define NS_NX_PORT_TYPE 0x7F
1746
1747#define GA_NXT_CMD 0x100
1748#define GA_NXT_REQ_SIZE (16 + 4)
1749#define GA_NXT_RSP_SIZE (16 + 620)
1750
1751#define GID_PT_CMD 0x1A1
1752#define GID_PT_REQ_SIZE (16 + 4)
1753#define GID_PT_RSP_SIZE (16 + (MAX_FIBRE_DEVICES * 4))
1754
1755#define GPN_ID_CMD 0x112
1756#define GPN_ID_REQ_SIZE (16 + 4)
1757#define GPN_ID_RSP_SIZE (16 + 8)
1758
1759#define GNN_ID_CMD 0x113
1760#define GNN_ID_REQ_SIZE (16 + 4)
1761#define GNN_ID_RSP_SIZE (16 + 8)
1762
1763#define GFT_ID_CMD 0x117
1764#define GFT_ID_REQ_SIZE (16 + 4)
1765#define GFT_ID_RSP_SIZE (16 + 32)
1766
1767#define RFT_ID_CMD 0x217
1768#define RFT_ID_REQ_SIZE (16 + 4 + 32)
1769#define RFT_ID_RSP_SIZE 16
1770
1771#define RFF_ID_CMD 0x21F
1772#define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
1773#define RFF_ID_RSP_SIZE 16
1774
1775#define RNN_ID_CMD 0x213
1776#define RNN_ID_REQ_SIZE (16 + 4 + 8)
1777#define RNN_ID_RSP_SIZE 16
1778
1779#define RSNN_NN_CMD 0x239
1780#define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
1781#define RSNN_NN_RSP_SIZE 16
1782
d8b45213
AV
1783#define GFPN_ID_CMD 0x11C
1784#define GFPN_ID_REQ_SIZE (16 + 4)
1785#define GFPN_ID_RSP_SIZE (16 + 8)
1786
1787#define GPSC_CMD 0x127
1788#define GPSC_REQ_SIZE (16 + 8)
1789#define GPSC_RSP_SIZE (16 + 2 + 2)
1790
1791
cca5335c
AV
1792/*
1793 * HBA attribute types.
1794 */
1795#define FDMI_HBA_ATTR_COUNT 9
1796#define FDMI_HBA_NODE_NAME 1
1797#define FDMI_HBA_MANUFACTURER 2
1798#define FDMI_HBA_SERIAL_NUMBER 3
1799#define FDMI_HBA_MODEL 4
1800#define FDMI_HBA_MODEL_DESCRIPTION 5
1801#define FDMI_HBA_HARDWARE_VERSION 6
1802#define FDMI_HBA_DRIVER_VERSION 7
1803#define FDMI_HBA_OPTION_ROM_VERSION 8
1804#define FDMI_HBA_FIRMWARE_VERSION 9
1805#define FDMI_HBA_OS_NAME_AND_VERSION 0xa
1806#define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
1807
1808struct ct_fdmi_hba_attr {
1809 uint16_t type;
1810 uint16_t len;
1811 union {
1812 uint8_t node_name[WWN_SIZE];
1813 uint8_t manufacturer[32];
1814 uint8_t serial_num[8];
1815 uint8_t model[16];
1816 uint8_t model_desc[80];
1817 uint8_t hw_version[16];
1818 uint8_t driver_version[32];
1819 uint8_t orom_version[16];
1820 uint8_t fw_version[16];
1821 uint8_t os_version[128];
1822 uint8_t max_ct_len[4];
1823 } a;
1824};
1825
1826struct ct_fdmi_hba_attributes {
1827 uint32_t count;
1828 struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
1829};
1830
1831/*
1832 * Port attribute types.
1833 */
8a85e171 1834#define FDMI_PORT_ATTR_COUNT 6
cca5335c
AV
1835#define FDMI_PORT_FC4_TYPES 1
1836#define FDMI_PORT_SUPPORT_SPEED 2
1837#define FDMI_PORT_CURRENT_SPEED 3
1838#define FDMI_PORT_MAX_FRAME_SIZE 4
1839#define FDMI_PORT_OS_DEVICE_NAME 5
1840#define FDMI_PORT_HOST_NAME 6
1841
5881569b
AV
1842#define FDMI_PORT_SPEED_1GB 0x1
1843#define FDMI_PORT_SPEED_2GB 0x2
1844#define FDMI_PORT_SPEED_10GB 0x4
1845#define FDMI_PORT_SPEED_4GB 0x8
1846#define FDMI_PORT_SPEED_8GB 0x10
1847#define FDMI_PORT_SPEED_16GB 0x20
1848#define FDMI_PORT_SPEED_UNKNOWN 0x8000
1849
cca5335c
AV
1850struct ct_fdmi_port_attr {
1851 uint16_t type;
1852 uint16_t len;
1853 union {
1854 uint8_t fc4_types[32];
1855 uint32_t sup_speed;
1856 uint32_t cur_speed;
1857 uint32_t max_frame_size;
1858 uint8_t os_dev_name[32];
1859 uint8_t host_name[32];
1860 } a;
1861};
1862
1863/*
1864 * Port Attribute Block.
1865 */
1866struct ct_fdmi_port_attributes {
1867 uint32_t count;
1868 struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
1869};
1870
1871/* FDMI definitions. */
1872#define GRHL_CMD 0x100
1873#define GHAT_CMD 0x101
1874#define GRPL_CMD 0x102
1875#define GPAT_CMD 0x110
1876
1877#define RHBA_CMD 0x200
1878#define RHBA_RSP_SIZE 16
1879
1880#define RHAT_CMD 0x201
1881#define RPRT_CMD 0x210
1882
1883#define RPA_CMD 0x211
1884#define RPA_RSP_SIZE 16
1885
1886#define DHBA_CMD 0x300
1887#define DHBA_REQ_SIZE (16 + 8)
1888#define DHBA_RSP_SIZE 16
1889
1890#define DHAT_CMD 0x301
1891#define DPRT_CMD 0x310
1892#define DPA_CMD 0x311
1893
1da177e4
LT
1894/* CT command header -- request/response common fields */
1895struct ct_cmd_hdr {
1896 uint8_t revision;
1897 uint8_t in_id[3];
1898 uint8_t gs_type;
1899 uint8_t gs_subtype;
1900 uint8_t options;
1901 uint8_t reserved;
1902};
1903
1904/* CT command request */
1905struct ct_sns_req {
1906 struct ct_cmd_hdr header;
1907 uint16_t command;
1908 uint16_t max_rsp_size;
1909 uint8_t fragment_id;
1910 uint8_t reserved[3];
1911
1912 union {
d8b45213 1913 /* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
1da177e4
LT
1914 struct {
1915 uint8_t reserved;
1916 uint8_t port_id[3];
1917 } port_id;
1918
1919 struct {
1920 uint8_t port_type;
1921 uint8_t domain;
1922 uint8_t area;
1923 uint8_t reserved;
1924 } gid_pt;
1925
1926 struct {
1927 uint8_t reserved;
1928 uint8_t port_id[3];
1929 uint8_t fc4_types[32];
1930 } rft_id;
1931
1932 struct {
1933 uint8_t reserved;
1934 uint8_t port_id[3];
1935 uint16_t reserved2;
1936 uint8_t fc4_feature;
1937 uint8_t fc4_type;
1938 } rff_id;
1939
1940 struct {
1941 uint8_t reserved;
1942 uint8_t port_id[3];
1943 uint8_t node_name[8];
1944 } rnn_id;
1945
1946 struct {
1947 uint8_t node_name[8];
1948 uint8_t name_len;
1949 uint8_t sym_node_name[255];
1950 } rsnn_nn;
cca5335c
AV
1951
1952 struct {
1953 uint8_t hba_indentifier[8];
1954 } ghat;
1955
1956 struct {
1957 uint8_t hba_identifier[8];
1958 uint32_t entry_count;
1959 uint8_t port_name[8];
1960 struct ct_fdmi_hba_attributes attrs;
1961 } rhba;
1962
1963 struct {
1964 uint8_t hba_identifier[8];
1965 struct ct_fdmi_hba_attributes attrs;
1966 } rhat;
1967
1968 struct {
1969 uint8_t port_name[8];
1970 struct ct_fdmi_port_attributes attrs;
1971 } rpa;
1972
1973 struct {
1974 uint8_t port_name[8];
1975 } dhba;
1976
1977 struct {
1978 uint8_t port_name[8];
1979 } dhat;
1980
1981 struct {
1982 uint8_t port_name[8];
1983 } dprt;
1984
1985 struct {
1986 uint8_t port_name[8];
1987 } dpa;
d8b45213
AV
1988
1989 struct {
1990 uint8_t port_name[8];
1991 } gpsc;
1da177e4
LT
1992 } req;
1993};
1994
1995/* CT command response header */
1996struct ct_rsp_hdr {
1997 struct ct_cmd_hdr header;
1998 uint16_t response;
1999 uint16_t residual;
2000 uint8_t fragment_id;
2001 uint8_t reason_code;
2002 uint8_t explanation_code;
2003 uint8_t vendor_unique;
2004};
2005
2006struct ct_sns_gid_pt_data {
2007 uint8_t control_byte;
2008 uint8_t port_id[3];
2009};
2010
2011struct ct_sns_rsp {
2012 struct ct_rsp_hdr header;
2013
2014 union {
2015 struct {
2016 uint8_t port_type;
2017 uint8_t port_id[3];
2018 uint8_t port_name[8];
2019 uint8_t sym_port_name_len;
2020 uint8_t sym_port_name[255];
2021 uint8_t node_name[8];
2022 uint8_t sym_node_name_len;
2023 uint8_t sym_node_name[255];
2024 uint8_t init_proc_assoc[8];
2025 uint8_t node_ip_addr[16];
2026 uint8_t class_of_service[4];
2027 uint8_t fc4_types[32];
2028 uint8_t ip_address[16];
2029 uint8_t fabric_port_name[8];
2030 uint8_t reserved;
2031 uint8_t hard_address[3];
2032 } ga_nxt;
2033
2034 struct {
2035 struct ct_sns_gid_pt_data entries[MAX_FIBRE_DEVICES];
2036 } gid_pt;
2037
2038 struct {
2039 uint8_t port_name[8];
2040 } gpn_id;
2041
2042 struct {
2043 uint8_t node_name[8];
2044 } gnn_id;
2045
2046 struct {
2047 uint8_t fc4_types[32];
2048 } gft_id;
cca5335c
AV
2049
2050 struct {
2051 uint32_t entry_count;
2052 uint8_t port_name[8];
2053 struct ct_fdmi_hba_attributes attrs;
2054 } ghat;
d8b45213
AV
2055
2056 struct {
2057 uint8_t port_name[8];
2058 } gfpn_id;
2059
2060 struct {
2061 uint16_t speeds;
2062 uint16_t speed;
2063 } gpsc;
1da177e4
LT
2064 } rsp;
2065};
2066
2067struct ct_sns_pkt {
2068 union {
2069 struct ct_sns_req req;
2070 struct ct_sns_rsp rsp;
2071 } p;
2072};
2073
2074/*
2075 * SNS command structures -- for 2200 compatability.
2076 */
2077#define RFT_ID_SNS_SCMD_LEN 22
2078#define RFT_ID_SNS_CMD_SIZE 60
2079#define RFT_ID_SNS_DATA_SIZE 16
2080
2081#define RNN_ID_SNS_SCMD_LEN 10
2082#define RNN_ID_SNS_CMD_SIZE 36
2083#define RNN_ID_SNS_DATA_SIZE 16
2084
2085#define GA_NXT_SNS_SCMD_LEN 6
2086#define GA_NXT_SNS_CMD_SIZE 28
2087#define GA_NXT_SNS_DATA_SIZE (620 + 16)
2088
2089#define GID_PT_SNS_SCMD_LEN 6
2090#define GID_PT_SNS_CMD_SIZE 28
2091#define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES * 4 + 16)
2092
2093#define GPN_ID_SNS_SCMD_LEN 6
2094#define GPN_ID_SNS_CMD_SIZE 28
2095#define GPN_ID_SNS_DATA_SIZE (8 + 16)
2096
2097#define GNN_ID_SNS_SCMD_LEN 6
2098#define GNN_ID_SNS_CMD_SIZE 28
2099#define GNN_ID_SNS_DATA_SIZE (8 + 16)
2100
2101struct sns_cmd_pkt {
2102 union {
2103 struct {
2104 uint16_t buffer_length;
2105 uint16_t reserved_1;
2106 uint32_t buffer_address[2];
2107 uint16_t subcommand_length;
2108 uint16_t reserved_2;
2109 uint16_t subcommand;
2110 uint16_t size;
2111 uint32_t reserved_3;
2112 uint8_t param[36];
2113 } cmd;
2114
2115 uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
2116 uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
2117 uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
2118 uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
2119 uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
2120 uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
2121 } p;
2122};
2123
5433383e
AV
2124struct fw_blob {
2125 char *name;
2126 uint32_t segs[4];
2127 const struct firmware *fw;
2128};
2129
1da177e4
LT
2130/* Return data from MBC_GET_ID_LIST call. */
2131struct gid_list_info {
2132 uint8_t al_pa;
2133 uint8_t area;
fa2a1ce5 2134 uint8_t domain;
1da177e4
LT
2135 uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
2136 uint16_t loop_id; /* ISP23XX -- 6 bytes. */
3d71644c 2137 uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
1da177e4
LT
2138};
2139#define GID_LIST_SIZE (sizeof(struct gid_list_info) * MAX_FIBRE_DEVICES)
2140
2c3dfe3f
SJ
2141/* NPIV */
2142typedef struct vport_info {
2143 uint8_t port_name[WWN_SIZE];
2144 uint8_t node_name[WWN_SIZE];
2145 int vp_id;
2146 uint16_t loop_id;
2147 unsigned long host_no;
2148 uint8_t port_id[3];
2149 int loop_state;
2150} vport_info_t;
2151
2152typedef struct vport_params {
2153 uint8_t port_name[WWN_SIZE];
2154 uint8_t node_name[WWN_SIZE];
2155 uint32_t options;
2156#define VP_OPTS_RETRY_ENABLE BIT_0
2157#define VP_OPTS_VP_DISABLE BIT_1
2158} vport_params_t;
2159
2160/* NPIV - return codes of VP create and modify */
2161#define VP_RET_CODE_OK 0
2162#define VP_RET_CODE_FATAL 1
2163#define VP_RET_CODE_WRONG_ID 2
2164#define VP_RET_CODE_WWPN 3
2165#define VP_RET_CODE_RESOURCES 4
2166#define VP_RET_CODE_NO_MEM 5
2167#define VP_RET_CODE_NOT_FOUND 6
2168
7b867cf7 2169struct qla_hw_data;
2afa19a9 2170struct rsp_que;
abbd8870
AV
2171/*
2172 * ISP operations
2173 */
2174struct isp_operations {
2175
2176 int (*pci_config) (struct scsi_qla_host *);
2177 void (*reset_chip) (struct scsi_qla_host *);
2178 int (*chip_diag) (struct scsi_qla_host *);
2179 void (*config_rings) (struct scsi_qla_host *);
2180 void (*reset_adapter) (struct scsi_qla_host *);
2181 int (*nvram_config) (struct scsi_qla_host *);
2182 void (*update_fw_options) (struct scsi_qla_host *);
2183 int (*load_risc) (struct scsi_qla_host *, uint32_t *);
2184
2185 char * (*pci_info_str) (struct scsi_qla_host *, char *);
2186 char * (*fw_version_str) (struct scsi_qla_host *, char *);
2187
7d12e780 2188 irq_handler_t intr_handler;
7b867cf7
AC
2189 void (*enable_intrs) (struct qla_hw_data *);
2190 void (*disable_intrs) (struct qla_hw_data *);
abbd8870 2191
2afa19a9
AC
2192 int (*abort_command) (srb_t *);
2193 int (*target_reset) (struct fc_port *, unsigned int, int);
2194 int (*lun_reset) (struct fc_port *, unsigned int, int);
abbd8870
AV
2195 int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
2196 uint8_t, uint8_t, uint16_t *, uint8_t);
1c7c6357
AV
2197 int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
2198 uint8_t, uint8_t);
abbd8870
AV
2199
2200 uint16_t (*calc_req_entries) (uint16_t);
2201 void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
8c958a99 2202 void * (*prep_ms_iocb) (struct scsi_qla_host *, uint32_t, uint32_t);
cca5335c
AV
2203 void * (*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
2204 uint32_t);
abbd8870
AV
2205
2206 uint8_t * (*read_nvram) (struct scsi_qla_host *, uint8_t *,
2207 uint32_t, uint32_t);
2208 int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t,
2209 uint32_t);
2210
2211 void (*fw_dump) (struct scsi_qla_host *, int);
f6df144c
AV
2212
2213 int (*beacon_on) (struct scsi_qla_host *);
2214 int (*beacon_off) (struct scsi_qla_host *);
2215 void (*beacon_blink) (struct scsi_qla_host *);
854165f4
AV
2216
2217 uint8_t * (*read_optrom) (struct scsi_qla_host *, uint8_t *,
2218 uint32_t, uint32_t);
2219 int (*write_optrom) (struct scsi_qla_host *, uint8_t *, uint32_t,
2220 uint32_t);
30c47662
AV
2221
2222 int (*get_flash_version) (struct scsi_qla_host *, void *);
7b867cf7 2223 int (*start_scsi) (srb_t *);
a9083016 2224 int (*abort_isp) (struct scsi_qla_host *);
abbd8870
AV
2225};
2226
a8488abe
AV
2227/* MSI-X Support *************************************************************/
2228
2229#define QLA_MSIX_CHIP_REV_24XX 3
2230#define QLA_MSIX_FW_MODE(m) (((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
2231#define QLA_MSIX_FW_MODE_1(m) (QLA_MSIX_FW_MODE(m) == 1)
2232
2233#define QLA_MSIX_DEFAULT 0x00
2234#define QLA_MSIX_RSP_Q 0x01
2235
a8488abe
AV
2236#define QLA_MIDX_DEFAULT 0
2237#define QLA_MIDX_RSP_Q 1
73208dfd 2238#define QLA_PCI_MSIX_CONTROL 0xa2
a8488abe
AV
2239
2240struct scsi_qla_host;
2241
2242struct qla_msix_entry {
2243 int have_irq;
73208dfd
AC
2244 uint32_t vector;
2245 uint16_t entry;
2246 struct rsp_que *rsp;
a8488abe
AV
2247};
2248
2c3dfe3f
SJ
2249#define WATCH_INTERVAL 1 /* number of seconds */
2250
0971de7f
AV
2251/* Work events. */
2252enum qla_work_type {
2253 QLA_EVT_AEN,
8a659571 2254 QLA_EVT_IDC_ACK,
ac280b67
AV
2255 QLA_EVT_ASYNC_LOGIN,
2256 QLA_EVT_ASYNC_LOGIN_DONE,
2257 QLA_EVT_ASYNC_LOGOUT,
2258 QLA_EVT_ASYNC_LOGOUT_DONE,
5ff1d584
AV
2259 QLA_EVT_ASYNC_ADISC,
2260 QLA_EVT_ASYNC_ADISC_DONE,
3420d36c 2261 QLA_EVT_UEVENT,
0971de7f
AV
2262};
2263
2264
2265struct qla_work_evt {
2266 struct list_head list;
2267 enum qla_work_type type;
2268 u32 flags;
2269#define QLA_EVT_FLAG_FREE 0x1
2270
2271 union {
2272 struct {
2273 enum fc_host_event_code code;
2274 u32 data;
2275 } aen;
8a659571
AV
2276 struct {
2277#define QLA_IDC_ACK_REGS 7
2278 uint16_t mb[QLA_IDC_ACK_REGS];
2279 } idc_ack;
ac280b67
AV
2280 struct {
2281 struct fc_port *fcport;
2282#define QLA_LOGIO_LOGIN_RETRIED BIT_0
2283 u16 data[2];
2284 } logio;
3420d36c
AV
2285 struct {
2286 u32 code;
2287#define QLA_UEVENT_CODE_FW_DUMP 0
2288 } uevent;
0971de7f
AV
2289 } u;
2290};
2291
4d4df193
HK
2292struct qla_chip_state_84xx {
2293 struct list_head list;
2294 struct kref kref;
2295
2296 void *bus;
2297 spinlock_t access_lock;
2298 struct mutex fw_update_mutex;
2299 uint32_t fw_update;
2300 uint32_t op_fw_version;
2301 uint32_t op_fw_size;
2302 uint32_t op_fw_seq_size;
2303 uint32_t diag_fw_version;
2304 uint32_t gold_fw_version;
2305};
2306
e5f5f6f7
HZ
2307struct qla_statistics {
2308 uint32_t total_isp_aborts;
49fd462a
HZ
2309 uint64_t input_bytes;
2310 uint64_t output_bytes;
e5f5f6f7
HZ
2311};
2312
73208dfd
AC
2313/* Multi queue support */
2314#define MBC_INITIALIZE_MULTIQ 0x1f
2315#define QLA_QUE_PAGE 0X1000
2316#define QLA_MQ_SIZE 32
73208dfd
AC
2317#define QLA_MAX_QUEUES 256
2318#define ISP_QUE_REG(ha, id) \
2319 ((ha->mqenable) ? \
2320 ((void *)(ha->mqiobase) +\
2321 (QLA_QUE_PAGE * id)) :\
2322 ((void *)(ha->iobase)))
2323#define QLA_REQ_QUE_ID(tag) \
2324 ((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
2325#define QLA_DEFAULT_QUE_QOS 5
2326#define QLA_PRECONFIG_VPORTS 32
2327#define QLA_MAX_VPORTS_QLA24XX 128
2328#define QLA_MAX_VPORTS_QLA25XX 256
7b867cf7
AC
2329/* Response queue data structure */
2330struct rsp_que {
2331 dma_addr_t dma;
2332 response_t *ring;
2333 response_t *ring_ptr;
08029990
AV
2334 uint32_t __iomem *rsp_q_in; /* FWI2-capable only. */
2335 uint32_t __iomem *rsp_q_out;
7b867cf7
AC
2336 uint16_t ring_index;
2337 uint16_t out_ptr;
2338 uint16_t length;
2339 uint16_t options;
7b867cf7 2340 uint16_t rid;
73208dfd
AC
2341 uint16_t id;
2342 uint16_t vp_idx;
7b867cf7 2343 struct qla_hw_data *hw;
73208dfd
AC
2344 struct qla_msix_entry *msix;
2345 struct req_que *req;
2afa19a9 2346 srb_t *status_srb; /* status continuation entry */
68ca949c 2347 struct work_struct q_work;
7b867cf7 2348};
1da177e4 2349
7b867cf7
AC
2350/* Request queue data structure */
2351struct req_que {
2352 dma_addr_t dma;
2353 request_t *ring;
2354 request_t *ring_ptr;
08029990
AV
2355 uint32_t __iomem *req_q_in; /* FWI2-capable only. */
2356 uint32_t __iomem *req_q_out;
7b867cf7
AC
2357 uint16_t ring_index;
2358 uint16_t in_ptr;
2359 uint16_t cnt;
2360 uint16_t length;
2361 uint16_t options;
2362 uint16_t rid;
73208dfd 2363 uint16_t id;
7b867cf7
AC
2364 uint16_t qos;
2365 uint16_t vp_idx;
73208dfd 2366 struct rsp_que *rsp;
7b867cf7
AC
2367 srb_t *outstanding_cmds[MAX_OUTSTANDING_COMMANDS];
2368 uint32_t current_outstanding_cmd;
2369 int max_q_depth;
2370};
1da177e4 2371
9a069e19
GM
2372/* Place holder for FW buffer parameters */
2373struct qlfc_fw {
2374 void *fw_buf;
2375 dma_addr_t fw_dma;
2376 uint32_t len;
2377};
2378
7b867cf7
AC
2379/*
2380 * Qlogic host adapter specific data structure.
2381*/
2382struct qla_hw_data {
2383 struct pci_dev *pdev;
2384 /* SRB cache. */
2385#define SRB_MIN_REQ 128
2386 mempool_t *srb_mempool;
1da177e4
LT
2387
2388 volatile struct {
1da177e4
LT
2389 uint32_t mbox_int :1;
2390 uint32_t mbox_busy :1;
1da177e4
LT
2391
2392 uint32_t disable_risc_code_load :1;
2393 uint32_t enable_64bit_addressing :1;
2394 uint32_t enable_lip_reset :1;
1da177e4 2395 uint32_t enable_target_reset :1;
7b867cf7 2396 uint32_t enable_lip_full_login :1;
1da177e4 2397 uint32_t enable_led_scheme :1;
d88021a6 2398 uint32_t inta_enabled :1;
3d71644c
AV
2399 uint32_t msi_enabled :1;
2400 uint32_t msix_enabled :1;
d4c760c2 2401 uint32_t disable_serdes :1;
4346b149 2402 uint32_t gpsc_supported :1;
2c3dfe3f 2403 uint32_t npiv_supported :1;
85880801 2404 uint32_t pci_channel_io_perm_failure :1;
df613b96 2405 uint32_t fce_enabled :1;
1d2874de 2406 uint32_t fac_supported :1;
2533cf67 2407 uint32_t chip_reset_done :1;
e5b68a61 2408 uint32_t port0 :1;
cbc8eb67 2409 uint32_t running_gold_fw :1;
85880801 2410 uint32_t eeh_busy :1;
7163ea81 2411 uint32_t cpu_affinity_enabled :1;
3155754a 2412 uint32_t disable_msix_handshake :1;
09ff701a 2413 uint32_t fcp_prio_enabled :1;
1da177e4
LT
2414 } flags;
2415
fa2a1ce5 2416 /* This spinlock is used to protect "io transactions", you must
7b867cf7
AC
2417 * acquire it before doing any IO to the card, eg with RD_REG*() and
2418 * WRT_REG*() for the duration of your entire commandtransaction.
2419 *
2420 * This spinlock is of lower priority than the io request lock.
2421 */
1da177e4 2422
7b867cf7 2423 spinlock_t hardware_lock ____cacheline_aligned;
285d0321 2424 int bars;
09483916 2425 int mem_only;
7b867cf7 2426 device_reg_t __iomem *iobase; /* Base I/O address */
3776541d 2427 resource_size_t pio_address;
fa2a1ce5 2428
7b867cf7 2429#define MIN_IOBASE_LEN 0x100
73208dfd 2430/* Multi queue data structs */
08029990 2431 device_reg_t __iomem *mqiobase;
73208dfd
AC
2432 uint16_t msix_count;
2433 uint8_t mqenable;
2434 struct req_que **req_q_map;
2435 struct rsp_que **rsp_q_map;
2436 unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
2437 unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
2afa19a9
AC
2438 uint8_t max_req_queues;
2439 uint8_t max_rsp_queues;
73208dfd
AC
2440 struct qla_npiv_entry *npiv_info;
2441 uint16_t nvram_npiv_size;
1da177e4 2442
7b867cf7
AC
2443 uint16_t switch_cap;
2444#define FLOGI_SEQ_DEL BIT_8
2445#define FLOGI_MID_SUPPORT BIT_10
2446#define FLOGI_VSAN_SUPPORT BIT_12
2447#define FLOGI_SP_SUPPORT BIT_13
e5b68a61
AC
2448
2449 uint8_t port_no; /* Physical port of adapter */
2450
7b867cf7
AC
2451 /* Timeout timers. */
2452 uint8_t loop_down_abort_time; /* port down timer */
2453 atomic_t loop_down_timer; /* loop down timer */
2454 uint8_t link_down_timeout; /* link down timeout */
2455 uint16_t max_loop_id;
1da177e4 2456
1da177e4 2457 uint16_t fb_rev;
7b867cf7 2458 uint16_t min_external_loopid; /* First external loop Id */
1da177e4 2459
d8b45213 2460#define PORT_SPEED_UNKNOWN 0xFFFF
7b867cf7
AC
2461#define PORT_SPEED_1GB 0x00
2462#define PORT_SPEED_2GB 0x01
2463#define PORT_SPEED_4GB 0x03
2464#define PORT_SPEED_8GB 0x04
3a03eb79 2465#define PORT_SPEED_10GB 0x13
7b867cf7 2466 uint16_t link_data_rate; /* F/W operating speed */
1da177e4
LT
2467
2468 uint8_t current_topology;
2469 uint8_t prev_topology;
2470#define ISP_CFG_NL 1
2471#define ISP_CFG_N 2
2472#define ISP_CFG_FL 4
2473#define ISP_CFG_F 8
2474
7b867cf7 2475 uint8_t operating_mode; /* F/W operating mode */
1da177e4
LT
2476#define LOOP 0
2477#define P2P 1
2478#define LOOP_P2P 2
2479#define P2P_LOOP 3
1da177e4 2480 uint8_t interrupts_on;
7b867cf7
AC
2481 uint32_t isp_abort_cnt;
2482
2483#define PCI_DEVICE_ID_QLOGIC_ISP2532 0x2532
2484#define PCI_DEVICE_ID_QLOGIC_ISP8432 0x8432
3a03eb79 2485#define PCI_DEVICE_ID_QLOGIC_ISP8001 0x8001
7b867cf7
AC
2486 uint32_t device_type;
2487#define DT_ISP2100 BIT_0
2488#define DT_ISP2200 BIT_1
2489#define DT_ISP2300 BIT_2
2490#define DT_ISP2312 BIT_3
2491#define DT_ISP2322 BIT_4
2492#define DT_ISP6312 BIT_5
2493#define DT_ISP6322 BIT_6
2494#define DT_ISP2422 BIT_7
2495#define DT_ISP2432 BIT_8
2496#define DT_ISP5422 BIT_9
2497#define DT_ISP5432 BIT_10
2498#define DT_ISP2532 BIT_11
2499#define DT_ISP8432 BIT_12
3a03eb79 2500#define DT_ISP8001 BIT_13
a9083016
GM
2501#define DT_ISP8021 BIT_14
2502#define DT_ISP_LAST (DT_ISP8021 << 1)
7b867cf7
AC
2503
2504#define DT_IIDMA BIT_26
2505#define DT_FWI2 BIT_27
2506#define DT_ZIO_SUPPORTED BIT_28
2507#define DT_OEM_001 BIT_29
2508#define DT_ISP2200A BIT_30
2509#define DT_EXTENDED_IDS BIT_31
2510#define DT_MASK(ha) ((ha)->device_type & (DT_ISP_LAST - 1))
2511#define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100)
2512#define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200)
2513#define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300)
2514#define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312)
2515#define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322)
2516#define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312)
2517#define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322)
2518#define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422)
2519#define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432)
2520#define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422)
2521#define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432)
2522#define IS_QLA2532(ha) (DT_MASK(ha) & DT_ISP2532)
2523#define IS_QLA8432(ha) (DT_MASK(ha) & DT_ISP8432)
3a03eb79 2524#define IS_QLA8001(ha) (DT_MASK(ha) & DT_ISP8001)
a9083016 2525#define IS_QLA82XX(ha) (DT_MASK(ha) & DT_ISP8021)
7b867cf7
AC
2526
2527#define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
2528 IS_QLA6312(ha) || IS_QLA6322(ha))
2529#define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
2530#define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha))
2531#define IS_QLA25XX(ha) (IS_QLA2532(ha))
2532#define IS_QLA84XX(ha) (IS_QLA8432(ha))
2533#define IS_QLA24XX_TYPE(ha) (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
2534 IS_QLA84XX(ha))
3a03eb79 2535#define IS_QLA81XX(ha) (IS_QLA8001(ha))
a9083016 2536#define IS_QLA8XXX_TYPE(ha) (IS_QLA81XX(ha) || IS_QLA82XX(ha))
7b867cf7 2537#define IS_QLA2XXX_MIDTYPE(ha) (IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
a9083016
GM
2538 IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
2539 IS_QLA82XX(ha))
3155754a 2540#define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha))
3a03eb79 2541#define IS_NOPOLLING_TYPE(ha) ((IS_QLA25XX(ha) || IS_QLA81XX(ha)) && \
124f85e6 2542 (ha)->flags.msix_enabled)
1d2874de 2543#define IS_FAC_REQUIRED(ha) (IS_QLA81XX(ha))
6749ce36 2544#define IS_NOCACHE_VPD_TYPE(ha) (IS_QLA81XX(ha))
ac280b67 2545#define IS_ALOGIO_CAPABLE(ha) (IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha))
7b867cf7
AC
2546
2547#define IS_IIDMA_CAPABLE(ha) ((ha)->device_type & DT_IIDMA)
2548#define IS_FWI2_CAPABLE(ha) ((ha)->device_type & DT_FWI2)
2549#define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED)
2550#define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001)
2551#define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS)
1da177e4
LT
2552
2553 /* HBA serial number */
2554 uint8_t serial0;
2555 uint8_t serial1;
2556 uint8_t serial2;
2557
2558 /* NVRAM configuration data */
7b867cf7
AC
2559#define MAX_NVRAM_SIZE 4096
2560#define VPD_OFFSET MAX_NVRAM_SIZE / 2
3d71644c 2561 uint16_t nvram_size;
1da177e4 2562 uint16_t nvram_base;
281afe19 2563 void *nvram;
6f641790
AV
2564 uint16_t vpd_size;
2565 uint16_t vpd_base;
281afe19 2566 void *vpd;
1da177e4
LT
2567
2568 uint16_t loop_reset_delay;
1da177e4
LT
2569 uint8_t retry_count;
2570 uint8_t login_timeout;
2571 uint16_t r_a_tov;
2572 int port_down_retry_count;
1da177e4 2573 uint8_t mbx_count;
1da177e4 2574
7b867cf7 2575 uint32_t login_retry_count;
1da177e4
LT
2576 /* SNS command interfaces. */
2577 ms_iocb_entry_t *ms_iocb;
2578 dma_addr_t ms_iocb_dma;
2579 struct ct_sns_pkt *ct_sns;
2580 dma_addr_t ct_sns_dma;
2581 /* SNS command interfaces for 2200. */
2582 struct sns_cmd_pkt *sns_cmd;
2583 dma_addr_t sns_cmd_dma;
2584
7b867cf7
AC
2585#define SFP_DEV_SIZE 256
2586#define SFP_BLOCK_SIZE 64
2587 void *sfp_data;
2588 dma_addr_t sfp_data_dma;
88729e53 2589
ad0ecd61
JC
2590 uint8_t *edc_data;
2591 dma_addr_t edc_data_dma;
2592 uint16_t edc_data_len;
2593
b5d0329f 2594#define XGMAC_DATA_SIZE 4096
ce0423f4
AV
2595 void *xgmac_data;
2596 dma_addr_t xgmac_data_dma;
2597
b5d0329f 2598#define DCBX_TLV_DATA_SIZE 4096
11bbc1d8
AV
2599 void *dcbx_tlv;
2600 dma_addr_t dcbx_tlv_dma;
2601
39a11240 2602 struct task_struct *dpc_thread;
1da177e4
LT
2603 uint8_t dpc_active; /* DPC routine is active */
2604
1da177e4
LT
2605 dma_addr_t gid_list_dma;
2606 struct gid_list_info *gid_list;
abbd8870 2607 int gid_list_info_size;
1da177e4 2608
fa2a1ce5 2609 /* Small DMA pool allocations -- maximum 256 bytes in length. */
7b867cf7 2610#define DMA_POOL_SIZE 256
1da177e4
LT
2611 struct dma_pool *s_dma_pool;
2612
2613 dma_addr_t init_cb_dma;
3d71644c
AV
2614 init_cb_t *init_cb;
2615 int init_cb_size;
b64b0e8f
AV
2616 dma_addr_t ex_init_cb_dma;
2617 struct ex_init_cb_81xx *ex_init_cb;
1da177e4 2618
5ff1d584
AV
2619 void *async_pd;
2620 dma_addr_t async_pd_dma;
2621
1da177e4
LT
2622 /* These are used by mailbox operations. */
2623 volatile uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
2624
2625 mbx_cmd_t *mcp;
2626 unsigned long mbx_cmd_flags;
7b867cf7
AC
2627#define MBX_INTERRUPT 1
2628#define MBX_INTR_WAIT 2
1da177e4
LT
2629#define MBX_UPDATE_FLASH_ACTIVE 3
2630
7b867cf7
AC
2631 struct mutex vport_lock; /* Virtual port synchronization */
2632 struct completion mbx_cmd_comp; /* Serialize mbx access */
0b05a1f0 2633 struct completion mbx_intr_comp; /* Used for completion notification */
1da177e4 2634
1da177e4 2635 /* Basic firmware related information. */
1da177e4
LT
2636 uint16_t fw_major_version;
2637 uint16_t fw_minor_version;
2638 uint16_t fw_subminor_version;
2639 uint16_t fw_attributes;
2640 uint32_t fw_memory_size;
2641 uint32_t fw_transfer_size;
441d1072
AV
2642 uint32_t fw_srisc_address;
2643#define RISC_START_ADDRESS_2100 0x1000
2644#define RISC_START_ADDRESS_2300 0x800
2645#define RISC_START_ADDRESS_2400 0x100000
24a08138 2646 uint16_t fw_xcb_count;
1da177e4 2647
7b867cf7 2648 uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
1da177e4 2649 uint8_t fw_seriallink_options[4];
3d71644c 2650 uint16_t fw_seriallink_options24[4];
1da177e4 2651
55a96158 2652 uint8_t mpi_version[3];
3a03eb79 2653 uint32_t mpi_capabilities;
55a96158 2654 uint8_t phy_version[3];
3a03eb79 2655
1da177e4 2656 /* Firmware dump information. */
a7a167bf
AV
2657 struct qla2xxx_fw_dump *fw_dump;
2658 uint32_t fw_dump_len;
d4e3e04d 2659 int fw_dumped;
1da177e4 2660 int fw_dump_reading;
a7a167bf
AV
2661 dma_addr_t eft_dma;
2662 void *eft;
1da177e4 2663
bb99de67 2664 uint32_t chain_offset;
df613b96
AV
2665 struct dentry *dfs_dir;
2666 struct dentry *dfs_fce;
2667 dma_addr_t fce_dma;
2668 void *fce;
2669 uint32_t fce_bufs;
2670 uint16_t fce_mb[8];
2671 uint64_t fce_wr, fce_rd;
2672 struct mutex fce_mutex;
2673
3d71644c 2674 uint32_t pci_attr;
a8488abe 2675 uint16_t chip_revision;
1da177e4
LT
2676
2677 uint16_t product_id[4];
2678
2679 uint8_t model_number[16+1];
2680#define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0"
1ee27146 2681 char model_desc[80];
cca5335c 2682 uint8_t adapter_id[16+1];
1da177e4 2683
854165f4
AV
2684 /* Option ROM information. */
2685 char *optrom_buffer;
2686 uint32_t optrom_size;
2687 int optrom_state;
2688#define QLA_SWAITING 0
2689#define QLA_SREADING 1
2690#define QLA_SWRITING 2
b7cc176c
JC
2691 uint32_t optrom_region_start;
2692 uint32_t optrom_region_size;
854165f4 2693
7b867cf7 2694/* PCI expansion ROM image information. */
30c47662
AV
2695#define ROM_CODE_TYPE_BIOS 0
2696#define ROM_CODE_TYPE_FCODE 1
2697#define ROM_CODE_TYPE_EFI 3
7b867cf7
AC
2698 uint8_t bios_revision[2];
2699 uint8_t efi_revision[2];
2700 uint8_t fcode_revision[16];
30c47662
AV
2701 uint32_t fw_revision[4];
2702
3a03eb79
AV
2703 /* Offsets for flash/nvram access (set to ~0 if not used). */
2704 uint32_t flash_conf_off;
2705 uint32_t flash_data_off;
2706 uint32_t nvram_conf_off;
2707 uint32_t nvram_data_off;
2708
7d232c74
AV
2709 uint32_t fdt_wrt_disable;
2710 uint32_t fdt_erase_cmd;
2711 uint32_t fdt_block_size;
2712 uint32_t fdt_unprotect_sec_cmd;
2713 uint32_t fdt_protect_sec_cmd;
2714
7b867cf7
AC
2715 uint32_t flt_region_flt;
2716 uint32_t flt_region_fdt;
2717 uint32_t flt_region_boot;
2718 uint32_t flt_region_fw;
2719 uint32_t flt_region_vpd_nvram;
3d79038f
AV
2720 uint32_t flt_region_vpd;
2721 uint32_t flt_region_nvram;
7b867cf7 2722 uint32_t flt_region_npiv_conf;
cbc8eb67 2723 uint32_t flt_region_gold_fw;
09ff701a 2724 uint32_t flt_region_fcp_prio;
a9083016 2725 uint32_t flt_region_bootload;
c00d8994 2726
1da177e4 2727 /* Needed for BEACON */
7b867cf7
AC
2728 uint16_t beacon_blink_led;
2729 uint8_t beacon_color_state;
f6df144c
AV
2730#define QLA_LED_GRN_ON 0x01
2731#define QLA_LED_YLW_ON 0x02
2732#define QLA_LED_ABR_ON 0x04
2733#define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */
2734 /* ISP2322: red, green, amber. */
7b867cf7
AC
2735 uint16_t zio_mode;
2736 uint16_t zio_timer;
392e2f65 2737 struct fc_host_statistics fc_host_stat;
a8488abe 2738
73208dfd 2739 struct qla_msix_entry *msix_entries;
2c3dfe3f 2740
7b867cf7
AC
2741 struct list_head vp_list; /* list of VP */
2742 unsigned long vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
2743 sizeof(unsigned long)];
2744 uint16_t num_vhosts; /* number of vports created */
2745 uint16_t num_vsans; /* number of vsan created */
2746 uint16_t max_npiv_vports; /* 63 or 125 per topoloty */
2747 int cur_vport_count;
2748
2749 struct qla_chip_state_84xx *cs84xx;
2750 struct qla_statistics qla_stats;
2751 struct isp_operations *isp_ops;
68ca949c 2752 struct workqueue_struct *wq;
9a069e19 2753 struct qlfc_fw fw_buf;
09ff701a
SR
2754
2755 /* FCP_CMND priority support */
2756 struct qla_fcp_prio_cfg *fcp_prio_cfg;
a9083016
GM
2757
2758 struct dma_pool *dl_dma_pool;
2759#define DSD_LIST_DMA_POOL_SIZE 512
2760
2761 struct dma_pool *fcp_cmnd_dma_pool;
2762 mempool_t *ctx_mempool;
2763#define FCP_CMND_DMA_POOL_SIZE 512
2764
2765 unsigned long nx_pcibase; /* Base I/O address */
2766 uint8_t *nxdb_rd_ptr; /* Doorbell read pointer */
2767 unsigned long nxdb_wr_ptr; /* Door bell write pointer */
a9083016
GM
2768
2769 uint32_t crb_win;
2770 uint32_t curr_window;
2771 uint32_t ddr_mn_window;
2772 unsigned long mn_win_crb;
2773 unsigned long ms_win_crb;
2774 int qdr_sn_window;
2775 uint32_t nx_dev_init_timeout;
2776 uint32_t nx_reset_timeout;
2777 rwlock_t hw_lock;
2778 uint16_t portnum; /* port number */
2779 int link_width;
2780 struct fw_blob *hablob;
2781 struct qla82xx_legacy_intr_set nx_legacy_intr;
2782
2783 uint16_t gbl_dsd_inuse;
2784 uint16_t gbl_dsd_avail;
2785 struct list_head gbl_dsd_list;
2786#define NUM_DSD_CHAIN 4096
7b867cf7
AC
2787};
2788
2789/*
2790 * Qlogic scsi host structure
2791 */
2792typedef struct scsi_qla_host {
2793 struct list_head list;
2794 struct list_head vp_fcports; /* list of fcports */
2795 struct list_head work_list;
f999f4c1
AV
2796 spinlock_t work_lock;
2797
7b867cf7
AC
2798 /* Commonly used flags and state information. */
2799 struct Scsi_Host *host;
2800 unsigned long host_no;
2801 uint8_t host_str[16];
2802
2803 volatile struct {
2804 uint32_t init_done :1;
2805 uint32_t online :1;
2806 uint32_t rscn_queue_overflow :1;
2807 uint32_t reset_active :1;
2808
2809 uint32_t management_server_logged_in :1;
2810 uint32_t process_response_queue :1;
bad75002 2811 uint32_t difdix_supported:1;
7b867cf7
AC
2812 } flags;
2813
2814 atomic_t loop_state;
2815#define LOOP_TIMEOUT 1
2816#define LOOP_DOWN 2
2817#define LOOP_UP 3
2818#define LOOP_UPDATE 4
2819#define LOOP_READY 5
2820#define LOOP_DEAD 6
2821
2822 unsigned long dpc_flags;
2823#define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
2824#define RESET_ACTIVE 1
2825#define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
2826#define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
2827#define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
2828#define LOOP_RESYNC_ACTIVE 5
2829#define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
2830#define RSCN_UPDATE 7 /* Perform an RSCN update. */
ddb9b126
SS
2831#define RELOGIN_NEEDED 8
2832#define REGISTER_FC4_NEEDED 9 /* SNS FC4 registration required. */
2833#define ISP_ABORT_RETRY 10 /* ISP aborted. */
2834#define BEACON_BLINK_NEEDED 11
2835#define REGISTER_FDMI_NEEDED 12
2836#define FCPORT_UPDATE_NEEDED 13
2837#define VP_DPC_NEEDED 14 /* wake up for VP dpc handling */
2838#define UNLOADING 15
2839#define NPIV_CONFIG_NEEDED 16
a9083016
GM
2840#define ISP_UNRECOVERABLE 17
2841#define FCOE_CTX_RESET_NEEDED 18 /* Initiate FCoE context reset */
7b867cf7
AC
2842
2843 uint32_t device_flags;
ddb9b126
SS
2844#define SWITCH_FOUND BIT_0
2845#define DFLG_NO_CABLE BIT_1
a9083016 2846#define DFLG_DEV_FAILED BIT_5
7b867cf7 2847
7b867cf7
AC
2848 /* ISP configuration data. */
2849 uint16_t loop_id; /* Host adapter loop id */
2850
2851 port_id_t d_id; /* Host adapter port id */
2852 uint8_t marker_needed;
2853 uint16_t mgmt_svr_loop_id;
2854
2855
2856
2857 /* RSCN queue. */
2858 uint32_t rscn_queue[MAX_RSCN_COUNT];
2859 uint8_t rscn_in_ptr;
2860 uint8_t rscn_out_ptr;
2861
2862 /* Timeout timers. */
2863 uint8_t loop_down_abort_time; /* port down timer */
2864 atomic_t loop_down_timer; /* loop down timer */
2865 uint8_t link_down_timeout; /* link down timeout */
2866
2867 uint32_t timer_active;
2868 struct timer_list timer;
2869
2870 uint8_t node_name[WWN_SIZE];
2871 uint8_t port_name[WWN_SIZE];
2872 uint8_t fabric_node_name[WWN_SIZE];
bad7001c
AV
2873
2874 uint16_t fcoe_vlan_id;
2875 uint16_t fcoe_fcf_idx;
2876 uint8_t fcoe_vn_port_mac[6];
2877
7b867cf7
AC
2878 uint32_t vp_abort_cnt;
2879
2c3dfe3f 2880 struct fc_vport *fc_vport; /* holds fc_vport * for each vport */
2c3dfe3f
SJ
2881 uint16_t vp_idx; /* vport ID */
2882
2c3dfe3f 2883 unsigned long vp_flags;
2c3dfe3f
SJ
2884#define VP_IDX_ACQUIRED 0 /* bit no 0 */
2885#define VP_CREATE_NEEDED 1
2886#define VP_BIND_NEEDED 2
2887#define VP_DELETE_NEEDED 3
2888#define VP_SCR_NEEDED 4 /* State Change Request registration */
2889 atomic_t vp_state;
2890#define VP_OFFLINE 0
2891#define VP_ACTIVE 1
2892#define VP_FAILED 2
2893// #define VP_DISABLE 3
2894 uint16_t vp_err_state;
2895 uint16_t vp_prev_err_state;
2896#define VP_ERR_UNKWN 0
2897#define VP_ERR_PORTDWN 1
2898#define VP_ERR_FAB_UNSUPPORTED 2
2899#define VP_ERR_FAB_NORESOURCES 3
2900#define VP_ERR_FAB_LOGOUT 4
2901#define VP_ERR_ADAP_NORESOURCES 5
7b867cf7 2902 struct qla_hw_data *hw;
2afa19a9 2903 struct req_que *req;
a9083016
GM
2904 int fw_heartbeat_counter;
2905 int seconds_since_last_heartbeat;
1da177e4
LT
2906} scsi_qla_host_t;
2907
1da177e4
LT
2908/*
2909 * Macros to help code, maintain, etc.
2910 */
2911#define LOOP_TRANSITION(ha) \
2912 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
23443b1d 2913 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
1da177e4 2914 atomic_read(&ha->loop_state) == LOOP_DOWN)
fa2a1ce5 2915
1da177e4
LT
2916#define qla_printk(level, ha, format, arg...) \
2917 dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
2918
2919/*
2920 * qla2x00 local function return status codes
2921 */
2922#define MBS_MASK 0x3fff
2923
2924#define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
2925#define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
2926#define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
2927#define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
2928#define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
2929#define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
2930#define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
2931#define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
2932#define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
2933#define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
2934
2935#define QLA_FUNCTION_TIMEOUT 0x100
2936#define QLA_FUNCTION_PARAMETER_ERROR 0x101
2937#define QLA_FUNCTION_FAILED 0x102
2938#define QLA_MEMORY_ALLOC_FAILED 0x103
2939#define QLA_LOCK_TIMEOUT 0x104
2940#define QLA_ABORTED 0x105
2941#define QLA_SUSPENDED 0x106
2942#define QLA_BUSY 0x107
2943#define QLA_RSCNS_HANDLED 0x108
cca5335c 2944#define QLA_ALREADY_REGISTERED 0x109
1da177e4 2945
1da177e4
LT
2946#define NVRAM_DELAY() udelay(10)
2947
2948#define INVALID_HANDLE (MAX_OUTSTANDING_COMMANDS+1)
2949
2950/*
2951 * Flash support definitions
2952 */
854165f4
AV
2953#define OPTROM_SIZE_2300 0x20000
2954#define OPTROM_SIZE_2322 0x100000
2955#define OPTROM_SIZE_24XX 0x100000
c3a2f0df 2956#define OPTROM_SIZE_25XX 0x200000
3a03eb79 2957#define OPTROM_SIZE_81XX 0x400000
a9083016
GM
2958#define OPTROM_SIZE_82XX 0x800000
2959
2960#define OPTROM_BURST_SIZE 0x1000
2961#define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
1da177e4 2962
bad75002
AE
2963#define QLA_DSDS_PER_IOCB 37
2964
1da177e4
LT
2965#include "qla_gbl.h"
2966#include "qla_dbg.h"
2967#include "qla_inline.h"
1da177e4 2968
1da177e4 2969#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
1da177e4 2970#endif