]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/scsi/qla2xxx/qla_def.h
[SCSI] qla2xxx: Use bitmap to store loop_id's for fcports.
[mirror_ubuntu-hirsute-kernel.git] / drivers / scsi / qla2xxx / qla_def.h
CommitLineData
fa90c54f
AV
1/*
2 * QLogic Fibre Channel HBA Driver
07e264b7 3 * Copyright (c) 2003-2011 QLogic Corporation
fa90c54f
AV
4 *
5 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
1da177e4
LT
7#ifndef __QLA_DEF_H
8#define __QLA_DEF_H
9
10#include <linux/kernel.h>
11#include <linux/init.h>
12#include <linux/types.h>
13#include <linux/module.h>
14#include <linux/list.h>
15#include <linux/pci.h>
16#include <linux/dma-mapping.h>
17#include <linux/sched.h>
18#include <linux/slab.h>
19#include <linux/dmapool.h>
20#include <linux/mempool.h>
21#include <linux/spinlock.h>
22#include <linux/completion.h>
abbd8870 23#include <linux/interrupt.h>
19a7b4ae 24#include <linux/workqueue.h>
5433383e 25#include <linux/firmware.h>
14e660e6 26#include <linux/aer.h>
4d4df193 27#include <linux/mutex.h>
1da177e4
LT
28
29#include <scsi/scsi.h>
30#include <scsi/scsi_host.h>
31#include <scsi/scsi_device.h>
32#include <scsi/scsi_cmnd.h>
392e2f65 33#include <scsi/scsi_transport_fc.h>
9a069e19 34#include <scsi/scsi_bsg_fc.h>
1da177e4 35
6e98016c 36#include "qla_bsg.h"
a9083016 37#include "qla_nx.h"
6a03b4cd
HZ
38#define QLA2XXX_DRIVER_NAME "qla2xxx"
39#define QLA2XXX_APIDEV "ql2xapidev"
cb63067a 40
1da177e4
LT
41/*
42 * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
43 * but that's fine as we don't look at the last 24 ones for
44 * ISP2100 HBAs.
45 */
46#define MAILBOX_REGISTER_COUNT_2100 8
67ddda35 47#define MAILBOX_REGISTER_COUNT_2200 24
1da177e4
LT
48#define MAILBOX_REGISTER_COUNT 32
49
50#define QLA2200A_RISC_ROM_VER 4
51#define FPM_2300 6
52#define FPM_2310 7
53
54#include "qla_settings.h"
55
fa2a1ce5 56/*
1da177e4
LT
57 * Data bit definitions
58 */
59#define BIT_0 0x1
60#define BIT_1 0x2
61#define BIT_2 0x4
62#define BIT_3 0x8
63#define BIT_4 0x10
64#define BIT_5 0x20
65#define BIT_6 0x40
66#define BIT_7 0x80
67#define BIT_8 0x100
68#define BIT_9 0x200
69#define BIT_10 0x400
70#define BIT_11 0x800
71#define BIT_12 0x1000
72#define BIT_13 0x2000
73#define BIT_14 0x4000
74#define BIT_15 0x8000
75#define BIT_16 0x10000
76#define BIT_17 0x20000
77#define BIT_18 0x40000
78#define BIT_19 0x80000
79#define BIT_20 0x100000
80#define BIT_21 0x200000
81#define BIT_22 0x400000
82#define BIT_23 0x800000
83#define BIT_24 0x1000000
84#define BIT_25 0x2000000
85#define BIT_26 0x4000000
86#define BIT_27 0x8000000
87#define BIT_28 0x10000000
88#define BIT_29 0x20000000
89#define BIT_30 0x40000000
90#define BIT_31 0x80000000
91
92#define LSB(x) ((uint8_t)(x))
93#define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
94
95#define LSW(x) ((uint16_t)(x))
96#define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
97
98#define LSD(x) ((uint32_t)((uint64_t)(x)))
99#define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
100
2afa19a9 101#define MAKE_HANDLE(x, y) ((uint32_t)((((uint32_t)(x)) << 16) | (uint32_t)(y)))
1da177e4
LT
102
103/*
104 * I/O register
105*/
106
107#define RD_REG_BYTE(addr) readb(addr)
108#define RD_REG_WORD(addr) readw(addr)
109#define RD_REG_DWORD(addr) readl(addr)
110#define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
111#define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
112#define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
113#define WRT_REG_BYTE(addr, data) writeb(data,addr)
114#define WRT_REG_WORD(addr, data) writew(data,addr)
115#define WRT_REG_DWORD(addr, data) writel(data,addr)
116
f6df144c
AV
117/*
118 * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
119 * 133Mhz slot.
120 */
121#define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr))
122#define WRT_REG_WORD_PIO(addr, data) (outw(data,(unsigned long)addr))
123
1da177e4
LT
124/*
125 * Fibre Channel device definitions.
126 */
127#define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
642ef983
CD
128#define MAX_FIBRE_DEVICES_2100 512
129#define MAX_FIBRE_DEVICES_2400 2048
130#define MAX_FIBRE_DEVICES_LOOP 128
131#define MAX_FIBRE_DEVICES_MAX MAX_FIBRE_DEVICES_2400
5f16b331 132#define LOOPID_MAP_SIZE (ha->max_fibre_devices)
cc4731f5 133#define MAX_FIBRE_LUNS 0xFFFF
1da177e4
LT
134#define MAX_HOST_COUNT 16
135
136/*
137 * Host adapter default definitions.
138 */
139#define MAX_BUSES 1 /* We only have one bus today */
1da177e4
LT
140#define MIN_LUNS 8
141#define MAX_LUNS MAX_FIBRE_LUNS
fa2a1ce5
AV
142#define MAX_CMDS_PER_LUN 255
143
1da177e4
LT
144/*
145 * Fibre Channel device definitions.
146 */
147#define SNS_LAST_LOOP_ID_2100 0xfe
148#define SNS_LAST_LOOP_ID_2300 0x7ff
149
150#define LAST_LOCAL_LOOP_ID 0x7d
151#define SNS_FL_PORT 0x7e
152#define FABRIC_CONTROLLER 0x7f
153#define SIMPLE_NAME_SERVER 0x80
154#define SNS_FIRST_LOOP_ID 0x81
155#define MANAGEMENT_SERVER 0xfe
156#define BROADCAST 0xff
157
3d71644c
AV
158/*
159 * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
160 * valid range of an N-PORT id is 0 through 0x7ef.
161 */
162#define NPH_LAST_HANDLE 0x7ef
cca5335c 163#define NPH_MGMT_SERVER 0x7fa /* FFFFFA */
3d71644c
AV
164#define NPH_SNS 0x7fc /* FFFFFC */
165#define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
166#define NPH_F_PORT 0x7fe /* FFFFFE */
167#define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
168
169#define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
170#include "qla_fw.h"
1da177e4
LT
171
172/*
173 * Timeout timer counts in seconds
174 */
8482e118 175#define PORT_RETRY_TIME 1
1da177e4
LT
176#define LOOP_DOWN_TIMEOUT 60
177#define LOOP_DOWN_TIME 255 /* 240 */
178#define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
179
180/* Maximum outstanding commands in ISP queues (1-65535) */
181#define MAX_OUTSTANDING_COMMANDS 1024
182
183/* ISP request and response entry counts (37-65535) */
184#define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
185#define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
d743de66 186#define REQUEST_ENTRY_CNT_24XX 2048 /* Number of request entries. */
1da177e4
LT
187#define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
188#define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
2afa19a9 189#define RESPONSE_ENTRY_CNT_MQ 128 /* Number of response entries.*/
2d70c103 190#define ATIO_ENTRY_CNT_24XX 4096 /* Number of ATIO entries. */
1da177e4 191
17d98630
AC
192struct req_que;
193
bad75002
AE
194/*
195 * (sd.h is not exported, hence local inclusion)
196 * Data Integrity Field tuple.
197 */
198struct sd_dif_tuple {
199 __be16 guard_tag; /* Checksum */
200 __be16 app_tag; /* Opaque storage */
201 __be32 ref_tag; /* Target LBA or indirect LBA */
202};
203
1da177e4 204/*
fa2a1ce5 205 * SCSI Request Block
1da177e4 206 */
9ba56b95 207struct srb_cmd {
1da177e4 208 struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
1da177e4
LT
209 uint32_t request_sense_length;
210 uint8_t *request_sense_ptr;
cf53b069 211 void *ctx;
9ba56b95 212};
1da177e4
LT
213
214/*
215 * SRB flag definitions
216 */
bad75002
AE
217#define SRB_DMA_VALID BIT_0 /* Command sent to ISP */
218#define SRB_FCP_CMND_DMA_VALID BIT_12 /* DIF: DSD List valid */
219#define SRB_CRC_CTX_DMA_VALID BIT_2 /* DIF: context DMA valid */
220#define SRB_CRC_PROT_DMA_VALID BIT_4 /* DIF: prot DMA valid */
221#define SRB_CRC_CTX_DSD_VALID BIT_5 /* DIF: dsd_list valid */
222
223/* To identify if a srb is of T10-CRC type. @sp => srb_t pointer */
224#define IS_PROT_IO(sp) (sp->flags & SRB_CRC_CTX_DSD_VALID)
1da177e4 225
ac280b67
AV
226/*
227 * SRB extensions.
228 */
4916392b
MI
229struct srb_iocb {
230 union {
231 struct {
232 uint16_t flags;
233#define SRB_LOGIN_RETRIED BIT_0
234#define SRB_LOGIN_COND_PLOGI BIT_1
235#define SRB_LOGIN_SKIP_PRLI BIT_2
236 uint16_t data[2];
237 } logio;
3822263e
MI
238 struct {
239 /*
240 * Values for flags field below are as
241 * defined in tsk_mgmt_entry struct
242 * for control_flags field in qla_fw.h.
243 */
244 uint32_t flags;
245 uint32_t lun;
246 uint32_t data;
247 } tmf;
4916392b 248 } u;
99b0bec7 249
ac280b67 250 struct timer_list timer;
9ba56b95 251 void (*timeout)(void *);
ac280b67
AV
252};
253
4916392b
MI
254/* Values for srb_ctx type */
255#define SRB_LOGIN_CMD 1
256#define SRB_LOGOUT_CMD 2
257#define SRB_ELS_CMD_RPT 3
258#define SRB_ELS_CMD_HST 4
259#define SRB_CT_CMD 5
260#define SRB_ADISC_CMD 6
3822263e 261#define SRB_TM_CMD 7
9ba56b95 262#define SRB_SCSI_CMD 8
ac280b67 263
9ba56b95
GM
264typedef struct srb {
265 atomic_t ref_count;
266 struct fc_port *fcport;
267 uint32_t handle;
268 uint16_t flags;
9a069e19 269 uint16_t type;
4916392b 270 char *name;
5780790e 271 int iocbs;
4916392b 272 union {
9ba56b95 273 struct srb_iocb iocb_cmd;
4916392b 274 struct fc_bsg_job *bsg_job;
9ba56b95 275 struct srb_cmd scmd;
4916392b 276 } u;
9ba56b95
GM
277 void (*done)(void *, void *, int);
278 void (*free)(void *, void *);
279} srb_t;
280
281#define GET_CMD_SP(sp) (sp->u.scmd.cmd)
282#define SET_CMD_SP(sp, cmd) (sp->u.scmd.cmd = cmd)
283#define GET_CMD_CTX_SP(sp) (sp->u.scmd.ctx)
284
285#define GET_CMD_SENSE_LEN(sp) \
286 (sp->u.scmd.request_sense_length)
287#define SET_CMD_SENSE_LEN(sp, len) \
288 (sp->u.scmd.request_sense_length = len)
289#define GET_CMD_SENSE_PTR(sp) \
290 (sp->u.scmd.request_sense_ptr)
291#define SET_CMD_SENSE_PTR(sp, ptr) \
292 (sp->u.scmd.request_sense_ptr = ptr)
9a069e19
GM
293
294struct msg_echo_lb {
295 dma_addr_t send_dma;
296 dma_addr_t rcv_dma;
297 uint16_t req_sg_cnt;
298 uint16_t rsp_sg_cnt;
299 uint16_t options;
300 uint32_t transfer_size;
301};
302
1da177e4
LT
303/*
304 * ISP I/O Register Set structure definitions.
305 */
3d71644c
AV
306struct device_reg_2xxx {
307 uint16_t flash_address; /* Flash BIOS address */
308 uint16_t flash_data; /* Flash BIOS data */
1da177e4 309 uint16_t unused_1[1]; /* Gap */
3d71644c 310 uint16_t ctrl_status; /* Control/Status */
fa2a1ce5 311#define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
1da177e4
LT
312#define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
313#define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
314
3d71644c 315 uint16_t ictrl; /* Interrupt control */
1da177e4
LT
316#define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
317#define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
318
3d71644c 319 uint16_t istatus; /* Interrupt status */
1da177e4
LT
320#define ISR_RISC_INT BIT_3 /* RISC interrupt */
321
3d71644c
AV
322 uint16_t semaphore; /* Semaphore */
323 uint16_t nvram; /* NVRAM register. */
1da177e4
LT
324#define NVR_DESELECT 0
325#define NVR_BUSY BIT_15
326#define NVR_WRT_ENABLE BIT_14 /* Write enable */
327#define NVR_PR_ENABLE BIT_13 /* Protection register enable */
328#define NVR_DATA_IN BIT_3
329#define NVR_DATA_OUT BIT_2
330#define NVR_SELECT BIT_1
331#define NVR_CLOCK BIT_0
332
45aeaf1e
RA
333#define NVR_WAIT_CNT 20000
334
1da177e4
LT
335 union {
336 struct {
3d71644c
AV
337 uint16_t mailbox0;
338 uint16_t mailbox1;
339 uint16_t mailbox2;
340 uint16_t mailbox3;
341 uint16_t mailbox4;
342 uint16_t mailbox5;
343 uint16_t mailbox6;
344 uint16_t mailbox7;
345 uint16_t unused_2[59]; /* Gap */
1da177e4
LT
346 } __attribute__((packed)) isp2100;
347 struct {
3d71644c
AV
348 /* Request Queue */
349 uint16_t req_q_in; /* In-Pointer */
350 uint16_t req_q_out; /* Out-Pointer */
351 /* Response Queue */
352 uint16_t rsp_q_in; /* In-Pointer */
353 uint16_t rsp_q_out; /* Out-Pointer */
1da177e4
LT
354
355 /* RISC to Host Status */
fa2a1ce5 356 uint32_t host_status;
1da177e4
LT
357#define HSR_RISC_INT BIT_15 /* RISC interrupt */
358#define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
359
360 /* Host to Host Semaphore */
fa2a1ce5 361 uint16_t host_semaphore;
3d71644c
AV
362 uint16_t unused_3[17]; /* Gap */
363 uint16_t mailbox0;
364 uint16_t mailbox1;
365 uint16_t mailbox2;
366 uint16_t mailbox3;
367 uint16_t mailbox4;
368 uint16_t mailbox5;
369 uint16_t mailbox6;
370 uint16_t mailbox7;
371 uint16_t mailbox8;
372 uint16_t mailbox9;
373 uint16_t mailbox10;
374 uint16_t mailbox11;
375 uint16_t mailbox12;
376 uint16_t mailbox13;
377 uint16_t mailbox14;
378 uint16_t mailbox15;
379 uint16_t mailbox16;
380 uint16_t mailbox17;
381 uint16_t mailbox18;
382 uint16_t mailbox19;
383 uint16_t mailbox20;
384 uint16_t mailbox21;
385 uint16_t mailbox22;
386 uint16_t mailbox23;
387 uint16_t mailbox24;
388 uint16_t mailbox25;
389 uint16_t mailbox26;
390 uint16_t mailbox27;
391 uint16_t mailbox28;
392 uint16_t mailbox29;
393 uint16_t mailbox30;
394 uint16_t mailbox31;
395 uint16_t fb_cmd;
396 uint16_t unused_4[10]; /* Gap */
1da177e4
LT
397 } __attribute__((packed)) isp2300;
398 } u;
399
3d71644c 400 uint16_t fpm_diag_config;
c81d04c9
AV
401 uint16_t unused_5[0x4]; /* Gap */
402 uint16_t risc_hw;
403 uint16_t unused_5_1; /* Gap */
3d71644c 404 uint16_t pcr; /* Processor Control Register. */
1da177e4 405 uint16_t unused_6[0x5]; /* Gap */
3d71644c 406 uint16_t mctr; /* Memory Configuration and Timing. */
1da177e4 407 uint16_t unused_7[0x3]; /* Gap */
3d71644c 408 uint16_t fb_cmd_2100; /* Unused on 23XX */
1da177e4 409 uint16_t unused_8[0x3]; /* Gap */
3d71644c 410 uint16_t hccr; /* Host command & control register. */
1da177e4
LT
411#define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
412#define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
413 /* HCCR commands */
414#define HCCR_RESET_RISC 0x1000 /* Reset RISC */
415#define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
416#define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
417#define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
418#define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
419#define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
420#define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
421#define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
422
423 uint16_t unused_9[5]; /* Gap */
3d71644c
AV
424 uint16_t gpiod; /* GPIO Data register. */
425 uint16_t gpioe; /* GPIO Enable register. */
1da177e4
LT
426#define GPIO_LED_MASK 0x00C0
427#define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
428#define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
429#define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
430#define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
f6df144c
AV
431#define GPIO_LED_ALL_OFF 0x0000
432#define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */
433#define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */
1da177e4
LT
434
435 union {
436 struct {
3d71644c
AV
437 uint16_t unused_10[8]; /* Gap */
438 uint16_t mailbox8;
439 uint16_t mailbox9;
440 uint16_t mailbox10;
441 uint16_t mailbox11;
442 uint16_t mailbox12;
443 uint16_t mailbox13;
444 uint16_t mailbox14;
445 uint16_t mailbox15;
446 uint16_t mailbox16;
447 uint16_t mailbox17;
448 uint16_t mailbox18;
449 uint16_t mailbox19;
450 uint16_t mailbox20;
451 uint16_t mailbox21;
452 uint16_t mailbox22;
453 uint16_t mailbox23; /* Also probe reg. */
1da177e4
LT
454 } __attribute__((packed)) isp2200;
455 } u_end;
3d71644c
AV
456};
457
73208dfd 458struct device_reg_25xxmq {
08029990
AV
459 uint32_t req_q_in;
460 uint32_t req_q_out;
461 uint32_t rsp_q_in;
462 uint32_t rsp_q_out;
73208dfd
AC
463};
464
9a168bdd 465typedef union {
3d71644c
AV
466 struct device_reg_2xxx isp;
467 struct device_reg_24xx isp24;
73208dfd 468 struct device_reg_25xxmq isp25mq;
a9083016 469 struct device_reg_82xx isp82;
1da177e4
LT
470} device_reg_t;
471
472#define ISP_REQ_Q_IN(ha, reg) \
473 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
474 &(reg)->u.isp2100.mailbox4 : \
475 &(reg)->u.isp2300.req_q_in)
476#define ISP_REQ_Q_OUT(ha, reg) \
477 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
478 &(reg)->u.isp2100.mailbox4 : \
479 &(reg)->u.isp2300.req_q_out)
480#define ISP_RSP_Q_IN(ha, reg) \
481 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
482 &(reg)->u.isp2100.mailbox5 : \
483 &(reg)->u.isp2300.rsp_q_in)
484#define ISP_RSP_Q_OUT(ha, reg) \
485 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
486 &(reg)->u.isp2100.mailbox5 : \
487 &(reg)->u.isp2300.rsp_q_out)
488
489#define MAILBOX_REG(ha, reg, num) \
490 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
491 (num < 8 ? \
492 &(reg)->u.isp2100.mailbox0 + (num) : \
493 &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
494 &(reg)->u.isp2300.mailbox0 + (num))
495#define RD_MAILBOX_REG(ha, reg, num) \
496 RD_REG_WORD(MAILBOX_REG(ha, reg, num))
497#define WRT_MAILBOX_REG(ha, reg, num, data) \
498 WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
499
500#define FB_CMD_REG(ha, reg) \
501 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
502 &(reg)->fb_cmd_2100 : \
503 &(reg)->u.isp2300.fb_cmd)
504#define RD_FB_CMD_REG(ha, reg) \
505 RD_REG_WORD(FB_CMD_REG(ha, reg))
506#define WRT_FB_CMD_REG(ha, reg, data) \
507 WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
508
509typedef struct {
510 uint32_t out_mb; /* outbound from driver */
511 uint32_t in_mb; /* Incoming from RISC */
512 uint16_t mb[MAILBOX_REGISTER_COUNT];
513 long buf_size;
514 void *bufp;
515 uint32_t tov;
516 uint8_t flags;
517#define MBX_DMA_IN BIT_0
518#define MBX_DMA_OUT BIT_1
519#define IOCTL_CMD BIT_2
520} mbx_cmd_t;
521
522#define MBX_TOV_SECONDS 30
523
524/*
525 * ISP product identification definitions in mailboxes after reset.
526 */
527#define PROD_ID_1 0x4953
528#define PROD_ID_2 0x0000
529#define PROD_ID_2a 0x5020
530#define PROD_ID_3 0x2020
531
532/*
533 * ISP mailbox Self-Test status codes
534 */
535#define MBS_FRM_ALIVE 0 /* Firmware Alive. */
536#define MBS_CHKSUM_ERR 1 /* Checksum Error. */
537#define MBS_BUSY 4 /* Busy. */
538
539/*
540 * ISP mailbox command complete status codes
541 */
542#define MBS_COMMAND_COMPLETE 0x4000
543#define MBS_INVALID_COMMAND 0x4001
544#define MBS_HOST_INTERFACE_ERROR 0x4002
545#define MBS_TEST_FAILED 0x4003
546#define MBS_COMMAND_ERROR 0x4005
547#define MBS_COMMAND_PARAMETER_ERROR 0x4006
548#define MBS_PORT_ID_USED 0x4007
549#define MBS_LOOP_ID_USED 0x4008
550#define MBS_ALL_IDS_IN_USE 0x4009
551#define MBS_NOT_LOGGED_IN 0x400A
3d71644c
AV
552#define MBS_LINK_DOWN_ERROR 0x400B
553#define MBS_DIAG_ECHO_TEST_ERROR 0x400C
1da177e4
LT
554
555/*
556 * ISP mailbox asynchronous event status codes
557 */
558#define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
559#define MBA_RESET 0x8001 /* Reset Detected. */
560#define MBA_SYSTEM_ERR 0x8002 /* System Error. */
561#define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
562#define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
563#define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
564#define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
565 /* occurred. */
566#define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
567#define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
568#define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
569#define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
570#define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
571#define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
572#define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
573#define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
574#define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
575#define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
576#define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
577#define MBA_IP_RECEIVE 0x8023 /* IP Received. */
578#define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
579#define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
580#define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
581#define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
582 /* used. */
45ebeb56 583#define MBA_TRACE_NOTIFICATION 0x8028 /* Trace/Diagnostic notification. */
1da177e4
LT
584#define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
585#define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
586#define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
587#define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
588#define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
589#define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
590#define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
591#define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
592#define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
593#define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
594#define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
595#define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
596#define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
597
9a069e19
GM
598/* ISP mailbox loopback echo diagnostic error code */
599#define MBS_LB_RESET 0x17
1da177e4
LT
600/*
601 * Firmware options 1, 2, 3.
602 */
603#define FO1_AE_ON_LIPF8 BIT_0
604#define FO1_AE_ALL_LIP_RESET BIT_1
605#define FO1_CTIO_RETRY BIT_3
606#define FO1_DISABLE_LIP_F7_SW BIT_4
607#define FO1_DISABLE_100MS_LOS_WAIT BIT_5
3d71644c 608#define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
1da177e4
LT
609#define FO1_AE_ON_LOOP_INIT_ERR BIT_7
610#define FO1_SET_EMPHASIS_SWING BIT_8
611#define FO1_AE_AUTO_BYPASS BIT_9
612#define FO1_ENABLE_PURE_IOCB BIT_10
613#define FO1_AE_PLOGI_RJT BIT_11
614#define FO1_ENABLE_ABORT_SEQUENCE BIT_12
615#define FO1_AE_QUEUE_FULL BIT_13
616
617#define FO2_ENABLE_ATIO_TYPE_3 BIT_0
618#define FO2_REV_LOOPBACK BIT_1
619
620#define FO3_ENABLE_EMERG_IOCB BIT_0
621#define FO3_AE_RND_ERROR BIT_1
622
3d71644c
AV
623/* 24XX additional firmware options */
624#define ADD_FO_COUNT 3
625#define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
626#define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
627
628#define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
629
630#define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
631
1da177e4
LT
632/*
633 * ISP mailbox commands
634 */
635#define MBC_LOAD_RAM 1 /* Load RAM. */
636#define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
637#define MBC_WRITE_RAM_WORD 4 /* Write RAM word. */
638#define MBC_READ_RAM_WORD 5 /* Read RAM word. */
639#define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
640#define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
641#define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
642#define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
643#define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
644#define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
645#define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
646#define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
647#define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
648#define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
f6ef3b18 649#define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
1da177e4
LT
650#define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
651#define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
652#define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
653#define MBC_RESET 0x18 /* Reset. */
654#define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
655#define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
656#define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
657#define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
658#define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
659#define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
660#define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
661#define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
662#define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
663#define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
664#define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
665#define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
666#define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
667#define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
6246b8a1 668#define MBC_CONFIGURE_VF 0x4b /* Configure VFs */
1da177e4
LT
669#define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
670#define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
af11f64d 671#define MBC_PORT_LOGOUT 0x56 /* Port Logout request */
1da177e4
LT
672#define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
673#define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
674#define MBC_GET_RNID_PARAMS 0x5a /* Data Rate */
675#define MBC_DATA_RATE 0x5d /* Get RNID parameters */
676#define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
677#define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
678 /* Initialization Procedure */
679#define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
680#define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
681#define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
682#define MBC_TARGET_RESET 0x66 /* Target Reset. */
683#define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
684#define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
685#define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
686#define MBC_GET_PORT_NAME 0x6a /* Get port name. */
687#define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
688#define MBC_LIP_RESET 0x6c /* LIP reset. */
689#define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
690 /* commandd. */
691#define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
692#define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
693#define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
694#define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
695#define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
696#define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
697#define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
698#define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
699#define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
700#define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
701#define MBC_LUN_RESET 0x7E /* Send LUN reset */
702
3d71644c
AV
703/*
704 * ISP24xx mailbox commands
705 */
706#define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
707#define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
d8b45213 708#define MBC_PORT_PARAMS 0x1A /* Port iDMA Parameters. */
3d71644c 709#define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
a7a167bf 710#define MBC_TRACE_CONTROL 0x27 /* Trace control command. */
3d71644c 711#define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
ad0ecd61 712#define MBC_WRITE_SFP 0x30 /* Write SFP Data. */
88729e53 713#define MBC_READ_SFP 0x31 /* Read SFP Data. */
3d71644c
AV
714#define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
715#define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
716#define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
717#define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
718#define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
719#define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
720#define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
721#define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
23f2ebd1
SR
722#define MBC_SET_PORT_CONFIG 0x122 /* Set port configuration */
723#define MBC_GET_PORT_CONFIG 0x123 /* Get port configuration */
3d71644c 724
b1d46989
MI
725/*
726 * ISP81xx mailbox commands
727 */
728#define MBC_WRITE_MPI_REGISTER 0x01 /* Write MPI Register. */
729
1da177e4
LT
730/* Firmware return data sizes */
731#define FCAL_MAP_SIZE 128
732
733/* Mailbox bit definitions for out_mb and in_mb */
734#define MBX_31 BIT_31
735#define MBX_30 BIT_30
736#define MBX_29 BIT_29
737#define MBX_28 BIT_28
738#define MBX_27 BIT_27
739#define MBX_26 BIT_26
740#define MBX_25 BIT_25
741#define MBX_24 BIT_24
742#define MBX_23 BIT_23
743#define MBX_22 BIT_22
744#define MBX_21 BIT_21
745#define MBX_20 BIT_20
746#define MBX_19 BIT_19
747#define MBX_18 BIT_18
748#define MBX_17 BIT_17
749#define MBX_16 BIT_16
750#define MBX_15 BIT_15
751#define MBX_14 BIT_14
752#define MBX_13 BIT_13
753#define MBX_12 BIT_12
754#define MBX_11 BIT_11
755#define MBX_10 BIT_10
756#define MBX_9 BIT_9
757#define MBX_8 BIT_8
758#define MBX_7 BIT_7
759#define MBX_6 BIT_6
760#define MBX_5 BIT_5
761#define MBX_4 BIT_4
762#define MBX_3 BIT_3
763#define MBX_2 BIT_2
764#define MBX_1 BIT_1
765#define MBX_0 BIT_0
766
767/*
768 * Firmware state codes from get firmware state mailbox command
769 */
770#define FSTATE_CONFIG_WAIT 0
771#define FSTATE_WAIT_AL_PA 1
772#define FSTATE_WAIT_LOGIN 2
773#define FSTATE_READY 3
774#define FSTATE_LOSS_OF_SYNC 4
775#define FSTATE_ERROR 5
776#define FSTATE_REINIT 6
777#define FSTATE_NON_PART 7
778
779#define FSTATE_CONFIG_CORRECT 0
780#define FSTATE_P2P_RCV_LIP 1
781#define FSTATE_P2P_CHOOSE_LOOP 2
782#define FSTATE_P2P_RCV_UNIDEN_LIP 3
783#define FSTATE_FATAL_ERROR 4
784#define FSTATE_LOOP_BACK_CONN 5
785
786/*
787 * Port Database structure definition
788 * Little endian except where noted.
789 */
790#define PORT_DATABASE_SIZE 128 /* bytes */
791typedef struct {
792 uint8_t options;
793 uint8_t control;
794 uint8_t master_state;
795 uint8_t slave_state;
796 uint8_t reserved[2];
797 uint8_t hard_address;
798 uint8_t reserved_1;
799 uint8_t port_id[4];
800 uint8_t node_name[WWN_SIZE];
801 uint8_t port_name[WWN_SIZE];
802 uint16_t execution_throttle;
803 uint16_t execution_count;
804 uint8_t reset_count;
805 uint8_t reserved_2;
806 uint16_t resource_allocation;
807 uint16_t current_allocation;
808 uint16_t queue_head;
809 uint16_t queue_tail;
810 uint16_t transmit_execution_list_next;
811 uint16_t transmit_execution_list_previous;
812 uint16_t common_features;
813 uint16_t total_concurrent_sequences;
814 uint16_t RO_by_information_category;
815 uint8_t recipient;
816 uint8_t initiator;
817 uint16_t receive_data_size;
818 uint16_t concurrent_sequences;
819 uint16_t open_sequences_per_exchange;
820 uint16_t lun_abort_flags;
821 uint16_t lun_stop_flags;
822 uint16_t stop_queue_head;
823 uint16_t stop_queue_tail;
824 uint16_t port_retry_timer;
825 uint16_t next_sequence_id;
826 uint16_t frame_count;
827 uint16_t PRLI_payload_length;
828 uint8_t prli_svc_param_word_0[2]; /* Big endian */
829 /* Bits 15-0 of word 0 */
830 uint8_t prli_svc_param_word_3[2]; /* Big endian */
831 /* Bits 15-0 of word 3 */
832 uint16_t loop_id;
833 uint16_t extended_lun_info_list_pointer;
834 uint16_t extended_lun_stop_list_pointer;
835} port_database_t;
836
837/*
838 * Port database slave/master states
839 */
840#define PD_STATE_DISCOVERY 0
841#define PD_STATE_WAIT_DISCOVERY_ACK 1
842#define PD_STATE_PORT_LOGIN 2
843#define PD_STATE_WAIT_PORT_LOGIN_ACK 3
844#define PD_STATE_PROCESS_LOGIN 4
845#define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
846#define PD_STATE_PORT_LOGGED_IN 6
847#define PD_STATE_PORT_UNAVAILABLE 7
848#define PD_STATE_PROCESS_LOGOUT 8
849#define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
850#define PD_STATE_PORT_LOGOUT 10
851#define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
852
853
4fdfefe5
AV
854#define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
855#define QLA_ZIO_DISABLED 0
856#define QLA_ZIO_DEFAULT_TIMER 2
857
1da177e4
LT
858/*
859 * ISP Initialization Control Block.
860 * Little endian except where noted.
861 */
862#define ICB_VERSION 1
863typedef struct {
864 uint8_t version;
865 uint8_t reserved_1;
866
867 /*
868 * LSB BIT 0 = Enable Hard Loop Id
869 * LSB BIT 1 = Enable Fairness
870 * LSB BIT 2 = Enable Full-Duplex
871 * LSB BIT 3 = Enable Fast Posting
872 * LSB BIT 4 = Enable Target Mode
873 * LSB BIT 5 = Disable Initiator Mode
874 * LSB BIT 6 = Enable ADISC
875 * LSB BIT 7 = Enable Target Inquiry Data
876 *
877 * MSB BIT 0 = Enable PDBC Notify
878 * MSB BIT 1 = Non Participating LIP
879 * MSB BIT 2 = Descending Loop ID Search
880 * MSB BIT 3 = Acquire Loop ID in LIPA
881 * MSB BIT 4 = Stop PortQ on Full Status
882 * MSB BIT 5 = Full Login after LIP
883 * MSB BIT 6 = Node Name Option
884 * MSB BIT 7 = Ext IFWCB enable bit
885 */
886 uint8_t firmware_options[2];
887
888 uint16_t frame_payload_size;
889 uint16_t max_iocb_allocation;
890 uint16_t execution_throttle;
891 uint8_t retry_count;
892 uint8_t retry_delay; /* unused */
893 uint8_t port_name[WWN_SIZE]; /* Big endian. */
894 uint16_t hard_address;
895 uint8_t inquiry_data;
896 uint8_t login_timeout;
897 uint8_t node_name[WWN_SIZE]; /* Big endian. */
898
899 uint16_t request_q_outpointer;
900 uint16_t response_q_inpointer;
901 uint16_t request_q_length;
902 uint16_t response_q_length;
903 uint32_t request_q_address[2];
904 uint32_t response_q_address[2];
905
906 uint16_t lun_enables;
907 uint8_t command_resource_count;
908 uint8_t immediate_notify_resource_count;
909 uint16_t timeout;
910 uint8_t reserved_2[2];
911
912 /*
913 * LSB BIT 0 = Timer Operation mode bit 0
914 * LSB BIT 1 = Timer Operation mode bit 1
915 * LSB BIT 2 = Timer Operation mode bit 2
916 * LSB BIT 3 = Timer Operation mode bit 3
917 * LSB BIT 4 = Init Config Mode bit 0
918 * LSB BIT 5 = Init Config Mode bit 1
919 * LSB BIT 6 = Init Config Mode bit 2
920 * LSB BIT 7 = Enable Non part on LIHA failure
921 *
922 * MSB BIT 0 = Enable class 2
923 * MSB BIT 1 = Enable ACK0
924 * MSB BIT 2 =
925 * MSB BIT 3 =
926 * MSB BIT 4 = FC Tape Enable
927 * MSB BIT 5 = Enable FC Confirm
928 * MSB BIT 6 = Enable command queuing in target mode
929 * MSB BIT 7 = No Logo On Link Down
930 */
931 uint8_t add_firmware_options[2];
932
933 uint8_t response_accumulation_timer;
934 uint8_t interrupt_delay_timer;
935
936 /*
937 * LSB BIT 0 = Enable Read xfr_rdy
938 * LSB BIT 1 = Soft ID only
939 * LSB BIT 2 =
940 * LSB BIT 3 =
941 * LSB BIT 4 = FCP RSP Payload [0]
942 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
943 * LSB BIT 6 = Enable Out-of-Order frame handling
944 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
945 *
946 * MSB BIT 0 = Sbus enable - 2300
947 * MSB BIT 1 =
948 * MSB BIT 2 =
949 * MSB BIT 3 =
06c22bd1 950 * MSB BIT 4 = LED mode
1da177e4
LT
951 * MSB BIT 5 = enable 50 ohm termination
952 * MSB BIT 6 = Data Rate (2300 only)
953 * MSB BIT 7 = Data Rate (2300 only)
954 */
955 uint8_t special_options[2];
956
957 uint8_t reserved_3[26];
958} init_cb_t;
959
960/*
961 * Get Link Status mailbox command return buffer.
962 */
3d71644c
AV
963#define GLSO_SEND_RPS BIT_0
964#define GLSO_USE_DID BIT_3
965
43ef0580
AV
966struct link_statistics {
967 uint32_t link_fail_cnt;
968 uint32_t loss_sync_cnt;
969 uint32_t loss_sig_cnt;
970 uint32_t prim_seq_err_cnt;
971 uint32_t inval_xmit_word_cnt;
972 uint32_t inval_crc_cnt;
032d8dd7
HZ
973 uint32_t lip_cnt;
974 uint32_t unused1[0x1a];
43ef0580
AV
975 uint32_t tx_frames;
976 uint32_t rx_frames;
977 uint32_t dumped_frames;
978 uint32_t unused2[2];
979 uint32_t nos_rcvd;
980};
1da177e4
LT
981
982/*
983 * NVRAM Command values.
984 */
985#define NV_START_BIT BIT_2
986#define NV_WRITE_OP (BIT_26+BIT_24)
987#define NV_READ_OP (BIT_26+BIT_25)
988#define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
989#define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
990#define NV_DELAY_COUNT 10
991
992/*
993 * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
994 */
995typedef struct {
996 /*
997 * NVRAM header
998 */
999 uint8_t id[4];
1000 uint8_t nvram_version;
1001 uint8_t reserved_0;
1002
1003 /*
1004 * NVRAM RISC parameter block
1005 */
1006 uint8_t parameter_block_version;
1007 uint8_t reserved_1;
1008
1009 /*
1010 * LSB BIT 0 = Enable Hard Loop Id
1011 * LSB BIT 1 = Enable Fairness
1012 * LSB BIT 2 = Enable Full-Duplex
1013 * LSB BIT 3 = Enable Fast Posting
1014 * LSB BIT 4 = Enable Target Mode
1015 * LSB BIT 5 = Disable Initiator Mode
1016 * LSB BIT 6 = Enable ADISC
1017 * LSB BIT 7 = Enable Target Inquiry Data
1018 *
1019 * MSB BIT 0 = Enable PDBC Notify
1020 * MSB BIT 1 = Non Participating LIP
1021 * MSB BIT 2 = Descending Loop ID Search
1022 * MSB BIT 3 = Acquire Loop ID in LIPA
1023 * MSB BIT 4 = Stop PortQ on Full Status
1024 * MSB BIT 5 = Full Login after LIP
1025 * MSB BIT 6 = Node Name Option
1026 * MSB BIT 7 = Ext IFWCB enable bit
1027 */
1028 uint8_t firmware_options[2];
1029
1030 uint16_t frame_payload_size;
1031 uint16_t max_iocb_allocation;
1032 uint16_t execution_throttle;
1033 uint8_t retry_count;
1034 uint8_t retry_delay; /* unused */
1035 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1036 uint16_t hard_address;
1037 uint8_t inquiry_data;
1038 uint8_t login_timeout;
1039 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1040
1041 /*
1042 * LSB BIT 0 = Timer Operation mode bit 0
1043 * LSB BIT 1 = Timer Operation mode bit 1
1044 * LSB BIT 2 = Timer Operation mode bit 2
1045 * LSB BIT 3 = Timer Operation mode bit 3
1046 * LSB BIT 4 = Init Config Mode bit 0
1047 * LSB BIT 5 = Init Config Mode bit 1
1048 * LSB BIT 6 = Init Config Mode bit 2
1049 * LSB BIT 7 = Enable Non part on LIHA failure
1050 *
1051 * MSB BIT 0 = Enable class 2
1052 * MSB BIT 1 = Enable ACK0
1053 * MSB BIT 2 =
1054 * MSB BIT 3 =
1055 * MSB BIT 4 = FC Tape Enable
1056 * MSB BIT 5 = Enable FC Confirm
1057 * MSB BIT 6 = Enable command queuing in target mode
1058 * MSB BIT 7 = No Logo On Link Down
1059 */
1060 uint8_t add_firmware_options[2];
1061
1062 uint8_t response_accumulation_timer;
1063 uint8_t interrupt_delay_timer;
1064
1065 /*
1066 * LSB BIT 0 = Enable Read xfr_rdy
1067 * LSB BIT 1 = Soft ID only
1068 * LSB BIT 2 =
1069 * LSB BIT 3 =
1070 * LSB BIT 4 = FCP RSP Payload [0]
1071 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1072 * LSB BIT 6 = Enable Out-of-Order frame handling
1073 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1074 *
1075 * MSB BIT 0 = Sbus enable - 2300
1076 * MSB BIT 1 =
1077 * MSB BIT 2 =
1078 * MSB BIT 3 =
06c22bd1 1079 * MSB BIT 4 = LED mode
1da177e4
LT
1080 * MSB BIT 5 = enable 50 ohm termination
1081 * MSB BIT 6 = Data Rate (2300 only)
1082 * MSB BIT 7 = Data Rate (2300 only)
1083 */
1084 uint8_t special_options[2];
1085
1086 /* Reserved for expanded RISC parameter block */
1087 uint8_t reserved_2[22];
1088
1089 /*
1090 * LSB BIT 0 = Tx Sensitivity 1G bit 0
1091 * LSB BIT 1 = Tx Sensitivity 1G bit 1
1092 * LSB BIT 2 = Tx Sensitivity 1G bit 2
1093 * LSB BIT 3 = Tx Sensitivity 1G bit 3
1094 * LSB BIT 4 = Rx Sensitivity 1G bit 0
1095 * LSB BIT 5 = Rx Sensitivity 1G bit 1
1096 * LSB BIT 6 = Rx Sensitivity 1G bit 2
1097 * LSB BIT 7 = Rx Sensitivity 1G bit 3
fa2a1ce5 1098 *
1da177e4
LT
1099 * MSB BIT 0 = Tx Sensitivity 2G bit 0
1100 * MSB BIT 1 = Tx Sensitivity 2G bit 1
1101 * MSB BIT 2 = Tx Sensitivity 2G bit 2
1102 * MSB BIT 3 = Tx Sensitivity 2G bit 3
1103 * MSB BIT 4 = Rx Sensitivity 2G bit 0
1104 * MSB BIT 5 = Rx Sensitivity 2G bit 1
1105 * MSB BIT 6 = Rx Sensitivity 2G bit 2
1106 * MSB BIT 7 = Rx Sensitivity 2G bit 3
1107 *
1108 * LSB BIT 0 = Output Swing 1G bit 0
1109 * LSB BIT 1 = Output Swing 1G bit 1
1110 * LSB BIT 2 = Output Swing 1G bit 2
1111 * LSB BIT 3 = Output Emphasis 1G bit 0
1112 * LSB BIT 4 = Output Emphasis 1G bit 1
1113 * LSB BIT 5 = Output Swing 2G bit 0
1114 * LSB BIT 6 = Output Swing 2G bit 1
1115 * LSB BIT 7 = Output Swing 2G bit 2
fa2a1ce5 1116 *
1da177e4
LT
1117 * MSB BIT 0 = Output Emphasis 2G bit 0
1118 * MSB BIT 1 = Output Emphasis 2G bit 1
1119 * MSB BIT 2 = Output Enable
1120 * MSB BIT 3 =
1121 * MSB BIT 4 =
1122 * MSB BIT 5 =
1123 * MSB BIT 6 =
1124 * MSB BIT 7 =
1125 */
1126 uint8_t seriallink_options[4];
1127
1128 /*
1129 * NVRAM host parameter block
1130 *
1131 * LSB BIT 0 = Enable spinup delay
1132 * LSB BIT 1 = Disable BIOS
1133 * LSB BIT 2 = Enable Memory Map BIOS
1134 * LSB BIT 3 = Enable Selectable Boot
1135 * LSB BIT 4 = Disable RISC code load
1136 * LSB BIT 5 = Set cache line size 1
1137 * LSB BIT 6 = PCI Parity Disable
1138 * LSB BIT 7 = Enable extended logging
1139 *
1140 * MSB BIT 0 = Enable 64bit addressing
1141 * MSB BIT 1 = Enable lip reset
1142 * MSB BIT 2 = Enable lip full login
1143 * MSB BIT 3 = Enable target reset
1144 * MSB BIT 4 = Enable database storage
1145 * MSB BIT 5 = Enable cache flush read
1146 * MSB BIT 6 = Enable database load
1147 * MSB BIT 7 = Enable alternate WWN
1148 */
1149 uint8_t host_p[2];
1150
1151 uint8_t boot_node_name[WWN_SIZE];
1152 uint8_t boot_lun_number;
1153 uint8_t reset_delay;
1154 uint8_t port_down_retry_count;
1155 uint8_t boot_id_number;
1156 uint16_t max_luns_per_target;
1157 uint8_t fcode_boot_port_name[WWN_SIZE];
1158 uint8_t alternate_port_name[WWN_SIZE];
1159 uint8_t alternate_node_name[WWN_SIZE];
1160
1161 /*
1162 * BIT 0 = Selective Login
1163 * BIT 1 = Alt-Boot Enable
1164 * BIT 2 =
1165 * BIT 3 = Boot Order List
1166 * BIT 4 =
1167 * BIT 5 = Selective LUN
1168 * BIT 6 =
1169 * BIT 7 = unused
1170 */
1171 uint8_t efi_parameters;
1172
1173 uint8_t link_down_timeout;
1174
cca5335c 1175 uint8_t adapter_id[16];
1da177e4
LT
1176
1177 uint8_t alt1_boot_node_name[WWN_SIZE];
1178 uint16_t alt1_boot_lun_number;
1179 uint8_t alt2_boot_node_name[WWN_SIZE];
1180 uint16_t alt2_boot_lun_number;
1181 uint8_t alt3_boot_node_name[WWN_SIZE];
1182 uint16_t alt3_boot_lun_number;
1183 uint8_t alt4_boot_node_name[WWN_SIZE];
1184 uint16_t alt4_boot_lun_number;
1185 uint8_t alt5_boot_node_name[WWN_SIZE];
1186 uint16_t alt5_boot_lun_number;
1187 uint8_t alt6_boot_node_name[WWN_SIZE];
1188 uint16_t alt6_boot_lun_number;
1189 uint8_t alt7_boot_node_name[WWN_SIZE];
1190 uint16_t alt7_boot_lun_number;
1191
1192 uint8_t reserved_3[2];
1193
1194 /* Offset 200-215 : Model Number */
1195 uint8_t model_number[16];
1196
1197 /* OEM related items */
1198 uint8_t oem_specific[16];
1199
1200 /*
1201 * NVRAM Adapter Features offset 232-239
1202 *
1203 * LSB BIT 0 = External GBIC
1204 * LSB BIT 1 = Risc RAM parity
1205 * LSB BIT 2 = Buffer Plus Module
1206 * LSB BIT 3 = Multi Chip Adapter
1207 * LSB BIT 4 = Internal connector
1208 * LSB BIT 5 =
1209 * LSB BIT 6 =
1210 * LSB BIT 7 =
1211 *
1212 * MSB BIT 0 =
1213 * MSB BIT 1 =
1214 * MSB BIT 2 =
1215 * MSB BIT 3 =
1216 * MSB BIT 4 =
1217 * MSB BIT 5 =
1218 * MSB BIT 6 =
1219 * MSB BIT 7 =
1220 */
1221 uint8_t adapter_features[2];
1222
1223 uint8_t reserved_4[16];
1224
1225 /* Subsystem vendor ID for ISP2200 */
1226 uint16_t subsystem_vendor_id_2200;
1227
1228 /* Subsystem device ID for ISP2200 */
1229 uint16_t subsystem_device_id_2200;
1230
1231 uint8_t reserved_5;
1232 uint8_t checksum;
1233} nvram_t;
1234
1235/*
1236 * ISP queue - response queue entry definition.
1237 */
1238typedef struct {
2d70c103
NB
1239 uint8_t entry_type; /* Entry type. */
1240 uint8_t entry_count; /* Entry count. */
1241 uint8_t sys_define; /* System defined. */
1242 uint8_t entry_status; /* Entry Status. */
1243 uint32_t handle; /* System defined handle */
1244 uint8_t data[52];
1da177e4
LT
1245 uint32_t signature;
1246#define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
1247} response_t;
1248
2d70c103
NB
1249/*
1250 * ISP queue - ATIO queue entry definition.
1251 */
1252struct atio {
1253 uint8_t entry_type; /* Entry type. */
1254 uint8_t entry_count; /* Entry count. */
1255 uint8_t data[58];
1256 uint32_t signature;
1257#define ATIO_PROCESSED 0xDEADDEAD /* Signature */
1258};
1259
1da177e4
LT
1260typedef union {
1261 uint16_t extended;
1262 struct {
1263 uint8_t reserved;
1264 uint8_t standard;
1265 } id;
1266} target_id_t;
1267
1268#define SET_TARGET_ID(ha, to, from) \
1269do { \
1270 if (HAS_EXTENDED_IDS(ha)) \
1271 to.extended = cpu_to_le16(from); \
1272 else \
1273 to.id.standard = (uint8_t)from; \
1274} while (0)
1275
1276/*
1277 * ISP queue - command entry structure definition.
1278 */
1279#define COMMAND_TYPE 0x11 /* Command entry */
1da177e4
LT
1280typedef struct {
1281 uint8_t entry_type; /* Entry type. */
1282 uint8_t entry_count; /* Entry count. */
1283 uint8_t sys_define; /* System defined. */
1284 uint8_t entry_status; /* Entry Status. */
1285 uint32_t handle; /* System handle. */
1286 target_id_t target; /* SCSI ID */
1287 uint16_t lun; /* SCSI LUN */
1288 uint16_t control_flags; /* Control flags. */
1289#define CF_WRITE BIT_6
1290#define CF_READ BIT_5
1291#define CF_SIMPLE_TAG BIT_3
1292#define CF_ORDERED_TAG BIT_2
1293#define CF_HEAD_TAG BIT_1
1294 uint16_t reserved_1;
1295 uint16_t timeout; /* Command timeout. */
1296 uint16_t dseg_count; /* Data segment count. */
1297 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1298 uint32_t byte_count; /* Total byte count. */
1299 uint32_t dseg_0_address; /* Data segment 0 address. */
1300 uint32_t dseg_0_length; /* Data segment 0 length. */
1301 uint32_t dseg_1_address; /* Data segment 1 address. */
1302 uint32_t dseg_1_length; /* Data segment 1 length. */
1303 uint32_t dseg_2_address; /* Data segment 2 address. */
1304 uint32_t dseg_2_length; /* Data segment 2 length. */
1305} cmd_entry_t;
1306
1307/*
1308 * ISP queue - 64-Bit addressing, command entry structure definition.
1309 */
1310#define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
1311typedef struct {
1312 uint8_t entry_type; /* Entry type. */
1313 uint8_t entry_count; /* Entry count. */
1314 uint8_t sys_define; /* System defined. */
1315 uint8_t entry_status; /* Entry Status. */
1316 uint32_t handle; /* System handle. */
1317 target_id_t target; /* SCSI ID */
1318 uint16_t lun; /* SCSI LUN */
1319 uint16_t control_flags; /* Control flags. */
1320 uint16_t reserved_1;
1321 uint16_t timeout; /* Command timeout. */
1322 uint16_t dseg_count; /* Data segment count. */
1323 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1324 uint32_t byte_count; /* Total byte count. */
1325 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1326 uint32_t dseg_0_length; /* Data segment 0 length. */
1327 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1328 uint32_t dseg_1_length; /* Data segment 1 length. */
1329} cmd_a64_entry_t, request_t;
1330
1331/*
1332 * ISP queue - continuation entry structure definition.
1333 */
1334#define CONTINUE_TYPE 0x02 /* Continuation entry. */
1335typedef struct {
1336 uint8_t entry_type; /* Entry type. */
1337 uint8_t entry_count; /* Entry count. */
1338 uint8_t sys_define; /* System defined. */
1339 uint8_t entry_status; /* Entry Status. */
1340 uint32_t reserved;
1341 uint32_t dseg_0_address; /* Data segment 0 address. */
1342 uint32_t dseg_0_length; /* Data segment 0 length. */
1343 uint32_t dseg_1_address; /* Data segment 1 address. */
1344 uint32_t dseg_1_length; /* Data segment 1 length. */
1345 uint32_t dseg_2_address; /* Data segment 2 address. */
1346 uint32_t dseg_2_length; /* Data segment 2 length. */
1347 uint32_t dseg_3_address; /* Data segment 3 address. */
1348 uint32_t dseg_3_length; /* Data segment 3 length. */
1349 uint32_t dseg_4_address; /* Data segment 4 address. */
1350 uint32_t dseg_4_length; /* Data segment 4 length. */
1351 uint32_t dseg_5_address; /* Data segment 5 address. */
1352 uint32_t dseg_5_length; /* Data segment 5 length. */
1353 uint32_t dseg_6_address; /* Data segment 6 address. */
1354 uint32_t dseg_6_length; /* Data segment 6 length. */
1355} cont_entry_t;
1356
1357/*
1358 * ISP queue - 64-Bit addressing, continuation entry structure definition.
1359 */
1360#define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
1361typedef struct {
1362 uint8_t entry_type; /* Entry type. */
1363 uint8_t entry_count; /* Entry count. */
1364 uint8_t sys_define; /* System defined. */
1365 uint8_t entry_status; /* Entry Status. */
1366 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1367 uint32_t dseg_0_length; /* Data segment 0 length. */
1368 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1369 uint32_t dseg_1_length; /* Data segment 1 length. */
1370 uint32_t dseg_2_address [2]; /* Data segment 2 address. */
1371 uint32_t dseg_2_length; /* Data segment 2 length. */
1372 uint32_t dseg_3_address[2]; /* Data segment 3 address. */
1373 uint32_t dseg_3_length; /* Data segment 3 length. */
1374 uint32_t dseg_4_address[2]; /* Data segment 4 address. */
1375 uint32_t dseg_4_length; /* Data segment 4 length. */
1376} cont_a64_entry_t;
1377
bad75002
AE
1378#define PO_MODE_DIF_INSERT 0
1379#define PO_MODE_DIF_REMOVE BIT_0
1380#define PO_MODE_DIF_PASS BIT_1
1381#define PO_MODE_DIF_REPLACE (BIT_0 + BIT_1)
1382#define PO_ENABLE_DIF_BUNDLING BIT_8
1383#define PO_ENABLE_INCR_GUARD_SEED BIT_3
1384#define PO_DISABLE_INCR_REF_TAG BIT_5
1385#define PO_DISABLE_GUARD_CHECK BIT_4
1386/*
1387 * ISP queue - 64-Bit addressing, continuation crc entry structure definition.
1388 */
1389struct crc_context {
1390 uint32_t handle; /* System handle. */
1391 uint32_t ref_tag;
1392 uint16_t app_tag;
1393 uint8_t ref_tag_mask[4]; /* Validation/Replacement Mask*/
1394 uint8_t app_tag_mask[2]; /* Validation/Replacement Mask*/
1395 uint16_t guard_seed; /* Initial Guard Seed */
1396 uint16_t prot_opts; /* Requested Data Protection Mode */
1397 uint16_t blk_size; /* Data size in bytes */
1398 uint16_t runt_blk_guard; /* Guard value for runt block (tape
1399 * only) */
1400 uint32_t byte_count; /* Total byte count/ total data
1401 * transfer count */
1402 union {
1403 struct {
1404 uint32_t reserved_1;
1405 uint16_t reserved_2;
1406 uint16_t reserved_3;
1407 uint32_t reserved_4;
1408 uint32_t data_address[2];
1409 uint32_t data_length;
1410 uint32_t reserved_5[2];
1411 uint32_t reserved_6;
1412 } nobundling;
1413 struct {
1414 uint32_t dif_byte_count; /* Total DIF byte
1415 * count */
1416 uint16_t reserved_1;
1417 uint16_t dseg_count; /* Data segment count */
1418 uint32_t reserved_2;
1419 uint32_t data_address[2];
1420 uint32_t data_length;
1421 uint32_t dif_address[2];
1422 uint32_t dif_length; /* Data segment 0
1423 * length */
1424 } bundling;
1425 } u;
1426
1427 struct fcp_cmnd fcp_cmnd;
1428 dma_addr_t crc_ctx_dma;
1429 /* List of DMA context transfers */
1430 struct list_head dsd_list;
1431
1432 /* This structure should not exceed 512 bytes */
1433};
1434
1435#define CRC_CONTEXT_LEN_FW (offsetof(struct crc_context, fcp_cmnd.lun))
1436#define CRC_CONTEXT_FCPCMND_OFF (offsetof(struct crc_context, fcp_cmnd.lun))
1437
1da177e4
LT
1438/*
1439 * ISP queue - status entry structure definition.
1440 */
1441#define STATUS_TYPE 0x03 /* Status entry. */
1442typedef struct {
1443 uint8_t entry_type; /* Entry type. */
1444 uint8_t entry_count; /* Entry count. */
1445 uint8_t sys_define; /* System defined. */
1446 uint8_t entry_status; /* Entry Status. */
1447 uint32_t handle; /* System handle. */
1448 uint16_t scsi_status; /* SCSI status. */
1449 uint16_t comp_status; /* Completion status. */
1450 uint16_t state_flags; /* State flags. */
1451 uint16_t status_flags; /* Status flags. */
1452 uint16_t rsp_info_len; /* Response Info Length. */
1453 uint16_t req_sense_length; /* Request sense data length. */
1454 uint32_t residual_length; /* Residual transfer length. */
1455 uint8_t rsp_info[8]; /* FCP response information. */
1456 uint8_t req_sense_data[32]; /* Request sense data. */
1457} sts_entry_t;
1458
1459/*
1460 * Status entry entry status
1461 */
3d71644c 1462#define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
1da177e4
LT
1463#define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
1464#define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
1465#define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
1466#define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
1467#define RF_BUSY BIT_1 /* Busy */
3d71644c
AV
1468#define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
1469 RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
1470#define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
1471 RF_INV_E_TYPE)
1da177e4
LT
1472
1473/*
1474 * Status entry SCSI status bit definitions.
1475 */
1476#define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
1477#define SS_RESIDUAL_UNDER BIT_11
1478#define SS_RESIDUAL_OVER BIT_10
1479#define SS_SENSE_LEN_VALID BIT_9
1480#define SS_RESPONSE_INFO_LEN_VALID BIT_8
1481
1482#define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
1483#define SS_BUSY_CONDITION BIT_3
1484#define SS_CONDITION_MET BIT_2
1485#define SS_CHECK_CONDITION BIT_1
1486
1487/*
1488 * Status entry completion status
1489 */
1490#define CS_COMPLETE 0x0 /* No errors */
1491#define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
1492#define CS_DMA 0x2 /* A DMA direction error. */
1493#define CS_TRANSPORT 0x3 /* Transport error. */
1494#define CS_RESET 0x4 /* SCSI bus reset occurred */
1495#define CS_ABORTED 0x5 /* System aborted command. */
1496#define CS_TIMEOUT 0x6 /* Timeout error. */
1497#define CS_DATA_OVERRUN 0x7 /* Data overrun. */
bad75002 1498#define CS_DIF_ERROR 0xC /* DIF error detected */
1da177e4
LT
1499
1500#define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
1501#define CS_QUEUE_FULL 0x1C /* Queue Full. */
1502#define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
1503 /* (selection timeout) */
1504#define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
1505#define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
1506#define CS_PORT_BUSY 0x2B /* Port Busy */
1507#define CS_COMPLETE_CHKCOND 0x30 /* Error? */
1508#define CS_BAD_PAYLOAD 0x80 /* Driver defined */
1509#define CS_UNKNOWN 0x81 /* Driver defined */
1510#define CS_RETRY 0x82 /* Driver defined */
1511#define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
1512
1513/*
1514 * Status entry status flags
1515 */
1516#define SF_ABTS_TERMINATED BIT_10
1517#define SF_LOGOUT_SENT BIT_13
1518
1519/*
1520 * ISP queue - status continuation entry structure definition.
1521 */
1522#define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
1523typedef struct {
1524 uint8_t entry_type; /* Entry type. */
1525 uint8_t entry_count; /* Entry count. */
1526 uint8_t sys_define; /* System defined. */
1527 uint8_t entry_status; /* Entry Status. */
1528 uint8_t data[60]; /* data */
1529} sts_cont_entry_t;
1530
1531/*
1532 * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
1533 * structure definition.
1534 */
1535#define STATUS_TYPE_21 0x21 /* Status entry. */
1536typedef struct {
1537 uint8_t entry_type; /* Entry type. */
1538 uint8_t entry_count; /* Entry count. */
1539 uint8_t handle_count; /* Handle count. */
1540 uint8_t entry_status; /* Entry Status. */
1541 uint32_t handle[15]; /* System handles. */
1542} sts21_entry_t;
1543
1544/*
1545 * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
1546 * structure definition.
1547 */
1548#define STATUS_TYPE_22 0x22 /* Status entry. */
1549typedef struct {
1550 uint8_t entry_type; /* Entry type. */
1551 uint8_t entry_count; /* Entry count. */
1552 uint8_t handle_count; /* Handle count. */
1553 uint8_t entry_status; /* Entry Status. */
1554 uint16_t handle[30]; /* System handles. */
1555} sts22_entry_t;
1556
1557/*
1558 * ISP queue - marker entry structure definition.
1559 */
1560#define MARKER_TYPE 0x04 /* Marker entry. */
1561typedef struct {
1562 uint8_t entry_type; /* Entry type. */
1563 uint8_t entry_count; /* Entry count. */
1564 uint8_t handle_count; /* Handle count. */
1565 uint8_t entry_status; /* Entry Status. */
1566 uint32_t sys_define_2; /* System defined. */
1567 target_id_t target; /* SCSI ID */
1568 uint8_t modifier; /* Modifier (7-0). */
1569#define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
1570#define MK_SYNC_ID 1 /* Synchronize ID */
1571#define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
1572#define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
1573 /* clear port changed, */
1574 /* use sequence number. */
1575 uint8_t reserved_1;
1576 uint16_t sequence_number; /* Sequence number of event */
1577 uint16_t lun; /* SCSI LUN */
1578 uint8_t reserved_2[48];
1579} mrk_entry_t;
1580
1581/*
1582 * ISP queue - Management Server entry structure definition.
1583 */
1584#define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
1585typedef struct {
1586 uint8_t entry_type; /* Entry type. */
1587 uint8_t entry_count; /* Entry count. */
1588 uint8_t handle_count; /* Handle count. */
1589 uint8_t entry_status; /* Entry Status. */
1590 uint32_t handle1; /* System handle. */
1591 target_id_t loop_id;
1592 uint16_t status;
1593 uint16_t control_flags; /* Control flags. */
1594 uint16_t reserved2;
1595 uint16_t timeout;
1596 uint16_t cmd_dsd_count;
1597 uint16_t total_dsd_count;
1598 uint8_t type;
1599 uint8_t r_ctl;
1600 uint16_t rx_id;
1601 uint16_t reserved3;
1602 uint32_t handle2;
1603 uint32_t rsp_bytecount;
1604 uint32_t req_bytecount;
1605 uint32_t dseg_req_address[2]; /* Data segment 0 address. */
1606 uint32_t dseg_req_length; /* Data segment 0 length. */
1607 uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
1608 uint32_t dseg_rsp_length; /* Data segment 1 length. */
1609} ms_iocb_entry_t;
1610
1611
1612/*
1613 * ISP queue - Mailbox Command entry structure definition.
1614 */
1615#define MBX_IOCB_TYPE 0x39
1616struct mbx_entry {
1617 uint8_t entry_type;
1618 uint8_t entry_count;
1619 uint8_t sys_define1;
1620 /* Use sys_define1 for source type */
1621#define SOURCE_SCSI 0x00
1622#define SOURCE_IP 0x01
1623#define SOURCE_VI 0x02
1624#define SOURCE_SCTP 0x03
1625#define SOURCE_MP 0x04
1626#define SOURCE_MPIOCTL 0x05
1627#define SOURCE_ASYNC_IOCB 0x07
1628
1629 uint8_t entry_status;
1630
1631 uint32_t handle;
1632 target_id_t loop_id;
1633
1634 uint16_t status;
1635 uint16_t state_flags;
1636 uint16_t status_flags;
1637
1638 uint32_t sys_define2[2];
1639
1640 uint16_t mb0;
1641 uint16_t mb1;
1642 uint16_t mb2;
1643 uint16_t mb3;
1644 uint16_t mb6;
1645 uint16_t mb7;
1646 uint16_t mb9;
1647 uint16_t mb10;
1648 uint32_t reserved_2[2];
1649 uint8_t node_name[WWN_SIZE];
1650 uint8_t port_name[WWN_SIZE];
1651};
1652
1653/*
1654 * ISP request and response queue entry sizes
1655 */
1656#define RESPONSE_ENTRY_SIZE (sizeof(response_t))
1657#define REQUEST_ENTRY_SIZE (sizeof(request_t))
1658
1659
1660/*
1661 * 24 bit port ID type definition.
1662 */
1663typedef union {
1664 uint32_t b24 : 24;
1665
1666 struct {
b889d531
MN
1667#ifdef __BIG_ENDIAN
1668 uint8_t domain;
1669 uint8_t area;
1670 uint8_t al_pa;
0fd30f77 1671#elif defined(__LITTLE_ENDIAN)
1da177e4
LT
1672 uint8_t al_pa;
1673 uint8_t area;
1674 uint8_t domain;
b889d531
MN
1675#else
1676#error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
1677#endif
1da177e4
LT
1678 uint8_t rsvd_1;
1679 } b;
1680} port_id_t;
1681#define INVALID_PORT_ID 0xFFFFFF
1682
1683/*
1684 * Switch info gathering structure.
1685 */
1686typedef struct {
1687 port_id_t d_id;
1688 uint8_t node_name[WWN_SIZE];
1689 uint8_t port_name[WWN_SIZE];
d8b45213 1690 uint8_t fabric_port_name[WWN_SIZE];
d8b45213 1691 uint16_t fp_speed;
e8c72ba5 1692 uint8_t fc4_type;
1da177e4
LT
1693} sw_info_t;
1694
e8c72ba5
CD
1695/* FCP-4 types */
1696#define FC4_TYPE_FCP_SCSI 0x08
1697#define FC4_TYPE_OTHER 0x0
1698#define FC4_TYPE_UNKNOWN 0xff
1699
1da177e4
LT
1700/*
1701 * Fibre channel port type.
1702 */
1703 typedef enum {
1704 FCT_UNKNOWN,
1705 FCT_RSCN,
1706 FCT_SWITCH,
1707 FCT_BROADCAST,
1708 FCT_INITIATOR,
1709 FCT_TARGET
1710} fc_port_type_t;
1711
1712/*
1713 * Fibre channel port structure.
1714 */
1715typedef struct fc_port {
1716 struct list_head list;
7b867cf7 1717 struct scsi_qla_host *vha;
1da177e4
LT
1718
1719 uint8_t node_name[WWN_SIZE];
1720 uint8_t port_name[WWN_SIZE];
1721 port_id_t d_id;
1722 uint16_t loop_id;
1723 uint16_t old_loop_id;
1724
09ff701a
SR
1725 uint8_t fcp_prio;
1726
d8b45213
AV
1727 uint8_t fabric_port_name[WWN_SIZE];
1728 uint16_t fp_speed;
1729
1da177e4
LT
1730 fc_port_type_t port_type;
1731
1732 atomic_t state;
1733 uint32_t flags;
1734
1da177e4 1735 int login_retry;
1da177e4 1736
d97994dc 1737 struct fc_rport *rport, *drport;
ad3e0eda 1738 u32 supported_classes;
df7baa50 1739
e8c72ba5 1740 uint8_t fc4_type;
b3b02e6e 1741 uint8_t scan_state;
1da177e4
LT
1742} fc_port_t;
1743
c0822b63
JC
1744#define QLA_FCPORT_SCAN_NONE 0
1745#define QLA_FCPORT_SCAN_FOUND 1
1746
1da177e4
LT
1747/*
1748 * Fibre channel port/lun states.
1749 */
1750#define FCS_UNCONFIGURED 1
1751#define FCS_DEVICE_DEAD 2
1752#define FCS_DEVICE_LOST 3
1753#define FCS_ONLINE 4
1da177e4 1754
ec426e10
CD
1755static const char * const port_state_str[] = {
1756 "Unknown",
1757 "UNCONFIGURED",
1758 "DEAD",
1759 "LOST",
1760 "ONLINE"
1761};
1762
1da177e4
LT
1763/*
1764 * FC port flags.
1765 */
1766#define FCF_FABRIC_DEVICE BIT_0
1767#define FCF_LOGIN_NEEDED BIT_1
f08b7251 1768#define FCF_FCP2_DEVICE BIT_2
5ff1d584 1769#define FCF_ASYNC_SENT BIT_3
2d70c103 1770#define FCF_CONF_COMP_SUPPORTED BIT_4
1da177e4
LT
1771
1772/* No loop ID flag. */
1773#define FC_NO_LOOP_ID 0x1000
1774
1da177e4
LT
1775/*
1776 * FC-CT interface
1777 *
1778 * NOTE: All structures are big-endian in form.
1779 */
1780
1781#define CT_REJECT_RESPONSE 0x8001
1782#define CT_ACCEPT_RESPONSE 0x8002
4346b149 1783#define CT_REASON_INVALID_COMMAND_CODE 0x01
cca5335c 1784#define CT_REASON_CANNOT_PERFORM 0x09
3fe7cfb9 1785#define CT_REASON_COMMAND_UNSUPPORTED 0x0b
cca5335c 1786#define CT_EXPL_ALREADY_REGISTERED 0x10
1da177e4
LT
1787
1788#define NS_N_PORT_TYPE 0x01
1789#define NS_NL_PORT_TYPE 0x02
1790#define NS_NX_PORT_TYPE 0x7F
1791
1792#define GA_NXT_CMD 0x100
1793#define GA_NXT_REQ_SIZE (16 + 4)
1794#define GA_NXT_RSP_SIZE (16 + 620)
1795
1796#define GID_PT_CMD 0x1A1
1797#define GID_PT_REQ_SIZE (16 + 4)
1da177e4
LT
1798
1799#define GPN_ID_CMD 0x112
1800#define GPN_ID_REQ_SIZE (16 + 4)
1801#define GPN_ID_RSP_SIZE (16 + 8)
1802
1803#define GNN_ID_CMD 0x113
1804#define GNN_ID_REQ_SIZE (16 + 4)
1805#define GNN_ID_RSP_SIZE (16 + 8)
1806
1807#define GFT_ID_CMD 0x117
1808#define GFT_ID_REQ_SIZE (16 + 4)
1809#define GFT_ID_RSP_SIZE (16 + 32)
1810
1811#define RFT_ID_CMD 0x217
1812#define RFT_ID_REQ_SIZE (16 + 4 + 32)
1813#define RFT_ID_RSP_SIZE 16
1814
1815#define RFF_ID_CMD 0x21F
1816#define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
1817#define RFF_ID_RSP_SIZE 16
1818
1819#define RNN_ID_CMD 0x213
1820#define RNN_ID_REQ_SIZE (16 + 4 + 8)
1821#define RNN_ID_RSP_SIZE 16
1822
1823#define RSNN_NN_CMD 0x239
1824#define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
1825#define RSNN_NN_RSP_SIZE 16
1826
d8b45213
AV
1827#define GFPN_ID_CMD 0x11C
1828#define GFPN_ID_REQ_SIZE (16 + 4)
1829#define GFPN_ID_RSP_SIZE (16 + 8)
1830
1831#define GPSC_CMD 0x127
1832#define GPSC_REQ_SIZE (16 + 8)
1833#define GPSC_RSP_SIZE (16 + 2 + 2)
1834
e8c72ba5
CD
1835#define GFF_ID_CMD 0x011F
1836#define GFF_ID_REQ_SIZE (16 + 4)
1837#define GFF_ID_RSP_SIZE (16 + 128)
d8b45213 1838
cca5335c
AV
1839/*
1840 * HBA attribute types.
1841 */
1842#define FDMI_HBA_ATTR_COUNT 9
1843#define FDMI_HBA_NODE_NAME 1
1844#define FDMI_HBA_MANUFACTURER 2
1845#define FDMI_HBA_SERIAL_NUMBER 3
1846#define FDMI_HBA_MODEL 4
1847#define FDMI_HBA_MODEL_DESCRIPTION 5
1848#define FDMI_HBA_HARDWARE_VERSION 6
1849#define FDMI_HBA_DRIVER_VERSION 7
1850#define FDMI_HBA_OPTION_ROM_VERSION 8
1851#define FDMI_HBA_FIRMWARE_VERSION 9
1852#define FDMI_HBA_OS_NAME_AND_VERSION 0xa
1853#define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
1854
1855struct ct_fdmi_hba_attr {
1856 uint16_t type;
1857 uint16_t len;
1858 union {
1859 uint8_t node_name[WWN_SIZE];
1860 uint8_t manufacturer[32];
1861 uint8_t serial_num[8];
1862 uint8_t model[16];
1863 uint8_t model_desc[80];
1864 uint8_t hw_version[16];
1865 uint8_t driver_version[32];
1866 uint8_t orom_version[16];
1867 uint8_t fw_version[16];
1868 uint8_t os_version[128];
1869 uint8_t max_ct_len[4];
1870 } a;
1871};
1872
1873struct ct_fdmi_hba_attributes {
1874 uint32_t count;
1875 struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
1876};
1877
1878/*
1879 * Port attribute types.
1880 */
8a85e171 1881#define FDMI_PORT_ATTR_COUNT 6
cca5335c
AV
1882#define FDMI_PORT_FC4_TYPES 1
1883#define FDMI_PORT_SUPPORT_SPEED 2
1884#define FDMI_PORT_CURRENT_SPEED 3
1885#define FDMI_PORT_MAX_FRAME_SIZE 4
1886#define FDMI_PORT_OS_DEVICE_NAME 5
1887#define FDMI_PORT_HOST_NAME 6
1888
5881569b
AV
1889#define FDMI_PORT_SPEED_1GB 0x1
1890#define FDMI_PORT_SPEED_2GB 0x2
1891#define FDMI_PORT_SPEED_10GB 0x4
1892#define FDMI_PORT_SPEED_4GB 0x8
1893#define FDMI_PORT_SPEED_8GB 0x10
1894#define FDMI_PORT_SPEED_16GB 0x20
1895#define FDMI_PORT_SPEED_UNKNOWN 0x8000
1896
cca5335c
AV
1897struct ct_fdmi_port_attr {
1898 uint16_t type;
1899 uint16_t len;
1900 union {
1901 uint8_t fc4_types[32];
1902 uint32_t sup_speed;
1903 uint32_t cur_speed;
1904 uint32_t max_frame_size;
1905 uint8_t os_dev_name[32];
1906 uint8_t host_name[32];
1907 } a;
1908};
1909
1910/*
1911 * Port Attribute Block.
1912 */
1913struct ct_fdmi_port_attributes {
1914 uint32_t count;
1915 struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
1916};
1917
1918/* FDMI definitions. */
1919#define GRHL_CMD 0x100
1920#define GHAT_CMD 0x101
1921#define GRPL_CMD 0x102
1922#define GPAT_CMD 0x110
1923
1924#define RHBA_CMD 0x200
1925#define RHBA_RSP_SIZE 16
1926
1927#define RHAT_CMD 0x201
1928#define RPRT_CMD 0x210
1929
1930#define RPA_CMD 0x211
1931#define RPA_RSP_SIZE 16
1932
1933#define DHBA_CMD 0x300
1934#define DHBA_REQ_SIZE (16 + 8)
1935#define DHBA_RSP_SIZE 16
1936
1937#define DHAT_CMD 0x301
1938#define DPRT_CMD 0x310
1939#define DPA_CMD 0x311
1940
1da177e4
LT
1941/* CT command header -- request/response common fields */
1942struct ct_cmd_hdr {
1943 uint8_t revision;
1944 uint8_t in_id[3];
1945 uint8_t gs_type;
1946 uint8_t gs_subtype;
1947 uint8_t options;
1948 uint8_t reserved;
1949};
1950
1951/* CT command request */
1952struct ct_sns_req {
1953 struct ct_cmd_hdr header;
1954 uint16_t command;
1955 uint16_t max_rsp_size;
1956 uint8_t fragment_id;
1957 uint8_t reserved[3];
1958
1959 union {
d8b45213 1960 /* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
1da177e4
LT
1961 struct {
1962 uint8_t reserved;
1963 uint8_t port_id[3];
1964 } port_id;
1965
1966 struct {
1967 uint8_t port_type;
1968 uint8_t domain;
1969 uint8_t area;
1970 uint8_t reserved;
1971 } gid_pt;
1972
1973 struct {
1974 uint8_t reserved;
1975 uint8_t port_id[3];
1976 uint8_t fc4_types[32];
1977 } rft_id;
1978
1979 struct {
1980 uint8_t reserved;
1981 uint8_t port_id[3];
1982 uint16_t reserved2;
1983 uint8_t fc4_feature;
1984 uint8_t fc4_type;
1985 } rff_id;
1986
1987 struct {
1988 uint8_t reserved;
1989 uint8_t port_id[3];
1990 uint8_t node_name[8];
1991 } rnn_id;
1992
1993 struct {
1994 uint8_t node_name[8];
1995 uint8_t name_len;
1996 uint8_t sym_node_name[255];
1997 } rsnn_nn;
cca5335c
AV
1998
1999 struct {
2000 uint8_t hba_indentifier[8];
2001 } ghat;
2002
2003 struct {
2004 uint8_t hba_identifier[8];
2005 uint32_t entry_count;
2006 uint8_t port_name[8];
2007 struct ct_fdmi_hba_attributes attrs;
2008 } rhba;
2009
2010 struct {
2011 uint8_t hba_identifier[8];
2012 struct ct_fdmi_hba_attributes attrs;
2013 } rhat;
2014
2015 struct {
2016 uint8_t port_name[8];
2017 struct ct_fdmi_port_attributes attrs;
2018 } rpa;
2019
2020 struct {
2021 uint8_t port_name[8];
2022 } dhba;
2023
2024 struct {
2025 uint8_t port_name[8];
2026 } dhat;
2027
2028 struct {
2029 uint8_t port_name[8];
2030 } dprt;
2031
2032 struct {
2033 uint8_t port_name[8];
2034 } dpa;
d8b45213
AV
2035
2036 struct {
2037 uint8_t port_name[8];
2038 } gpsc;
e8c72ba5
CD
2039
2040 struct {
2041 uint8_t reserved;
2042 uint8_t port_name[3];
2043 } gff_id;
1da177e4
LT
2044 } req;
2045};
2046
2047/* CT command response header */
2048struct ct_rsp_hdr {
2049 struct ct_cmd_hdr header;
2050 uint16_t response;
2051 uint16_t residual;
2052 uint8_t fragment_id;
2053 uint8_t reason_code;
2054 uint8_t explanation_code;
2055 uint8_t vendor_unique;
2056};
2057
2058struct ct_sns_gid_pt_data {
2059 uint8_t control_byte;
2060 uint8_t port_id[3];
2061};
2062
2063struct ct_sns_rsp {
2064 struct ct_rsp_hdr header;
2065
2066 union {
2067 struct {
2068 uint8_t port_type;
2069 uint8_t port_id[3];
2070 uint8_t port_name[8];
2071 uint8_t sym_port_name_len;
2072 uint8_t sym_port_name[255];
2073 uint8_t node_name[8];
2074 uint8_t sym_node_name_len;
2075 uint8_t sym_node_name[255];
2076 uint8_t init_proc_assoc[8];
2077 uint8_t node_ip_addr[16];
2078 uint8_t class_of_service[4];
2079 uint8_t fc4_types[32];
2080 uint8_t ip_address[16];
2081 uint8_t fabric_port_name[8];
2082 uint8_t reserved;
2083 uint8_t hard_address[3];
2084 } ga_nxt;
2085
2086 struct {
642ef983
CD
2087 /* Assume the largest number of targets for the union */
2088 struct ct_sns_gid_pt_data
2089 entries[MAX_FIBRE_DEVICES_MAX];
1da177e4
LT
2090 } gid_pt;
2091
2092 struct {
2093 uint8_t port_name[8];
2094 } gpn_id;
2095
2096 struct {
2097 uint8_t node_name[8];
2098 } gnn_id;
2099
2100 struct {
2101 uint8_t fc4_types[32];
2102 } gft_id;
cca5335c
AV
2103
2104 struct {
2105 uint32_t entry_count;
2106 uint8_t port_name[8];
2107 struct ct_fdmi_hba_attributes attrs;
2108 } ghat;
d8b45213
AV
2109
2110 struct {
2111 uint8_t port_name[8];
2112 } gfpn_id;
2113
2114 struct {
2115 uint16_t speeds;
2116 uint16_t speed;
2117 } gpsc;
e8c72ba5
CD
2118
2119#define GFF_FCP_SCSI_OFFSET 7
2120 struct {
2121 uint8_t fc4_features[128];
2122 } gff_id;
1da177e4
LT
2123 } rsp;
2124};
2125
2126struct ct_sns_pkt {
2127 union {
2128 struct ct_sns_req req;
2129 struct ct_sns_rsp rsp;
2130 } p;
2131};
2132
2133/*
25985edc 2134 * SNS command structures -- for 2200 compatibility.
1da177e4
LT
2135 */
2136#define RFT_ID_SNS_SCMD_LEN 22
2137#define RFT_ID_SNS_CMD_SIZE 60
2138#define RFT_ID_SNS_DATA_SIZE 16
2139
2140#define RNN_ID_SNS_SCMD_LEN 10
2141#define RNN_ID_SNS_CMD_SIZE 36
2142#define RNN_ID_SNS_DATA_SIZE 16
2143
2144#define GA_NXT_SNS_SCMD_LEN 6
2145#define GA_NXT_SNS_CMD_SIZE 28
2146#define GA_NXT_SNS_DATA_SIZE (620 + 16)
2147
2148#define GID_PT_SNS_SCMD_LEN 6
2149#define GID_PT_SNS_CMD_SIZE 28
642ef983
CD
2150/*
2151 * Assume MAX_FIBRE_DEVICES_2100 as these defines are only used with older
2152 * adapters.
2153 */
2154#define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES_2100 * 4 + 16)
1da177e4
LT
2155
2156#define GPN_ID_SNS_SCMD_LEN 6
2157#define GPN_ID_SNS_CMD_SIZE 28
2158#define GPN_ID_SNS_DATA_SIZE (8 + 16)
2159
2160#define GNN_ID_SNS_SCMD_LEN 6
2161#define GNN_ID_SNS_CMD_SIZE 28
2162#define GNN_ID_SNS_DATA_SIZE (8 + 16)
2163
2164struct sns_cmd_pkt {
2165 union {
2166 struct {
2167 uint16_t buffer_length;
2168 uint16_t reserved_1;
2169 uint32_t buffer_address[2];
2170 uint16_t subcommand_length;
2171 uint16_t reserved_2;
2172 uint16_t subcommand;
2173 uint16_t size;
2174 uint32_t reserved_3;
2175 uint8_t param[36];
2176 } cmd;
2177
2178 uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
2179 uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
2180 uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
2181 uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
2182 uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
2183 uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
2184 } p;
2185};
2186
5433383e
AV
2187struct fw_blob {
2188 char *name;
2189 uint32_t segs[4];
2190 const struct firmware *fw;
2191};
2192
1da177e4
LT
2193/* Return data from MBC_GET_ID_LIST call. */
2194struct gid_list_info {
2195 uint8_t al_pa;
2196 uint8_t area;
fa2a1ce5 2197 uint8_t domain;
1da177e4
LT
2198 uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
2199 uint16_t loop_id; /* ISP23XX -- 6 bytes. */
3d71644c 2200 uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
1da177e4 2201};
1da177e4 2202
2c3dfe3f
SJ
2203/* NPIV */
2204typedef struct vport_info {
2205 uint8_t port_name[WWN_SIZE];
2206 uint8_t node_name[WWN_SIZE];
2207 int vp_id;
2208 uint16_t loop_id;
2209 unsigned long host_no;
2210 uint8_t port_id[3];
2211 int loop_state;
2212} vport_info_t;
2213
2214typedef struct vport_params {
2215 uint8_t port_name[WWN_SIZE];
2216 uint8_t node_name[WWN_SIZE];
2217 uint32_t options;
2218#define VP_OPTS_RETRY_ENABLE BIT_0
2219#define VP_OPTS_VP_DISABLE BIT_1
2220} vport_params_t;
2221
2222/* NPIV - return codes of VP create and modify */
2223#define VP_RET_CODE_OK 0
2224#define VP_RET_CODE_FATAL 1
2225#define VP_RET_CODE_WRONG_ID 2
2226#define VP_RET_CODE_WWPN 3
2227#define VP_RET_CODE_RESOURCES 4
2228#define VP_RET_CODE_NO_MEM 5
2229#define VP_RET_CODE_NOT_FOUND 6
2230
7b867cf7 2231struct qla_hw_data;
2afa19a9 2232struct rsp_que;
abbd8870
AV
2233/*
2234 * ISP operations
2235 */
2236struct isp_operations {
2237
2238 int (*pci_config) (struct scsi_qla_host *);
2239 void (*reset_chip) (struct scsi_qla_host *);
2240 int (*chip_diag) (struct scsi_qla_host *);
2241 void (*config_rings) (struct scsi_qla_host *);
2242 void (*reset_adapter) (struct scsi_qla_host *);
2243 int (*nvram_config) (struct scsi_qla_host *);
2244 void (*update_fw_options) (struct scsi_qla_host *);
2245 int (*load_risc) (struct scsi_qla_host *, uint32_t *);
2246
2247 char * (*pci_info_str) (struct scsi_qla_host *, char *);
2248 char * (*fw_version_str) (struct scsi_qla_host *, char *);
2249
7d12e780 2250 irq_handler_t intr_handler;
7b867cf7
AC
2251 void (*enable_intrs) (struct qla_hw_data *);
2252 void (*disable_intrs) (struct qla_hw_data *);
abbd8870 2253
2afa19a9
AC
2254 int (*abort_command) (srb_t *);
2255 int (*target_reset) (struct fc_port *, unsigned int, int);
2256 int (*lun_reset) (struct fc_port *, unsigned int, int);
abbd8870
AV
2257 int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
2258 uint8_t, uint8_t, uint16_t *, uint8_t);
1c7c6357
AV
2259 int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
2260 uint8_t, uint8_t);
abbd8870
AV
2261
2262 uint16_t (*calc_req_entries) (uint16_t);
2263 void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
8c958a99 2264 void * (*prep_ms_iocb) (struct scsi_qla_host *, uint32_t, uint32_t);
cca5335c
AV
2265 void * (*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
2266 uint32_t);
abbd8870
AV
2267
2268 uint8_t * (*read_nvram) (struct scsi_qla_host *, uint8_t *,
2269 uint32_t, uint32_t);
2270 int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t,
2271 uint32_t);
2272
2273 void (*fw_dump) (struct scsi_qla_host *, int);
f6df144c
AV
2274
2275 int (*beacon_on) (struct scsi_qla_host *);
2276 int (*beacon_off) (struct scsi_qla_host *);
2277 void (*beacon_blink) (struct scsi_qla_host *);
854165f4
AV
2278
2279 uint8_t * (*read_optrom) (struct scsi_qla_host *, uint8_t *,
2280 uint32_t, uint32_t);
2281 int (*write_optrom) (struct scsi_qla_host *, uint8_t *, uint32_t,
2282 uint32_t);
30c47662
AV
2283
2284 int (*get_flash_version) (struct scsi_qla_host *, void *);
7b867cf7 2285 int (*start_scsi) (srb_t *);
a9083016 2286 int (*abort_isp) (struct scsi_qla_host *);
706f457d 2287 int (*iospace_config)(struct qla_hw_data*);
abbd8870
AV
2288};
2289
a8488abe
AV
2290/* MSI-X Support *************************************************************/
2291
2292#define QLA_MSIX_CHIP_REV_24XX 3
2293#define QLA_MSIX_FW_MODE(m) (((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
2294#define QLA_MSIX_FW_MODE_1(m) (QLA_MSIX_FW_MODE(m) == 1)
2295
2296#define QLA_MSIX_DEFAULT 0x00
2297#define QLA_MSIX_RSP_Q 0x01
2298
a8488abe
AV
2299#define QLA_MIDX_DEFAULT 0
2300#define QLA_MIDX_RSP_Q 1
73208dfd 2301#define QLA_PCI_MSIX_CONTROL 0xa2
6246b8a1 2302#define QLA_83XX_PCI_MSIX_CONTROL 0x92
a8488abe
AV
2303
2304struct scsi_qla_host;
2305
2306struct qla_msix_entry {
2307 int have_irq;
73208dfd
AC
2308 uint32_t vector;
2309 uint16_t entry;
2310 struct rsp_que *rsp;
a8488abe
AV
2311};
2312
2c3dfe3f
SJ
2313#define WATCH_INTERVAL 1 /* number of seconds */
2314
0971de7f
AV
2315/* Work events. */
2316enum qla_work_type {
2317 QLA_EVT_AEN,
8a659571 2318 QLA_EVT_IDC_ACK,
ac280b67
AV
2319 QLA_EVT_ASYNC_LOGIN,
2320 QLA_EVT_ASYNC_LOGIN_DONE,
2321 QLA_EVT_ASYNC_LOGOUT,
2322 QLA_EVT_ASYNC_LOGOUT_DONE,
5ff1d584
AV
2323 QLA_EVT_ASYNC_ADISC,
2324 QLA_EVT_ASYNC_ADISC_DONE,
3420d36c 2325 QLA_EVT_UEVENT,
0971de7f
AV
2326};
2327
2328
2329struct qla_work_evt {
2330 struct list_head list;
2331 enum qla_work_type type;
2332 u32 flags;
2333#define QLA_EVT_FLAG_FREE 0x1
2334
2335 union {
2336 struct {
2337 enum fc_host_event_code code;
2338 u32 data;
2339 } aen;
8a659571
AV
2340 struct {
2341#define QLA_IDC_ACK_REGS 7
2342 uint16_t mb[QLA_IDC_ACK_REGS];
2343 } idc_ack;
ac280b67
AV
2344 struct {
2345 struct fc_port *fcport;
2346#define QLA_LOGIO_LOGIN_RETRIED BIT_0
2347 u16 data[2];
2348 } logio;
3420d36c
AV
2349 struct {
2350 u32 code;
2351#define QLA_UEVENT_CODE_FW_DUMP 0
2352 } uevent;
0971de7f
AV
2353 } u;
2354};
2355
4d4df193
HK
2356struct qla_chip_state_84xx {
2357 struct list_head list;
2358 struct kref kref;
2359
2360 void *bus;
2361 spinlock_t access_lock;
2362 struct mutex fw_update_mutex;
2363 uint32_t fw_update;
2364 uint32_t op_fw_version;
2365 uint32_t op_fw_size;
2366 uint32_t op_fw_seq_size;
2367 uint32_t diag_fw_version;
2368 uint32_t gold_fw_version;
2369};
2370
e5f5f6f7
HZ
2371struct qla_statistics {
2372 uint32_t total_isp_aborts;
49fd462a
HZ
2373 uint64_t input_bytes;
2374 uint64_t output_bytes;
e5f5f6f7
HZ
2375};
2376
73208dfd
AC
2377/* Multi queue support */
2378#define MBC_INITIALIZE_MULTIQ 0x1f
2379#define QLA_QUE_PAGE 0X1000
2380#define QLA_MQ_SIZE 32
73208dfd
AC
2381#define QLA_MAX_QUEUES 256
2382#define ISP_QUE_REG(ha, id) \
6246b8a1 2383 ((ha->mqenable || IS_QLA83XX(ha)) ? \
73208dfd
AC
2384 ((void *)(ha->mqiobase) +\
2385 (QLA_QUE_PAGE * id)) :\
2386 ((void *)(ha->iobase)))
2387#define QLA_REQ_QUE_ID(tag) \
2388 ((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
2389#define QLA_DEFAULT_QUE_QOS 5
2390#define QLA_PRECONFIG_VPORTS 32
2391#define QLA_MAX_VPORTS_QLA24XX 128
2392#define QLA_MAX_VPORTS_QLA25XX 256
7b867cf7
AC
2393/* Response queue data structure */
2394struct rsp_que {
2395 dma_addr_t dma;
2396 response_t *ring;
2397 response_t *ring_ptr;
08029990
AV
2398 uint32_t __iomem *rsp_q_in; /* FWI2-capable only. */
2399 uint32_t __iomem *rsp_q_out;
7b867cf7
AC
2400 uint16_t ring_index;
2401 uint16_t out_ptr;
2402 uint16_t length;
2403 uint16_t options;
7b867cf7 2404 uint16_t rid;
73208dfd
AC
2405 uint16_t id;
2406 uint16_t vp_idx;
7b867cf7 2407 struct qla_hw_data *hw;
73208dfd
AC
2408 struct qla_msix_entry *msix;
2409 struct req_que *req;
2afa19a9 2410 srb_t *status_srb; /* status continuation entry */
68ca949c 2411 struct work_struct q_work;
7b867cf7 2412};
1da177e4 2413
7b867cf7
AC
2414/* Request queue data structure */
2415struct req_que {
2416 dma_addr_t dma;
2417 request_t *ring;
2418 request_t *ring_ptr;
08029990
AV
2419 uint32_t __iomem *req_q_in; /* FWI2-capable only. */
2420 uint32_t __iomem *req_q_out;
7b867cf7
AC
2421 uint16_t ring_index;
2422 uint16_t in_ptr;
2423 uint16_t cnt;
2424 uint16_t length;
2425 uint16_t options;
2426 uint16_t rid;
73208dfd 2427 uint16_t id;
7b867cf7
AC
2428 uint16_t qos;
2429 uint16_t vp_idx;
73208dfd 2430 struct rsp_que *rsp;
7b867cf7
AC
2431 srb_t *outstanding_cmds[MAX_OUTSTANDING_COMMANDS];
2432 uint32_t current_outstanding_cmd;
2433 int max_q_depth;
2434};
1da177e4 2435
9a069e19
GM
2436/* Place holder for FW buffer parameters */
2437struct qlfc_fw {
2438 void *fw_buf;
2439 dma_addr_t fw_dma;
2440 uint32_t len;
2441};
2442
2d70c103
NB
2443struct qlt_hw_data {
2444 /* Protected by hw lock */
2445 uint32_t enable_class_2:1;
2446 uint32_t enable_explicit_conf:1;
2447 uint32_t ini_mode_force_reverse:1;
2448 uint32_t node_name_set:1;
2449
2450 dma_addr_t atio_dma; /* Physical address. */
2451 struct atio *atio_ring; /* Base virtual address */
2452 struct atio *atio_ring_ptr; /* Current address. */
2453 uint16_t atio_ring_index; /* Current index. */
2454 uint16_t atio_q_length;
2455
2456 void *target_lport_ptr;
2457 struct qla_tgt_func_tmpl *tgt_ops;
2458 struct qla_tgt *qla_tgt;
2459 struct qla_tgt_cmd *cmds[MAX_OUTSTANDING_COMMANDS];
2460 uint16_t current_handle;
2461
2462 struct qla_tgt_vp_map *tgt_vp_map;
2463 struct mutex tgt_mutex;
2464 struct mutex tgt_host_action_mutex;
2465
2466 int saved_set;
2467 uint16_t saved_exchange_count;
2468 uint32_t saved_firmware_options_1;
2469 uint32_t saved_firmware_options_2;
2470 uint32_t saved_firmware_options_3;
2471 uint8_t saved_firmware_options[2];
2472 uint8_t saved_add_firmware_options[2];
2473
2474 uint8_t tgt_node_name[WWN_SIZE];
2475};
2476
7b867cf7
AC
2477/*
2478 * Qlogic host adapter specific data structure.
2479*/
2480struct qla_hw_data {
2481 struct pci_dev *pdev;
2482 /* SRB cache. */
2483#define SRB_MIN_REQ 128
2484 mempool_t *srb_mempool;
1da177e4
LT
2485
2486 volatile struct {
1da177e4
LT
2487 uint32_t mbox_int :1;
2488 uint32_t mbox_busy :1;
1da177e4
LT
2489 uint32_t disable_risc_code_load :1;
2490 uint32_t enable_64bit_addressing :1;
2491 uint32_t enable_lip_reset :1;
1da177e4 2492 uint32_t enable_target_reset :1;
7b867cf7 2493 uint32_t enable_lip_full_login :1;
1da177e4 2494 uint32_t enable_led_scheme :1;
7190575f 2495
3d71644c
AV
2496 uint32_t msi_enabled :1;
2497 uint32_t msix_enabled :1;
d4c760c2 2498 uint32_t disable_serdes :1;
4346b149 2499 uint32_t gpsc_supported :1;
2c3dfe3f 2500 uint32_t npiv_supported :1;
85880801 2501 uint32_t pci_channel_io_perm_failure :1;
df613b96 2502 uint32_t fce_enabled :1;
1d2874de 2503 uint32_t fac_supported :1;
7190575f 2504
2533cf67 2505 uint32_t chip_reset_done :1;
e5b68a61 2506 uint32_t port0 :1;
cbc8eb67 2507 uint32_t running_gold_fw :1;
85880801 2508 uint32_t eeh_busy :1;
7163ea81 2509 uint32_t cpu_affinity_enabled :1;
3155754a 2510 uint32_t disable_msix_handshake :1;
09ff701a 2511 uint32_t fcp_prio_enabled :1;
7190575f
GM
2512 uint32_t isp82xx_fw_hung:1;
2513
2514 uint32_t quiesce_owner:1;
794a5691 2515 uint32_t thermal_supported:1;
7190575f 2516 uint32_t isp82xx_reset_hdlr_active:1;
08de2844 2517 uint32_t isp82xx_reset_owner:1;
b6d0d9d5 2518 uint32_t isp82xx_no_md_cap:1;
2d70c103
NB
2519 uint32_t host_shutting_down:1;
2520 /* 30 bits */
1da177e4
LT
2521 } flags;
2522
fa2a1ce5 2523 /* This spinlock is used to protect "io transactions", you must
7b867cf7
AC
2524 * acquire it before doing any IO to the card, eg with RD_REG*() and
2525 * WRT_REG*() for the duration of your entire commandtransaction.
2526 *
2527 * This spinlock is of lower priority than the io request lock.
2528 */
1da177e4 2529
7b867cf7 2530 spinlock_t hardware_lock ____cacheline_aligned;
285d0321 2531 int bars;
09483916 2532 int mem_only;
7b867cf7 2533 device_reg_t __iomem *iobase; /* Base I/O address */
3776541d 2534 resource_size_t pio_address;
fa2a1ce5 2535
7b867cf7 2536#define MIN_IOBASE_LEN 0x100
73208dfd 2537/* Multi queue data structs */
08029990 2538 device_reg_t __iomem *mqiobase;
6246b8a1 2539 device_reg_t __iomem *msixbase;
73208dfd
AC
2540 uint16_t msix_count;
2541 uint8_t mqenable;
2542 struct req_que **req_q_map;
2543 struct rsp_que **rsp_q_map;
2544 unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
2545 unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
2afa19a9
AC
2546 uint8_t max_req_queues;
2547 uint8_t max_rsp_queues;
73208dfd
AC
2548 struct qla_npiv_entry *npiv_info;
2549 uint16_t nvram_npiv_size;
1da177e4 2550
7b867cf7
AC
2551 uint16_t switch_cap;
2552#define FLOGI_SEQ_DEL BIT_8
2553#define FLOGI_MID_SUPPORT BIT_10
2554#define FLOGI_VSAN_SUPPORT BIT_12
2555#define FLOGI_SP_SUPPORT BIT_13
e5b68a61
AC
2556
2557 uint8_t port_no; /* Physical port of adapter */
2558
7b867cf7
AC
2559 /* Timeout timers. */
2560 uint8_t loop_down_abort_time; /* port down timer */
2561 atomic_t loop_down_timer; /* loop down timer */
2562 uint8_t link_down_timeout; /* link down timeout */
2563 uint16_t max_loop_id;
642ef983 2564 uint16_t max_fibre_devices; /* Maximum number of targets */
1da177e4 2565
1da177e4 2566 uint16_t fb_rev;
7b867cf7 2567 uint16_t min_external_loopid; /* First external loop Id */
1da177e4 2568
d8b45213 2569#define PORT_SPEED_UNKNOWN 0xFFFF
7b867cf7
AC
2570#define PORT_SPEED_1GB 0x00
2571#define PORT_SPEED_2GB 0x01
2572#define PORT_SPEED_4GB 0x03
2573#define PORT_SPEED_8GB 0x04
6246b8a1 2574#define PORT_SPEED_16GB 0x05
3a03eb79 2575#define PORT_SPEED_10GB 0x13
7b867cf7 2576 uint16_t link_data_rate; /* F/W operating speed */
1da177e4
LT
2577
2578 uint8_t current_topology;
2579 uint8_t prev_topology;
2580#define ISP_CFG_NL 1
2581#define ISP_CFG_N 2
2582#define ISP_CFG_FL 4
2583#define ISP_CFG_F 8
2584
7b867cf7 2585 uint8_t operating_mode; /* F/W operating mode */
1da177e4
LT
2586#define LOOP 0
2587#define P2P 1
2588#define LOOP_P2P 2
2589#define P2P_LOOP 3
1da177e4 2590 uint8_t interrupts_on;
7b867cf7
AC
2591 uint32_t isp_abort_cnt;
2592
2593#define PCI_DEVICE_ID_QLOGIC_ISP2532 0x2532
2594#define PCI_DEVICE_ID_QLOGIC_ISP8432 0x8432
3a03eb79 2595#define PCI_DEVICE_ID_QLOGIC_ISP8001 0x8001
6246b8a1
GM
2596#define PCI_DEVICE_ID_QLOGIC_ISP8031 0x8031
2597#define PCI_DEVICE_ID_QLOGIC_ISP2031 0x2031
7b867cf7
AC
2598 uint32_t device_type;
2599#define DT_ISP2100 BIT_0
2600#define DT_ISP2200 BIT_1
2601#define DT_ISP2300 BIT_2
2602#define DT_ISP2312 BIT_3
2603#define DT_ISP2322 BIT_4
2604#define DT_ISP6312 BIT_5
2605#define DT_ISP6322 BIT_6
2606#define DT_ISP2422 BIT_7
2607#define DT_ISP2432 BIT_8
2608#define DT_ISP5422 BIT_9
2609#define DT_ISP5432 BIT_10
2610#define DT_ISP2532 BIT_11
2611#define DT_ISP8432 BIT_12
3a03eb79 2612#define DT_ISP8001 BIT_13
a9083016 2613#define DT_ISP8021 BIT_14
6246b8a1
GM
2614#define DT_ISP2031 BIT_15
2615#define DT_ISP8031 BIT_16
2616#define DT_ISP_LAST (DT_ISP8031 << 1)
7b867cf7 2617
e02587d7 2618#define DT_T10_PI BIT_25
7b867cf7
AC
2619#define DT_IIDMA BIT_26
2620#define DT_FWI2 BIT_27
2621#define DT_ZIO_SUPPORTED BIT_28
2622#define DT_OEM_001 BIT_29
2623#define DT_ISP2200A BIT_30
2624#define DT_EXTENDED_IDS BIT_31
2625#define DT_MASK(ha) ((ha)->device_type & (DT_ISP_LAST - 1))
2626#define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100)
2627#define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200)
2628#define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300)
2629#define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312)
2630#define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322)
2631#define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312)
2632#define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322)
2633#define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422)
2634#define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432)
2635#define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422)
2636#define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432)
2637#define IS_QLA2532(ha) (DT_MASK(ha) & DT_ISP2532)
2638#define IS_QLA8432(ha) (DT_MASK(ha) & DT_ISP8432)
3a03eb79 2639#define IS_QLA8001(ha) (DT_MASK(ha) & DT_ISP8001)
6246b8a1 2640#define IS_QLA81XX(ha) (IS_QLA8001(ha))
a9083016 2641#define IS_QLA82XX(ha) (DT_MASK(ha) & DT_ISP8021)
6246b8a1
GM
2642#define IS_QLA2031(ha) (DT_MASK(ha) & DT_ISP2031)
2643#define IS_QLA8031(ha) (DT_MASK(ha) & DT_ISP8031)
7b867cf7
AC
2644
2645#define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
2646 IS_QLA6312(ha) || IS_QLA6322(ha))
2647#define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
2648#define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha))
2649#define IS_QLA25XX(ha) (IS_QLA2532(ha))
6246b8a1 2650#define IS_QLA83XX(ha) (IS_QLA2031(ha) || IS_QLA8031(ha))
7b867cf7
AC
2651#define IS_QLA84XX(ha) (IS_QLA8432(ha))
2652#define IS_QLA24XX_TYPE(ha) (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
2653 IS_QLA84XX(ha))
6246b8a1
GM
2654#define IS_CNA_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA82XX(ha) || \
2655 IS_QLA8031(ha))
7b867cf7 2656#define IS_QLA2XXX_MIDTYPE(ha) (IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
a9083016 2657 IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
6246b8a1
GM
2658 IS_QLA82XX(ha) || IS_QLA83XX(ha))
2659#define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha))
2660#define IS_NOPOLLING_TYPE(ha) ((IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
2661 IS_QLA83XX(ha)) && (ha)->flags.msix_enabled)
2662#define IS_FAC_REQUIRED(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha))
2663#define IS_NOCACHE_VPD_TYPE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha))
ac280b67 2664#define IS_ALOGIO_CAPABLE(ha) (IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha))
7b867cf7 2665
e02587d7 2666#define IS_T10_PI_CAPABLE(ha) ((ha)->device_type & DT_T10_PI)
7b867cf7
AC
2667#define IS_IIDMA_CAPABLE(ha) ((ha)->device_type & DT_IIDMA)
2668#define IS_FWI2_CAPABLE(ha) ((ha)->device_type & DT_FWI2)
2669#define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED)
2670#define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001)
2671#define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS)
6246b8a1
GM
2672#define IS_CT6_SUPPORTED(ha) ((ha)->device_type & DT_CT6_SUPPORTED)
2673#define IS_MQUE_CAPABLE(ha) ((ha)->mqenable || IS_QLA83XX(ha))
1da177e4
LT
2674
2675 /* HBA serial number */
2676 uint8_t serial0;
2677 uint8_t serial1;
2678 uint8_t serial2;
2679
2680 /* NVRAM configuration data */
7b867cf7
AC
2681#define MAX_NVRAM_SIZE 4096
2682#define VPD_OFFSET MAX_NVRAM_SIZE / 2
3d71644c 2683 uint16_t nvram_size;
1da177e4 2684 uint16_t nvram_base;
281afe19 2685 void *nvram;
6f641790
AV
2686 uint16_t vpd_size;
2687 uint16_t vpd_base;
281afe19 2688 void *vpd;
1da177e4
LT
2689
2690 uint16_t loop_reset_delay;
1da177e4
LT
2691 uint8_t retry_count;
2692 uint8_t login_timeout;
2693 uint16_t r_a_tov;
2694 int port_down_retry_count;
1da177e4 2695 uint8_t mbx_count;
1da177e4 2696
7b867cf7 2697 uint32_t login_retry_count;
1da177e4
LT
2698 /* SNS command interfaces. */
2699 ms_iocb_entry_t *ms_iocb;
2700 dma_addr_t ms_iocb_dma;
2701 struct ct_sns_pkt *ct_sns;
2702 dma_addr_t ct_sns_dma;
2703 /* SNS command interfaces for 2200. */
2704 struct sns_cmd_pkt *sns_cmd;
2705 dma_addr_t sns_cmd_dma;
2706
7b867cf7
AC
2707#define SFP_DEV_SIZE 256
2708#define SFP_BLOCK_SIZE 64
2709 void *sfp_data;
2710 dma_addr_t sfp_data_dma;
88729e53 2711
b5d0329f 2712#define XGMAC_DATA_SIZE 4096
ce0423f4
AV
2713 void *xgmac_data;
2714 dma_addr_t xgmac_data_dma;
2715
b5d0329f 2716#define DCBX_TLV_DATA_SIZE 4096
11bbc1d8
AV
2717 void *dcbx_tlv;
2718 dma_addr_t dcbx_tlv_dma;
2719
39a11240 2720 struct task_struct *dpc_thread;
1da177e4
LT
2721 uint8_t dpc_active; /* DPC routine is active */
2722
1da177e4
LT
2723 dma_addr_t gid_list_dma;
2724 struct gid_list_info *gid_list;
abbd8870 2725 int gid_list_info_size;
1da177e4 2726
fa2a1ce5 2727 /* Small DMA pool allocations -- maximum 256 bytes in length. */
7b867cf7 2728#define DMA_POOL_SIZE 256
1da177e4
LT
2729 struct dma_pool *s_dma_pool;
2730
2731 dma_addr_t init_cb_dma;
3d71644c
AV
2732 init_cb_t *init_cb;
2733 int init_cb_size;
b64b0e8f
AV
2734 dma_addr_t ex_init_cb_dma;
2735 struct ex_init_cb_81xx *ex_init_cb;
1da177e4 2736
5ff1d584
AV
2737 void *async_pd;
2738 dma_addr_t async_pd_dma;
2739
7a67735b
AV
2740 void *swl;
2741
1da177e4
LT
2742 /* These are used by mailbox operations. */
2743 volatile uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
2744
2745 mbx_cmd_t *mcp;
2746 unsigned long mbx_cmd_flags;
7b867cf7
AC
2747#define MBX_INTERRUPT 1
2748#define MBX_INTR_WAIT 2
1da177e4
LT
2749#define MBX_UPDATE_FLASH_ACTIVE 3
2750
7b867cf7 2751 struct mutex vport_lock; /* Virtual port synchronization */
feafb7b1 2752 spinlock_t vport_slock; /* order is hardware_lock, then vport_slock */
7b867cf7 2753 struct completion mbx_cmd_comp; /* Serialize mbx access */
0b05a1f0 2754 struct completion mbx_intr_comp; /* Used for completion notification */
23f2ebd1
SR
2755 struct completion dcbx_comp; /* For set port config notification */
2756 int notify_dcbx_comp;
1da177e4 2757
1da177e4 2758 /* Basic firmware related information. */
1da177e4
LT
2759 uint16_t fw_major_version;
2760 uint16_t fw_minor_version;
2761 uint16_t fw_subminor_version;
2762 uint16_t fw_attributes;
6246b8a1
GM
2763 uint16_t fw_attributes_h;
2764 uint16_t fw_attributes_ext[2];
1da177e4
LT
2765 uint32_t fw_memory_size;
2766 uint32_t fw_transfer_size;
441d1072
AV
2767 uint32_t fw_srisc_address;
2768#define RISC_START_ADDRESS_2100 0x1000
2769#define RISC_START_ADDRESS_2300 0x800
2770#define RISC_START_ADDRESS_2400 0x100000
24a08138 2771 uint16_t fw_xcb_count;
1da177e4 2772
7b867cf7 2773 uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
1da177e4 2774 uint8_t fw_seriallink_options[4];
3d71644c 2775 uint16_t fw_seriallink_options24[4];
1da177e4 2776
55a96158 2777 uint8_t mpi_version[3];
3a03eb79 2778 uint32_t mpi_capabilities;
55a96158 2779 uint8_t phy_version[3];
3a03eb79 2780
1da177e4 2781 /* Firmware dump information. */
a7a167bf
AV
2782 struct qla2xxx_fw_dump *fw_dump;
2783 uint32_t fw_dump_len;
d4e3e04d 2784 int fw_dumped;
1da177e4 2785 int fw_dump_reading;
a7a167bf
AV
2786 dma_addr_t eft_dma;
2787 void *eft;
1da177e4 2788
bb99de67 2789 uint32_t chain_offset;
df613b96
AV
2790 struct dentry *dfs_dir;
2791 struct dentry *dfs_fce;
2792 dma_addr_t fce_dma;
2793 void *fce;
2794 uint32_t fce_bufs;
2795 uint16_t fce_mb[8];
2796 uint64_t fce_wr, fce_rd;
2797 struct mutex fce_mutex;
2798
3d71644c 2799 uint32_t pci_attr;
a8488abe 2800 uint16_t chip_revision;
1da177e4
LT
2801
2802 uint16_t product_id[4];
2803
2804 uint8_t model_number[16+1];
2805#define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0"
1ee27146 2806 char model_desc[80];
cca5335c 2807 uint8_t adapter_id[16+1];
1da177e4 2808
854165f4
AV
2809 /* Option ROM information. */
2810 char *optrom_buffer;
2811 uint32_t optrom_size;
2812 int optrom_state;
2813#define QLA_SWAITING 0
2814#define QLA_SREADING 1
2815#define QLA_SWRITING 2
b7cc176c
JC
2816 uint32_t optrom_region_start;
2817 uint32_t optrom_region_size;
854165f4 2818
7b867cf7 2819/* PCI expansion ROM image information. */
30c47662
AV
2820#define ROM_CODE_TYPE_BIOS 0
2821#define ROM_CODE_TYPE_FCODE 1
2822#define ROM_CODE_TYPE_EFI 3
7b867cf7
AC
2823 uint8_t bios_revision[2];
2824 uint8_t efi_revision[2];
2825 uint8_t fcode_revision[16];
30c47662
AV
2826 uint32_t fw_revision[4];
2827
0f2d962f
MI
2828 uint32_t gold_fw_version[4];
2829
3a03eb79
AV
2830 /* Offsets for flash/nvram access (set to ~0 if not used). */
2831 uint32_t flash_conf_off;
2832 uint32_t flash_data_off;
2833 uint32_t nvram_conf_off;
2834 uint32_t nvram_data_off;
2835
7d232c74
AV
2836 uint32_t fdt_wrt_disable;
2837 uint32_t fdt_erase_cmd;
2838 uint32_t fdt_block_size;
2839 uint32_t fdt_unprotect_sec_cmd;
2840 uint32_t fdt_protect_sec_cmd;
2841
7b867cf7
AC
2842 uint32_t flt_region_flt;
2843 uint32_t flt_region_fdt;
2844 uint32_t flt_region_boot;
2845 uint32_t flt_region_fw;
2846 uint32_t flt_region_vpd_nvram;
3d79038f
AV
2847 uint32_t flt_region_vpd;
2848 uint32_t flt_region_nvram;
7b867cf7 2849 uint32_t flt_region_npiv_conf;
cbc8eb67 2850 uint32_t flt_region_gold_fw;
09ff701a 2851 uint32_t flt_region_fcp_prio;
a9083016 2852 uint32_t flt_region_bootload;
c00d8994 2853
1da177e4 2854 /* Needed for BEACON */
7b867cf7
AC
2855 uint16_t beacon_blink_led;
2856 uint8_t beacon_color_state;
f6df144c
AV
2857#define QLA_LED_GRN_ON 0x01
2858#define QLA_LED_YLW_ON 0x02
2859#define QLA_LED_ABR_ON 0x04
2860#define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */
2861 /* ISP2322: red, green, amber. */
7b867cf7
AC
2862 uint16_t zio_mode;
2863 uint16_t zio_timer;
a8488abe 2864
73208dfd 2865 struct qla_msix_entry *msix_entries;
2c3dfe3f 2866
7b867cf7
AC
2867 struct list_head vp_list; /* list of VP */
2868 unsigned long vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
2869 sizeof(unsigned long)];
2870 uint16_t num_vhosts; /* number of vports created */
2871 uint16_t num_vsans; /* number of vsan created */
2872 uint16_t max_npiv_vports; /* 63 or 125 per topoloty */
2873 int cur_vport_count;
2874
2875 struct qla_chip_state_84xx *cs84xx;
7b867cf7 2876 struct isp_operations *isp_ops;
68ca949c 2877 struct workqueue_struct *wq;
9a069e19 2878 struct qlfc_fw fw_buf;
09ff701a
SR
2879
2880 /* FCP_CMND priority support */
2881 struct qla_fcp_prio_cfg *fcp_prio_cfg;
a9083016
GM
2882
2883 struct dma_pool *dl_dma_pool;
2884#define DSD_LIST_DMA_POOL_SIZE 512
2885
2886 struct dma_pool *fcp_cmnd_dma_pool;
2887 mempool_t *ctx_mempool;
2888#define FCP_CMND_DMA_POOL_SIZE 512
2889
2890 unsigned long nx_pcibase; /* Base I/O address */
2891 uint8_t *nxdb_rd_ptr; /* Doorbell read pointer */
2892 unsigned long nxdb_wr_ptr; /* Door bell write pointer */
a9083016
GM
2893
2894 uint32_t crb_win;
2895 uint32_t curr_window;
2896 uint32_t ddr_mn_window;
2897 unsigned long mn_win_crb;
2898 unsigned long ms_win_crb;
2899 int qdr_sn_window;
2900 uint32_t nx_dev_init_timeout;
2901 uint32_t nx_reset_timeout;
2902 rwlock_t hw_lock;
2903 uint16_t portnum; /* port number */
2904 int link_width;
2905 struct fw_blob *hablob;
2906 struct qla82xx_legacy_intr_set nx_legacy_intr;
2907
2908 uint16_t gbl_dsd_inuse;
2909 uint16_t gbl_dsd_avail;
2910 struct list_head gbl_dsd_list;
2911#define NUM_DSD_CHAIN 4096
9c2b2975
HZ
2912
2913 uint8_t fw_type;
2914 __le32 file_prd_off; /* File firmware product offset */
08de2844
GM
2915
2916 uint32_t md_template_size;
2917 void *md_tmplt_hdr;
2918 dma_addr_t md_tmplt_hdr_dma;
2919 void *md_dump;
2920 uint32_t md_dump_size;
2d70c103 2921
5f16b331 2922 void *loop_id_map;
2d70c103 2923 struct qlt_hw_data tgt;
7b867cf7
AC
2924};
2925
2926/*
2927 * Qlogic scsi host structure
2928 */
2929typedef struct scsi_qla_host {
2930 struct list_head list;
2931 struct list_head vp_fcports; /* list of fcports */
2932 struct list_head work_list;
f999f4c1
AV
2933 spinlock_t work_lock;
2934
7b867cf7
AC
2935 /* Commonly used flags and state information. */
2936 struct Scsi_Host *host;
2937 unsigned long host_no;
2938 uint8_t host_str[16];
2939
2940 volatile struct {
2941 uint32_t init_done :1;
2942 uint32_t online :1;
7b867cf7
AC
2943 uint32_t reset_active :1;
2944
2945 uint32_t management_server_logged_in :1;
2946 uint32_t process_response_queue :1;
bad75002 2947 uint32_t difdix_supported:1;
feafb7b1 2948 uint32_t delete_progress:1;
7b867cf7
AC
2949 } flags;
2950
2951 atomic_t loop_state;
2952#define LOOP_TIMEOUT 1
2953#define LOOP_DOWN 2
2954#define LOOP_UP 3
2955#define LOOP_UPDATE 4
2956#define LOOP_READY 5
2957#define LOOP_DEAD 6
2958
2959 unsigned long dpc_flags;
2960#define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
2961#define RESET_ACTIVE 1
2962#define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
2963#define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
2964#define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
2965#define LOOP_RESYNC_ACTIVE 5
2966#define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
2967#define RSCN_UPDATE 7 /* Perform an RSCN update. */
ddb9b126
SS
2968#define RELOGIN_NEEDED 8
2969#define REGISTER_FC4_NEEDED 9 /* SNS FC4 registration required. */
2970#define ISP_ABORT_RETRY 10 /* ISP aborted. */
2971#define BEACON_BLINK_NEEDED 11
2972#define REGISTER_FDMI_NEEDED 12
2973#define FCPORT_UPDATE_NEEDED 13
2974#define VP_DPC_NEEDED 14 /* wake up for VP dpc handling */
2975#define UNLOADING 15
2976#define NPIV_CONFIG_NEEDED 16
a9083016
GM
2977#define ISP_UNRECOVERABLE 17
2978#define FCOE_CTX_RESET_NEEDED 18 /* Initiate FCoE context reset */
b1d46989 2979#define MPI_RESET_NEEDED 19 /* Initiate MPI FW reset */
579d12b5 2980#define ISP_QUIESCE_NEEDED 20 /* Driver need some quiescence */
2d70c103 2981#define SCR_PENDING 21 /* SCR in target mode */
7b867cf7
AC
2982
2983 uint32_t device_flags;
ddb9b126
SS
2984#define SWITCH_FOUND BIT_0
2985#define DFLG_NO_CABLE BIT_1
a9083016 2986#define DFLG_DEV_FAILED BIT_5
7b867cf7 2987
7b867cf7
AC
2988 /* ISP configuration data. */
2989 uint16_t loop_id; /* Host adapter loop id */
2990
2991 port_id_t d_id; /* Host adapter port id */
2992 uint8_t marker_needed;
2993 uint16_t mgmt_svr_loop_id;
2994
2995
2996
7b867cf7
AC
2997 /* Timeout timers. */
2998 uint8_t loop_down_abort_time; /* port down timer */
2999 atomic_t loop_down_timer; /* loop down timer */
3000 uint8_t link_down_timeout; /* link down timeout */
3001
3002 uint32_t timer_active;
3003 struct timer_list timer;
3004
3005 uint8_t node_name[WWN_SIZE];
3006 uint8_t port_name[WWN_SIZE];
3007 uint8_t fabric_node_name[WWN_SIZE];
bad7001c
AV
3008
3009 uint16_t fcoe_vlan_id;
3010 uint16_t fcoe_fcf_idx;
3011 uint8_t fcoe_vn_port_mac[6];
3012
7b867cf7
AC
3013 uint32_t vp_abort_cnt;
3014
2c3dfe3f 3015 struct fc_vport *fc_vport; /* holds fc_vport * for each vport */
2c3dfe3f
SJ
3016 uint16_t vp_idx; /* vport ID */
3017
2c3dfe3f 3018 unsigned long vp_flags;
2c3dfe3f
SJ
3019#define VP_IDX_ACQUIRED 0 /* bit no 0 */
3020#define VP_CREATE_NEEDED 1
3021#define VP_BIND_NEEDED 2
3022#define VP_DELETE_NEEDED 3
3023#define VP_SCR_NEEDED 4 /* State Change Request registration */
3024 atomic_t vp_state;
3025#define VP_OFFLINE 0
3026#define VP_ACTIVE 1
3027#define VP_FAILED 2
3028// #define VP_DISABLE 3
3029 uint16_t vp_err_state;
3030 uint16_t vp_prev_err_state;
3031#define VP_ERR_UNKWN 0
3032#define VP_ERR_PORTDWN 1
3033#define VP_ERR_FAB_UNSUPPORTED 2
3034#define VP_ERR_FAB_NORESOURCES 3
3035#define VP_ERR_FAB_LOGOUT 4
3036#define VP_ERR_ADAP_NORESOURCES 5
7b867cf7 3037 struct qla_hw_data *hw;
2afa19a9 3038 struct req_que *req;
a9083016
GM
3039 int fw_heartbeat_counter;
3040 int seconds_since_last_heartbeat;
2be21fa2
SK
3041 struct fc_host_statistics fc_host_stat;
3042 struct qla_statistics qla_stats;
feafb7b1
AE
3043
3044 atomic_t vref_count;
1da177e4
LT
3045} scsi_qla_host_t;
3046
2d70c103
NB
3047#define SET_VP_IDX 1
3048#define SET_AL_PA 2
3049#define RESET_VP_IDX 3
3050#define RESET_AL_PA 4
3051struct qla_tgt_vp_map {
3052 uint8_t idx;
3053 scsi_qla_host_t *vha;
3054};
3055
1da177e4
LT
3056/*
3057 * Macros to help code, maintain, etc.
3058 */
3059#define LOOP_TRANSITION(ha) \
3060 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
23443b1d 3061 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
1da177e4 3062 atomic_read(&ha->loop_state) == LOOP_DOWN)
fa2a1ce5 3063
feafb7b1
AE
3064#define QLA_VHA_MARK_BUSY(__vha, __bail) do { \
3065 atomic_inc(&__vha->vref_count); \
3066 mb(); \
3067 if (__vha->flags.delete_progress) { \
3068 atomic_dec(&__vha->vref_count); \
3069 __bail = 1; \
3070 } else { \
3071 __bail = 0; \
3072 } \
3073} while (0)
3074
3075#define QLA_VHA_MARK_NOT_BUSY(__vha) do { \
3076 atomic_dec(&__vha->vref_count); \
3077} while (0)
3078
1da177e4
LT
3079/*
3080 * qla2x00 local function return status codes
3081 */
3082#define MBS_MASK 0x3fff
3083
3084#define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
3085#define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
3086#define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
3087#define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
3088#define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
3089#define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
3090#define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
3091#define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
3092#define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
3093#define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
3094
3095#define QLA_FUNCTION_TIMEOUT 0x100
3096#define QLA_FUNCTION_PARAMETER_ERROR 0x101
3097#define QLA_FUNCTION_FAILED 0x102
3098#define QLA_MEMORY_ALLOC_FAILED 0x103
3099#define QLA_LOCK_TIMEOUT 0x104
3100#define QLA_ABORTED 0x105
3101#define QLA_SUSPENDED 0x106
3102#define QLA_BUSY 0x107
cca5335c 3103#define QLA_ALREADY_REGISTERED 0x109
1da177e4 3104
1da177e4
LT
3105#define NVRAM_DELAY() udelay(10)
3106
3107#define INVALID_HANDLE (MAX_OUTSTANDING_COMMANDS+1)
3108
3109/*
3110 * Flash support definitions
3111 */
854165f4
AV
3112#define OPTROM_SIZE_2300 0x20000
3113#define OPTROM_SIZE_2322 0x100000
3114#define OPTROM_SIZE_24XX 0x100000
c3a2f0df 3115#define OPTROM_SIZE_25XX 0x200000
3a03eb79 3116#define OPTROM_SIZE_81XX 0x400000
a9083016 3117#define OPTROM_SIZE_82XX 0x800000
6246b8a1 3118#define OPTROM_SIZE_83XX 0x1000000
a9083016
GM
3119
3120#define OPTROM_BURST_SIZE 0x1000
3121#define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
1da177e4 3122
bad75002
AE
3123#define QLA_DSDS_PER_IOCB 37
3124
4d78c973
GM
3125#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
3126
58548cb5
GM
3127#define QLA_SG_ALL 1024
3128
4d78c973
GM
3129enum nexus_wait_type {
3130 WAIT_HOST = 0,
3131 WAIT_TARGET,
3132 WAIT_LUN,
3133};
3134
1da177e4
LT
3135#include "qla_gbl.h"
3136#include "qla_dbg.h"
3137#include "qla_inline.h"
1da177e4 3138#endif