]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/scsi/qla2xxx/qla_def.h
[SCSI] qla2xxx: Re-organized BSG interface specific code.
[mirror_ubuntu-artful-kernel.git] / drivers / scsi / qla2xxx / qla_def.h
CommitLineData
fa90c54f
AV
1/*
2 * QLogic Fibre Channel HBA Driver
01e58d8e 3 * Copyright (c) 2003-2008 QLogic Corporation
fa90c54f
AV
4 *
5 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
1da177e4
LT
7#ifndef __QLA_DEF_H
8#define __QLA_DEF_H
9
10#include <linux/kernel.h>
11#include <linux/init.h>
12#include <linux/types.h>
13#include <linux/module.h>
14#include <linux/list.h>
15#include <linux/pci.h>
16#include <linux/dma-mapping.h>
17#include <linux/sched.h>
18#include <linux/slab.h>
19#include <linux/dmapool.h>
20#include <linux/mempool.h>
21#include <linux/spinlock.h>
22#include <linux/completion.h>
abbd8870 23#include <linux/interrupt.h>
19a7b4ae 24#include <linux/workqueue.h>
5433383e 25#include <linux/firmware.h>
14e660e6 26#include <linux/aer.h>
4d4df193 27#include <linux/mutex.h>
1da177e4
LT
28
29#include <scsi/scsi.h>
30#include <scsi/scsi_host.h>
31#include <scsi/scsi_device.h>
32#include <scsi/scsi_cmnd.h>
392e2f65 33#include <scsi/scsi_transport_fc.h>
9a069e19 34#include <scsi/scsi_bsg_fc.h>
1da177e4 35
6e98016c 36#include "qla_bsg.h"
cb63067a
AV
37#define QLA2XXX_DRIVER_NAME "qla2xxx"
38
1da177e4
LT
39/*
40 * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
41 * but that's fine as we don't look at the last 24 ones for
42 * ISP2100 HBAs.
43 */
44#define MAILBOX_REGISTER_COUNT_2100 8
45#define MAILBOX_REGISTER_COUNT 32
46
47#define QLA2200A_RISC_ROM_VER 4
48#define FPM_2300 6
49#define FPM_2310 7
50
51#include "qla_settings.h"
52
fa2a1ce5 53/*
1da177e4
LT
54 * Data bit definitions
55 */
56#define BIT_0 0x1
57#define BIT_1 0x2
58#define BIT_2 0x4
59#define BIT_3 0x8
60#define BIT_4 0x10
61#define BIT_5 0x20
62#define BIT_6 0x40
63#define BIT_7 0x80
64#define BIT_8 0x100
65#define BIT_9 0x200
66#define BIT_10 0x400
67#define BIT_11 0x800
68#define BIT_12 0x1000
69#define BIT_13 0x2000
70#define BIT_14 0x4000
71#define BIT_15 0x8000
72#define BIT_16 0x10000
73#define BIT_17 0x20000
74#define BIT_18 0x40000
75#define BIT_19 0x80000
76#define BIT_20 0x100000
77#define BIT_21 0x200000
78#define BIT_22 0x400000
79#define BIT_23 0x800000
80#define BIT_24 0x1000000
81#define BIT_25 0x2000000
82#define BIT_26 0x4000000
83#define BIT_27 0x8000000
84#define BIT_28 0x10000000
85#define BIT_29 0x20000000
86#define BIT_30 0x40000000
87#define BIT_31 0x80000000
88
89#define LSB(x) ((uint8_t)(x))
90#define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
91
92#define LSW(x) ((uint16_t)(x))
93#define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
94
95#define LSD(x) ((uint32_t)((uint64_t)(x)))
96#define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
97
2afa19a9 98#define MAKE_HANDLE(x, y) ((uint32_t)((((uint32_t)(x)) << 16) | (uint32_t)(y)))
1da177e4
LT
99
100/*
101 * I/O register
102*/
103
104#define RD_REG_BYTE(addr) readb(addr)
105#define RD_REG_WORD(addr) readw(addr)
106#define RD_REG_DWORD(addr) readl(addr)
107#define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
108#define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
109#define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
110#define WRT_REG_BYTE(addr, data) writeb(data,addr)
111#define WRT_REG_WORD(addr, data) writew(data,addr)
112#define WRT_REG_DWORD(addr, data) writel(data,addr)
113
f6df144c
AV
114/*
115 * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
116 * 133Mhz slot.
117 */
118#define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr))
119#define WRT_REG_WORD_PIO(addr, data) (outw(data,(unsigned long)addr))
120
1da177e4
LT
121/*
122 * Fibre Channel device definitions.
123 */
124#define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
125#define MAX_FIBRE_DEVICES 512
cc4731f5 126#define MAX_FIBRE_LUNS 0xFFFF
1da177e4
LT
127#define MAX_RSCN_COUNT 32
128#define MAX_HOST_COUNT 16
129
130/*
131 * Host adapter default definitions.
132 */
133#define MAX_BUSES 1 /* We only have one bus today */
134#define MAX_TARGETS_2100 MAX_FIBRE_DEVICES
135#define MAX_TARGETS_2200 MAX_FIBRE_DEVICES
1da177e4
LT
136#define MIN_LUNS 8
137#define MAX_LUNS MAX_FIBRE_LUNS
fa2a1ce5
AV
138#define MAX_CMDS_PER_LUN 255
139
1da177e4
LT
140/*
141 * Fibre Channel device definitions.
142 */
143#define SNS_LAST_LOOP_ID_2100 0xfe
144#define SNS_LAST_LOOP_ID_2300 0x7ff
145
146#define LAST_LOCAL_LOOP_ID 0x7d
147#define SNS_FL_PORT 0x7e
148#define FABRIC_CONTROLLER 0x7f
149#define SIMPLE_NAME_SERVER 0x80
150#define SNS_FIRST_LOOP_ID 0x81
151#define MANAGEMENT_SERVER 0xfe
152#define BROADCAST 0xff
153
3d71644c
AV
154/*
155 * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
156 * valid range of an N-PORT id is 0 through 0x7ef.
157 */
158#define NPH_LAST_HANDLE 0x7ef
cca5335c 159#define NPH_MGMT_SERVER 0x7fa /* FFFFFA */
3d71644c
AV
160#define NPH_SNS 0x7fc /* FFFFFC */
161#define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
162#define NPH_F_PORT 0x7fe /* FFFFFE */
163#define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
164
165#define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
166#include "qla_fw.h"
1da177e4
LT
167
168/*
169 * Timeout timer counts in seconds
170 */
8482e118 171#define PORT_RETRY_TIME 1
1da177e4
LT
172#define LOOP_DOWN_TIMEOUT 60
173#define LOOP_DOWN_TIME 255 /* 240 */
174#define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
175
176/* Maximum outstanding commands in ISP queues (1-65535) */
177#define MAX_OUTSTANDING_COMMANDS 1024
178
179/* ISP request and response entry counts (37-65535) */
180#define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
181#define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
d743de66 182#define REQUEST_ENTRY_CNT_24XX 2048 /* Number of request entries. */
1da177e4
LT
183#define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
184#define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
2afa19a9 185#define RESPONSE_ENTRY_CNT_MQ 128 /* Number of response entries.*/
1da177e4 186
17d98630
AC
187struct req_que;
188
1da177e4 189/*
fa2a1ce5 190 * SCSI Request Block
1da177e4
LT
191 */
192typedef struct srb {
bdf79621 193 struct fc_port *fcport;
cf53b069 194 uint32_t handle;
1da177e4
LT
195
196 struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
197
1da177e4
LT
198 uint16_t flags;
199
1da177e4
LT
200 uint32_t request_sense_length;
201 uint8_t *request_sense_ptr;
cf53b069
AV
202
203 void *ctx;
1da177e4
LT
204} srb_t;
205
206/*
207 * SRB flag definitions
208 */
ddb9b126 209#define SRB_DMA_VALID BIT_0 /* Command sent to ISP */
1da177e4 210
ac280b67
AV
211/*
212 * SRB extensions.
213 */
214struct srb_ctx {
215#define SRB_LOGIN_CMD 1
216#define SRB_LOGOUT_CMD 2
217 uint16_t type;
218 struct timer_list timer;
219
220 void (*free)(srb_t *sp);
221 void (*timeout)(srb_t *sp);
222};
223
224struct srb_logio {
225 struct srb_ctx ctx;
226
227#define SRB_LOGIN_RETRIED BIT_0
228#define SRB_LOGIN_COND_PLOGI BIT_1
229#define SRB_LOGIN_SKIP_PRLI BIT_2
230 uint16_t flags;
231};
232
9a069e19
GM
233struct srb_bsg_ctx {
234#define SRB_ELS_CMD_RPT 3
235#define SRB_ELS_CMD_HST 4
236#define SRB_CT_CMD 5
237 uint16_t type;
238};
239
240struct srb_bsg {
241 struct srb_bsg_ctx ctx;
242 struct fc_bsg_job *bsg_job;
243};
244
245struct msg_echo_lb {
246 dma_addr_t send_dma;
247 dma_addr_t rcv_dma;
248 uint16_t req_sg_cnt;
249 uint16_t rsp_sg_cnt;
250 uint16_t options;
251 uint32_t transfer_size;
252};
253
1da177e4
LT
254/*
255 * ISP I/O Register Set structure definitions.
256 */
3d71644c
AV
257struct device_reg_2xxx {
258 uint16_t flash_address; /* Flash BIOS address */
259 uint16_t flash_data; /* Flash BIOS data */
1da177e4 260 uint16_t unused_1[1]; /* Gap */
3d71644c 261 uint16_t ctrl_status; /* Control/Status */
fa2a1ce5 262#define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
1da177e4
LT
263#define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
264#define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
265
3d71644c 266 uint16_t ictrl; /* Interrupt control */
1da177e4
LT
267#define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
268#define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
269
3d71644c 270 uint16_t istatus; /* Interrupt status */
1da177e4
LT
271#define ISR_RISC_INT BIT_3 /* RISC interrupt */
272
3d71644c
AV
273 uint16_t semaphore; /* Semaphore */
274 uint16_t nvram; /* NVRAM register. */
1da177e4
LT
275#define NVR_DESELECT 0
276#define NVR_BUSY BIT_15
277#define NVR_WRT_ENABLE BIT_14 /* Write enable */
278#define NVR_PR_ENABLE BIT_13 /* Protection register enable */
279#define NVR_DATA_IN BIT_3
280#define NVR_DATA_OUT BIT_2
281#define NVR_SELECT BIT_1
282#define NVR_CLOCK BIT_0
283
45aeaf1e
RA
284#define NVR_WAIT_CNT 20000
285
1da177e4
LT
286 union {
287 struct {
3d71644c
AV
288 uint16_t mailbox0;
289 uint16_t mailbox1;
290 uint16_t mailbox2;
291 uint16_t mailbox3;
292 uint16_t mailbox4;
293 uint16_t mailbox5;
294 uint16_t mailbox6;
295 uint16_t mailbox7;
296 uint16_t unused_2[59]; /* Gap */
1da177e4
LT
297 } __attribute__((packed)) isp2100;
298 struct {
3d71644c
AV
299 /* Request Queue */
300 uint16_t req_q_in; /* In-Pointer */
301 uint16_t req_q_out; /* Out-Pointer */
302 /* Response Queue */
303 uint16_t rsp_q_in; /* In-Pointer */
304 uint16_t rsp_q_out; /* Out-Pointer */
1da177e4
LT
305
306 /* RISC to Host Status */
fa2a1ce5 307 uint32_t host_status;
1da177e4
LT
308#define HSR_RISC_INT BIT_15 /* RISC interrupt */
309#define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
310
311 /* Host to Host Semaphore */
fa2a1ce5 312 uint16_t host_semaphore;
3d71644c
AV
313 uint16_t unused_3[17]; /* Gap */
314 uint16_t mailbox0;
315 uint16_t mailbox1;
316 uint16_t mailbox2;
317 uint16_t mailbox3;
318 uint16_t mailbox4;
319 uint16_t mailbox5;
320 uint16_t mailbox6;
321 uint16_t mailbox7;
322 uint16_t mailbox8;
323 uint16_t mailbox9;
324 uint16_t mailbox10;
325 uint16_t mailbox11;
326 uint16_t mailbox12;
327 uint16_t mailbox13;
328 uint16_t mailbox14;
329 uint16_t mailbox15;
330 uint16_t mailbox16;
331 uint16_t mailbox17;
332 uint16_t mailbox18;
333 uint16_t mailbox19;
334 uint16_t mailbox20;
335 uint16_t mailbox21;
336 uint16_t mailbox22;
337 uint16_t mailbox23;
338 uint16_t mailbox24;
339 uint16_t mailbox25;
340 uint16_t mailbox26;
341 uint16_t mailbox27;
342 uint16_t mailbox28;
343 uint16_t mailbox29;
344 uint16_t mailbox30;
345 uint16_t mailbox31;
346 uint16_t fb_cmd;
347 uint16_t unused_4[10]; /* Gap */
1da177e4
LT
348 } __attribute__((packed)) isp2300;
349 } u;
350
3d71644c 351 uint16_t fpm_diag_config;
c81d04c9
AV
352 uint16_t unused_5[0x4]; /* Gap */
353 uint16_t risc_hw;
354 uint16_t unused_5_1; /* Gap */
3d71644c 355 uint16_t pcr; /* Processor Control Register. */
1da177e4 356 uint16_t unused_6[0x5]; /* Gap */
3d71644c 357 uint16_t mctr; /* Memory Configuration and Timing. */
1da177e4 358 uint16_t unused_7[0x3]; /* Gap */
3d71644c 359 uint16_t fb_cmd_2100; /* Unused on 23XX */
1da177e4 360 uint16_t unused_8[0x3]; /* Gap */
3d71644c 361 uint16_t hccr; /* Host command & control register. */
1da177e4
LT
362#define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
363#define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
364 /* HCCR commands */
365#define HCCR_RESET_RISC 0x1000 /* Reset RISC */
366#define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
367#define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
368#define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
369#define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
370#define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
371#define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
372#define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
373
374 uint16_t unused_9[5]; /* Gap */
3d71644c
AV
375 uint16_t gpiod; /* GPIO Data register. */
376 uint16_t gpioe; /* GPIO Enable register. */
1da177e4
LT
377#define GPIO_LED_MASK 0x00C0
378#define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
379#define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
380#define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
381#define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
f6df144c
AV
382#define GPIO_LED_ALL_OFF 0x0000
383#define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */
384#define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */
1da177e4
LT
385
386 union {
387 struct {
3d71644c
AV
388 uint16_t unused_10[8]; /* Gap */
389 uint16_t mailbox8;
390 uint16_t mailbox9;
391 uint16_t mailbox10;
392 uint16_t mailbox11;
393 uint16_t mailbox12;
394 uint16_t mailbox13;
395 uint16_t mailbox14;
396 uint16_t mailbox15;
397 uint16_t mailbox16;
398 uint16_t mailbox17;
399 uint16_t mailbox18;
400 uint16_t mailbox19;
401 uint16_t mailbox20;
402 uint16_t mailbox21;
403 uint16_t mailbox22;
404 uint16_t mailbox23; /* Also probe reg. */
1da177e4
LT
405 } __attribute__((packed)) isp2200;
406 } u_end;
3d71644c
AV
407};
408
73208dfd 409struct device_reg_25xxmq {
08029990
AV
410 uint32_t req_q_in;
411 uint32_t req_q_out;
412 uint32_t rsp_q_in;
413 uint32_t rsp_q_out;
73208dfd
AC
414};
415
9a168bdd 416typedef union {
3d71644c
AV
417 struct device_reg_2xxx isp;
418 struct device_reg_24xx isp24;
73208dfd 419 struct device_reg_25xxmq isp25mq;
1da177e4
LT
420} device_reg_t;
421
422#define ISP_REQ_Q_IN(ha, reg) \
423 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
424 &(reg)->u.isp2100.mailbox4 : \
425 &(reg)->u.isp2300.req_q_in)
426#define ISP_REQ_Q_OUT(ha, reg) \
427 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
428 &(reg)->u.isp2100.mailbox4 : \
429 &(reg)->u.isp2300.req_q_out)
430#define ISP_RSP_Q_IN(ha, reg) \
431 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
432 &(reg)->u.isp2100.mailbox5 : \
433 &(reg)->u.isp2300.rsp_q_in)
434#define ISP_RSP_Q_OUT(ha, reg) \
435 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
436 &(reg)->u.isp2100.mailbox5 : \
437 &(reg)->u.isp2300.rsp_q_out)
438
439#define MAILBOX_REG(ha, reg, num) \
440 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
441 (num < 8 ? \
442 &(reg)->u.isp2100.mailbox0 + (num) : \
443 &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
444 &(reg)->u.isp2300.mailbox0 + (num))
445#define RD_MAILBOX_REG(ha, reg, num) \
446 RD_REG_WORD(MAILBOX_REG(ha, reg, num))
447#define WRT_MAILBOX_REG(ha, reg, num, data) \
448 WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
449
450#define FB_CMD_REG(ha, reg) \
451 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
452 &(reg)->fb_cmd_2100 : \
453 &(reg)->u.isp2300.fb_cmd)
454#define RD_FB_CMD_REG(ha, reg) \
455 RD_REG_WORD(FB_CMD_REG(ha, reg))
456#define WRT_FB_CMD_REG(ha, reg, data) \
457 WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
458
459typedef struct {
460 uint32_t out_mb; /* outbound from driver */
461 uint32_t in_mb; /* Incoming from RISC */
462 uint16_t mb[MAILBOX_REGISTER_COUNT];
463 long buf_size;
464 void *bufp;
465 uint32_t tov;
466 uint8_t flags;
467#define MBX_DMA_IN BIT_0
468#define MBX_DMA_OUT BIT_1
469#define IOCTL_CMD BIT_2
470} mbx_cmd_t;
471
472#define MBX_TOV_SECONDS 30
473
474/*
475 * ISP product identification definitions in mailboxes after reset.
476 */
477#define PROD_ID_1 0x4953
478#define PROD_ID_2 0x0000
479#define PROD_ID_2a 0x5020
480#define PROD_ID_3 0x2020
481
482/*
483 * ISP mailbox Self-Test status codes
484 */
485#define MBS_FRM_ALIVE 0 /* Firmware Alive. */
486#define MBS_CHKSUM_ERR 1 /* Checksum Error. */
487#define MBS_BUSY 4 /* Busy. */
488
489/*
490 * ISP mailbox command complete status codes
491 */
492#define MBS_COMMAND_COMPLETE 0x4000
493#define MBS_INVALID_COMMAND 0x4001
494#define MBS_HOST_INTERFACE_ERROR 0x4002
495#define MBS_TEST_FAILED 0x4003
496#define MBS_COMMAND_ERROR 0x4005
497#define MBS_COMMAND_PARAMETER_ERROR 0x4006
498#define MBS_PORT_ID_USED 0x4007
499#define MBS_LOOP_ID_USED 0x4008
500#define MBS_ALL_IDS_IN_USE 0x4009
501#define MBS_NOT_LOGGED_IN 0x400A
3d71644c
AV
502#define MBS_LINK_DOWN_ERROR 0x400B
503#define MBS_DIAG_ECHO_TEST_ERROR 0x400C
1da177e4
LT
504
505/*
506 * ISP mailbox asynchronous event status codes
507 */
508#define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
509#define MBA_RESET 0x8001 /* Reset Detected. */
510#define MBA_SYSTEM_ERR 0x8002 /* System Error. */
511#define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
512#define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
513#define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
514#define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
515 /* occurred. */
516#define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
517#define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
518#define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
519#define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
520#define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
521#define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
522#define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
523#define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
524#define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
525#define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
526#define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
527#define MBA_IP_RECEIVE 0x8023 /* IP Received. */
528#define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
529#define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
530#define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
531#define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
532 /* used. */
45ebeb56 533#define MBA_TRACE_NOTIFICATION 0x8028 /* Trace/Diagnostic notification. */
1da177e4
LT
534#define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
535#define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
536#define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
537#define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
538#define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
539#define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
540#define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
541#define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
542#define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
543#define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
544#define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
545#define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
546#define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
547
9a069e19
GM
548/* ISP mailbox loopback echo diagnostic error code */
549#define MBS_LB_RESET 0x17
1da177e4
LT
550/*
551 * Firmware options 1, 2, 3.
552 */
553#define FO1_AE_ON_LIPF8 BIT_0
554#define FO1_AE_ALL_LIP_RESET BIT_1
555#define FO1_CTIO_RETRY BIT_3
556#define FO1_DISABLE_LIP_F7_SW BIT_4
557#define FO1_DISABLE_100MS_LOS_WAIT BIT_5
3d71644c 558#define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
1da177e4
LT
559#define FO1_AE_ON_LOOP_INIT_ERR BIT_7
560#define FO1_SET_EMPHASIS_SWING BIT_8
561#define FO1_AE_AUTO_BYPASS BIT_9
562#define FO1_ENABLE_PURE_IOCB BIT_10
563#define FO1_AE_PLOGI_RJT BIT_11
564#define FO1_ENABLE_ABORT_SEQUENCE BIT_12
565#define FO1_AE_QUEUE_FULL BIT_13
566
567#define FO2_ENABLE_ATIO_TYPE_3 BIT_0
568#define FO2_REV_LOOPBACK BIT_1
569
570#define FO3_ENABLE_EMERG_IOCB BIT_0
571#define FO3_AE_RND_ERROR BIT_1
572
3d71644c
AV
573/* 24XX additional firmware options */
574#define ADD_FO_COUNT 3
575#define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
576#define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
577
578#define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
579
580#define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
581
1da177e4
LT
582/*
583 * ISP mailbox commands
584 */
585#define MBC_LOAD_RAM 1 /* Load RAM. */
586#define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
587#define MBC_WRITE_RAM_WORD 4 /* Write RAM word. */
588#define MBC_READ_RAM_WORD 5 /* Read RAM word. */
589#define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
590#define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
591#define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
592#define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
593#define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
594#define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
595#define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
596#define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
597#define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
598#define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
f6ef3b18 599#define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
1da177e4
LT
600#define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
601#define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
602#define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
603#define MBC_RESET 0x18 /* Reset. */
604#define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
605#define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
606#define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
607#define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
608#define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
609#define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
610#define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
611#define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
612#define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
613#define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
614#define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
615#define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
616#define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
617#define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
618#define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
619#define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
620#define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
621#define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
622#define MBC_GET_RNID_PARAMS 0x5a /* Data Rate */
623#define MBC_DATA_RATE 0x5d /* Get RNID parameters */
624#define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
625#define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
626 /* Initialization Procedure */
627#define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
628#define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
629#define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
630#define MBC_TARGET_RESET 0x66 /* Target Reset. */
631#define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
632#define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
633#define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
634#define MBC_GET_PORT_NAME 0x6a /* Get port name. */
635#define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
636#define MBC_LIP_RESET 0x6c /* LIP reset. */
637#define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
638 /* commandd. */
639#define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
640#define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
641#define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
642#define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
643#define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
644#define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
645#define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
646#define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
647#define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
648#define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
649#define MBC_LUN_RESET 0x7E /* Send LUN reset */
650
3d71644c
AV
651/*
652 * ISP24xx mailbox commands
653 */
654#define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
655#define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
d8b45213 656#define MBC_PORT_PARAMS 0x1A /* Port iDMA Parameters. */
3d71644c 657#define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
a7a167bf 658#define MBC_TRACE_CONTROL 0x27 /* Trace control command. */
3d71644c 659#define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
ad0ecd61 660#define MBC_WRITE_SFP 0x30 /* Write SFP Data. */
88729e53 661#define MBC_READ_SFP 0x31 /* Read SFP Data. */
3d71644c
AV
662#define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
663#define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
664#define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
665#define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
666#define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
667#define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
668#define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
669#define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
670
1da177e4
LT
671/* Firmware return data sizes */
672#define FCAL_MAP_SIZE 128
673
674/* Mailbox bit definitions for out_mb and in_mb */
675#define MBX_31 BIT_31
676#define MBX_30 BIT_30
677#define MBX_29 BIT_29
678#define MBX_28 BIT_28
679#define MBX_27 BIT_27
680#define MBX_26 BIT_26
681#define MBX_25 BIT_25
682#define MBX_24 BIT_24
683#define MBX_23 BIT_23
684#define MBX_22 BIT_22
685#define MBX_21 BIT_21
686#define MBX_20 BIT_20
687#define MBX_19 BIT_19
688#define MBX_18 BIT_18
689#define MBX_17 BIT_17
690#define MBX_16 BIT_16
691#define MBX_15 BIT_15
692#define MBX_14 BIT_14
693#define MBX_13 BIT_13
694#define MBX_12 BIT_12
695#define MBX_11 BIT_11
696#define MBX_10 BIT_10
697#define MBX_9 BIT_9
698#define MBX_8 BIT_8
699#define MBX_7 BIT_7
700#define MBX_6 BIT_6
701#define MBX_5 BIT_5
702#define MBX_4 BIT_4
703#define MBX_3 BIT_3
704#define MBX_2 BIT_2
705#define MBX_1 BIT_1
706#define MBX_0 BIT_0
707
708/*
709 * Firmware state codes from get firmware state mailbox command
710 */
711#define FSTATE_CONFIG_WAIT 0
712#define FSTATE_WAIT_AL_PA 1
713#define FSTATE_WAIT_LOGIN 2
714#define FSTATE_READY 3
715#define FSTATE_LOSS_OF_SYNC 4
716#define FSTATE_ERROR 5
717#define FSTATE_REINIT 6
718#define FSTATE_NON_PART 7
719
720#define FSTATE_CONFIG_CORRECT 0
721#define FSTATE_P2P_RCV_LIP 1
722#define FSTATE_P2P_CHOOSE_LOOP 2
723#define FSTATE_P2P_RCV_UNIDEN_LIP 3
724#define FSTATE_FATAL_ERROR 4
725#define FSTATE_LOOP_BACK_CONN 5
726
727/*
728 * Port Database structure definition
729 * Little endian except where noted.
730 */
731#define PORT_DATABASE_SIZE 128 /* bytes */
732typedef struct {
733 uint8_t options;
734 uint8_t control;
735 uint8_t master_state;
736 uint8_t slave_state;
737 uint8_t reserved[2];
738 uint8_t hard_address;
739 uint8_t reserved_1;
740 uint8_t port_id[4];
741 uint8_t node_name[WWN_SIZE];
742 uint8_t port_name[WWN_SIZE];
743 uint16_t execution_throttle;
744 uint16_t execution_count;
745 uint8_t reset_count;
746 uint8_t reserved_2;
747 uint16_t resource_allocation;
748 uint16_t current_allocation;
749 uint16_t queue_head;
750 uint16_t queue_tail;
751 uint16_t transmit_execution_list_next;
752 uint16_t transmit_execution_list_previous;
753 uint16_t common_features;
754 uint16_t total_concurrent_sequences;
755 uint16_t RO_by_information_category;
756 uint8_t recipient;
757 uint8_t initiator;
758 uint16_t receive_data_size;
759 uint16_t concurrent_sequences;
760 uint16_t open_sequences_per_exchange;
761 uint16_t lun_abort_flags;
762 uint16_t lun_stop_flags;
763 uint16_t stop_queue_head;
764 uint16_t stop_queue_tail;
765 uint16_t port_retry_timer;
766 uint16_t next_sequence_id;
767 uint16_t frame_count;
768 uint16_t PRLI_payload_length;
769 uint8_t prli_svc_param_word_0[2]; /* Big endian */
770 /* Bits 15-0 of word 0 */
771 uint8_t prli_svc_param_word_3[2]; /* Big endian */
772 /* Bits 15-0 of word 3 */
773 uint16_t loop_id;
774 uint16_t extended_lun_info_list_pointer;
775 uint16_t extended_lun_stop_list_pointer;
776} port_database_t;
777
778/*
779 * Port database slave/master states
780 */
781#define PD_STATE_DISCOVERY 0
782#define PD_STATE_WAIT_DISCOVERY_ACK 1
783#define PD_STATE_PORT_LOGIN 2
784#define PD_STATE_WAIT_PORT_LOGIN_ACK 3
785#define PD_STATE_PROCESS_LOGIN 4
786#define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
787#define PD_STATE_PORT_LOGGED_IN 6
788#define PD_STATE_PORT_UNAVAILABLE 7
789#define PD_STATE_PROCESS_LOGOUT 8
790#define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
791#define PD_STATE_PORT_LOGOUT 10
792#define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
793
794
4fdfefe5
AV
795#define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
796#define QLA_ZIO_DISABLED 0
797#define QLA_ZIO_DEFAULT_TIMER 2
798
1da177e4
LT
799/*
800 * ISP Initialization Control Block.
801 * Little endian except where noted.
802 */
803#define ICB_VERSION 1
804typedef struct {
805 uint8_t version;
806 uint8_t reserved_1;
807
808 /*
809 * LSB BIT 0 = Enable Hard Loop Id
810 * LSB BIT 1 = Enable Fairness
811 * LSB BIT 2 = Enable Full-Duplex
812 * LSB BIT 3 = Enable Fast Posting
813 * LSB BIT 4 = Enable Target Mode
814 * LSB BIT 5 = Disable Initiator Mode
815 * LSB BIT 6 = Enable ADISC
816 * LSB BIT 7 = Enable Target Inquiry Data
817 *
818 * MSB BIT 0 = Enable PDBC Notify
819 * MSB BIT 1 = Non Participating LIP
820 * MSB BIT 2 = Descending Loop ID Search
821 * MSB BIT 3 = Acquire Loop ID in LIPA
822 * MSB BIT 4 = Stop PortQ on Full Status
823 * MSB BIT 5 = Full Login after LIP
824 * MSB BIT 6 = Node Name Option
825 * MSB BIT 7 = Ext IFWCB enable bit
826 */
827 uint8_t firmware_options[2];
828
829 uint16_t frame_payload_size;
830 uint16_t max_iocb_allocation;
831 uint16_t execution_throttle;
832 uint8_t retry_count;
833 uint8_t retry_delay; /* unused */
834 uint8_t port_name[WWN_SIZE]; /* Big endian. */
835 uint16_t hard_address;
836 uint8_t inquiry_data;
837 uint8_t login_timeout;
838 uint8_t node_name[WWN_SIZE]; /* Big endian. */
839
840 uint16_t request_q_outpointer;
841 uint16_t response_q_inpointer;
842 uint16_t request_q_length;
843 uint16_t response_q_length;
844 uint32_t request_q_address[2];
845 uint32_t response_q_address[2];
846
847 uint16_t lun_enables;
848 uint8_t command_resource_count;
849 uint8_t immediate_notify_resource_count;
850 uint16_t timeout;
851 uint8_t reserved_2[2];
852
853 /*
854 * LSB BIT 0 = Timer Operation mode bit 0
855 * LSB BIT 1 = Timer Operation mode bit 1
856 * LSB BIT 2 = Timer Operation mode bit 2
857 * LSB BIT 3 = Timer Operation mode bit 3
858 * LSB BIT 4 = Init Config Mode bit 0
859 * LSB BIT 5 = Init Config Mode bit 1
860 * LSB BIT 6 = Init Config Mode bit 2
861 * LSB BIT 7 = Enable Non part on LIHA failure
862 *
863 * MSB BIT 0 = Enable class 2
864 * MSB BIT 1 = Enable ACK0
865 * MSB BIT 2 =
866 * MSB BIT 3 =
867 * MSB BIT 4 = FC Tape Enable
868 * MSB BIT 5 = Enable FC Confirm
869 * MSB BIT 6 = Enable command queuing in target mode
870 * MSB BIT 7 = No Logo On Link Down
871 */
872 uint8_t add_firmware_options[2];
873
874 uint8_t response_accumulation_timer;
875 uint8_t interrupt_delay_timer;
876
877 /*
878 * LSB BIT 0 = Enable Read xfr_rdy
879 * LSB BIT 1 = Soft ID only
880 * LSB BIT 2 =
881 * LSB BIT 3 =
882 * LSB BIT 4 = FCP RSP Payload [0]
883 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
884 * LSB BIT 6 = Enable Out-of-Order frame handling
885 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
886 *
887 * MSB BIT 0 = Sbus enable - 2300
888 * MSB BIT 1 =
889 * MSB BIT 2 =
890 * MSB BIT 3 =
06c22bd1 891 * MSB BIT 4 = LED mode
1da177e4
LT
892 * MSB BIT 5 = enable 50 ohm termination
893 * MSB BIT 6 = Data Rate (2300 only)
894 * MSB BIT 7 = Data Rate (2300 only)
895 */
896 uint8_t special_options[2];
897
898 uint8_t reserved_3[26];
899} init_cb_t;
900
901/*
902 * Get Link Status mailbox command return buffer.
903 */
3d71644c
AV
904#define GLSO_SEND_RPS BIT_0
905#define GLSO_USE_DID BIT_3
906
43ef0580
AV
907struct link_statistics {
908 uint32_t link_fail_cnt;
909 uint32_t loss_sync_cnt;
910 uint32_t loss_sig_cnt;
911 uint32_t prim_seq_err_cnt;
912 uint32_t inval_xmit_word_cnt;
913 uint32_t inval_crc_cnt;
032d8dd7
HZ
914 uint32_t lip_cnt;
915 uint32_t unused1[0x1a];
43ef0580
AV
916 uint32_t tx_frames;
917 uint32_t rx_frames;
918 uint32_t dumped_frames;
919 uint32_t unused2[2];
920 uint32_t nos_rcvd;
921};
1da177e4
LT
922
923/*
924 * NVRAM Command values.
925 */
926#define NV_START_BIT BIT_2
927#define NV_WRITE_OP (BIT_26+BIT_24)
928#define NV_READ_OP (BIT_26+BIT_25)
929#define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
930#define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
931#define NV_DELAY_COUNT 10
932
933/*
934 * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
935 */
936typedef struct {
937 /*
938 * NVRAM header
939 */
940 uint8_t id[4];
941 uint8_t nvram_version;
942 uint8_t reserved_0;
943
944 /*
945 * NVRAM RISC parameter block
946 */
947 uint8_t parameter_block_version;
948 uint8_t reserved_1;
949
950 /*
951 * LSB BIT 0 = Enable Hard Loop Id
952 * LSB BIT 1 = Enable Fairness
953 * LSB BIT 2 = Enable Full-Duplex
954 * LSB BIT 3 = Enable Fast Posting
955 * LSB BIT 4 = Enable Target Mode
956 * LSB BIT 5 = Disable Initiator Mode
957 * LSB BIT 6 = Enable ADISC
958 * LSB BIT 7 = Enable Target Inquiry Data
959 *
960 * MSB BIT 0 = Enable PDBC Notify
961 * MSB BIT 1 = Non Participating LIP
962 * MSB BIT 2 = Descending Loop ID Search
963 * MSB BIT 3 = Acquire Loop ID in LIPA
964 * MSB BIT 4 = Stop PortQ on Full Status
965 * MSB BIT 5 = Full Login after LIP
966 * MSB BIT 6 = Node Name Option
967 * MSB BIT 7 = Ext IFWCB enable bit
968 */
969 uint8_t firmware_options[2];
970
971 uint16_t frame_payload_size;
972 uint16_t max_iocb_allocation;
973 uint16_t execution_throttle;
974 uint8_t retry_count;
975 uint8_t retry_delay; /* unused */
976 uint8_t port_name[WWN_SIZE]; /* Big endian. */
977 uint16_t hard_address;
978 uint8_t inquiry_data;
979 uint8_t login_timeout;
980 uint8_t node_name[WWN_SIZE]; /* Big endian. */
981
982 /*
983 * LSB BIT 0 = Timer Operation mode bit 0
984 * LSB BIT 1 = Timer Operation mode bit 1
985 * LSB BIT 2 = Timer Operation mode bit 2
986 * LSB BIT 3 = Timer Operation mode bit 3
987 * LSB BIT 4 = Init Config Mode bit 0
988 * LSB BIT 5 = Init Config Mode bit 1
989 * LSB BIT 6 = Init Config Mode bit 2
990 * LSB BIT 7 = Enable Non part on LIHA failure
991 *
992 * MSB BIT 0 = Enable class 2
993 * MSB BIT 1 = Enable ACK0
994 * MSB BIT 2 =
995 * MSB BIT 3 =
996 * MSB BIT 4 = FC Tape Enable
997 * MSB BIT 5 = Enable FC Confirm
998 * MSB BIT 6 = Enable command queuing in target mode
999 * MSB BIT 7 = No Logo On Link Down
1000 */
1001 uint8_t add_firmware_options[2];
1002
1003 uint8_t response_accumulation_timer;
1004 uint8_t interrupt_delay_timer;
1005
1006 /*
1007 * LSB BIT 0 = Enable Read xfr_rdy
1008 * LSB BIT 1 = Soft ID only
1009 * LSB BIT 2 =
1010 * LSB BIT 3 =
1011 * LSB BIT 4 = FCP RSP Payload [0]
1012 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1013 * LSB BIT 6 = Enable Out-of-Order frame handling
1014 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1015 *
1016 * MSB BIT 0 = Sbus enable - 2300
1017 * MSB BIT 1 =
1018 * MSB BIT 2 =
1019 * MSB BIT 3 =
06c22bd1 1020 * MSB BIT 4 = LED mode
1da177e4
LT
1021 * MSB BIT 5 = enable 50 ohm termination
1022 * MSB BIT 6 = Data Rate (2300 only)
1023 * MSB BIT 7 = Data Rate (2300 only)
1024 */
1025 uint8_t special_options[2];
1026
1027 /* Reserved for expanded RISC parameter block */
1028 uint8_t reserved_2[22];
1029
1030 /*
1031 * LSB BIT 0 = Tx Sensitivity 1G bit 0
1032 * LSB BIT 1 = Tx Sensitivity 1G bit 1
1033 * LSB BIT 2 = Tx Sensitivity 1G bit 2
1034 * LSB BIT 3 = Tx Sensitivity 1G bit 3
1035 * LSB BIT 4 = Rx Sensitivity 1G bit 0
1036 * LSB BIT 5 = Rx Sensitivity 1G bit 1
1037 * LSB BIT 6 = Rx Sensitivity 1G bit 2
1038 * LSB BIT 7 = Rx Sensitivity 1G bit 3
fa2a1ce5 1039 *
1da177e4
LT
1040 * MSB BIT 0 = Tx Sensitivity 2G bit 0
1041 * MSB BIT 1 = Tx Sensitivity 2G bit 1
1042 * MSB BIT 2 = Tx Sensitivity 2G bit 2
1043 * MSB BIT 3 = Tx Sensitivity 2G bit 3
1044 * MSB BIT 4 = Rx Sensitivity 2G bit 0
1045 * MSB BIT 5 = Rx Sensitivity 2G bit 1
1046 * MSB BIT 6 = Rx Sensitivity 2G bit 2
1047 * MSB BIT 7 = Rx Sensitivity 2G bit 3
1048 *
1049 * LSB BIT 0 = Output Swing 1G bit 0
1050 * LSB BIT 1 = Output Swing 1G bit 1
1051 * LSB BIT 2 = Output Swing 1G bit 2
1052 * LSB BIT 3 = Output Emphasis 1G bit 0
1053 * LSB BIT 4 = Output Emphasis 1G bit 1
1054 * LSB BIT 5 = Output Swing 2G bit 0
1055 * LSB BIT 6 = Output Swing 2G bit 1
1056 * LSB BIT 7 = Output Swing 2G bit 2
fa2a1ce5 1057 *
1da177e4
LT
1058 * MSB BIT 0 = Output Emphasis 2G bit 0
1059 * MSB BIT 1 = Output Emphasis 2G bit 1
1060 * MSB BIT 2 = Output Enable
1061 * MSB BIT 3 =
1062 * MSB BIT 4 =
1063 * MSB BIT 5 =
1064 * MSB BIT 6 =
1065 * MSB BIT 7 =
1066 */
1067 uint8_t seriallink_options[4];
1068
1069 /*
1070 * NVRAM host parameter block
1071 *
1072 * LSB BIT 0 = Enable spinup delay
1073 * LSB BIT 1 = Disable BIOS
1074 * LSB BIT 2 = Enable Memory Map BIOS
1075 * LSB BIT 3 = Enable Selectable Boot
1076 * LSB BIT 4 = Disable RISC code load
1077 * LSB BIT 5 = Set cache line size 1
1078 * LSB BIT 6 = PCI Parity Disable
1079 * LSB BIT 7 = Enable extended logging
1080 *
1081 * MSB BIT 0 = Enable 64bit addressing
1082 * MSB BIT 1 = Enable lip reset
1083 * MSB BIT 2 = Enable lip full login
1084 * MSB BIT 3 = Enable target reset
1085 * MSB BIT 4 = Enable database storage
1086 * MSB BIT 5 = Enable cache flush read
1087 * MSB BIT 6 = Enable database load
1088 * MSB BIT 7 = Enable alternate WWN
1089 */
1090 uint8_t host_p[2];
1091
1092 uint8_t boot_node_name[WWN_SIZE];
1093 uint8_t boot_lun_number;
1094 uint8_t reset_delay;
1095 uint8_t port_down_retry_count;
1096 uint8_t boot_id_number;
1097 uint16_t max_luns_per_target;
1098 uint8_t fcode_boot_port_name[WWN_SIZE];
1099 uint8_t alternate_port_name[WWN_SIZE];
1100 uint8_t alternate_node_name[WWN_SIZE];
1101
1102 /*
1103 * BIT 0 = Selective Login
1104 * BIT 1 = Alt-Boot Enable
1105 * BIT 2 =
1106 * BIT 3 = Boot Order List
1107 * BIT 4 =
1108 * BIT 5 = Selective LUN
1109 * BIT 6 =
1110 * BIT 7 = unused
1111 */
1112 uint8_t efi_parameters;
1113
1114 uint8_t link_down_timeout;
1115
cca5335c 1116 uint8_t adapter_id[16];
1da177e4
LT
1117
1118 uint8_t alt1_boot_node_name[WWN_SIZE];
1119 uint16_t alt1_boot_lun_number;
1120 uint8_t alt2_boot_node_name[WWN_SIZE];
1121 uint16_t alt2_boot_lun_number;
1122 uint8_t alt3_boot_node_name[WWN_SIZE];
1123 uint16_t alt3_boot_lun_number;
1124 uint8_t alt4_boot_node_name[WWN_SIZE];
1125 uint16_t alt4_boot_lun_number;
1126 uint8_t alt5_boot_node_name[WWN_SIZE];
1127 uint16_t alt5_boot_lun_number;
1128 uint8_t alt6_boot_node_name[WWN_SIZE];
1129 uint16_t alt6_boot_lun_number;
1130 uint8_t alt7_boot_node_name[WWN_SIZE];
1131 uint16_t alt7_boot_lun_number;
1132
1133 uint8_t reserved_3[2];
1134
1135 /* Offset 200-215 : Model Number */
1136 uint8_t model_number[16];
1137
1138 /* OEM related items */
1139 uint8_t oem_specific[16];
1140
1141 /*
1142 * NVRAM Adapter Features offset 232-239
1143 *
1144 * LSB BIT 0 = External GBIC
1145 * LSB BIT 1 = Risc RAM parity
1146 * LSB BIT 2 = Buffer Plus Module
1147 * LSB BIT 3 = Multi Chip Adapter
1148 * LSB BIT 4 = Internal connector
1149 * LSB BIT 5 =
1150 * LSB BIT 6 =
1151 * LSB BIT 7 =
1152 *
1153 * MSB BIT 0 =
1154 * MSB BIT 1 =
1155 * MSB BIT 2 =
1156 * MSB BIT 3 =
1157 * MSB BIT 4 =
1158 * MSB BIT 5 =
1159 * MSB BIT 6 =
1160 * MSB BIT 7 =
1161 */
1162 uint8_t adapter_features[2];
1163
1164 uint8_t reserved_4[16];
1165
1166 /* Subsystem vendor ID for ISP2200 */
1167 uint16_t subsystem_vendor_id_2200;
1168
1169 /* Subsystem device ID for ISP2200 */
1170 uint16_t subsystem_device_id_2200;
1171
1172 uint8_t reserved_5;
1173 uint8_t checksum;
1174} nvram_t;
1175
1176/*
1177 * ISP queue - response queue entry definition.
1178 */
1179typedef struct {
1180 uint8_t data[60];
1181 uint32_t signature;
1182#define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
1183} response_t;
1184
1185typedef union {
1186 uint16_t extended;
1187 struct {
1188 uint8_t reserved;
1189 uint8_t standard;
1190 } id;
1191} target_id_t;
1192
1193#define SET_TARGET_ID(ha, to, from) \
1194do { \
1195 if (HAS_EXTENDED_IDS(ha)) \
1196 to.extended = cpu_to_le16(from); \
1197 else \
1198 to.id.standard = (uint8_t)from; \
1199} while (0)
1200
1201/*
1202 * ISP queue - command entry structure definition.
1203 */
1204#define COMMAND_TYPE 0x11 /* Command entry */
1da177e4
LT
1205typedef struct {
1206 uint8_t entry_type; /* Entry type. */
1207 uint8_t entry_count; /* Entry count. */
1208 uint8_t sys_define; /* System defined. */
1209 uint8_t entry_status; /* Entry Status. */
1210 uint32_t handle; /* System handle. */
1211 target_id_t target; /* SCSI ID */
1212 uint16_t lun; /* SCSI LUN */
1213 uint16_t control_flags; /* Control flags. */
1214#define CF_WRITE BIT_6
1215#define CF_READ BIT_5
1216#define CF_SIMPLE_TAG BIT_3
1217#define CF_ORDERED_TAG BIT_2
1218#define CF_HEAD_TAG BIT_1
1219 uint16_t reserved_1;
1220 uint16_t timeout; /* Command timeout. */
1221 uint16_t dseg_count; /* Data segment count. */
1222 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1223 uint32_t byte_count; /* Total byte count. */
1224 uint32_t dseg_0_address; /* Data segment 0 address. */
1225 uint32_t dseg_0_length; /* Data segment 0 length. */
1226 uint32_t dseg_1_address; /* Data segment 1 address. */
1227 uint32_t dseg_1_length; /* Data segment 1 length. */
1228 uint32_t dseg_2_address; /* Data segment 2 address. */
1229 uint32_t dseg_2_length; /* Data segment 2 length. */
1230} cmd_entry_t;
1231
1232/*
1233 * ISP queue - 64-Bit addressing, command entry structure definition.
1234 */
1235#define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
1236typedef struct {
1237 uint8_t entry_type; /* Entry type. */
1238 uint8_t entry_count; /* Entry count. */
1239 uint8_t sys_define; /* System defined. */
1240 uint8_t entry_status; /* Entry Status. */
1241 uint32_t handle; /* System handle. */
1242 target_id_t target; /* SCSI ID */
1243 uint16_t lun; /* SCSI LUN */
1244 uint16_t control_flags; /* Control flags. */
1245 uint16_t reserved_1;
1246 uint16_t timeout; /* Command timeout. */
1247 uint16_t dseg_count; /* Data segment count. */
1248 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1249 uint32_t byte_count; /* Total byte count. */
1250 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1251 uint32_t dseg_0_length; /* Data segment 0 length. */
1252 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1253 uint32_t dseg_1_length; /* Data segment 1 length. */
1254} cmd_a64_entry_t, request_t;
1255
1256/*
1257 * ISP queue - continuation entry structure definition.
1258 */
1259#define CONTINUE_TYPE 0x02 /* Continuation entry. */
1260typedef struct {
1261 uint8_t entry_type; /* Entry type. */
1262 uint8_t entry_count; /* Entry count. */
1263 uint8_t sys_define; /* System defined. */
1264 uint8_t entry_status; /* Entry Status. */
1265 uint32_t reserved;
1266 uint32_t dseg_0_address; /* Data segment 0 address. */
1267 uint32_t dseg_0_length; /* Data segment 0 length. */
1268 uint32_t dseg_1_address; /* Data segment 1 address. */
1269 uint32_t dseg_1_length; /* Data segment 1 length. */
1270 uint32_t dseg_2_address; /* Data segment 2 address. */
1271 uint32_t dseg_2_length; /* Data segment 2 length. */
1272 uint32_t dseg_3_address; /* Data segment 3 address. */
1273 uint32_t dseg_3_length; /* Data segment 3 length. */
1274 uint32_t dseg_4_address; /* Data segment 4 address. */
1275 uint32_t dseg_4_length; /* Data segment 4 length. */
1276 uint32_t dseg_5_address; /* Data segment 5 address. */
1277 uint32_t dseg_5_length; /* Data segment 5 length. */
1278 uint32_t dseg_6_address; /* Data segment 6 address. */
1279 uint32_t dseg_6_length; /* Data segment 6 length. */
1280} cont_entry_t;
1281
1282/*
1283 * ISP queue - 64-Bit addressing, continuation entry structure definition.
1284 */
1285#define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
1286typedef struct {
1287 uint8_t entry_type; /* Entry type. */
1288 uint8_t entry_count; /* Entry count. */
1289 uint8_t sys_define; /* System defined. */
1290 uint8_t entry_status; /* Entry Status. */
1291 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1292 uint32_t dseg_0_length; /* Data segment 0 length. */
1293 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1294 uint32_t dseg_1_length; /* Data segment 1 length. */
1295 uint32_t dseg_2_address [2]; /* Data segment 2 address. */
1296 uint32_t dseg_2_length; /* Data segment 2 length. */
1297 uint32_t dseg_3_address[2]; /* Data segment 3 address. */
1298 uint32_t dseg_3_length; /* Data segment 3 length. */
1299 uint32_t dseg_4_address[2]; /* Data segment 4 address. */
1300 uint32_t dseg_4_length; /* Data segment 4 length. */
1301} cont_a64_entry_t;
1302
1303/*
1304 * ISP queue - status entry structure definition.
1305 */
1306#define STATUS_TYPE 0x03 /* Status entry. */
1307typedef struct {
1308 uint8_t entry_type; /* Entry type. */
1309 uint8_t entry_count; /* Entry count. */
1310 uint8_t sys_define; /* System defined. */
1311 uint8_t entry_status; /* Entry Status. */
1312 uint32_t handle; /* System handle. */
1313 uint16_t scsi_status; /* SCSI status. */
1314 uint16_t comp_status; /* Completion status. */
1315 uint16_t state_flags; /* State flags. */
1316 uint16_t status_flags; /* Status flags. */
1317 uint16_t rsp_info_len; /* Response Info Length. */
1318 uint16_t req_sense_length; /* Request sense data length. */
1319 uint32_t residual_length; /* Residual transfer length. */
1320 uint8_t rsp_info[8]; /* FCP response information. */
1321 uint8_t req_sense_data[32]; /* Request sense data. */
1322} sts_entry_t;
1323
1324/*
1325 * Status entry entry status
1326 */
3d71644c 1327#define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
1da177e4
LT
1328#define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
1329#define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
1330#define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
1331#define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
1332#define RF_BUSY BIT_1 /* Busy */
3d71644c
AV
1333#define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
1334 RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
1335#define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
1336 RF_INV_E_TYPE)
1da177e4
LT
1337
1338/*
1339 * Status entry SCSI status bit definitions.
1340 */
1341#define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
1342#define SS_RESIDUAL_UNDER BIT_11
1343#define SS_RESIDUAL_OVER BIT_10
1344#define SS_SENSE_LEN_VALID BIT_9
1345#define SS_RESPONSE_INFO_LEN_VALID BIT_8
1346
1347#define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
1348#define SS_BUSY_CONDITION BIT_3
1349#define SS_CONDITION_MET BIT_2
1350#define SS_CHECK_CONDITION BIT_1
1351
1352/*
1353 * Status entry completion status
1354 */
1355#define CS_COMPLETE 0x0 /* No errors */
1356#define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
1357#define CS_DMA 0x2 /* A DMA direction error. */
1358#define CS_TRANSPORT 0x3 /* Transport error. */
1359#define CS_RESET 0x4 /* SCSI bus reset occurred */
1360#define CS_ABORTED 0x5 /* System aborted command. */
1361#define CS_TIMEOUT 0x6 /* Timeout error. */
1362#define CS_DATA_OVERRUN 0x7 /* Data overrun. */
1363
1364#define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
1365#define CS_QUEUE_FULL 0x1C /* Queue Full. */
1366#define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
1367 /* (selection timeout) */
1368#define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
1369#define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
1370#define CS_PORT_BUSY 0x2B /* Port Busy */
1371#define CS_COMPLETE_CHKCOND 0x30 /* Error? */
1372#define CS_BAD_PAYLOAD 0x80 /* Driver defined */
1373#define CS_UNKNOWN 0x81 /* Driver defined */
1374#define CS_RETRY 0x82 /* Driver defined */
1375#define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
1376
1377/*
1378 * Status entry status flags
1379 */
1380#define SF_ABTS_TERMINATED BIT_10
1381#define SF_LOGOUT_SENT BIT_13
1382
1383/*
1384 * ISP queue - status continuation entry structure definition.
1385 */
1386#define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
1387typedef struct {
1388 uint8_t entry_type; /* Entry type. */
1389 uint8_t entry_count; /* Entry count. */
1390 uint8_t sys_define; /* System defined. */
1391 uint8_t entry_status; /* Entry Status. */
1392 uint8_t data[60]; /* data */
1393} sts_cont_entry_t;
1394
1395/*
1396 * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
1397 * structure definition.
1398 */
1399#define STATUS_TYPE_21 0x21 /* Status entry. */
1400typedef struct {
1401 uint8_t entry_type; /* Entry type. */
1402 uint8_t entry_count; /* Entry count. */
1403 uint8_t handle_count; /* Handle count. */
1404 uint8_t entry_status; /* Entry Status. */
1405 uint32_t handle[15]; /* System handles. */
1406} sts21_entry_t;
1407
1408/*
1409 * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
1410 * structure definition.
1411 */
1412#define STATUS_TYPE_22 0x22 /* Status entry. */
1413typedef struct {
1414 uint8_t entry_type; /* Entry type. */
1415 uint8_t entry_count; /* Entry count. */
1416 uint8_t handle_count; /* Handle count. */
1417 uint8_t entry_status; /* Entry Status. */
1418 uint16_t handle[30]; /* System handles. */
1419} sts22_entry_t;
1420
1421/*
1422 * ISP queue - marker entry structure definition.
1423 */
1424#define MARKER_TYPE 0x04 /* Marker entry. */
1425typedef struct {
1426 uint8_t entry_type; /* Entry type. */
1427 uint8_t entry_count; /* Entry count. */
1428 uint8_t handle_count; /* Handle count. */
1429 uint8_t entry_status; /* Entry Status. */
1430 uint32_t sys_define_2; /* System defined. */
1431 target_id_t target; /* SCSI ID */
1432 uint8_t modifier; /* Modifier (7-0). */
1433#define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
1434#define MK_SYNC_ID 1 /* Synchronize ID */
1435#define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
1436#define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
1437 /* clear port changed, */
1438 /* use sequence number. */
1439 uint8_t reserved_1;
1440 uint16_t sequence_number; /* Sequence number of event */
1441 uint16_t lun; /* SCSI LUN */
1442 uint8_t reserved_2[48];
1443} mrk_entry_t;
1444
1445/*
1446 * ISP queue - Management Server entry structure definition.
1447 */
1448#define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
1449typedef struct {
1450 uint8_t entry_type; /* Entry type. */
1451 uint8_t entry_count; /* Entry count. */
1452 uint8_t handle_count; /* Handle count. */
1453 uint8_t entry_status; /* Entry Status. */
1454 uint32_t handle1; /* System handle. */
1455 target_id_t loop_id;
1456 uint16_t status;
1457 uint16_t control_flags; /* Control flags. */
1458 uint16_t reserved2;
1459 uint16_t timeout;
1460 uint16_t cmd_dsd_count;
1461 uint16_t total_dsd_count;
1462 uint8_t type;
1463 uint8_t r_ctl;
1464 uint16_t rx_id;
1465 uint16_t reserved3;
1466 uint32_t handle2;
1467 uint32_t rsp_bytecount;
1468 uint32_t req_bytecount;
1469 uint32_t dseg_req_address[2]; /* Data segment 0 address. */
1470 uint32_t dseg_req_length; /* Data segment 0 length. */
1471 uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
1472 uint32_t dseg_rsp_length; /* Data segment 1 length. */
1473} ms_iocb_entry_t;
1474
1475
1476/*
1477 * ISP queue - Mailbox Command entry structure definition.
1478 */
1479#define MBX_IOCB_TYPE 0x39
1480struct mbx_entry {
1481 uint8_t entry_type;
1482 uint8_t entry_count;
1483 uint8_t sys_define1;
1484 /* Use sys_define1 for source type */
1485#define SOURCE_SCSI 0x00
1486#define SOURCE_IP 0x01
1487#define SOURCE_VI 0x02
1488#define SOURCE_SCTP 0x03
1489#define SOURCE_MP 0x04
1490#define SOURCE_MPIOCTL 0x05
1491#define SOURCE_ASYNC_IOCB 0x07
1492
1493 uint8_t entry_status;
1494
1495 uint32_t handle;
1496 target_id_t loop_id;
1497
1498 uint16_t status;
1499 uint16_t state_flags;
1500 uint16_t status_flags;
1501
1502 uint32_t sys_define2[2];
1503
1504 uint16_t mb0;
1505 uint16_t mb1;
1506 uint16_t mb2;
1507 uint16_t mb3;
1508 uint16_t mb6;
1509 uint16_t mb7;
1510 uint16_t mb9;
1511 uint16_t mb10;
1512 uint32_t reserved_2[2];
1513 uint8_t node_name[WWN_SIZE];
1514 uint8_t port_name[WWN_SIZE];
1515};
1516
1517/*
1518 * ISP request and response queue entry sizes
1519 */
1520#define RESPONSE_ENTRY_SIZE (sizeof(response_t))
1521#define REQUEST_ENTRY_SIZE (sizeof(request_t))
1522
1523
1524/*
1525 * 24 bit port ID type definition.
1526 */
1527typedef union {
1528 uint32_t b24 : 24;
1529
1530 struct {
b889d531
MN
1531#ifdef __BIG_ENDIAN
1532 uint8_t domain;
1533 uint8_t area;
1534 uint8_t al_pa;
0fd30f77 1535#elif defined(__LITTLE_ENDIAN)
1da177e4
LT
1536 uint8_t al_pa;
1537 uint8_t area;
1538 uint8_t domain;
b889d531
MN
1539#else
1540#error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
1541#endif
1da177e4
LT
1542 uint8_t rsvd_1;
1543 } b;
1544} port_id_t;
1545#define INVALID_PORT_ID 0xFFFFFF
1546
1547/*
1548 * Switch info gathering structure.
1549 */
1550typedef struct {
1551 port_id_t d_id;
1552 uint8_t node_name[WWN_SIZE];
1553 uint8_t port_name[WWN_SIZE];
d8b45213 1554 uint8_t fabric_port_name[WWN_SIZE];
d8b45213 1555 uint16_t fp_speed;
1da177e4
LT
1556} sw_info_t;
1557
1da177e4
LT
1558/*
1559 * Fibre channel port type.
1560 */
1561 typedef enum {
1562 FCT_UNKNOWN,
1563 FCT_RSCN,
1564 FCT_SWITCH,
1565 FCT_BROADCAST,
1566 FCT_INITIATOR,
1567 FCT_TARGET
1568} fc_port_type_t;
1569
1570/*
1571 * Fibre channel port structure.
1572 */
1573typedef struct fc_port {
1574 struct list_head list;
7b867cf7 1575 struct scsi_qla_host *vha;
1da177e4
LT
1576
1577 uint8_t node_name[WWN_SIZE];
1578 uint8_t port_name[WWN_SIZE];
1579 port_id_t d_id;
1580 uint16_t loop_id;
1581 uint16_t old_loop_id;
1582
d8b45213
AV
1583 uint8_t fabric_port_name[WWN_SIZE];
1584 uint16_t fp_speed;
1585
1da177e4
LT
1586 fc_port_type_t port_type;
1587
1588 atomic_t state;
1589 uint32_t flags;
1590
1da177e4
LT
1591 int port_login_retry_count;
1592 int login_retry;
1593 atomic_t port_down_timer;
1594
d97994dc 1595 struct fc_rport *rport, *drport;
ad3e0eda 1596 u32 supported_classes;
df7baa50 1597
2c3dfe3f 1598 uint16_t vp_idx;
1da177e4
LT
1599} fc_port_t;
1600
1601/*
1602 * Fibre channel port/lun states.
1603 */
1604#define FCS_UNCONFIGURED 1
1605#define FCS_DEVICE_DEAD 2
1606#define FCS_DEVICE_LOST 3
1607#define FCS_ONLINE 4
1da177e4
LT
1608
1609/*
1610 * FC port flags.
1611 */
1612#define FCF_FABRIC_DEVICE BIT_0
1613#define FCF_LOGIN_NEEDED BIT_1
f08b7251 1614#define FCF_FCP2_DEVICE BIT_2
1da177e4
LT
1615
1616/* No loop ID flag. */
1617#define FC_NO_LOOP_ID 0x1000
1618
1da177e4
LT
1619/*
1620 * FC-CT interface
1621 *
1622 * NOTE: All structures are big-endian in form.
1623 */
1624
1625#define CT_REJECT_RESPONSE 0x8001
1626#define CT_ACCEPT_RESPONSE 0x8002
4346b149 1627#define CT_REASON_INVALID_COMMAND_CODE 0x01
cca5335c 1628#define CT_REASON_CANNOT_PERFORM 0x09
3fe7cfb9 1629#define CT_REASON_COMMAND_UNSUPPORTED 0x0b
cca5335c 1630#define CT_EXPL_ALREADY_REGISTERED 0x10
1da177e4
LT
1631
1632#define NS_N_PORT_TYPE 0x01
1633#define NS_NL_PORT_TYPE 0x02
1634#define NS_NX_PORT_TYPE 0x7F
1635
1636#define GA_NXT_CMD 0x100
1637#define GA_NXT_REQ_SIZE (16 + 4)
1638#define GA_NXT_RSP_SIZE (16 + 620)
1639
1640#define GID_PT_CMD 0x1A1
1641#define GID_PT_REQ_SIZE (16 + 4)
1642#define GID_PT_RSP_SIZE (16 + (MAX_FIBRE_DEVICES * 4))
1643
1644#define GPN_ID_CMD 0x112
1645#define GPN_ID_REQ_SIZE (16 + 4)
1646#define GPN_ID_RSP_SIZE (16 + 8)
1647
1648#define GNN_ID_CMD 0x113
1649#define GNN_ID_REQ_SIZE (16 + 4)
1650#define GNN_ID_RSP_SIZE (16 + 8)
1651
1652#define GFT_ID_CMD 0x117
1653#define GFT_ID_REQ_SIZE (16 + 4)
1654#define GFT_ID_RSP_SIZE (16 + 32)
1655
1656#define RFT_ID_CMD 0x217
1657#define RFT_ID_REQ_SIZE (16 + 4 + 32)
1658#define RFT_ID_RSP_SIZE 16
1659
1660#define RFF_ID_CMD 0x21F
1661#define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
1662#define RFF_ID_RSP_SIZE 16
1663
1664#define RNN_ID_CMD 0x213
1665#define RNN_ID_REQ_SIZE (16 + 4 + 8)
1666#define RNN_ID_RSP_SIZE 16
1667
1668#define RSNN_NN_CMD 0x239
1669#define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
1670#define RSNN_NN_RSP_SIZE 16
1671
d8b45213
AV
1672#define GFPN_ID_CMD 0x11C
1673#define GFPN_ID_REQ_SIZE (16 + 4)
1674#define GFPN_ID_RSP_SIZE (16 + 8)
1675
1676#define GPSC_CMD 0x127
1677#define GPSC_REQ_SIZE (16 + 8)
1678#define GPSC_RSP_SIZE (16 + 2 + 2)
1679
1680
cca5335c
AV
1681/*
1682 * HBA attribute types.
1683 */
1684#define FDMI_HBA_ATTR_COUNT 9
1685#define FDMI_HBA_NODE_NAME 1
1686#define FDMI_HBA_MANUFACTURER 2
1687#define FDMI_HBA_SERIAL_NUMBER 3
1688#define FDMI_HBA_MODEL 4
1689#define FDMI_HBA_MODEL_DESCRIPTION 5
1690#define FDMI_HBA_HARDWARE_VERSION 6
1691#define FDMI_HBA_DRIVER_VERSION 7
1692#define FDMI_HBA_OPTION_ROM_VERSION 8
1693#define FDMI_HBA_FIRMWARE_VERSION 9
1694#define FDMI_HBA_OS_NAME_AND_VERSION 0xa
1695#define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
1696
1697struct ct_fdmi_hba_attr {
1698 uint16_t type;
1699 uint16_t len;
1700 union {
1701 uint8_t node_name[WWN_SIZE];
1702 uint8_t manufacturer[32];
1703 uint8_t serial_num[8];
1704 uint8_t model[16];
1705 uint8_t model_desc[80];
1706 uint8_t hw_version[16];
1707 uint8_t driver_version[32];
1708 uint8_t orom_version[16];
1709 uint8_t fw_version[16];
1710 uint8_t os_version[128];
1711 uint8_t max_ct_len[4];
1712 } a;
1713};
1714
1715struct ct_fdmi_hba_attributes {
1716 uint32_t count;
1717 struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
1718};
1719
1720/*
1721 * Port attribute types.
1722 */
8a85e171 1723#define FDMI_PORT_ATTR_COUNT 6
cca5335c
AV
1724#define FDMI_PORT_FC4_TYPES 1
1725#define FDMI_PORT_SUPPORT_SPEED 2
1726#define FDMI_PORT_CURRENT_SPEED 3
1727#define FDMI_PORT_MAX_FRAME_SIZE 4
1728#define FDMI_PORT_OS_DEVICE_NAME 5
1729#define FDMI_PORT_HOST_NAME 6
1730
5881569b
AV
1731#define FDMI_PORT_SPEED_1GB 0x1
1732#define FDMI_PORT_SPEED_2GB 0x2
1733#define FDMI_PORT_SPEED_10GB 0x4
1734#define FDMI_PORT_SPEED_4GB 0x8
1735#define FDMI_PORT_SPEED_8GB 0x10
1736#define FDMI_PORT_SPEED_16GB 0x20
1737#define FDMI_PORT_SPEED_UNKNOWN 0x8000
1738
cca5335c
AV
1739struct ct_fdmi_port_attr {
1740 uint16_t type;
1741 uint16_t len;
1742 union {
1743 uint8_t fc4_types[32];
1744 uint32_t sup_speed;
1745 uint32_t cur_speed;
1746 uint32_t max_frame_size;
1747 uint8_t os_dev_name[32];
1748 uint8_t host_name[32];
1749 } a;
1750};
1751
1752/*
1753 * Port Attribute Block.
1754 */
1755struct ct_fdmi_port_attributes {
1756 uint32_t count;
1757 struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
1758};
1759
1760/* FDMI definitions. */
1761#define GRHL_CMD 0x100
1762#define GHAT_CMD 0x101
1763#define GRPL_CMD 0x102
1764#define GPAT_CMD 0x110
1765
1766#define RHBA_CMD 0x200
1767#define RHBA_RSP_SIZE 16
1768
1769#define RHAT_CMD 0x201
1770#define RPRT_CMD 0x210
1771
1772#define RPA_CMD 0x211
1773#define RPA_RSP_SIZE 16
1774
1775#define DHBA_CMD 0x300
1776#define DHBA_REQ_SIZE (16 + 8)
1777#define DHBA_RSP_SIZE 16
1778
1779#define DHAT_CMD 0x301
1780#define DPRT_CMD 0x310
1781#define DPA_CMD 0x311
1782
1da177e4
LT
1783/* CT command header -- request/response common fields */
1784struct ct_cmd_hdr {
1785 uint8_t revision;
1786 uint8_t in_id[3];
1787 uint8_t gs_type;
1788 uint8_t gs_subtype;
1789 uint8_t options;
1790 uint8_t reserved;
1791};
1792
1793/* CT command request */
1794struct ct_sns_req {
1795 struct ct_cmd_hdr header;
1796 uint16_t command;
1797 uint16_t max_rsp_size;
1798 uint8_t fragment_id;
1799 uint8_t reserved[3];
1800
1801 union {
d8b45213 1802 /* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
1da177e4
LT
1803 struct {
1804 uint8_t reserved;
1805 uint8_t port_id[3];
1806 } port_id;
1807
1808 struct {
1809 uint8_t port_type;
1810 uint8_t domain;
1811 uint8_t area;
1812 uint8_t reserved;
1813 } gid_pt;
1814
1815 struct {
1816 uint8_t reserved;
1817 uint8_t port_id[3];
1818 uint8_t fc4_types[32];
1819 } rft_id;
1820
1821 struct {
1822 uint8_t reserved;
1823 uint8_t port_id[3];
1824 uint16_t reserved2;
1825 uint8_t fc4_feature;
1826 uint8_t fc4_type;
1827 } rff_id;
1828
1829 struct {
1830 uint8_t reserved;
1831 uint8_t port_id[3];
1832 uint8_t node_name[8];
1833 } rnn_id;
1834
1835 struct {
1836 uint8_t node_name[8];
1837 uint8_t name_len;
1838 uint8_t sym_node_name[255];
1839 } rsnn_nn;
cca5335c
AV
1840
1841 struct {
1842 uint8_t hba_indentifier[8];
1843 } ghat;
1844
1845 struct {
1846 uint8_t hba_identifier[8];
1847 uint32_t entry_count;
1848 uint8_t port_name[8];
1849 struct ct_fdmi_hba_attributes attrs;
1850 } rhba;
1851
1852 struct {
1853 uint8_t hba_identifier[8];
1854 struct ct_fdmi_hba_attributes attrs;
1855 } rhat;
1856
1857 struct {
1858 uint8_t port_name[8];
1859 struct ct_fdmi_port_attributes attrs;
1860 } rpa;
1861
1862 struct {
1863 uint8_t port_name[8];
1864 } dhba;
1865
1866 struct {
1867 uint8_t port_name[8];
1868 } dhat;
1869
1870 struct {
1871 uint8_t port_name[8];
1872 } dprt;
1873
1874 struct {
1875 uint8_t port_name[8];
1876 } dpa;
d8b45213
AV
1877
1878 struct {
1879 uint8_t port_name[8];
1880 } gpsc;
1da177e4
LT
1881 } req;
1882};
1883
1884/* CT command response header */
1885struct ct_rsp_hdr {
1886 struct ct_cmd_hdr header;
1887 uint16_t response;
1888 uint16_t residual;
1889 uint8_t fragment_id;
1890 uint8_t reason_code;
1891 uint8_t explanation_code;
1892 uint8_t vendor_unique;
1893};
1894
1895struct ct_sns_gid_pt_data {
1896 uint8_t control_byte;
1897 uint8_t port_id[3];
1898};
1899
1900struct ct_sns_rsp {
1901 struct ct_rsp_hdr header;
1902
1903 union {
1904 struct {
1905 uint8_t port_type;
1906 uint8_t port_id[3];
1907 uint8_t port_name[8];
1908 uint8_t sym_port_name_len;
1909 uint8_t sym_port_name[255];
1910 uint8_t node_name[8];
1911 uint8_t sym_node_name_len;
1912 uint8_t sym_node_name[255];
1913 uint8_t init_proc_assoc[8];
1914 uint8_t node_ip_addr[16];
1915 uint8_t class_of_service[4];
1916 uint8_t fc4_types[32];
1917 uint8_t ip_address[16];
1918 uint8_t fabric_port_name[8];
1919 uint8_t reserved;
1920 uint8_t hard_address[3];
1921 } ga_nxt;
1922
1923 struct {
1924 struct ct_sns_gid_pt_data entries[MAX_FIBRE_DEVICES];
1925 } gid_pt;
1926
1927 struct {
1928 uint8_t port_name[8];
1929 } gpn_id;
1930
1931 struct {
1932 uint8_t node_name[8];
1933 } gnn_id;
1934
1935 struct {
1936 uint8_t fc4_types[32];
1937 } gft_id;
cca5335c
AV
1938
1939 struct {
1940 uint32_t entry_count;
1941 uint8_t port_name[8];
1942 struct ct_fdmi_hba_attributes attrs;
1943 } ghat;
d8b45213
AV
1944
1945 struct {
1946 uint8_t port_name[8];
1947 } gfpn_id;
1948
1949 struct {
1950 uint16_t speeds;
1951 uint16_t speed;
1952 } gpsc;
1da177e4
LT
1953 } rsp;
1954};
1955
1956struct ct_sns_pkt {
1957 union {
1958 struct ct_sns_req req;
1959 struct ct_sns_rsp rsp;
1960 } p;
1961};
1962
1963/*
1964 * SNS command structures -- for 2200 compatability.
1965 */
1966#define RFT_ID_SNS_SCMD_LEN 22
1967#define RFT_ID_SNS_CMD_SIZE 60
1968#define RFT_ID_SNS_DATA_SIZE 16
1969
1970#define RNN_ID_SNS_SCMD_LEN 10
1971#define RNN_ID_SNS_CMD_SIZE 36
1972#define RNN_ID_SNS_DATA_SIZE 16
1973
1974#define GA_NXT_SNS_SCMD_LEN 6
1975#define GA_NXT_SNS_CMD_SIZE 28
1976#define GA_NXT_SNS_DATA_SIZE (620 + 16)
1977
1978#define GID_PT_SNS_SCMD_LEN 6
1979#define GID_PT_SNS_CMD_SIZE 28
1980#define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES * 4 + 16)
1981
1982#define GPN_ID_SNS_SCMD_LEN 6
1983#define GPN_ID_SNS_CMD_SIZE 28
1984#define GPN_ID_SNS_DATA_SIZE (8 + 16)
1985
1986#define GNN_ID_SNS_SCMD_LEN 6
1987#define GNN_ID_SNS_CMD_SIZE 28
1988#define GNN_ID_SNS_DATA_SIZE (8 + 16)
1989
1990struct sns_cmd_pkt {
1991 union {
1992 struct {
1993 uint16_t buffer_length;
1994 uint16_t reserved_1;
1995 uint32_t buffer_address[2];
1996 uint16_t subcommand_length;
1997 uint16_t reserved_2;
1998 uint16_t subcommand;
1999 uint16_t size;
2000 uint32_t reserved_3;
2001 uint8_t param[36];
2002 } cmd;
2003
2004 uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
2005 uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
2006 uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
2007 uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
2008 uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
2009 uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
2010 } p;
2011};
2012
5433383e
AV
2013struct fw_blob {
2014 char *name;
2015 uint32_t segs[4];
2016 const struct firmware *fw;
2017};
2018
1da177e4
LT
2019/* Return data from MBC_GET_ID_LIST call. */
2020struct gid_list_info {
2021 uint8_t al_pa;
2022 uint8_t area;
fa2a1ce5 2023 uint8_t domain;
1da177e4
LT
2024 uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
2025 uint16_t loop_id; /* ISP23XX -- 6 bytes. */
3d71644c 2026 uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
1da177e4
LT
2027};
2028#define GID_LIST_SIZE (sizeof(struct gid_list_info) * MAX_FIBRE_DEVICES)
2029
2c3dfe3f
SJ
2030/* NPIV */
2031typedef struct vport_info {
2032 uint8_t port_name[WWN_SIZE];
2033 uint8_t node_name[WWN_SIZE];
2034 int vp_id;
2035 uint16_t loop_id;
2036 unsigned long host_no;
2037 uint8_t port_id[3];
2038 int loop_state;
2039} vport_info_t;
2040
2041typedef struct vport_params {
2042 uint8_t port_name[WWN_SIZE];
2043 uint8_t node_name[WWN_SIZE];
2044 uint32_t options;
2045#define VP_OPTS_RETRY_ENABLE BIT_0
2046#define VP_OPTS_VP_DISABLE BIT_1
2047} vport_params_t;
2048
2049/* NPIV - return codes of VP create and modify */
2050#define VP_RET_CODE_OK 0
2051#define VP_RET_CODE_FATAL 1
2052#define VP_RET_CODE_WRONG_ID 2
2053#define VP_RET_CODE_WWPN 3
2054#define VP_RET_CODE_RESOURCES 4
2055#define VP_RET_CODE_NO_MEM 5
2056#define VP_RET_CODE_NOT_FOUND 6
2057
7b867cf7 2058struct qla_hw_data;
2afa19a9 2059struct rsp_que;
abbd8870
AV
2060/*
2061 * ISP operations
2062 */
2063struct isp_operations {
2064
2065 int (*pci_config) (struct scsi_qla_host *);
2066 void (*reset_chip) (struct scsi_qla_host *);
2067 int (*chip_diag) (struct scsi_qla_host *);
2068 void (*config_rings) (struct scsi_qla_host *);
2069 void (*reset_adapter) (struct scsi_qla_host *);
2070 int (*nvram_config) (struct scsi_qla_host *);
2071 void (*update_fw_options) (struct scsi_qla_host *);
2072 int (*load_risc) (struct scsi_qla_host *, uint32_t *);
2073
2074 char * (*pci_info_str) (struct scsi_qla_host *, char *);
2075 char * (*fw_version_str) (struct scsi_qla_host *, char *);
2076
7d12e780 2077 irq_handler_t intr_handler;
7b867cf7
AC
2078 void (*enable_intrs) (struct qla_hw_data *);
2079 void (*disable_intrs) (struct qla_hw_data *);
abbd8870 2080
2afa19a9
AC
2081 int (*abort_command) (srb_t *);
2082 int (*target_reset) (struct fc_port *, unsigned int, int);
2083 int (*lun_reset) (struct fc_port *, unsigned int, int);
abbd8870
AV
2084 int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
2085 uint8_t, uint8_t, uint16_t *, uint8_t);
1c7c6357
AV
2086 int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
2087 uint8_t, uint8_t);
abbd8870
AV
2088
2089 uint16_t (*calc_req_entries) (uint16_t);
2090 void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
8c958a99 2091 void * (*prep_ms_iocb) (struct scsi_qla_host *, uint32_t, uint32_t);
cca5335c
AV
2092 void * (*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
2093 uint32_t);
abbd8870
AV
2094
2095 uint8_t * (*read_nvram) (struct scsi_qla_host *, uint8_t *,
2096 uint32_t, uint32_t);
2097 int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t,
2098 uint32_t);
2099
2100 void (*fw_dump) (struct scsi_qla_host *, int);
f6df144c
AV
2101
2102 int (*beacon_on) (struct scsi_qla_host *);
2103 int (*beacon_off) (struct scsi_qla_host *);
2104 void (*beacon_blink) (struct scsi_qla_host *);
854165f4
AV
2105
2106 uint8_t * (*read_optrom) (struct scsi_qla_host *, uint8_t *,
2107 uint32_t, uint32_t);
2108 int (*write_optrom) (struct scsi_qla_host *, uint8_t *, uint32_t,
2109 uint32_t);
30c47662
AV
2110
2111 int (*get_flash_version) (struct scsi_qla_host *, void *);
7b867cf7 2112 int (*start_scsi) (srb_t *);
abbd8870
AV
2113};
2114
a8488abe
AV
2115/* MSI-X Support *************************************************************/
2116
2117#define QLA_MSIX_CHIP_REV_24XX 3
2118#define QLA_MSIX_FW_MODE(m) (((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
2119#define QLA_MSIX_FW_MODE_1(m) (QLA_MSIX_FW_MODE(m) == 1)
2120
2121#define QLA_MSIX_DEFAULT 0x00
2122#define QLA_MSIX_RSP_Q 0x01
2123
a8488abe
AV
2124#define QLA_MIDX_DEFAULT 0
2125#define QLA_MIDX_RSP_Q 1
73208dfd 2126#define QLA_PCI_MSIX_CONTROL 0xa2
a8488abe
AV
2127
2128struct scsi_qla_host;
2129
2130struct qla_msix_entry {
2131 int have_irq;
73208dfd
AC
2132 uint32_t vector;
2133 uint16_t entry;
2134 struct rsp_que *rsp;
a8488abe
AV
2135};
2136
2c3dfe3f
SJ
2137#define WATCH_INTERVAL 1 /* number of seconds */
2138
0971de7f
AV
2139/* Work events. */
2140enum qla_work_type {
2141 QLA_EVT_AEN,
8a659571 2142 QLA_EVT_IDC_ACK,
ac280b67
AV
2143 QLA_EVT_ASYNC_LOGIN,
2144 QLA_EVT_ASYNC_LOGIN_DONE,
2145 QLA_EVT_ASYNC_LOGOUT,
2146 QLA_EVT_ASYNC_LOGOUT_DONE,
3420d36c 2147 QLA_EVT_UEVENT,
0971de7f
AV
2148};
2149
2150
2151struct qla_work_evt {
2152 struct list_head list;
2153 enum qla_work_type type;
2154 u32 flags;
2155#define QLA_EVT_FLAG_FREE 0x1
2156
2157 union {
2158 struct {
2159 enum fc_host_event_code code;
2160 u32 data;
2161 } aen;
8a659571
AV
2162 struct {
2163#define QLA_IDC_ACK_REGS 7
2164 uint16_t mb[QLA_IDC_ACK_REGS];
2165 } idc_ack;
ac280b67
AV
2166 struct {
2167 struct fc_port *fcport;
2168#define QLA_LOGIO_LOGIN_RETRIED BIT_0
2169 u16 data[2];
2170 } logio;
3420d36c
AV
2171 struct {
2172 u32 code;
2173#define QLA_UEVENT_CODE_FW_DUMP 0
2174 } uevent;
0971de7f
AV
2175 } u;
2176};
2177
4d4df193
HK
2178struct qla_chip_state_84xx {
2179 struct list_head list;
2180 struct kref kref;
2181
2182 void *bus;
2183 spinlock_t access_lock;
2184 struct mutex fw_update_mutex;
2185 uint32_t fw_update;
2186 uint32_t op_fw_version;
2187 uint32_t op_fw_size;
2188 uint32_t op_fw_seq_size;
2189 uint32_t diag_fw_version;
2190 uint32_t gold_fw_version;
2191};
2192
e5f5f6f7
HZ
2193struct qla_statistics {
2194 uint32_t total_isp_aborts;
49fd462a
HZ
2195 uint64_t input_bytes;
2196 uint64_t output_bytes;
e5f5f6f7
HZ
2197};
2198
73208dfd
AC
2199/* Multi queue support */
2200#define MBC_INITIALIZE_MULTIQ 0x1f
2201#define QLA_QUE_PAGE 0X1000
2202#define QLA_MQ_SIZE 32
73208dfd
AC
2203#define QLA_MAX_QUEUES 256
2204#define ISP_QUE_REG(ha, id) \
2205 ((ha->mqenable) ? \
2206 ((void *)(ha->mqiobase) +\
2207 (QLA_QUE_PAGE * id)) :\
2208 ((void *)(ha->iobase)))
2209#define QLA_REQ_QUE_ID(tag) \
2210 ((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
2211#define QLA_DEFAULT_QUE_QOS 5
2212#define QLA_PRECONFIG_VPORTS 32
2213#define QLA_MAX_VPORTS_QLA24XX 128
2214#define QLA_MAX_VPORTS_QLA25XX 256
7b867cf7
AC
2215/* Response queue data structure */
2216struct rsp_que {
2217 dma_addr_t dma;
2218 response_t *ring;
2219 response_t *ring_ptr;
08029990
AV
2220 uint32_t __iomem *rsp_q_in; /* FWI2-capable only. */
2221 uint32_t __iomem *rsp_q_out;
7b867cf7
AC
2222 uint16_t ring_index;
2223 uint16_t out_ptr;
2224 uint16_t length;
2225 uint16_t options;
7b867cf7 2226 uint16_t rid;
73208dfd
AC
2227 uint16_t id;
2228 uint16_t vp_idx;
7b867cf7 2229 struct qla_hw_data *hw;
73208dfd
AC
2230 struct qla_msix_entry *msix;
2231 struct req_que *req;
2afa19a9 2232 srb_t *status_srb; /* status continuation entry */
68ca949c 2233 struct work_struct q_work;
7b867cf7 2234};
1da177e4 2235
7b867cf7
AC
2236/* Request queue data structure */
2237struct req_que {
2238 dma_addr_t dma;
2239 request_t *ring;
2240 request_t *ring_ptr;
08029990
AV
2241 uint32_t __iomem *req_q_in; /* FWI2-capable only. */
2242 uint32_t __iomem *req_q_out;
7b867cf7
AC
2243 uint16_t ring_index;
2244 uint16_t in_ptr;
2245 uint16_t cnt;
2246 uint16_t length;
2247 uint16_t options;
2248 uint16_t rid;
73208dfd 2249 uint16_t id;
7b867cf7
AC
2250 uint16_t qos;
2251 uint16_t vp_idx;
73208dfd 2252 struct rsp_que *rsp;
7b867cf7
AC
2253 srb_t *outstanding_cmds[MAX_OUTSTANDING_COMMANDS];
2254 uint32_t current_outstanding_cmd;
2255 int max_q_depth;
2256};
1da177e4 2257
9a069e19
GM
2258/* Place holder for FW buffer parameters */
2259struct qlfc_fw {
2260 void *fw_buf;
2261 dma_addr_t fw_dma;
2262 uint32_t len;
2263};
2264
7b867cf7
AC
2265/*
2266 * Qlogic host adapter specific data structure.
2267*/
2268struct qla_hw_data {
2269 struct pci_dev *pdev;
2270 /* SRB cache. */
2271#define SRB_MIN_REQ 128
2272 mempool_t *srb_mempool;
1da177e4
LT
2273
2274 volatile struct {
1da177e4
LT
2275 uint32_t mbox_int :1;
2276 uint32_t mbox_busy :1;
1da177e4
LT
2277
2278 uint32_t disable_risc_code_load :1;
2279 uint32_t enable_64bit_addressing :1;
2280 uint32_t enable_lip_reset :1;
1da177e4 2281 uint32_t enable_target_reset :1;
7b867cf7 2282 uint32_t enable_lip_full_login :1;
1da177e4 2283 uint32_t enable_led_scheme :1;
d88021a6 2284 uint32_t inta_enabled :1;
3d71644c
AV
2285 uint32_t msi_enabled :1;
2286 uint32_t msix_enabled :1;
d4c760c2 2287 uint32_t disable_serdes :1;
4346b149 2288 uint32_t gpsc_supported :1;
2c3dfe3f 2289 uint32_t npiv_supported :1;
85880801 2290 uint32_t pci_channel_io_perm_failure :1;
df613b96 2291 uint32_t fce_enabled :1;
1d2874de 2292 uint32_t fac_supported :1;
2533cf67 2293 uint32_t chip_reset_done :1;
e5b68a61 2294 uint32_t port0 :1;
cbc8eb67 2295 uint32_t running_gold_fw :1;
85880801 2296 uint32_t eeh_busy :1;
7163ea81 2297 uint32_t cpu_affinity_enabled :1;
3155754a 2298 uint32_t disable_msix_handshake :1;
1da177e4
LT
2299 } flags;
2300
fa2a1ce5 2301 /* This spinlock is used to protect "io transactions", you must
7b867cf7
AC
2302 * acquire it before doing any IO to the card, eg with RD_REG*() and
2303 * WRT_REG*() for the duration of your entire commandtransaction.
2304 *
2305 * This spinlock is of lower priority than the io request lock.
2306 */
1da177e4 2307
7b867cf7 2308 spinlock_t hardware_lock ____cacheline_aligned;
285d0321 2309 int bars;
09483916 2310 int mem_only;
7b867cf7 2311 device_reg_t __iomem *iobase; /* Base I/O address */
3776541d 2312 resource_size_t pio_address;
fa2a1ce5 2313
7b867cf7 2314#define MIN_IOBASE_LEN 0x100
73208dfd 2315/* Multi queue data structs */
08029990 2316 device_reg_t __iomem *mqiobase;
73208dfd
AC
2317 uint16_t msix_count;
2318 uint8_t mqenable;
2319 struct req_que **req_q_map;
2320 struct rsp_que **rsp_q_map;
2321 unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
2322 unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
2afa19a9
AC
2323 uint8_t max_req_queues;
2324 uint8_t max_rsp_queues;
73208dfd
AC
2325 struct qla_npiv_entry *npiv_info;
2326 uint16_t nvram_npiv_size;
1da177e4 2327
7b867cf7
AC
2328 uint16_t switch_cap;
2329#define FLOGI_SEQ_DEL BIT_8
2330#define FLOGI_MID_SUPPORT BIT_10
2331#define FLOGI_VSAN_SUPPORT BIT_12
2332#define FLOGI_SP_SUPPORT BIT_13
e5b68a61
AC
2333
2334 uint8_t port_no; /* Physical port of adapter */
2335
7b867cf7
AC
2336 /* Timeout timers. */
2337 uint8_t loop_down_abort_time; /* port down timer */
2338 atomic_t loop_down_timer; /* loop down timer */
2339 uint8_t link_down_timeout; /* link down timeout */
2340 uint16_t max_loop_id;
1da177e4 2341
1da177e4 2342 uint16_t fb_rev;
7b867cf7 2343 uint16_t min_external_loopid; /* First external loop Id */
1da177e4 2344
d8b45213 2345#define PORT_SPEED_UNKNOWN 0xFFFF
7b867cf7
AC
2346#define PORT_SPEED_1GB 0x00
2347#define PORT_SPEED_2GB 0x01
2348#define PORT_SPEED_4GB 0x03
2349#define PORT_SPEED_8GB 0x04
3a03eb79 2350#define PORT_SPEED_10GB 0x13
7b867cf7 2351 uint16_t link_data_rate; /* F/W operating speed */
1da177e4
LT
2352
2353 uint8_t current_topology;
2354 uint8_t prev_topology;
2355#define ISP_CFG_NL 1
2356#define ISP_CFG_N 2
2357#define ISP_CFG_FL 4
2358#define ISP_CFG_F 8
2359
7b867cf7 2360 uint8_t operating_mode; /* F/W operating mode */
1da177e4
LT
2361#define LOOP 0
2362#define P2P 1
2363#define LOOP_P2P 2
2364#define P2P_LOOP 3
1da177e4 2365 uint8_t interrupts_on;
7b867cf7
AC
2366 uint32_t isp_abort_cnt;
2367
2368#define PCI_DEVICE_ID_QLOGIC_ISP2532 0x2532
2369#define PCI_DEVICE_ID_QLOGIC_ISP8432 0x8432
3a03eb79 2370#define PCI_DEVICE_ID_QLOGIC_ISP8001 0x8001
7b867cf7
AC
2371 uint32_t device_type;
2372#define DT_ISP2100 BIT_0
2373#define DT_ISP2200 BIT_1
2374#define DT_ISP2300 BIT_2
2375#define DT_ISP2312 BIT_3
2376#define DT_ISP2322 BIT_4
2377#define DT_ISP6312 BIT_5
2378#define DT_ISP6322 BIT_6
2379#define DT_ISP2422 BIT_7
2380#define DT_ISP2432 BIT_8
2381#define DT_ISP5422 BIT_9
2382#define DT_ISP5432 BIT_10
2383#define DT_ISP2532 BIT_11
2384#define DT_ISP8432 BIT_12
3a03eb79
AV
2385#define DT_ISP8001 BIT_13
2386#define DT_ISP_LAST (DT_ISP8001 << 1)
7b867cf7
AC
2387
2388#define DT_IIDMA BIT_26
2389#define DT_FWI2 BIT_27
2390#define DT_ZIO_SUPPORTED BIT_28
2391#define DT_OEM_001 BIT_29
2392#define DT_ISP2200A BIT_30
2393#define DT_EXTENDED_IDS BIT_31
2394#define DT_MASK(ha) ((ha)->device_type & (DT_ISP_LAST - 1))
2395#define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100)
2396#define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200)
2397#define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300)
2398#define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312)
2399#define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322)
2400#define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312)
2401#define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322)
2402#define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422)
2403#define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432)
2404#define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422)
2405#define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432)
2406#define IS_QLA2532(ha) (DT_MASK(ha) & DT_ISP2532)
2407#define IS_QLA8432(ha) (DT_MASK(ha) & DT_ISP8432)
3a03eb79 2408#define IS_QLA8001(ha) (DT_MASK(ha) & DT_ISP8001)
7b867cf7
AC
2409
2410#define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
2411 IS_QLA6312(ha) || IS_QLA6322(ha))
2412#define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
2413#define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha))
2414#define IS_QLA25XX(ha) (IS_QLA2532(ha))
2415#define IS_QLA84XX(ha) (IS_QLA8432(ha))
2416#define IS_QLA24XX_TYPE(ha) (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
2417 IS_QLA84XX(ha))
3a03eb79 2418#define IS_QLA81XX(ha) (IS_QLA8001(ha))
7b867cf7 2419#define IS_QLA2XXX_MIDTYPE(ha) (IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
3a03eb79 2420 IS_QLA25XX(ha) || IS_QLA81XX(ha))
3155754a 2421#define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha))
3a03eb79 2422#define IS_NOPOLLING_TYPE(ha) ((IS_QLA25XX(ha) || IS_QLA81XX(ha)) && \
124f85e6 2423 (ha)->flags.msix_enabled)
1d2874de 2424#define IS_FAC_REQUIRED(ha) (IS_QLA81XX(ha))
6749ce36 2425#define IS_NOCACHE_VPD_TYPE(ha) (IS_QLA81XX(ha))
ac280b67 2426#define IS_ALOGIO_CAPABLE(ha) (IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha))
7b867cf7
AC
2427
2428#define IS_IIDMA_CAPABLE(ha) ((ha)->device_type & DT_IIDMA)
2429#define IS_FWI2_CAPABLE(ha) ((ha)->device_type & DT_FWI2)
2430#define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED)
2431#define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001)
2432#define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS)
1da177e4
LT
2433
2434 /* HBA serial number */
2435 uint8_t serial0;
2436 uint8_t serial1;
2437 uint8_t serial2;
2438
2439 /* NVRAM configuration data */
7b867cf7
AC
2440#define MAX_NVRAM_SIZE 4096
2441#define VPD_OFFSET MAX_NVRAM_SIZE / 2
3d71644c 2442 uint16_t nvram_size;
1da177e4 2443 uint16_t nvram_base;
281afe19 2444 void *nvram;
6f641790
AV
2445 uint16_t vpd_size;
2446 uint16_t vpd_base;
281afe19 2447 void *vpd;
1da177e4
LT
2448
2449 uint16_t loop_reset_delay;
1da177e4
LT
2450 uint8_t retry_count;
2451 uint8_t login_timeout;
2452 uint16_t r_a_tov;
2453 int port_down_retry_count;
1da177e4 2454 uint8_t mbx_count;
1da177e4 2455
7b867cf7 2456 uint32_t login_retry_count;
1da177e4
LT
2457 /* SNS command interfaces. */
2458 ms_iocb_entry_t *ms_iocb;
2459 dma_addr_t ms_iocb_dma;
2460 struct ct_sns_pkt *ct_sns;
2461 dma_addr_t ct_sns_dma;
2462 /* SNS command interfaces for 2200. */
2463 struct sns_cmd_pkt *sns_cmd;
2464 dma_addr_t sns_cmd_dma;
2465
7b867cf7
AC
2466#define SFP_DEV_SIZE 256
2467#define SFP_BLOCK_SIZE 64
2468 void *sfp_data;
2469 dma_addr_t sfp_data_dma;
88729e53 2470
ad0ecd61
JC
2471 uint8_t *edc_data;
2472 dma_addr_t edc_data_dma;
2473 uint16_t edc_data_len;
2474
b5d0329f 2475#define XGMAC_DATA_SIZE 4096
ce0423f4
AV
2476 void *xgmac_data;
2477 dma_addr_t xgmac_data_dma;
2478
b5d0329f 2479#define DCBX_TLV_DATA_SIZE 4096
11bbc1d8
AV
2480 void *dcbx_tlv;
2481 dma_addr_t dcbx_tlv_dma;
2482
39a11240 2483 struct task_struct *dpc_thread;
1da177e4
LT
2484 uint8_t dpc_active; /* DPC routine is active */
2485
1da177e4
LT
2486 dma_addr_t gid_list_dma;
2487 struct gid_list_info *gid_list;
abbd8870 2488 int gid_list_info_size;
1da177e4 2489
fa2a1ce5 2490 /* Small DMA pool allocations -- maximum 256 bytes in length. */
7b867cf7 2491#define DMA_POOL_SIZE 256
1da177e4
LT
2492 struct dma_pool *s_dma_pool;
2493
2494 dma_addr_t init_cb_dma;
3d71644c
AV
2495 init_cb_t *init_cb;
2496 int init_cb_size;
b64b0e8f
AV
2497 dma_addr_t ex_init_cb_dma;
2498 struct ex_init_cb_81xx *ex_init_cb;
1da177e4 2499
1da177e4
LT
2500 /* These are used by mailbox operations. */
2501 volatile uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
2502
2503 mbx_cmd_t *mcp;
2504 unsigned long mbx_cmd_flags;
7b867cf7
AC
2505#define MBX_INTERRUPT 1
2506#define MBX_INTR_WAIT 2
1da177e4
LT
2507#define MBX_UPDATE_FLASH_ACTIVE 3
2508
7b867cf7
AC
2509 struct mutex vport_lock; /* Virtual port synchronization */
2510 struct completion mbx_cmd_comp; /* Serialize mbx access */
0b05a1f0 2511 struct completion mbx_intr_comp; /* Used for completion notification */
1da177e4 2512
1da177e4 2513 /* Basic firmware related information. */
1da177e4
LT
2514 uint16_t fw_major_version;
2515 uint16_t fw_minor_version;
2516 uint16_t fw_subminor_version;
2517 uint16_t fw_attributes;
2518 uint32_t fw_memory_size;
2519 uint32_t fw_transfer_size;
441d1072
AV
2520 uint32_t fw_srisc_address;
2521#define RISC_START_ADDRESS_2100 0x1000
2522#define RISC_START_ADDRESS_2300 0x800
2523#define RISC_START_ADDRESS_2400 0x100000
24a08138 2524 uint16_t fw_xcb_count;
1da177e4 2525
7b867cf7 2526 uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
1da177e4 2527 uint8_t fw_seriallink_options[4];
3d71644c 2528 uint16_t fw_seriallink_options24[4];
1da177e4 2529
55a96158 2530 uint8_t mpi_version[3];
3a03eb79 2531 uint32_t mpi_capabilities;
55a96158 2532 uint8_t phy_version[3];
3a03eb79 2533
1da177e4 2534 /* Firmware dump information. */
a7a167bf
AV
2535 struct qla2xxx_fw_dump *fw_dump;
2536 uint32_t fw_dump_len;
d4e3e04d 2537 int fw_dumped;
1da177e4 2538 int fw_dump_reading;
a7a167bf
AV
2539 dma_addr_t eft_dma;
2540 void *eft;
1da177e4 2541
bb99de67 2542 uint32_t chain_offset;
df613b96
AV
2543 struct dentry *dfs_dir;
2544 struct dentry *dfs_fce;
2545 dma_addr_t fce_dma;
2546 void *fce;
2547 uint32_t fce_bufs;
2548 uint16_t fce_mb[8];
2549 uint64_t fce_wr, fce_rd;
2550 struct mutex fce_mutex;
2551
3d71644c 2552 uint32_t pci_attr;
a8488abe 2553 uint16_t chip_revision;
1da177e4
LT
2554
2555 uint16_t product_id[4];
2556
2557 uint8_t model_number[16+1];
2558#define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0"
1ee27146 2559 char model_desc[80];
cca5335c 2560 uint8_t adapter_id[16+1];
1da177e4 2561
854165f4
AV
2562 /* Option ROM information. */
2563 char *optrom_buffer;
2564 uint32_t optrom_size;
2565 int optrom_state;
2566#define QLA_SWAITING 0
2567#define QLA_SREADING 1
2568#define QLA_SWRITING 2
b7cc176c
JC
2569 uint32_t optrom_region_start;
2570 uint32_t optrom_region_size;
854165f4 2571
7b867cf7 2572/* PCI expansion ROM image information. */
30c47662
AV
2573#define ROM_CODE_TYPE_BIOS 0
2574#define ROM_CODE_TYPE_FCODE 1
2575#define ROM_CODE_TYPE_EFI 3
7b867cf7
AC
2576 uint8_t bios_revision[2];
2577 uint8_t efi_revision[2];
2578 uint8_t fcode_revision[16];
30c47662
AV
2579 uint32_t fw_revision[4];
2580
3a03eb79
AV
2581 /* Offsets for flash/nvram access (set to ~0 if not used). */
2582 uint32_t flash_conf_off;
2583 uint32_t flash_data_off;
2584 uint32_t nvram_conf_off;
2585 uint32_t nvram_data_off;
2586
7d232c74
AV
2587 uint32_t fdt_wrt_disable;
2588 uint32_t fdt_erase_cmd;
2589 uint32_t fdt_block_size;
2590 uint32_t fdt_unprotect_sec_cmd;
2591 uint32_t fdt_protect_sec_cmd;
2592
7b867cf7
AC
2593 uint32_t flt_region_flt;
2594 uint32_t flt_region_fdt;
2595 uint32_t flt_region_boot;
2596 uint32_t flt_region_fw;
2597 uint32_t flt_region_vpd_nvram;
3d79038f
AV
2598 uint32_t flt_region_vpd;
2599 uint32_t flt_region_nvram;
7b867cf7 2600 uint32_t flt_region_npiv_conf;
cbc8eb67 2601 uint32_t flt_region_gold_fw;
c00d8994 2602
1da177e4 2603 /* Needed for BEACON */
7b867cf7
AC
2604 uint16_t beacon_blink_led;
2605 uint8_t beacon_color_state;
f6df144c
AV
2606#define QLA_LED_GRN_ON 0x01
2607#define QLA_LED_YLW_ON 0x02
2608#define QLA_LED_ABR_ON 0x04
2609#define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */
2610 /* ISP2322: red, green, amber. */
7b867cf7
AC
2611 uint16_t zio_mode;
2612 uint16_t zio_timer;
392e2f65 2613 struct fc_host_statistics fc_host_stat;
a8488abe 2614
73208dfd 2615 struct qla_msix_entry *msix_entries;
2c3dfe3f 2616
7b867cf7
AC
2617 struct list_head vp_list; /* list of VP */
2618 unsigned long vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
2619 sizeof(unsigned long)];
2620 uint16_t num_vhosts; /* number of vports created */
2621 uint16_t num_vsans; /* number of vsan created */
2622 uint16_t max_npiv_vports; /* 63 or 125 per topoloty */
2623 int cur_vport_count;
2624
2625 struct qla_chip_state_84xx *cs84xx;
2626 struct qla_statistics qla_stats;
2627 struct isp_operations *isp_ops;
68ca949c 2628 struct workqueue_struct *wq;
9a069e19 2629 struct qlfc_fw fw_buf;
7b867cf7
AC
2630};
2631
2632/*
2633 * Qlogic scsi host structure
2634 */
2635typedef struct scsi_qla_host {
2636 struct list_head list;
2637 struct list_head vp_fcports; /* list of fcports */
2638 struct list_head work_list;
f999f4c1
AV
2639 spinlock_t work_lock;
2640
7b867cf7
AC
2641 /* Commonly used flags and state information. */
2642 struct Scsi_Host *host;
2643 unsigned long host_no;
2644 uint8_t host_str[16];
2645
2646 volatile struct {
2647 uint32_t init_done :1;
2648 uint32_t online :1;
2649 uint32_t rscn_queue_overflow :1;
2650 uint32_t reset_active :1;
2651
2652 uint32_t management_server_logged_in :1;
2653 uint32_t process_response_queue :1;
2654 } flags;
2655
2656 atomic_t loop_state;
2657#define LOOP_TIMEOUT 1
2658#define LOOP_DOWN 2
2659#define LOOP_UP 3
2660#define LOOP_UPDATE 4
2661#define LOOP_READY 5
2662#define LOOP_DEAD 6
2663
2664 unsigned long dpc_flags;
2665#define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
2666#define RESET_ACTIVE 1
2667#define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
2668#define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
2669#define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
2670#define LOOP_RESYNC_ACTIVE 5
2671#define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
2672#define RSCN_UPDATE 7 /* Perform an RSCN update. */
ddb9b126
SS
2673#define RELOGIN_NEEDED 8
2674#define REGISTER_FC4_NEEDED 9 /* SNS FC4 registration required. */
2675#define ISP_ABORT_RETRY 10 /* ISP aborted. */
2676#define BEACON_BLINK_NEEDED 11
2677#define REGISTER_FDMI_NEEDED 12
2678#define FCPORT_UPDATE_NEEDED 13
2679#define VP_DPC_NEEDED 14 /* wake up for VP dpc handling */
2680#define UNLOADING 15
2681#define NPIV_CONFIG_NEEDED 16
7b867cf7
AC
2682
2683 uint32_t device_flags;
ddb9b126
SS
2684#define SWITCH_FOUND BIT_0
2685#define DFLG_NO_CABLE BIT_1
7b867cf7 2686
7b867cf7
AC
2687 /* ISP configuration data. */
2688 uint16_t loop_id; /* Host adapter loop id */
2689
2690 port_id_t d_id; /* Host adapter port id */
2691 uint8_t marker_needed;
2692 uint16_t mgmt_svr_loop_id;
2693
2694
2695
2696 /* RSCN queue. */
2697 uint32_t rscn_queue[MAX_RSCN_COUNT];
2698 uint8_t rscn_in_ptr;
2699 uint8_t rscn_out_ptr;
2700
2701 /* Timeout timers. */
2702 uint8_t loop_down_abort_time; /* port down timer */
2703 atomic_t loop_down_timer; /* loop down timer */
2704 uint8_t link_down_timeout; /* link down timeout */
2705
2706 uint32_t timer_active;
2707 struct timer_list timer;
2708
2709 uint8_t node_name[WWN_SIZE];
2710 uint8_t port_name[WWN_SIZE];
2711 uint8_t fabric_node_name[WWN_SIZE];
bad7001c
AV
2712
2713 uint16_t fcoe_vlan_id;
2714 uint16_t fcoe_fcf_idx;
2715 uint8_t fcoe_vn_port_mac[6];
2716
7b867cf7
AC
2717 uint32_t vp_abort_cnt;
2718
2c3dfe3f 2719 struct fc_vport *fc_vport; /* holds fc_vport * for each vport */
2c3dfe3f
SJ
2720 uint16_t vp_idx; /* vport ID */
2721
2c3dfe3f 2722 unsigned long vp_flags;
2c3dfe3f
SJ
2723#define VP_IDX_ACQUIRED 0 /* bit no 0 */
2724#define VP_CREATE_NEEDED 1
2725#define VP_BIND_NEEDED 2
2726#define VP_DELETE_NEEDED 3
2727#define VP_SCR_NEEDED 4 /* State Change Request registration */
2728 atomic_t vp_state;
2729#define VP_OFFLINE 0
2730#define VP_ACTIVE 1
2731#define VP_FAILED 2
2732// #define VP_DISABLE 3
2733 uint16_t vp_err_state;
2734 uint16_t vp_prev_err_state;
2735#define VP_ERR_UNKWN 0
2736#define VP_ERR_PORTDWN 1
2737#define VP_ERR_FAB_UNSUPPORTED 2
2738#define VP_ERR_FAB_NORESOURCES 3
2739#define VP_ERR_FAB_LOGOUT 4
2740#define VP_ERR_ADAP_NORESOURCES 5
7b867cf7 2741 struct qla_hw_data *hw;
2afa19a9 2742 struct req_que *req;
1da177e4
LT
2743} scsi_qla_host_t;
2744
1da177e4
LT
2745/*
2746 * Macros to help code, maintain, etc.
2747 */
2748#define LOOP_TRANSITION(ha) \
2749 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
23443b1d 2750 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
1da177e4 2751 atomic_read(&ha->loop_state) == LOOP_DOWN)
fa2a1ce5 2752
1da177e4
LT
2753#define qla_printk(level, ha, format, arg...) \
2754 dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
2755
2756/*
2757 * qla2x00 local function return status codes
2758 */
2759#define MBS_MASK 0x3fff
2760
2761#define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
2762#define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
2763#define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
2764#define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
2765#define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
2766#define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
2767#define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
2768#define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
2769#define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
2770#define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
2771
2772#define QLA_FUNCTION_TIMEOUT 0x100
2773#define QLA_FUNCTION_PARAMETER_ERROR 0x101
2774#define QLA_FUNCTION_FAILED 0x102
2775#define QLA_MEMORY_ALLOC_FAILED 0x103
2776#define QLA_LOCK_TIMEOUT 0x104
2777#define QLA_ABORTED 0x105
2778#define QLA_SUSPENDED 0x106
2779#define QLA_BUSY 0x107
2780#define QLA_RSCNS_HANDLED 0x108
cca5335c 2781#define QLA_ALREADY_REGISTERED 0x109
1da177e4 2782
1da177e4
LT
2783#define NVRAM_DELAY() udelay(10)
2784
2785#define INVALID_HANDLE (MAX_OUTSTANDING_COMMANDS+1)
2786
2787/*
2788 * Flash support definitions
2789 */
854165f4
AV
2790#define OPTROM_SIZE_2300 0x20000
2791#define OPTROM_SIZE_2322 0x100000
2792#define OPTROM_SIZE_24XX 0x100000
c3a2f0df 2793#define OPTROM_SIZE_25XX 0x200000
3a03eb79 2794#define OPTROM_SIZE_81XX 0x400000
1da177e4
LT
2795
2796#include "qla_gbl.h"
2797#include "qla_dbg.h"
2798#include "qla_inline.h"
1da177e4 2799
1da177e4 2800#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
1da177e4 2801#endif