]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/scsi/qla2xxx/qla_def.h
scsi: qla2xxx: Add FC-NVMe port discovery and PRLI handling
[mirror_ubuntu-artful-kernel.git] / drivers / scsi / qla2xxx / qla_def.h
CommitLineData
fa90c54f
AV
1/*
2 * QLogic Fibre Channel HBA Driver
bd21eaf9 3 * Copyright (c) 2003-2014 QLogic Corporation
fa90c54f
AV
4 *
5 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
1da177e4
LT
7#ifndef __QLA_DEF_H
8#define __QLA_DEF_H
9
10#include <linux/kernel.h>
11#include <linux/init.h>
12#include <linux/types.h>
13#include <linux/module.h>
14#include <linux/list.h>
15#include <linux/pci.h>
16#include <linux/dma-mapping.h>
17#include <linux/sched.h>
18#include <linux/slab.h>
19#include <linux/dmapool.h>
20#include <linux/mempool.h>
21#include <linux/spinlock.h>
22#include <linux/completion.h>
abbd8870 23#include <linux/interrupt.h>
19a7b4ae 24#include <linux/workqueue.h>
5433383e 25#include <linux/firmware.h>
14e660e6 26#include <linux/aer.h>
4d4df193 27#include <linux/mutex.h>
482c9dc7 28#include <linux/btree.h>
1da177e4
LT
29
30#include <scsi/scsi.h>
31#include <scsi/scsi_host.h>
32#include <scsi/scsi_device.h>
33#include <scsi/scsi_cmnd.h>
392e2f65 34#include <scsi/scsi_transport_fc.h>
9a069e19 35#include <scsi/scsi_bsg_fc.h>
1da177e4 36
6e98016c 37#include "qla_bsg.h"
a9083016 38#include "qla_nx.h"
7ec0effd 39#include "qla_nx2.h"
6a03b4cd
HZ
40#define QLA2XXX_DRIVER_NAME "qla2xxx"
41#define QLA2XXX_APIDEV "ql2xapidev"
f24b697b 42#define QLA2XXX_MANUFACTURER "QLogic Corporation"
cb63067a 43
1da177e4
LT
44/*
45 * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
46 * but that's fine as we don't look at the last 24 ones for
47 * ISP2100 HBAs.
48 */
49#define MAILBOX_REGISTER_COUNT_2100 8
67ddda35 50#define MAILBOX_REGISTER_COUNT_2200 24
1da177e4
LT
51#define MAILBOX_REGISTER_COUNT 32
52
53#define QLA2200A_RISC_ROM_VER 4
54#define FPM_2300 6
55#define FPM_2310 7
56
57#include "qla_settings.h"
58
726b8548
QT
59#define MODE_DUAL (MODE_TARGET | MODE_INITIATOR)
60
fa2a1ce5 61/*
1da177e4
LT
62 * Data bit definitions
63 */
64#define BIT_0 0x1
65#define BIT_1 0x2
66#define BIT_2 0x4
67#define BIT_3 0x8
68#define BIT_4 0x10
69#define BIT_5 0x20
70#define BIT_6 0x40
71#define BIT_7 0x80
72#define BIT_8 0x100
73#define BIT_9 0x200
74#define BIT_10 0x400
75#define BIT_11 0x800
76#define BIT_12 0x1000
77#define BIT_13 0x2000
78#define BIT_14 0x4000
79#define BIT_15 0x8000
80#define BIT_16 0x10000
81#define BIT_17 0x20000
82#define BIT_18 0x40000
83#define BIT_19 0x80000
84#define BIT_20 0x100000
85#define BIT_21 0x200000
86#define BIT_22 0x400000
87#define BIT_23 0x800000
88#define BIT_24 0x1000000
89#define BIT_25 0x2000000
90#define BIT_26 0x4000000
91#define BIT_27 0x8000000
92#define BIT_28 0x10000000
93#define BIT_29 0x20000000
94#define BIT_30 0x40000000
95#define BIT_31 0x80000000
96
97#define LSB(x) ((uint8_t)(x))
98#define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
99
100#define LSW(x) ((uint16_t)(x))
101#define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
102
103#define LSD(x) ((uint32_t)((uint64_t)(x)))
104#define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
105
2afa19a9 106#define MAKE_HANDLE(x, y) ((uint32_t)((((uint32_t)(x)) << 16) | (uint32_t)(y)))
1da177e4
LT
107
108/*
109 * I/O register
110*/
111
112#define RD_REG_BYTE(addr) readb(addr)
113#define RD_REG_WORD(addr) readw(addr)
114#define RD_REG_DWORD(addr) readl(addr)
115#define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
116#define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
117#define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
118#define WRT_REG_BYTE(addr, data) writeb(data,addr)
119#define WRT_REG_WORD(addr, data) writew(data,addr)
120#define WRT_REG_DWORD(addr, data) writel(data,addr)
121
7d613ac6
SV
122/*
123 * ISP83XX specific remote register addresses
124 */
125#define QLA83XX_LED_PORT0 0x00201320
126#define QLA83XX_LED_PORT1 0x00201328
127#define QLA83XX_IDC_DEV_STATE 0x22102384
128#define QLA83XX_IDC_MAJOR_VERSION 0x22102380
129#define QLA83XX_IDC_MINOR_VERSION 0x22102398
130#define QLA83XX_IDC_DRV_PRESENCE 0x22102388
131#define QLA83XX_IDC_DRIVER_ACK 0x2210238c
132#define QLA83XX_IDC_CONTROL 0x22102390
133#define QLA83XX_IDC_AUDIT 0x22102394
134#define QLA83XX_IDC_LOCK_RECOVERY 0x2210239c
135#define QLA83XX_DRIVER_LOCKID 0x22102104
136#define QLA83XX_DRIVER_LOCK 0x8111c028
137#define QLA83XX_DRIVER_UNLOCK 0x8111c02c
138#define QLA83XX_FLASH_LOCKID 0x22102100
139#define QLA83XX_FLASH_LOCK 0x8111c010
140#define QLA83XX_FLASH_UNLOCK 0x8111c014
141#define QLA83XX_DEV_PARTINFO1 0x221023e0
142#define QLA83XX_DEV_PARTINFO2 0x221023e4
143#define QLA83XX_FW_HEARTBEAT 0x221020b0
144#define QLA83XX_PEG_HALT_STATUS1 0x221020a8
145#define QLA83XX_PEG_HALT_STATUS2 0x221020ac
146
147/* 83XX: Macros defining 8200 AEN Reason codes */
148#define IDC_DEVICE_STATE_CHANGE BIT_0
149#define IDC_PEG_HALT_STATUS_CHANGE BIT_1
150#define IDC_NIC_FW_REPORTED_FAILURE BIT_2
151#define IDC_HEARTBEAT_FAILURE BIT_3
152
153/* 83XX: Macros defining 8200 AEN Error-levels */
154#define ERR_LEVEL_NON_FATAL 0x1
155#define ERR_LEVEL_RECOVERABLE_FATAL 0x2
156#define ERR_LEVEL_UNRECOVERABLE_FATAL 0x4
157
158/* 83XX: Macros for IDC Version */
159#define QLA83XX_SUPP_IDC_MAJOR_VERSION 0x01
160#define QLA83XX_SUPP_IDC_MINOR_VERSION 0x0
161
162/* 83XX: Macros for scheduling dpc tasks */
163#define QLA83XX_NIC_CORE_RESET 0x1
164#define QLA83XX_IDC_STATE_HANDLER 0x2
165#define QLA83XX_NIC_CORE_UNRECOVERABLE 0x3
166
167/* 83XX: Macros for defining IDC-Control bits */
168#define QLA83XX_IDC_RESET_DISABLED BIT_0
169#define QLA83XX_IDC_GRACEFUL_RESET BIT_1
170
171/* 83XX: Macros for different timeouts */
172#define QLA83XX_IDC_INITIALIZATION_TIMEOUT 30
173#define QLA83XX_IDC_RESET_ACK_TIMEOUT 10
174#define QLA83XX_MAX_LOCK_RECOVERY_WAIT (2 * HZ)
175
176/* 83XX: Macros for defining class in DEV-Partition Info register */
177#define QLA83XX_CLASS_TYPE_NONE 0x0
178#define QLA83XX_CLASS_TYPE_NIC 0x1
179#define QLA83XX_CLASS_TYPE_FCOE 0x2
180#define QLA83XX_CLASS_TYPE_ISCSI 0x3
181
182/* 83XX: Macros for IDC Lock-Recovery stages */
183#define IDC_LOCK_RECOVERY_STAGE1 0x1 /* Stage1: Intent for
184 * lock-recovery
185 */
186#define IDC_LOCK_RECOVERY_STAGE2 0x2 /* Stage2: Perform lock-recovery */
187
188/* 83XX: Macros for IDC Audit type */
189#define IDC_AUDIT_TIMESTAMP 0x0 /* IDC-AUDIT: Record timestamp of
190 * dev-state change to NEED-RESET
191 * or NEED-QUIESCENT
192 */
193#define IDC_AUDIT_COMPLETION 0x1 /* IDC-AUDIT: Record duration of
194 * reset-recovery completion is
195 * second
196 */
2d5a4c34
HM
197/* ISP2031: Values for laser on/off */
198#define PORT_0_2031 0x00201340
199#define PORT_1_2031 0x00201350
200#define LASER_ON_2031 0x01800100
201#define LASER_OFF_2031 0x01800180
7d613ac6 202
f6df144c
AV
203/*
204 * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
205 * 133Mhz slot.
206 */
207#define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr))
208#define WRT_REG_WORD_PIO(addr, data) (outw(data,(unsigned long)addr))
209
1da177e4
LT
210/*
211 * Fibre Channel device definitions.
212 */
213#define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
642ef983
CD
214#define MAX_FIBRE_DEVICES_2100 512
215#define MAX_FIBRE_DEVICES_2400 2048
216#define MAX_FIBRE_DEVICES_LOOP 128
217#define MAX_FIBRE_DEVICES_MAX MAX_FIBRE_DEVICES_2400
5f16b331 218#define LOOPID_MAP_SIZE (ha->max_fibre_devices)
cc4731f5 219#define MAX_FIBRE_LUNS 0xFFFF
1da177e4
LT
220#define MAX_HOST_COUNT 16
221
222/*
223 * Host adapter default definitions.
224 */
225#define MAX_BUSES 1 /* We only have one bus today */
1da177e4
LT
226#define MIN_LUNS 8
227#define MAX_LUNS MAX_FIBRE_LUNS
fa2a1ce5
AV
228#define MAX_CMDS_PER_LUN 255
229
1da177e4
LT
230/*
231 * Fibre Channel device definitions.
232 */
233#define SNS_LAST_LOOP_ID_2100 0xfe
234#define SNS_LAST_LOOP_ID_2300 0x7ff
235
236#define LAST_LOCAL_LOOP_ID 0x7d
237#define SNS_FL_PORT 0x7e
238#define FABRIC_CONTROLLER 0x7f
239#define SIMPLE_NAME_SERVER 0x80
240#define SNS_FIRST_LOOP_ID 0x81
241#define MANAGEMENT_SERVER 0xfe
242#define BROADCAST 0xff
243
3d71644c
AV
244/*
245 * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
246 * valid range of an N-PORT id is 0 through 0x7ef.
247 */
248#define NPH_LAST_HANDLE 0x7ef
cca5335c 249#define NPH_MGMT_SERVER 0x7fa /* FFFFFA */
3d71644c
AV
250#define NPH_SNS 0x7fc /* FFFFFC */
251#define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
252#define NPH_F_PORT 0x7fe /* FFFFFE */
253#define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
254
b98ae0d7
QT
255#define NPH_SNS_LID(ha) (IS_FWI2_CAPABLE(ha) ? NPH_SNS : SIMPLE_NAME_SERVER)
256
3d71644c
AV
257#define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
258#include "qla_fw.h"
726b8548
QT
259
260struct name_list_extended {
261 struct get_name_list_extended *l;
262 dma_addr_t ldma;
263 struct list_head fcports; /* protect by sess_list */
264 u32 size;
265 u8 sent;
266};
1da177e4
LT
267/*
268 * Timeout timer counts in seconds
269 */
8482e118 270#define PORT_RETRY_TIME 1
1da177e4
LT
271#define LOOP_DOWN_TIMEOUT 60
272#define LOOP_DOWN_TIME 255 /* 240 */
273#define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
274
e7b42e33 275#define DEFAULT_OUTSTANDING_COMMANDS 4096
8d93f550 276#define MIN_OUTSTANDING_COMMANDS 128
1da177e4
LT
277
278/* ISP request and response entry counts (37-65535) */
279#define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
280#define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
d743de66 281#define REQUEST_ENTRY_CNT_24XX 2048 /* Number of request entries. */
f2ea653f 282#define REQUEST_ENTRY_CNT_83XX 8192 /* Number of request entries. */
e7b42e33 283#define RESPONSE_ENTRY_CNT_83XX 4096 /* Number of response entries.*/
1da177e4
LT
284#define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
285#define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
2afa19a9 286#define RESPONSE_ENTRY_CNT_MQ 128 /* Number of response entries.*/
2d70c103 287#define ATIO_ENTRY_CNT_24XX 4096 /* Number of ATIO entries. */
8ae6d9c7 288#define RESPONSE_ENTRY_CNT_FX00 256 /* Number of response entries.*/
99e1b683 289#define FW_DEF_EXCHANGES_CNT 2048
1da177e4 290
17d98630 291struct req_que;
a6ca8878 292struct qla_tgt_sess;
17d98630 293
1da177e4 294/*
fa2a1ce5 295 * SCSI Request Block
1da177e4 296 */
9ba56b95 297struct srb_cmd {
1da177e4 298 struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
1da177e4 299 uint32_t request_sense_length;
8ae6d9c7 300 uint32_t fw_sense_length;
1da177e4 301 uint8_t *request_sense_ptr;
cf53b069 302 void *ctx;
9ba56b95 303};
1da177e4
LT
304
305/*
306 * SRB flag definitions
307 */
bad75002
AE
308#define SRB_DMA_VALID BIT_0 /* Command sent to ISP */
309#define SRB_FCP_CMND_DMA_VALID BIT_12 /* DIF: DSD List valid */
310#define SRB_CRC_CTX_DMA_VALID BIT_2 /* DIF: context DMA valid */
311#define SRB_CRC_PROT_DMA_VALID BIT_4 /* DIF: prot DMA valid */
312#define SRB_CRC_CTX_DSD_VALID BIT_5 /* DIF: dsd_list valid */
313
314/* To identify if a srb is of T10-CRC type. @sp => srb_t pointer */
315#define IS_PROT_IO(sp) (sp->flags & SRB_CRC_CTX_DSD_VALID)
1da177e4 316
6eb54715
HM
317struct els_logo_payload {
318 uint8_t opcode;
319 uint8_t rsvd[3];
320 uint8_t s_id[3];
321 uint8_t rsvd1[1];
322 uint8_t wwpn[WWN_SIZE];
323};
324
726b8548
QT
325struct ct_arg {
326 void *iocb;
327 u16 nport_handle;
328 dma_addr_t req_dma;
329 dma_addr_t rsp_dma;
330 u32 req_size;
331 u32 rsp_size;
332 void *req;
333 void *rsp;
334};
335
ac280b67
AV
336/*
337 * SRB extensions.
338 */
4916392b
MI
339struct srb_iocb {
340 union {
341 struct {
342 uint16_t flags;
343#define SRB_LOGIN_RETRIED BIT_0
344#define SRB_LOGIN_COND_PLOGI BIT_1
345#define SRB_LOGIN_SKIP_PRLI BIT_2
a5d42f4c 346#define SRB_LOGIN_NVME_PRLI BIT_3
4916392b 347 uint16_t data[2];
726b8548 348 u32 iop[2];
4916392b 349 } logio;
3822263e 350 struct {
6eb54715
HM
351#define ELS_DCMD_TIMEOUT 20
352#define ELS_DCMD_LOGO 0x5
353 uint32_t flags;
354 uint32_t els_cmd;
355 struct completion comp;
356 struct els_logo_payload *els_logo_pyld;
357 dma_addr_t els_logo_pyld_dma;
358 } els_logo;
359 struct {
3822263e
MI
360 /*
361 * Values for flags field below are as
362 * defined in tsk_mgmt_entry struct
363 * for control_flags field in qla_fw.h.
364 */
9cb78c16 365 uint64_t lun;
3822263e 366 uint32_t flags;
3822263e 367 uint32_t data;
8ae6d9c7 368 struct completion comp;
1f8deefe 369 __le16 comp_status;
3822263e 370 } tmf;
8ae6d9c7
GM
371 struct {
372#define SRB_FXDISC_REQ_DMA_VALID BIT_0
373#define SRB_FXDISC_RESP_DMA_VALID BIT_1
374#define SRB_FXDISC_REQ_DWRD_VALID BIT_2
375#define SRB_FXDISC_RSP_DWRD_VALID BIT_3
376#define FXDISC_TIMEOUT 20
377 uint8_t flags;
378 uint32_t req_len;
379 uint32_t rsp_len;
380 void *req_addr;
381 void *rsp_addr;
382 dma_addr_t req_dma_handle;
383 dma_addr_t rsp_dma_handle;
1f8deefe
SK
384 __le32 adapter_id;
385 __le32 adapter_id_hi;
386 __le16 req_func_type;
387 __le32 req_data;
388 __le32 req_data_extra;
389 __le32 result;
390 __le32 seq_number;
391 __le16 fw_flags;
8ae6d9c7 392 struct completion fxiocb_comp;
1f8deefe 393 __le32 reserved_0;
8ae6d9c7
GM
394 uint8_t reserved_1;
395 } fxiocb;
396 struct {
397 uint32_t cmd_hndl;
1f8deefe 398 __le16 comp_status;
8ae6d9c7
GM
399 struct completion comp;
400 } abt;
726b8548 401 struct ct_arg ctarg;
15f30a57
QT
402#define MAX_IOCB_MB_REG 28
403#define SIZEOF_IOCB_MB_REG (MAX_IOCB_MB_REG * sizeof(uint16_t))
726b8548 404 struct {
15f30a57
QT
405 __le16 in_mb[MAX_IOCB_MB_REG]; /* from FW */
406 __le16 out_mb[MAX_IOCB_MB_REG]; /* to FW */
726b8548
QT
407 void *out, *in;
408 dma_addr_t out_dma, in_dma;
15f30a57
QT
409 struct completion comp;
410 int rc;
726b8548
QT
411 } mbx;
412 struct {
413 struct imm_ntfy_from_isp *ntfy;
414 } nack;
4916392b 415 } u;
99b0bec7 416
ac280b67 417 struct timer_list timer;
9ba56b95 418 void (*timeout)(void *);
ac280b67
AV
419};
420
4916392b
MI
421/* Values for srb_ctx type */
422#define SRB_LOGIN_CMD 1
423#define SRB_LOGOUT_CMD 2
424#define SRB_ELS_CMD_RPT 3
425#define SRB_ELS_CMD_HST 4
426#define SRB_CT_CMD 5
427#define SRB_ADISC_CMD 6
3822263e 428#define SRB_TM_CMD 7
9ba56b95 429#define SRB_SCSI_CMD 8
a9b6f722 430#define SRB_BIDI_CMD 9
8ae6d9c7
GM
431#define SRB_FXIOCB_DCMD 10
432#define SRB_FXIOCB_BCMD 11
433#define SRB_ABT_CMD 12
6eb54715 434#define SRB_ELS_DCMD 13
726b8548
QT
435#define SRB_MB_IOCB 14
436#define SRB_CT_PTHRU_CMD 15
437#define SRB_NACK_PLOGI 16
438#define SRB_NACK_PRLI 17
439#define SRB_NACK_LOGO 18
a5d42f4c 440#define SRB_PRLI_CMD 21
ac280b67 441
c5419e26
QT
442enum {
443 TYPE_SRB,
444 TYPE_TGT_CMD,
445};
446
9ba56b95 447typedef struct srb {
c5419e26
QT
448 /*
449 * Do not move cmd_type field, it needs to
450 * line up with qla_tgt_cmd->cmd_type
451 */
452 uint8_t cmd_type;
453 uint8_t pad[3];
9ba56b95
GM
454 atomic_t ref_count;
455 struct fc_port *fcport;
25ff6af1 456 struct scsi_qla_host *vha;
9ba56b95
GM
457 uint32_t handle;
458 uint16_t flags;
9a069e19 459 uint16_t type;
15f30a57 460 const char *name;
5780790e 461 int iocbs;
d7459527 462 struct qla_qpair *qpair;
726b8548
QT
463 u32 gen1; /* scratch */
464 u32 gen2; /* scratch */
4916392b 465 union {
9ba56b95 466 struct srb_iocb iocb_cmd;
75cc8cfc 467 struct bsg_job *bsg_job;
9ba56b95 468 struct srb_cmd scmd;
4916392b 469 } u;
25ff6af1
JC
470 void (*done)(void *, int);
471 void (*free)(void *);
9ba56b95
GM
472} srb_t;
473
474#define GET_CMD_SP(sp) (sp->u.scmd.cmd)
475#define SET_CMD_SP(sp, cmd) (sp->u.scmd.cmd = cmd)
476#define GET_CMD_CTX_SP(sp) (sp->u.scmd.ctx)
477
478#define GET_CMD_SENSE_LEN(sp) \
479 (sp->u.scmd.request_sense_length)
480#define SET_CMD_SENSE_LEN(sp, len) \
481 (sp->u.scmd.request_sense_length = len)
482#define GET_CMD_SENSE_PTR(sp) \
483 (sp->u.scmd.request_sense_ptr)
484#define SET_CMD_SENSE_PTR(sp, ptr) \
485 (sp->u.scmd.request_sense_ptr = ptr)
8ae6d9c7
GM
486#define GET_FW_SENSE_LEN(sp) \
487 (sp->u.scmd.fw_sense_length)
488#define SET_FW_SENSE_LEN(sp, len) \
489 (sp->u.scmd.fw_sense_length = len)
9a069e19
GM
490
491struct msg_echo_lb {
492 dma_addr_t send_dma;
493 dma_addr_t rcv_dma;
494 uint16_t req_sg_cnt;
495 uint16_t rsp_sg_cnt;
496 uint16_t options;
497 uint32_t transfer_size;
1b98b421 498 uint32_t iteration_count;
9a069e19
GM
499};
500
1da177e4
LT
501/*
502 * ISP I/O Register Set structure definitions.
503 */
3d71644c
AV
504struct device_reg_2xxx {
505 uint16_t flash_address; /* Flash BIOS address */
506 uint16_t flash_data; /* Flash BIOS data */
1da177e4 507 uint16_t unused_1[1]; /* Gap */
3d71644c 508 uint16_t ctrl_status; /* Control/Status */
fa2a1ce5 509#define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
1da177e4
LT
510#define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
511#define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
512
3d71644c 513 uint16_t ictrl; /* Interrupt control */
1da177e4
LT
514#define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
515#define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
516
3d71644c 517 uint16_t istatus; /* Interrupt status */
1da177e4
LT
518#define ISR_RISC_INT BIT_3 /* RISC interrupt */
519
3d71644c
AV
520 uint16_t semaphore; /* Semaphore */
521 uint16_t nvram; /* NVRAM register. */
1da177e4
LT
522#define NVR_DESELECT 0
523#define NVR_BUSY BIT_15
524#define NVR_WRT_ENABLE BIT_14 /* Write enable */
525#define NVR_PR_ENABLE BIT_13 /* Protection register enable */
526#define NVR_DATA_IN BIT_3
527#define NVR_DATA_OUT BIT_2
528#define NVR_SELECT BIT_1
529#define NVR_CLOCK BIT_0
530
45aeaf1e
RA
531#define NVR_WAIT_CNT 20000
532
1da177e4
LT
533 union {
534 struct {
3d71644c
AV
535 uint16_t mailbox0;
536 uint16_t mailbox1;
537 uint16_t mailbox2;
538 uint16_t mailbox3;
539 uint16_t mailbox4;
540 uint16_t mailbox5;
541 uint16_t mailbox6;
542 uint16_t mailbox7;
543 uint16_t unused_2[59]; /* Gap */
1da177e4
LT
544 } __attribute__((packed)) isp2100;
545 struct {
3d71644c
AV
546 /* Request Queue */
547 uint16_t req_q_in; /* In-Pointer */
548 uint16_t req_q_out; /* Out-Pointer */
549 /* Response Queue */
550 uint16_t rsp_q_in; /* In-Pointer */
551 uint16_t rsp_q_out; /* Out-Pointer */
1da177e4
LT
552
553 /* RISC to Host Status */
fa2a1ce5 554 uint32_t host_status;
1da177e4
LT
555#define HSR_RISC_INT BIT_15 /* RISC interrupt */
556#define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
557
558 /* Host to Host Semaphore */
fa2a1ce5 559 uint16_t host_semaphore;
3d71644c
AV
560 uint16_t unused_3[17]; /* Gap */
561 uint16_t mailbox0;
562 uint16_t mailbox1;
563 uint16_t mailbox2;
564 uint16_t mailbox3;
565 uint16_t mailbox4;
566 uint16_t mailbox5;
567 uint16_t mailbox6;
568 uint16_t mailbox7;
569 uint16_t mailbox8;
570 uint16_t mailbox9;
571 uint16_t mailbox10;
572 uint16_t mailbox11;
573 uint16_t mailbox12;
574 uint16_t mailbox13;
575 uint16_t mailbox14;
576 uint16_t mailbox15;
577 uint16_t mailbox16;
578 uint16_t mailbox17;
579 uint16_t mailbox18;
580 uint16_t mailbox19;
581 uint16_t mailbox20;
582 uint16_t mailbox21;
583 uint16_t mailbox22;
584 uint16_t mailbox23;
585 uint16_t mailbox24;
586 uint16_t mailbox25;
587 uint16_t mailbox26;
588 uint16_t mailbox27;
589 uint16_t mailbox28;
590 uint16_t mailbox29;
591 uint16_t mailbox30;
592 uint16_t mailbox31;
593 uint16_t fb_cmd;
594 uint16_t unused_4[10]; /* Gap */
1da177e4
LT
595 } __attribute__((packed)) isp2300;
596 } u;
597
3d71644c 598 uint16_t fpm_diag_config;
c81d04c9
AV
599 uint16_t unused_5[0x4]; /* Gap */
600 uint16_t risc_hw;
601 uint16_t unused_5_1; /* Gap */
3d71644c 602 uint16_t pcr; /* Processor Control Register. */
1da177e4 603 uint16_t unused_6[0x5]; /* Gap */
3d71644c 604 uint16_t mctr; /* Memory Configuration and Timing. */
1da177e4 605 uint16_t unused_7[0x3]; /* Gap */
3d71644c 606 uint16_t fb_cmd_2100; /* Unused on 23XX */
1da177e4 607 uint16_t unused_8[0x3]; /* Gap */
3d71644c 608 uint16_t hccr; /* Host command & control register. */
1da177e4
LT
609#define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
610#define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
611 /* HCCR commands */
612#define HCCR_RESET_RISC 0x1000 /* Reset RISC */
613#define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
614#define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
615#define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
616#define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
617#define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
618#define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
619#define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
620
621 uint16_t unused_9[5]; /* Gap */
3d71644c
AV
622 uint16_t gpiod; /* GPIO Data register. */
623 uint16_t gpioe; /* GPIO Enable register. */
1da177e4
LT
624#define GPIO_LED_MASK 0x00C0
625#define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
626#define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
627#define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
628#define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
f6df144c
AV
629#define GPIO_LED_ALL_OFF 0x0000
630#define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */
631#define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */
1da177e4
LT
632
633 union {
634 struct {
3d71644c
AV
635 uint16_t unused_10[8]; /* Gap */
636 uint16_t mailbox8;
637 uint16_t mailbox9;
638 uint16_t mailbox10;
639 uint16_t mailbox11;
640 uint16_t mailbox12;
641 uint16_t mailbox13;
642 uint16_t mailbox14;
643 uint16_t mailbox15;
644 uint16_t mailbox16;
645 uint16_t mailbox17;
646 uint16_t mailbox18;
647 uint16_t mailbox19;
648 uint16_t mailbox20;
649 uint16_t mailbox21;
650 uint16_t mailbox22;
651 uint16_t mailbox23; /* Also probe reg. */
1da177e4
LT
652 } __attribute__((packed)) isp2200;
653 } u_end;
3d71644c
AV
654};
655
73208dfd 656struct device_reg_25xxmq {
08029990
AV
657 uint32_t req_q_in;
658 uint32_t req_q_out;
659 uint32_t rsp_q_in;
660 uint32_t rsp_q_out;
aa230bc5
AE
661 uint32_t atio_q_in;
662 uint32_t atio_q_out;
73208dfd
AC
663};
664
8ae6d9c7
GM
665
666struct device_reg_fx00 {
667 uint32_t mailbox0; /* 00 */
668 uint32_t mailbox1; /* 04 */
669 uint32_t mailbox2; /* 08 */
670 uint32_t mailbox3; /* 0C */
671 uint32_t mailbox4; /* 10 */
672 uint32_t mailbox5; /* 14 */
673 uint32_t mailbox6; /* 18 */
674 uint32_t mailbox7; /* 1C */
675 uint32_t mailbox8; /* 20 */
676 uint32_t mailbox9; /* 24 */
677 uint32_t mailbox10; /* 28 */
678 uint32_t mailbox11;
679 uint32_t mailbox12;
680 uint32_t mailbox13;
681 uint32_t mailbox14;
682 uint32_t mailbox15;
683 uint32_t mailbox16;
684 uint32_t mailbox17;
685 uint32_t mailbox18;
686 uint32_t mailbox19;
687 uint32_t mailbox20;
688 uint32_t mailbox21;
689 uint32_t mailbox22;
690 uint32_t mailbox23;
691 uint32_t mailbox24;
692 uint32_t mailbox25;
693 uint32_t mailbox26;
694 uint32_t mailbox27;
695 uint32_t mailbox28;
696 uint32_t mailbox29;
697 uint32_t mailbox30;
698 uint32_t mailbox31;
699 uint32_t aenmailbox0;
700 uint32_t aenmailbox1;
701 uint32_t aenmailbox2;
702 uint32_t aenmailbox3;
703 uint32_t aenmailbox4;
704 uint32_t aenmailbox5;
705 uint32_t aenmailbox6;
706 uint32_t aenmailbox7;
707 /* Request Queue. */
708 uint32_t req_q_in; /* A0 - Request Queue In-Pointer */
709 uint32_t req_q_out; /* A4 - Request Queue Out-Pointer */
710 /* Response Queue. */
711 uint32_t rsp_q_in; /* A8 - Response Queue In-Pointer */
712 uint32_t rsp_q_out; /* AC - Response Queue Out-Pointer */
713 /* Init values shadowed on FW Up Event */
714 uint32_t initval0; /* B0 */
715 uint32_t initval1; /* B4 */
716 uint32_t initval2; /* B8 */
717 uint32_t initval3; /* BC */
718 uint32_t initval4; /* C0 */
719 uint32_t initval5; /* C4 */
720 uint32_t initval6; /* C8 */
721 uint32_t initval7; /* CC */
722 uint32_t fwheartbeat; /* D0 */
f9a2a543 723 uint32_t pseudoaen; /* D4 */
8ae6d9c7
GM
724};
725
726
727
9a168bdd 728typedef union {
3d71644c
AV
729 struct device_reg_2xxx isp;
730 struct device_reg_24xx isp24;
73208dfd 731 struct device_reg_25xxmq isp25mq;
a9083016 732 struct device_reg_82xx isp82;
8ae6d9c7 733 struct device_reg_fx00 ispfx00;
f73cb695 734} __iomem device_reg_t;
1da177e4
LT
735
736#define ISP_REQ_Q_IN(ha, reg) \
737 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
738 &(reg)->u.isp2100.mailbox4 : \
739 &(reg)->u.isp2300.req_q_in)
740#define ISP_REQ_Q_OUT(ha, reg) \
741 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
742 &(reg)->u.isp2100.mailbox4 : \
743 &(reg)->u.isp2300.req_q_out)
744#define ISP_RSP_Q_IN(ha, reg) \
745 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
746 &(reg)->u.isp2100.mailbox5 : \
747 &(reg)->u.isp2300.rsp_q_in)
748#define ISP_RSP_Q_OUT(ha, reg) \
749 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
750 &(reg)->u.isp2100.mailbox5 : \
751 &(reg)->u.isp2300.rsp_q_out)
752
aa230bc5
AE
753#define ISP_ATIO_Q_IN(vha) (vha->hw->tgt.atio_q_in)
754#define ISP_ATIO_Q_OUT(vha) (vha->hw->tgt.atio_q_out)
755
1da177e4
LT
756#define MAILBOX_REG(ha, reg, num) \
757 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
758 (num < 8 ? \
759 &(reg)->u.isp2100.mailbox0 + (num) : \
760 &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
761 &(reg)->u.isp2300.mailbox0 + (num))
762#define RD_MAILBOX_REG(ha, reg, num) \
763 RD_REG_WORD(MAILBOX_REG(ha, reg, num))
764#define WRT_MAILBOX_REG(ha, reg, num, data) \
765 WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
766
767#define FB_CMD_REG(ha, reg) \
768 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
769 &(reg)->fb_cmd_2100 : \
770 &(reg)->u.isp2300.fb_cmd)
771#define RD_FB_CMD_REG(ha, reg) \
772 RD_REG_WORD(FB_CMD_REG(ha, reg))
773#define WRT_FB_CMD_REG(ha, reg, data) \
774 WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
775
776typedef struct {
777 uint32_t out_mb; /* outbound from driver */
778 uint32_t in_mb; /* Incoming from RISC */
779 uint16_t mb[MAILBOX_REGISTER_COUNT];
780 long buf_size;
781 void *bufp;
782 uint32_t tov;
783 uint8_t flags;
784#define MBX_DMA_IN BIT_0
785#define MBX_DMA_OUT BIT_1
786#define IOCTL_CMD BIT_2
787} mbx_cmd_t;
788
8ae6d9c7
GM
789struct mbx_cmd_32 {
790 uint32_t out_mb; /* outbound from driver */
791 uint32_t in_mb; /* Incoming from RISC */
792 uint32_t mb[MAILBOX_REGISTER_COUNT];
793 long buf_size;
794 void *bufp;
795 uint32_t tov;
796 uint8_t flags;
797#define MBX_DMA_IN BIT_0
798#define MBX_DMA_OUT BIT_1
799#define IOCTL_CMD BIT_2
800};
801
802
1da177e4
LT
803#define MBX_TOV_SECONDS 30
804
805/*
806 * ISP product identification definitions in mailboxes after reset.
807 */
808#define PROD_ID_1 0x4953
809#define PROD_ID_2 0x0000
810#define PROD_ID_2a 0x5020
811#define PROD_ID_3 0x2020
812
813/*
814 * ISP mailbox Self-Test status codes
815 */
816#define MBS_FRM_ALIVE 0 /* Firmware Alive. */
817#define MBS_CHKSUM_ERR 1 /* Checksum Error. */
818#define MBS_BUSY 4 /* Busy. */
819
820/*
821 * ISP mailbox command complete status codes
822 */
823#define MBS_COMMAND_COMPLETE 0x4000
824#define MBS_INVALID_COMMAND 0x4001
825#define MBS_HOST_INTERFACE_ERROR 0x4002
826#define MBS_TEST_FAILED 0x4003
827#define MBS_COMMAND_ERROR 0x4005
828#define MBS_COMMAND_PARAMETER_ERROR 0x4006
829#define MBS_PORT_ID_USED 0x4007
830#define MBS_LOOP_ID_USED 0x4008
831#define MBS_ALL_IDS_IN_USE 0x4009
832#define MBS_NOT_LOGGED_IN 0x400A
3d71644c
AV
833#define MBS_LINK_DOWN_ERROR 0x400B
834#define MBS_DIAG_ECHO_TEST_ERROR 0x400C
1da177e4
LT
835
836/*
837 * ISP mailbox asynchronous event status codes
838 */
839#define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
840#define MBA_RESET 0x8001 /* Reset Detected. */
841#define MBA_SYSTEM_ERR 0x8002 /* System Error. */
842#define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
843#define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
844#define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
845#define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
846 /* occurred. */
847#define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
848#define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
849#define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
850#define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
851#define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
852#define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
853#define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
854#define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
855#define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
856#define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
857#define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
858#define MBA_IP_RECEIVE 0x8023 /* IP Received. */
859#define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
860#define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
861#define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
862#define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
863 /* used. */
45ebeb56 864#define MBA_TRACE_NOTIFICATION 0x8028 /* Trace/Diagnostic notification. */
1da177e4
LT
865#define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
866#define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
867#define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
868#define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
869#define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
870#define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
871#define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
872#define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
873#define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
874#define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
875#define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
876#define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
877#define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
8ae6d9c7
GM
878#define MBA_FW_NOT_STARTED 0x8050 /* Firmware not started */
879#define MBA_FW_STARTING 0x8051 /* Firmware starting */
880#define MBA_FW_RESTART_CMPLT 0x8060 /* Firmware restart complete */
881#define MBA_INIT_REQUIRED 0x8061 /* Initialization required */
882#define MBA_SHUTDOWN_REQUESTED 0x8062 /* Shutdown Requested */
a29b3dd7 883#define MBA_TEMPERATURE_ALERT 0x8070 /* Temperature Alert */
b5a340dd 884#define MBA_DPORT_DIAGNOSTICS 0x8080 /* D-port Diagnostics */
8ae6d9c7
GM
885#define MBA_FW_INIT_FAILURE 0x8401 /* Firmware initialization failure */
886#define MBA_MIRROR_LUN_CHANGE 0x8402 /* Mirror LUN State Change
887 Notification */
888#define MBA_FW_POLL_STATE 0x8600 /* Firmware in poll diagnostic state */
b6511d99 889#define MBA_FW_RESET_FCT 0x8502 /* Firmware reset factory defaults */
0f8cdff5 890#define MBA_FW_INIT_INPROGRESS 0x8500 /* Firmware boot in progress */
7d613ac6
SV
891/* 83XX FCoE specific */
892#define MBA_IDC_AEN 0x8200 /* FCoE: NIC Core state change AEN */
fafbda9f
AE
893
894/* Interrupt type codes */
895#define INTR_ROM_MB_SUCCESS 0x1
896#define INTR_ROM_MB_FAILED 0x2
897#define INTR_MB_SUCCESS 0x10
898#define INTR_MB_FAILED 0x11
899#define INTR_ASYNC_EVENT 0x12
900#define INTR_RSP_QUE_UPDATE 0x13
901#define INTR_RSP_QUE_UPDATE_83XX 0x14
902#define INTR_ATIO_QUE_UPDATE 0x1C
903#define INTR_ATIO_RSP_QUE_UPDATE 0x1D
7d613ac6 904
9a069e19
GM
905/* ISP mailbox loopback echo diagnostic error code */
906#define MBS_LB_RESET 0x17
1da177e4
LT
907/*
908 * Firmware options 1, 2, 3.
909 */
910#define FO1_AE_ON_LIPF8 BIT_0
911#define FO1_AE_ALL_LIP_RESET BIT_1
912#define FO1_CTIO_RETRY BIT_3
913#define FO1_DISABLE_LIP_F7_SW BIT_4
914#define FO1_DISABLE_100MS_LOS_WAIT BIT_5
3d71644c 915#define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
1da177e4
LT
916#define FO1_AE_ON_LOOP_INIT_ERR BIT_7
917#define FO1_SET_EMPHASIS_SWING BIT_8
918#define FO1_AE_AUTO_BYPASS BIT_9
919#define FO1_ENABLE_PURE_IOCB BIT_10
920#define FO1_AE_PLOGI_RJT BIT_11
921#define FO1_ENABLE_ABORT_SEQUENCE BIT_12
922#define FO1_AE_QUEUE_FULL BIT_13
923
924#define FO2_ENABLE_ATIO_TYPE_3 BIT_0
925#define FO2_REV_LOOPBACK BIT_1
926
927#define FO3_ENABLE_EMERG_IOCB BIT_0
928#define FO3_AE_RND_ERROR BIT_1
929
3d71644c
AV
930/* 24XX additional firmware options */
931#define ADD_FO_COUNT 3
932#define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
933#define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
934
935#define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
936
937#define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
938
1da177e4
LT
939/*
940 * ISP mailbox commands
941 */
942#define MBC_LOAD_RAM 1 /* Load RAM. */
943#define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
1da177e4
LT
944#define MBC_READ_RAM_WORD 5 /* Read RAM word. */
945#define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
946#define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
947#define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
948#define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
949#define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
950#define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
951#define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
952#define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
953#define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
954#define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
f6ef3b18 955#define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
1da177e4
LT
956#define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
957#define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
958#define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
959#define MBC_RESET 0x18 /* Reset. */
960#define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
961#define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
962#define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
963#define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
964#define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
b0d6cabd 965#define MBC_GET_MEM_OFFLOAD_CNTRL_STAT 0x34 /* Memory Offload ctrl/Stat*/
1da177e4
LT
966#define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
967#define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
968#define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
969#define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
970#define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
971#define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
972#define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
973#define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
974#define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
6246b8a1 975#define MBC_CONFIGURE_VF 0x4b /* Configure VFs */
1da177e4
LT
976#define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
977#define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
af11f64d 978#define MBC_PORT_LOGOUT 0x56 /* Port Logout request */
1da177e4
LT
979#define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
980#define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
90687a1e
JC
981#define MBC_GET_RNID_PARAMS 0x5a /* Get RNID parameters */
982#define MBC_DATA_RATE 0x5d /* Data Rate */
1da177e4
LT
983#define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
984#define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
985 /* Initialization Procedure */
986#define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
987#define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
988#define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
989#define MBC_TARGET_RESET 0x66 /* Target Reset. */
990#define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
991#define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
992#define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
993#define MBC_GET_PORT_NAME 0x6a /* Get port name. */
994#define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
995#define MBC_LIP_RESET 0x6c /* LIP reset. */
996#define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
997 /* commandd. */
998#define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
999#define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
1000#define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
1001#define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
1002#define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
1003#define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
1004#define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
1005#define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
1006#define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
1007#define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
1008#define MBC_LUN_RESET 0x7E /* Send LUN reset */
1009
8ae6d9c7
GM
1010/*
1011 * all the Mt. Rainier mailbox command codes that clash with FC/FCoE ones
1012 * should be defined with MBC_MR_*
1013 */
1014#define MBC_MR_DRV_SHUTDOWN 0x6A
1015
3d71644c
AV
1016/*
1017 * ISP24xx mailbox commands
1018 */
db64e930
JC
1019#define MBC_WRITE_SERDES 0x3 /* Write serdes word. */
1020#define MBC_READ_SERDES 0x4 /* Read serdes word. */
f73cb695 1021#define MBC_LOAD_DUMP_MPI_RAM 0x5 /* Load/Dump MPI RAM. */
3d71644c
AV
1022#define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
1023#define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
d8b45213 1024#define MBC_PORT_PARAMS 0x1A /* Port iDMA Parameters. */
3d71644c 1025#define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
a7a167bf 1026#define MBC_TRACE_CONTROL 0x27 /* Trace control command. */
3d71644c 1027#define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
ad0ecd61 1028#define MBC_WRITE_SFP 0x30 /* Write SFP Data. */
88729e53 1029#define MBC_READ_SFP 0x31 /* Read SFP Data. */
3d71644c 1030#define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
b5a340dd 1031#define MBC_DPORT_DIAGNOSTICS 0x47 /* D-Port Diagnostics */
3d71644c
AV
1032#define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
1033#define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
1034#define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
1035#define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
1036#define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
1037#define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
61e1b269 1038#define MBC_LINK_INITIALIZATION 0x72 /* Do link initialization. */
3d71644c 1039#define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
8fcd6b8b 1040#define MBC_PORT_RESET 0x120 /* Port Reset */
23f2ebd1
SR
1041#define MBC_SET_PORT_CONFIG 0x122 /* Set port configuration */
1042#define MBC_GET_PORT_CONFIG 0x123 /* Get port configuration */
3d71644c 1043
b1d46989
MI
1044/*
1045 * ISP81xx mailbox commands
1046 */
1047#define MBC_WRITE_MPI_REGISTER 0x01 /* Write MPI Register. */
1048
e8887c51
JC
1049/*
1050 * ISP8044 mailbox commands
1051 */
1052#define MBC_SET_GET_ETH_SERDES_REG 0x150
1053#define HCS_WRITE_SERDES 0x3
1054#define HCS_READ_SERDES 0x4
1055
1da177e4
LT
1056/* Firmware return data sizes */
1057#define FCAL_MAP_SIZE 128
1058
1059/* Mailbox bit definitions for out_mb and in_mb */
1060#define MBX_31 BIT_31
1061#define MBX_30 BIT_30
1062#define MBX_29 BIT_29
1063#define MBX_28 BIT_28
1064#define MBX_27 BIT_27
1065#define MBX_26 BIT_26
1066#define MBX_25 BIT_25
1067#define MBX_24 BIT_24
1068#define MBX_23 BIT_23
1069#define MBX_22 BIT_22
1070#define MBX_21 BIT_21
1071#define MBX_20 BIT_20
1072#define MBX_19 BIT_19
1073#define MBX_18 BIT_18
1074#define MBX_17 BIT_17
1075#define MBX_16 BIT_16
1076#define MBX_15 BIT_15
1077#define MBX_14 BIT_14
1078#define MBX_13 BIT_13
1079#define MBX_12 BIT_12
1080#define MBX_11 BIT_11
1081#define MBX_10 BIT_10
1082#define MBX_9 BIT_9
1083#define MBX_8 BIT_8
1084#define MBX_7 BIT_7
1085#define MBX_6 BIT_6
1086#define MBX_5 BIT_5
1087#define MBX_4 BIT_4
1088#define MBX_3 BIT_3
1089#define MBX_2 BIT_2
1090#define MBX_1 BIT_1
1091#define MBX_0 BIT_0
1092
a5d42f4c 1093#define RNID_TYPE_PORT_LOGIN 0x7
c46e65c7 1094#define RNID_TYPE_SET_VERSION 0x9
fe52f6e1 1095#define RNID_TYPE_ASIC_TEMP 0xC
3a11711a 1096
1da177e4
LT
1097/*
1098 * Firmware state codes from get firmware state mailbox command
1099 */
1100#define FSTATE_CONFIG_WAIT 0
1101#define FSTATE_WAIT_AL_PA 1
1102#define FSTATE_WAIT_LOGIN 2
1103#define FSTATE_READY 3
1104#define FSTATE_LOSS_OF_SYNC 4
1105#define FSTATE_ERROR 5
1106#define FSTATE_REINIT 6
1107#define FSTATE_NON_PART 7
1108
1109#define FSTATE_CONFIG_CORRECT 0
1110#define FSTATE_P2P_RCV_LIP 1
1111#define FSTATE_P2P_CHOOSE_LOOP 2
1112#define FSTATE_P2P_RCV_UNIDEN_LIP 3
1113#define FSTATE_FATAL_ERROR 4
1114#define FSTATE_LOOP_BACK_CONN 5
1115
4243c115
SC
1116#define QLA27XX_IMG_STATUS_VER_MAJOR 0x01
1117#define QLA27XX_IMG_STATUS_VER_MINOR 0x00
1118#define QLA27XX_IMG_STATUS_SIGN 0xFACEFADE
1119#define QLA27XX_PRIMARY_IMAGE 1
1120#define QLA27XX_SECONDARY_IMAGE 2
1121
1da177e4
LT
1122/*
1123 * Port Database structure definition
1124 * Little endian except where noted.
1125 */
1126#define PORT_DATABASE_SIZE 128 /* bytes */
1127typedef struct {
1128 uint8_t options;
1129 uint8_t control;
1130 uint8_t master_state;
1131 uint8_t slave_state;
1132 uint8_t reserved[2];
1133 uint8_t hard_address;
1134 uint8_t reserved_1;
1135 uint8_t port_id[4];
1136 uint8_t node_name[WWN_SIZE];
1137 uint8_t port_name[WWN_SIZE];
1138 uint16_t execution_throttle;
1139 uint16_t execution_count;
1140 uint8_t reset_count;
1141 uint8_t reserved_2;
1142 uint16_t resource_allocation;
1143 uint16_t current_allocation;
1144 uint16_t queue_head;
1145 uint16_t queue_tail;
1146 uint16_t transmit_execution_list_next;
1147 uint16_t transmit_execution_list_previous;
1148 uint16_t common_features;
1149 uint16_t total_concurrent_sequences;
1150 uint16_t RO_by_information_category;
1151 uint8_t recipient;
1152 uint8_t initiator;
1153 uint16_t receive_data_size;
1154 uint16_t concurrent_sequences;
1155 uint16_t open_sequences_per_exchange;
1156 uint16_t lun_abort_flags;
1157 uint16_t lun_stop_flags;
1158 uint16_t stop_queue_head;
1159 uint16_t stop_queue_tail;
1160 uint16_t port_retry_timer;
1161 uint16_t next_sequence_id;
1162 uint16_t frame_count;
1163 uint16_t PRLI_payload_length;
1164 uint8_t prli_svc_param_word_0[2]; /* Big endian */
1165 /* Bits 15-0 of word 0 */
1166 uint8_t prli_svc_param_word_3[2]; /* Big endian */
1167 /* Bits 15-0 of word 3 */
1168 uint16_t loop_id;
1169 uint16_t extended_lun_info_list_pointer;
1170 uint16_t extended_lun_stop_list_pointer;
1171} port_database_t;
1172
1173/*
1174 * Port database slave/master states
1175 */
1176#define PD_STATE_DISCOVERY 0
1177#define PD_STATE_WAIT_DISCOVERY_ACK 1
1178#define PD_STATE_PORT_LOGIN 2
1179#define PD_STATE_WAIT_PORT_LOGIN_ACK 3
1180#define PD_STATE_PROCESS_LOGIN 4
1181#define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
1182#define PD_STATE_PORT_LOGGED_IN 6
1183#define PD_STATE_PORT_UNAVAILABLE 7
1184#define PD_STATE_PROCESS_LOGOUT 8
1185#define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
1186#define PD_STATE_PORT_LOGOUT 10
1187#define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
1188
1189
4fdfefe5
AV
1190#define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
1191#define QLA_ZIO_DISABLED 0
1192#define QLA_ZIO_DEFAULT_TIMER 2
1193
1da177e4
LT
1194/*
1195 * ISP Initialization Control Block.
1196 * Little endian except where noted.
1197 */
1198#define ICB_VERSION 1
1199typedef struct {
1200 uint8_t version;
1201 uint8_t reserved_1;
1202
1203 /*
1204 * LSB BIT 0 = Enable Hard Loop Id
1205 * LSB BIT 1 = Enable Fairness
1206 * LSB BIT 2 = Enable Full-Duplex
1207 * LSB BIT 3 = Enable Fast Posting
1208 * LSB BIT 4 = Enable Target Mode
1209 * LSB BIT 5 = Disable Initiator Mode
1210 * LSB BIT 6 = Enable ADISC
1211 * LSB BIT 7 = Enable Target Inquiry Data
1212 *
1213 * MSB BIT 0 = Enable PDBC Notify
1214 * MSB BIT 1 = Non Participating LIP
1215 * MSB BIT 2 = Descending Loop ID Search
1216 * MSB BIT 3 = Acquire Loop ID in LIPA
1217 * MSB BIT 4 = Stop PortQ on Full Status
1218 * MSB BIT 5 = Full Login after LIP
1219 * MSB BIT 6 = Node Name Option
1220 * MSB BIT 7 = Ext IFWCB enable bit
1221 */
1222 uint8_t firmware_options[2];
1223
1224 uint16_t frame_payload_size;
1225 uint16_t max_iocb_allocation;
1226 uint16_t execution_throttle;
1227 uint8_t retry_count;
1228 uint8_t retry_delay; /* unused */
1229 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1230 uint16_t hard_address;
1231 uint8_t inquiry_data;
1232 uint8_t login_timeout;
1233 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1234
1235 uint16_t request_q_outpointer;
1236 uint16_t response_q_inpointer;
1237 uint16_t request_q_length;
1238 uint16_t response_q_length;
1239 uint32_t request_q_address[2];
1240 uint32_t response_q_address[2];
1241
1242 uint16_t lun_enables;
1243 uint8_t command_resource_count;
1244 uint8_t immediate_notify_resource_count;
1245 uint16_t timeout;
1246 uint8_t reserved_2[2];
1247
1248 /*
1249 * LSB BIT 0 = Timer Operation mode bit 0
1250 * LSB BIT 1 = Timer Operation mode bit 1
1251 * LSB BIT 2 = Timer Operation mode bit 2
1252 * LSB BIT 3 = Timer Operation mode bit 3
1253 * LSB BIT 4 = Init Config Mode bit 0
1254 * LSB BIT 5 = Init Config Mode bit 1
1255 * LSB BIT 6 = Init Config Mode bit 2
1256 * LSB BIT 7 = Enable Non part on LIHA failure
1257 *
1258 * MSB BIT 0 = Enable class 2
1259 * MSB BIT 1 = Enable ACK0
1260 * MSB BIT 2 =
1261 * MSB BIT 3 =
1262 * MSB BIT 4 = FC Tape Enable
1263 * MSB BIT 5 = Enable FC Confirm
1264 * MSB BIT 6 = Enable command queuing in target mode
1265 * MSB BIT 7 = No Logo On Link Down
1266 */
1267 uint8_t add_firmware_options[2];
1268
1269 uint8_t response_accumulation_timer;
1270 uint8_t interrupt_delay_timer;
1271
1272 /*
1273 * LSB BIT 0 = Enable Read xfr_rdy
1274 * LSB BIT 1 = Soft ID only
1275 * LSB BIT 2 =
1276 * LSB BIT 3 =
1277 * LSB BIT 4 = FCP RSP Payload [0]
1278 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1279 * LSB BIT 6 = Enable Out-of-Order frame handling
1280 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1281 *
1282 * MSB BIT 0 = Sbus enable - 2300
1283 * MSB BIT 1 =
1284 * MSB BIT 2 =
1285 * MSB BIT 3 =
06c22bd1 1286 * MSB BIT 4 = LED mode
1da177e4
LT
1287 * MSB BIT 5 = enable 50 ohm termination
1288 * MSB BIT 6 = Data Rate (2300 only)
1289 * MSB BIT 7 = Data Rate (2300 only)
1290 */
1291 uint8_t special_options[2];
1292
1293 uint8_t reserved_3[26];
1294} init_cb_t;
1295
1296/*
1297 * Get Link Status mailbox command return buffer.
1298 */
3d71644c
AV
1299#define GLSO_SEND_RPS BIT_0
1300#define GLSO_USE_DID BIT_3
1301
43ef0580
AV
1302struct link_statistics {
1303 uint32_t link_fail_cnt;
1304 uint32_t loss_sync_cnt;
1305 uint32_t loss_sig_cnt;
1306 uint32_t prim_seq_err_cnt;
1307 uint32_t inval_xmit_word_cnt;
1308 uint32_t inval_crc_cnt;
032d8dd7 1309 uint32_t lip_cnt;
243de676
HZ
1310 uint32_t link_up_cnt;
1311 uint32_t link_down_loop_init_tmo;
1312 uint32_t link_down_los;
1313 uint32_t link_down_loss_rcv_clk;
1314 uint32_t reserved0[5];
1315 uint32_t port_cfg_chg;
1316 uint32_t reserved1[11];
1317 uint32_t rsp_q_full;
1318 uint32_t atio_q_full;
1319 uint32_t drop_ae;
1320 uint32_t els_proto_err;
1321 uint32_t reserved2;
43ef0580
AV
1322 uint32_t tx_frames;
1323 uint32_t rx_frames;
fabbb8df
JC
1324 uint32_t discarded_frames;
1325 uint32_t dropped_frames;
243de676 1326 uint32_t reserved3;
43ef0580 1327 uint32_t nos_rcvd;
243de676
HZ
1328 uint32_t reserved4[4];
1329 uint32_t tx_prjt;
1330 uint32_t rcv_exfail;
1331 uint32_t rcv_abts;
1332 uint32_t seq_frm_miss;
1333 uint32_t corr_err;
1334 uint32_t mb_rqst;
1335 uint32_t nport_full;
1336 uint32_t eofa;
1337 uint32_t reserved5;
1338 uint32_t fpm_recv_word_cnt_lo;
1339 uint32_t fpm_recv_word_cnt_hi;
1340 uint32_t fpm_disc_word_cnt_lo;
1341 uint32_t fpm_disc_word_cnt_hi;
1342 uint32_t fpm_xmit_word_cnt_lo;
1343 uint32_t fpm_xmit_word_cnt_hi;
1344 uint32_t reserved6[70];
43ef0580 1345};
1da177e4
LT
1346
1347/*
1348 * NVRAM Command values.
1349 */
1350#define NV_START_BIT BIT_2
1351#define NV_WRITE_OP (BIT_26+BIT_24)
1352#define NV_READ_OP (BIT_26+BIT_25)
1353#define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
1354#define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
1355#define NV_DELAY_COUNT 10
1356
1357/*
1358 * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
1359 */
1360typedef struct {
1361 /*
1362 * NVRAM header
1363 */
1364 uint8_t id[4];
1365 uint8_t nvram_version;
1366 uint8_t reserved_0;
1367
1368 /*
1369 * NVRAM RISC parameter block
1370 */
1371 uint8_t parameter_block_version;
1372 uint8_t reserved_1;
1373
1374 /*
1375 * LSB BIT 0 = Enable Hard Loop Id
1376 * LSB BIT 1 = Enable Fairness
1377 * LSB BIT 2 = Enable Full-Duplex
1378 * LSB BIT 3 = Enable Fast Posting
1379 * LSB BIT 4 = Enable Target Mode
1380 * LSB BIT 5 = Disable Initiator Mode
1381 * LSB BIT 6 = Enable ADISC
1382 * LSB BIT 7 = Enable Target Inquiry Data
1383 *
1384 * MSB BIT 0 = Enable PDBC Notify
1385 * MSB BIT 1 = Non Participating LIP
1386 * MSB BIT 2 = Descending Loop ID Search
1387 * MSB BIT 3 = Acquire Loop ID in LIPA
1388 * MSB BIT 4 = Stop PortQ on Full Status
1389 * MSB BIT 5 = Full Login after LIP
1390 * MSB BIT 6 = Node Name Option
1391 * MSB BIT 7 = Ext IFWCB enable bit
1392 */
1393 uint8_t firmware_options[2];
1394
1395 uint16_t frame_payload_size;
1396 uint16_t max_iocb_allocation;
1397 uint16_t execution_throttle;
1398 uint8_t retry_count;
1399 uint8_t retry_delay; /* unused */
1400 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1401 uint16_t hard_address;
1402 uint8_t inquiry_data;
1403 uint8_t login_timeout;
1404 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1405
1406 /*
1407 * LSB BIT 0 = Timer Operation mode bit 0
1408 * LSB BIT 1 = Timer Operation mode bit 1
1409 * LSB BIT 2 = Timer Operation mode bit 2
1410 * LSB BIT 3 = Timer Operation mode bit 3
1411 * LSB BIT 4 = Init Config Mode bit 0
1412 * LSB BIT 5 = Init Config Mode bit 1
1413 * LSB BIT 6 = Init Config Mode bit 2
1414 * LSB BIT 7 = Enable Non part on LIHA failure
1415 *
1416 * MSB BIT 0 = Enable class 2
1417 * MSB BIT 1 = Enable ACK0
1418 * MSB BIT 2 =
1419 * MSB BIT 3 =
1420 * MSB BIT 4 = FC Tape Enable
1421 * MSB BIT 5 = Enable FC Confirm
1422 * MSB BIT 6 = Enable command queuing in target mode
1423 * MSB BIT 7 = No Logo On Link Down
1424 */
1425 uint8_t add_firmware_options[2];
1426
1427 uint8_t response_accumulation_timer;
1428 uint8_t interrupt_delay_timer;
1429
1430 /*
1431 * LSB BIT 0 = Enable Read xfr_rdy
1432 * LSB BIT 1 = Soft ID only
1433 * LSB BIT 2 =
1434 * LSB BIT 3 =
1435 * LSB BIT 4 = FCP RSP Payload [0]
1436 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1437 * LSB BIT 6 = Enable Out-of-Order frame handling
1438 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1439 *
1440 * MSB BIT 0 = Sbus enable - 2300
1441 * MSB BIT 1 =
1442 * MSB BIT 2 =
1443 * MSB BIT 3 =
06c22bd1 1444 * MSB BIT 4 = LED mode
1da177e4
LT
1445 * MSB BIT 5 = enable 50 ohm termination
1446 * MSB BIT 6 = Data Rate (2300 only)
1447 * MSB BIT 7 = Data Rate (2300 only)
1448 */
1449 uint8_t special_options[2];
1450
1451 /* Reserved for expanded RISC parameter block */
1452 uint8_t reserved_2[22];
1453
1454 /*
1455 * LSB BIT 0 = Tx Sensitivity 1G bit 0
1456 * LSB BIT 1 = Tx Sensitivity 1G bit 1
1457 * LSB BIT 2 = Tx Sensitivity 1G bit 2
1458 * LSB BIT 3 = Tx Sensitivity 1G bit 3
1459 * LSB BIT 4 = Rx Sensitivity 1G bit 0
1460 * LSB BIT 5 = Rx Sensitivity 1G bit 1
1461 * LSB BIT 6 = Rx Sensitivity 1G bit 2
1462 * LSB BIT 7 = Rx Sensitivity 1G bit 3
fa2a1ce5 1463 *
1da177e4
LT
1464 * MSB BIT 0 = Tx Sensitivity 2G bit 0
1465 * MSB BIT 1 = Tx Sensitivity 2G bit 1
1466 * MSB BIT 2 = Tx Sensitivity 2G bit 2
1467 * MSB BIT 3 = Tx Sensitivity 2G bit 3
1468 * MSB BIT 4 = Rx Sensitivity 2G bit 0
1469 * MSB BIT 5 = Rx Sensitivity 2G bit 1
1470 * MSB BIT 6 = Rx Sensitivity 2G bit 2
1471 * MSB BIT 7 = Rx Sensitivity 2G bit 3
1472 *
1473 * LSB BIT 0 = Output Swing 1G bit 0
1474 * LSB BIT 1 = Output Swing 1G bit 1
1475 * LSB BIT 2 = Output Swing 1G bit 2
1476 * LSB BIT 3 = Output Emphasis 1G bit 0
1477 * LSB BIT 4 = Output Emphasis 1G bit 1
1478 * LSB BIT 5 = Output Swing 2G bit 0
1479 * LSB BIT 6 = Output Swing 2G bit 1
1480 * LSB BIT 7 = Output Swing 2G bit 2
fa2a1ce5 1481 *
1da177e4
LT
1482 * MSB BIT 0 = Output Emphasis 2G bit 0
1483 * MSB BIT 1 = Output Emphasis 2G bit 1
1484 * MSB BIT 2 = Output Enable
1485 * MSB BIT 3 =
1486 * MSB BIT 4 =
1487 * MSB BIT 5 =
1488 * MSB BIT 6 =
1489 * MSB BIT 7 =
1490 */
1491 uint8_t seriallink_options[4];
1492
1493 /*
1494 * NVRAM host parameter block
1495 *
1496 * LSB BIT 0 = Enable spinup delay
1497 * LSB BIT 1 = Disable BIOS
1498 * LSB BIT 2 = Enable Memory Map BIOS
1499 * LSB BIT 3 = Enable Selectable Boot
1500 * LSB BIT 4 = Disable RISC code load
1501 * LSB BIT 5 = Set cache line size 1
1502 * LSB BIT 6 = PCI Parity Disable
1503 * LSB BIT 7 = Enable extended logging
1504 *
1505 * MSB BIT 0 = Enable 64bit addressing
1506 * MSB BIT 1 = Enable lip reset
1507 * MSB BIT 2 = Enable lip full login
1508 * MSB BIT 3 = Enable target reset
1509 * MSB BIT 4 = Enable database storage
1510 * MSB BIT 5 = Enable cache flush read
1511 * MSB BIT 6 = Enable database load
1512 * MSB BIT 7 = Enable alternate WWN
1513 */
1514 uint8_t host_p[2];
1515
1516 uint8_t boot_node_name[WWN_SIZE];
1517 uint8_t boot_lun_number;
1518 uint8_t reset_delay;
1519 uint8_t port_down_retry_count;
1520 uint8_t boot_id_number;
1521 uint16_t max_luns_per_target;
1522 uint8_t fcode_boot_port_name[WWN_SIZE];
1523 uint8_t alternate_port_name[WWN_SIZE];
1524 uint8_t alternate_node_name[WWN_SIZE];
1525
1526 /*
1527 * BIT 0 = Selective Login
1528 * BIT 1 = Alt-Boot Enable
1529 * BIT 2 =
1530 * BIT 3 = Boot Order List
1531 * BIT 4 =
1532 * BIT 5 = Selective LUN
1533 * BIT 6 =
1534 * BIT 7 = unused
1535 */
1536 uint8_t efi_parameters;
1537
1538 uint8_t link_down_timeout;
1539
cca5335c 1540 uint8_t adapter_id[16];
1da177e4
LT
1541
1542 uint8_t alt1_boot_node_name[WWN_SIZE];
1543 uint16_t alt1_boot_lun_number;
1544 uint8_t alt2_boot_node_name[WWN_SIZE];
1545 uint16_t alt2_boot_lun_number;
1546 uint8_t alt3_boot_node_name[WWN_SIZE];
1547 uint16_t alt3_boot_lun_number;
1548 uint8_t alt4_boot_node_name[WWN_SIZE];
1549 uint16_t alt4_boot_lun_number;
1550 uint8_t alt5_boot_node_name[WWN_SIZE];
1551 uint16_t alt5_boot_lun_number;
1552 uint8_t alt6_boot_node_name[WWN_SIZE];
1553 uint16_t alt6_boot_lun_number;
1554 uint8_t alt7_boot_node_name[WWN_SIZE];
1555 uint16_t alt7_boot_lun_number;
1556
1557 uint8_t reserved_3[2];
1558
1559 /* Offset 200-215 : Model Number */
1560 uint8_t model_number[16];
1561
1562 /* OEM related items */
1563 uint8_t oem_specific[16];
1564
1565 /*
1566 * NVRAM Adapter Features offset 232-239
1567 *
1568 * LSB BIT 0 = External GBIC
1569 * LSB BIT 1 = Risc RAM parity
1570 * LSB BIT 2 = Buffer Plus Module
1571 * LSB BIT 3 = Multi Chip Adapter
1572 * LSB BIT 4 = Internal connector
1573 * LSB BIT 5 =
1574 * LSB BIT 6 =
1575 * LSB BIT 7 =
1576 *
1577 * MSB BIT 0 =
1578 * MSB BIT 1 =
1579 * MSB BIT 2 =
1580 * MSB BIT 3 =
1581 * MSB BIT 4 =
1582 * MSB BIT 5 =
1583 * MSB BIT 6 =
1584 * MSB BIT 7 =
1585 */
1586 uint8_t adapter_features[2];
1587
1588 uint8_t reserved_4[16];
1589
1590 /* Subsystem vendor ID for ISP2200 */
1591 uint16_t subsystem_vendor_id_2200;
1592
1593 /* Subsystem device ID for ISP2200 */
1594 uint16_t subsystem_device_id_2200;
1595
1596 uint8_t reserved_5;
1597 uint8_t checksum;
1598} nvram_t;
1599
1600/*
1601 * ISP queue - response queue entry definition.
1602 */
1603typedef struct {
2d70c103
NB
1604 uint8_t entry_type; /* Entry type. */
1605 uint8_t entry_count; /* Entry count. */
1606 uint8_t sys_define; /* System defined. */
1607 uint8_t entry_status; /* Entry Status. */
1608 uint32_t handle; /* System defined handle */
1609 uint8_t data[52];
1da177e4
LT
1610 uint32_t signature;
1611#define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
1612} response_t;
1613
2d70c103
NB
1614/*
1615 * ISP queue - ATIO queue entry definition.
1616 */
1617struct atio {
1618 uint8_t entry_type; /* Entry type. */
1619 uint8_t entry_count; /* Entry count. */
5f35509d
QT
1620 __le16 attr_n_length;
1621 uint8_t data[56];
2d70c103
NB
1622 uint32_t signature;
1623#define ATIO_PROCESSED 0xDEADDEAD /* Signature */
1624};
1625
1da177e4
LT
1626typedef union {
1627 uint16_t extended;
1628 struct {
1629 uint8_t reserved;
1630 uint8_t standard;
1631 } id;
1632} target_id_t;
1633
1634#define SET_TARGET_ID(ha, to, from) \
1635do { \
1636 if (HAS_EXTENDED_IDS(ha)) \
1637 to.extended = cpu_to_le16(from); \
1638 else \
1639 to.id.standard = (uint8_t)from; \
1640} while (0)
1641
1642/*
1643 * ISP queue - command entry structure definition.
1644 */
1645#define COMMAND_TYPE 0x11 /* Command entry */
1da177e4
LT
1646typedef struct {
1647 uint8_t entry_type; /* Entry type. */
1648 uint8_t entry_count; /* Entry count. */
1649 uint8_t sys_define; /* System defined. */
1650 uint8_t entry_status; /* Entry Status. */
1651 uint32_t handle; /* System handle. */
1652 target_id_t target; /* SCSI ID */
1653 uint16_t lun; /* SCSI LUN */
1654 uint16_t control_flags; /* Control flags. */
1655#define CF_WRITE BIT_6
1656#define CF_READ BIT_5
1657#define CF_SIMPLE_TAG BIT_3
1658#define CF_ORDERED_TAG BIT_2
1659#define CF_HEAD_TAG BIT_1
1660 uint16_t reserved_1;
1661 uint16_t timeout; /* Command timeout. */
1662 uint16_t dseg_count; /* Data segment count. */
1663 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1664 uint32_t byte_count; /* Total byte count. */
1665 uint32_t dseg_0_address; /* Data segment 0 address. */
1666 uint32_t dseg_0_length; /* Data segment 0 length. */
1667 uint32_t dseg_1_address; /* Data segment 1 address. */
1668 uint32_t dseg_1_length; /* Data segment 1 length. */
1669 uint32_t dseg_2_address; /* Data segment 2 address. */
1670 uint32_t dseg_2_length; /* Data segment 2 length. */
1671} cmd_entry_t;
1672
1673/*
1674 * ISP queue - 64-Bit addressing, command entry structure definition.
1675 */
1676#define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
1677typedef struct {
1678 uint8_t entry_type; /* Entry type. */
1679 uint8_t entry_count; /* Entry count. */
1680 uint8_t sys_define; /* System defined. */
1681 uint8_t entry_status; /* Entry Status. */
1682 uint32_t handle; /* System handle. */
1683 target_id_t target; /* SCSI ID */
1684 uint16_t lun; /* SCSI LUN */
1685 uint16_t control_flags; /* Control flags. */
1686 uint16_t reserved_1;
1687 uint16_t timeout; /* Command timeout. */
1688 uint16_t dseg_count; /* Data segment count. */
1689 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1690 uint32_t byte_count; /* Total byte count. */
1691 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1692 uint32_t dseg_0_length; /* Data segment 0 length. */
1693 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1694 uint32_t dseg_1_length; /* Data segment 1 length. */
1695} cmd_a64_entry_t, request_t;
1696
1697/*
1698 * ISP queue - continuation entry structure definition.
1699 */
1700#define CONTINUE_TYPE 0x02 /* Continuation entry. */
1701typedef struct {
1702 uint8_t entry_type; /* Entry type. */
1703 uint8_t entry_count; /* Entry count. */
1704 uint8_t sys_define; /* System defined. */
1705 uint8_t entry_status; /* Entry Status. */
1706 uint32_t reserved;
1707 uint32_t dseg_0_address; /* Data segment 0 address. */
1708 uint32_t dseg_0_length; /* Data segment 0 length. */
1709 uint32_t dseg_1_address; /* Data segment 1 address. */
1710 uint32_t dseg_1_length; /* Data segment 1 length. */
1711 uint32_t dseg_2_address; /* Data segment 2 address. */
1712 uint32_t dseg_2_length; /* Data segment 2 length. */
1713 uint32_t dseg_3_address; /* Data segment 3 address. */
1714 uint32_t dseg_3_length; /* Data segment 3 length. */
1715 uint32_t dseg_4_address; /* Data segment 4 address. */
1716 uint32_t dseg_4_length; /* Data segment 4 length. */
1717 uint32_t dseg_5_address; /* Data segment 5 address. */
1718 uint32_t dseg_5_length; /* Data segment 5 length. */
1719 uint32_t dseg_6_address; /* Data segment 6 address. */
1720 uint32_t dseg_6_length; /* Data segment 6 length. */
1721} cont_entry_t;
1722
1723/*
1724 * ISP queue - 64-Bit addressing, continuation entry structure definition.
1725 */
1726#define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
1727typedef struct {
1728 uint8_t entry_type; /* Entry type. */
1729 uint8_t entry_count; /* Entry count. */
1730 uint8_t sys_define; /* System defined. */
1731 uint8_t entry_status; /* Entry Status. */
1732 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1733 uint32_t dseg_0_length; /* Data segment 0 length. */
1734 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1735 uint32_t dseg_1_length; /* Data segment 1 length. */
1736 uint32_t dseg_2_address [2]; /* Data segment 2 address. */
1737 uint32_t dseg_2_length; /* Data segment 2 length. */
1738 uint32_t dseg_3_address[2]; /* Data segment 3 address. */
1739 uint32_t dseg_3_length; /* Data segment 3 length. */
1740 uint32_t dseg_4_address[2]; /* Data segment 4 address. */
1741 uint32_t dseg_4_length; /* Data segment 4 length. */
1742} cont_a64_entry_t;
1743
bad75002 1744#define PO_MODE_DIF_INSERT 0
9e522cd8
AE
1745#define PO_MODE_DIF_REMOVE 1
1746#define PO_MODE_DIF_PASS 2
1747#define PO_MODE_DIF_REPLACE 3
1748#define PO_MODE_DIF_TCP_CKSUM 6
bad75002 1749#define PO_ENABLE_INCR_GUARD_SEED BIT_3
bad75002 1750#define PO_DISABLE_GUARD_CHECK BIT_4
f83adb61
QT
1751#define PO_DISABLE_INCR_REF_TAG BIT_5
1752#define PO_DIS_HEADER_MODE BIT_7
1753#define PO_ENABLE_DIF_BUNDLING BIT_8
1754#define PO_DIS_FRAME_MODE BIT_9
1755#define PO_DIS_VALD_APP_ESC BIT_10 /* Dis validation for escape tag/ffffh */
1756#define PO_DIS_VALD_APP_REF_ESC BIT_11
1757
1758#define PO_DIS_APP_TAG_REPL BIT_12 /* disable REG Tag replacement */
1759#define PO_DIS_REF_TAG_REPL BIT_13
1760#define PO_DIS_APP_TAG_VALD BIT_14 /* disable REF Tag validation */
1761#define PO_DIS_REF_TAG_VALD BIT_15
1762
bad75002
AE
1763/*
1764 * ISP queue - 64-Bit addressing, continuation crc entry structure definition.
1765 */
1766struct crc_context {
1767 uint32_t handle; /* System handle. */
c7ee3bd4
QT
1768 __le32 ref_tag;
1769 __le16 app_tag;
bad75002
AE
1770 uint8_t ref_tag_mask[4]; /* Validation/Replacement Mask*/
1771 uint8_t app_tag_mask[2]; /* Validation/Replacement Mask*/
c7ee3bd4
QT
1772 __le16 guard_seed; /* Initial Guard Seed */
1773 __le16 prot_opts; /* Requested Data Protection Mode */
1774 __le16 blk_size; /* Data size in bytes */
bad75002
AE
1775 uint16_t runt_blk_guard; /* Guard value for runt block (tape
1776 * only) */
c7ee3bd4 1777 __le32 byte_count; /* Total byte count/ total data
bad75002
AE
1778 * transfer count */
1779 union {
1780 struct {
1781 uint32_t reserved_1;
1782 uint16_t reserved_2;
1783 uint16_t reserved_3;
1784 uint32_t reserved_4;
1785 uint32_t data_address[2];
1786 uint32_t data_length;
1787 uint32_t reserved_5[2];
1788 uint32_t reserved_6;
1789 } nobundling;
1790 struct {
c7ee3bd4 1791 __le32 dif_byte_count; /* Total DIF byte
bad75002
AE
1792 * count */
1793 uint16_t reserved_1;
c7ee3bd4 1794 __le16 dseg_count; /* Data segment count */
bad75002
AE
1795 uint32_t reserved_2;
1796 uint32_t data_address[2];
1797 uint32_t data_length;
1798 uint32_t dif_address[2];
1799 uint32_t dif_length; /* Data segment 0
1800 * length */
1801 } bundling;
1802 } u;
1803
1804 struct fcp_cmnd fcp_cmnd;
1805 dma_addr_t crc_ctx_dma;
1806 /* List of DMA context transfers */
1807 struct list_head dsd_list;
1808
1809 /* This structure should not exceed 512 bytes */
1810};
1811
1812#define CRC_CONTEXT_LEN_FW (offsetof(struct crc_context, fcp_cmnd.lun))
1813#define CRC_CONTEXT_FCPCMND_OFF (offsetof(struct crc_context, fcp_cmnd.lun))
1814
1da177e4
LT
1815/*
1816 * ISP queue - status entry structure definition.
1817 */
1818#define STATUS_TYPE 0x03 /* Status entry. */
1819typedef struct {
1820 uint8_t entry_type; /* Entry type. */
1821 uint8_t entry_count; /* Entry count. */
1822 uint8_t sys_define; /* System defined. */
1823 uint8_t entry_status; /* Entry Status. */
1824 uint32_t handle; /* System handle. */
1825 uint16_t scsi_status; /* SCSI status. */
1826 uint16_t comp_status; /* Completion status. */
1827 uint16_t state_flags; /* State flags. */
1828 uint16_t status_flags; /* Status flags. */
1829 uint16_t rsp_info_len; /* Response Info Length. */
1830 uint16_t req_sense_length; /* Request sense data length. */
1831 uint32_t residual_length; /* Residual transfer length. */
1832 uint8_t rsp_info[8]; /* FCP response information. */
1833 uint8_t req_sense_data[32]; /* Request sense data. */
1834} sts_entry_t;
1835
1836/*
1837 * Status entry entry status
1838 */
3d71644c 1839#define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
1da177e4
LT
1840#define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
1841#define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
1842#define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
1843#define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
1844#define RF_BUSY BIT_1 /* Busy */
3d71644c
AV
1845#define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
1846 RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
1847#define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
1848 RF_INV_E_TYPE)
1da177e4
LT
1849
1850/*
1851 * Status entry SCSI status bit definitions.
1852 */
1853#define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
1854#define SS_RESIDUAL_UNDER BIT_11
1855#define SS_RESIDUAL_OVER BIT_10
1856#define SS_SENSE_LEN_VALID BIT_9
1857#define SS_RESPONSE_INFO_LEN_VALID BIT_8
df2e32c5 1858#define SS_SCSI_STATUS_BYTE 0xff
1da177e4
LT
1859
1860#define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
1861#define SS_BUSY_CONDITION BIT_3
1862#define SS_CONDITION_MET BIT_2
1863#define SS_CHECK_CONDITION BIT_1
1864
1865/*
1866 * Status entry completion status
1867 */
1868#define CS_COMPLETE 0x0 /* No errors */
1869#define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
1870#define CS_DMA 0x2 /* A DMA direction error. */
1871#define CS_TRANSPORT 0x3 /* Transport error. */
1872#define CS_RESET 0x4 /* SCSI bus reset occurred */
1873#define CS_ABORTED 0x5 /* System aborted command. */
1874#define CS_TIMEOUT 0x6 /* Timeout error. */
1875#define CS_DATA_OVERRUN 0x7 /* Data overrun. */
bad75002 1876#define CS_DIF_ERROR 0xC /* DIF error detected */
1da177e4
LT
1877
1878#define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
1879#define CS_QUEUE_FULL 0x1C /* Queue Full. */
1880#define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
1881 /* (selection timeout) */
1882#define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
1883#define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
1884#define CS_PORT_BUSY 0x2B /* Port Busy */
1885#define CS_COMPLETE_CHKCOND 0x30 /* Error? */
f934c9d0
CD
1886#define CS_IOCB_ERROR 0x31 /* Generic error for IOCB request
1887 failure */
1da177e4
LT
1888#define CS_BAD_PAYLOAD 0x80 /* Driver defined */
1889#define CS_UNKNOWN 0x81 /* Driver defined */
1890#define CS_RETRY 0x82 /* Driver defined */
1891#define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
1892
a9b6f722
SK
1893#define CS_BIDIR_RD_OVERRUN 0x700
1894#define CS_BIDIR_RD_WR_OVERRUN 0x707
1895#define CS_BIDIR_RD_OVERRUN_WR_UNDERRUN 0x715
1896#define CS_BIDIR_RD_UNDERRUN 0x1500
1897#define CS_BIDIR_RD_UNDERRUN_WR_OVERRUN 0x1507
1898#define CS_BIDIR_RD_WR_UNDERRUN 0x1515
1899#define CS_BIDIR_DMA 0x200
1da177e4
LT
1900/*
1901 * Status entry status flags
1902 */
1903#define SF_ABTS_TERMINATED BIT_10
1904#define SF_LOGOUT_SENT BIT_13
1905
1906/*
1907 * ISP queue - status continuation entry structure definition.
1908 */
1909#define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
1910typedef struct {
1911 uint8_t entry_type; /* Entry type. */
1912 uint8_t entry_count; /* Entry count. */
1913 uint8_t sys_define; /* System defined. */
1914 uint8_t entry_status; /* Entry Status. */
1915 uint8_t data[60]; /* data */
1916} sts_cont_entry_t;
1917
1918/*
1919 * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
1920 * structure definition.
1921 */
1922#define STATUS_TYPE_21 0x21 /* Status entry. */
1923typedef struct {
1924 uint8_t entry_type; /* Entry type. */
1925 uint8_t entry_count; /* Entry count. */
1926 uint8_t handle_count; /* Handle count. */
1927 uint8_t entry_status; /* Entry Status. */
1928 uint32_t handle[15]; /* System handles. */
1929} sts21_entry_t;
1930
1931/*
1932 * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
1933 * structure definition.
1934 */
1935#define STATUS_TYPE_22 0x22 /* Status entry. */
1936typedef struct {
1937 uint8_t entry_type; /* Entry type. */
1938 uint8_t entry_count; /* Entry count. */
1939 uint8_t handle_count; /* Handle count. */
1940 uint8_t entry_status; /* Entry Status. */
1941 uint16_t handle[30]; /* System handles. */
1942} sts22_entry_t;
1943
1944/*
1945 * ISP queue - marker entry structure definition.
1946 */
1947#define MARKER_TYPE 0x04 /* Marker entry. */
1948typedef struct {
1949 uint8_t entry_type; /* Entry type. */
1950 uint8_t entry_count; /* Entry count. */
1951 uint8_t handle_count; /* Handle count. */
1952 uint8_t entry_status; /* Entry Status. */
1953 uint32_t sys_define_2; /* System defined. */
1954 target_id_t target; /* SCSI ID */
1955 uint8_t modifier; /* Modifier (7-0). */
1956#define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
1957#define MK_SYNC_ID 1 /* Synchronize ID */
1958#define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
1959#define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
1960 /* clear port changed, */
1961 /* use sequence number. */
1962 uint8_t reserved_1;
1963 uint16_t sequence_number; /* Sequence number of event */
1964 uint16_t lun; /* SCSI LUN */
1965 uint8_t reserved_2[48];
1966} mrk_entry_t;
1967
1968/*
1969 * ISP queue - Management Server entry structure definition.
1970 */
1971#define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
1972typedef struct {
1973 uint8_t entry_type; /* Entry type. */
1974 uint8_t entry_count; /* Entry count. */
1975 uint8_t handle_count; /* Handle count. */
1976 uint8_t entry_status; /* Entry Status. */
1977 uint32_t handle1; /* System handle. */
1978 target_id_t loop_id;
1979 uint16_t status;
1980 uint16_t control_flags; /* Control flags. */
1981 uint16_t reserved2;
1982 uint16_t timeout;
1983 uint16_t cmd_dsd_count;
1984 uint16_t total_dsd_count;
1985 uint8_t type;
1986 uint8_t r_ctl;
1987 uint16_t rx_id;
1988 uint16_t reserved3;
1989 uint32_t handle2;
1990 uint32_t rsp_bytecount;
1991 uint32_t req_bytecount;
1992 uint32_t dseg_req_address[2]; /* Data segment 0 address. */
1993 uint32_t dseg_req_length; /* Data segment 0 length. */
1994 uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
1995 uint32_t dseg_rsp_length; /* Data segment 1 length. */
1996} ms_iocb_entry_t;
1997
1998
1999/*
2000 * ISP queue - Mailbox Command entry structure definition.
2001 */
2002#define MBX_IOCB_TYPE 0x39
2003struct mbx_entry {
2004 uint8_t entry_type;
2005 uint8_t entry_count;
2006 uint8_t sys_define1;
2007 /* Use sys_define1 for source type */
2008#define SOURCE_SCSI 0x00
2009#define SOURCE_IP 0x01
2010#define SOURCE_VI 0x02
2011#define SOURCE_SCTP 0x03
2012#define SOURCE_MP 0x04
2013#define SOURCE_MPIOCTL 0x05
2014#define SOURCE_ASYNC_IOCB 0x07
2015
2016 uint8_t entry_status;
2017
2018 uint32_t handle;
2019 target_id_t loop_id;
2020
2021 uint16_t status;
2022 uint16_t state_flags;
2023 uint16_t status_flags;
2024
2025 uint32_t sys_define2[2];
2026
2027 uint16_t mb0;
2028 uint16_t mb1;
2029 uint16_t mb2;
2030 uint16_t mb3;
2031 uint16_t mb6;
2032 uint16_t mb7;
2033 uint16_t mb9;
2034 uint16_t mb10;
2035 uint32_t reserved_2[2];
2036 uint8_t node_name[WWN_SIZE];
2037 uint8_t port_name[WWN_SIZE];
2038};
2039
5d964837
QT
2040#ifndef IMMED_NOTIFY_TYPE
2041#define IMMED_NOTIFY_TYPE 0x0D /* Immediate notify entry. */
2042/*
2043 * ISP queue - immediate notify entry structure definition.
2044 * This is sent by the ISP to the Target driver.
2045 * This IOCB would have report of events sent by the
2046 * initiator, that needs to be handled by the target
2047 * driver immediately.
2048 */
2049struct imm_ntfy_from_isp {
2050 uint8_t entry_type; /* Entry type. */
2051 uint8_t entry_count; /* Entry count. */
2052 uint8_t sys_define; /* System defined. */
2053 uint8_t entry_status; /* Entry Status. */
2054 union {
2055 struct {
2056 uint32_t sys_define_2; /* System defined. */
2057 target_id_t target;
2058 uint16_t lun;
2059 uint8_t target_id;
2060 uint8_t reserved_1;
2061 uint16_t status_modifier;
2062 uint16_t status;
2063 uint16_t task_flags;
2064 uint16_t seq_id;
2065 uint16_t srr_rx_id;
2066 uint32_t srr_rel_offs;
2067 uint16_t srr_ui;
2068#define SRR_IU_DATA_IN 0x1
2069#define SRR_IU_DATA_OUT 0x5
2070#define SRR_IU_STATUS 0x7
2071 uint16_t srr_ox_id;
2072 uint8_t reserved_2[28];
2073 } isp2x;
2074 struct {
2075 uint32_t reserved;
2076 uint16_t nport_handle;
2077 uint16_t reserved_2;
2078 uint16_t flags;
2079#define NOTIFY24XX_FLAGS_GLOBAL_TPRLO BIT_1
2080#define NOTIFY24XX_FLAGS_PUREX_IOCB BIT_0
2081 uint16_t srr_rx_id;
2082 uint16_t status;
2083 uint8_t status_subcode;
2084 uint8_t fw_handle;
2085 uint32_t exchange_address;
2086 uint32_t srr_rel_offs;
2087 uint16_t srr_ui;
2088 uint16_t srr_ox_id;
2089 union {
2090 struct {
2091 uint8_t node_name[8];
2092 } plogi; /* PLOGI/ADISC/PDISC */
2093 struct {
2094 /* PRLI word 3 bit 0-15 */
2095 uint16_t wd3_lo;
2096 uint8_t resv0[6];
2097 } prli;
2098 struct {
2099 uint8_t port_id[3];
2100 uint8_t resv1;
2101 uint16_t nport_handle;
2102 uint16_t resv2;
2103 } req_els;
2104 } u;
2105 uint8_t port_name[8];
2106 uint8_t resv3[3];
2107 uint8_t vp_index;
2108 uint32_t reserved_5;
2109 uint8_t port_id[3];
2110 uint8_t reserved_6;
2111 } isp24;
2112 } u;
2113 uint16_t reserved_7;
2114 uint16_t ox_id;
2115} __packed;
2116#endif
2117
1da177e4
LT
2118/*
2119 * ISP request and response queue entry sizes
2120 */
2121#define RESPONSE_ENTRY_SIZE (sizeof(response_t))
2122#define REQUEST_ENTRY_SIZE (sizeof(request_t))
2123
2124
2125/*
2126 * 24 bit port ID type definition.
2127 */
2128typedef union {
2129 uint32_t b24 : 24;
2130
2131 struct {
b889d531
MN
2132#ifdef __BIG_ENDIAN
2133 uint8_t domain;
2134 uint8_t area;
2135 uint8_t al_pa;
0fd30f77 2136#elif defined(__LITTLE_ENDIAN)
1da177e4
LT
2137 uint8_t al_pa;
2138 uint8_t area;
2139 uint8_t domain;
b889d531
MN
2140#else
2141#error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
2142#endif
1da177e4
LT
2143 uint8_t rsvd_1;
2144 } b;
2145} port_id_t;
2146#define INVALID_PORT_ID 0xFFFFFF
2147
2148/*
2149 * Switch info gathering structure.
2150 */
2151typedef struct {
2152 port_id_t d_id;
2153 uint8_t node_name[WWN_SIZE];
2154 uint8_t port_name[WWN_SIZE];
d8b45213 2155 uint8_t fabric_port_name[WWN_SIZE];
d8b45213 2156 uint16_t fp_speed;
e8c72ba5 2157 uint8_t fc4_type;
a5d42f4c 2158 uint8_t fc4f_nvme; /* nvme fc4 feature bits */
1da177e4
LT
2159} sw_info_t;
2160
e8c72ba5
CD
2161/* FCP-4 types */
2162#define FC4_TYPE_FCP_SCSI 0x08
2163#define FC4_TYPE_OTHER 0x0
2164#define FC4_TYPE_UNKNOWN 0xff
2165
726b8548
QT
2166/* mailbox command 4G & above */
2167struct mbx_24xx_entry {
2168 uint8_t entry_type;
2169 uint8_t entry_count;
2170 uint8_t sys_define1;
2171 uint8_t entry_status;
2172 uint32_t handle;
2173 uint16_t mb[28];
2174};
2175
2176#define IOCB_SIZE 64
2177
1da177e4
LT
2178/*
2179 * Fibre channel port type.
2180 */
5d964837 2181typedef enum {
1da177e4
LT
2182 FCT_UNKNOWN,
2183 FCT_RSCN,
2184 FCT_SWITCH,
2185 FCT_BROADCAST,
2186 FCT_INITIATOR,
a5d42f4c
DG
2187 FCT_TARGET,
2188 FCT_NVME
1da177e4
LT
2189} fc_port_type_t;
2190
726b8548
QT
2191enum qla_sess_deletion {
2192 QLA_SESS_DELETION_NONE = 0,
2193 QLA_SESS_DELETION_IN_PROGRESS,
2194 QLA_SESS_DELETED,
2195};
2196
5d964837
QT
2197enum qlt_plogi_link_t {
2198 QLT_PLOGI_LINK_SAME_WWN,
2199 QLT_PLOGI_LINK_CONFLICT,
2200 QLT_PLOGI_LINK_MAX
2201};
2202
2203struct qlt_plogi_ack_t {
2204 struct list_head list;
2205 struct imm_ntfy_from_isp iocb;
2206 port_id_t id;
2207 int ref_count;
726b8548
QT
2208 void *fcport;
2209};
2210
2211struct ct_sns_desc {
2212 struct ct_sns_pkt *ct_sns;
2213 dma_addr_t ct_sns_dma;
2214};
2215
2216enum discovery_state {
2217 DSC_DELETED,
2218 DSC_GID_PN,
2219 DSC_GNL,
2220 DSC_LOGIN_PEND,
2221 DSC_LOGIN_FAILED,
2222 DSC_GPDB,
2223 DSC_GPSC,
2224 DSC_UPD_FCPORT,
2225 DSC_LOGIN_COMPLETE,
2226 DSC_DELETE_PEND,
2227};
2228
2229enum login_state { /* FW control Target side */
2230 DSC_LS_LLIOCB_SENT = 2,
2231 DSC_LS_PLOGI_PEND,
2232 DSC_LS_PLOGI_COMP,
2233 DSC_LS_PRLI_PEND,
2234 DSC_LS_PRLI_COMP,
2235 DSC_LS_PORT_UNAVAIL,
2236 DSC_LS_PRLO_PEND = 9,
2237 DSC_LS_LOGO_PEND,
2238};
2239
2240enum fcport_mgt_event {
2241 FCME_RELOGIN = 1,
2242 FCME_RSCN,
2243 FCME_GIDPN_DONE,
2244 FCME_PLOGI_DONE, /* Initiator side sent LLIOCB */
a5d42f4c 2245 FCME_PRLI_DONE,
726b8548
QT
2246 FCME_GNL_DONE,
2247 FCME_GPSC_DONE,
2248 FCME_GPDB_DONE,
2249 FCME_GPNID_DONE,
a5d42f4c 2250 FCME_GFFID_DONE,
726b8548 2251 FCME_DELETE_DONE,
5d964837
QT
2252};
2253
41dc529a
QT
2254enum rscn_addr_format {
2255 RSCN_PORT_ADDR,
2256 RSCN_AREA_ADDR,
2257 RSCN_DOM_ADDR,
2258 RSCN_FAB_ADDR,
2259};
2260
1da177e4
LT
2261/*
2262 * Fibre channel port structure.
2263 */
2264typedef struct fc_port {
2265 struct list_head list;
7b867cf7 2266 struct scsi_qla_host *vha;
1da177e4
LT
2267
2268 uint8_t node_name[WWN_SIZE];
2269 uint8_t port_name[WWN_SIZE];
2270 port_id_t d_id;
2271 uint16_t loop_id;
2272 uint16_t old_loop_id;
2273
5d964837
QT
2274 unsigned int conf_compl_supported:1;
2275 unsigned int deleted:2;
2276 unsigned int local:1;
2277 unsigned int logout_on_delete:1;
726b8548 2278 unsigned int logo_ack_needed:1;
5d964837
QT
2279 unsigned int keep_nport_handle:1;
2280 unsigned int send_els_logo:1;
726b8548
QT
2281 unsigned int login_pause:1;
2282 unsigned int login_succ:1;
5d964837 2283
a5d42f4c
DG
2284 struct work_struct nvme_del_work;
2285 atomic_t nvme_ref_count;
2286 uint32_t nvme_prli_service_param;
2287#define NVME_PRLI_SP_CONF BIT_7
2288#define NVME_PRLI_SP_INITIATOR BIT_5
2289#define NVME_PRLI_SP_TARGET BIT_4
2290#define NVME_PRLI_SP_DISCOVERY BIT_3
2291 uint8_t nvme_flag;
2292#define NVME_FLAG_REGISTERED 4
2293
726b8548 2294 struct fc_port *conflict;
5d964837
QT
2295 unsigned char logout_completed;
2296 int generation;
2297
2298 struct se_session *se_sess;
2299 struct kref sess_kref;
2300 struct qla_tgt *tgt;
2301 unsigned long expires;
2302 struct list_head del_list_entry;
2303 struct work_struct free_work;
2304
2305 struct qlt_plogi_ack_t *plogi_link[QLT_PLOGI_LINK_MAX];
2306
8ae6d9c7
GM
2307 uint16_t tgt_id;
2308 uint16_t old_tgt_id;
2309
09ff701a
SR
2310 uint8_t fcp_prio;
2311
d8b45213
AV
2312 uint8_t fabric_port_name[WWN_SIZE];
2313 uint16_t fp_speed;
2314
1da177e4
LT
2315 fc_port_type_t port_type;
2316
2317 atomic_t state;
2318 uint32_t flags;
2319
1da177e4 2320 int login_retry;
1da177e4 2321
d97994dc 2322 struct fc_rport *rport, *drport;
ad3e0eda 2323 u32 supported_classes;
df7baa50 2324
e8c72ba5 2325 uint8_t fc4_type;
a5d42f4c 2326 uint8_t fc4f_nvme;
b3b02e6e 2327 uint8_t scan_state;
8ae6d9c7
GM
2328
2329 unsigned long last_queue_full;
2330 unsigned long last_ramp_up;
2331
2332 uint16_t port_id;
e05fe292 2333
a5d42f4c
DG
2334 struct nvme_fc_remote_port *nvme_remote_port;
2335
e05fe292 2336 unsigned long retry_delay_timestamp;
a6ca8878 2337 struct qla_tgt_sess *tgt_session;
726b8548
QT
2338 struct ct_sns_desc ct_desc;
2339 enum discovery_state disc_state;
2340 enum login_state fw_login_state;
5b33469a
QT
2341 unsigned long plogi_nack_done_deadline;
2342
726b8548
QT
2343 u32 login_gen, last_login_gen;
2344 u32 rscn_gen, last_rscn_gen;
2345 u32 chip_reset;
2346 struct list_head gnl_entry;
2347 struct work_struct del_work;
2348 u8 iocb[IOCB_SIZE];
1da177e4
LT
2349} fc_port_t;
2350
726b8548
QT
2351#define QLA_FCPORT_SCAN 1
2352#define QLA_FCPORT_FOUND 2
2353
2354struct event_arg {
2355 enum fcport_mgt_event event;
2356 fc_port_t *fcport;
2357 srb_t *sp;
2358 port_id_t id;
2359 u16 data[2], rc;
2360 u8 port_name[WWN_SIZE];
2361 u32 iop[2];
2362};
2363
8ae6d9c7
GM
2364#include "qla_mr.h"
2365
1da177e4
LT
2366/*
2367 * Fibre channel port/lun states.
2368 */
2369#define FCS_UNCONFIGURED 1
2370#define FCS_DEVICE_DEAD 2
2371#define FCS_DEVICE_LOST 3
2372#define FCS_ONLINE 4
1da177e4 2373
ec426e10
CD
2374static const char * const port_state_str[] = {
2375 "Unknown",
2376 "UNCONFIGURED",
2377 "DEAD",
2378 "LOST",
2379 "ONLINE"
2380};
2381
1da177e4
LT
2382/*
2383 * FC port flags.
2384 */
2385#define FCF_FABRIC_DEVICE BIT_0
2386#define FCF_LOGIN_NEEDED BIT_1
f08b7251 2387#define FCF_FCP2_DEVICE BIT_2
5ff1d584 2388#define FCF_ASYNC_SENT BIT_3
2d70c103 2389#define FCF_CONF_COMP_SUPPORTED BIT_4
1da177e4
LT
2390
2391/* No loop ID flag. */
2392#define FC_NO_LOOP_ID 0x1000
2393
1da177e4
LT
2394/*
2395 * FC-CT interface
2396 *
2397 * NOTE: All structures are big-endian in form.
2398 */
2399
2400#define CT_REJECT_RESPONSE 0x8001
2401#define CT_ACCEPT_RESPONSE 0x8002
df57caba
HM
2402#define CT_REASON_INVALID_COMMAND_CODE 0x01
2403#define CT_REASON_CANNOT_PERFORM 0x09
2404#define CT_REASON_COMMAND_UNSUPPORTED 0x0b
2405#define CT_EXPL_ALREADY_REGISTERED 0x10
2406#define CT_EXPL_HBA_ATTR_NOT_REGISTERED 0x11
2407#define CT_EXPL_MULTIPLE_HBA_ATTR 0x12
2408#define CT_EXPL_INVALID_HBA_BLOCK_LENGTH 0x13
2409#define CT_EXPL_MISSING_REQ_HBA_ATTR 0x14
2410#define CT_EXPL_PORT_NOT_REGISTERED_ 0x15
2411#define CT_EXPL_MISSING_HBA_ID_PORT_LIST 0x16
2412#define CT_EXPL_HBA_NOT_REGISTERED 0x17
2413#define CT_EXPL_PORT_ATTR_NOT_REGISTERED 0x20
2414#define CT_EXPL_PORT_NOT_REGISTERED 0x21
2415#define CT_EXPL_MULTIPLE_PORT_ATTR 0x22
2416#define CT_EXPL_INVALID_PORT_BLOCK_LENGTH 0x23
1da177e4
LT
2417
2418#define NS_N_PORT_TYPE 0x01
2419#define NS_NL_PORT_TYPE 0x02
2420#define NS_NX_PORT_TYPE 0x7F
2421
2422#define GA_NXT_CMD 0x100
2423#define GA_NXT_REQ_SIZE (16 + 4)
2424#define GA_NXT_RSP_SIZE (16 + 620)
2425
2426#define GID_PT_CMD 0x1A1
2427#define GID_PT_REQ_SIZE (16 + 4)
1da177e4
LT
2428
2429#define GPN_ID_CMD 0x112
2430#define GPN_ID_REQ_SIZE (16 + 4)
2431#define GPN_ID_RSP_SIZE (16 + 8)
2432
2433#define GNN_ID_CMD 0x113
2434#define GNN_ID_REQ_SIZE (16 + 4)
2435#define GNN_ID_RSP_SIZE (16 + 8)
2436
2437#define GFT_ID_CMD 0x117
2438#define GFT_ID_REQ_SIZE (16 + 4)
2439#define GFT_ID_RSP_SIZE (16 + 32)
2440
726b8548
QT
2441#define GID_PN_CMD 0x121
2442#define GID_PN_REQ_SIZE (16 + 8)
2443#define GID_PN_RSP_SIZE (16 + 4)
2444
1da177e4
LT
2445#define RFT_ID_CMD 0x217
2446#define RFT_ID_REQ_SIZE (16 + 4 + 32)
2447#define RFT_ID_RSP_SIZE 16
2448
2449#define RFF_ID_CMD 0x21F
2450#define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
2451#define RFF_ID_RSP_SIZE 16
2452
2453#define RNN_ID_CMD 0x213
2454#define RNN_ID_REQ_SIZE (16 + 4 + 8)
2455#define RNN_ID_RSP_SIZE 16
2456
2457#define RSNN_NN_CMD 0x239
2458#define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
2459#define RSNN_NN_RSP_SIZE 16
2460
d8b45213
AV
2461#define GFPN_ID_CMD 0x11C
2462#define GFPN_ID_REQ_SIZE (16 + 4)
2463#define GFPN_ID_RSP_SIZE (16 + 8)
2464
2465#define GPSC_CMD 0x127
2466#define GPSC_REQ_SIZE (16 + 8)
2467#define GPSC_RSP_SIZE (16 + 2 + 2)
2468
e8c72ba5
CD
2469#define GFF_ID_CMD 0x011F
2470#define GFF_ID_REQ_SIZE (16 + 4)
2471#define GFF_ID_RSP_SIZE (16 + 128)
d8b45213 2472
cca5335c
AV
2473/*
2474 * HBA attribute types.
2475 */
2476#define FDMI_HBA_ATTR_COUNT 9
df57caba
HM
2477#define FDMIV2_HBA_ATTR_COUNT 17
2478#define FDMI_HBA_NODE_NAME 0x1
2479#define FDMI_HBA_MANUFACTURER 0x2
2480#define FDMI_HBA_SERIAL_NUMBER 0x3
2481#define FDMI_HBA_MODEL 0x4
2482#define FDMI_HBA_MODEL_DESCRIPTION 0x5
2483#define FDMI_HBA_HARDWARE_VERSION 0x6
2484#define FDMI_HBA_DRIVER_VERSION 0x7
2485#define FDMI_HBA_OPTION_ROM_VERSION 0x8
2486#define FDMI_HBA_FIRMWARE_VERSION 0x9
cca5335c
AV
2487#define FDMI_HBA_OS_NAME_AND_VERSION 0xa
2488#define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
df57caba
HM
2489#define FDMI_HBA_NODE_SYMBOLIC_NAME 0xc
2490#define FDMI_HBA_VENDOR_ID 0xd
2491#define FDMI_HBA_NUM_PORTS 0xe
2492#define FDMI_HBA_FABRIC_NAME 0xf
2493#define FDMI_HBA_BOOT_BIOS_NAME 0x10
2494#define FDMI_HBA_TYPE_VENDOR_IDENTIFIER 0xe0
cca5335c
AV
2495
2496struct ct_fdmi_hba_attr {
2497 uint16_t type;
2498 uint16_t len;
2499 union {
2500 uint8_t node_name[WWN_SIZE];
df57caba
HM
2501 uint8_t manufacturer[64];
2502 uint8_t serial_num[32];
dd83cb2c 2503 uint8_t model[16+1];
cca5335c 2504 uint8_t model_desc[80];
df57caba 2505 uint8_t hw_version[32];
cca5335c
AV
2506 uint8_t driver_version[32];
2507 uint8_t orom_version[16];
df57caba 2508 uint8_t fw_version[32];
cca5335c 2509 uint8_t os_version[128];
df57caba 2510 uint32_t max_ct_len;
cca5335c
AV
2511 } a;
2512};
2513
2514struct ct_fdmi_hba_attributes {
2515 uint32_t count;
2516 struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
2517};
2518
df57caba
HM
2519struct ct_fdmiv2_hba_attr {
2520 uint16_t type;
2521 uint16_t len;
2522 union {
2523 uint8_t node_name[WWN_SIZE];
dd83cb2c 2524 uint8_t manufacturer[64];
df57caba 2525 uint8_t serial_num[32];
dd83cb2c 2526 uint8_t model[16+1];
df57caba
HM
2527 uint8_t model_desc[80];
2528 uint8_t hw_version[16];
2529 uint8_t driver_version[32];
2530 uint8_t orom_version[16];
2531 uint8_t fw_version[32];
2532 uint8_t os_version[128];
2533 uint32_t max_ct_len;
2534 uint8_t sym_name[256];
2535 uint32_t vendor_id;
2536 uint32_t num_ports;
2537 uint8_t fabric_name[WWN_SIZE];
2538 uint8_t bios_name[32];
577419f7 2539 uint8_t vendor_identifier[8];
df57caba
HM
2540 } a;
2541};
2542
2543struct ct_fdmiv2_hba_attributes {
2544 uint32_t count;
2545 struct ct_fdmiv2_hba_attr entry[FDMIV2_HBA_ATTR_COUNT];
2546};
2547
cca5335c
AV
2548/*
2549 * Port attribute types.
2550 */
8a85e171 2551#define FDMI_PORT_ATTR_COUNT 6
df57caba
HM
2552#define FDMIV2_PORT_ATTR_COUNT 16
2553#define FDMI_PORT_FC4_TYPES 0x1
2554#define FDMI_PORT_SUPPORT_SPEED 0x2
2555#define FDMI_PORT_CURRENT_SPEED 0x3
2556#define FDMI_PORT_MAX_FRAME_SIZE 0x4
2557#define FDMI_PORT_OS_DEVICE_NAME 0x5
2558#define FDMI_PORT_HOST_NAME 0x6
2559#define FDMI_PORT_NODE_NAME 0x7
2560#define FDMI_PORT_NAME 0x8
2561#define FDMI_PORT_SYM_NAME 0x9
2562#define FDMI_PORT_TYPE 0xa
2563#define FDMI_PORT_SUPP_COS 0xb
2564#define FDMI_PORT_FABRIC_NAME 0xc
2565#define FDMI_PORT_FC4_TYPE 0xd
2566#define FDMI_PORT_STATE 0x101
2567#define FDMI_PORT_COUNT 0x102
2568#define FDMI_PORT_ID 0x103
cca5335c 2569
5881569b
AV
2570#define FDMI_PORT_SPEED_1GB 0x1
2571#define FDMI_PORT_SPEED_2GB 0x2
2572#define FDMI_PORT_SPEED_10GB 0x4
2573#define FDMI_PORT_SPEED_4GB 0x8
2574#define FDMI_PORT_SPEED_8GB 0x10
2575#define FDMI_PORT_SPEED_16GB 0x20
f73cb695 2576#define FDMI_PORT_SPEED_32GB 0x40
5881569b
AV
2577#define FDMI_PORT_SPEED_UNKNOWN 0x8000
2578
df57caba
HM
2579#define FC_CLASS_2 0x04
2580#define FC_CLASS_3 0x08
2581#define FC_CLASS_2_3 0x0C
2582
2583struct ct_fdmiv2_port_attr {
cca5335c
AV
2584 uint16_t type;
2585 uint16_t len;
2586 union {
2587 uint8_t fc4_types[32];
2588 uint32_t sup_speed;
2589 uint32_t cur_speed;
2590 uint32_t max_frame_size;
2591 uint8_t os_dev_name[32];
dd83cb2c 2592 uint8_t host_name[256];
df57caba
HM
2593 uint8_t node_name[WWN_SIZE];
2594 uint8_t port_name[WWN_SIZE];
2595 uint8_t port_sym_name[128];
2596 uint32_t port_type;
2597 uint32_t port_supported_cos;
2598 uint8_t fabric_name[WWN_SIZE];
2599 uint8_t port_fc4_type[32];
2600 uint32_t port_state;
2601 uint32_t num_ports;
2602 uint32_t port_id;
cca5335c
AV
2603 } a;
2604};
2605
2606/*
2607 * Port Attribute Block.
2608 */
df57caba
HM
2609struct ct_fdmiv2_port_attributes {
2610 uint32_t count;
2611 struct ct_fdmiv2_port_attr entry[FDMIV2_PORT_ATTR_COUNT];
2612};
2613
2614struct ct_fdmi_port_attr {
2615 uint16_t type;
2616 uint16_t len;
2617 union {
2618 uint8_t fc4_types[32];
2619 uint32_t sup_speed;
2620 uint32_t cur_speed;
2621 uint32_t max_frame_size;
2622 uint8_t os_dev_name[32];
dd83cb2c 2623 uint8_t host_name[256];
df57caba
HM
2624 } a;
2625};
2626
cca5335c
AV
2627struct ct_fdmi_port_attributes {
2628 uint32_t count;
2629 struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
2630};
2631
2632/* FDMI definitions. */
2633#define GRHL_CMD 0x100
2634#define GHAT_CMD 0x101
2635#define GRPL_CMD 0x102
2636#define GPAT_CMD 0x110
2637
2638#define RHBA_CMD 0x200
2639#define RHBA_RSP_SIZE 16
2640
2641#define RHAT_CMD 0x201
2642#define RPRT_CMD 0x210
2643
2644#define RPA_CMD 0x211
2645#define RPA_RSP_SIZE 16
2646
2647#define DHBA_CMD 0x300
2648#define DHBA_REQ_SIZE (16 + 8)
2649#define DHBA_RSP_SIZE 16
2650
2651#define DHAT_CMD 0x301
2652#define DPRT_CMD 0x310
2653#define DPA_CMD 0x311
2654
1da177e4
LT
2655/* CT command header -- request/response common fields */
2656struct ct_cmd_hdr {
2657 uint8_t revision;
2658 uint8_t in_id[3];
2659 uint8_t gs_type;
2660 uint8_t gs_subtype;
2661 uint8_t options;
2662 uint8_t reserved;
2663};
2664
2665/* CT command request */
2666struct ct_sns_req {
2667 struct ct_cmd_hdr header;
2668 uint16_t command;
2669 uint16_t max_rsp_size;
2670 uint8_t fragment_id;
2671 uint8_t reserved[3];
2672
2673 union {
d8b45213 2674 /* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
1da177e4
LT
2675 struct {
2676 uint8_t reserved;
2677 uint8_t port_id[3];
2678 } port_id;
2679
2680 struct {
2681 uint8_t port_type;
2682 uint8_t domain;
2683 uint8_t area;
2684 uint8_t reserved;
2685 } gid_pt;
2686
2687 struct {
2688 uint8_t reserved;
2689 uint8_t port_id[3];
2690 uint8_t fc4_types[32];
2691 } rft_id;
2692
2693 struct {
2694 uint8_t reserved;
2695 uint8_t port_id[3];
2696 uint16_t reserved2;
2697 uint8_t fc4_feature;
2698 uint8_t fc4_type;
2699 } rff_id;
2700
2701 struct {
2702 uint8_t reserved;
2703 uint8_t port_id[3];
2704 uint8_t node_name[8];
2705 } rnn_id;
2706
2707 struct {
2708 uint8_t node_name[8];
2709 uint8_t name_len;
2710 uint8_t sym_node_name[255];
2711 } rsnn_nn;
cca5335c
AV
2712
2713 struct {
577419f7 2714 uint8_t hba_identifier[8];
cca5335c
AV
2715 } ghat;
2716
2717 struct {
2718 uint8_t hba_identifier[8];
2719 uint32_t entry_count;
2720 uint8_t port_name[8];
2721 struct ct_fdmi_hba_attributes attrs;
2722 } rhba;
2723
df57caba
HM
2724 struct {
2725 uint8_t hba_identifier[8];
2726 uint32_t entry_count;
2727 uint8_t port_name[8];
2728 struct ct_fdmiv2_hba_attributes attrs;
2729 } rhba2;
2730
cca5335c
AV
2731 struct {
2732 uint8_t hba_identifier[8];
2733 struct ct_fdmi_hba_attributes attrs;
2734 } rhat;
2735
2736 struct {
2737 uint8_t port_name[8];
2738 struct ct_fdmi_port_attributes attrs;
2739 } rpa;
2740
df57caba
HM
2741 struct {
2742 uint8_t port_name[8];
2743 struct ct_fdmiv2_port_attributes attrs;
2744 } rpa2;
2745
cca5335c
AV
2746 struct {
2747 uint8_t port_name[8];
2748 } dhba;
2749
2750 struct {
2751 uint8_t port_name[8];
2752 } dhat;
2753
2754 struct {
2755 uint8_t port_name[8];
2756 } dprt;
2757
2758 struct {
2759 uint8_t port_name[8];
2760 } dpa;
d8b45213
AV
2761
2762 struct {
2763 uint8_t port_name[8];
2764 } gpsc;
e8c72ba5
CD
2765
2766 struct {
2767 uint8_t reserved;
a5d42f4c 2768 uint8_t port_id[3];
e8c72ba5 2769 } gff_id;
726b8548
QT
2770
2771 struct {
2772 uint8_t port_name[8];
2773 } gid_pn;
1da177e4
LT
2774 } req;
2775};
2776
2777/* CT command response header */
2778struct ct_rsp_hdr {
2779 struct ct_cmd_hdr header;
2780 uint16_t response;
2781 uint16_t residual;
2782 uint8_t fragment_id;
2783 uint8_t reason_code;
2784 uint8_t explanation_code;
2785 uint8_t vendor_unique;
2786};
2787
2788struct ct_sns_gid_pt_data {
2789 uint8_t control_byte;
2790 uint8_t port_id[3];
2791};
2792
2793struct ct_sns_rsp {
2794 struct ct_rsp_hdr header;
2795
2796 union {
2797 struct {
2798 uint8_t port_type;
2799 uint8_t port_id[3];
2800 uint8_t port_name[8];
2801 uint8_t sym_port_name_len;
2802 uint8_t sym_port_name[255];
2803 uint8_t node_name[8];
2804 uint8_t sym_node_name_len;
2805 uint8_t sym_node_name[255];
2806 uint8_t init_proc_assoc[8];
2807 uint8_t node_ip_addr[16];
2808 uint8_t class_of_service[4];
2809 uint8_t fc4_types[32];
2810 uint8_t ip_address[16];
2811 uint8_t fabric_port_name[8];
2812 uint8_t reserved;
2813 uint8_t hard_address[3];
2814 } ga_nxt;
2815
2816 struct {
642ef983
CD
2817 /* Assume the largest number of targets for the union */
2818 struct ct_sns_gid_pt_data
2819 entries[MAX_FIBRE_DEVICES_MAX];
1da177e4
LT
2820 } gid_pt;
2821
2822 struct {
2823 uint8_t port_name[8];
2824 } gpn_id;
2825
2826 struct {
2827 uint8_t node_name[8];
2828 } gnn_id;
2829
2830 struct {
2831 uint8_t fc4_types[32];
2832 } gft_id;
cca5335c
AV
2833
2834 struct {
2835 uint32_t entry_count;
2836 uint8_t port_name[8];
2837 struct ct_fdmi_hba_attributes attrs;
2838 } ghat;
d8b45213
AV
2839
2840 struct {
2841 uint8_t port_name[8];
2842 } gfpn_id;
2843
2844 struct {
2845 uint16_t speeds;
2846 uint16_t speed;
2847 } gpsc;
e8c72ba5
CD
2848
2849#define GFF_FCP_SCSI_OFFSET 7
2850 struct {
2851 uint8_t fc4_features[128];
2852 } gff_id;
726b8548
QT
2853 struct {
2854 uint8_t reserved;
2855 uint8_t port_id[3];
2856 } gid_pn;
1da177e4
LT
2857 } rsp;
2858};
2859
2860struct ct_sns_pkt {
2861 union {
2862 struct ct_sns_req req;
2863 struct ct_sns_rsp rsp;
2864 } p;
2865};
2866
2867/*
25985edc 2868 * SNS command structures -- for 2200 compatibility.
1da177e4
LT
2869 */
2870#define RFT_ID_SNS_SCMD_LEN 22
2871#define RFT_ID_SNS_CMD_SIZE 60
2872#define RFT_ID_SNS_DATA_SIZE 16
2873
2874#define RNN_ID_SNS_SCMD_LEN 10
2875#define RNN_ID_SNS_CMD_SIZE 36
2876#define RNN_ID_SNS_DATA_SIZE 16
2877
2878#define GA_NXT_SNS_SCMD_LEN 6
2879#define GA_NXT_SNS_CMD_SIZE 28
2880#define GA_NXT_SNS_DATA_SIZE (620 + 16)
2881
2882#define GID_PT_SNS_SCMD_LEN 6
2883#define GID_PT_SNS_CMD_SIZE 28
642ef983
CD
2884/*
2885 * Assume MAX_FIBRE_DEVICES_2100 as these defines are only used with older
2886 * adapters.
2887 */
2888#define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES_2100 * 4 + 16)
1da177e4
LT
2889
2890#define GPN_ID_SNS_SCMD_LEN 6
2891#define GPN_ID_SNS_CMD_SIZE 28
2892#define GPN_ID_SNS_DATA_SIZE (8 + 16)
2893
2894#define GNN_ID_SNS_SCMD_LEN 6
2895#define GNN_ID_SNS_CMD_SIZE 28
2896#define GNN_ID_SNS_DATA_SIZE (8 + 16)
2897
2898struct sns_cmd_pkt {
2899 union {
2900 struct {
2901 uint16_t buffer_length;
2902 uint16_t reserved_1;
2903 uint32_t buffer_address[2];
2904 uint16_t subcommand_length;
2905 uint16_t reserved_2;
2906 uint16_t subcommand;
2907 uint16_t size;
2908 uint32_t reserved_3;
2909 uint8_t param[36];
2910 } cmd;
2911
2912 uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
2913 uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
2914 uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
2915 uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
2916 uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
2917 uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
2918 } p;
2919};
2920
5433383e
AV
2921struct fw_blob {
2922 char *name;
2923 uint32_t segs[4];
2924 const struct firmware *fw;
2925};
2926
1da177e4
LT
2927/* Return data from MBC_GET_ID_LIST call. */
2928struct gid_list_info {
2929 uint8_t al_pa;
2930 uint8_t area;
fa2a1ce5 2931 uint8_t domain;
1da177e4
LT
2932 uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
2933 uint16_t loop_id; /* ISP23XX -- 6 bytes. */
3d71644c 2934 uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
1da177e4 2935};
1da177e4 2936
2c3dfe3f
SJ
2937/* NPIV */
2938typedef struct vport_info {
2939 uint8_t port_name[WWN_SIZE];
2940 uint8_t node_name[WWN_SIZE];
2941 int vp_id;
2942 uint16_t loop_id;
2943 unsigned long host_no;
2944 uint8_t port_id[3];
2945 int loop_state;
2946} vport_info_t;
2947
2948typedef struct vport_params {
2949 uint8_t port_name[WWN_SIZE];
2950 uint8_t node_name[WWN_SIZE];
2951 uint32_t options;
2952#define VP_OPTS_RETRY_ENABLE BIT_0
2953#define VP_OPTS_VP_DISABLE BIT_1
2954} vport_params_t;
2955
2956/* NPIV - return codes of VP create and modify */
2957#define VP_RET_CODE_OK 0
2958#define VP_RET_CODE_FATAL 1
2959#define VP_RET_CODE_WRONG_ID 2
2960#define VP_RET_CODE_WWPN 3
2961#define VP_RET_CODE_RESOURCES 4
2962#define VP_RET_CODE_NO_MEM 5
2963#define VP_RET_CODE_NOT_FOUND 6
2964
7b867cf7 2965struct qla_hw_data;
2afa19a9 2966struct rsp_que;
abbd8870
AV
2967/*
2968 * ISP operations
2969 */
2970struct isp_operations {
2971
2972 int (*pci_config) (struct scsi_qla_host *);
2973 void (*reset_chip) (struct scsi_qla_host *);
2974 int (*chip_diag) (struct scsi_qla_host *);
2975 void (*config_rings) (struct scsi_qla_host *);
2976 void (*reset_adapter) (struct scsi_qla_host *);
2977 int (*nvram_config) (struct scsi_qla_host *);
2978 void (*update_fw_options) (struct scsi_qla_host *);
2979 int (*load_risc) (struct scsi_qla_host *, uint32_t *);
2980
2981 char * (*pci_info_str) (struct scsi_qla_host *, char *);
df57caba 2982 char * (*fw_version_str)(struct scsi_qla_host *, char *, size_t);
abbd8870 2983
7d12e780 2984 irq_handler_t intr_handler;
7b867cf7
AC
2985 void (*enable_intrs) (struct qla_hw_data *);
2986 void (*disable_intrs) (struct qla_hw_data *);
abbd8870 2987
2afa19a9 2988 int (*abort_command) (srb_t *);
9cb78c16
HR
2989 int (*target_reset) (struct fc_port *, uint64_t, int);
2990 int (*lun_reset) (struct fc_port *, uint64_t, int);
abbd8870
AV
2991 int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
2992 uint8_t, uint8_t, uint16_t *, uint8_t);
1c7c6357
AV
2993 int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
2994 uint8_t, uint8_t);
abbd8870
AV
2995
2996 uint16_t (*calc_req_entries) (uint16_t);
2997 void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
726b8548
QT
2998 void *(*prep_ms_iocb) (struct scsi_qla_host *, struct ct_arg *);
2999 void *(*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
cca5335c 3000 uint32_t);
abbd8870 3001
726b8548 3002 uint8_t *(*read_nvram) (struct scsi_qla_host *, uint8_t *,
abbd8870
AV
3003 uint32_t, uint32_t);
3004 int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t,
3005 uint32_t);
3006
3007 void (*fw_dump) (struct scsi_qla_host *, int);
f6df144c
AV
3008
3009 int (*beacon_on) (struct scsi_qla_host *);
3010 int (*beacon_off) (struct scsi_qla_host *);
3011 void (*beacon_blink) (struct scsi_qla_host *);
854165f4
AV
3012
3013 uint8_t * (*read_optrom) (struct scsi_qla_host *, uint8_t *,
3014 uint32_t, uint32_t);
3015 int (*write_optrom) (struct scsi_qla_host *, uint8_t *, uint32_t,
3016 uint32_t);
30c47662
AV
3017
3018 int (*get_flash_version) (struct scsi_qla_host *, void *);
7b867cf7 3019 int (*start_scsi) (srb_t *);
d7459527 3020 int (*start_scsi_mq) (srb_t *);
a9083016 3021 int (*abort_isp) (struct scsi_qla_host *);
706f457d 3022 int (*iospace_config)(struct qla_hw_data*);
8ae6d9c7 3023 int (*initialize_adapter)(struct scsi_qla_host *);
abbd8870
AV
3024};
3025
a8488abe
AV
3026/* MSI-X Support *************************************************************/
3027
3028#define QLA_MSIX_CHIP_REV_24XX 3
3029#define QLA_MSIX_FW_MODE(m) (((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
3030#define QLA_MSIX_FW_MODE_1(m) (QLA_MSIX_FW_MODE(m) == 1)
3031
17e5fc58 3032#define QLA_BASE_VECTORS 2 /* default + RSP */
d7459527 3033#define QLA_MSIX_RSP_Q 0x01
093df737
QT
3034#define QLA_ATIO_VECTOR 0x02
3035#define QLA_MSIX_QPAIR_MULTIQ_RSP_Q 0x03
a8488abe 3036
a8488abe
AV
3037#define QLA_MIDX_DEFAULT 0
3038#define QLA_MIDX_RSP_Q 1
73208dfd 3039#define QLA_PCI_MSIX_CONTROL 0xa2
6246b8a1 3040#define QLA_83XX_PCI_MSIX_CONTROL 0x92
a8488abe
AV
3041
3042struct scsi_qla_host;
3043
cdb898c5
QT
3044
3045#define QLA83XX_RSPQ_MSIX_ENTRY_NUMBER 1 /* refer to qla83xx_msix_entries */
3046
a8488abe
AV
3047struct qla_msix_entry {
3048 int have_irq;
d7459527 3049 int in_use;
73208dfd
AC
3050 uint32_t vector;
3051 uint16_t entry;
d7459527 3052 char name[30];
4fa18345 3053 void *handle;
cdb898c5 3054 int cpuid;
a8488abe
AV
3055};
3056
2c3dfe3f
SJ
3057#define WATCH_INTERVAL 1 /* number of seconds */
3058
0971de7f
AV
3059/* Work events. */
3060enum qla_work_type {
3061 QLA_EVT_AEN,
8a659571 3062 QLA_EVT_IDC_ACK,
ac280b67 3063 QLA_EVT_ASYNC_LOGIN,
ac280b67
AV
3064 QLA_EVT_ASYNC_LOGOUT,
3065 QLA_EVT_ASYNC_LOGOUT_DONE,
5ff1d584
AV
3066 QLA_EVT_ASYNC_ADISC,
3067 QLA_EVT_ASYNC_ADISC_DONE,
3420d36c 3068 QLA_EVT_UEVENT,
8ae6d9c7 3069 QLA_EVT_AENFX,
726b8548
QT
3070 QLA_EVT_GIDPN,
3071 QLA_EVT_GPNID,
3072 QLA_EVT_GPNID_DONE,
3073 QLA_EVT_NEW_SESS,
3074 QLA_EVT_GPDB,
a5d42f4c 3075 QLA_EVT_PRLI,
726b8548
QT
3076 QLA_EVT_GPSC,
3077 QLA_EVT_UPD_FCPORT,
3078 QLA_EVT_GNL,
3079 QLA_EVT_NACK,
0971de7f
AV
3080};
3081
3082
3083struct qla_work_evt {
3084 struct list_head list;
3085 enum qla_work_type type;
3086 u32 flags;
3087#define QLA_EVT_FLAG_FREE 0x1
3088
3089 union {
3090 struct {
3091 enum fc_host_event_code code;
3092 u32 data;
3093 } aen;
8a659571
AV
3094 struct {
3095#define QLA_IDC_ACK_REGS 7
3096 uint16_t mb[QLA_IDC_ACK_REGS];
3097 } idc_ack;
ac280b67
AV
3098 struct {
3099 struct fc_port *fcport;
3100#define QLA_LOGIO_LOGIN_RETRIED BIT_0
3101 u16 data[2];
3102 } logio;
3420d36c
AV
3103 struct {
3104 u32 code;
3105#define QLA_UEVENT_CODE_FW_DUMP 0
3106 } uevent;
8ae6d9c7
GM
3107 struct {
3108 uint32_t evtcode;
3109 uint32_t mbx[8];
3110 uint32_t count;
3111 } aenfx;
3112 struct {
3113 srb_t *sp;
3114 } iosb;
726b8548
QT
3115 struct {
3116 port_id_t id;
3117 } gpnid;
3118 struct {
3119 port_id_t id;
3120 u8 port_name[8];
3121 void *pla;
3122 } new_sess;
3123 struct { /*Get PDB, Get Speed, update fcport, gnl, gidpn */
3124 fc_port_t *fcport;
3125 u8 opt;
3126 } fcport;
3127 struct {
3128 fc_port_t *fcport;
3129 u8 iocb[IOCB_SIZE];
3130 int type;
3131 } nack;
8ae6d9c7 3132 } u;
0971de7f
AV
3133};
3134
4d4df193
HK
3135struct qla_chip_state_84xx {
3136 struct list_head list;
3137 struct kref kref;
3138
3139 void *bus;
3140 spinlock_t access_lock;
3141 struct mutex fw_update_mutex;
3142 uint32_t fw_update;
3143 uint32_t op_fw_version;
3144 uint32_t op_fw_size;
3145 uint32_t op_fw_seq_size;
3146 uint32_t diag_fw_version;
3147 uint32_t gold_fw_version;
3148};
3149
54b9993c
AG
3150struct qla_dif_statistics {
3151 uint64_t dif_input_bytes;
3152 uint64_t dif_output_bytes;
3153 uint64_t dif_input_requests;
3154 uint64_t dif_output_requests;
3155 uint32_t dif_guard_err;
3156 uint32_t dif_ref_tag_err;
3157 uint32_t dif_app_tag_err;
3158};
3159
e5f5f6f7
HZ
3160struct qla_statistics {
3161 uint32_t total_isp_aborts;
49fd462a
HZ
3162 uint64_t input_bytes;
3163 uint64_t output_bytes;
fabbb8df
JC
3164 uint64_t input_requests;
3165 uint64_t output_requests;
3166 uint32_t control_requests;
3167
3168 uint64_t jiffies_at_last_reset;
33e79977
QT
3169 uint32_t stat_max_pend_cmds;
3170 uint32_t stat_max_qfull_cmds_alloc;
3171 uint32_t stat_max_qfull_cmds_dropped;
54b9993c
AG
3172
3173 struct qla_dif_statistics qla_dif_stats;
e5f5f6f7
HZ
3174};
3175
a9b6f722
SK
3176struct bidi_statistics {
3177 unsigned long long io_count;
3178 unsigned long long transfer_bytes;
3179};
3180
be25152c
QT
3181struct qla_tc_param {
3182 struct scsi_qla_host *vha;
3183 uint32_t blk_sz;
3184 uint32_t bufflen;
3185 struct scatterlist *sg;
3186 struct scatterlist *prot_sg;
3187 struct crc_context *ctx;
3188 uint8_t *ctx_dsd_alloced;
3189};
3190
73208dfd
AC
3191/* Multi queue support */
3192#define MBC_INITIALIZE_MULTIQ 0x1f
3193#define QLA_QUE_PAGE 0X1000
3194#define QLA_MQ_SIZE 32
73208dfd
AC
3195#define QLA_MAX_QUEUES 256
3196#define ISP_QUE_REG(ha, id) \
f73cb695 3197 ((ha->mqenable || IS_QLA83XX(ha) || IS_QLA27XX(ha)) ? \
da9b1d5c
AV
3198 ((void __iomem *)ha->mqiobase + (QLA_QUE_PAGE * id)) :\
3199 ((void __iomem *)ha->iobase))
73208dfd
AC
3200#define QLA_REQ_QUE_ID(tag) \
3201 ((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
3202#define QLA_DEFAULT_QUE_QOS 5
3203#define QLA_PRECONFIG_VPORTS 32
3204#define QLA_MAX_VPORTS_QLA24XX 128
3205#define QLA_MAX_VPORTS_QLA25XX 256
82de802a 3206
60a9eadb
QT
3207struct qla_tgt_counters {
3208 uint64_t qla_core_sbt_cmd;
3209 uint64_t core_qla_que_buf;
3210 uint64_t qla_core_ret_ctio;
3211 uint64_t core_qla_snd_status;
3212 uint64_t qla_core_ret_sta_ctio;
3213 uint64_t core_qla_free_cmd;
3214 uint64_t num_q_full_sent;
3215 uint64_t num_alloc_iocb_failed;
3216 uint64_t num_term_xchg_sent;
3217};
3218
82de802a
QT
3219struct qla_qpair;
3220
7b867cf7
AC
3221/* Response queue data structure */
3222struct rsp_que {
3223 dma_addr_t dma;
3224 response_t *ring;
3225 response_t *ring_ptr;
08029990
AV
3226 uint32_t __iomem *rsp_q_in; /* FWI2-capable only. */
3227 uint32_t __iomem *rsp_q_out;
7b867cf7
AC
3228 uint16_t ring_index;
3229 uint16_t out_ptr;
7c6300e3 3230 uint16_t *in_ptr; /* queue shadow in index */
7b867cf7
AC
3231 uint16_t length;
3232 uint16_t options;
7b867cf7 3233 uint16_t rid;
73208dfd
AC
3234 uint16_t id;
3235 uint16_t vp_idx;
7b867cf7 3236 struct qla_hw_data *hw;
73208dfd
AC
3237 struct qla_msix_entry *msix;
3238 struct req_que *req;
2afa19a9 3239 srb_t *status_srb; /* status continuation entry */
82de802a 3240 struct qla_qpair *qpair;
8ae6d9c7
GM
3241
3242 dma_addr_t dma_fx00;
3243 response_t *ring_fx00;
3244 uint16_t length_fx00;
3245 uint8_t rsp_pkt[REQUEST_ENTRY_SIZE];
7b867cf7 3246};
1da177e4 3247
7b867cf7
AC
3248/* Request queue data structure */
3249struct req_que {
3250 dma_addr_t dma;
3251 request_t *ring;
3252 request_t *ring_ptr;
08029990
AV
3253 uint32_t __iomem *req_q_in; /* FWI2-capable only. */
3254 uint32_t __iomem *req_q_out;
7b867cf7
AC
3255 uint16_t ring_index;
3256 uint16_t in_ptr;
7c6300e3 3257 uint16_t *out_ptr; /* queue shadow out index */
7b867cf7
AC
3258 uint16_t cnt;
3259 uint16_t length;
3260 uint16_t options;
3261 uint16_t rid;
73208dfd 3262 uint16_t id;
7b867cf7
AC
3263 uint16_t qos;
3264 uint16_t vp_idx;
73208dfd 3265 struct rsp_que *rsp;
8d93f550 3266 srb_t **outstanding_cmds;
7b867cf7 3267 uint32_t current_outstanding_cmd;
8d93f550 3268 uint16_t num_outstanding_cmds;
7b867cf7 3269 int max_q_depth;
8ae6d9c7
GM
3270
3271 dma_addr_t dma_fx00;
3272 request_t *ring_fx00;
3273 uint16_t length_fx00;
3274 uint8_t req_pkt[REQUEST_ENTRY_SIZE];
7b867cf7 3275};
1da177e4 3276
d7459527
MH
3277/*Queue pair data structure */
3278struct qla_qpair {
3279 spinlock_t qp_lock;
3280 atomic_t ref_count;
e326d22a 3281 uint32_t lun_cnt;
82de802a
QT
3282 /*
3283 * For qpair 0, qp_lock_ptr will point at hardware_lock due to
3284 * legacy code. For other Qpair(s), it will point at qp_lock.
3285 */
3286 spinlock_t *qp_lock_ptr;
3287 struct scsi_qla_host *vha;
7c3f8fd1 3288 u32 chip_reset;
82de802a 3289
d7459527
MH
3290 /* distill these fields down to 'online=0/1'
3291 * ha->flags.eeh_busy
3292 * ha->flags.pci_channel_io_perm_failure
3293 * base_vha->loop_state
3294 */
3295 uint32_t online:1;
3296 /* move vha->flags.difdix_supported here */
3297 uint32_t difdix_supported:1;
3298 uint32_t delete_in_progress:1;
4b60c827 3299 uint32_t fw_started:1;
7c3f8fd1
QT
3300 uint32_t enable_class_2:1;
3301 uint32_t enable_explicit_conf:1;
af7bb382 3302 uint32_t use_shadow_reg:1;
d7459527
MH
3303
3304 uint16_t id; /* qp number used with FW */
d7459527 3305 uint16_t vp_idx; /* vport ID */
d7459527
MH
3306 mempool_t *srb_mempool;
3307
8abfa9e2
QT
3308 struct pci_dev *pdev;
3309 void (*reqq_start_iocbs)(struct qla_qpair *);
3310
d7459527
MH
3311 /* to do: New driver: move queues to here instead of pointers */
3312 struct req_que *req;
3313 struct rsp_que *rsp;
3314 struct atio_que *atio;
3315 struct qla_msix_entry *msix; /* point to &ha->msix_entries[x] */
3316 struct qla_hw_data *hw;
3317 struct work_struct q_work;
3318 struct list_head qp_list_elem; /* vha->qp_list */
e326d22a 3319 struct list_head hints_list;
82de802a 3320 uint16_t cpuid;
60a9eadb 3321 struct qla_tgt_counters tgt_counters;
d7459527
MH
3322};
3323
9a069e19
GM
3324/* Place holder for FW buffer parameters */
3325struct qlfc_fw {
3326 void *fw_buf;
3327 dma_addr_t fw_dma;
3328 uint32_t len;
3329};
3330
0e8cd71c
SK
3331struct scsi_qlt_host {
3332 void *target_lport_ptr;
3333 struct mutex tgt_mutex;
3334 struct mutex tgt_host_action_mutex;
3335 struct qla_tgt *qla_tgt;
3336};
3337
2d70c103
NB
3338struct qlt_hw_data {
3339 /* Protected by hw lock */
2d70c103
NB
3340 uint32_t node_name_set:1;
3341
3342 dma_addr_t atio_dma; /* Physical address. */
3343 struct atio *atio_ring; /* Base virtual address */
3344 struct atio *atio_ring_ptr; /* Current address. */
3345 uint16_t atio_ring_index; /* Current index. */
3346 uint16_t atio_q_length;
aa230bc5
AE
3347 uint32_t __iomem *atio_q_in;
3348 uint32_t __iomem *atio_q_out;
2d70c103 3349
2d70c103 3350 struct qla_tgt_func_tmpl *tgt_ops;
2d70c103 3351 struct qla_tgt_vp_map *tgt_vp_map;
2d70c103
NB
3352
3353 int saved_set;
3354 uint16_t saved_exchange_count;
3355 uint32_t saved_firmware_options_1;
3356 uint32_t saved_firmware_options_2;
3357 uint32_t saved_firmware_options_3;
3358 uint8_t saved_firmware_options[2];
3359 uint8_t saved_add_firmware_options[2];
3360
3361 uint8_t tgt_node_name[WWN_SIZE];
33e79977 3362
36c78452 3363 struct dentry *dfs_tgt_sess;
c423437e 3364 struct dentry *dfs_tgt_port_database;
09620eeb 3365 struct dentry *dfs_naqp;
c423437e 3366
33e79977
QT
3367 struct list_head q_full_list;
3368 uint32_t num_pend_cmds;
3369 uint32_t num_qfull_cmds_alloc;
3370 uint32_t num_qfull_cmds_dropped;
3371 spinlock_t q_full_lock;
3372 uint32_t leak_exchg_thresh_hold;
7560151b 3373 spinlock_t sess_lock;
09620eeb
QT
3374 int num_act_qpairs;
3375#define DEFAULT_NAQP 2
2f424b9b 3376 spinlock_t atio_lock ____cacheline_aligned;
482c9dc7 3377 struct btree_head32 host_map;
2d70c103
NB
3378};
3379
33e79977
QT
3380#define MAX_QFULL_CMDS_ALLOC 8192
3381#define Q_FULL_THRESH_HOLD_PERCENT 90
3382#define Q_FULL_THRESH_HOLD(ha) \
03e8c680 3383 ((ha->cur_fw_xcb_count/100) * Q_FULL_THRESH_HOLD_PERCENT)
33e79977
QT
3384
3385#define LEAK_EXCHG_THRESH_HOLD_PERCENT 75 /* 75 percent */
3386
ec7193e2
QT
3387#define QLA_EARLY_LINKUP(_ha) \
3388 ((_ha->flags.n2n_ae || _ha->flags.lip_ae) && \
3389 _ha->flags.fw_started && !_ha->flags.fw_init_done)
3390
7b867cf7
AC
3391/*
3392 * Qlogic host adapter specific data structure.
3393*/
3394struct qla_hw_data {
3395 struct pci_dev *pdev;
3396 /* SRB cache. */
3397#define SRB_MIN_REQ 128
3398 mempool_t *srb_mempool;
1da177e4
LT
3399
3400 volatile struct {
1da177e4
LT
3401 uint32_t mbox_int :1;
3402 uint32_t mbox_busy :1;
1da177e4
LT
3403 uint32_t disable_risc_code_load :1;
3404 uint32_t enable_64bit_addressing :1;
3405 uint32_t enable_lip_reset :1;
1da177e4 3406 uint32_t enable_target_reset :1;
7b867cf7 3407 uint32_t enable_lip_full_login :1;
1da177e4 3408 uint32_t enable_led_scheme :1;
7190575f 3409
3d71644c
AV
3410 uint32_t msi_enabled :1;
3411 uint32_t msix_enabled :1;
d4c760c2 3412 uint32_t disable_serdes :1;
4346b149 3413 uint32_t gpsc_supported :1;
2c3dfe3f 3414 uint32_t npiv_supported :1;
85880801 3415 uint32_t pci_channel_io_perm_failure :1;
df613b96 3416 uint32_t fce_enabled :1;
1d2874de 3417 uint32_t fac_supported :1;
7190575f 3418
2533cf67 3419 uint32_t chip_reset_done :1;
cbc8eb67 3420 uint32_t running_gold_fw :1;
85880801 3421 uint32_t eeh_busy :1;
3155754a 3422 uint32_t disable_msix_handshake :1;
09ff701a 3423 uint32_t fcp_prio_enabled :1;
7190575f 3424 uint32_t isp82xx_fw_hung:1;
7d613ac6 3425 uint32_t nic_core_hung:1;
7190575f
GM
3426
3427 uint32_t quiesce_owner:1;
7d613ac6
SV
3428 uint32_t nic_core_reset_hdlr_active:1;
3429 uint32_t nic_core_reset_owner:1;
b6d0d9d5 3430 uint32_t isp82xx_no_md_cap:1;
2d70c103 3431 uint32_t host_shutting_down:1;
bf5b8ad7 3432 uint32_t idc_compl_status:1;
8ae6d9c7
GM
3433 uint32_t mr_reset_hdlr_active:1;
3434 uint32_t mr_intr_valid:1;
b0d6cabd 3435
40f3862b 3436 uint32_t dport_enabled:1;
2486c627 3437 uint32_t fawwpn_enabled:1;
b0d6cabd 3438 uint32_t exlogins_enabled:1;
2f56a7f1 3439 uint32_t exchoffld_enabled:1;
15f30a57 3440
ec7193e2
QT
3441 uint32_t lip_ae:1;
3442 uint32_t n2n_ae:1;
15f30a57 3443 uint32_t fw_started:1;
ec7193e2 3444 uint32_t fw_init_done:1;
1da177e4
LT
3445 } flags;
3446
fa2a1ce5 3447 /* This spinlock is used to protect "io transactions", you must
7b867cf7
AC
3448 * acquire it before doing any IO to the card, eg with RD_REG*() and
3449 * WRT_REG*() for the duration of your entire commandtransaction.
3450 *
3451 * This spinlock is of lower priority than the io request lock.
3452 */
1da177e4 3453
7b867cf7 3454 spinlock_t hardware_lock ____cacheline_aligned;
285d0321 3455 int bars;
09483916 3456 int mem_only;
f73cb695 3457 device_reg_t *iobase; /* Base I/O address */
3776541d 3458 resource_size_t pio_address;
fa2a1ce5 3459
7b867cf7 3460#define MIN_IOBASE_LEN 0x100
8ae6d9c7
GM
3461 dma_addr_t bar0_hdl;
3462
3463 void __iomem *cregbase;
3464 dma_addr_t bar2_hdl;
3465#define BAR0_LEN_FX00 (1024 * 1024)
3466#define BAR2_LEN_FX00 (128 * 1024)
3467
3468 uint32_t rqstq_intr_code;
3469 uint32_t mbx_intr_code;
3470 uint32_t req_que_len;
3471 uint32_t rsp_que_len;
3472 uint32_t req_que_off;
3473 uint32_t rsp_que_off;
3474
3475 /* Multi queue data structs */
f73cb695
CD
3476 device_reg_t *mqiobase;
3477 device_reg_t *msixbase;
73208dfd
AC
3478 uint16_t msix_count;
3479 uint8_t mqenable;
3480 struct req_que **req_q_map;
3481 struct rsp_que **rsp_q_map;
d7459527 3482 struct qla_qpair **queue_pair_map;
73208dfd
AC
3483 unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
3484 unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
d7459527
MH
3485 unsigned long qpair_qid_map[(QLA_MAX_QUEUES / 8)
3486 / sizeof(unsigned long)];
2afa19a9
AC
3487 uint8_t max_req_queues;
3488 uint8_t max_rsp_queues;
d7459527 3489 uint8_t max_qpairs;
b95b9452 3490 uint8_t num_qpairs;
d7459527 3491 struct qla_qpair *base_qpair;
73208dfd
AC
3492 struct qla_npiv_entry *npiv_info;
3493 uint16_t nvram_npiv_size;
1da177e4 3494
7b867cf7
AC
3495 uint16_t switch_cap;
3496#define FLOGI_SEQ_DEL BIT_8
3497#define FLOGI_MID_SUPPORT BIT_10
3498#define FLOGI_VSAN_SUPPORT BIT_12
3499#define FLOGI_SP_SUPPORT BIT_13
e5b68a61
AC
3500
3501 uint8_t port_no; /* Physical port of adapter */
ead03855 3502 uint8_t exch_starvation;
e5b68a61 3503
7b867cf7
AC
3504 /* Timeout timers. */
3505 uint8_t loop_down_abort_time; /* port down timer */
3506 atomic_t loop_down_timer; /* loop down timer */
3507 uint8_t link_down_timeout; /* link down timeout */
3508 uint16_t max_loop_id;
642ef983 3509 uint16_t max_fibre_devices; /* Maximum number of targets */
1da177e4 3510
1da177e4 3511 uint16_t fb_rev;
7b867cf7 3512 uint16_t min_external_loopid; /* First external loop Id */
1da177e4 3513
d8b45213 3514#define PORT_SPEED_UNKNOWN 0xFFFF
7b867cf7
AC
3515#define PORT_SPEED_1GB 0x00
3516#define PORT_SPEED_2GB 0x01
3517#define PORT_SPEED_4GB 0x03
3518#define PORT_SPEED_8GB 0x04
6246b8a1 3519#define PORT_SPEED_16GB 0x05
f73cb695 3520#define PORT_SPEED_32GB 0x06
3a03eb79 3521#define PORT_SPEED_10GB 0x13
7b867cf7 3522 uint16_t link_data_rate; /* F/W operating speed */
1da177e4
LT
3523
3524 uint8_t current_topology;
3525 uint8_t prev_topology;
3526#define ISP_CFG_NL 1
3527#define ISP_CFG_N 2
3528#define ISP_CFG_FL 4
3529#define ISP_CFG_F 8
3530
7b867cf7 3531 uint8_t operating_mode; /* F/W operating mode */
1da177e4
LT
3532#define LOOP 0
3533#define P2P 1
3534#define LOOP_P2P 2
3535#define P2P_LOOP 3
1da177e4 3536 uint8_t interrupts_on;
7b867cf7 3537 uint32_t isp_abort_cnt;
7b867cf7
AC
3538#define PCI_DEVICE_ID_QLOGIC_ISP2532 0x2532
3539#define PCI_DEVICE_ID_QLOGIC_ISP8432 0x8432
3a03eb79 3540#define PCI_DEVICE_ID_QLOGIC_ISP8001 0x8001
6246b8a1
GM
3541#define PCI_DEVICE_ID_QLOGIC_ISP8031 0x8031
3542#define PCI_DEVICE_ID_QLOGIC_ISP2031 0x2031
f73cb695 3543#define PCI_DEVICE_ID_QLOGIC_ISP2071 0x2071
2c5bbbb2 3544#define PCI_DEVICE_ID_QLOGIC_ISP2271 0x2271
2b48992f 3545#define PCI_DEVICE_ID_QLOGIC_ISP2261 0x2261
2c5bbbb2 3546
9e052e2d 3547 uint32_t isp_type;
7b867cf7
AC
3548#define DT_ISP2100 BIT_0
3549#define DT_ISP2200 BIT_1
3550#define DT_ISP2300 BIT_2
3551#define DT_ISP2312 BIT_3
3552#define DT_ISP2322 BIT_4
3553#define DT_ISP6312 BIT_5
3554#define DT_ISP6322 BIT_6
3555#define DT_ISP2422 BIT_7
3556#define DT_ISP2432 BIT_8
3557#define DT_ISP5422 BIT_9
3558#define DT_ISP5432 BIT_10
3559#define DT_ISP2532 BIT_11
3560#define DT_ISP8432 BIT_12
3a03eb79 3561#define DT_ISP8001 BIT_13
a9083016 3562#define DT_ISP8021 BIT_14
6246b8a1
GM
3563#define DT_ISP2031 BIT_15
3564#define DT_ISP8031 BIT_16
8ae6d9c7 3565#define DT_ISPFX00 BIT_17
7ec0effd 3566#define DT_ISP8044 BIT_18
f73cb695 3567#define DT_ISP2071 BIT_19
2c5bbbb2 3568#define DT_ISP2271 BIT_20
2b48992f
SC
3569#define DT_ISP2261 BIT_21
3570#define DT_ISP_LAST (DT_ISP2261 << 1)
7b867cf7 3571
9e052e2d 3572 uint32_t device_type;
e02587d7 3573#define DT_T10_PI BIT_25
7b867cf7
AC
3574#define DT_IIDMA BIT_26
3575#define DT_FWI2 BIT_27
3576#define DT_ZIO_SUPPORTED BIT_28
3577#define DT_OEM_001 BIT_29
3578#define DT_ISP2200A BIT_30
3579#define DT_EXTENDED_IDS BIT_31
9e052e2d
JC
3580
3581#define DT_MASK(ha) ((ha)->isp_type & (DT_ISP_LAST - 1))
7b867cf7
AC
3582#define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100)
3583#define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200)
3584#define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300)
3585#define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312)
3586#define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322)
3587#define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312)
3588#define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322)
3589#define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422)
3590#define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432)
3591#define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422)
3592#define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432)
3593#define IS_QLA2532(ha) (DT_MASK(ha) & DT_ISP2532)
3594#define IS_QLA8432(ha) (DT_MASK(ha) & DT_ISP8432)
3a03eb79 3595#define IS_QLA8001(ha) (DT_MASK(ha) & DT_ISP8001)
6246b8a1 3596#define IS_QLA81XX(ha) (IS_QLA8001(ha))
a9083016 3597#define IS_QLA82XX(ha) (DT_MASK(ha) & DT_ISP8021)
7ec0effd 3598#define IS_QLA8044(ha) (DT_MASK(ha) & DT_ISP8044)
6246b8a1
GM
3599#define IS_QLA2031(ha) (DT_MASK(ha) & DT_ISP2031)
3600#define IS_QLA8031(ha) (DT_MASK(ha) & DT_ISP8031)
8ae6d9c7 3601#define IS_QLAFX00(ha) (DT_MASK(ha) & DT_ISPFX00)
f73cb695 3602#define IS_QLA2071(ha) (DT_MASK(ha) & DT_ISP2071)
2c5bbbb2 3603#define IS_QLA2271(ha) (DT_MASK(ha) & DT_ISP2271)
2b48992f 3604#define IS_QLA2261(ha) (DT_MASK(ha) & DT_ISP2261)
7b867cf7
AC
3605
3606#define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
3607 IS_QLA6312(ha) || IS_QLA6322(ha))
3608#define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
3609#define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha))
3610#define IS_QLA25XX(ha) (IS_QLA2532(ha))
6246b8a1 3611#define IS_QLA83XX(ha) (IS_QLA2031(ha) || IS_QLA8031(ha))
7b867cf7 3612#define IS_QLA84XX(ha) (IS_QLA8432(ha))
2b48992f 3613#define IS_QLA27XX(ha) (IS_QLA2071(ha) || IS_QLA2271(ha) || IS_QLA2261(ha))
7b867cf7
AC
3614#define IS_QLA24XX_TYPE(ha) (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
3615 IS_QLA84XX(ha))
6246b8a1 3616#define IS_CNA_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA82XX(ha) || \
7ec0effd
AD
3617 IS_QLA8031(ha) || IS_QLA8044(ha))
3618#define IS_P3P_TYPE(ha) (IS_QLA82XX(ha) || IS_QLA8044(ha))
7b867cf7 3619#define IS_QLA2XXX_MIDTYPE(ha) (IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
a9083016 3620 IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
7ec0effd 3621 IS_QLA82XX(ha) || IS_QLA83XX(ha) || \
f73cb695 3622 IS_QLA8044(ha) || IS_QLA27XX(ha))
fd564b5d
HM
3623#define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
3624 IS_QLA27XX(ha))
b77ed25c 3625#define IS_NOPOLLING_TYPE(ha) (IS_QLA81XX(ha) && (ha)->flags.msix_enabled)
f73cb695
CD
3626#define IS_FAC_REQUIRED(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
3627 IS_QLA27XX(ha))
3628#define IS_NOCACHE_VPD_TYPE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
3629 IS_QLA27XX(ha))
ac280b67 3630#define IS_ALOGIO_CAPABLE(ha) (IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha))
7b867cf7 3631
e02587d7 3632#define IS_T10_PI_CAPABLE(ha) ((ha)->device_type & DT_T10_PI)
7b867cf7
AC
3633#define IS_IIDMA_CAPABLE(ha) ((ha)->device_type & DT_IIDMA)
3634#define IS_FWI2_CAPABLE(ha) ((ha)->device_type & DT_FWI2)
3635#define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED)
3636#define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001)
3637#define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS)
6246b8a1 3638#define IS_CT6_SUPPORTED(ha) ((ha)->device_type & DT_CT6_SUPPORTED)
f73cb695
CD
3639#define IS_MQUE_CAPABLE(ha) ((ha)->mqenable || IS_QLA83XX(ha) || \
3640 IS_QLA27XX(ha))
a9b6f722 3641#define IS_BIDI_CAPABLE(ha) ((IS_QLA25XX(ha) || IS_QLA2031(ha)))
81178772
SK
3642/* Bit 21 of fw_attributes decides the MCTP capabilities */
3643#define IS_MCTP_CAPABLE(ha) (IS_QLA2031(ha) && \
3644 ((ha)->fw_attributes_ext[0] & BIT_0))
b20f02e1
HM
3645#define IS_PI_UNINIT_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
3646#define IS_PI_IPGUARD_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
9e522cd8 3647#define IS_PI_DIFB_DIX0_CAPABLE(ha) (0)
b20f02e1 3648#define IS_PI_SPLIT_DET_CAPABLE_HBA(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
9e522cd8
AE
3649#define IS_PI_SPLIT_DET_CAPABLE(ha) (IS_PI_SPLIT_DET_CAPABLE_HBA(ha) && \
3650 (((ha)->fw_attributes_h << 16 | (ha)->fw_attributes) & BIT_22))
b20f02e1 3651#define IS_ATIO_MSIX_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
33c36c0a 3652#define IS_TGT_MODE_CAPABLE(ha) (ha->tgt.atio_q_length)
7c6300e3 3653#define IS_SHADOW_REG_CAPABLE(ha) (IS_QLA27XX(ha))
25232cc9 3654#define IS_DPORT_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
d6b9b42b 3655#define IS_FAWWN_CAPABLE(ha) (IS_QLA83XX(ha) || IS_QLA27XX(ha))
99e1b683
QT
3656#define IS_EXCHG_OFFLD_CAPABLE(ha) \
3657 (IS_QLA81XX(ha) || IS_QLA83XX(ha) || IS_QLA27XX(ha))
3658#define IS_EXLOGIN_OFFLD_CAPABLE(ha) \
3659 (IS_QLA25XX(ha) || IS_QLA81XX(ha) || IS_QLA83XX(ha) || IS_QLA27XX(ha))
1da177e4
LT
3660
3661 /* HBA serial number */
3662 uint8_t serial0;
3663 uint8_t serial1;
3664 uint8_t serial2;
3665
3666 /* NVRAM configuration data */
7b867cf7
AC
3667#define MAX_NVRAM_SIZE 4096
3668#define VPD_OFFSET MAX_NVRAM_SIZE / 2
3d71644c 3669 uint16_t nvram_size;
1da177e4 3670 uint16_t nvram_base;
281afe19 3671 void *nvram;
6f641790
AV
3672 uint16_t vpd_size;
3673 uint16_t vpd_base;
281afe19 3674 void *vpd;
1da177e4
LT
3675
3676 uint16_t loop_reset_delay;
1da177e4
LT
3677 uint8_t retry_count;
3678 uint8_t login_timeout;
3679 uint16_t r_a_tov;
3680 int port_down_retry_count;
1da177e4 3681 uint8_t mbx_count;
8ae6d9c7 3682 uint8_t aen_mbx_count;
1da177e4 3683
7b867cf7 3684 uint32_t login_retry_count;
1da177e4
LT
3685 /* SNS command interfaces. */
3686 ms_iocb_entry_t *ms_iocb;
3687 dma_addr_t ms_iocb_dma;
3688 struct ct_sns_pkt *ct_sns;
3689 dma_addr_t ct_sns_dma;
3690 /* SNS command interfaces for 2200. */
3691 struct sns_cmd_pkt *sns_cmd;
3692 dma_addr_t sns_cmd_dma;
3693
7b867cf7
AC
3694#define SFP_DEV_SIZE 256
3695#define SFP_BLOCK_SIZE 64
3696 void *sfp_data;
3697 dma_addr_t sfp_data_dma;
88729e53 3698
b5d0329f 3699#define XGMAC_DATA_SIZE 4096
ce0423f4
AV
3700 void *xgmac_data;
3701 dma_addr_t xgmac_data_dma;
3702
b5d0329f 3703#define DCBX_TLV_DATA_SIZE 4096
11bbc1d8
AV
3704 void *dcbx_tlv;
3705 dma_addr_t dcbx_tlv_dma;
3706
39a11240 3707 struct task_struct *dpc_thread;
1da177e4
LT
3708 uint8_t dpc_active; /* DPC routine is active */
3709
1da177e4
LT
3710 dma_addr_t gid_list_dma;
3711 struct gid_list_info *gid_list;
abbd8870 3712 int gid_list_info_size;
1da177e4 3713
fa2a1ce5 3714 /* Small DMA pool allocations -- maximum 256 bytes in length. */
7b867cf7 3715#define DMA_POOL_SIZE 256
1da177e4
LT
3716 struct dma_pool *s_dma_pool;
3717
3718 dma_addr_t init_cb_dma;
3d71644c
AV
3719 init_cb_t *init_cb;
3720 int init_cb_size;
b64b0e8f
AV
3721 dma_addr_t ex_init_cb_dma;
3722 struct ex_init_cb_81xx *ex_init_cb;
1da177e4 3723
5ff1d584
AV
3724 void *async_pd;
3725 dma_addr_t async_pd_dma;
3726
b0d6cabd
HM
3727#define ENABLE_EXTENDED_LOGIN BIT_7
3728
3729 /* Extended Logins */
3730 void *exlogin_buf;
3731 dma_addr_t exlogin_buf_dma;
3732 int exlogin_size;
3733
2f56a7f1
HM
3734#define ENABLE_EXCHANGE_OFFLD BIT_2
3735
3736 /* Exchange Offload */
3737 void *exchoffld_buf;
3738 dma_addr_t exchoffld_buf_dma;
3739 int exchoffld_size;
3740 int exchoffld_count;
3741
7a67735b
AV
3742 void *swl;
3743
1da177e4 3744 /* These are used by mailbox operations. */
8ae6d9c7
GM
3745 uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
3746 uint32_t mailbox_out32[MAILBOX_REGISTER_COUNT];
3747 uint32_t aenmb[AEN_MAILBOX_REGISTER_COUNT_FX00];
1da177e4
LT
3748
3749 mbx_cmd_t *mcp;
8ae6d9c7
GM
3750 struct mbx_cmd_32 *mcp32;
3751
1da177e4 3752 unsigned long mbx_cmd_flags;
7b867cf7
AC
3753#define MBX_INTERRUPT 1
3754#define MBX_INTR_WAIT 2
1da177e4
LT
3755#define MBX_UPDATE_FLASH_ACTIVE 3
3756
7b867cf7 3757 struct mutex vport_lock; /* Virtual port synchronization */
feafb7b1 3758 spinlock_t vport_slock; /* order is hardware_lock, then vport_slock */
d7459527 3759 struct mutex mq_lock; /* multi-queue synchronization */
7b867cf7 3760 struct completion mbx_cmd_comp; /* Serialize mbx access */
0b05a1f0 3761 struct completion mbx_intr_comp; /* Used for completion notification */
23f2ebd1 3762 struct completion dcbx_comp; /* For set port config notification */
f356bef1
CD
3763 struct completion lb_portup_comp; /* Used to wait for link up during
3764 * loopback */
3765#define DCBX_COMP_TIMEOUT 20
3766#define LB_PORTUP_COMP_TIMEOUT 10
3767
23f2ebd1 3768 int notify_dcbx_comp;
f356bef1 3769 int notify_lb_portup_comp;
a9b6f722 3770 struct mutex selflogin_lock;
1da177e4 3771
1da177e4 3772 /* Basic firmware related information. */
1da177e4
LT
3773 uint16_t fw_major_version;
3774 uint16_t fw_minor_version;
3775 uint16_t fw_subminor_version;
3776 uint16_t fw_attributes;
6246b8a1
GM
3777 uint16_t fw_attributes_h;
3778 uint16_t fw_attributes_ext[2];
1da177e4
LT
3779 uint32_t fw_memory_size;
3780 uint32_t fw_transfer_size;
441d1072
AV
3781 uint32_t fw_srisc_address;
3782#define RISC_START_ADDRESS_2100 0x1000
3783#define RISC_START_ADDRESS_2300 0x800
3784#define RISC_START_ADDRESS_2400 0x100000
03e8c680
QT
3785
3786 uint16_t orig_fw_tgt_xcb_count;
3787 uint16_t cur_fw_tgt_xcb_count;
3788 uint16_t orig_fw_xcb_count;
3789 uint16_t cur_fw_xcb_count;
3790 uint16_t orig_fw_iocb_count;
3791 uint16_t cur_fw_iocb_count;
3792 uint16_t fw_max_fcf_count;
1da177e4 3793
f73cb695
CD
3794 uint32_t fw_shared_ram_start;
3795 uint32_t fw_shared_ram_end;
ad1ef177
JC
3796 uint32_t fw_ddr_ram_start;
3797 uint32_t fw_ddr_ram_end;
f73cb695 3798
7b867cf7 3799 uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
1da177e4 3800 uint8_t fw_seriallink_options[4];
3d71644c 3801 uint16_t fw_seriallink_options24[4];
1da177e4 3802
55a96158 3803 uint8_t mpi_version[3];
3a03eb79 3804 uint32_t mpi_capabilities;
55a96158 3805 uint8_t phy_version[3];
03aa868c 3806 uint8_t pep_version[3];
3a03eb79 3807
f73cb695
CD
3808 /* Firmware dump template */
3809 void *fw_dump_template;
3810 uint32_t fw_dump_template_len;
1da177e4 3811 /* Firmware dump information. */
a7a167bf
AV
3812 struct qla2xxx_fw_dump *fw_dump;
3813 uint32_t fw_dump_len;
d4e3e04d 3814 int fw_dumped;
61f098dd
HP
3815 unsigned long fw_dump_cap_flags;
3816#define RISC_PAUSE_CMPL 0
3817#define DMA_SHUTDOWN_CMPL 1
3818#define ISP_RESET_CMPL 2
3819#define RISC_RDY_AFT_RESET 3
3820#define RISC_SRAM_DUMP_CMPL 4
3821#define RISC_EXT_MEM_DUMP_CMPL 5
d14e72fb
HM
3822#define ISP_MBX_RDY 6
3823#define ISP_SOFT_RESET_CMPL 7
1da177e4 3824 int fw_dump_reading;
edaa5c74 3825 int prev_minidump_failed;
a7a167bf
AV
3826 dma_addr_t eft_dma;
3827 void *eft;
81178772
SK
3828/* Current size of mctp dump is 0x086064 bytes */
3829#define MCTP_DUMP_SIZE 0x086064
3830 dma_addr_t mctp_dump_dma;
3831 void *mctp_dump;
3832 int mctp_dumped;
3833 int mctp_dump_reading;
bb99de67 3834 uint32_t chain_offset;
df613b96
AV
3835 struct dentry *dfs_dir;
3836 struct dentry *dfs_fce;
ce1025cd 3837 struct dentry *dfs_tgt_counters;
03e8c680 3838 struct dentry *dfs_fw_resource_cnt;
ce1025cd 3839
df613b96
AV
3840 dma_addr_t fce_dma;
3841 void *fce;
3842 uint32_t fce_bufs;
3843 uint16_t fce_mb[8];
3844 uint64_t fce_wr, fce_rd;
3845 struct mutex fce_mutex;
3846
3d71644c 3847 uint32_t pci_attr;
a8488abe 3848 uint16_t chip_revision;
1da177e4
LT
3849
3850 uint16_t product_id[4];
3851
3852 uint8_t model_number[16+1];
3853#define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0"
1ee27146 3854 char model_desc[80];
cca5335c 3855 uint8_t adapter_id[16+1];
1da177e4 3856
854165f4
AV
3857 /* Option ROM information. */
3858 char *optrom_buffer;
3859 uint32_t optrom_size;
3860 int optrom_state;
3861#define QLA_SWAITING 0
3862#define QLA_SREADING 1
3863#define QLA_SWRITING 2
b7cc176c
JC
3864 uint32_t optrom_region_start;
3865 uint32_t optrom_region_size;
7a8ab9c8 3866 struct mutex optrom_mutex;
854165f4 3867
7b867cf7 3868/* PCI expansion ROM image information. */
30c47662
AV
3869#define ROM_CODE_TYPE_BIOS 0
3870#define ROM_CODE_TYPE_FCODE 1
3871#define ROM_CODE_TYPE_EFI 3
7b867cf7
AC
3872 uint8_t bios_revision[2];
3873 uint8_t efi_revision[2];
3874 uint8_t fcode_revision[16];
30c47662
AV
3875 uint32_t fw_revision[4];
3876
0f2d962f
MI
3877 uint32_t gold_fw_version[4];
3878
3a03eb79
AV
3879 /* Offsets for flash/nvram access (set to ~0 if not used). */
3880 uint32_t flash_conf_off;
3881 uint32_t flash_data_off;
3882 uint32_t nvram_conf_off;
3883 uint32_t nvram_data_off;
3884
7d232c74 3885 uint32_t fdt_wrt_disable;
7ec0effd 3886 uint32_t fdt_wrt_enable;
7d232c74
AV
3887 uint32_t fdt_erase_cmd;
3888 uint32_t fdt_block_size;
3889 uint32_t fdt_unprotect_sec_cmd;
3890 uint32_t fdt_protect_sec_cmd;
7ec0effd 3891 uint32_t fdt_wrt_sts_reg_cmd;
7d232c74 3892
7b867cf7
AC
3893 uint32_t flt_region_flt;
3894 uint32_t flt_region_fdt;
3895 uint32_t flt_region_boot;
4243c115 3896 uint32_t flt_region_boot_sec;
7b867cf7 3897 uint32_t flt_region_fw;
4243c115 3898 uint32_t flt_region_fw_sec;
7b867cf7 3899 uint32_t flt_region_vpd_nvram;
3d79038f 3900 uint32_t flt_region_vpd;
4243c115 3901 uint32_t flt_region_vpd_sec;
3d79038f 3902 uint32_t flt_region_nvram;
7b867cf7 3903 uint32_t flt_region_npiv_conf;
cbc8eb67 3904 uint32_t flt_region_gold_fw;
09ff701a 3905 uint32_t flt_region_fcp_prio;
a9083016 3906 uint32_t flt_region_bootload;
4243c115
SC
3907 uint32_t flt_region_img_status_pri;
3908 uint32_t flt_region_img_status_sec;
3909 uint8_t active_image;
c00d8994 3910
1da177e4 3911 /* Needed for BEACON */
7b867cf7
AC
3912 uint16_t beacon_blink_led;
3913 uint8_t beacon_color_state;
f6df144c
AV
3914#define QLA_LED_GRN_ON 0x01
3915#define QLA_LED_YLW_ON 0x02
3916#define QLA_LED_ABR_ON 0x04
3917#define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */
3918 /* ISP2322: red, green, amber. */
7b867cf7
AC
3919 uint16_t zio_mode;
3920 uint16_t zio_timer;
a8488abe 3921
73208dfd 3922 struct qla_msix_entry *msix_entries;
2c3dfe3f 3923
7b867cf7
AC
3924 struct list_head vp_list; /* list of VP */
3925 unsigned long vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
3926 sizeof(unsigned long)];
3927 uint16_t num_vhosts; /* number of vports created */
3928 uint16_t num_vsans; /* number of vsan created */
3929 uint16_t max_npiv_vports; /* 63 or 125 per topoloty */
3930 int cur_vport_count;
3931
3932 struct qla_chip_state_84xx *cs84xx;
7b867cf7 3933 struct isp_operations *isp_ops;
68ca949c 3934 struct workqueue_struct *wq;
9a069e19 3935 struct qlfc_fw fw_buf;
09ff701a
SR
3936
3937 /* FCP_CMND priority support */
3938 struct qla_fcp_prio_cfg *fcp_prio_cfg;
a9083016
GM
3939
3940 struct dma_pool *dl_dma_pool;
3941#define DSD_LIST_DMA_POOL_SIZE 512
3942
3943 struct dma_pool *fcp_cmnd_dma_pool;
3944 mempool_t *ctx_mempool;
3945#define FCP_CMND_DMA_POOL_SIZE 512
3946
8dfa4b5a
BVA
3947 void __iomem *nx_pcibase; /* Base I/O address */
3948 void __iomem *nxdb_rd_ptr; /* Doorbell read pointer */
3949 void __iomem *nxdb_wr_ptr; /* Door bell write pointer */
a9083016
GM
3950
3951 uint32_t crb_win;
3952 uint32_t curr_window;
3953 uint32_t ddr_mn_window;
3954 unsigned long mn_win_crb;
3955 unsigned long ms_win_crb;
3956 int qdr_sn_window;
7d613ac6
SV
3957 uint32_t fcoe_dev_init_timeout;
3958 uint32_t fcoe_reset_timeout;
a9083016
GM
3959 rwlock_t hw_lock;
3960 uint16_t portnum; /* port number */
3961 int link_width;
3962 struct fw_blob *hablob;
3963 struct qla82xx_legacy_intr_set nx_legacy_intr;
3964
3965 uint16_t gbl_dsd_inuse;
3966 uint16_t gbl_dsd_avail;
3967 struct list_head gbl_dsd_list;
3968#define NUM_DSD_CHAIN 4096
9c2b2975
HZ
3969
3970 uint8_t fw_type;
3971 __le32 file_prd_off; /* File firmware product offset */
08de2844
GM
3972
3973 uint32_t md_template_size;
3974 void *md_tmplt_hdr;
3975 dma_addr_t md_tmplt_hdr_dma;
3976 void *md_dump;
3977 uint32_t md_dump_size;
2d70c103 3978
5f16b331 3979 void *loop_id_map;
7d613ac6
SV
3980
3981 /* QLA83XX IDC specific fields */
3982 uint32_t idc_audit_ts;
454073c9 3983 uint32_t idc_extend_tmo;
7d613ac6
SV
3984
3985 /* DPC low-priority workqueue */
3986 struct workqueue_struct *dpc_lp_wq;
3987 struct work_struct idc_aen;
3988 /* DPC high-priority workqueue */
3989 struct workqueue_struct *dpc_hp_wq;
3990 struct work_struct nic_core_reset;
3991 struct work_struct idc_state_handler;
3992 struct work_struct nic_core_unrecoverable;
f3ddac19 3993 struct work_struct board_disable;
7d613ac6 3994
8ae6d9c7
GM
3995 struct mr_data_fx00 mr;
3996
2d70c103 3997 struct qlt_hw_data tgt;
a1b23c5a 3998 int allow_cna_fw_dump;
7b867cf7
AC
3999};
4000
4001/*
4002 * Qlogic scsi host structure
4003 */
4004typedef struct scsi_qla_host {
4005 struct list_head list;
4006 struct list_head vp_fcports; /* list of fcports */
4007 struct list_head work_list;
f999f4c1 4008 spinlock_t work_lock;
ec7193e2 4009 struct work_struct iocb_work;
f999f4c1 4010
7b867cf7
AC
4011 /* Commonly used flags and state information. */
4012 struct Scsi_Host *host;
4013 unsigned long host_no;
4014 uint8_t host_str[16];
4015
4016 volatile struct {
4017 uint32_t init_done :1;
4018 uint32_t online :1;
7b867cf7
AC
4019 uint32_t reset_active :1;
4020
4021 uint32_t management_server_logged_in :1;
4022 uint32_t process_response_queue :1;
bad75002 4023 uint32_t difdix_supported:1;
feafb7b1 4024 uint32_t delete_progress:1;
8ae6d9c7
GM
4025
4026 uint32_t fw_tgt_reported:1;
969a6199 4027 uint32_t bbcr_enable:1;
d7459527 4028 uint32_t qpairs_available:1;
d65237c7
SC
4029 uint32_t qpairs_req_created:1;
4030 uint32_t qpairs_rsp_created:1;
a5d42f4c 4031 uint32_t nvme_enabled:1;
7b867cf7
AC
4032 } flags;
4033
4034 atomic_t loop_state;
4035#define LOOP_TIMEOUT 1
4036#define LOOP_DOWN 2
4037#define LOOP_UP 3
4038#define LOOP_UPDATE 4
4039#define LOOP_READY 5
4040#define LOOP_DEAD 6
4041
4042 unsigned long dpc_flags;
4043#define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
4044#define RESET_ACTIVE 1
4045#define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
4046#define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
4047#define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
4048#define LOOP_RESYNC_ACTIVE 5
4049#define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
4050#define RSCN_UPDATE 7 /* Perform an RSCN update. */
ddb9b126
SS
4051#define RELOGIN_NEEDED 8
4052#define REGISTER_FC4_NEEDED 9 /* SNS FC4 registration required. */
4053#define ISP_ABORT_RETRY 10 /* ISP aborted. */
4054#define BEACON_BLINK_NEEDED 11
4055#define REGISTER_FDMI_NEEDED 12
4056#define FCPORT_UPDATE_NEEDED 13
4057#define VP_DPC_NEEDED 14 /* wake up for VP dpc handling */
4058#define UNLOADING 15
4059#define NPIV_CONFIG_NEEDED 16
a9083016
GM
4060#define ISP_UNRECOVERABLE 17
4061#define FCOE_CTX_RESET_NEEDED 18 /* Initiate FCoE context reset */
b1d46989 4062#define MPI_RESET_NEEDED 19 /* Initiate MPI FW reset */
579d12b5 4063#define ISP_QUIESCE_NEEDED 20 /* Driver need some quiescence */
41dc529a 4064#define FREE_BIT 21
50280c01
CD
4065#define PORT_UPDATE_NEEDED 22
4066#define FX00_RESET_RECOVERY 23
4067#define FX00_TARGET_SCAN 24
4068#define FX00_CRITEMP_RECOVERY 25
e8f5e95d 4069#define FX00_HOST_INFO_RESEND 26
d7459527 4070#define QPAIR_ONLINE_CHECK_NEEDED 27
7b867cf7 4071
232792b6
JL
4072 unsigned long pci_flags;
4073#define PFLG_DISCONNECTED 0 /* PCI device removed */
beb9e315 4074#define PFLG_DRIVER_REMOVING 1 /* PCI driver .remove */
6b383979 4075#define PFLG_DRIVER_PROBING 2 /* PCI driver .probe */
232792b6 4076
7b867cf7 4077 uint32_t device_flags;
ddb9b126
SS
4078#define SWITCH_FOUND BIT_0
4079#define DFLG_NO_CABLE BIT_1
a9083016 4080#define DFLG_DEV_FAILED BIT_5
7b867cf7 4081
7b867cf7
AC
4082 /* ISP configuration data. */
4083 uint16_t loop_id; /* Host adapter loop id */
a9b6f722
SK
4084 uint16_t self_login_loop_id; /* host adapter loop id
4085 * get it on self login
4086 */
4087 fc_port_t bidir_fcport; /* fcport used for bidir cmnds
4088 * no need of allocating it for
4089 * each command
4090 */
7b867cf7
AC
4091
4092 port_id_t d_id; /* Host adapter port id */
4093 uint8_t marker_needed;
4094 uint16_t mgmt_svr_loop_id;
4095
4096
4097
7b867cf7
AC
4098 /* Timeout timers. */
4099 uint8_t loop_down_abort_time; /* port down timer */
4100 atomic_t loop_down_timer; /* loop down timer */
4101 uint8_t link_down_timeout; /* link down timeout */
4102
4103 uint32_t timer_active;
4104 struct timer_list timer;
4105
4106 uint8_t node_name[WWN_SIZE];
4107 uint8_t port_name[WWN_SIZE];
4108 uint8_t fabric_node_name[WWN_SIZE];
bad7001c 4109
a5d42f4c
DG
4110 struct nvme_fc_local_port *nvme_local_port;
4111 atomic_t nvme_ref_count;
4112 struct list_head nvme_rport_list;
4113
bad7001c
AV
4114 uint16_t fcoe_vlan_id;
4115 uint16_t fcoe_fcf_idx;
4116 uint8_t fcoe_vn_port_mac[6];
4117
8b2f5ff3
SN
4118 /* list of commands waiting on workqueue */
4119 struct list_head qla_cmd_list;
4120 struct list_head qla_sess_op_cmd_list;
41dc529a 4121 struct list_head unknown_atio_list;
8b2f5ff3 4122 spinlock_t cmd_list_lock;
41dc529a 4123 struct delayed_work unknown_atio_work;
8b2f5ff3 4124
df673274
AP
4125 /* Counter to detect races between ELS and RSCN events */
4126 atomic_t generation_tick;
4127 /* Time when global fcport update has been scheduled */
4128 int total_fcport_update_gen;
71cdc079
AP
4129 /* List of pending LOGOs, protected by tgt_mutex */
4130 struct list_head logo_list;
b7bd104e
AP
4131 /* List of pending PLOGI acks, protected by hw lock */
4132 struct list_head plogi_ack_list;
df673274 4133
d7459527
MH
4134 struct list_head qp_list;
4135
7ec0effd 4136 uint32_t vp_abort_cnt;
7b867cf7 4137
2c3dfe3f 4138 struct fc_vport *fc_vport; /* holds fc_vport * for each vport */
2c3dfe3f 4139 uint16_t vp_idx; /* vport ID */
d7459527 4140 struct qla_qpair *qpair; /* base qpair */
2c3dfe3f 4141
2c3dfe3f 4142 unsigned long vp_flags;
2c3dfe3f
SJ
4143#define VP_IDX_ACQUIRED 0 /* bit no 0 */
4144#define VP_CREATE_NEEDED 1
4145#define VP_BIND_NEEDED 2
4146#define VP_DELETE_NEEDED 3
4147#define VP_SCR_NEEDED 4 /* State Change Request registration */
ded6411f 4148#define VP_CONFIG_OK 5 /* Flag to cfg VP, if FW is ready */
2c3dfe3f
SJ
4149 atomic_t vp_state;
4150#define VP_OFFLINE 0
4151#define VP_ACTIVE 1
4152#define VP_FAILED 2
4153// #define VP_DISABLE 3
4154 uint16_t vp_err_state;
4155 uint16_t vp_prev_err_state;
4156#define VP_ERR_UNKWN 0
4157#define VP_ERR_PORTDWN 1
4158#define VP_ERR_FAB_UNSUPPORTED 2
4159#define VP_ERR_FAB_NORESOURCES 3
4160#define VP_ERR_FAB_LOGOUT 4
4161#define VP_ERR_ADAP_NORESOURCES 5
7b867cf7 4162 struct qla_hw_data *hw;
0e8cd71c 4163 struct scsi_qlt_host vha_tgt;
2afa19a9 4164 struct req_que *req;
a9083016
GM
4165 int fw_heartbeat_counter;
4166 int seconds_since_last_heartbeat;
2be21fa2
SK
4167 struct fc_host_statistics fc_host_stat;
4168 struct qla_statistics qla_stats;
a9b6f722 4169 struct bidi_statistics bidi_stats;
feafb7b1 4170 atomic_t vref_count;
7ec0effd 4171 struct qla8044_reset_template reset_tmplt;
969a6199 4172 uint16_t bbcr;
726b8548
QT
4173 struct name_list_extended gnl;
4174 /* Count of active session/fcport */
4175 int fcport_count;
4176 wait_queue_head_t fcport_waitQ;
c4a9b538 4177 wait_queue_head_t vref_waitq;
1da177e4
LT
4178} scsi_qla_host_t;
4179
4243c115
SC
4180struct qla27xx_image_status {
4181 uint8_t image_status_mask;
4182 uint16_t generation_number;
4183 uint8_t reserved[3];
4184 uint8_t ver_minor;
4185 uint8_t ver_major;
4186 uint32_t checksum;
4187 uint32_t signature;
4188} __packed;
4189
2d70c103
NB
4190#define SET_VP_IDX 1
4191#define SET_AL_PA 2
4192#define RESET_VP_IDX 3
4193#define RESET_AL_PA 4
4194struct qla_tgt_vp_map {
4195 uint8_t idx;
4196 scsi_qla_host_t *vha;
4197};
4198
d7459527
MH
4199struct qla2_sgx {
4200 dma_addr_t dma_addr; /* OUT */
4201 uint32_t dma_len; /* OUT */
4202
4203 uint32_t tot_bytes; /* IN */
4204 struct scatterlist *cur_sg; /* IN */
4205
4206 /* for book keeping, bzero on initial invocation */
4207 uint32_t bytes_consumed;
4208 uint32_t num_bytes;
4209 uint32_t tot_partial;
4210
4211 /* for debugging */
4212 uint32_t num_sg;
4213 srb_t *sp;
4214};
4215
4b60c827
QT
4216#define QLA_FW_STARTED(_ha) { \
4217 int i; \
4218 _ha->flags.fw_started = 1; \
4219 _ha->base_qpair->fw_started = 1; \
4220 for (i = 0; i < _ha->max_qpairs; i++) { \
4221 if (_ha->queue_pair_map[i]) \
4222 _ha->queue_pair_map[i]->fw_started = 1; \
4223 } \
4224}
4225
4226#define QLA_FW_STOPPED(_ha) { \
4227 int i; \
4228 _ha->flags.fw_started = 0; \
4229 _ha->base_qpair->fw_started = 0; \
4230 for (i = 0; i < _ha->max_qpairs; i++) { \
4231 if (_ha->queue_pair_map[i]) \
4232 _ha->queue_pair_map[i]->fw_started = 0; \
4233 } \
4234}
4235
1da177e4
LT
4236/*
4237 * Macros to help code, maintain, etc.
4238 */
4239#define LOOP_TRANSITION(ha) \
4240 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
23443b1d 4241 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
1da177e4 4242 atomic_read(&ha->loop_state) == LOOP_DOWN)
fa2a1ce5 4243
8ae6d9c7
GM
4244#define STATE_TRANSITION(ha) \
4245 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
4246 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags))
4247
d7459527
MH
4248#define QLA_VHA_MARK_BUSY(__vha, __bail) do { \
4249 atomic_inc(&__vha->vref_count); \
4250 mb(); \
4251 if (__vha->flags.delete_progress) { \
4252 atomic_dec(&__vha->vref_count); \
c4a9b538 4253 wake_up(&__vha->vref_waitq); \
d7459527
MH
4254 __bail = 1; \
4255 } else { \
4256 __bail = 0; \
4257 } \
feafb7b1
AE
4258} while (0)
4259
c4a9b538 4260#define QLA_VHA_MARK_NOT_BUSY(__vha) do { \
d7459527 4261 atomic_dec(&__vha->vref_count); \
c4a9b538
JC
4262 wake_up(&__vha->vref_waitq); \
4263} while (0) \
d7459527
MH
4264
4265#define QLA_QPAIR_MARK_BUSY(__qpair, __bail) do { \
4266 atomic_inc(&__qpair->ref_count); \
4267 mb(); \
4268 if (__qpair->delete_in_progress) { \
4269 atomic_dec(&__qpair->ref_count); \
4270 __bail = 1; \
4271 } else { \
4272 __bail = 0; \
4273 } \
feafb7b1
AE
4274} while (0)
4275
d7459527
MH
4276#define QLA_QPAIR_MARK_NOT_BUSY(__qpair) \
4277 atomic_dec(&__qpair->ref_count); \
4278
7c3f8fd1
QT
4279
4280#define QLA_ENA_CONF(_ha) {\
4281 int i;\
4282 _ha->base_qpair->enable_explicit_conf = 1; \
4283 for (i = 0; i < _ha->max_qpairs; i++) { \
4284 if (_ha->queue_pair_map[i]) \
4285 _ha->queue_pair_map[i]->enable_explicit_conf = 1; \
4286 } \
4287}
4288
4289#define QLA_DIS_CONF(_ha) {\
4290 int i;\
4291 _ha->base_qpair->enable_explicit_conf = 0; \
4292 for (i = 0; i < _ha->max_qpairs; i++) { \
4293 if (_ha->queue_pair_map[i]) \
4294 _ha->queue_pair_map[i]->enable_explicit_conf = 0; \
4295 } \
4296}
4297
1da177e4
LT
4298/*
4299 * qla2x00 local function return status codes
4300 */
4301#define MBS_MASK 0x3fff
4302
4303#define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
4304#define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
4305#define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
4306#define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
4307#define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
4308#define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
4309#define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
4310#define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
4311#define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
4312#define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
4313
4314#define QLA_FUNCTION_TIMEOUT 0x100
4315#define QLA_FUNCTION_PARAMETER_ERROR 0x101
4316#define QLA_FUNCTION_FAILED 0x102
4317#define QLA_MEMORY_ALLOC_FAILED 0x103
4318#define QLA_LOCK_TIMEOUT 0x104
4319#define QLA_ABORTED 0x105
4320#define QLA_SUSPENDED 0x106
4321#define QLA_BUSY 0x107
cca5335c 4322#define QLA_ALREADY_REGISTERED 0x109
1da177e4 4323
1da177e4
LT
4324#define NVRAM_DELAY() udelay(10)
4325
1da177e4
LT
4326/*
4327 * Flash support definitions
4328 */
854165f4
AV
4329#define OPTROM_SIZE_2300 0x20000
4330#define OPTROM_SIZE_2322 0x100000
4331#define OPTROM_SIZE_24XX 0x100000
c3a2f0df 4332#define OPTROM_SIZE_25XX 0x200000
3a03eb79 4333#define OPTROM_SIZE_81XX 0x400000
a9083016 4334#define OPTROM_SIZE_82XX 0x800000
6246b8a1 4335#define OPTROM_SIZE_83XX 0x1000000
a9083016
GM
4336
4337#define OPTROM_BURST_SIZE 0x1000
4338#define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
1da177e4 4339
bad75002
AE
4340#define QLA_DSDS_PER_IOCB 37
4341
4d78c973
GM
4342#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
4343
58548cb5
GM
4344#define QLA_SG_ALL 1024
4345
4d78c973
GM
4346enum nexus_wait_type {
4347 WAIT_HOST = 0,
4348 WAIT_TARGET,
4349 WAIT_LUN,
4350};
4351
09620eeb
QT
4352#define USER_CTRL_IRQ(_ha) (ql2xuctrlirq && QLA_TGT_MODE_ENABLED() && \
4353 (IS_QLA27XX(_ha) || IS_QLA83XX(_ha)))
4354
c5419e26 4355#include "qla_target.h"
1da177e4
LT
4356#include "qla_gbl.h"
4357#include "qla_dbg.h"
4358#include "qla_inline.h"
1da177e4 4359#endif