]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/scsi/qla2xxx/qla_def.h
[SCSI] qla2xxx: Simplify the ISPFX00 interrupt handler code for ISPFX00.
[mirror_ubuntu-hirsute-kernel.git] / drivers / scsi / qla2xxx / qla_def.h
CommitLineData
fa90c54f
AV
1/*
2 * QLogic Fibre Channel HBA Driver
1e63395c 3 * Copyright (c) 2003-2013 QLogic Corporation
fa90c54f
AV
4 *
5 * See LICENSE.qla2xxx for copyright and licensing details.
6 */
1da177e4
LT
7#ifndef __QLA_DEF_H
8#define __QLA_DEF_H
9
10#include <linux/kernel.h>
11#include <linux/init.h>
12#include <linux/types.h>
13#include <linux/module.h>
14#include <linux/list.h>
15#include <linux/pci.h>
16#include <linux/dma-mapping.h>
17#include <linux/sched.h>
18#include <linux/slab.h>
19#include <linux/dmapool.h>
20#include <linux/mempool.h>
21#include <linux/spinlock.h>
22#include <linux/completion.h>
abbd8870 23#include <linux/interrupt.h>
19a7b4ae 24#include <linux/workqueue.h>
5433383e 25#include <linux/firmware.h>
14e660e6 26#include <linux/aer.h>
4d4df193 27#include <linux/mutex.h>
1da177e4
LT
28
29#include <scsi/scsi.h>
30#include <scsi/scsi_host.h>
31#include <scsi/scsi_device.h>
32#include <scsi/scsi_cmnd.h>
392e2f65 33#include <scsi/scsi_transport_fc.h>
9a069e19 34#include <scsi/scsi_bsg_fc.h>
1da177e4 35
6e98016c 36#include "qla_bsg.h"
a9083016 37#include "qla_nx.h"
7ec0effd 38#include "qla_nx2.h"
6a03b4cd
HZ
39#define QLA2XXX_DRIVER_NAME "qla2xxx"
40#define QLA2XXX_APIDEV "ql2xapidev"
f24b697b 41#define QLA2XXX_MANUFACTURER "QLogic Corporation"
cb63067a 42
1da177e4
LT
43/*
44 * We have MAILBOX_REGISTER_COUNT sized arrays in a few places,
45 * but that's fine as we don't look at the last 24 ones for
46 * ISP2100 HBAs.
47 */
48#define MAILBOX_REGISTER_COUNT_2100 8
67ddda35 49#define MAILBOX_REGISTER_COUNT_2200 24
1da177e4
LT
50#define MAILBOX_REGISTER_COUNT 32
51
52#define QLA2200A_RISC_ROM_VER 4
53#define FPM_2300 6
54#define FPM_2310 7
55
56#include "qla_settings.h"
57
fa2a1ce5 58/*
1da177e4
LT
59 * Data bit definitions
60 */
61#define BIT_0 0x1
62#define BIT_1 0x2
63#define BIT_2 0x4
64#define BIT_3 0x8
65#define BIT_4 0x10
66#define BIT_5 0x20
67#define BIT_6 0x40
68#define BIT_7 0x80
69#define BIT_8 0x100
70#define BIT_9 0x200
71#define BIT_10 0x400
72#define BIT_11 0x800
73#define BIT_12 0x1000
74#define BIT_13 0x2000
75#define BIT_14 0x4000
76#define BIT_15 0x8000
77#define BIT_16 0x10000
78#define BIT_17 0x20000
79#define BIT_18 0x40000
80#define BIT_19 0x80000
81#define BIT_20 0x100000
82#define BIT_21 0x200000
83#define BIT_22 0x400000
84#define BIT_23 0x800000
85#define BIT_24 0x1000000
86#define BIT_25 0x2000000
87#define BIT_26 0x4000000
88#define BIT_27 0x8000000
89#define BIT_28 0x10000000
90#define BIT_29 0x20000000
91#define BIT_30 0x40000000
92#define BIT_31 0x80000000
93
94#define LSB(x) ((uint8_t)(x))
95#define MSB(x) ((uint8_t)((uint16_t)(x) >> 8))
96
97#define LSW(x) ((uint16_t)(x))
98#define MSW(x) ((uint16_t)((uint32_t)(x) >> 16))
99
100#define LSD(x) ((uint32_t)((uint64_t)(x)))
101#define MSD(x) ((uint32_t)((((uint64_t)(x)) >> 16) >> 16))
102
2afa19a9 103#define MAKE_HANDLE(x, y) ((uint32_t)((((uint32_t)(x)) << 16) | (uint32_t)(y)))
1da177e4
LT
104
105/*
106 * I/O register
107*/
108
109#define RD_REG_BYTE(addr) readb(addr)
110#define RD_REG_WORD(addr) readw(addr)
111#define RD_REG_DWORD(addr) readl(addr)
112#define RD_REG_BYTE_RELAXED(addr) readb_relaxed(addr)
113#define RD_REG_WORD_RELAXED(addr) readw_relaxed(addr)
114#define RD_REG_DWORD_RELAXED(addr) readl_relaxed(addr)
115#define WRT_REG_BYTE(addr, data) writeb(data,addr)
116#define WRT_REG_WORD(addr, data) writew(data,addr)
117#define WRT_REG_DWORD(addr, data) writel(data,addr)
118
7d613ac6
SV
119/*
120 * ISP83XX specific remote register addresses
121 */
122#define QLA83XX_LED_PORT0 0x00201320
123#define QLA83XX_LED_PORT1 0x00201328
124#define QLA83XX_IDC_DEV_STATE 0x22102384
125#define QLA83XX_IDC_MAJOR_VERSION 0x22102380
126#define QLA83XX_IDC_MINOR_VERSION 0x22102398
127#define QLA83XX_IDC_DRV_PRESENCE 0x22102388
128#define QLA83XX_IDC_DRIVER_ACK 0x2210238c
129#define QLA83XX_IDC_CONTROL 0x22102390
130#define QLA83XX_IDC_AUDIT 0x22102394
131#define QLA83XX_IDC_LOCK_RECOVERY 0x2210239c
132#define QLA83XX_DRIVER_LOCKID 0x22102104
133#define QLA83XX_DRIVER_LOCK 0x8111c028
134#define QLA83XX_DRIVER_UNLOCK 0x8111c02c
135#define QLA83XX_FLASH_LOCKID 0x22102100
136#define QLA83XX_FLASH_LOCK 0x8111c010
137#define QLA83XX_FLASH_UNLOCK 0x8111c014
138#define QLA83XX_DEV_PARTINFO1 0x221023e0
139#define QLA83XX_DEV_PARTINFO2 0x221023e4
140#define QLA83XX_FW_HEARTBEAT 0x221020b0
141#define QLA83XX_PEG_HALT_STATUS1 0x221020a8
142#define QLA83XX_PEG_HALT_STATUS2 0x221020ac
143
144/* 83XX: Macros defining 8200 AEN Reason codes */
145#define IDC_DEVICE_STATE_CHANGE BIT_0
146#define IDC_PEG_HALT_STATUS_CHANGE BIT_1
147#define IDC_NIC_FW_REPORTED_FAILURE BIT_2
148#define IDC_HEARTBEAT_FAILURE BIT_3
149
150/* 83XX: Macros defining 8200 AEN Error-levels */
151#define ERR_LEVEL_NON_FATAL 0x1
152#define ERR_LEVEL_RECOVERABLE_FATAL 0x2
153#define ERR_LEVEL_UNRECOVERABLE_FATAL 0x4
154
155/* 83XX: Macros for IDC Version */
156#define QLA83XX_SUPP_IDC_MAJOR_VERSION 0x01
157#define QLA83XX_SUPP_IDC_MINOR_VERSION 0x0
158
159/* 83XX: Macros for scheduling dpc tasks */
160#define QLA83XX_NIC_CORE_RESET 0x1
161#define QLA83XX_IDC_STATE_HANDLER 0x2
162#define QLA83XX_NIC_CORE_UNRECOVERABLE 0x3
163
164/* 83XX: Macros for defining IDC-Control bits */
165#define QLA83XX_IDC_RESET_DISABLED BIT_0
166#define QLA83XX_IDC_GRACEFUL_RESET BIT_1
167
168/* 83XX: Macros for different timeouts */
169#define QLA83XX_IDC_INITIALIZATION_TIMEOUT 30
170#define QLA83XX_IDC_RESET_ACK_TIMEOUT 10
171#define QLA83XX_MAX_LOCK_RECOVERY_WAIT (2 * HZ)
172
173/* 83XX: Macros for defining class in DEV-Partition Info register */
174#define QLA83XX_CLASS_TYPE_NONE 0x0
175#define QLA83XX_CLASS_TYPE_NIC 0x1
176#define QLA83XX_CLASS_TYPE_FCOE 0x2
177#define QLA83XX_CLASS_TYPE_ISCSI 0x3
178
179/* 83XX: Macros for IDC Lock-Recovery stages */
180#define IDC_LOCK_RECOVERY_STAGE1 0x1 /* Stage1: Intent for
181 * lock-recovery
182 */
183#define IDC_LOCK_RECOVERY_STAGE2 0x2 /* Stage2: Perform lock-recovery */
184
185/* 83XX: Macros for IDC Audit type */
186#define IDC_AUDIT_TIMESTAMP 0x0 /* IDC-AUDIT: Record timestamp of
187 * dev-state change to NEED-RESET
188 * or NEED-QUIESCENT
189 */
190#define IDC_AUDIT_COMPLETION 0x1 /* IDC-AUDIT: Record duration of
191 * reset-recovery completion is
192 * second
193 */
194
f6df144c
AV
195/*
196 * The ISP2312 v2 chip cannot access the FLASH/GPIO registers via MMIO in an
197 * 133Mhz slot.
198 */
199#define RD_REG_WORD_PIO(addr) (inw((unsigned long)addr))
200#define WRT_REG_WORD_PIO(addr, data) (outw(data,(unsigned long)addr))
201
1da177e4
LT
202/*
203 * Fibre Channel device definitions.
204 */
205#define WWN_SIZE 8 /* Size of WWPN, WWN & WWNN */
642ef983
CD
206#define MAX_FIBRE_DEVICES_2100 512
207#define MAX_FIBRE_DEVICES_2400 2048
208#define MAX_FIBRE_DEVICES_LOOP 128
209#define MAX_FIBRE_DEVICES_MAX MAX_FIBRE_DEVICES_2400
5f16b331 210#define LOOPID_MAP_SIZE (ha->max_fibre_devices)
cc4731f5 211#define MAX_FIBRE_LUNS 0xFFFF
1da177e4
LT
212#define MAX_HOST_COUNT 16
213
214/*
215 * Host adapter default definitions.
216 */
217#define MAX_BUSES 1 /* We only have one bus today */
1da177e4
LT
218#define MIN_LUNS 8
219#define MAX_LUNS MAX_FIBRE_LUNS
fa2a1ce5
AV
220#define MAX_CMDS_PER_LUN 255
221
1da177e4
LT
222/*
223 * Fibre Channel device definitions.
224 */
225#define SNS_LAST_LOOP_ID_2100 0xfe
226#define SNS_LAST_LOOP_ID_2300 0x7ff
227
228#define LAST_LOCAL_LOOP_ID 0x7d
229#define SNS_FL_PORT 0x7e
230#define FABRIC_CONTROLLER 0x7f
231#define SIMPLE_NAME_SERVER 0x80
232#define SNS_FIRST_LOOP_ID 0x81
233#define MANAGEMENT_SERVER 0xfe
234#define BROADCAST 0xff
235
3d71644c
AV
236/*
237 * There is no correspondence between an N-PORT id and an AL_PA. Therefore the
238 * valid range of an N-PORT id is 0 through 0x7ef.
239 */
240#define NPH_LAST_HANDLE 0x7ef
cca5335c 241#define NPH_MGMT_SERVER 0x7fa /* FFFFFA */
3d71644c
AV
242#define NPH_SNS 0x7fc /* FFFFFC */
243#define NPH_FABRIC_CONTROLLER 0x7fd /* FFFFFD */
244#define NPH_F_PORT 0x7fe /* FFFFFE */
245#define NPH_IP_BROADCAST 0x7ff /* FFFFFF */
246
247#define MAX_CMDSZ 16 /* SCSI maximum CDB size. */
248#include "qla_fw.h"
1da177e4
LT
249/*
250 * Timeout timer counts in seconds
251 */
8482e118 252#define PORT_RETRY_TIME 1
1da177e4
LT
253#define LOOP_DOWN_TIMEOUT 60
254#define LOOP_DOWN_TIME 255 /* 240 */
255#define LOOP_DOWN_RESET (LOOP_DOWN_TIME - 30)
256
8d93f550
CD
257#define DEFAULT_OUTSTANDING_COMMANDS 1024
258#define MIN_OUTSTANDING_COMMANDS 128
1da177e4
LT
259
260/* ISP request and response entry counts (37-65535) */
261#define REQUEST_ENTRY_CNT_2100 128 /* Number of request entries. */
262#define REQUEST_ENTRY_CNT_2200 2048 /* Number of request entries. */
d743de66 263#define REQUEST_ENTRY_CNT_24XX 2048 /* Number of request entries. */
1da177e4
LT
264#define RESPONSE_ENTRY_CNT_2100 64 /* Number of response entries.*/
265#define RESPONSE_ENTRY_CNT_2300 512 /* Number of response entries.*/
2afa19a9 266#define RESPONSE_ENTRY_CNT_MQ 128 /* Number of response entries.*/
2d70c103 267#define ATIO_ENTRY_CNT_24XX 4096 /* Number of ATIO entries. */
8ae6d9c7 268#define RESPONSE_ENTRY_CNT_FX00 256 /* Number of response entries.*/
1da177e4 269
17d98630
AC
270struct req_que;
271
bad75002
AE
272/*
273 * (sd.h is not exported, hence local inclusion)
274 * Data Integrity Field tuple.
275 */
276struct sd_dif_tuple {
277 __be16 guard_tag; /* Checksum */
278 __be16 app_tag; /* Opaque storage */
279 __be32 ref_tag; /* Target LBA or indirect LBA */
280};
281
1da177e4 282/*
fa2a1ce5 283 * SCSI Request Block
1da177e4 284 */
9ba56b95 285struct srb_cmd {
1da177e4 286 struct scsi_cmnd *cmd; /* Linux SCSI command pkt */
1da177e4 287 uint32_t request_sense_length;
8ae6d9c7 288 uint32_t fw_sense_length;
1da177e4 289 uint8_t *request_sense_ptr;
cf53b069 290 void *ctx;
9ba56b95 291};
1da177e4
LT
292
293/*
294 * SRB flag definitions
295 */
bad75002
AE
296#define SRB_DMA_VALID BIT_0 /* Command sent to ISP */
297#define SRB_FCP_CMND_DMA_VALID BIT_12 /* DIF: DSD List valid */
298#define SRB_CRC_CTX_DMA_VALID BIT_2 /* DIF: context DMA valid */
299#define SRB_CRC_PROT_DMA_VALID BIT_4 /* DIF: prot DMA valid */
300#define SRB_CRC_CTX_DSD_VALID BIT_5 /* DIF: dsd_list valid */
301
302/* To identify if a srb is of T10-CRC type. @sp => srb_t pointer */
303#define IS_PROT_IO(sp) (sp->flags & SRB_CRC_CTX_DSD_VALID)
1da177e4 304
ac280b67
AV
305/*
306 * SRB extensions.
307 */
4916392b
MI
308struct srb_iocb {
309 union {
310 struct {
311 uint16_t flags;
312#define SRB_LOGIN_RETRIED BIT_0
313#define SRB_LOGIN_COND_PLOGI BIT_1
314#define SRB_LOGIN_SKIP_PRLI BIT_2
315 uint16_t data[2];
316 } logio;
3822263e
MI
317 struct {
318 /*
319 * Values for flags field below are as
320 * defined in tsk_mgmt_entry struct
321 * for control_flags field in qla_fw.h.
322 */
323 uint32_t flags;
324 uint32_t lun;
325 uint32_t data;
8ae6d9c7 326 struct completion comp;
1f8deefe 327 __le16 comp_status;
3822263e 328 } tmf;
8ae6d9c7
GM
329 struct {
330#define SRB_FXDISC_REQ_DMA_VALID BIT_0
331#define SRB_FXDISC_RESP_DMA_VALID BIT_1
332#define SRB_FXDISC_REQ_DWRD_VALID BIT_2
333#define SRB_FXDISC_RSP_DWRD_VALID BIT_3
334#define FXDISC_TIMEOUT 20
335 uint8_t flags;
336 uint32_t req_len;
337 uint32_t rsp_len;
338 void *req_addr;
339 void *rsp_addr;
340 dma_addr_t req_dma_handle;
341 dma_addr_t rsp_dma_handle;
1f8deefe
SK
342 __le32 adapter_id;
343 __le32 adapter_id_hi;
344 __le16 req_func_type;
345 __le32 req_data;
346 __le32 req_data_extra;
347 __le32 result;
348 __le32 seq_number;
349 __le16 fw_flags;
8ae6d9c7 350 struct completion fxiocb_comp;
1f8deefe 351 __le32 reserved_0;
8ae6d9c7
GM
352 uint8_t reserved_1;
353 } fxiocb;
354 struct {
355 uint32_t cmd_hndl;
1f8deefe 356 __le16 comp_status;
8ae6d9c7
GM
357 struct completion comp;
358 } abt;
4916392b 359 } u;
99b0bec7 360
ac280b67 361 struct timer_list timer;
9ba56b95 362 void (*timeout)(void *);
ac280b67
AV
363};
364
4916392b
MI
365/* Values for srb_ctx type */
366#define SRB_LOGIN_CMD 1
367#define SRB_LOGOUT_CMD 2
368#define SRB_ELS_CMD_RPT 3
369#define SRB_ELS_CMD_HST 4
370#define SRB_CT_CMD 5
371#define SRB_ADISC_CMD 6
3822263e 372#define SRB_TM_CMD 7
9ba56b95 373#define SRB_SCSI_CMD 8
a9b6f722 374#define SRB_BIDI_CMD 9
8ae6d9c7
GM
375#define SRB_FXIOCB_DCMD 10
376#define SRB_FXIOCB_BCMD 11
377#define SRB_ABT_CMD 12
378
ac280b67 379
9ba56b95
GM
380typedef struct srb {
381 atomic_t ref_count;
382 struct fc_port *fcport;
383 uint32_t handle;
384 uint16_t flags;
9a069e19 385 uint16_t type;
4916392b 386 char *name;
5780790e 387 int iocbs;
4916392b 388 union {
9ba56b95 389 struct srb_iocb iocb_cmd;
4916392b 390 struct fc_bsg_job *bsg_job;
9ba56b95 391 struct srb_cmd scmd;
4916392b 392 } u;
9ba56b95
GM
393 void (*done)(void *, void *, int);
394 void (*free)(void *, void *);
395} srb_t;
396
397#define GET_CMD_SP(sp) (sp->u.scmd.cmd)
398#define SET_CMD_SP(sp, cmd) (sp->u.scmd.cmd = cmd)
399#define GET_CMD_CTX_SP(sp) (sp->u.scmd.ctx)
400
401#define GET_CMD_SENSE_LEN(sp) \
402 (sp->u.scmd.request_sense_length)
403#define SET_CMD_SENSE_LEN(sp, len) \
404 (sp->u.scmd.request_sense_length = len)
405#define GET_CMD_SENSE_PTR(sp) \
406 (sp->u.scmd.request_sense_ptr)
407#define SET_CMD_SENSE_PTR(sp, ptr) \
408 (sp->u.scmd.request_sense_ptr = ptr)
8ae6d9c7
GM
409#define GET_FW_SENSE_LEN(sp) \
410 (sp->u.scmd.fw_sense_length)
411#define SET_FW_SENSE_LEN(sp, len) \
412 (sp->u.scmd.fw_sense_length = len)
9a069e19
GM
413
414struct msg_echo_lb {
415 dma_addr_t send_dma;
416 dma_addr_t rcv_dma;
417 uint16_t req_sg_cnt;
418 uint16_t rsp_sg_cnt;
419 uint16_t options;
420 uint32_t transfer_size;
1b98b421 421 uint32_t iteration_count;
9a069e19
GM
422};
423
1da177e4
LT
424/*
425 * ISP I/O Register Set structure definitions.
426 */
3d71644c
AV
427struct device_reg_2xxx {
428 uint16_t flash_address; /* Flash BIOS address */
429 uint16_t flash_data; /* Flash BIOS data */
1da177e4 430 uint16_t unused_1[1]; /* Gap */
3d71644c 431 uint16_t ctrl_status; /* Control/Status */
fa2a1ce5 432#define CSR_FLASH_64K_BANK BIT_3 /* Flash upper 64K bank select */
1da177e4
LT
433#define CSR_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable */
434#define CSR_ISP_SOFT_RESET BIT_0 /* ISP soft reset */
435
3d71644c 436 uint16_t ictrl; /* Interrupt control */
1da177e4
LT
437#define ICR_EN_INT BIT_15 /* ISP enable interrupts. */
438#define ICR_EN_RISC BIT_3 /* ISP enable RISC interrupts. */
439
3d71644c 440 uint16_t istatus; /* Interrupt status */
1da177e4
LT
441#define ISR_RISC_INT BIT_3 /* RISC interrupt */
442
3d71644c
AV
443 uint16_t semaphore; /* Semaphore */
444 uint16_t nvram; /* NVRAM register. */
1da177e4
LT
445#define NVR_DESELECT 0
446#define NVR_BUSY BIT_15
447#define NVR_WRT_ENABLE BIT_14 /* Write enable */
448#define NVR_PR_ENABLE BIT_13 /* Protection register enable */
449#define NVR_DATA_IN BIT_3
450#define NVR_DATA_OUT BIT_2
451#define NVR_SELECT BIT_1
452#define NVR_CLOCK BIT_0
453
45aeaf1e
RA
454#define NVR_WAIT_CNT 20000
455
1da177e4
LT
456 union {
457 struct {
3d71644c
AV
458 uint16_t mailbox0;
459 uint16_t mailbox1;
460 uint16_t mailbox2;
461 uint16_t mailbox3;
462 uint16_t mailbox4;
463 uint16_t mailbox5;
464 uint16_t mailbox6;
465 uint16_t mailbox7;
466 uint16_t unused_2[59]; /* Gap */
1da177e4
LT
467 } __attribute__((packed)) isp2100;
468 struct {
3d71644c
AV
469 /* Request Queue */
470 uint16_t req_q_in; /* In-Pointer */
471 uint16_t req_q_out; /* Out-Pointer */
472 /* Response Queue */
473 uint16_t rsp_q_in; /* In-Pointer */
474 uint16_t rsp_q_out; /* Out-Pointer */
1da177e4
LT
475
476 /* RISC to Host Status */
fa2a1ce5 477 uint32_t host_status;
1da177e4
LT
478#define HSR_RISC_INT BIT_15 /* RISC interrupt */
479#define HSR_RISC_PAUSED BIT_8 /* RISC Paused */
480
481 /* Host to Host Semaphore */
fa2a1ce5 482 uint16_t host_semaphore;
3d71644c
AV
483 uint16_t unused_3[17]; /* Gap */
484 uint16_t mailbox0;
485 uint16_t mailbox1;
486 uint16_t mailbox2;
487 uint16_t mailbox3;
488 uint16_t mailbox4;
489 uint16_t mailbox5;
490 uint16_t mailbox6;
491 uint16_t mailbox7;
492 uint16_t mailbox8;
493 uint16_t mailbox9;
494 uint16_t mailbox10;
495 uint16_t mailbox11;
496 uint16_t mailbox12;
497 uint16_t mailbox13;
498 uint16_t mailbox14;
499 uint16_t mailbox15;
500 uint16_t mailbox16;
501 uint16_t mailbox17;
502 uint16_t mailbox18;
503 uint16_t mailbox19;
504 uint16_t mailbox20;
505 uint16_t mailbox21;
506 uint16_t mailbox22;
507 uint16_t mailbox23;
508 uint16_t mailbox24;
509 uint16_t mailbox25;
510 uint16_t mailbox26;
511 uint16_t mailbox27;
512 uint16_t mailbox28;
513 uint16_t mailbox29;
514 uint16_t mailbox30;
515 uint16_t mailbox31;
516 uint16_t fb_cmd;
517 uint16_t unused_4[10]; /* Gap */
1da177e4
LT
518 } __attribute__((packed)) isp2300;
519 } u;
520
3d71644c 521 uint16_t fpm_diag_config;
c81d04c9
AV
522 uint16_t unused_5[0x4]; /* Gap */
523 uint16_t risc_hw;
524 uint16_t unused_5_1; /* Gap */
3d71644c 525 uint16_t pcr; /* Processor Control Register. */
1da177e4 526 uint16_t unused_6[0x5]; /* Gap */
3d71644c 527 uint16_t mctr; /* Memory Configuration and Timing. */
1da177e4 528 uint16_t unused_7[0x3]; /* Gap */
3d71644c 529 uint16_t fb_cmd_2100; /* Unused on 23XX */
1da177e4 530 uint16_t unused_8[0x3]; /* Gap */
3d71644c 531 uint16_t hccr; /* Host command & control register. */
1da177e4
LT
532#define HCCR_HOST_INT BIT_7 /* Host interrupt bit */
533#define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */
534 /* HCCR commands */
535#define HCCR_RESET_RISC 0x1000 /* Reset RISC */
536#define HCCR_PAUSE_RISC 0x2000 /* Pause RISC */
537#define HCCR_RELEASE_RISC 0x3000 /* Release RISC from reset. */
538#define HCCR_SET_HOST_INT 0x5000 /* Set host interrupt */
539#define HCCR_CLR_HOST_INT 0x6000 /* Clear HOST interrupt */
540#define HCCR_CLR_RISC_INT 0x7000 /* Clear RISC interrupt */
541#define HCCR_DISABLE_PARITY_PAUSE 0x4001 /* Disable parity error RISC pause. */
542#define HCCR_ENABLE_PARITY 0xA000 /* Enable PARITY interrupt */
543
544 uint16_t unused_9[5]; /* Gap */
3d71644c
AV
545 uint16_t gpiod; /* GPIO Data register. */
546 uint16_t gpioe; /* GPIO Enable register. */
1da177e4
LT
547#define GPIO_LED_MASK 0x00C0
548#define GPIO_LED_GREEN_OFF_AMBER_OFF 0x0000
549#define GPIO_LED_GREEN_ON_AMBER_OFF 0x0040
550#define GPIO_LED_GREEN_OFF_AMBER_ON 0x0080
551#define GPIO_LED_GREEN_ON_AMBER_ON 0x00C0
f6df144c
AV
552#define GPIO_LED_ALL_OFF 0x0000
553#define GPIO_LED_RED_ON_OTHER_OFF 0x0001 /* isp2322 */
554#define GPIO_LED_RGA_ON 0x00C1 /* isp2322: red green amber */
1da177e4
LT
555
556 union {
557 struct {
3d71644c
AV
558 uint16_t unused_10[8]; /* Gap */
559 uint16_t mailbox8;
560 uint16_t mailbox9;
561 uint16_t mailbox10;
562 uint16_t mailbox11;
563 uint16_t mailbox12;
564 uint16_t mailbox13;
565 uint16_t mailbox14;
566 uint16_t mailbox15;
567 uint16_t mailbox16;
568 uint16_t mailbox17;
569 uint16_t mailbox18;
570 uint16_t mailbox19;
571 uint16_t mailbox20;
572 uint16_t mailbox21;
573 uint16_t mailbox22;
574 uint16_t mailbox23; /* Also probe reg. */
1da177e4
LT
575 } __attribute__((packed)) isp2200;
576 } u_end;
3d71644c
AV
577};
578
73208dfd 579struct device_reg_25xxmq {
08029990
AV
580 uint32_t req_q_in;
581 uint32_t req_q_out;
582 uint32_t rsp_q_in;
583 uint32_t rsp_q_out;
aa230bc5
AE
584 uint32_t atio_q_in;
585 uint32_t atio_q_out;
73208dfd
AC
586};
587
8ae6d9c7
GM
588
589struct device_reg_fx00 {
590 uint32_t mailbox0; /* 00 */
591 uint32_t mailbox1; /* 04 */
592 uint32_t mailbox2; /* 08 */
593 uint32_t mailbox3; /* 0C */
594 uint32_t mailbox4; /* 10 */
595 uint32_t mailbox5; /* 14 */
596 uint32_t mailbox6; /* 18 */
597 uint32_t mailbox7; /* 1C */
598 uint32_t mailbox8; /* 20 */
599 uint32_t mailbox9; /* 24 */
600 uint32_t mailbox10; /* 28 */
601 uint32_t mailbox11;
602 uint32_t mailbox12;
603 uint32_t mailbox13;
604 uint32_t mailbox14;
605 uint32_t mailbox15;
606 uint32_t mailbox16;
607 uint32_t mailbox17;
608 uint32_t mailbox18;
609 uint32_t mailbox19;
610 uint32_t mailbox20;
611 uint32_t mailbox21;
612 uint32_t mailbox22;
613 uint32_t mailbox23;
614 uint32_t mailbox24;
615 uint32_t mailbox25;
616 uint32_t mailbox26;
617 uint32_t mailbox27;
618 uint32_t mailbox28;
619 uint32_t mailbox29;
620 uint32_t mailbox30;
621 uint32_t mailbox31;
622 uint32_t aenmailbox0;
623 uint32_t aenmailbox1;
624 uint32_t aenmailbox2;
625 uint32_t aenmailbox3;
626 uint32_t aenmailbox4;
627 uint32_t aenmailbox5;
628 uint32_t aenmailbox6;
629 uint32_t aenmailbox7;
630 /* Request Queue. */
631 uint32_t req_q_in; /* A0 - Request Queue In-Pointer */
632 uint32_t req_q_out; /* A4 - Request Queue Out-Pointer */
633 /* Response Queue. */
634 uint32_t rsp_q_in; /* A8 - Response Queue In-Pointer */
635 uint32_t rsp_q_out; /* AC - Response Queue Out-Pointer */
636 /* Init values shadowed on FW Up Event */
637 uint32_t initval0; /* B0 */
638 uint32_t initval1; /* B4 */
639 uint32_t initval2; /* B8 */
640 uint32_t initval3; /* BC */
641 uint32_t initval4; /* C0 */
642 uint32_t initval5; /* C4 */
643 uint32_t initval6; /* C8 */
644 uint32_t initval7; /* CC */
645 uint32_t fwheartbeat; /* D0 */
f9a2a543 646 uint32_t pseudoaen; /* D4 */
8ae6d9c7
GM
647};
648
649
650
9a168bdd 651typedef union {
3d71644c
AV
652 struct device_reg_2xxx isp;
653 struct device_reg_24xx isp24;
73208dfd 654 struct device_reg_25xxmq isp25mq;
a9083016 655 struct device_reg_82xx isp82;
8ae6d9c7 656 struct device_reg_fx00 ispfx00;
f73cb695 657} __iomem device_reg_t;
1da177e4
LT
658
659#define ISP_REQ_Q_IN(ha, reg) \
660 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
661 &(reg)->u.isp2100.mailbox4 : \
662 &(reg)->u.isp2300.req_q_in)
663#define ISP_REQ_Q_OUT(ha, reg) \
664 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
665 &(reg)->u.isp2100.mailbox4 : \
666 &(reg)->u.isp2300.req_q_out)
667#define ISP_RSP_Q_IN(ha, reg) \
668 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
669 &(reg)->u.isp2100.mailbox5 : \
670 &(reg)->u.isp2300.rsp_q_in)
671#define ISP_RSP_Q_OUT(ha, reg) \
672 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
673 &(reg)->u.isp2100.mailbox5 : \
674 &(reg)->u.isp2300.rsp_q_out)
675
aa230bc5
AE
676#define ISP_ATIO_Q_IN(vha) (vha->hw->tgt.atio_q_in)
677#define ISP_ATIO_Q_OUT(vha) (vha->hw->tgt.atio_q_out)
678
1da177e4
LT
679#define MAILBOX_REG(ha, reg, num) \
680 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
681 (num < 8 ? \
682 &(reg)->u.isp2100.mailbox0 + (num) : \
683 &(reg)->u_end.isp2200.mailbox8 + (num) - 8) : \
684 &(reg)->u.isp2300.mailbox0 + (num))
685#define RD_MAILBOX_REG(ha, reg, num) \
686 RD_REG_WORD(MAILBOX_REG(ha, reg, num))
687#define WRT_MAILBOX_REG(ha, reg, num, data) \
688 WRT_REG_WORD(MAILBOX_REG(ha, reg, num), data)
689
690#define FB_CMD_REG(ha, reg) \
691 (IS_QLA2100(ha) || IS_QLA2200(ha) ? \
692 &(reg)->fb_cmd_2100 : \
693 &(reg)->u.isp2300.fb_cmd)
694#define RD_FB_CMD_REG(ha, reg) \
695 RD_REG_WORD(FB_CMD_REG(ha, reg))
696#define WRT_FB_CMD_REG(ha, reg, data) \
697 WRT_REG_WORD(FB_CMD_REG(ha, reg), data)
698
699typedef struct {
700 uint32_t out_mb; /* outbound from driver */
701 uint32_t in_mb; /* Incoming from RISC */
702 uint16_t mb[MAILBOX_REGISTER_COUNT];
703 long buf_size;
704 void *bufp;
705 uint32_t tov;
706 uint8_t flags;
707#define MBX_DMA_IN BIT_0
708#define MBX_DMA_OUT BIT_1
709#define IOCTL_CMD BIT_2
710} mbx_cmd_t;
711
8ae6d9c7
GM
712struct mbx_cmd_32 {
713 uint32_t out_mb; /* outbound from driver */
714 uint32_t in_mb; /* Incoming from RISC */
715 uint32_t mb[MAILBOX_REGISTER_COUNT];
716 long buf_size;
717 void *bufp;
718 uint32_t tov;
719 uint8_t flags;
720#define MBX_DMA_IN BIT_0
721#define MBX_DMA_OUT BIT_1
722#define IOCTL_CMD BIT_2
723};
724
725
1da177e4
LT
726#define MBX_TOV_SECONDS 30
727
728/*
729 * ISP product identification definitions in mailboxes after reset.
730 */
731#define PROD_ID_1 0x4953
732#define PROD_ID_2 0x0000
733#define PROD_ID_2a 0x5020
734#define PROD_ID_3 0x2020
735
736/*
737 * ISP mailbox Self-Test status codes
738 */
739#define MBS_FRM_ALIVE 0 /* Firmware Alive. */
740#define MBS_CHKSUM_ERR 1 /* Checksum Error. */
741#define MBS_BUSY 4 /* Busy. */
742
743/*
744 * ISP mailbox command complete status codes
745 */
746#define MBS_COMMAND_COMPLETE 0x4000
747#define MBS_INVALID_COMMAND 0x4001
748#define MBS_HOST_INTERFACE_ERROR 0x4002
749#define MBS_TEST_FAILED 0x4003
750#define MBS_COMMAND_ERROR 0x4005
751#define MBS_COMMAND_PARAMETER_ERROR 0x4006
752#define MBS_PORT_ID_USED 0x4007
753#define MBS_LOOP_ID_USED 0x4008
754#define MBS_ALL_IDS_IN_USE 0x4009
755#define MBS_NOT_LOGGED_IN 0x400A
3d71644c
AV
756#define MBS_LINK_DOWN_ERROR 0x400B
757#define MBS_DIAG_ECHO_TEST_ERROR 0x400C
1da177e4
LT
758
759/*
760 * ISP mailbox asynchronous event status codes
761 */
762#define MBA_ASYNC_EVENT 0x8000 /* Asynchronous event. */
763#define MBA_RESET 0x8001 /* Reset Detected. */
764#define MBA_SYSTEM_ERR 0x8002 /* System Error. */
765#define MBA_REQ_TRANSFER_ERR 0x8003 /* Request Transfer Error. */
766#define MBA_RSP_TRANSFER_ERR 0x8004 /* Response Transfer Error. */
767#define MBA_WAKEUP_THRES 0x8005 /* Request Queue Wake-up. */
768#define MBA_LIP_OCCURRED 0x8010 /* Loop Initialization Procedure */
769 /* occurred. */
770#define MBA_LOOP_UP 0x8011 /* FC Loop UP. */
771#define MBA_LOOP_DOWN 0x8012 /* FC Loop Down. */
772#define MBA_LIP_RESET 0x8013 /* LIP reset occurred. */
773#define MBA_PORT_UPDATE 0x8014 /* Port Database update. */
774#define MBA_RSCN_UPDATE 0x8015 /* Register State Chg Notification. */
775#define MBA_LIP_F8 0x8016 /* Received a LIP F8. */
776#define MBA_LOOP_INIT_ERR 0x8017 /* Loop Initialization Error. */
777#define MBA_FABRIC_AUTH_REQ 0x801b /* Fabric Authentication Required. */
778#define MBA_SCSI_COMPLETION 0x8020 /* SCSI Command Complete. */
779#define MBA_CTIO_COMPLETION 0x8021 /* CTIO Complete. */
780#define MBA_IP_COMPLETION 0x8022 /* IP Transmit Command Complete. */
781#define MBA_IP_RECEIVE 0x8023 /* IP Received. */
782#define MBA_IP_BROADCAST 0x8024 /* IP Broadcast Received. */
783#define MBA_IP_LOW_WATER_MARK 0x8025 /* IP Low Water Mark reached. */
784#define MBA_IP_RCV_BUFFER_EMPTY 0x8026 /* IP receive buffer queue empty. */
785#define MBA_IP_HDR_DATA_SPLIT 0x8027 /* IP header/data splitting feature */
786 /* used. */
45ebeb56 787#define MBA_TRACE_NOTIFICATION 0x8028 /* Trace/Diagnostic notification. */
1da177e4
LT
788#define MBA_POINT_TO_POINT 0x8030 /* Point to point mode. */
789#define MBA_CMPLT_1_16BIT 0x8031 /* Completion 1 16bit IOSB. */
790#define MBA_CMPLT_2_16BIT 0x8032 /* Completion 2 16bit IOSB. */
791#define MBA_CMPLT_3_16BIT 0x8033 /* Completion 3 16bit IOSB. */
792#define MBA_CMPLT_4_16BIT 0x8034 /* Completion 4 16bit IOSB. */
793#define MBA_CMPLT_5_16BIT 0x8035 /* Completion 5 16bit IOSB. */
794#define MBA_CHG_IN_CONNECTION 0x8036 /* Change in connection mode. */
795#define MBA_RIO_RESPONSE 0x8040 /* RIO response queue update. */
796#define MBA_ZIO_RESPONSE 0x8040 /* ZIO response queue update. */
797#define MBA_CMPLT_2_32BIT 0x8042 /* Completion 2 32bit IOSB. */
798#define MBA_BYPASS_NOTIFICATION 0x8043 /* Auto bypass notification. */
799#define MBA_DISCARD_RND_FRAME 0x8048 /* discard RND frame due to error. */
800#define MBA_REJECTED_FCP_CMD 0x8049 /* rejected FCP_CMD. */
8ae6d9c7
GM
801#define MBA_FW_NOT_STARTED 0x8050 /* Firmware not started */
802#define MBA_FW_STARTING 0x8051 /* Firmware starting */
803#define MBA_FW_RESTART_CMPLT 0x8060 /* Firmware restart complete */
804#define MBA_INIT_REQUIRED 0x8061 /* Initialization required */
805#define MBA_SHUTDOWN_REQUESTED 0x8062 /* Shutdown Requested */
806#define MBA_FW_INIT_FAILURE 0x8401 /* Firmware initialization failure */
807#define MBA_MIRROR_LUN_CHANGE 0x8402 /* Mirror LUN State Change
808 Notification */
809#define MBA_FW_POLL_STATE 0x8600 /* Firmware in poll diagnostic state */
b6511d99 810#define MBA_FW_RESET_FCT 0x8502 /* Firmware reset factory defaults */
0f8cdff5 811#define MBA_FW_INIT_INPROGRESS 0x8500 /* Firmware boot in progress */
7d613ac6
SV
812/* 83XX FCoE specific */
813#define MBA_IDC_AEN 0x8200 /* FCoE: NIC Core state change AEN */
fafbda9f
AE
814
815/* Interrupt type codes */
816#define INTR_ROM_MB_SUCCESS 0x1
817#define INTR_ROM_MB_FAILED 0x2
818#define INTR_MB_SUCCESS 0x10
819#define INTR_MB_FAILED 0x11
820#define INTR_ASYNC_EVENT 0x12
821#define INTR_RSP_QUE_UPDATE 0x13
822#define INTR_RSP_QUE_UPDATE_83XX 0x14
823#define INTR_ATIO_QUE_UPDATE 0x1C
824#define INTR_ATIO_RSP_QUE_UPDATE 0x1D
7d613ac6 825
9a069e19
GM
826/* ISP mailbox loopback echo diagnostic error code */
827#define MBS_LB_RESET 0x17
1da177e4
LT
828/*
829 * Firmware options 1, 2, 3.
830 */
831#define FO1_AE_ON_LIPF8 BIT_0
832#define FO1_AE_ALL_LIP_RESET BIT_1
833#define FO1_CTIO_RETRY BIT_3
834#define FO1_DISABLE_LIP_F7_SW BIT_4
835#define FO1_DISABLE_100MS_LOS_WAIT BIT_5
3d71644c 836#define FO1_DISABLE_GPIO6_7 BIT_6 /* LED bits */
1da177e4
LT
837#define FO1_AE_ON_LOOP_INIT_ERR BIT_7
838#define FO1_SET_EMPHASIS_SWING BIT_8
839#define FO1_AE_AUTO_BYPASS BIT_9
840#define FO1_ENABLE_PURE_IOCB BIT_10
841#define FO1_AE_PLOGI_RJT BIT_11
842#define FO1_ENABLE_ABORT_SEQUENCE BIT_12
843#define FO1_AE_QUEUE_FULL BIT_13
844
845#define FO2_ENABLE_ATIO_TYPE_3 BIT_0
846#define FO2_REV_LOOPBACK BIT_1
847
848#define FO3_ENABLE_EMERG_IOCB BIT_0
849#define FO3_AE_RND_ERROR BIT_1
850
3d71644c
AV
851/* 24XX additional firmware options */
852#define ADD_FO_COUNT 3
853#define ADD_FO1_DISABLE_GPIO_LED_CTRL BIT_6 /* LED bits */
854#define ADD_FO1_ENABLE_PUREX_IOCB BIT_10
855
856#define ADD_FO2_ENABLE_SEL_CLS2 BIT_5
857
858#define ADD_FO3_NO_ABT_ON_LINK_DOWN BIT_14
859
1da177e4
LT
860/*
861 * ISP mailbox commands
862 */
863#define MBC_LOAD_RAM 1 /* Load RAM. */
864#define MBC_EXECUTE_FIRMWARE 2 /* Execute firmware. */
1da177e4
LT
865#define MBC_READ_RAM_WORD 5 /* Read RAM word. */
866#define MBC_MAILBOX_REGISTER_TEST 6 /* Wrap incoming mailboxes */
867#define MBC_VERIFY_CHECKSUM 7 /* Verify checksum. */
868#define MBC_GET_FIRMWARE_VERSION 8 /* Get firmware revision. */
869#define MBC_LOAD_RISC_RAM 9 /* Load RAM command. */
870#define MBC_DUMP_RISC_RAM 0xa /* Dump RAM command. */
871#define MBC_LOAD_RISC_RAM_EXTENDED 0xb /* Load RAM extended. */
872#define MBC_DUMP_RISC_RAM_EXTENDED 0xc /* Dump RAM extended. */
873#define MBC_WRITE_RAM_WORD_EXTENDED 0xd /* Write RAM word extended */
874#define MBC_READ_RAM_EXTENDED 0xf /* Read RAM extended. */
875#define MBC_IOCB_COMMAND 0x12 /* Execute IOCB command. */
f6ef3b18 876#define MBC_STOP_FIRMWARE 0x14 /* Stop firmware. */
1da177e4
LT
877#define MBC_ABORT_COMMAND 0x15 /* Abort IOCB command. */
878#define MBC_ABORT_DEVICE 0x16 /* Abort device (ID/LUN). */
879#define MBC_ABORT_TARGET 0x17 /* Abort target (ID). */
880#define MBC_RESET 0x18 /* Reset. */
881#define MBC_GET_ADAPTER_LOOP_ID 0x20 /* Get loop id of ISP2200. */
882#define MBC_GET_RETRY_COUNT 0x22 /* Get f/w retry cnt/delay. */
883#define MBC_DISABLE_VI 0x24 /* Disable VI operation. */
884#define MBC_ENABLE_VI 0x25 /* Enable VI operation. */
885#define MBC_GET_FIRMWARE_OPTION 0x28 /* Get Firmware Options. */
886#define MBC_SET_FIRMWARE_OPTION 0x38 /* Set Firmware Options. */
887#define MBC_LOOP_PORT_BYPASS 0x40 /* Loop Port Bypass. */
888#define MBC_LOOP_PORT_ENABLE 0x41 /* Loop Port Enable. */
889#define MBC_GET_RESOURCE_COUNTS 0x42 /* Get Resource Counts. */
890#define MBC_NON_PARTICIPATE 0x43 /* Non-Participating Mode. */
891#define MBC_DIAGNOSTIC_ECHO 0x44 /* Diagnostic echo. */
892#define MBC_DIAGNOSTIC_LOOP_BACK 0x45 /* Diagnostic loop back. */
893#define MBC_ONLINE_SELF_TEST 0x46 /* Online self-test. */
894#define MBC_ENHANCED_GET_PORT_DATABASE 0x47 /* Get port database + login */
6246b8a1 895#define MBC_CONFIGURE_VF 0x4b /* Configure VFs */
1da177e4
LT
896#define MBC_RESET_LINK_STATUS 0x52 /* Reset Link Error Status */
897#define MBC_IOCB_COMMAND_A64 0x54 /* Execute IOCB command (64) */
af11f64d 898#define MBC_PORT_LOGOUT 0x56 /* Port Logout request */
1da177e4
LT
899#define MBC_SEND_RNID_ELS 0x57 /* Send RNID ELS request */
900#define MBC_SET_RNID_PARAMS 0x59 /* Set RNID parameters */
90687a1e
JC
901#define MBC_GET_RNID_PARAMS 0x5a /* Get RNID parameters */
902#define MBC_DATA_RATE 0x5d /* Data Rate */
1da177e4
LT
903#define MBC_INITIALIZE_FIRMWARE 0x60 /* Initialize firmware */
904#define MBC_INITIATE_LIP 0x62 /* Initiate Loop */
905 /* Initialization Procedure */
906#define MBC_GET_FC_AL_POSITION_MAP 0x63 /* Get FC_AL Position Map. */
907#define MBC_GET_PORT_DATABASE 0x64 /* Get Port Database. */
908#define MBC_CLEAR_ACA 0x65 /* Clear ACA. */
909#define MBC_TARGET_RESET 0x66 /* Target Reset. */
910#define MBC_CLEAR_TASK_SET 0x67 /* Clear Task Set. */
911#define MBC_ABORT_TASK_SET 0x68 /* Abort Task Set. */
912#define MBC_GET_FIRMWARE_STATE 0x69 /* Get firmware state. */
913#define MBC_GET_PORT_NAME 0x6a /* Get port name. */
914#define MBC_GET_LINK_STATUS 0x6b /* Get port link status. */
915#define MBC_LIP_RESET 0x6c /* LIP reset. */
916#define MBC_SEND_SNS_COMMAND 0x6e /* Send Simple Name Server */
917 /* commandd. */
918#define MBC_LOGIN_FABRIC_PORT 0x6f /* Login fabric port. */
919#define MBC_SEND_CHANGE_REQUEST 0x70 /* Send Change Request. */
920#define MBC_LOGOUT_FABRIC_PORT 0x71 /* Logout fabric port. */
921#define MBC_LIP_FULL_LOGIN 0x72 /* Full login LIP. */
922#define MBC_LOGIN_LOOP_PORT 0x74 /* Login Loop Port. */
923#define MBC_PORT_NODE_NAME_LIST 0x75 /* Get port/node name list. */
924#define MBC_INITIALIZE_RECEIVE_QUEUE 0x77 /* Initialize receive queue */
925#define MBC_UNLOAD_IP 0x79 /* Shutdown IP */
926#define MBC_GET_ID_LIST 0x7C /* Get Port ID list. */
927#define MBC_SEND_LFA_COMMAND 0x7D /* Send Loop Fabric Address */
928#define MBC_LUN_RESET 0x7E /* Send LUN reset */
929
8ae6d9c7
GM
930/*
931 * all the Mt. Rainier mailbox command codes that clash with FC/FCoE ones
932 * should be defined with MBC_MR_*
933 */
934#define MBC_MR_DRV_SHUTDOWN 0x6A
935
3d71644c
AV
936/*
937 * ISP24xx mailbox commands
938 */
db64e930
JC
939#define MBC_WRITE_SERDES 0x3 /* Write serdes word. */
940#define MBC_READ_SERDES 0x4 /* Read serdes word. */
f73cb695 941#define MBC_LOAD_DUMP_MPI_RAM 0x5 /* Load/Dump MPI RAM. */
3d71644c
AV
942#define MBC_SERDES_PARAMS 0x10 /* Serdes Tx Parameters. */
943#define MBC_GET_IOCB_STATUS 0x12 /* Get IOCB status command. */
d8b45213 944#define MBC_PORT_PARAMS 0x1A /* Port iDMA Parameters. */
3d71644c 945#define MBC_GET_TIMEOUT_PARAMS 0x22 /* Get FW timeouts. */
a7a167bf 946#define MBC_TRACE_CONTROL 0x27 /* Trace control command. */
3d71644c 947#define MBC_GEN_SYSTEM_ERROR 0x2a /* Generate System Error. */
ad0ecd61 948#define MBC_WRITE_SFP 0x30 /* Write SFP Data. */
88729e53 949#define MBC_READ_SFP 0x31 /* Read SFP Data. */
3d71644c
AV
950#define MBC_SET_TIMEOUT_PARAMS 0x32 /* Set FW timeouts. */
951#define MBC_MID_INITIALIZE_FIRMWARE 0x48 /* MID Initialize firmware. */
952#define MBC_MID_GET_VP_DATABASE 0x49 /* MID Get VP Database. */
953#define MBC_MID_GET_VP_ENTRY 0x4a /* MID Get VP Entry. */
954#define MBC_HOST_MEMORY_COPY 0x53 /* Host Memory Copy. */
955#define MBC_SEND_RNFT_ELS 0x5e /* Send RNFT ELS request */
956#define MBC_GET_LINK_PRIV_STATS 0x6d /* Get link & private data. */
61e1b269 957#define MBC_LINK_INITIALIZATION 0x72 /* Do link initialization. */
3d71644c 958#define MBC_SET_VENDOR_ID 0x76 /* Set Vendor ID. */
8fcd6b8b 959#define MBC_PORT_RESET 0x120 /* Port Reset */
23f2ebd1
SR
960#define MBC_SET_PORT_CONFIG 0x122 /* Set port configuration */
961#define MBC_GET_PORT_CONFIG 0x123 /* Get port configuration */
3d71644c 962
b1d46989
MI
963/*
964 * ISP81xx mailbox commands
965 */
966#define MBC_WRITE_MPI_REGISTER 0x01 /* Write MPI Register. */
967
1da177e4
LT
968/* Firmware return data sizes */
969#define FCAL_MAP_SIZE 128
970
971/* Mailbox bit definitions for out_mb and in_mb */
972#define MBX_31 BIT_31
973#define MBX_30 BIT_30
974#define MBX_29 BIT_29
975#define MBX_28 BIT_28
976#define MBX_27 BIT_27
977#define MBX_26 BIT_26
978#define MBX_25 BIT_25
979#define MBX_24 BIT_24
980#define MBX_23 BIT_23
981#define MBX_22 BIT_22
982#define MBX_21 BIT_21
983#define MBX_20 BIT_20
984#define MBX_19 BIT_19
985#define MBX_18 BIT_18
986#define MBX_17 BIT_17
987#define MBX_16 BIT_16
988#define MBX_15 BIT_15
989#define MBX_14 BIT_14
990#define MBX_13 BIT_13
991#define MBX_12 BIT_12
992#define MBX_11 BIT_11
993#define MBX_10 BIT_10
994#define MBX_9 BIT_9
995#define MBX_8 BIT_8
996#define MBX_7 BIT_7
997#define MBX_6 BIT_6
998#define MBX_5 BIT_5
999#define MBX_4 BIT_4
1000#define MBX_3 BIT_3
1001#define MBX_2 BIT_2
1002#define MBX_1 BIT_1
1003#define MBX_0 BIT_0
1004
c46e65c7 1005#define RNID_TYPE_SET_VERSION 0x9
fe52f6e1 1006#define RNID_TYPE_ASIC_TEMP 0xC
3a11711a 1007
1da177e4
LT
1008/*
1009 * Firmware state codes from get firmware state mailbox command
1010 */
1011#define FSTATE_CONFIG_WAIT 0
1012#define FSTATE_WAIT_AL_PA 1
1013#define FSTATE_WAIT_LOGIN 2
1014#define FSTATE_READY 3
1015#define FSTATE_LOSS_OF_SYNC 4
1016#define FSTATE_ERROR 5
1017#define FSTATE_REINIT 6
1018#define FSTATE_NON_PART 7
1019
1020#define FSTATE_CONFIG_CORRECT 0
1021#define FSTATE_P2P_RCV_LIP 1
1022#define FSTATE_P2P_CHOOSE_LOOP 2
1023#define FSTATE_P2P_RCV_UNIDEN_LIP 3
1024#define FSTATE_FATAL_ERROR 4
1025#define FSTATE_LOOP_BACK_CONN 5
1026
1027/*
1028 * Port Database structure definition
1029 * Little endian except where noted.
1030 */
1031#define PORT_DATABASE_SIZE 128 /* bytes */
1032typedef struct {
1033 uint8_t options;
1034 uint8_t control;
1035 uint8_t master_state;
1036 uint8_t slave_state;
1037 uint8_t reserved[2];
1038 uint8_t hard_address;
1039 uint8_t reserved_1;
1040 uint8_t port_id[4];
1041 uint8_t node_name[WWN_SIZE];
1042 uint8_t port_name[WWN_SIZE];
1043 uint16_t execution_throttle;
1044 uint16_t execution_count;
1045 uint8_t reset_count;
1046 uint8_t reserved_2;
1047 uint16_t resource_allocation;
1048 uint16_t current_allocation;
1049 uint16_t queue_head;
1050 uint16_t queue_tail;
1051 uint16_t transmit_execution_list_next;
1052 uint16_t transmit_execution_list_previous;
1053 uint16_t common_features;
1054 uint16_t total_concurrent_sequences;
1055 uint16_t RO_by_information_category;
1056 uint8_t recipient;
1057 uint8_t initiator;
1058 uint16_t receive_data_size;
1059 uint16_t concurrent_sequences;
1060 uint16_t open_sequences_per_exchange;
1061 uint16_t lun_abort_flags;
1062 uint16_t lun_stop_flags;
1063 uint16_t stop_queue_head;
1064 uint16_t stop_queue_tail;
1065 uint16_t port_retry_timer;
1066 uint16_t next_sequence_id;
1067 uint16_t frame_count;
1068 uint16_t PRLI_payload_length;
1069 uint8_t prli_svc_param_word_0[2]; /* Big endian */
1070 /* Bits 15-0 of word 0 */
1071 uint8_t prli_svc_param_word_3[2]; /* Big endian */
1072 /* Bits 15-0 of word 3 */
1073 uint16_t loop_id;
1074 uint16_t extended_lun_info_list_pointer;
1075 uint16_t extended_lun_stop_list_pointer;
1076} port_database_t;
1077
1078/*
1079 * Port database slave/master states
1080 */
1081#define PD_STATE_DISCOVERY 0
1082#define PD_STATE_WAIT_DISCOVERY_ACK 1
1083#define PD_STATE_PORT_LOGIN 2
1084#define PD_STATE_WAIT_PORT_LOGIN_ACK 3
1085#define PD_STATE_PROCESS_LOGIN 4
1086#define PD_STATE_WAIT_PROCESS_LOGIN_ACK 5
1087#define PD_STATE_PORT_LOGGED_IN 6
1088#define PD_STATE_PORT_UNAVAILABLE 7
1089#define PD_STATE_PROCESS_LOGOUT 8
1090#define PD_STATE_WAIT_PROCESS_LOGOUT_ACK 9
1091#define PD_STATE_PORT_LOGOUT 10
1092#define PD_STATE_WAIT_PORT_LOGOUT_ACK 11
1093
1094
4fdfefe5
AV
1095#define QLA_ZIO_MODE_6 (BIT_2 | BIT_1)
1096#define QLA_ZIO_DISABLED 0
1097#define QLA_ZIO_DEFAULT_TIMER 2
1098
1da177e4
LT
1099/*
1100 * ISP Initialization Control Block.
1101 * Little endian except where noted.
1102 */
1103#define ICB_VERSION 1
1104typedef struct {
1105 uint8_t version;
1106 uint8_t reserved_1;
1107
1108 /*
1109 * LSB BIT 0 = Enable Hard Loop Id
1110 * LSB BIT 1 = Enable Fairness
1111 * LSB BIT 2 = Enable Full-Duplex
1112 * LSB BIT 3 = Enable Fast Posting
1113 * LSB BIT 4 = Enable Target Mode
1114 * LSB BIT 5 = Disable Initiator Mode
1115 * LSB BIT 6 = Enable ADISC
1116 * LSB BIT 7 = Enable Target Inquiry Data
1117 *
1118 * MSB BIT 0 = Enable PDBC Notify
1119 * MSB BIT 1 = Non Participating LIP
1120 * MSB BIT 2 = Descending Loop ID Search
1121 * MSB BIT 3 = Acquire Loop ID in LIPA
1122 * MSB BIT 4 = Stop PortQ on Full Status
1123 * MSB BIT 5 = Full Login after LIP
1124 * MSB BIT 6 = Node Name Option
1125 * MSB BIT 7 = Ext IFWCB enable bit
1126 */
1127 uint8_t firmware_options[2];
1128
1129 uint16_t frame_payload_size;
1130 uint16_t max_iocb_allocation;
1131 uint16_t execution_throttle;
1132 uint8_t retry_count;
1133 uint8_t retry_delay; /* unused */
1134 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1135 uint16_t hard_address;
1136 uint8_t inquiry_data;
1137 uint8_t login_timeout;
1138 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1139
1140 uint16_t request_q_outpointer;
1141 uint16_t response_q_inpointer;
1142 uint16_t request_q_length;
1143 uint16_t response_q_length;
1144 uint32_t request_q_address[2];
1145 uint32_t response_q_address[2];
1146
1147 uint16_t lun_enables;
1148 uint8_t command_resource_count;
1149 uint8_t immediate_notify_resource_count;
1150 uint16_t timeout;
1151 uint8_t reserved_2[2];
1152
1153 /*
1154 * LSB BIT 0 = Timer Operation mode bit 0
1155 * LSB BIT 1 = Timer Operation mode bit 1
1156 * LSB BIT 2 = Timer Operation mode bit 2
1157 * LSB BIT 3 = Timer Operation mode bit 3
1158 * LSB BIT 4 = Init Config Mode bit 0
1159 * LSB BIT 5 = Init Config Mode bit 1
1160 * LSB BIT 6 = Init Config Mode bit 2
1161 * LSB BIT 7 = Enable Non part on LIHA failure
1162 *
1163 * MSB BIT 0 = Enable class 2
1164 * MSB BIT 1 = Enable ACK0
1165 * MSB BIT 2 =
1166 * MSB BIT 3 =
1167 * MSB BIT 4 = FC Tape Enable
1168 * MSB BIT 5 = Enable FC Confirm
1169 * MSB BIT 6 = Enable command queuing in target mode
1170 * MSB BIT 7 = No Logo On Link Down
1171 */
1172 uint8_t add_firmware_options[2];
1173
1174 uint8_t response_accumulation_timer;
1175 uint8_t interrupt_delay_timer;
1176
1177 /*
1178 * LSB BIT 0 = Enable Read xfr_rdy
1179 * LSB BIT 1 = Soft ID only
1180 * LSB BIT 2 =
1181 * LSB BIT 3 =
1182 * LSB BIT 4 = FCP RSP Payload [0]
1183 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1184 * LSB BIT 6 = Enable Out-of-Order frame handling
1185 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1186 *
1187 * MSB BIT 0 = Sbus enable - 2300
1188 * MSB BIT 1 =
1189 * MSB BIT 2 =
1190 * MSB BIT 3 =
06c22bd1 1191 * MSB BIT 4 = LED mode
1da177e4
LT
1192 * MSB BIT 5 = enable 50 ohm termination
1193 * MSB BIT 6 = Data Rate (2300 only)
1194 * MSB BIT 7 = Data Rate (2300 only)
1195 */
1196 uint8_t special_options[2];
1197
1198 uint8_t reserved_3[26];
1199} init_cb_t;
1200
1201/*
1202 * Get Link Status mailbox command return buffer.
1203 */
3d71644c
AV
1204#define GLSO_SEND_RPS BIT_0
1205#define GLSO_USE_DID BIT_3
1206
43ef0580
AV
1207struct link_statistics {
1208 uint32_t link_fail_cnt;
1209 uint32_t loss_sync_cnt;
1210 uint32_t loss_sig_cnt;
1211 uint32_t prim_seq_err_cnt;
1212 uint32_t inval_xmit_word_cnt;
1213 uint32_t inval_crc_cnt;
032d8dd7
HZ
1214 uint32_t lip_cnt;
1215 uint32_t unused1[0x1a];
43ef0580
AV
1216 uint32_t tx_frames;
1217 uint32_t rx_frames;
fabbb8df
JC
1218 uint32_t discarded_frames;
1219 uint32_t dropped_frames;
1220 uint32_t unused2[1];
43ef0580
AV
1221 uint32_t nos_rcvd;
1222};
1da177e4
LT
1223
1224/*
1225 * NVRAM Command values.
1226 */
1227#define NV_START_BIT BIT_2
1228#define NV_WRITE_OP (BIT_26+BIT_24)
1229#define NV_READ_OP (BIT_26+BIT_25)
1230#define NV_ERASE_OP (BIT_26+BIT_25+BIT_24)
1231#define NV_MASK_OP (BIT_26+BIT_25+BIT_24)
1232#define NV_DELAY_COUNT 10
1233
1234/*
1235 * QLogic ISP2100, ISP2200 and ISP2300 NVRAM structure definition.
1236 */
1237typedef struct {
1238 /*
1239 * NVRAM header
1240 */
1241 uint8_t id[4];
1242 uint8_t nvram_version;
1243 uint8_t reserved_0;
1244
1245 /*
1246 * NVRAM RISC parameter block
1247 */
1248 uint8_t parameter_block_version;
1249 uint8_t reserved_1;
1250
1251 /*
1252 * LSB BIT 0 = Enable Hard Loop Id
1253 * LSB BIT 1 = Enable Fairness
1254 * LSB BIT 2 = Enable Full-Duplex
1255 * LSB BIT 3 = Enable Fast Posting
1256 * LSB BIT 4 = Enable Target Mode
1257 * LSB BIT 5 = Disable Initiator Mode
1258 * LSB BIT 6 = Enable ADISC
1259 * LSB BIT 7 = Enable Target Inquiry Data
1260 *
1261 * MSB BIT 0 = Enable PDBC Notify
1262 * MSB BIT 1 = Non Participating LIP
1263 * MSB BIT 2 = Descending Loop ID Search
1264 * MSB BIT 3 = Acquire Loop ID in LIPA
1265 * MSB BIT 4 = Stop PortQ on Full Status
1266 * MSB BIT 5 = Full Login after LIP
1267 * MSB BIT 6 = Node Name Option
1268 * MSB BIT 7 = Ext IFWCB enable bit
1269 */
1270 uint8_t firmware_options[2];
1271
1272 uint16_t frame_payload_size;
1273 uint16_t max_iocb_allocation;
1274 uint16_t execution_throttle;
1275 uint8_t retry_count;
1276 uint8_t retry_delay; /* unused */
1277 uint8_t port_name[WWN_SIZE]; /* Big endian. */
1278 uint16_t hard_address;
1279 uint8_t inquiry_data;
1280 uint8_t login_timeout;
1281 uint8_t node_name[WWN_SIZE]; /* Big endian. */
1282
1283 /*
1284 * LSB BIT 0 = Timer Operation mode bit 0
1285 * LSB BIT 1 = Timer Operation mode bit 1
1286 * LSB BIT 2 = Timer Operation mode bit 2
1287 * LSB BIT 3 = Timer Operation mode bit 3
1288 * LSB BIT 4 = Init Config Mode bit 0
1289 * LSB BIT 5 = Init Config Mode bit 1
1290 * LSB BIT 6 = Init Config Mode bit 2
1291 * LSB BIT 7 = Enable Non part on LIHA failure
1292 *
1293 * MSB BIT 0 = Enable class 2
1294 * MSB BIT 1 = Enable ACK0
1295 * MSB BIT 2 =
1296 * MSB BIT 3 =
1297 * MSB BIT 4 = FC Tape Enable
1298 * MSB BIT 5 = Enable FC Confirm
1299 * MSB BIT 6 = Enable command queuing in target mode
1300 * MSB BIT 7 = No Logo On Link Down
1301 */
1302 uint8_t add_firmware_options[2];
1303
1304 uint8_t response_accumulation_timer;
1305 uint8_t interrupt_delay_timer;
1306
1307 /*
1308 * LSB BIT 0 = Enable Read xfr_rdy
1309 * LSB BIT 1 = Soft ID only
1310 * LSB BIT 2 =
1311 * LSB BIT 3 =
1312 * LSB BIT 4 = FCP RSP Payload [0]
1313 * LSB BIT 5 = FCP RSP Payload [1] / Sbus enable - 2200
1314 * LSB BIT 6 = Enable Out-of-Order frame handling
1315 * LSB BIT 7 = Disable Automatic PLOGI on Local Loop
1316 *
1317 * MSB BIT 0 = Sbus enable - 2300
1318 * MSB BIT 1 =
1319 * MSB BIT 2 =
1320 * MSB BIT 3 =
06c22bd1 1321 * MSB BIT 4 = LED mode
1da177e4
LT
1322 * MSB BIT 5 = enable 50 ohm termination
1323 * MSB BIT 6 = Data Rate (2300 only)
1324 * MSB BIT 7 = Data Rate (2300 only)
1325 */
1326 uint8_t special_options[2];
1327
1328 /* Reserved for expanded RISC parameter block */
1329 uint8_t reserved_2[22];
1330
1331 /*
1332 * LSB BIT 0 = Tx Sensitivity 1G bit 0
1333 * LSB BIT 1 = Tx Sensitivity 1G bit 1
1334 * LSB BIT 2 = Tx Sensitivity 1G bit 2
1335 * LSB BIT 3 = Tx Sensitivity 1G bit 3
1336 * LSB BIT 4 = Rx Sensitivity 1G bit 0
1337 * LSB BIT 5 = Rx Sensitivity 1G bit 1
1338 * LSB BIT 6 = Rx Sensitivity 1G bit 2
1339 * LSB BIT 7 = Rx Sensitivity 1G bit 3
fa2a1ce5 1340 *
1da177e4
LT
1341 * MSB BIT 0 = Tx Sensitivity 2G bit 0
1342 * MSB BIT 1 = Tx Sensitivity 2G bit 1
1343 * MSB BIT 2 = Tx Sensitivity 2G bit 2
1344 * MSB BIT 3 = Tx Sensitivity 2G bit 3
1345 * MSB BIT 4 = Rx Sensitivity 2G bit 0
1346 * MSB BIT 5 = Rx Sensitivity 2G bit 1
1347 * MSB BIT 6 = Rx Sensitivity 2G bit 2
1348 * MSB BIT 7 = Rx Sensitivity 2G bit 3
1349 *
1350 * LSB BIT 0 = Output Swing 1G bit 0
1351 * LSB BIT 1 = Output Swing 1G bit 1
1352 * LSB BIT 2 = Output Swing 1G bit 2
1353 * LSB BIT 3 = Output Emphasis 1G bit 0
1354 * LSB BIT 4 = Output Emphasis 1G bit 1
1355 * LSB BIT 5 = Output Swing 2G bit 0
1356 * LSB BIT 6 = Output Swing 2G bit 1
1357 * LSB BIT 7 = Output Swing 2G bit 2
fa2a1ce5 1358 *
1da177e4
LT
1359 * MSB BIT 0 = Output Emphasis 2G bit 0
1360 * MSB BIT 1 = Output Emphasis 2G bit 1
1361 * MSB BIT 2 = Output Enable
1362 * MSB BIT 3 =
1363 * MSB BIT 4 =
1364 * MSB BIT 5 =
1365 * MSB BIT 6 =
1366 * MSB BIT 7 =
1367 */
1368 uint8_t seriallink_options[4];
1369
1370 /*
1371 * NVRAM host parameter block
1372 *
1373 * LSB BIT 0 = Enable spinup delay
1374 * LSB BIT 1 = Disable BIOS
1375 * LSB BIT 2 = Enable Memory Map BIOS
1376 * LSB BIT 3 = Enable Selectable Boot
1377 * LSB BIT 4 = Disable RISC code load
1378 * LSB BIT 5 = Set cache line size 1
1379 * LSB BIT 6 = PCI Parity Disable
1380 * LSB BIT 7 = Enable extended logging
1381 *
1382 * MSB BIT 0 = Enable 64bit addressing
1383 * MSB BIT 1 = Enable lip reset
1384 * MSB BIT 2 = Enable lip full login
1385 * MSB BIT 3 = Enable target reset
1386 * MSB BIT 4 = Enable database storage
1387 * MSB BIT 5 = Enable cache flush read
1388 * MSB BIT 6 = Enable database load
1389 * MSB BIT 7 = Enable alternate WWN
1390 */
1391 uint8_t host_p[2];
1392
1393 uint8_t boot_node_name[WWN_SIZE];
1394 uint8_t boot_lun_number;
1395 uint8_t reset_delay;
1396 uint8_t port_down_retry_count;
1397 uint8_t boot_id_number;
1398 uint16_t max_luns_per_target;
1399 uint8_t fcode_boot_port_name[WWN_SIZE];
1400 uint8_t alternate_port_name[WWN_SIZE];
1401 uint8_t alternate_node_name[WWN_SIZE];
1402
1403 /*
1404 * BIT 0 = Selective Login
1405 * BIT 1 = Alt-Boot Enable
1406 * BIT 2 =
1407 * BIT 3 = Boot Order List
1408 * BIT 4 =
1409 * BIT 5 = Selective LUN
1410 * BIT 6 =
1411 * BIT 7 = unused
1412 */
1413 uint8_t efi_parameters;
1414
1415 uint8_t link_down_timeout;
1416
cca5335c 1417 uint8_t adapter_id[16];
1da177e4
LT
1418
1419 uint8_t alt1_boot_node_name[WWN_SIZE];
1420 uint16_t alt1_boot_lun_number;
1421 uint8_t alt2_boot_node_name[WWN_SIZE];
1422 uint16_t alt2_boot_lun_number;
1423 uint8_t alt3_boot_node_name[WWN_SIZE];
1424 uint16_t alt3_boot_lun_number;
1425 uint8_t alt4_boot_node_name[WWN_SIZE];
1426 uint16_t alt4_boot_lun_number;
1427 uint8_t alt5_boot_node_name[WWN_SIZE];
1428 uint16_t alt5_boot_lun_number;
1429 uint8_t alt6_boot_node_name[WWN_SIZE];
1430 uint16_t alt6_boot_lun_number;
1431 uint8_t alt7_boot_node_name[WWN_SIZE];
1432 uint16_t alt7_boot_lun_number;
1433
1434 uint8_t reserved_3[2];
1435
1436 /* Offset 200-215 : Model Number */
1437 uint8_t model_number[16];
1438
1439 /* OEM related items */
1440 uint8_t oem_specific[16];
1441
1442 /*
1443 * NVRAM Adapter Features offset 232-239
1444 *
1445 * LSB BIT 0 = External GBIC
1446 * LSB BIT 1 = Risc RAM parity
1447 * LSB BIT 2 = Buffer Plus Module
1448 * LSB BIT 3 = Multi Chip Adapter
1449 * LSB BIT 4 = Internal connector
1450 * LSB BIT 5 =
1451 * LSB BIT 6 =
1452 * LSB BIT 7 =
1453 *
1454 * MSB BIT 0 =
1455 * MSB BIT 1 =
1456 * MSB BIT 2 =
1457 * MSB BIT 3 =
1458 * MSB BIT 4 =
1459 * MSB BIT 5 =
1460 * MSB BIT 6 =
1461 * MSB BIT 7 =
1462 */
1463 uint8_t adapter_features[2];
1464
1465 uint8_t reserved_4[16];
1466
1467 /* Subsystem vendor ID for ISP2200 */
1468 uint16_t subsystem_vendor_id_2200;
1469
1470 /* Subsystem device ID for ISP2200 */
1471 uint16_t subsystem_device_id_2200;
1472
1473 uint8_t reserved_5;
1474 uint8_t checksum;
1475} nvram_t;
1476
1477/*
1478 * ISP queue - response queue entry definition.
1479 */
1480typedef struct {
2d70c103
NB
1481 uint8_t entry_type; /* Entry type. */
1482 uint8_t entry_count; /* Entry count. */
1483 uint8_t sys_define; /* System defined. */
1484 uint8_t entry_status; /* Entry Status. */
1485 uint32_t handle; /* System defined handle */
1486 uint8_t data[52];
1da177e4
LT
1487 uint32_t signature;
1488#define RESPONSE_PROCESSED 0xDEADDEAD /* Signature */
1489} response_t;
1490
2d70c103
NB
1491/*
1492 * ISP queue - ATIO queue entry definition.
1493 */
1494struct atio {
1495 uint8_t entry_type; /* Entry type. */
1496 uint8_t entry_count; /* Entry count. */
1497 uint8_t data[58];
1498 uint32_t signature;
1499#define ATIO_PROCESSED 0xDEADDEAD /* Signature */
1500};
1501
1da177e4
LT
1502typedef union {
1503 uint16_t extended;
1504 struct {
1505 uint8_t reserved;
1506 uint8_t standard;
1507 } id;
1508} target_id_t;
1509
1510#define SET_TARGET_ID(ha, to, from) \
1511do { \
1512 if (HAS_EXTENDED_IDS(ha)) \
1513 to.extended = cpu_to_le16(from); \
1514 else \
1515 to.id.standard = (uint8_t)from; \
1516} while (0)
1517
1518/*
1519 * ISP queue - command entry structure definition.
1520 */
1521#define COMMAND_TYPE 0x11 /* Command entry */
1da177e4
LT
1522typedef struct {
1523 uint8_t entry_type; /* Entry type. */
1524 uint8_t entry_count; /* Entry count. */
1525 uint8_t sys_define; /* System defined. */
1526 uint8_t entry_status; /* Entry Status. */
1527 uint32_t handle; /* System handle. */
1528 target_id_t target; /* SCSI ID */
1529 uint16_t lun; /* SCSI LUN */
1530 uint16_t control_flags; /* Control flags. */
1531#define CF_WRITE BIT_6
1532#define CF_READ BIT_5
1533#define CF_SIMPLE_TAG BIT_3
1534#define CF_ORDERED_TAG BIT_2
1535#define CF_HEAD_TAG BIT_1
1536 uint16_t reserved_1;
1537 uint16_t timeout; /* Command timeout. */
1538 uint16_t dseg_count; /* Data segment count. */
1539 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1540 uint32_t byte_count; /* Total byte count. */
1541 uint32_t dseg_0_address; /* Data segment 0 address. */
1542 uint32_t dseg_0_length; /* Data segment 0 length. */
1543 uint32_t dseg_1_address; /* Data segment 1 address. */
1544 uint32_t dseg_1_length; /* Data segment 1 length. */
1545 uint32_t dseg_2_address; /* Data segment 2 address. */
1546 uint32_t dseg_2_length; /* Data segment 2 length. */
1547} cmd_entry_t;
1548
1549/*
1550 * ISP queue - 64-Bit addressing, command entry structure definition.
1551 */
1552#define COMMAND_A64_TYPE 0x19 /* Command A64 entry */
1553typedef struct {
1554 uint8_t entry_type; /* Entry type. */
1555 uint8_t entry_count; /* Entry count. */
1556 uint8_t sys_define; /* System defined. */
1557 uint8_t entry_status; /* Entry Status. */
1558 uint32_t handle; /* System handle. */
1559 target_id_t target; /* SCSI ID */
1560 uint16_t lun; /* SCSI LUN */
1561 uint16_t control_flags; /* Control flags. */
1562 uint16_t reserved_1;
1563 uint16_t timeout; /* Command timeout. */
1564 uint16_t dseg_count; /* Data segment count. */
1565 uint8_t scsi_cdb[MAX_CMDSZ]; /* SCSI command words. */
1566 uint32_t byte_count; /* Total byte count. */
1567 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1568 uint32_t dseg_0_length; /* Data segment 0 length. */
1569 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1570 uint32_t dseg_1_length; /* Data segment 1 length. */
1571} cmd_a64_entry_t, request_t;
1572
1573/*
1574 * ISP queue - continuation entry structure definition.
1575 */
1576#define CONTINUE_TYPE 0x02 /* Continuation entry. */
1577typedef struct {
1578 uint8_t entry_type; /* Entry type. */
1579 uint8_t entry_count; /* Entry count. */
1580 uint8_t sys_define; /* System defined. */
1581 uint8_t entry_status; /* Entry Status. */
1582 uint32_t reserved;
1583 uint32_t dseg_0_address; /* Data segment 0 address. */
1584 uint32_t dseg_0_length; /* Data segment 0 length. */
1585 uint32_t dseg_1_address; /* Data segment 1 address. */
1586 uint32_t dseg_1_length; /* Data segment 1 length. */
1587 uint32_t dseg_2_address; /* Data segment 2 address. */
1588 uint32_t dseg_2_length; /* Data segment 2 length. */
1589 uint32_t dseg_3_address; /* Data segment 3 address. */
1590 uint32_t dseg_3_length; /* Data segment 3 length. */
1591 uint32_t dseg_4_address; /* Data segment 4 address. */
1592 uint32_t dseg_4_length; /* Data segment 4 length. */
1593 uint32_t dseg_5_address; /* Data segment 5 address. */
1594 uint32_t dseg_5_length; /* Data segment 5 length. */
1595 uint32_t dseg_6_address; /* Data segment 6 address. */
1596 uint32_t dseg_6_length; /* Data segment 6 length. */
1597} cont_entry_t;
1598
1599/*
1600 * ISP queue - 64-Bit addressing, continuation entry structure definition.
1601 */
1602#define CONTINUE_A64_TYPE 0x0A /* Continuation A64 entry. */
1603typedef struct {
1604 uint8_t entry_type; /* Entry type. */
1605 uint8_t entry_count; /* Entry count. */
1606 uint8_t sys_define; /* System defined. */
1607 uint8_t entry_status; /* Entry Status. */
1608 uint32_t dseg_0_address[2]; /* Data segment 0 address. */
1609 uint32_t dseg_0_length; /* Data segment 0 length. */
1610 uint32_t dseg_1_address[2]; /* Data segment 1 address. */
1611 uint32_t dseg_1_length; /* Data segment 1 length. */
1612 uint32_t dseg_2_address [2]; /* Data segment 2 address. */
1613 uint32_t dseg_2_length; /* Data segment 2 length. */
1614 uint32_t dseg_3_address[2]; /* Data segment 3 address. */
1615 uint32_t dseg_3_length; /* Data segment 3 length. */
1616 uint32_t dseg_4_address[2]; /* Data segment 4 address. */
1617 uint32_t dseg_4_length; /* Data segment 4 length. */
1618} cont_a64_entry_t;
1619
bad75002 1620#define PO_MODE_DIF_INSERT 0
9e522cd8
AE
1621#define PO_MODE_DIF_REMOVE 1
1622#define PO_MODE_DIF_PASS 2
1623#define PO_MODE_DIF_REPLACE 3
1624#define PO_MODE_DIF_TCP_CKSUM 6
bad75002
AE
1625#define PO_ENABLE_DIF_BUNDLING BIT_8
1626#define PO_ENABLE_INCR_GUARD_SEED BIT_3
1627#define PO_DISABLE_INCR_REF_TAG BIT_5
1628#define PO_DISABLE_GUARD_CHECK BIT_4
1629/*
1630 * ISP queue - 64-Bit addressing, continuation crc entry structure definition.
1631 */
1632struct crc_context {
1633 uint32_t handle; /* System handle. */
1634 uint32_t ref_tag;
1635 uint16_t app_tag;
1636 uint8_t ref_tag_mask[4]; /* Validation/Replacement Mask*/
1637 uint8_t app_tag_mask[2]; /* Validation/Replacement Mask*/
1638 uint16_t guard_seed; /* Initial Guard Seed */
1639 uint16_t prot_opts; /* Requested Data Protection Mode */
1640 uint16_t blk_size; /* Data size in bytes */
1641 uint16_t runt_blk_guard; /* Guard value for runt block (tape
1642 * only) */
1643 uint32_t byte_count; /* Total byte count/ total data
1644 * transfer count */
1645 union {
1646 struct {
1647 uint32_t reserved_1;
1648 uint16_t reserved_2;
1649 uint16_t reserved_3;
1650 uint32_t reserved_4;
1651 uint32_t data_address[2];
1652 uint32_t data_length;
1653 uint32_t reserved_5[2];
1654 uint32_t reserved_6;
1655 } nobundling;
1656 struct {
1657 uint32_t dif_byte_count; /* Total DIF byte
1658 * count */
1659 uint16_t reserved_1;
1660 uint16_t dseg_count; /* Data segment count */
1661 uint32_t reserved_2;
1662 uint32_t data_address[2];
1663 uint32_t data_length;
1664 uint32_t dif_address[2];
1665 uint32_t dif_length; /* Data segment 0
1666 * length */
1667 } bundling;
1668 } u;
1669
1670 struct fcp_cmnd fcp_cmnd;
1671 dma_addr_t crc_ctx_dma;
1672 /* List of DMA context transfers */
1673 struct list_head dsd_list;
1674
1675 /* This structure should not exceed 512 bytes */
1676};
1677
1678#define CRC_CONTEXT_LEN_FW (offsetof(struct crc_context, fcp_cmnd.lun))
1679#define CRC_CONTEXT_FCPCMND_OFF (offsetof(struct crc_context, fcp_cmnd.lun))
1680
1da177e4
LT
1681/*
1682 * ISP queue - status entry structure definition.
1683 */
1684#define STATUS_TYPE 0x03 /* Status entry. */
1685typedef struct {
1686 uint8_t entry_type; /* Entry type. */
1687 uint8_t entry_count; /* Entry count. */
1688 uint8_t sys_define; /* System defined. */
1689 uint8_t entry_status; /* Entry Status. */
1690 uint32_t handle; /* System handle. */
1691 uint16_t scsi_status; /* SCSI status. */
1692 uint16_t comp_status; /* Completion status. */
1693 uint16_t state_flags; /* State flags. */
1694 uint16_t status_flags; /* Status flags. */
1695 uint16_t rsp_info_len; /* Response Info Length. */
1696 uint16_t req_sense_length; /* Request sense data length. */
1697 uint32_t residual_length; /* Residual transfer length. */
1698 uint8_t rsp_info[8]; /* FCP response information. */
1699 uint8_t req_sense_data[32]; /* Request sense data. */
1700} sts_entry_t;
1701
1702/*
1703 * Status entry entry status
1704 */
3d71644c 1705#define RF_RQ_DMA_ERROR BIT_6 /* Request Queue DMA error. */
1da177e4
LT
1706#define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */
1707#define RF_INV_E_COUNT BIT_4 /* Invalid entry count. */
1708#define RF_INV_E_PARAM BIT_3 /* Invalid entry parameter. */
1709#define RF_INV_E_TYPE BIT_2 /* Invalid entry type. */
1710#define RF_BUSY BIT_1 /* Busy */
3d71644c
AV
1711#define RF_MASK (RF_RQ_DMA_ERROR | RF_INV_E_ORDER | RF_INV_E_COUNT | \
1712 RF_INV_E_PARAM | RF_INV_E_TYPE | RF_BUSY)
1713#define RF_MASK_24XX (RF_INV_E_ORDER | RF_INV_E_COUNT | RF_INV_E_PARAM | \
1714 RF_INV_E_TYPE)
1da177e4
LT
1715
1716/*
1717 * Status entry SCSI status bit definitions.
1718 */
1719#define SS_MASK 0xfff /* Reserved bits BIT_12-BIT_15*/
1720#define SS_RESIDUAL_UNDER BIT_11
1721#define SS_RESIDUAL_OVER BIT_10
1722#define SS_SENSE_LEN_VALID BIT_9
1723#define SS_RESPONSE_INFO_LEN_VALID BIT_8
1724
1725#define SS_RESERVE_CONFLICT (BIT_4 | BIT_3)
1726#define SS_BUSY_CONDITION BIT_3
1727#define SS_CONDITION_MET BIT_2
1728#define SS_CHECK_CONDITION BIT_1
1729
1730/*
1731 * Status entry completion status
1732 */
1733#define CS_COMPLETE 0x0 /* No errors */
1734#define CS_INCOMPLETE 0x1 /* Incomplete transfer of cmd. */
1735#define CS_DMA 0x2 /* A DMA direction error. */
1736#define CS_TRANSPORT 0x3 /* Transport error. */
1737#define CS_RESET 0x4 /* SCSI bus reset occurred */
1738#define CS_ABORTED 0x5 /* System aborted command. */
1739#define CS_TIMEOUT 0x6 /* Timeout error. */
1740#define CS_DATA_OVERRUN 0x7 /* Data overrun. */
bad75002 1741#define CS_DIF_ERROR 0xC /* DIF error detected */
1da177e4
LT
1742
1743#define CS_DATA_UNDERRUN 0x15 /* Data Underrun. */
1744#define CS_QUEUE_FULL 0x1C /* Queue Full. */
1745#define CS_PORT_UNAVAILABLE 0x28 /* Port unavailable */
1746 /* (selection timeout) */
1747#define CS_PORT_LOGGED_OUT 0x29 /* Port Logged Out */
1748#define CS_PORT_CONFIG_CHG 0x2A /* Port Configuration Changed */
1749#define CS_PORT_BUSY 0x2B /* Port Busy */
1750#define CS_COMPLETE_CHKCOND 0x30 /* Error? */
1751#define CS_BAD_PAYLOAD 0x80 /* Driver defined */
1752#define CS_UNKNOWN 0x81 /* Driver defined */
1753#define CS_RETRY 0x82 /* Driver defined */
1754#define CS_LOOP_DOWN_ABORT 0x83 /* Driver defined */
1755
a9b6f722
SK
1756#define CS_BIDIR_RD_OVERRUN 0x700
1757#define CS_BIDIR_RD_WR_OVERRUN 0x707
1758#define CS_BIDIR_RD_OVERRUN_WR_UNDERRUN 0x715
1759#define CS_BIDIR_RD_UNDERRUN 0x1500
1760#define CS_BIDIR_RD_UNDERRUN_WR_OVERRUN 0x1507
1761#define CS_BIDIR_RD_WR_UNDERRUN 0x1515
1762#define CS_BIDIR_DMA 0x200
1da177e4
LT
1763/*
1764 * Status entry status flags
1765 */
1766#define SF_ABTS_TERMINATED BIT_10
1767#define SF_LOGOUT_SENT BIT_13
1768
1769/*
1770 * ISP queue - status continuation entry structure definition.
1771 */
1772#define STATUS_CONT_TYPE 0x10 /* Status continuation entry. */
1773typedef struct {
1774 uint8_t entry_type; /* Entry type. */
1775 uint8_t entry_count; /* Entry count. */
1776 uint8_t sys_define; /* System defined. */
1777 uint8_t entry_status; /* Entry Status. */
1778 uint8_t data[60]; /* data */
1779} sts_cont_entry_t;
1780
1781/*
1782 * ISP queue - RIO Type 1 status entry (32 bit I/O entry handles)
1783 * structure definition.
1784 */
1785#define STATUS_TYPE_21 0x21 /* Status entry. */
1786typedef struct {
1787 uint8_t entry_type; /* Entry type. */
1788 uint8_t entry_count; /* Entry count. */
1789 uint8_t handle_count; /* Handle count. */
1790 uint8_t entry_status; /* Entry Status. */
1791 uint32_t handle[15]; /* System handles. */
1792} sts21_entry_t;
1793
1794/*
1795 * ISP queue - RIO Type 2 status entry (16 bit I/O entry handles)
1796 * structure definition.
1797 */
1798#define STATUS_TYPE_22 0x22 /* Status entry. */
1799typedef struct {
1800 uint8_t entry_type; /* Entry type. */
1801 uint8_t entry_count; /* Entry count. */
1802 uint8_t handle_count; /* Handle count. */
1803 uint8_t entry_status; /* Entry Status. */
1804 uint16_t handle[30]; /* System handles. */
1805} sts22_entry_t;
1806
1807/*
1808 * ISP queue - marker entry structure definition.
1809 */
1810#define MARKER_TYPE 0x04 /* Marker entry. */
1811typedef struct {
1812 uint8_t entry_type; /* Entry type. */
1813 uint8_t entry_count; /* Entry count. */
1814 uint8_t handle_count; /* Handle count. */
1815 uint8_t entry_status; /* Entry Status. */
1816 uint32_t sys_define_2; /* System defined. */
1817 target_id_t target; /* SCSI ID */
1818 uint8_t modifier; /* Modifier (7-0). */
1819#define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
1820#define MK_SYNC_ID 1 /* Synchronize ID */
1821#define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
1822#define MK_SYNC_LIP 3 /* Synchronize all ID/LUN, */
1823 /* clear port changed, */
1824 /* use sequence number. */
1825 uint8_t reserved_1;
1826 uint16_t sequence_number; /* Sequence number of event */
1827 uint16_t lun; /* SCSI LUN */
1828 uint8_t reserved_2[48];
1829} mrk_entry_t;
1830
1831/*
1832 * ISP queue - Management Server entry structure definition.
1833 */
1834#define MS_IOCB_TYPE 0x29 /* Management Server IOCB entry */
1835typedef struct {
1836 uint8_t entry_type; /* Entry type. */
1837 uint8_t entry_count; /* Entry count. */
1838 uint8_t handle_count; /* Handle count. */
1839 uint8_t entry_status; /* Entry Status. */
1840 uint32_t handle1; /* System handle. */
1841 target_id_t loop_id;
1842 uint16_t status;
1843 uint16_t control_flags; /* Control flags. */
1844 uint16_t reserved2;
1845 uint16_t timeout;
1846 uint16_t cmd_dsd_count;
1847 uint16_t total_dsd_count;
1848 uint8_t type;
1849 uint8_t r_ctl;
1850 uint16_t rx_id;
1851 uint16_t reserved3;
1852 uint32_t handle2;
1853 uint32_t rsp_bytecount;
1854 uint32_t req_bytecount;
1855 uint32_t dseg_req_address[2]; /* Data segment 0 address. */
1856 uint32_t dseg_req_length; /* Data segment 0 length. */
1857 uint32_t dseg_rsp_address[2]; /* Data segment 1 address. */
1858 uint32_t dseg_rsp_length; /* Data segment 1 length. */
1859} ms_iocb_entry_t;
1860
1861
1862/*
1863 * ISP queue - Mailbox Command entry structure definition.
1864 */
1865#define MBX_IOCB_TYPE 0x39
1866struct mbx_entry {
1867 uint8_t entry_type;
1868 uint8_t entry_count;
1869 uint8_t sys_define1;
1870 /* Use sys_define1 for source type */
1871#define SOURCE_SCSI 0x00
1872#define SOURCE_IP 0x01
1873#define SOURCE_VI 0x02
1874#define SOURCE_SCTP 0x03
1875#define SOURCE_MP 0x04
1876#define SOURCE_MPIOCTL 0x05
1877#define SOURCE_ASYNC_IOCB 0x07
1878
1879 uint8_t entry_status;
1880
1881 uint32_t handle;
1882 target_id_t loop_id;
1883
1884 uint16_t status;
1885 uint16_t state_flags;
1886 uint16_t status_flags;
1887
1888 uint32_t sys_define2[2];
1889
1890 uint16_t mb0;
1891 uint16_t mb1;
1892 uint16_t mb2;
1893 uint16_t mb3;
1894 uint16_t mb6;
1895 uint16_t mb7;
1896 uint16_t mb9;
1897 uint16_t mb10;
1898 uint32_t reserved_2[2];
1899 uint8_t node_name[WWN_SIZE];
1900 uint8_t port_name[WWN_SIZE];
1901};
1902
1903/*
1904 * ISP request and response queue entry sizes
1905 */
1906#define RESPONSE_ENTRY_SIZE (sizeof(response_t))
1907#define REQUEST_ENTRY_SIZE (sizeof(request_t))
1908
1909
1910/*
1911 * 24 bit port ID type definition.
1912 */
1913typedef union {
1914 uint32_t b24 : 24;
1915
1916 struct {
b889d531
MN
1917#ifdef __BIG_ENDIAN
1918 uint8_t domain;
1919 uint8_t area;
1920 uint8_t al_pa;
0fd30f77 1921#elif defined(__LITTLE_ENDIAN)
1da177e4
LT
1922 uint8_t al_pa;
1923 uint8_t area;
1924 uint8_t domain;
b889d531
MN
1925#else
1926#error "__BIG_ENDIAN or __LITTLE_ENDIAN must be defined!"
1927#endif
1da177e4
LT
1928 uint8_t rsvd_1;
1929 } b;
1930} port_id_t;
1931#define INVALID_PORT_ID 0xFFFFFF
1932
1933/*
1934 * Switch info gathering structure.
1935 */
1936typedef struct {
1937 port_id_t d_id;
1938 uint8_t node_name[WWN_SIZE];
1939 uint8_t port_name[WWN_SIZE];
d8b45213 1940 uint8_t fabric_port_name[WWN_SIZE];
d8b45213 1941 uint16_t fp_speed;
e8c72ba5 1942 uint8_t fc4_type;
1da177e4
LT
1943} sw_info_t;
1944
e8c72ba5
CD
1945/* FCP-4 types */
1946#define FC4_TYPE_FCP_SCSI 0x08
1947#define FC4_TYPE_OTHER 0x0
1948#define FC4_TYPE_UNKNOWN 0xff
1949
1da177e4
LT
1950/*
1951 * Fibre channel port type.
1952 */
1953 typedef enum {
1954 FCT_UNKNOWN,
1955 FCT_RSCN,
1956 FCT_SWITCH,
1957 FCT_BROADCAST,
1958 FCT_INITIATOR,
1959 FCT_TARGET
1960} fc_port_type_t;
1961
1962/*
1963 * Fibre channel port structure.
1964 */
1965typedef struct fc_port {
1966 struct list_head list;
7b867cf7 1967 struct scsi_qla_host *vha;
1da177e4
LT
1968
1969 uint8_t node_name[WWN_SIZE];
1970 uint8_t port_name[WWN_SIZE];
1971 port_id_t d_id;
1972 uint16_t loop_id;
1973 uint16_t old_loop_id;
1974
8ae6d9c7
GM
1975 uint16_t tgt_id;
1976 uint16_t old_tgt_id;
1977
09ff701a
SR
1978 uint8_t fcp_prio;
1979
d8b45213
AV
1980 uint8_t fabric_port_name[WWN_SIZE];
1981 uint16_t fp_speed;
1982
1da177e4
LT
1983 fc_port_type_t port_type;
1984
1985 atomic_t state;
1986 uint32_t flags;
1987
1da177e4 1988 int login_retry;
1da177e4 1989
d97994dc 1990 struct fc_rport *rport, *drport;
ad3e0eda 1991 u32 supported_classes;
df7baa50 1992
e8c72ba5 1993 uint8_t fc4_type;
b3b02e6e 1994 uint8_t scan_state;
8ae6d9c7
GM
1995
1996 unsigned long last_queue_full;
1997 unsigned long last_ramp_up;
1998
1999 uint16_t port_id;
1da177e4
LT
2000} fc_port_t;
2001
8ae6d9c7
GM
2002#include "qla_mr.h"
2003
1da177e4
LT
2004/*
2005 * Fibre channel port/lun states.
2006 */
2007#define FCS_UNCONFIGURED 1
2008#define FCS_DEVICE_DEAD 2
2009#define FCS_DEVICE_LOST 3
2010#define FCS_ONLINE 4
1da177e4 2011
ec426e10
CD
2012static const char * const port_state_str[] = {
2013 "Unknown",
2014 "UNCONFIGURED",
2015 "DEAD",
2016 "LOST",
2017 "ONLINE"
2018};
2019
1da177e4
LT
2020/*
2021 * FC port flags.
2022 */
2023#define FCF_FABRIC_DEVICE BIT_0
2024#define FCF_LOGIN_NEEDED BIT_1
f08b7251 2025#define FCF_FCP2_DEVICE BIT_2
5ff1d584 2026#define FCF_ASYNC_SENT BIT_3
2d70c103 2027#define FCF_CONF_COMP_SUPPORTED BIT_4
1da177e4
LT
2028
2029/* No loop ID flag. */
2030#define FC_NO_LOOP_ID 0x1000
2031
1da177e4
LT
2032/*
2033 * FC-CT interface
2034 *
2035 * NOTE: All structures are big-endian in form.
2036 */
2037
2038#define CT_REJECT_RESPONSE 0x8001
2039#define CT_ACCEPT_RESPONSE 0x8002
4346b149 2040#define CT_REASON_INVALID_COMMAND_CODE 0x01
cca5335c 2041#define CT_REASON_CANNOT_PERFORM 0x09
3fe7cfb9 2042#define CT_REASON_COMMAND_UNSUPPORTED 0x0b
cca5335c 2043#define CT_EXPL_ALREADY_REGISTERED 0x10
1da177e4
LT
2044
2045#define NS_N_PORT_TYPE 0x01
2046#define NS_NL_PORT_TYPE 0x02
2047#define NS_NX_PORT_TYPE 0x7F
2048
2049#define GA_NXT_CMD 0x100
2050#define GA_NXT_REQ_SIZE (16 + 4)
2051#define GA_NXT_RSP_SIZE (16 + 620)
2052
2053#define GID_PT_CMD 0x1A1
2054#define GID_PT_REQ_SIZE (16 + 4)
1da177e4
LT
2055
2056#define GPN_ID_CMD 0x112
2057#define GPN_ID_REQ_SIZE (16 + 4)
2058#define GPN_ID_RSP_SIZE (16 + 8)
2059
2060#define GNN_ID_CMD 0x113
2061#define GNN_ID_REQ_SIZE (16 + 4)
2062#define GNN_ID_RSP_SIZE (16 + 8)
2063
2064#define GFT_ID_CMD 0x117
2065#define GFT_ID_REQ_SIZE (16 + 4)
2066#define GFT_ID_RSP_SIZE (16 + 32)
2067
2068#define RFT_ID_CMD 0x217
2069#define RFT_ID_REQ_SIZE (16 + 4 + 32)
2070#define RFT_ID_RSP_SIZE 16
2071
2072#define RFF_ID_CMD 0x21F
2073#define RFF_ID_REQ_SIZE (16 + 4 + 2 + 1 + 1)
2074#define RFF_ID_RSP_SIZE 16
2075
2076#define RNN_ID_CMD 0x213
2077#define RNN_ID_REQ_SIZE (16 + 4 + 8)
2078#define RNN_ID_RSP_SIZE 16
2079
2080#define RSNN_NN_CMD 0x239
2081#define RSNN_NN_REQ_SIZE (16 + 8 + 1 + 255)
2082#define RSNN_NN_RSP_SIZE 16
2083
d8b45213
AV
2084#define GFPN_ID_CMD 0x11C
2085#define GFPN_ID_REQ_SIZE (16 + 4)
2086#define GFPN_ID_RSP_SIZE (16 + 8)
2087
2088#define GPSC_CMD 0x127
2089#define GPSC_REQ_SIZE (16 + 8)
2090#define GPSC_RSP_SIZE (16 + 2 + 2)
2091
e8c72ba5
CD
2092#define GFF_ID_CMD 0x011F
2093#define GFF_ID_REQ_SIZE (16 + 4)
2094#define GFF_ID_RSP_SIZE (16 + 128)
d8b45213 2095
cca5335c
AV
2096/*
2097 * HBA attribute types.
2098 */
2099#define FDMI_HBA_ATTR_COUNT 9
2100#define FDMI_HBA_NODE_NAME 1
2101#define FDMI_HBA_MANUFACTURER 2
2102#define FDMI_HBA_SERIAL_NUMBER 3
2103#define FDMI_HBA_MODEL 4
2104#define FDMI_HBA_MODEL_DESCRIPTION 5
2105#define FDMI_HBA_HARDWARE_VERSION 6
2106#define FDMI_HBA_DRIVER_VERSION 7
2107#define FDMI_HBA_OPTION_ROM_VERSION 8
2108#define FDMI_HBA_FIRMWARE_VERSION 9
2109#define FDMI_HBA_OS_NAME_AND_VERSION 0xa
2110#define FDMI_HBA_MAXIMUM_CT_PAYLOAD_LENGTH 0xb
2111
2112struct ct_fdmi_hba_attr {
2113 uint16_t type;
2114 uint16_t len;
2115 union {
2116 uint8_t node_name[WWN_SIZE];
2117 uint8_t manufacturer[32];
2118 uint8_t serial_num[8];
2119 uint8_t model[16];
2120 uint8_t model_desc[80];
2121 uint8_t hw_version[16];
2122 uint8_t driver_version[32];
2123 uint8_t orom_version[16];
2124 uint8_t fw_version[16];
2125 uint8_t os_version[128];
2126 uint8_t max_ct_len[4];
2127 } a;
2128};
2129
2130struct ct_fdmi_hba_attributes {
2131 uint32_t count;
2132 struct ct_fdmi_hba_attr entry[FDMI_HBA_ATTR_COUNT];
2133};
2134
2135/*
2136 * Port attribute types.
2137 */
8a85e171 2138#define FDMI_PORT_ATTR_COUNT 6
cca5335c
AV
2139#define FDMI_PORT_FC4_TYPES 1
2140#define FDMI_PORT_SUPPORT_SPEED 2
2141#define FDMI_PORT_CURRENT_SPEED 3
2142#define FDMI_PORT_MAX_FRAME_SIZE 4
2143#define FDMI_PORT_OS_DEVICE_NAME 5
2144#define FDMI_PORT_HOST_NAME 6
2145
5881569b
AV
2146#define FDMI_PORT_SPEED_1GB 0x1
2147#define FDMI_PORT_SPEED_2GB 0x2
2148#define FDMI_PORT_SPEED_10GB 0x4
2149#define FDMI_PORT_SPEED_4GB 0x8
2150#define FDMI_PORT_SPEED_8GB 0x10
2151#define FDMI_PORT_SPEED_16GB 0x20
f73cb695 2152#define FDMI_PORT_SPEED_32GB 0x40
5881569b
AV
2153#define FDMI_PORT_SPEED_UNKNOWN 0x8000
2154
cca5335c
AV
2155struct ct_fdmi_port_attr {
2156 uint16_t type;
2157 uint16_t len;
2158 union {
2159 uint8_t fc4_types[32];
2160 uint32_t sup_speed;
2161 uint32_t cur_speed;
2162 uint32_t max_frame_size;
2163 uint8_t os_dev_name[32];
2164 uint8_t host_name[32];
2165 } a;
2166};
2167
2168/*
2169 * Port Attribute Block.
2170 */
2171struct ct_fdmi_port_attributes {
2172 uint32_t count;
2173 struct ct_fdmi_port_attr entry[FDMI_PORT_ATTR_COUNT];
2174};
2175
2176/* FDMI definitions. */
2177#define GRHL_CMD 0x100
2178#define GHAT_CMD 0x101
2179#define GRPL_CMD 0x102
2180#define GPAT_CMD 0x110
2181
2182#define RHBA_CMD 0x200
2183#define RHBA_RSP_SIZE 16
2184
2185#define RHAT_CMD 0x201
2186#define RPRT_CMD 0x210
2187
2188#define RPA_CMD 0x211
2189#define RPA_RSP_SIZE 16
2190
2191#define DHBA_CMD 0x300
2192#define DHBA_REQ_SIZE (16 + 8)
2193#define DHBA_RSP_SIZE 16
2194
2195#define DHAT_CMD 0x301
2196#define DPRT_CMD 0x310
2197#define DPA_CMD 0x311
2198
1da177e4
LT
2199/* CT command header -- request/response common fields */
2200struct ct_cmd_hdr {
2201 uint8_t revision;
2202 uint8_t in_id[3];
2203 uint8_t gs_type;
2204 uint8_t gs_subtype;
2205 uint8_t options;
2206 uint8_t reserved;
2207};
2208
2209/* CT command request */
2210struct ct_sns_req {
2211 struct ct_cmd_hdr header;
2212 uint16_t command;
2213 uint16_t max_rsp_size;
2214 uint8_t fragment_id;
2215 uint8_t reserved[3];
2216
2217 union {
d8b45213 2218 /* GA_NXT, GPN_ID, GNN_ID, GFT_ID, GFPN_ID */
1da177e4
LT
2219 struct {
2220 uint8_t reserved;
2221 uint8_t port_id[3];
2222 } port_id;
2223
2224 struct {
2225 uint8_t port_type;
2226 uint8_t domain;
2227 uint8_t area;
2228 uint8_t reserved;
2229 } gid_pt;
2230
2231 struct {
2232 uint8_t reserved;
2233 uint8_t port_id[3];
2234 uint8_t fc4_types[32];
2235 } rft_id;
2236
2237 struct {
2238 uint8_t reserved;
2239 uint8_t port_id[3];
2240 uint16_t reserved2;
2241 uint8_t fc4_feature;
2242 uint8_t fc4_type;
2243 } rff_id;
2244
2245 struct {
2246 uint8_t reserved;
2247 uint8_t port_id[3];
2248 uint8_t node_name[8];
2249 } rnn_id;
2250
2251 struct {
2252 uint8_t node_name[8];
2253 uint8_t name_len;
2254 uint8_t sym_node_name[255];
2255 } rsnn_nn;
cca5335c
AV
2256
2257 struct {
2258 uint8_t hba_indentifier[8];
2259 } ghat;
2260
2261 struct {
2262 uint8_t hba_identifier[8];
2263 uint32_t entry_count;
2264 uint8_t port_name[8];
2265 struct ct_fdmi_hba_attributes attrs;
2266 } rhba;
2267
2268 struct {
2269 uint8_t hba_identifier[8];
2270 struct ct_fdmi_hba_attributes attrs;
2271 } rhat;
2272
2273 struct {
2274 uint8_t port_name[8];
2275 struct ct_fdmi_port_attributes attrs;
2276 } rpa;
2277
2278 struct {
2279 uint8_t port_name[8];
2280 } dhba;
2281
2282 struct {
2283 uint8_t port_name[8];
2284 } dhat;
2285
2286 struct {
2287 uint8_t port_name[8];
2288 } dprt;
2289
2290 struct {
2291 uint8_t port_name[8];
2292 } dpa;
d8b45213
AV
2293
2294 struct {
2295 uint8_t port_name[8];
2296 } gpsc;
e8c72ba5
CD
2297
2298 struct {
2299 uint8_t reserved;
2300 uint8_t port_name[3];
2301 } gff_id;
1da177e4
LT
2302 } req;
2303};
2304
2305/* CT command response header */
2306struct ct_rsp_hdr {
2307 struct ct_cmd_hdr header;
2308 uint16_t response;
2309 uint16_t residual;
2310 uint8_t fragment_id;
2311 uint8_t reason_code;
2312 uint8_t explanation_code;
2313 uint8_t vendor_unique;
2314};
2315
2316struct ct_sns_gid_pt_data {
2317 uint8_t control_byte;
2318 uint8_t port_id[3];
2319};
2320
2321struct ct_sns_rsp {
2322 struct ct_rsp_hdr header;
2323
2324 union {
2325 struct {
2326 uint8_t port_type;
2327 uint8_t port_id[3];
2328 uint8_t port_name[8];
2329 uint8_t sym_port_name_len;
2330 uint8_t sym_port_name[255];
2331 uint8_t node_name[8];
2332 uint8_t sym_node_name_len;
2333 uint8_t sym_node_name[255];
2334 uint8_t init_proc_assoc[8];
2335 uint8_t node_ip_addr[16];
2336 uint8_t class_of_service[4];
2337 uint8_t fc4_types[32];
2338 uint8_t ip_address[16];
2339 uint8_t fabric_port_name[8];
2340 uint8_t reserved;
2341 uint8_t hard_address[3];
2342 } ga_nxt;
2343
2344 struct {
642ef983
CD
2345 /* Assume the largest number of targets for the union */
2346 struct ct_sns_gid_pt_data
2347 entries[MAX_FIBRE_DEVICES_MAX];
1da177e4
LT
2348 } gid_pt;
2349
2350 struct {
2351 uint8_t port_name[8];
2352 } gpn_id;
2353
2354 struct {
2355 uint8_t node_name[8];
2356 } gnn_id;
2357
2358 struct {
2359 uint8_t fc4_types[32];
2360 } gft_id;
cca5335c
AV
2361
2362 struct {
2363 uint32_t entry_count;
2364 uint8_t port_name[8];
2365 struct ct_fdmi_hba_attributes attrs;
2366 } ghat;
d8b45213
AV
2367
2368 struct {
2369 uint8_t port_name[8];
2370 } gfpn_id;
2371
2372 struct {
2373 uint16_t speeds;
2374 uint16_t speed;
2375 } gpsc;
e8c72ba5
CD
2376
2377#define GFF_FCP_SCSI_OFFSET 7
2378 struct {
2379 uint8_t fc4_features[128];
2380 } gff_id;
1da177e4
LT
2381 } rsp;
2382};
2383
2384struct ct_sns_pkt {
2385 union {
2386 struct ct_sns_req req;
2387 struct ct_sns_rsp rsp;
2388 } p;
2389};
2390
2391/*
25985edc 2392 * SNS command structures -- for 2200 compatibility.
1da177e4
LT
2393 */
2394#define RFT_ID_SNS_SCMD_LEN 22
2395#define RFT_ID_SNS_CMD_SIZE 60
2396#define RFT_ID_SNS_DATA_SIZE 16
2397
2398#define RNN_ID_SNS_SCMD_LEN 10
2399#define RNN_ID_SNS_CMD_SIZE 36
2400#define RNN_ID_SNS_DATA_SIZE 16
2401
2402#define GA_NXT_SNS_SCMD_LEN 6
2403#define GA_NXT_SNS_CMD_SIZE 28
2404#define GA_NXT_SNS_DATA_SIZE (620 + 16)
2405
2406#define GID_PT_SNS_SCMD_LEN 6
2407#define GID_PT_SNS_CMD_SIZE 28
642ef983
CD
2408/*
2409 * Assume MAX_FIBRE_DEVICES_2100 as these defines are only used with older
2410 * adapters.
2411 */
2412#define GID_PT_SNS_DATA_SIZE (MAX_FIBRE_DEVICES_2100 * 4 + 16)
1da177e4
LT
2413
2414#define GPN_ID_SNS_SCMD_LEN 6
2415#define GPN_ID_SNS_CMD_SIZE 28
2416#define GPN_ID_SNS_DATA_SIZE (8 + 16)
2417
2418#define GNN_ID_SNS_SCMD_LEN 6
2419#define GNN_ID_SNS_CMD_SIZE 28
2420#define GNN_ID_SNS_DATA_SIZE (8 + 16)
2421
2422struct sns_cmd_pkt {
2423 union {
2424 struct {
2425 uint16_t buffer_length;
2426 uint16_t reserved_1;
2427 uint32_t buffer_address[2];
2428 uint16_t subcommand_length;
2429 uint16_t reserved_2;
2430 uint16_t subcommand;
2431 uint16_t size;
2432 uint32_t reserved_3;
2433 uint8_t param[36];
2434 } cmd;
2435
2436 uint8_t rft_data[RFT_ID_SNS_DATA_SIZE];
2437 uint8_t rnn_data[RNN_ID_SNS_DATA_SIZE];
2438 uint8_t gan_data[GA_NXT_SNS_DATA_SIZE];
2439 uint8_t gid_data[GID_PT_SNS_DATA_SIZE];
2440 uint8_t gpn_data[GPN_ID_SNS_DATA_SIZE];
2441 uint8_t gnn_data[GNN_ID_SNS_DATA_SIZE];
2442 } p;
2443};
2444
5433383e
AV
2445struct fw_blob {
2446 char *name;
2447 uint32_t segs[4];
2448 const struct firmware *fw;
2449};
2450
1da177e4
LT
2451/* Return data from MBC_GET_ID_LIST call. */
2452struct gid_list_info {
2453 uint8_t al_pa;
2454 uint8_t area;
fa2a1ce5 2455 uint8_t domain;
1da177e4
LT
2456 uint8_t loop_id_2100; /* ISP2100/ISP2200 -- 4 bytes. */
2457 uint16_t loop_id; /* ISP23XX -- 6 bytes. */
3d71644c 2458 uint16_t reserved_1; /* ISP24XX -- 8 bytes. */
1da177e4 2459};
1da177e4 2460
2c3dfe3f
SJ
2461/* NPIV */
2462typedef struct vport_info {
2463 uint8_t port_name[WWN_SIZE];
2464 uint8_t node_name[WWN_SIZE];
2465 int vp_id;
2466 uint16_t loop_id;
2467 unsigned long host_no;
2468 uint8_t port_id[3];
2469 int loop_state;
2470} vport_info_t;
2471
2472typedef struct vport_params {
2473 uint8_t port_name[WWN_SIZE];
2474 uint8_t node_name[WWN_SIZE];
2475 uint32_t options;
2476#define VP_OPTS_RETRY_ENABLE BIT_0
2477#define VP_OPTS_VP_DISABLE BIT_1
2478} vport_params_t;
2479
2480/* NPIV - return codes of VP create and modify */
2481#define VP_RET_CODE_OK 0
2482#define VP_RET_CODE_FATAL 1
2483#define VP_RET_CODE_WRONG_ID 2
2484#define VP_RET_CODE_WWPN 3
2485#define VP_RET_CODE_RESOURCES 4
2486#define VP_RET_CODE_NO_MEM 5
2487#define VP_RET_CODE_NOT_FOUND 6
2488
7b867cf7 2489struct qla_hw_data;
2afa19a9 2490struct rsp_que;
abbd8870
AV
2491/*
2492 * ISP operations
2493 */
2494struct isp_operations {
2495
2496 int (*pci_config) (struct scsi_qla_host *);
2497 void (*reset_chip) (struct scsi_qla_host *);
2498 int (*chip_diag) (struct scsi_qla_host *);
2499 void (*config_rings) (struct scsi_qla_host *);
2500 void (*reset_adapter) (struct scsi_qla_host *);
2501 int (*nvram_config) (struct scsi_qla_host *);
2502 void (*update_fw_options) (struct scsi_qla_host *);
2503 int (*load_risc) (struct scsi_qla_host *, uint32_t *);
2504
2505 char * (*pci_info_str) (struct scsi_qla_host *, char *);
2506 char * (*fw_version_str) (struct scsi_qla_host *, char *);
2507
7d12e780 2508 irq_handler_t intr_handler;
7b867cf7
AC
2509 void (*enable_intrs) (struct qla_hw_data *);
2510 void (*disable_intrs) (struct qla_hw_data *);
abbd8870 2511
2afa19a9
AC
2512 int (*abort_command) (srb_t *);
2513 int (*target_reset) (struct fc_port *, unsigned int, int);
2514 int (*lun_reset) (struct fc_port *, unsigned int, int);
abbd8870
AV
2515 int (*fabric_login) (struct scsi_qla_host *, uint16_t, uint8_t,
2516 uint8_t, uint8_t, uint16_t *, uint8_t);
1c7c6357
AV
2517 int (*fabric_logout) (struct scsi_qla_host *, uint16_t, uint8_t,
2518 uint8_t, uint8_t);
abbd8870
AV
2519
2520 uint16_t (*calc_req_entries) (uint16_t);
2521 void (*build_iocbs) (srb_t *, cmd_entry_t *, uint16_t);
8c958a99 2522 void * (*prep_ms_iocb) (struct scsi_qla_host *, uint32_t, uint32_t);
cca5335c
AV
2523 void * (*prep_ms_fdmi_iocb) (struct scsi_qla_host *, uint32_t,
2524 uint32_t);
abbd8870
AV
2525
2526 uint8_t * (*read_nvram) (struct scsi_qla_host *, uint8_t *,
2527 uint32_t, uint32_t);
2528 int (*write_nvram) (struct scsi_qla_host *, uint8_t *, uint32_t,
2529 uint32_t);
2530
2531 void (*fw_dump) (struct scsi_qla_host *, int);
f6df144c
AV
2532
2533 int (*beacon_on) (struct scsi_qla_host *);
2534 int (*beacon_off) (struct scsi_qla_host *);
2535 void (*beacon_blink) (struct scsi_qla_host *);
854165f4
AV
2536
2537 uint8_t * (*read_optrom) (struct scsi_qla_host *, uint8_t *,
2538 uint32_t, uint32_t);
2539 int (*write_optrom) (struct scsi_qla_host *, uint8_t *, uint32_t,
2540 uint32_t);
30c47662
AV
2541
2542 int (*get_flash_version) (struct scsi_qla_host *, void *);
7b867cf7 2543 int (*start_scsi) (srb_t *);
a9083016 2544 int (*abort_isp) (struct scsi_qla_host *);
706f457d 2545 int (*iospace_config)(struct qla_hw_data*);
8ae6d9c7 2546 int (*initialize_adapter)(struct scsi_qla_host *);
abbd8870
AV
2547};
2548
a8488abe
AV
2549/* MSI-X Support *************************************************************/
2550
2551#define QLA_MSIX_CHIP_REV_24XX 3
2552#define QLA_MSIX_FW_MODE(m) (((m) & (BIT_7|BIT_8|BIT_9)) >> 7)
2553#define QLA_MSIX_FW_MODE_1(m) (QLA_MSIX_FW_MODE(m) == 1)
2554
2555#define QLA_MSIX_DEFAULT 0x00
2556#define QLA_MSIX_RSP_Q 0x01
2557
a8488abe
AV
2558#define QLA_MIDX_DEFAULT 0
2559#define QLA_MIDX_RSP_Q 1
73208dfd 2560#define QLA_PCI_MSIX_CONTROL 0xa2
6246b8a1 2561#define QLA_83XX_PCI_MSIX_CONTROL 0x92
a8488abe
AV
2562
2563struct scsi_qla_host;
2564
2565struct qla_msix_entry {
2566 int have_irq;
73208dfd
AC
2567 uint32_t vector;
2568 uint16_t entry;
2569 struct rsp_que *rsp;
a8488abe
AV
2570};
2571
2c3dfe3f
SJ
2572#define WATCH_INTERVAL 1 /* number of seconds */
2573
0971de7f
AV
2574/* Work events. */
2575enum qla_work_type {
2576 QLA_EVT_AEN,
8a659571 2577 QLA_EVT_IDC_ACK,
ac280b67
AV
2578 QLA_EVT_ASYNC_LOGIN,
2579 QLA_EVT_ASYNC_LOGIN_DONE,
2580 QLA_EVT_ASYNC_LOGOUT,
2581 QLA_EVT_ASYNC_LOGOUT_DONE,
5ff1d584
AV
2582 QLA_EVT_ASYNC_ADISC,
2583 QLA_EVT_ASYNC_ADISC_DONE,
3420d36c 2584 QLA_EVT_UEVENT,
8ae6d9c7 2585 QLA_EVT_AENFX,
0971de7f
AV
2586};
2587
2588
2589struct qla_work_evt {
2590 struct list_head list;
2591 enum qla_work_type type;
2592 u32 flags;
2593#define QLA_EVT_FLAG_FREE 0x1
2594
2595 union {
2596 struct {
2597 enum fc_host_event_code code;
2598 u32 data;
2599 } aen;
8a659571
AV
2600 struct {
2601#define QLA_IDC_ACK_REGS 7
2602 uint16_t mb[QLA_IDC_ACK_REGS];
2603 } idc_ack;
ac280b67
AV
2604 struct {
2605 struct fc_port *fcport;
2606#define QLA_LOGIO_LOGIN_RETRIED BIT_0
2607 u16 data[2];
2608 } logio;
3420d36c
AV
2609 struct {
2610 u32 code;
2611#define QLA_UEVENT_CODE_FW_DUMP 0
2612 } uevent;
8ae6d9c7
GM
2613 struct {
2614 uint32_t evtcode;
2615 uint32_t mbx[8];
2616 uint32_t count;
2617 } aenfx;
2618 struct {
2619 srb_t *sp;
2620 } iosb;
2621 } u;
0971de7f
AV
2622};
2623
4d4df193
HK
2624struct qla_chip_state_84xx {
2625 struct list_head list;
2626 struct kref kref;
2627
2628 void *bus;
2629 spinlock_t access_lock;
2630 struct mutex fw_update_mutex;
2631 uint32_t fw_update;
2632 uint32_t op_fw_version;
2633 uint32_t op_fw_size;
2634 uint32_t op_fw_seq_size;
2635 uint32_t diag_fw_version;
2636 uint32_t gold_fw_version;
2637};
2638
e5f5f6f7
HZ
2639struct qla_statistics {
2640 uint32_t total_isp_aborts;
49fd462a
HZ
2641 uint64_t input_bytes;
2642 uint64_t output_bytes;
fabbb8df
JC
2643 uint64_t input_requests;
2644 uint64_t output_requests;
2645 uint32_t control_requests;
2646
2647 uint64_t jiffies_at_last_reset;
e5f5f6f7
HZ
2648};
2649
a9b6f722
SK
2650struct bidi_statistics {
2651 unsigned long long io_count;
2652 unsigned long long transfer_bytes;
2653};
2654
73208dfd
AC
2655/* Multi queue support */
2656#define MBC_INITIALIZE_MULTIQ 0x1f
2657#define QLA_QUE_PAGE 0X1000
2658#define QLA_MQ_SIZE 32
73208dfd
AC
2659#define QLA_MAX_QUEUES 256
2660#define ISP_QUE_REG(ha, id) \
f73cb695 2661 ((ha->mqenable || IS_QLA83XX(ha) || IS_QLA27XX(ha)) ? \
da9b1d5c
AV
2662 ((void __iomem *)ha->mqiobase + (QLA_QUE_PAGE * id)) :\
2663 ((void __iomem *)ha->iobase))
73208dfd
AC
2664#define QLA_REQ_QUE_ID(tag) \
2665 ((tag < QLA_MAX_QUEUES && tag > 0) ? tag : 0)
2666#define QLA_DEFAULT_QUE_QOS 5
2667#define QLA_PRECONFIG_VPORTS 32
2668#define QLA_MAX_VPORTS_QLA24XX 128
2669#define QLA_MAX_VPORTS_QLA25XX 256
7b867cf7
AC
2670/* Response queue data structure */
2671struct rsp_que {
2672 dma_addr_t dma;
2673 response_t *ring;
2674 response_t *ring_ptr;
08029990
AV
2675 uint32_t __iomem *rsp_q_in; /* FWI2-capable only. */
2676 uint32_t __iomem *rsp_q_out;
7b867cf7
AC
2677 uint16_t ring_index;
2678 uint16_t out_ptr;
2679 uint16_t length;
2680 uint16_t options;
7b867cf7 2681 uint16_t rid;
73208dfd
AC
2682 uint16_t id;
2683 uint16_t vp_idx;
7b867cf7 2684 struct qla_hw_data *hw;
73208dfd
AC
2685 struct qla_msix_entry *msix;
2686 struct req_que *req;
2afa19a9 2687 srb_t *status_srb; /* status continuation entry */
68ca949c 2688 struct work_struct q_work;
8ae6d9c7
GM
2689
2690 dma_addr_t dma_fx00;
2691 response_t *ring_fx00;
2692 uint16_t length_fx00;
2693 uint8_t rsp_pkt[REQUEST_ENTRY_SIZE];
7b867cf7 2694};
1da177e4 2695
7b867cf7
AC
2696/* Request queue data structure */
2697struct req_que {
2698 dma_addr_t dma;
2699 request_t *ring;
2700 request_t *ring_ptr;
08029990
AV
2701 uint32_t __iomem *req_q_in; /* FWI2-capable only. */
2702 uint32_t __iomem *req_q_out;
7b867cf7
AC
2703 uint16_t ring_index;
2704 uint16_t in_ptr;
2705 uint16_t cnt;
2706 uint16_t length;
2707 uint16_t options;
2708 uint16_t rid;
73208dfd 2709 uint16_t id;
7b867cf7
AC
2710 uint16_t qos;
2711 uint16_t vp_idx;
73208dfd 2712 struct rsp_que *rsp;
8d93f550 2713 srb_t **outstanding_cmds;
7b867cf7 2714 uint32_t current_outstanding_cmd;
8d93f550 2715 uint16_t num_outstanding_cmds;
7b867cf7 2716 int max_q_depth;
8ae6d9c7
GM
2717
2718 dma_addr_t dma_fx00;
2719 request_t *ring_fx00;
2720 uint16_t length_fx00;
2721 uint8_t req_pkt[REQUEST_ENTRY_SIZE];
7b867cf7 2722};
1da177e4 2723
9a069e19
GM
2724/* Place holder for FW buffer parameters */
2725struct qlfc_fw {
2726 void *fw_buf;
2727 dma_addr_t fw_dma;
2728 uint32_t len;
2729};
2730
0e8cd71c
SK
2731struct scsi_qlt_host {
2732 void *target_lport_ptr;
2733 struct mutex tgt_mutex;
2734 struct mutex tgt_host_action_mutex;
2735 struct qla_tgt *qla_tgt;
2736};
2737
2d70c103
NB
2738struct qlt_hw_data {
2739 /* Protected by hw lock */
2740 uint32_t enable_class_2:1;
2741 uint32_t enable_explicit_conf:1;
2742 uint32_t ini_mode_force_reverse:1;
2743 uint32_t node_name_set:1;
2744
2745 dma_addr_t atio_dma; /* Physical address. */
2746 struct atio *atio_ring; /* Base virtual address */
2747 struct atio *atio_ring_ptr; /* Current address. */
2748 uint16_t atio_ring_index; /* Current index. */
2749 uint16_t atio_q_length;
aa230bc5
AE
2750 uint32_t __iomem *atio_q_in;
2751 uint32_t __iomem *atio_q_out;
2d70c103 2752
2d70c103 2753 struct qla_tgt_func_tmpl *tgt_ops;
8d93f550 2754 struct qla_tgt_cmd *cmds[DEFAULT_OUTSTANDING_COMMANDS];
2d70c103
NB
2755 uint16_t current_handle;
2756
2757 struct qla_tgt_vp_map *tgt_vp_map;
2d70c103
NB
2758
2759 int saved_set;
2760 uint16_t saved_exchange_count;
2761 uint32_t saved_firmware_options_1;
2762 uint32_t saved_firmware_options_2;
2763 uint32_t saved_firmware_options_3;
2764 uint8_t saved_firmware_options[2];
2765 uint8_t saved_add_firmware_options[2];
2766
2767 uint8_t tgt_node_name[WWN_SIZE];
2768};
2769
7b867cf7
AC
2770/*
2771 * Qlogic host adapter specific data structure.
2772*/
2773struct qla_hw_data {
2774 struct pci_dev *pdev;
2775 /* SRB cache. */
2776#define SRB_MIN_REQ 128
2777 mempool_t *srb_mempool;
1da177e4
LT
2778
2779 volatile struct {
1da177e4
LT
2780 uint32_t mbox_int :1;
2781 uint32_t mbox_busy :1;
1da177e4
LT
2782 uint32_t disable_risc_code_load :1;
2783 uint32_t enable_64bit_addressing :1;
2784 uint32_t enable_lip_reset :1;
1da177e4 2785 uint32_t enable_target_reset :1;
7b867cf7 2786 uint32_t enable_lip_full_login :1;
1da177e4 2787 uint32_t enable_led_scheme :1;
7190575f 2788
3d71644c
AV
2789 uint32_t msi_enabled :1;
2790 uint32_t msix_enabled :1;
d4c760c2 2791 uint32_t disable_serdes :1;
4346b149 2792 uint32_t gpsc_supported :1;
2c3dfe3f 2793 uint32_t npiv_supported :1;
85880801 2794 uint32_t pci_channel_io_perm_failure :1;
df613b96 2795 uint32_t fce_enabled :1;
1d2874de 2796 uint32_t fac_supported :1;
7190575f 2797
2533cf67 2798 uint32_t chip_reset_done :1;
cbc8eb67 2799 uint32_t running_gold_fw :1;
85880801 2800 uint32_t eeh_busy :1;
7163ea81 2801 uint32_t cpu_affinity_enabled :1;
3155754a 2802 uint32_t disable_msix_handshake :1;
09ff701a 2803 uint32_t fcp_prio_enabled :1;
7190575f 2804 uint32_t isp82xx_fw_hung:1;
7d613ac6 2805 uint32_t nic_core_hung:1;
7190575f
GM
2806
2807 uint32_t quiesce_owner:1;
7d613ac6
SV
2808 uint32_t nic_core_reset_hdlr_active:1;
2809 uint32_t nic_core_reset_owner:1;
b6d0d9d5 2810 uint32_t isp82xx_no_md_cap:1;
2d70c103 2811 uint32_t host_shutting_down:1;
bf5b8ad7 2812 uint32_t idc_compl_status:1;
8ae6d9c7
GM
2813
2814 uint32_t mr_reset_hdlr_active:1;
2815 uint32_t mr_intr_valid:1;
2816 /* 34 bits */
1da177e4
LT
2817 } flags;
2818
fa2a1ce5 2819 /* This spinlock is used to protect "io transactions", you must
7b867cf7
AC
2820 * acquire it before doing any IO to the card, eg with RD_REG*() and
2821 * WRT_REG*() for the duration of your entire commandtransaction.
2822 *
2823 * This spinlock is of lower priority than the io request lock.
2824 */
1da177e4 2825
7b867cf7 2826 spinlock_t hardware_lock ____cacheline_aligned;
285d0321 2827 int bars;
09483916 2828 int mem_only;
f73cb695 2829 device_reg_t *iobase; /* Base I/O address */
3776541d 2830 resource_size_t pio_address;
fa2a1ce5 2831
7b867cf7 2832#define MIN_IOBASE_LEN 0x100
8ae6d9c7
GM
2833 dma_addr_t bar0_hdl;
2834
2835 void __iomem *cregbase;
2836 dma_addr_t bar2_hdl;
2837#define BAR0_LEN_FX00 (1024 * 1024)
2838#define BAR2_LEN_FX00 (128 * 1024)
2839
2840 uint32_t rqstq_intr_code;
2841 uint32_t mbx_intr_code;
2842 uint32_t req_que_len;
2843 uint32_t rsp_que_len;
2844 uint32_t req_que_off;
2845 uint32_t rsp_que_off;
2846
2847 /* Multi queue data structs */
f73cb695
CD
2848 device_reg_t *mqiobase;
2849 device_reg_t *msixbase;
73208dfd
AC
2850 uint16_t msix_count;
2851 uint8_t mqenable;
2852 struct req_que **req_q_map;
2853 struct rsp_que **rsp_q_map;
2854 unsigned long req_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
2855 unsigned long rsp_qid_map[(QLA_MAX_QUEUES / 8) / sizeof(unsigned long)];
2afa19a9
AC
2856 uint8_t max_req_queues;
2857 uint8_t max_rsp_queues;
73208dfd
AC
2858 struct qla_npiv_entry *npiv_info;
2859 uint16_t nvram_npiv_size;
1da177e4 2860
7b867cf7
AC
2861 uint16_t switch_cap;
2862#define FLOGI_SEQ_DEL BIT_8
2863#define FLOGI_MID_SUPPORT BIT_10
2864#define FLOGI_VSAN_SUPPORT BIT_12
2865#define FLOGI_SP_SUPPORT BIT_13
e5b68a61
AC
2866
2867 uint8_t port_no; /* Physical port of adapter */
2868
7b867cf7
AC
2869 /* Timeout timers. */
2870 uint8_t loop_down_abort_time; /* port down timer */
2871 atomic_t loop_down_timer; /* loop down timer */
2872 uint8_t link_down_timeout; /* link down timeout */
2873 uint16_t max_loop_id;
642ef983 2874 uint16_t max_fibre_devices; /* Maximum number of targets */
1da177e4 2875
1da177e4 2876 uint16_t fb_rev;
7b867cf7 2877 uint16_t min_external_loopid; /* First external loop Id */
1da177e4 2878
d8b45213 2879#define PORT_SPEED_UNKNOWN 0xFFFF
7b867cf7
AC
2880#define PORT_SPEED_1GB 0x00
2881#define PORT_SPEED_2GB 0x01
2882#define PORT_SPEED_4GB 0x03
2883#define PORT_SPEED_8GB 0x04
6246b8a1 2884#define PORT_SPEED_16GB 0x05
f73cb695 2885#define PORT_SPEED_32GB 0x06
3a03eb79 2886#define PORT_SPEED_10GB 0x13
7b867cf7 2887 uint16_t link_data_rate; /* F/W operating speed */
1da177e4
LT
2888
2889 uint8_t current_topology;
2890 uint8_t prev_topology;
2891#define ISP_CFG_NL 1
2892#define ISP_CFG_N 2
2893#define ISP_CFG_FL 4
2894#define ISP_CFG_F 8
2895
7b867cf7 2896 uint8_t operating_mode; /* F/W operating mode */
1da177e4
LT
2897#define LOOP 0
2898#define P2P 1
2899#define LOOP_P2P 2
2900#define P2P_LOOP 3
1da177e4 2901 uint8_t interrupts_on;
7b867cf7
AC
2902 uint32_t isp_abort_cnt;
2903
2904#define PCI_DEVICE_ID_QLOGIC_ISP2532 0x2532
2905#define PCI_DEVICE_ID_QLOGIC_ISP8432 0x8432
3a03eb79 2906#define PCI_DEVICE_ID_QLOGIC_ISP8001 0x8001
6246b8a1
GM
2907#define PCI_DEVICE_ID_QLOGIC_ISP8031 0x8031
2908#define PCI_DEVICE_ID_QLOGIC_ISP2031 0x2031
f73cb695 2909#define PCI_DEVICE_ID_QLOGIC_ISP2071 0x2071
7b867cf7
AC
2910 uint32_t device_type;
2911#define DT_ISP2100 BIT_0
2912#define DT_ISP2200 BIT_1
2913#define DT_ISP2300 BIT_2
2914#define DT_ISP2312 BIT_3
2915#define DT_ISP2322 BIT_4
2916#define DT_ISP6312 BIT_5
2917#define DT_ISP6322 BIT_6
2918#define DT_ISP2422 BIT_7
2919#define DT_ISP2432 BIT_8
2920#define DT_ISP5422 BIT_9
2921#define DT_ISP5432 BIT_10
2922#define DT_ISP2532 BIT_11
2923#define DT_ISP8432 BIT_12
3a03eb79 2924#define DT_ISP8001 BIT_13
a9083016 2925#define DT_ISP8021 BIT_14
6246b8a1
GM
2926#define DT_ISP2031 BIT_15
2927#define DT_ISP8031 BIT_16
8ae6d9c7 2928#define DT_ISPFX00 BIT_17
7ec0effd 2929#define DT_ISP8044 BIT_18
f73cb695
CD
2930#define DT_ISP2071 BIT_19
2931#define DT_ISP_LAST (DT_ISP2071 << 1)
7b867cf7 2932
e02587d7 2933#define DT_T10_PI BIT_25
7b867cf7
AC
2934#define DT_IIDMA BIT_26
2935#define DT_FWI2 BIT_27
2936#define DT_ZIO_SUPPORTED BIT_28
2937#define DT_OEM_001 BIT_29
2938#define DT_ISP2200A BIT_30
2939#define DT_EXTENDED_IDS BIT_31
2940#define DT_MASK(ha) ((ha)->device_type & (DT_ISP_LAST - 1))
2941#define IS_QLA2100(ha) (DT_MASK(ha) & DT_ISP2100)
2942#define IS_QLA2200(ha) (DT_MASK(ha) & DT_ISP2200)
2943#define IS_QLA2300(ha) (DT_MASK(ha) & DT_ISP2300)
2944#define IS_QLA2312(ha) (DT_MASK(ha) & DT_ISP2312)
2945#define IS_QLA2322(ha) (DT_MASK(ha) & DT_ISP2322)
2946#define IS_QLA6312(ha) (DT_MASK(ha) & DT_ISP6312)
2947#define IS_QLA6322(ha) (DT_MASK(ha) & DT_ISP6322)
2948#define IS_QLA2422(ha) (DT_MASK(ha) & DT_ISP2422)
2949#define IS_QLA2432(ha) (DT_MASK(ha) & DT_ISP2432)
2950#define IS_QLA5422(ha) (DT_MASK(ha) & DT_ISP5422)
2951#define IS_QLA5432(ha) (DT_MASK(ha) & DT_ISP5432)
2952#define IS_QLA2532(ha) (DT_MASK(ha) & DT_ISP2532)
2953#define IS_QLA8432(ha) (DT_MASK(ha) & DT_ISP8432)
3a03eb79 2954#define IS_QLA8001(ha) (DT_MASK(ha) & DT_ISP8001)
6246b8a1 2955#define IS_QLA81XX(ha) (IS_QLA8001(ha))
a9083016 2956#define IS_QLA82XX(ha) (DT_MASK(ha) & DT_ISP8021)
7ec0effd 2957#define IS_QLA8044(ha) (DT_MASK(ha) & DT_ISP8044)
6246b8a1
GM
2958#define IS_QLA2031(ha) (DT_MASK(ha) & DT_ISP2031)
2959#define IS_QLA8031(ha) (DT_MASK(ha) & DT_ISP8031)
8ae6d9c7 2960#define IS_QLAFX00(ha) (DT_MASK(ha) & DT_ISPFX00)
f73cb695 2961#define IS_QLA2071(ha) (DT_MASK(ha) & DT_ISP2071)
7b867cf7
AC
2962
2963#define IS_QLA23XX(ha) (IS_QLA2300(ha) || IS_QLA2312(ha) || IS_QLA2322(ha) || \
2964 IS_QLA6312(ha) || IS_QLA6322(ha))
2965#define IS_QLA24XX(ha) (IS_QLA2422(ha) || IS_QLA2432(ha))
2966#define IS_QLA54XX(ha) (IS_QLA5422(ha) || IS_QLA5432(ha))
2967#define IS_QLA25XX(ha) (IS_QLA2532(ha))
6246b8a1 2968#define IS_QLA83XX(ha) (IS_QLA2031(ha) || IS_QLA8031(ha))
7b867cf7 2969#define IS_QLA84XX(ha) (IS_QLA8432(ha))
f73cb695 2970#define IS_QLA27XX(ha) (IS_QLA2071(ha))
7b867cf7
AC
2971#define IS_QLA24XX_TYPE(ha) (IS_QLA24XX(ha) || IS_QLA54XX(ha) || \
2972 IS_QLA84XX(ha))
6246b8a1 2973#define IS_CNA_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA82XX(ha) || \
7ec0effd
AD
2974 IS_QLA8031(ha) || IS_QLA8044(ha))
2975#define IS_P3P_TYPE(ha) (IS_QLA82XX(ha) || IS_QLA8044(ha))
7b867cf7 2976#define IS_QLA2XXX_MIDTYPE(ha) (IS_QLA24XX(ha) || IS_QLA84XX(ha) || \
a9083016 2977 IS_QLA25XX(ha) || IS_QLA81XX(ha) || \
7ec0effd 2978 IS_QLA82XX(ha) || IS_QLA83XX(ha) || \
f73cb695 2979 IS_QLA8044(ha) || IS_QLA27XX(ha))
6246b8a1 2980#define IS_MSIX_NACK_CAPABLE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha))
b77ed25c 2981#define IS_NOPOLLING_TYPE(ha) (IS_QLA81XX(ha) && (ha)->flags.msix_enabled)
f73cb695
CD
2982#define IS_FAC_REQUIRED(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
2983 IS_QLA27XX(ha))
2984#define IS_NOCACHE_VPD_TYPE(ha) (IS_QLA81XX(ha) || IS_QLA83XX(ha) || \
2985 IS_QLA27XX(ha))
ac280b67 2986#define IS_ALOGIO_CAPABLE(ha) (IS_QLA23XX(ha) || IS_FWI2_CAPABLE(ha))
7b867cf7 2987
e02587d7 2988#define IS_T10_PI_CAPABLE(ha) ((ha)->device_type & DT_T10_PI)
7b867cf7
AC
2989#define IS_IIDMA_CAPABLE(ha) ((ha)->device_type & DT_IIDMA)
2990#define IS_FWI2_CAPABLE(ha) ((ha)->device_type & DT_FWI2)
2991#define IS_ZIO_SUPPORTED(ha) ((ha)->device_type & DT_ZIO_SUPPORTED)
2992#define IS_OEM_001(ha) ((ha)->device_type & DT_OEM_001)
2993#define HAS_EXTENDED_IDS(ha) ((ha)->device_type & DT_EXTENDED_IDS)
6246b8a1 2994#define IS_CT6_SUPPORTED(ha) ((ha)->device_type & DT_CT6_SUPPORTED)
f73cb695
CD
2995#define IS_MQUE_CAPABLE(ha) ((ha)->mqenable || IS_QLA83XX(ha) || \
2996 IS_QLA27XX(ha))
a9b6f722 2997#define IS_BIDI_CAPABLE(ha) ((IS_QLA25XX(ha) || IS_QLA2031(ha)))
81178772
SK
2998/* Bit 21 of fw_attributes decides the MCTP capabilities */
2999#define IS_MCTP_CAPABLE(ha) (IS_QLA2031(ha) && \
3000 ((ha)->fw_attributes_ext[0] & BIT_0))
9e522cd8
AE
3001#define IS_PI_UNINIT_CAPABLE(ha) (IS_QLA83XX(ha))
3002#define IS_PI_IPGUARD_CAPABLE(ha) (IS_QLA83XX(ha))
3003#define IS_PI_DIFB_DIX0_CAPABLE(ha) (0)
3004#define IS_PI_SPLIT_DET_CAPABLE_HBA(ha) (IS_QLA83XX(ha))
3005#define IS_PI_SPLIT_DET_CAPABLE(ha) (IS_PI_SPLIT_DET_CAPABLE_HBA(ha) && \
3006 (((ha)->fw_attributes_h << 16 | (ha)->fw_attributes) & BIT_22))
aa230bc5 3007#define IS_ATIO_MSIX_CAPABLE(ha) (IS_QLA83XX(ha))
33c36c0a 3008#define IS_TGT_MODE_CAPABLE(ha) (ha->tgt.atio_q_length)
1da177e4
LT
3009
3010 /* HBA serial number */
3011 uint8_t serial0;
3012 uint8_t serial1;
3013 uint8_t serial2;
3014
3015 /* NVRAM configuration data */
7b867cf7
AC
3016#define MAX_NVRAM_SIZE 4096
3017#define VPD_OFFSET MAX_NVRAM_SIZE / 2
3d71644c 3018 uint16_t nvram_size;
1da177e4 3019 uint16_t nvram_base;
281afe19 3020 void *nvram;
6f641790
AV
3021 uint16_t vpd_size;
3022 uint16_t vpd_base;
281afe19 3023 void *vpd;
1da177e4
LT
3024
3025 uint16_t loop_reset_delay;
1da177e4
LT
3026 uint8_t retry_count;
3027 uint8_t login_timeout;
3028 uint16_t r_a_tov;
3029 int port_down_retry_count;
1da177e4 3030 uint8_t mbx_count;
8ae6d9c7 3031 uint8_t aen_mbx_count;
1da177e4 3032
7b867cf7 3033 uint32_t login_retry_count;
1da177e4
LT
3034 /* SNS command interfaces. */
3035 ms_iocb_entry_t *ms_iocb;
3036 dma_addr_t ms_iocb_dma;
3037 struct ct_sns_pkt *ct_sns;
3038 dma_addr_t ct_sns_dma;
3039 /* SNS command interfaces for 2200. */
3040 struct sns_cmd_pkt *sns_cmd;
3041 dma_addr_t sns_cmd_dma;
3042
7b867cf7
AC
3043#define SFP_DEV_SIZE 256
3044#define SFP_BLOCK_SIZE 64
3045 void *sfp_data;
3046 dma_addr_t sfp_data_dma;
88729e53 3047
b5d0329f 3048#define XGMAC_DATA_SIZE 4096
ce0423f4
AV
3049 void *xgmac_data;
3050 dma_addr_t xgmac_data_dma;
3051
b5d0329f 3052#define DCBX_TLV_DATA_SIZE 4096
11bbc1d8
AV
3053 void *dcbx_tlv;
3054 dma_addr_t dcbx_tlv_dma;
3055
39a11240 3056 struct task_struct *dpc_thread;
1da177e4
LT
3057 uint8_t dpc_active; /* DPC routine is active */
3058
1da177e4
LT
3059 dma_addr_t gid_list_dma;
3060 struct gid_list_info *gid_list;
abbd8870 3061 int gid_list_info_size;
1da177e4 3062
fa2a1ce5 3063 /* Small DMA pool allocations -- maximum 256 bytes in length. */
7b867cf7 3064#define DMA_POOL_SIZE 256
1da177e4
LT
3065 struct dma_pool *s_dma_pool;
3066
3067 dma_addr_t init_cb_dma;
3d71644c
AV
3068 init_cb_t *init_cb;
3069 int init_cb_size;
b64b0e8f
AV
3070 dma_addr_t ex_init_cb_dma;
3071 struct ex_init_cb_81xx *ex_init_cb;
1da177e4 3072
5ff1d584
AV
3073 void *async_pd;
3074 dma_addr_t async_pd_dma;
3075
7a67735b
AV
3076 void *swl;
3077
1da177e4 3078 /* These are used by mailbox operations. */
8ae6d9c7
GM
3079 uint16_t mailbox_out[MAILBOX_REGISTER_COUNT];
3080 uint32_t mailbox_out32[MAILBOX_REGISTER_COUNT];
3081 uint32_t aenmb[AEN_MAILBOX_REGISTER_COUNT_FX00];
1da177e4
LT
3082
3083 mbx_cmd_t *mcp;
8ae6d9c7
GM
3084 struct mbx_cmd_32 *mcp32;
3085
1da177e4 3086 unsigned long mbx_cmd_flags;
7b867cf7
AC
3087#define MBX_INTERRUPT 1
3088#define MBX_INTR_WAIT 2
1da177e4
LT
3089#define MBX_UPDATE_FLASH_ACTIVE 3
3090
7b867cf7 3091 struct mutex vport_lock; /* Virtual port synchronization */
feafb7b1 3092 spinlock_t vport_slock; /* order is hardware_lock, then vport_slock */
7b867cf7 3093 struct completion mbx_cmd_comp; /* Serialize mbx access */
0b05a1f0 3094 struct completion mbx_intr_comp; /* Used for completion notification */
23f2ebd1 3095 struct completion dcbx_comp; /* For set port config notification */
f356bef1
CD
3096 struct completion lb_portup_comp; /* Used to wait for link up during
3097 * loopback */
3098#define DCBX_COMP_TIMEOUT 20
3099#define LB_PORTUP_COMP_TIMEOUT 10
3100
23f2ebd1 3101 int notify_dcbx_comp;
f356bef1 3102 int notify_lb_portup_comp;
a9b6f722 3103 struct mutex selflogin_lock;
1da177e4 3104
1da177e4 3105 /* Basic firmware related information. */
1da177e4
LT
3106 uint16_t fw_major_version;
3107 uint16_t fw_minor_version;
3108 uint16_t fw_subminor_version;
3109 uint16_t fw_attributes;
6246b8a1
GM
3110 uint16_t fw_attributes_h;
3111 uint16_t fw_attributes_ext[2];
1da177e4
LT
3112 uint32_t fw_memory_size;
3113 uint32_t fw_transfer_size;
441d1072
AV
3114 uint32_t fw_srisc_address;
3115#define RISC_START_ADDRESS_2100 0x1000
3116#define RISC_START_ADDRESS_2300 0x800
3117#define RISC_START_ADDRESS_2400 0x100000
24a08138 3118 uint16_t fw_xcb_count;
8d93f550 3119 uint16_t fw_iocb_count;
1da177e4 3120
f73cb695
CD
3121 uint32_t fw_shared_ram_start;
3122 uint32_t fw_shared_ram_end;
3123
7b867cf7 3124 uint16_t fw_options[16]; /* slots: 1,2,3,10,11 */
1da177e4 3125 uint8_t fw_seriallink_options[4];
3d71644c 3126 uint16_t fw_seriallink_options24[4];
1da177e4 3127
55a96158 3128 uint8_t mpi_version[3];
3a03eb79 3129 uint32_t mpi_capabilities;
55a96158 3130 uint8_t phy_version[3];
3a03eb79 3131
f73cb695
CD
3132 /* Firmware dump template */
3133 void *fw_dump_template;
3134 uint32_t fw_dump_template_len;
1da177e4 3135 /* Firmware dump information. */
a7a167bf
AV
3136 struct qla2xxx_fw_dump *fw_dump;
3137 uint32_t fw_dump_len;
d4e3e04d 3138 int fw_dumped;
1da177e4 3139 int fw_dump_reading;
a7a167bf
AV
3140 dma_addr_t eft_dma;
3141 void *eft;
81178772
SK
3142/* Current size of mctp dump is 0x086064 bytes */
3143#define MCTP_DUMP_SIZE 0x086064
3144 dma_addr_t mctp_dump_dma;
3145 void *mctp_dump;
3146 int mctp_dumped;
3147 int mctp_dump_reading;
bb99de67 3148 uint32_t chain_offset;
df613b96
AV
3149 struct dentry *dfs_dir;
3150 struct dentry *dfs_fce;
3151 dma_addr_t fce_dma;
3152 void *fce;
3153 uint32_t fce_bufs;
3154 uint16_t fce_mb[8];
3155 uint64_t fce_wr, fce_rd;
3156 struct mutex fce_mutex;
3157
3d71644c 3158 uint32_t pci_attr;
a8488abe 3159 uint16_t chip_revision;
1da177e4
LT
3160
3161 uint16_t product_id[4];
3162
3163 uint8_t model_number[16+1];
3164#define BINZERO "\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0\0"
1ee27146 3165 char model_desc[80];
cca5335c 3166 uint8_t adapter_id[16+1];
1da177e4 3167
854165f4
AV
3168 /* Option ROM information. */
3169 char *optrom_buffer;
3170 uint32_t optrom_size;
3171 int optrom_state;
3172#define QLA_SWAITING 0
3173#define QLA_SREADING 1
3174#define QLA_SWRITING 2
b7cc176c
JC
3175 uint32_t optrom_region_start;
3176 uint32_t optrom_region_size;
7a8ab9c8 3177 struct mutex optrom_mutex;
854165f4 3178
7b867cf7 3179/* PCI expansion ROM image information. */
30c47662
AV
3180#define ROM_CODE_TYPE_BIOS 0
3181#define ROM_CODE_TYPE_FCODE 1
3182#define ROM_CODE_TYPE_EFI 3
7b867cf7
AC
3183 uint8_t bios_revision[2];
3184 uint8_t efi_revision[2];
3185 uint8_t fcode_revision[16];
30c47662
AV
3186 uint32_t fw_revision[4];
3187
0f2d962f
MI
3188 uint32_t gold_fw_version[4];
3189
3a03eb79
AV
3190 /* Offsets for flash/nvram access (set to ~0 if not used). */
3191 uint32_t flash_conf_off;
3192 uint32_t flash_data_off;
3193 uint32_t nvram_conf_off;
3194 uint32_t nvram_data_off;
3195
7d232c74 3196 uint32_t fdt_wrt_disable;
7ec0effd 3197 uint32_t fdt_wrt_enable;
7d232c74
AV
3198 uint32_t fdt_erase_cmd;
3199 uint32_t fdt_block_size;
3200 uint32_t fdt_unprotect_sec_cmd;
3201 uint32_t fdt_protect_sec_cmd;
7ec0effd 3202 uint32_t fdt_wrt_sts_reg_cmd;
7d232c74 3203
7b867cf7
AC
3204 uint32_t flt_region_flt;
3205 uint32_t flt_region_fdt;
3206 uint32_t flt_region_boot;
3207 uint32_t flt_region_fw;
3208 uint32_t flt_region_vpd_nvram;
3d79038f
AV
3209 uint32_t flt_region_vpd;
3210 uint32_t flt_region_nvram;
7b867cf7 3211 uint32_t flt_region_npiv_conf;
cbc8eb67 3212 uint32_t flt_region_gold_fw;
09ff701a 3213 uint32_t flt_region_fcp_prio;
a9083016 3214 uint32_t flt_region_bootload;
c00d8994 3215
1da177e4 3216 /* Needed for BEACON */
7b867cf7
AC
3217 uint16_t beacon_blink_led;
3218 uint8_t beacon_color_state;
f6df144c
AV
3219#define QLA_LED_GRN_ON 0x01
3220#define QLA_LED_YLW_ON 0x02
3221#define QLA_LED_ABR_ON 0x04
3222#define QLA_LED_ALL_ON 0x07 /* yellow, green, amber. */
3223 /* ISP2322: red, green, amber. */
7b867cf7
AC
3224 uint16_t zio_mode;
3225 uint16_t zio_timer;
a8488abe 3226
73208dfd 3227 struct qla_msix_entry *msix_entries;
2c3dfe3f 3228
7b867cf7
AC
3229 struct list_head vp_list; /* list of VP */
3230 unsigned long vp_idx_map[(MAX_MULTI_ID_FABRIC / 8) /
3231 sizeof(unsigned long)];
3232 uint16_t num_vhosts; /* number of vports created */
3233 uint16_t num_vsans; /* number of vsan created */
3234 uint16_t max_npiv_vports; /* 63 or 125 per topoloty */
3235 int cur_vport_count;
3236
3237 struct qla_chip_state_84xx *cs84xx;
8ae6d9c7 3238 struct qla_statistics qla_stats;
7b867cf7 3239 struct isp_operations *isp_ops;
68ca949c 3240 struct workqueue_struct *wq;
9a069e19 3241 struct qlfc_fw fw_buf;
09ff701a
SR
3242
3243 /* FCP_CMND priority support */
3244 struct qla_fcp_prio_cfg *fcp_prio_cfg;
a9083016
GM
3245
3246 struct dma_pool *dl_dma_pool;
3247#define DSD_LIST_DMA_POOL_SIZE 512
3248
3249 struct dma_pool *fcp_cmnd_dma_pool;
3250 mempool_t *ctx_mempool;
3251#define FCP_CMND_DMA_POOL_SIZE 512
3252
3253 unsigned long nx_pcibase; /* Base I/O address */
3254 uint8_t *nxdb_rd_ptr; /* Doorbell read pointer */
3255 unsigned long nxdb_wr_ptr; /* Door bell write pointer */
a9083016
GM
3256
3257 uint32_t crb_win;
3258 uint32_t curr_window;
3259 uint32_t ddr_mn_window;
3260 unsigned long mn_win_crb;
3261 unsigned long ms_win_crb;
3262 int qdr_sn_window;
7d613ac6
SV
3263 uint32_t fcoe_dev_init_timeout;
3264 uint32_t fcoe_reset_timeout;
a9083016
GM
3265 rwlock_t hw_lock;
3266 uint16_t portnum; /* port number */
3267 int link_width;
3268 struct fw_blob *hablob;
3269 struct qla82xx_legacy_intr_set nx_legacy_intr;
3270
3271 uint16_t gbl_dsd_inuse;
3272 uint16_t gbl_dsd_avail;
3273 struct list_head gbl_dsd_list;
3274#define NUM_DSD_CHAIN 4096
9c2b2975
HZ
3275
3276 uint8_t fw_type;
3277 __le32 file_prd_off; /* File firmware product offset */
08de2844
GM
3278
3279 uint32_t md_template_size;
3280 void *md_tmplt_hdr;
3281 dma_addr_t md_tmplt_hdr_dma;
3282 void *md_dump;
3283 uint32_t md_dump_size;
2d70c103 3284
5f16b331 3285 void *loop_id_map;
7d613ac6
SV
3286
3287 /* QLA83XX IDC specific fields */
3288 uint32_t idc_audit_ts;
454073c9 3289 uint32_t idc_extend_tmo;
7d613ac6
SV
3290
3291 /* DPC low-priority workqueue */
3292 struct workqueue_struct *dpc_lp_wq;
3293 struct work_struct idc_aen;
3294 /* DPC high-priority workqueue */
3295 struct workqueue_struct *dpc_hp_wq;
3296 struct work_struct nic_core_reset;
3297 struct work_struct idc_state_handler;
3298 struct work_struct nic_core_unrecoverable;
f3ddac19 3299 struct work_struct board_disable;
7d613ac6 3300
8ae6d9c7
GM
3301 struct mr_data_fx00 mr;
3302
2d70c103 3303 struct qlt_hw_data tgt;
7b867cf7
AC
3304};
3305
3306/*
3307 * Qlogic scsi host structure
3308 */
3309typedef struct scsi_qla_host {
3310 struct list_head list;
3311 struct list_head vp_fcports; /* list of fcports */
3312 struct list_head work_list;
f999f4c1
AV
3313 spinlock_t work_lock;
3314
7b867cf7
AC
3315 /* Commonly used flags and state information. */
3316 struct Scsi_Host *host;
3317 unsigned long host_no;
3318 uint8_t host_str[16];
3319
3320 volatile struct {
3321 uint32_t init_done :1;
3322 uint32_t online :1;
7b867cf7
AC
3323 uint32_t reset_active :1;
3324
3325 uint32_t management_server_logged_in :1;
3326 uint32_t process_response_queue :1;
bad75002 3327 uint32_t difdix_supported:1;
feafb7b1 3328 uint32_t delete_progress:1;
8ae6d9c7
GM
3329
3330 uint32_t fw_tgt_reported:1;
7b867cf7
AC
3331 } flags;
3332
3333 atomic_t loop_state;
3334#define LOOP_TIMEOUT 1
3335#define LOOP_DOWN 2
3336#define LOOP_UP 3
3337#define LOOP_UPDATE 4
3338#define LOOP_READY 5
3339#define LOOP_DEAD 6
3340
3341 unsigned long dpc_flags;
3342#define RESET_MARKER_NEEDED 0 /* Send marker to ISP. */
3343#define RESET_ACTIVE 1
3344#define ISP_ABORT_NEEDED 2 /* Initiate ISP abort. */
3345#define ABORT_ISP_ACTIVE 3 /* ISP abort in progress. */
3346#define LOOP_RESYNC_NEEDED 4 /* Device Resync needed. */
3347#define LOOP_RESYNC_ACTIVE 5
3348#define LOCAL_LOOP_UPDATE 6 /* Perform a local loop update. */
3349#define RSCN_UPDATE 7 /* Perform an RSCN update. */
ddb9b126
SS
3350#define RELOGIN_NEEDED 8
3351#define REGISTER_FC4_NEEDED 9 /* SNS FC4 registration required. */
3352#define ISP_ABORT_RETRY 10 /* ISP aborted. */
3353#define BEACON_BLINK_NEEDED 11
3354#define REGISTER_FDMI_NEEDED 12
3355#define FCPORT_UPDATE_NEEDED 13
3356#define VP_DPC_NEEDED 14 /* wake up for VP dpc handling */
3357#define UNLOADING 15
3358#define NPIV_CONFIG_NEEDED 16
a9083016
GM
3359#define ISP_UNRECOVERABLE 17
3360#define FCOE_CTX_RESET_NEEDED 18 /* Initiate FCoE context reset */
b1d46989 3361#define MPI_RESET_NEEDED 19 /* Initiate MPI FW reset */
579d12b5 3362#define ISP_QUIESCE_NEEDED 20 /* Driver need some quiescence */
2d70c103 3363#define SCR_PENDING 21 /* SCR in target mode */
50280c01
CD
3364#define PORT_UPDATE_NEEDED 22
3365#define FX00_RESET_RECOVERY 23
3366#define FX00_TARGET_SCAN 24
3367#define FX00_CRITEMP_RECOVERY 25
e8f5e95d 3368#define FX00_HOST_INFO_RESEND 26
7b867cf7
AC
3369
3370 uint32_t device_flags;
ddb9b126
SS
3371#define SWITCH_FOUND BIT_0
3372#define DFLG_NO_CABLE BIT_1
a9083016 3373#define DFLG_DEV_FAILED BIT_5
7b867cf7 3374
7b867cf7
AC
3375 /* ISP configuration data. */
3376 uint16_t loop_id; /* Host adapter loop id */
a9b6f722
SK
3377 uint16_t self_login_loop_id; /* host adapter loop id
3378 * get it on self login
3379 */
3380 fc_port_t bidir_fcport; /* fcport used for bidir cmnds
3381 * no need of allocating it for
3382 * each command
3383 */
7b867cf7
AC
3384
3385 port_id_t d_id; /* Host adapter port id */
3386 uint8_t marker_needed;
3387 uint16_t mgmt_svr_loop_id;
3388
3389
3390
7b867cf7
AC
3391 /* Timeout timers. */
3392 uint8_t loop_down_abort_time; /* port down timer */
3393 atomic_t loop_down_timer; /* loop down timer */
3394 uint8_t link_down_timeout; /* link down timeout */
3395
3396 uint32_t timer_active;
3397 struct timer_list timer;
3398
3399 uint8_t node_name[WWN_SIZE];
3400 uint8_t port_name[WWN_SIZE];
3401 uint8_t fabric_node_name[WWN_SIZE];
bad7001c
AV
3402
3403 uint16_t fcoe_vlan_id;
3404 uint16_t fcoe_fcf_idx;
3405 uint8_t fcoe_vn_port_mac[6];
3406
7ec0effd 3407 uint32_t vp_abort_cnt;
7b867cf7 3408
2c3dfe3f 3409 struct fc_vport *fc_vport; /* holds fc_vport * for each vport */
2c3dfe3f
SJ
3410 uint16_t vp_idx; /* vport ID */
3411
2c3dfe3f 3412 unsigned long vp_flags;
2c3dfe3f
SJ
3413#define VP_IDX_ACQUIRED 0 /* bit no 0 */
3414#define VP_CREATE_NEEDED 1
3415#define VP_BIND_NEEDED 2
3416#define VP_DELETE_NEEDED 3
3417#define VP_SCR_NEEDED 4 /* State Change Request registration */
3418 atomic_t vp_state;
3419#define VP_OFFLINE 0
3420#define VP_ACTIVE 1
3421#define VP_FAILED 2
3422// #define VP_DISABLE 3
3423 uint16_t vp_err_state;
3424 uint16_t vp_prev_err_state;
3425#define VP_ERR_UNKWN 0
3426#define VP_ERR_PORTDWN 1
3427#define VP_ERR_FAB_UNSUPPORTED 2
3428#define VP_ERR_FAB_NORESOURCES 3
3429#define VP_ERR_FAB_LOGOUT 4
3430#define VP_ERR_ADAP_NORESOURCES 5
7b867cf7 3431 struct qla_hw_data *hw;
0e8cd71c 3432 struct scsi_qlt_host vha_tgt;
2afa19a9 3433 struct req_que *req;
a9083016
GM
3434 int fw_heartbeat_counter;
3435 int seconds_since_last_heartbeat;
2be21fa2
SK
3436 struct fc_host_statistics fc_host_stat;
3437 struct qla_statistics qla_stats;
a9b6f722 3438 struct bidi_statistics bidi_stats;
feafb7b1
AE
3439
3440 atomic_t vref_count;
7ec0effd 3441 struct qla8044_reset_template reset_tmplt;
1da177e4
LT
3442} scsi_qla_host_t;
3443
2d70c103
NB
3444#define SET_VP_IDX 1
3445#define SET_AL_PA 2
3446#define RESET_VP_IDX 3
3447#define RESET_AL_PA 4
3448struct qla_tgt_vp_map {
3449 uint8_t idx;
3450 scsi_qla_host_t *vha;
3451};
3452
1da177e4
LT
3453/*
3454 * Macros to help code, maintain, etc.
3455 */
3456#define LOOP_TRANSITION(ha) \
3457 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
23443b1d 3458 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags) || \
1da177e4 3459 atomic_read(&ha->loop_state) == LOOP_DOWN)
fa2a1ce5 3460
8ae6d9c7
GM
3461#define STATE_TRANSITION(ha) \
3462 (test_bit(ISP_ABORT_NEEDED, &ha->dpc_flags) || \
3463 test_bit(LOOP_RESYNC_NEEDED, &ha->dpc_flags))
3464
feafb7b1
AE
3465#define QLA_VHA_MARK_BUSY(__vha, __bail) do { \
3466 atomic_inc(&__vha->vref_count); \
3467 mb(); \
3468 if (__vha->flags.delete_progress) { \
3469 atomic_dec(&__vha->vref_count); \
3470 __bail = 1; \
3471 } else { \
3472 __bail = 0; \
3473 } \
3474} while (0)
3475
3476#define QLA_VHA_MARK_NOT_BUSY(__vha) do { \
3477 atomic_dec(&__vha->vref_count); \
3478} while (0)
3479
1da177e4
LT
3480/*
3481 * qla2x00 local function return status codes
3482 */
3483#define MBS_MASK 0x3fff
3484
3485#define QLA_SUCCESS (MBS_COMMAND_COMPLETE & MBS_MASK)
3486#define QLA_INVALID_COMMAND (MBS_INVALID_COMMAND & MBS_MASK)
3487#define QLA_INTERFACE_ERROR (MBS_HOST_INTERFACE_ERROR & MBS_MASK)
3488#define QLA_TEST_FAILED (MBS_TEST_FAILED & MBS_MASK)
3489#define QLA_COMMAND_ERROR (MBS_COMMAND_ERROR & MBS_MASK)
3490#define QLA_PARAMETER_ERROR (MBS_COMMAND_PARAMETER_ERROR & MBS_MASK)
3491#define QLA_PORT_ID_USED (MBS_PORT_ID_USED & MBS_MASK)
3492#define QLA_LOOP_ID_USED (MBS_LOOP_ID_USED & MBS_MASK)
3493#define QLA_ALL_IDS_IN_USE (MBS_ALL_IDS_IN_USE & MBS_MASK)
3494#define QLA_NOT_LOGGED_IN (MBS_NOT_LOGGED_IN & MBS_MASK)
3495
3496#define QLA_FUNCTION_TIMEOUT 0x100
3497#define QLA_FUNCTION_PARAMETER_ERROR 0x101
3498#define QLA_FUNCTION_FAILED 0x102
3499#define QLA_MEMORY_ALLOC_FAILED 0x103
3500#define QLA_LOCK_TIMEOUT 0x104
3501#define QLA_ABORTED 0x105
3502#define QLA_SUSPENDED 0x106
3503#define QLA_BUSY 0x107
cca5335c 3504#define QLA_ALREADY_REGISTERED 0x109
1da177e4 3505
1da177e4
LT
3506#define NVRAM_DELAY() udelay(10)
3507
1da177e4
LT
3508/*
3509 * Flash support definitions
3510 */
854165f4
AV
3511#define OPTROM_SIZE_2300 0x20000
3512#define OPTROM_SIZE_2322 0x100000
3513#define OPTROM_SIZE_24XX 0x100000
c3a2f0df 3514#define OPTROM_SIZE_25XX 0x200000
3a03eb79 3515#define OPTROM_SIZE_81XX 0x400000
a9083016 3516#define OPTROM_SIZE_82XX 0x800000
6246b8a1 3517#define OPTROM_SIZE_83XX 0x1000000
a9083016
GM
3518
3519#define OPTROM_BURST_SIZE 0x1000
3520#define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
1da177e4 3521
bad75002
AE
3522#define QLA_DSDS_PER_IOCB 37
3523
4d78c973
GM
3524#define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
3525
58548cb5
GM
3526#define QLA_SG_ALL 1024
3527
4d78c973
GM
3528enum nexus_wait_type {
3529 WAIT_HOST = 0,
3530 WAIT_TARGET,
3531 WAIT_LUN,
3532};
3533
1da177e4
LT
3534#include "qla_gbl.h"
3535#include "qla_dbg.h"
3536#include "qla_inline.h"
1da177e4 3537#endif