]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/scsi/qla2xxx/qla_mbx.c
[SCSI] qla2xxx: Add BSG interface for read/write serdes register.
[mirror_ubuntu-hirsute-kernel.git] / drivers / scsi / qla2xxx / qla_mbx.c
CommitLineData
1da177e4 1/*
fa90c54f 2 * QLogic Fibre Channel HBA Driver
1e63395c 3 * Copyright (c) 2003-2013 QLogic Corporation
1da177e4 4 *
fa90c54f 5 * See LICENSE.qla2xxx for copyright and licensing details.
1da177e4
LT
6 */
7#include "qla_def.h"
2d70c103 8#include "qla_target.h"
1da177e4
LT
9
10#include <linux/delay.h>
5a0e3ad6 11#include <linux/gfp.h>
1da177e4 12
1da177e4
LT
13
14/*
15 * qla2x00_mailbox_command
16 * Issue mailbox command and waits for completion.
17 *
18 * Input:
19 * ha = adapter block pointer.
20 * mcp = driver internal mbx struct pointer.
21 *
22 * Output:
23 * mb[MAX_MAILBOX_REGISTER_COUNT] = returned mailbox data.
24 *
25 * Returns:
26 * 0 : QLA_SUCCESS = cmd performed success
27 * 1 : QLA_FUNCTION_FAILED (error encountered)
28 * 6 : QLA_FUNCTION_TIMEOUT (timeout condition encountered)
29 *
30 * Context:
31 * Kernel context.
32 */
33static int
7b867cf7 34qla2x00_mailbox_command(scsi_qla_host_t *vha, mbx_cmd_t *mcp)
1da177e4
LT
35{
36 int rval;
37 unsigned long flags = 0;
2c3dfe3f 38 device_reg_t __iomem *reg;
1c7c6357 39 uint8_t abort_active;
2c3dfe3f 40 uint8_t io_lock_on;
cdbb0a4f 41 uint16_t command = 0;
1da177e4
LT
42 uint16_t *iptr;
43 uint16_t __iomem *optr;
44 uint32_t cnt;
45 uint32_t mboxes;
1da177e4 46 unsigned long wait_time;
7b867cf7
AC
47 struct qla_hw_data *ha = vha->hw;
48 scsi_qla_host_t *base_vha = pci_get_drvdata(ha->pdev);
2c3dfe3f 49
5e19ed90 50 ql_dbg(ql_dbg_mbx, vha, 0x1000, "Entered %s.\n", __func__);
7c3df132
SK
51
52 if (ha->pdev->error_state > pci_channel_io_frozen) {
5e19ed90 53 ql_log(ql_log_warn, vha, 0x1001,
7c3df132
SK
54 "error_state is greater than pci_channel_io_frozen, "
55 "exiting.\n");
b9b12f73 56 return QLA_FUNCTION_TIMEOUT;
7c3df132 57 }
b9b12f73 58
a9083016 59 if (vha->device_flags & DFLG_DEV_FAILED) {
5e19ed90 60 ql_log(ql_log_warn, vha, 0x1002,
7c3df132 61 "Device in failed state, exiting.\n");
a9083016
GM
62 return QLA_FUNCTION_TIMEOUT;
63 }
64
2c3dfe3f 65 reg = ha->iobase;
7b867cf7 66 io_lock_on = base_vha->flags.init_done;
1da177e4
LT
67
68 rval = QLA_SUCCESS;
7b867cf7 69 abort_active = test_bit(ABORT_ISP_ACTIVE, &base_vha->dpc_flags);
1c7c6357 70
1da177e4 71
85880801 72 if (ha->flags.pci_channel_io_perm_failure) {
5e19ed90 73 ql_log(ql_log_warn, vha, 0x1003,
7c3df132 74 "Perm failure on EEH timeout MBX, exiting.\n");
85880801
AV
75 return QLA_FUNCTION_TIMEOUT;
76 }
77
7ec0effd 78 if (IS_P3P_TYPE(ha) && ha->flags.isp82xx_fw_hung) {
862cd01e
GM
79 /* Setting Link-Down error */
80 mcp->mb[0] = MBS_LINK_DOWN_ERROR;
5e19ed90 81 ql_log(ql_log_warn, vha, 0x1004,
7c3df132 82 "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
1806fcd5 83 return QLA_FUNCTION_TIMEOUT;
862cd01e
GM
84 }
85
1da177e4 86 /*
1c7c6357
AV
87 * Wait for active mailbox commands to finish by waiting at most tov
88 * seconds. This is to serialize actual issuing of mailbox cmds during
89 * non ISP abort time.
1da177e4 90 */
8eca3f39
AV
91 if (!wait_for_completion_timeout(&ha->mbx_cmd_comp, mcp->tov * HZ)) {
92 /* Timeout occurred. Return error. */
5e19ed90 93 ql_log(ql_log_warn, vha, 0x1005,
d8c0d546
CD
94 "Cmd access timeout, cmd=0x%x, Exiting.\n",
95 mcp->mb[0]);
8eca3f39 96 return QLA_FUNCTION_TIMEOUT;
1da177e4
LT
97 }
98
99 ha->flags.mbox_busy = 1;
100 /* Save mailbox command for debug */
101 ha->mcp = mcp;
102
5e19ed90 103 ql_dbg(ql_dbg_mbx, vha, 0x1006,
7c3df132 104 "Prepare to issue mbox cmd=0x%x.\n", mcp->mb[0]);
1da177e4
LT
105
106 spin_lock_irqsave(&ha->hardware_lock, flags);
107
108 /* Load mailbox registers. */
7ec0effd 109 if (IS_P3P_TYPE(ha))
a9083016 110 optr = (uint16_t __iomem *)&reg->isp82.mailbox_in[0];
7ec0effd 111 else if (IS_FWI2_CAPABLE(ha) && !(IS_P3P_TYPE(ha)))
1c7c6357
AV
112 optr = (uint16_t __iomem *)&reg->isp24.mailbox0;
113 else
114 optr = (uint16_t __iomem *)MAILBOX_REG(ha, &reg->isp, 0);
1da177e4
LT
115
116 iptr = mcp->mb;
117 command = mcp->mb[0];
118 mboxes = mcp->out_mb;
119
0e31a2c8
JC
120 ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1111,
121 "Mailbox registers (OUT):\n");
1da177e4
LT
122 for (cnt = 0; cnt < ha->mbx_count; cnt++) {
123 if (IS_QLA2200(ha) && cnt == 8)
1c7c6357
AV
124 optr =
125 (uint16_t __iomem *)MAILBOX_REG(ha, &reg->isp, 8);
0e31a2c8
JC
126 if (mboxes & BIT_0) {
127 ql_dbg(ql_dbg_mbx, vha, 0x1112,
128 "mbox[%d]<-0x%04x\n", cnt, *iptr);
1da177e4 129 WRT_REG_WORD(optr, *iptr);
0e31a2c8 130 }
1da177e4
LT
131
132 mboxes >>= 1;
133 optr++;
134 iptr++;
135 }
136
5e19ed90 137 ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1117,
7c3df132 138 "I/O Address = %p.\n", optr);
1da177e4
LT
139
140 /* Issue set host interrupt command to send cmd out. */
141 ha->flags.mbox_int = 0;
142 clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
143
144 /* Unlock mbx registers and wait for interrupt */
5e19ed90 145 ql_dbg(ql_dbg_mbx, vha, 0x100f,
7c3df132
SK
146 "Going to unlock irq & waiting for interrupts. "
147 "jiffies=%lx.\n", jiffies);
1da177e4
LT
148
149 /* Wait for mbx cmd completion until timeout */
150
124f85e6 151 if ((!abort_active && io_lock_on) || IS_NOPOLLING_TYPE(ha)) {
1da177e4
LT
152 set_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
153
7ec0effd 154 if (IS_P3P_TYPE(ha)) {
a9083016
GM
155 if (RD_REG_DWORD(&reg->isp82.hint) &
156 HINT_MBX_INT_PENDING) {
157 spin_unlock_irqrestore(&ha->hardware_lock,
158 flags);
8937f2f1 159 ha->flags.mbox_busy = 0;
5e19ed90 160 ql_dbg(ql_dbg_mbx, vha, 0x1010,
7c3df132 161 "Pending mailbox timeout, exiting.\n");
cdbb0a4f
SV
162 rval = QLA_FUNCTION_TIMEOUT;
163 goto premature_exit;
a9083016
GM
164 }
165 WRT_REG_DWORD(&reg->isp82.hint, HINT_MBX_INT_PENDING);
166 } else if (IS_FWI2_CAPABLE(ha))
1c7c6357
AV
167 WRT_REG_DWORD(&reg->isp24.hccr, HCCRX_SET_HOST_INT);
168 else
169 WRT_REG_WORD(&reg->isp.hccr, HCCR_SET_HOST_INT);
1da177e4
LT
170 spin_unlock_irqrestore(&ha->hardware_lock, flags);
171
754d1243
GM
172 if (!wait_for_completion_timeout(&ha->mbx_intr_comp,
173 mcp->tov * HZ)) {
174 ql_dbg(ql_dbg_mbx, vha, 0x117a,
175 "cmd=%x Timeout.\n", command);
176 spin_lock_irqsave(&ha->hardware_lock, flags);
177 clear_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags);
178 spin_unlock_irqrestore(&ha->hardware_lock, flags);
179 }
1da177e4 180 } else {
5e19ed90 181 ql_dbg(ql_dbg_mbx, vha, 0x1011,
7c3df132 182 "Cmd=%x Polling Mode.\n", command);
1da177e4 183
7ec0effd 184 if (IS_P3P_TYPE(ha)) {
a9083016
GM
185 if (RD_REG_DWORD(&reg->isp82.hint) &
186 HINT_MBX_INT_PENDING) {
187 spin_unlock_irqrestore(&ha->hardware_lock,
188 flags);
8937f2f1 189 ha->flags.mbox_busy = 0;
5e19ed90 190 ql_dbg(ql_dbg_mbx, vha, 0x1012,
7c3df132 191 "Pending mailbox timeout, exiting.\n");
cdbb0a4f
SV
192 rval = QLA_FUNCTION_TIMEOUT;
193 goto premature_exit;
a9083016
GM
194 }
195 WRT_REG_DWORD(&reg->isp82.hint, HINT_MBX_INT_PENDING);
196 } else if (IS_FWI2_CAPABLE(ha))
1c7c6357
AV
197 WRT_REG_DWORD(&reg->isp24.hccr, HCCRX_SET_HOST_INT);
198 else
199 WRT_REG_WORD(&reg->isp.hccr, HCCR_SET_HOST_INT);
1da177e4 200 spin_unlock_irqrestore(&ha->hardware_lock, flags);
1da177e4
LT
201
202 wait_time = jiffies + mcp->tov * HZ; /* wait at most tov secs */
203 while (!ha->flags.mbox_int) {
204 if (time_after(jiffies, wait_time))
205 break;
206
207 /* Check for pending interrupts. */
73208dfd 208 qla2x00_poll(ha->rsp_q_map[0]);
1da177e4 209
85880801
AV
210 if (!ha->flags.mbox_int &&
211 !(IS_QLA2200(ha) &&
212 command == MBC_LOAD_RISC_RAM_EXTENDED))
59989831 213 msleep(10);
1da177e4 214 } /* while */
5e19ed90 215 ql_dbg(ql_dbg_mbx, vha, 0x1013,
7c3df132
SK
216 "Waited %d sec.\n",
217 (uint)((jiffies - (wait_time - (mcp->tov * HZ)))/HZ));
1da177e4
LT
218 }
219
1da177e4
LT
220 /* Check whether we timed out */
221 if (ha->flags.mbox_int) {
222 uint16_t *iptr2;
223
5e19ed90 224 ql_dbg(ql_dbg_mbx, vha, 0x1014,
7c3df132 225 "Cmd=%x completed.\n", command);
1da177e4
LT
226
227 /* Got interrupt. Clear the flag. */
228 ha->flags.mbox_int = 0;
229 clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
230
7ec0effd 231 if (IS_P3P_TYPE(ha) && ha->flags.isp82xx_fw_hung) {
cdbb0a4f
SV
232 ha->flags.mbox_busy = 0;
233 /* Setting Link-Down error */
234 mcp->mb[0] = MBS_LINK_DOWN_ERROR;
235 ha->mcp = NULL;
236 rval = QLA_FUNCTION_FAILED;
5e19ed90 237 ql_log(ql_log_warn, vha, 0x1015,
7c3df132 238 "FW hung = %d.\n", ha->flags.isp82xx_fw_hung);
cdbb0a4f
SV
239 goto premature_exit;
240 }
241
354d6b21 242 if (ha->mailbox_out[0] != MBS_COMMAND_COMPLETE)
1da177e4 243 rval = QLA_FUNCTION_FAILED;
1da177e4
LT
244
245 /* Load return mailbox registers. */
246 iptr2 = mcp->mb;
247 iptr = (uint16_t *)&ha->mailbox_out[0];
248 mboxes = mcp->in_mb;
0e31a2c8
JC
249
250 ql_dbg(ql_dbg_mbx, vha, 0x1113,
251 "Mailbox registers (IN):\n");
1da177e4 252 for (cnt = 0; cnt < ha->mbx_count; cnt++) {
0e31a2c8 253 if (mboxes & BIT_0) {
1da177e4 254 *iptr2 = *iptr;
0e31a2c8
JC
255 ql_dbg(ql_dbg_mbx, vha, 0x1114,
256 "mbox[%d]->0x%04x\n", cnt, *iptr2);
257 }
1da177e4
LT
258
259 mboxes >>= 1;
260 iptr2++;
261 iptr++;
262 }
263 } else {
264
1c7c6357
AV
265 uint16_t mb0;
266 uint32_t ictrl;
267
e428924c 268 if (IS_FWI2_CAPABLE(ha)) {
1c7c6357
AV
269 mb0 = RD_REG_WORD(&reg->isp24.mailbox0);
270 ictrl = RD_REG_DWORD(&reg->isp24.ictrl);
271 } else {
cca5335c 272 mb0 = RD_MAILBOX_REG(ha, &reg->isp, 0);
1c7c6357
AV
273 ictrl = RD_REG_WORD(&reg->isp.ictrl);
274 }
5e19ed90 275 ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1119,
5f28d2d7
SK
276 "MBX Command timeout for cmd %x, iocontrol=%x jiffies=%lx "
277 "mb[0]=0x%x\n", command, ictrl, jiffies, mb0);
5e19ed90 278 ql_dump_regs(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1019);
1da177e4 279
f55bfc88
CD
280 /*
281 * Attempt to capture a firmware dump for further analysis
b8eb4136
CD
282 * of the current firmware state. We do not need to do this
283 * if we are intentionally generating a dump.
f55bfc88 284 */
b8eb4136
CD
285 if (mcp->mb[0] != MBC_GEN_SYSTEM_ERROR)
286 ha->isp_ops->fw_dump(vha, 0);
f55bfc88 287
1da177e4
LT
288 rval = QLA_FUNCTION_TIMEOUT;
289 }
290
1da177e4
LT
291 ha->flags.mbox_busy = 0;
292
293 /* Clean up */
294 ha->mcp = NULL;
295
124f85e6 296 if ((abort_active || !io_lock_on) && !IS_NOPOLLING_TYPE(ha)) {
5e19ed90 297 ql_dbg(ql_dbg_mbx, vha, 0x101a,
7c3df132 298 "Checking for additional resp interrupt.\n");
1da177e4
LT
299
300 /* polling mode for non isp_abort commands. */
73208dfd 301 qla2x00_poll(ha->rsp_q_map[0]);
1da177e4
LT
302 }
303
1c7c6357
AV
304 if (rval == QLA_FUNCTION_TIMEOUT &&
305 mcp->mb[0] != MBC_GEN_SYSTEM_ERROR) {
85880801
AV
306 if (!io_lock_on || (mcp->flags & IOCTL_CMD) ||
307 ha->flags.eeh_busy) {
1da177e4 308 /* not in dpc. schedule it for dpc to take over. */
5e19ed90 309 ql_dbg(ql_dbg_mbx, vha, 0x101b,
7c3df132 310 "Timeout, schedule isp_abort_needed.\n");
cdbb0a4f
SV
311
312 if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
313 !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
314 !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
63154916
GM
315 if (IS_QLA82XX(ha)) {
316 ql_dbg(ql_dbg_mbx, vha, 0x112a,
317 "disabling pause transmit on port "
318 "0 & 1.\n");
319 qla82xx_wr_32(ha,
320 QLA82XX_CRB_NIU + 0x98,
321 CRB_NIU_XG_PAUSE_CTL_P0|
322 CRB_NIU_XG_PAUSE_CTL_P1);
323 }
7c3df132 324 ql_log(ql_log_info, base_vha, 0x101c,
24d9ee85 325 "Mailbox cmd timeout occurred, cmd=0x%x, "
d8c0d546
CD
326 "mb[0]=0x%x, eeh_busy=0x%x. Scheduling ISP "
327 "abort.\n", command, mcp->mb[0],
328 ha->flags.eeh_busy);
cdbb0a4f
SV
329 set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
330 qla2xxx_wake_dpc(vha);
331 }
1da177e4 332 } else if (!abort_active) {
1da177e4 333 /* call abort directly since we are in the DPC thread */
5e19ed90 334 ql_dbg(ql_dbg_mbx, vha, 0x101d,
7c3df132 335 "Timeout, calling abort_isp.\n");
cdbb0a4f
SV
336
337 if (!test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) &&
338 !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) &&
339 !test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
63154916
GM
340 if (IS_QLA82XX(ha)) {
341 ql_dbg(ql_dbg_mbx, vha, 0x112b,
342 "disabling pause transmit on port "
343 "0 & 1.\n");
344 qla82xx_wr_32(ha,
345 QLA82XX_CRB_NIU + 0x98,
346 CRB_NIU_XG_PAUSE_CTL_P0|
347 CRB_NIU_XG_PAUSE_CTL_P1);
348 }
7c3df132 349 ql_log(ql_log_info, base_vha, 0x101e,
24d9ee85 350 "Mailbox cmd timeout occurred, cmd=0x%x, "
d8c0d546
CD
351 "mb[0]=0x%x. Scheduling ISP abort ",
352 command, mcp->mb[0]);
cdbb0a4f
SV
353 set_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
354 clear_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
d3360960
GM
355 /* Allow next mbx cmd to come in. */
356 complete(&ha->mbx_cmd_comp);
cdbb0a4f
SV
357 if (ha->isp_ops->abort_isp(vha)) {
358 /* Failed. retry later. */
359 set_bit(ISP_ABORT_NEEDED,
360 &vha->dpc_flags);
361 }
362 clear_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags);
5e19ed90 363 ql_dbg(ql_dbg_mbx, vha, 0x101f,
7c3df132 364 "Finished abort_isp.\n");
d3360960 365 goto mbx_done;
1da177e4 366 }
1da177e4
LT
367 }
368 }
369
cdbb0a4f 370premature_exit:
1da177e4 371 /* Allow next mbx cmd to come in. */
8eca3f39 372 complete(&ha->mbx_cmd_comp);
1da177e4 373
d3360960 374mbx_done:
1da177e4 375 if (rval) {
09543c09 376 ql_log(ql_log_warn, base_vha, 0x1020,
6246b8a1
GM
377 "**** Failed mbx[0]=%x, mb[1]=%x, mb[2]=%x, mb[3]=%x, cmd=%x ****.\n",
378 mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3], command);
1da177e4 379 } else {
7c3df132 380 ql_dbg(ql_dbg_mbx, base_vha, 0x1021, "Done %s.\n", __func__);
1da177e4
LT
381 }
382
1da177e4
LT
383 return rval;
384}
385
1da177e4 386int
7b867cf7 387qla2x00_load_ram(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t risc_addr,
590f98e5 388 uint32_t risc_code_size)
1da177e4
LT
389{
390 int rval;
7b867cf7 391 struct qla_hw_data *ha = vha->hw;
1da177e4
LT
392 mbx_cmd_t mc;
393 mbx_cmd_t *mcp = &mc;
1da177e4 394
5f28d2d7
SK
395 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1022,
396 "Entered %s.\n", __func__);
1da177e4 397
e428924c 398 if (MSW(risc_addr) || IS_FWI2_CAPABLE(ha)) {
590f98e5
AV
399 mcp->mb[0] = MBC_LOAD_RISC_RAM_EXTENDED;
400 mcp->mb[8] = MSW(risc_addr);
401 mcp->out_mb = MBX_8|MBX_0;
1da177e4 402 } else {
590f98e5
AV
403 mcp->mb[0] = MBC_LOAD_RISC_RAM;
404 mcp->out_mb = MBX_0;
1da177e4 405 }
1da177e4
LT
406 mcp->mb[1] = LSW(risc_addr);
407 mcp->mb[2] = MSW(req_dma);
408 mcp->mb[3] = LSW(req_dma);
1da177e4
LT
409 mcp->mb[6] = MSW(MSD(req_dma));
410 mcp->mb[7] = LSW(MSD(req_dma));
590f98e5 411 mcp->out_mb |= MBX_7|MBX_6|MBX_3|MBX_2|MBX_1;
e428924c 412 if (IS_FWI2_CAPABLE(ha)) {
1c7c6357
AV
413 mcp->mb[4] = MSW(risc_code_size);
414 mcp->mb[5] = LSW(risc_code_size);
415 mcp->out_mb |= MBX_5|MBX_4;
416 } else {
417 mcp->mb[4] = LSW(risc_code_size);
418 mcp->out_mb |= MBX_4;
419 }
420
1da177e4 421 mcp->in_mb = MBX_0;
b93480e3 422 mcp->tov = MBX_TOV_SECONDS;
1da177e4 423 mcp->flags = 0;
7b867cf7 424 rval = qla2x00_mailbox_command(vha, mcp);
1da177e4 425
1da177e4 426 if (rval != QLA_SUCCESS) {
7c3df132
SK
427 ql_dbg(ql_dbg_mbx, vha, 0x1023,
428 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
1da177e4 429 } else {
5f28d2d7
SK
430 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1024,
431 "Done %s.\n", __func__);
1da177e4
LT
432 }
433
434 return rval;
435}
436
cad454b1 437#define EXTENDED_BB_CREDITS BIT_0
1da177e4
LT
438/*
439 * qla2x00_execute_fw
1c7c6357 440 * Start adapter firmware.
1da177e4
LT
441 *
442 * Input:
1c7c6357
AV
443 * ha = adapter block pointer.
444 * TARGET_QUEUE_LOCK must be released.
445 * ADAPTER_STATE_LOCK must be released.
1da177e4
LT
446 *
447 * Returns:
1c7c6357 448 * qla2x00 local function return status code.
1da177e4
LT
449 *
450 * Context:
1c7c6357 451 * Kernel context.
1da177e4
LT
452 */
453int
7b867cf7 454qla2x00_execute_fw(scsi_qla_host_t *vha, uint32_t risc_addr)
1da177e4
LT
455{
456 int rval;
7b867cf7 457 struct qla_hw_data *ha = vha->hw;
1da177e4
LT
458 mbx_cmd_t mc;
459 mbx_cmd_t *mcp = &mc;
460
5f28d2d7
SK
461 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1025,
462 "Entered %s.\n", __func__);
1da177e4
LT
463
464 mcp->mb[0] = MBC_EXECUTE_FIRMWARE;
1c7c6357
AV
465 mcp->out_mb = MBX_0;
466 mcp->in_mb = MBX_0;
e428924c 467 if (IS_FWI2_CAPABLE(ha)) {
1c7c6357
AV
468 mcp->mb[1] = MSW(risc_addr);
469 mcp->mb[2] = LSW(risc_addr);
470 mcp->mb[3] = 0;
ca0e68db 471 if (IS_QLA25XX(ha) || IS_QLA81XX(ha) || IS_QLA83XX(ha)) {
cad454b1
SV
472 struct nvram_81xx *nv = ha->nvram;
473 mcp->mb[4] = (nv->enhanced_features &
474 EXTENDED_BB_CREDITS);
475 } else
476 mcp->mb[4] = 0;
8b3253d1 477 mcp->out_mb |= MBX_4|MBX_3|MBX_2|MBX_1;
1c7c6357
AV
478 mcp->in_mb |= MBX_1;
479 } else {
480 mcp->mb[1] = LSW(risc_addr);
481 mcp->out_mb |= MBX_1;
482 if (IS_QLA2322(ha) || IS_QLA6322(ha)) {
483 mcp->mb[2] = 0;
484 mcp->out_mb |= MBX_2;
485 }
1da177e4
LT
486 }
487
b93480e3 488 mcp->tov = MBX_TOV_SECONDS;
1da177e4 489 mcp->flags = 0;
7b867cf7 490 rval = qla2x00_mailbox_command(vha, mcp);
1da177e4 491
1c7c6357 492 if (rval != QLA_SUCCESS) {
7c3df132
SK
493 ql_dbg(ql_dbg_mbx, vha, 0x1026,
494 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
1c7c6357 495 } else {
e428924c 496 if (IS_FWI2_CAPABLE(ha)) {
5f28d2d7 497 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1027,
7c3df132 498 "Done exchanges=%x.\n", mcp->mb[1]);
1c7c6357 499 } else {
5f28d2d7
SK
500 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1028,
501 "Done %s.\n", __func__);
1c7c6357
AV
502 }
503 }
1da177e4
LT
504
505 return rval;
506}
507
508/*
509 * qla2x00_get_fw_version
510 * Get firmware version.
511 *
512 * Input:
513 * ha: adapter state pointer.
514 * major: pointer for major number.
515 * minor: pointer for minor number.
516 * subminor: pointer for subminor number.
517 *
518 * Returns:
519 * qla2x00 local function return status code.
520 *
521 * Context:
522 * Kernel context.
523 */
ca9e9c3e 524int
6246b8a1 525qla2x00_get_fw_version(scsi_qla_host_t *vha)
1da177e4
LT
526{
527 int rval;
528 mbx_cmd_t mc;
529 mbx_cmd_t *mcp = &mc;
6246b8a1 530 struct qla_hw_data *ha = vha->hw;
1da177e4 531
5f28d2d7
SK
532 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1029,
533 "Entered %s.\n", __func__);
1da177e4
LT
534
535 mcp->mb[0] = MBC_GET_FIRMWARE_VERSION;
536 mcp->out_mb = MBX_0;
537 mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
7ec0effd 538 if (IS_QLA81XX(vha->hw) || IS_QLA8031(ha) || IS_QLA8044(ha))
55a96158 539 mcp->in_mb |= MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8;
fb0effee 540 if (IS_FWI2_CAPABLE(ha))
6246b8a1 541 mcp->in_mb |= MBX_17|MBX_16|MBX_15;
1da177e4 542 mcp->flags = 0;
b93480e3 543 mcp->tov = MBX_TOV_SECONDS;
7b867cf7 544 rval = qla2x00_mailbox_command(vha, mcp);
ca9e9c3e
AV
545 if (rval != QLA_SUCCESS)
546 goto failed;
1da177e4
LT
547
548 /* Return mailbox data. */
6246b8a1
GM
549 ha->fw_major_version = mcp->mb[1];
550 ha->fw_minor_version = mcp->mb[2];
551 ha->fw_subminor_version = mcp->mb[3];
552 ha->fw_attributes = mcp->mb[6];
7b867cf7 553 if (IS_QLA2100(vha->hw) || IS_QLA2200(vha->hw))
6246b8a1 554 ha->fw_memory_size = 0x1FFFF; /* Defaults to 128KB. */
1da177e4 555 else
6246b8a1 556 ha->fw_memory_size = (mcp->mb[5] << 16) | mcp->mb[4];
7ec0effd 557 if (IS_QLA81XX(vha->hw) || IS_QLA8031(vha->hw) || IS_QLA8044(ha)) {
6246b8a1
GM
558 ha->mpi_version[0] = mcp->mb[10] & 0xff;
559 ha->mpi_version[1] = mcp->mb[11] >> 8;
560 ha->mpi_version[2] = mcp->mb[11] & 0xff;
561 ha->mpi_capabilities = (mcp->mb[12] << 16) | mcp->mb[13];
562 ha->phy_version[0] = mcp->mb[8] & 0xff;
563 ha->phy_version[1] = mcp->mb[9] >> 8;
564 ha->phy_version[2] = mcp->mb[9] & 0xff;
565 }
81178772
SK
566 if (IS_FWI2_CAPABLE(ha)) {
567 ha->fw_attributes_h = mcp->mb[15];
568 ha->fw_attributes_ext[0] = mcp->mb[16];
569 ha->fw_attributes_ext[1] = mcp->mb[17];
570 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1139,
571 "%s: FW_attributes Upper: 0x%x, Lower: 0x%x.\n",
572 __func__, mcp->mb[15], mcp->mb[6]);
573 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x112f,
574 "%s: Ext_FwAttributes Upper: 0x%x, Lower: 0x%x.\n",
575 __func__, mcp->mb[17], mcp->mb[16]);
3a03eb79 576 }
6246b8a1 577
ca9e9c3e 578failed:
1da177e4
LT
579 if (rval != QLA_SUCCESS) {
580 /*EMPTY*/
7c3df132 581 ql_dbg(ql_dbg_mbx, vha, 0x102a, "Failed=%x.\n", rval);
1da177e4
LT
582 } else {
583 /*EMPTY*/
5f28d2d7
SK
584 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102b,
585 "Done %s.\n", __func__);
1da177e4 586 }
ca9e9c3e 587 return rval;
1da177e4
LT
588}
589
590/*
591 * qla2x00_get_fw_options
592 * Set firmware options.
593 *
594 * Input:
595 * ha = adapter block pointer.
596 * fwopt = pointer for firmware options.
597 *
598 * Returns:
599 * qla2x00 local function return status code.
600 *
601 * Context:
602 * Kernel context.
603 */
604int
7b867cf7 605qla2x00_get_fw_options(scsi_qla_host_t *vha, uint16_t *fwopts)
1da177e4
LT
606{
607 int rval;
608 mbx_cmd_t mc;
609 mbx_cmd_t *mcp = &mc;
610
5f28d2d7
SK
611 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102c,
612 "Entered %s.\n", __func__);
1da177e4
LT
613
614 mcp->mb[0] = MBC_GET_FIRMWARE_OPTION;
615 mcp->out_mb = MBX_0;
616 mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
b93480e3 617 mcp->tov = MBX_TOV_SECONDS;
1da177e4 618 mcp->flags = 0;
7b867cf7 619 rval = qla2x00_mailbox_command(vha, mcp);
1da177e4
LT
620
621 if (rval != QLA_SUCCESS) {
622 /*EMPTY*/
7c3df132 623 ql_dbg(ql_dbg_mbx, vha, 0x102d, "Failed=%x.\n", rval);
1da177e4 624 } else {
1c7c6357 625 fwopts[0] = mcp->mb[0];
1da177e4
LT
626 fwopts[1] = mcp->mb[1];
627 fwopts[2] = mcp->mb[2];
628 fwopts[3] = mcp->mb[3];
629
5f28d2d7
SK
630 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102e,
631 "Done %s.\n", __func__);
1da177e4
LT
632 }
633
634 return rval;
635}
636
637
638/*
639 * qla2x00_set_fw_options
640 * Set firmware options.
641 *
642 * Input:
643 * ha = adapter block pointer.
644 * fwopt = pointer for firmware options.
645 *
646 * Returns:
647 * qla2x00 local function return status code.
648 *
649 * Context:
650 * Kernel context.
651 */
652int
7b867cf7 653qla2x00_set_fw_options(scsi_qla_host_t *vha, uint16_t *fwopts)
1da177e4
LT
654{
655 int rval;
656 mbx_cmd_t mc;
657 mbx_cmd_t *mcp = &mc;
658
5f28d2d7
SK
659 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x102f,
660 "Entered %s.\n", __func__);
1da177e4
LT
661
662 mcp->mb[0] = MBC_SET_FIRMWARE_OPTION;
663 mcp->mb[1] = fwopts[1];
664 mcp->mb[2] = fwopts[2];
665 mcp->mb[3] = fwopts[3];
1c7c6357 666 mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
1da177e4 667 mcp->in_mb = MBX_0;
7b867cf7 668 if (IS_FWI2_CAPABLE(vha->hw)) {
1c7c6357
AV
669 mcp->in_mb |= MBX_1;
670 } else {
671 mcp->mb[10] = fwopts[10];
672 mcp->mb[11] = fwopts[11];
673 mcp->mb[12] = 0; /* Undocumented, but used */
674 mcp->out_mb |= MBX_12|MBX_11|MBX_10;
675 }
b93480e3 676 mcp->tov = MBX_TOV_SECONDS;
1da177e4 677 mcp->flags = 0;
7b867cf7 678 rval = qla2x00_mailbox_command(vha, mcp);
1da177e4 679
1c7c6357
AV
680 fwopts[0] = mcp->mb[0];
681
1da177e4
LT
682 if (rval != QLA_SUCCESS) {
683 /*EMPTY*/
7c3df132
SK
684 ql_dbg(ql_dbg_mbx, vha, 0x1030,
685 "Failed=%x (%x/%x).\n", rval, mcp->mb[0], mcp->mb[1]);
1da177e4
LT
686 } else {
687 /*EMPTY*/
5f28d2d7
SK
688 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1031,
689 "Done %s.\n", __func__);
1da177e4
LT
690 }
691
692 return rval;
693}
694
695/*
696 * qla2x00_mbx_reg_test
697 * Mailbox register wrap test.
698 *
699 * Input:
700 * ha = adapter block pointer.
701 * TARGET_QUEUE_LOCK must be released.
702 * ADAPTER_STATE_LOCK must be released.
703 *
704 * Returns:
705 * qla2x00 local function return status code.
706 *
707 * Context:
708 * Kernel context.
709 */
710int
7b867cf7 711qla2x00_mbx_reg_test(scsi_qla_host_t *vha)
1da177e4
LT
712{
713 int rval;
714 mbx_cmd_t mc;
715 mbx_cmd_t *mcp = &mc;
716
5f28d2d7
SK
717 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1032,
718 "Entered %s.\n", __func__);
1da177e4
LT
719
720 mcp->mb[0] = MBC_MAILBOX_REGISTER_TEST;
721 mcp->mb[1] = 0xAAAA;
722 mcp->mb[2] = 0x5555;
723 mcp->mb[3] = 0xAA55;
724 mcp->mb[4] = 0x55AA;
725 mcp->mb[5] = 0xA5A5;
726 mcp->mb[6] = 0x5A5A;
727 mcp->mb[7] = 0x2525;
728 mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
729 mcp->in_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
b93480e3 730 mcp->tov = MBX_TOV_SECONDS;
1da177e4 731 mcp->flags = 0;
7b867cf7 732 rval = qla2x00_mailbox_command(vha, mcp);
1da177e4
LT
733
734 if (rval == QLA_SUCCESS) {
735 if (mcp->mb[1] != 0xAAAA || mcp->mb[2] != 0x5555 ||
736 mcp->mb[3] != 0xAA55 || mcp->mb[4] != 0x55AA)
737 rval = QLA_FUNCTION_FAILED;
738 if (mcp->mb[5] != 0xA5A5 || mcp->mb[6] != 0x5A5A ||
739 mcp->mb[7] != 0x2525)
740 rval = QLA_FUNCTION_FAILED;
741 }
742
743 if (rval != QLA_SUCCESS) {
744 /*EMPTY*/
7c3df132 745 ql_dbg(ql_dbg_mbx, vha, 0x1033, "Failed=%x.\n", rval);
1da177e4
LT
746 } else {
747 /*EMPTY*/
5f28d2d7
SK
748 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1034,
749 "Done %s.\n", __func__);
1da177e4
LT
750 }
751
752 return rval;
753}
754
755/*
756 * qla2x00_verify_checksum
757 * Verify firmware checksum.
758 *
759 * Input:
760 * ha = adapter block pointer.
761 * TARGET_QUEUE_LOCK must be released.
762 * ADAPTER_STATE_LOCK must be released.
763 *
764 * Returns:
765 * qla2x00 local function return status code.
766 *
767 * Context:
768 * Kernel context.
769 */
770int
7b867cf7 771qla2x00_verify_checksum(scsi_qla_host_t *vha, uint32_t risc_addr)
1da177e4
LT
772{
773 int rval;
774 mbx_cmd_t mc;
775 mbx_cmd_t *mcp = &mc;
776
5f28d2d7
SK
777 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1035,
778 "Entered %s.\n", __func__);
1da177e4
LT
779
780 mcp->mb[0] = MBC_VERIFY_CHECKSUM;
1c7c6357
AV
781 mcp->out_mb = MBX_0;
782 mcp->in_mb = MBX_0;
7b867cf7 783 if (IS_FWI2_CAPABLE(vha->hw)) {
1c7c6357
AV
784 mcp->mb[1] = MSW(risc_addr);
785 mcp->mb[2] = LSW(risc_addr);
786 mcp->out_mb |= MBX_2|MBX_1;
787 mcp->in_mb |= MBX_2|MBX_1;
788 } else {
789 mcp->mb[1] = LSW(risc_addr);
790 mcp->out_mb |= MBX_1;
791 mcp->in_mb |= MBX_1;
792 }
793
b93480e3 794 mcp->tov = MBX_TOV_SECONDS;
1da177e4 795 mcp->flags = 0;
7b867cf7 796 rval = qla2x00_mailbox_command(vha, mcp);
1da177e4
LT
797
798 if (rval != QLA_SUCCESS) {
7c3df132
SK
799 ql_dbg(ql_dbg_mbx, vha, 0x1036,
800 "Failed=%x chm sum=%x.\n", rval, IS_FWI2_CAPABLE(vha->hw) ?
801 (mcp->mb[2] << 16) | mcp->mb[1] : mcp->mb[1]);
1da177e4 802 } else {
5f28d2d7
SK
803 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1037,
804 "Done %s.\n", __func__);
1da177e4
LT
805 }
806
807 return rval;
808}
809
810/*
811 * qla2x00_issue_iocb
812 * Issue IOCB using mailbox command
813 *
814 * Input:
815 * ha = adapter state pointer.
816 * buffer = buffer pointer.
817 * phys_addr = physical address of buffer.
818 * size = size of buffer.
819 * TARGET_QUEUE_LOCK must be released.
820 * ADAPTER_STATE_LOCK must be released.
821 *
822 * Returns:
823 * qla2x00 local function return status code.
824 *
825 * Context:
826 * Kernel context.
827 */
6e98016c 828int
7b867cf7 829qla2x00_issue_iocb_timeout(scsi_qla_host_t *vha, void *buffer,
4d4df193 830 dma_addr_t phys_addr, size_t size, uint32_t tov)
1da177e4
LT
831{
832 int rval;
833 mbx_cmd_t mc;
834 mbx_cmd_t *mcp = &mc;
835
5f28d2d7
SK
836 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1038,
837 "Entered %s.\n", __func__);
7c3df132 838
1da177e4
LT
839 mcp->mb[0] = MBC_IOCB_COMMAND_A64;
840 mcp->mb[1] = 0;
841 mcp->mb[2] = MSW(phys_addr);
842 mcp->mb[3] = LSW(phys_addr);
843 mcp->mb[6] = MSW(MSD(phys_addr));
844 mcp->mb[7] = LSW(MSD(phys_addr));
845 mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
846 mcp->in_mb = MBX_2|MBX_0;
4d4df193 847 mcp->tov = tov;
1da177e4 848 mcp->flags = 0;
7b867cf7 849 rval = qla2x00_mailbox_command(vha, mcp);
1da177e4
LT
850
851 if (rval != QLA_SUCCESS) {
852 /*EMPTY*/
7c3df132 853 ql_dbg(ql_dbg_mbx, vha, 0x1039, "Failed=%x.\n", rval);
1da177e4 854 } else {
8c958a99
AV
855 sts_entry_t *sts_entry = (sts_entry_t *) buffer;
856
857 /* Mask reserved bits. */
858 sts_entry->entry_status &=
7b867cf7 859 IS_FWI2_CAPABLE(vha->hw) ? RF_MASK_24XX : RF_MASK;
5f28d2d7
SK
860 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103a,
861 "Done %s.\n", __func__);
1da177e4
LT
862 }
863
864 return rval;
865}
866
4d4df193 867int
7b867cf7 868qla2x00_issue_iocb(scsi_qla_host_t *vha, void *buffer, dma_addr_t phys_addr,
4d4df193
HK
869 size_t size)
870{
7b867cf7 871 return qla2x00_issue_iocb_timeout(vha, buffer, phys_addr, size,
4d4df193
HK
872 MBX_TOV_SECONDS);
873}
874
1da177e4
LT
875/*
876 * qla2x00_abort_command
877 * Abort command aborts a specified IOCB.
878 *
879 * Input:
880 * ha = adapter block pointer.
881 * sp = SB structure pointer.
882 *
883 * Returns:
884 * qla2x00 local function return status code.
885 *
886 * Context:
887 * Kernel context.
888 */
889int
2afa19a9 890qla2x00_abort_command(srb_t *sp)
1da177e4
LT
891{
892 unsigned long flags = 0;
1da177e4 893 int rval;
73208dfd 894 uint32_t handle = 0;
1da177e4
LT
895 mbx_cmd_t mc;
896 mbx_cmd_t *mcp = &mc;
2afa19a9
AC
897 fc_port_t *fcport = sp->fcport;
898 scsi_qla_host_t *vha = fcport->vha;
7b867cf7 899 struct qla_hw_data *ha = vha->hw;
2afa19a9 900 struct req_que *req = vha->req;
9ba56b95 901 struct scsi_cmnd *cmd = GET_CMD_SP(sp);
1da177e4 902
5f28d2d7
SK
903 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103b,
904 "Entered %s.\n", __func__);
1da177e4 905
c9c5ced9 906 spin_lock_irqsave(&ha->hardware_lock, flags);
8d93f550 907 for (handle = 1; handle < req->num_outstanding_cmds; handle++) {
7b867cf7 908 if (req->outstanding_cmds[handle] == sp)
1da177e4
LT
909 break;
910 }
c9c5ced9 911 spin_unlock_irqrestore(&ha->hardware_lock, flags);
1da177e4 912
8d93f550 913 if (handle == req->num_outstanding_cmds) {
1da177e4
LT
914 /* command not found */
915 return QLA_FUNCTION_FAILED;
916 }
917
918 mcp->mb[0] = MBC_ABORT_COMMAND;
919 if (HAS_EXTENDED_IDS(ha))
920 mcp->mb[1] = fcport->loop_id;
921 else
922 mcp->mb[1] = fcport->loop_id << 8;
923 mcp->mb[2] = (uint16_t)handle;
924 mcp->mb[3] = (uint16_t)(handle >> 16);
9ba56b95 925 mcp->mb[6] = (uint16_t)cmd->device->lun;
1da177e4
LT
926 mcp->out_mb = MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
927 mcp->in_mb = MBX_0;
b93480e3 928 mcp->tov = MBX_TOV_SECONDS;
1da177e4 929 mcp->flags = 0;
7b867cf7 930 rval = qla2x00_mailbox_command(vha, mcp);
1da177e4
LT
931
932 if (rval != QLA_SUCCESS) {
7c3df132 933 ql_dbg(ql_dbg_mbx, vha, 0x103c, "Failed=%x.\n", rval);
1da177e4 934 } else {
5f28d2d7
SK
935 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103d,
936 "Done %s.\n", __func__);
1da177e4
LT
937 }
938
939 return rval;
940}
941
1da177e4 942int
2afa19a9 943qla2x00_abort_target(struct fc_port *fcport, unsigned int l, int tag)
1da177e4 944{
523ec773 945 int rval, rval2;
1da177e4
LT
946 mbx_cmd_t mc;
947 mbx_cmd_t *mcp = &mc;
7b867cf7 948 scsi_qla_host_t *vha;
73208dfd
AC
949 struct req_que *req;
950 struct rsp_que *rsp;
1da177e4 951
523ec773 952 l = l;
7b867cf7 953 vha = fcport->vha;
7c3df132 954
5f28d2d7
SK
955 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103e,
956 "Entered %s.\n", __func__);
7c3df132 957
7e2b895b
GM
958 req = vha->hw->req_q_map[0];
959 rsp = req->rsp;
1da177e4 960 mcp->mb[0] = MBC_ABORT_TARGET;
523ec773 961 mcp->out_mb = MBX_9|MBX_2|MBX_1|MBX_0;
7b867cf7 962 if (HAS_EXTENDED_IDS(vha->hw)) {
1da177e4
LT
963 mcp->mb[1] = fcport->loop_id;
964 mcp->mb[10] = 0;
965 mcp->out_mb |= MBX_10;
966 } else {
967 mcp->mb[1] = fcport->loop_id << 8;
968 }
7b867cf7
AC
969 mcp->mb[2] = vha->hw->loop_reset_delay;
970 mcp->mb[9] = vha->vp_idx;
1da177e4
LT
971
972 mcp->in_mb = MBX_0;
b93480e3 973 mcp->tov = MBX_TOV_SECONDS;
1da177e4 974 mcp->flags = 0;
7b867cf7 975 rval = qla2x00_mailbox_command(vha, mcp);
523ec773 976 if (rval != QLA_SUCCESS) {
5f28d2d7
SK
977 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x103f,
978 "Failed=%x.\n", rval);
523ec773
AV
979 }
980
981 /* Issue marker IOCB. */
73208dfd
AC
982 rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, 0,
983 MK_SYNC_ID);
523ec773 984 if (rval2 != QLA_SUCCESS) {
7c3df132
SK
985 ql_dbg(ql_dbg_mbx, vha, 0x1040,
986 "Failed to issue marker IOCB (%x).\n", rval2);
523ec773 987 } else {
5f28d2d7
SK
988 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1041,
989 "Done %s.\n", __func__);
523ec773
AV
990 }
991
992 return rval;
993}
994
995int
2afa19a9 996qla2x00_lun_reset(struct fc_port *fcport, unsigned int l, int tag)
523ec773
AV
997{
998 int rval, rval2;
999 mbx_cmd_t mc;
1000 mbx_cmd_t *mcp = &mc;
7b867cf7 1001 scsi_qla_host_t *vha;
73208dfd
AC
1002 struct req_que *req;
1003 struct rsp_que *rsp;
523ec773 1004
7b867cf7 1005 vha = fcport->vha;
7c3df132 1006
5f28d2d7
SK
1007 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1042,
1008 "Entered %s.\n", __func__);
7c3df132 1009
7e2b895b
GM
1010 req = vha->hw->req_q_map[0];
1011 rsp = req->rsp;
523ec773
AV
1012 mcp->mb[0] = MBC_LUN_RESET;
1013 mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
7b867cf7 1014 if (HAS_EXTENDED_IDS(vha->hw))
523ec773
AV
1015 mcp->mb[1] = fcport->loop_id;
1016 else
1017 mcp->mb[1] = fcport->loop_id << 8;
1018 mcp->mb[2] = l;
1019 mcp->mb[3] = 0;
7b867cf7 1020 mcp->mb[9] = vha->vp_idx;
1da177e4 1021
523ec773 1022 mcp->in_mb = MBX_0;
b93480e3 1023 mcp->tov = MBX_TOV_SECONDS;
523ec773 1024 mcp->flags = 0;
7b867cf7 1025 rval = qla2x00_mailbox_command(vha, mcp);
1da177e4 1026 if (rval != QLA_SUCCESS) {
7c3df132 1027 ql_dbg(ql_dbg_mbx, vha, 0x1043, "Failed=%x.\n", rval);
523ec773
AV
1028 }
1029
1030 /* Issue marker IOCB. */
73208dfd
AC
1031 rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, l,
1032 MK_SYNC_ID_LUN);
523ec773 1033 if (rval2 != QLA_SUCCESS) {
7c3df132
SK
1034 ql_dbg(ql_dbg_mbx, vha, 0x1044,
1035 "Failed to issue marker IOCB (%x).\n", rval2);
1da177e4 1036 } else {
5f28d2d7
SK
1037 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1045,
1038 "Done %s.\n", __func__);
1da177e4
LT
1039 }
1040
1041 return rval;
1042}
1da177e4 1043
1da177e4
LT
1044/*
1045 * qla2x00_get_adapter_id
1046 * Get adapter ID and topology.
1047 *
1048 * Input:
1049 * ha = adapter block pointer.
1050 * id = pointer for loop ID.
1051 * al_pa = pointer for AL_PA.
1052 * area = pointer for area.
1053 * domain = pointer for domain.
1054 * top = pointer for topology.
1055 * TARGET_QUEUE_LOCK must be released.
1056 * ADAPTER_STATE_LOCK must be released.
1057 *
1058 * Returns:
1059 * qla2x00 local function return status code.
1060 *
1061 * Context:
1062 * Kernel context.
1063 */
1064int
7b867cf7 1065qla2x00_get_adapter_id(scsi_qla_host_t *vha, uint16_t *id, uint8_t *al_pa,
2c3dfe3f 1066 uint8_t *area, uint8_t *domain, uint16_t *top, uint16_t *sw_cap)
1da177e4
LT
1067{
1068 int rval;
1069 mbx_cmd_t mc;
1070 mbx_cmd_t *mcp = &mc;
1071
5f28d2d7
SK
1072 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1046,
1073 "Entered %s.\n", __func__);
1da177e4
LT
1074
1075 mcp->mb[0] = MBC_GET_ADAPTER_LOOP_ID;
7b867cf7 1076 mcp->mb[9] = vha->vp_idx;
eb66dc60 1077 mcp->out_mb = MBX_9|MBX_0;
2c3dfe3f 1078 mcp->in_mb = MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
6246b8a1 1079 if (IS_CNA_CAPABLE(vha->hw))
bad7001c 1080 mcp->in_mb |= MBX_13|MBX_12|MBX_11|MBX_10;
b93480e3 1081 mcp->tov = MBX_TOV_SECONDS;
1da177e4 1082 mcp->flags = 0;
7b867cf7 1083 rval = qla2x00_mailbox_command(vha, mcp);
33135aa2
RA
1084 if (mcp->mb[0] == MBS_COMMAND_ERROR)
1085 rval = QLA_COMMAND_ERROR;
42e421b1
AV
1086 else if (mcp->mb[0] == MBS_INVALID_COMMAND)
1087 rval = QLA_INVALID_COMMAND;
1da177e4
LT
1088
1089 /* Return data. */
1090 *id = mcp->mb[1];
1091 *al_pa = LSB(mcp->mb[2]);
1092 *area = MSB(mcp->mb[2]);
1093 *domain = LSB(mcp->mb[3]);
1094 *top = mcp->mb[6];
2c3dfe3f 1095 *sw_cap = mcp->mb[7];
1da177e4
LT
1096
1097 if (rval != QLA_SUCCESS) {
1098 /*EMPTY*/
7c3df132 1099 ql_dbg(ql_dbg_mbx, vha, 0x1047, "Failed=%x.\n", rval);
1da177e4 1100 } else {
5f28d2d7
SK
1101 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1048,
1102 "Done %s.\n", __func__);
bad7001c 1103
6246b8a1 1104 if (IS_CNA_CAPABLE(vha->hw)) {
bad7001c
AV
1105 vha->fcoe_vlan_id = mcp->mb[9] & 0xfff;
1106 vha->fcoe_fcf_idx = mcp->mb[10];
1107 vha->fcoe_vn_port_mac[5] = mcp->mb[11] >> 8;
1108 vha->fcoe_vn_port_mac[4] = mcp->mb[11] & 0xff;
1109 vha->fcoe_vn_port_mac[3] = mcp->mb[12] >> 8;
1110 vha->fcoe_vn_port_mac[2] = mcp->mb[12] & 0xff;
1111 vha->fcoe_vn_port_mac[1] = mcp->mb[13] >> 8;
1112 vha->fcoe_vn_port_mac[0] = mcp->mb[13] & 0xff;
1113 }
1da177e4
LT
1114 }
1115
1116 return rval;
1117}
1118
1119/*
1120 * qla2x00_get_retry_cnt
1121 * Get current firmware login retry count and delay.
1122 *
1123 * Input:
1124 * ha = adapter block pointer.
1125 * retry_cnt = pointer to login retry count.
1126 * tov = pointer to login timeout value.
1127 *
1128 * Returns:
1129 * qla2x00 local function return status code.
1130 *
1131 * Context:
1132 * Kernel context.
1133 */
1134int
7b867cf7 1135qla2x00_get_retry_cnt(scsi_qla_host_t *vha, uint8_t *retry_cnt, uint8_t *tov,
1da177e4
LT
1136 uint16_t *r_a_tov)
1137{
1138 int rval;
1139 uint16_t ratov;
1140 mbx_cmd_t mc;
1141 mbx_cmd_t *mcp = &mc;
1142
5f28d2d7
SK
1143 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1049,
1144 "Entered %s.\n", __func__);
1da177e4
LT
1145
1146 mcp->mb[0] = MBC_GET_RETRY_COUNT;
1147 mcp->out_mb = MBX_0;
1148 mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
b93480e3 1149 mcp->tov = MBX_TOV_SECONDS;
1da177e4 1150 mcp->flags = 0;
7b867cf7 1151 rval = qla2x00_mailbox_command(vha, mcp);
1da177e4
LT
1152
1153 if (rval != QLA_SUCCESS) {
1154 /*EMPTY*/
7c3df132
SK
1155 ql_dbg(ql_dbg_mbx, vha, 0x104a,
1156 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
1da177e4
LT
1157 } else {
1158 /* Convert returned data and check our values. */
1159 *r_a_tov = mcp->mb[3] / 2;
1160 ratov = (mcp->mb[3]/2) / 10; /* mb[3] value is in 100ms */
1161 if (mcp->mb[1] * ratov > (*retry_cnt) * (*tov)) {
1162 /* Update to the larger values */
1163 *retry_cnt = (uint8_t)mcp->mb[1];
1164 *tov = ratov;
1165 }
1166
5f28d2d7 1167 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104b,
7c3df132 1168 "Done %s mb3=%d ratov=%d.\n", __func__, mcp->mb[3], ratov);
1da177e4
LT
1169 }
1170
1171 return rval;
1172}
1173
1174/*
1175 * qla2x00_init_firmware
1176 * Initialize adapter firmware.
1177 *
1178 * Input:
1179 * ha = adapter block pointer.
1180 * dptr = Initialization control block pointer.
1181 * size = size of initialization control block.
1182 * TARGET_QUEUE_LOCK must be released.
1183 * ADAPTER_STATE_LOCK must be released.
1184 *
1185 * Returns:
1186 * qla2x00 local function return status code.
1187 *
1188 * Context:
1189 * Kernel context.
1190 */
1191int
7b867cf7 1192qla2x00_init_firmware(scsi_qla_host_t *vha, uint16_t size)
1da177e4
LT
1193{
1194 int rval;
1195 mbx_cmd_t mc;
1196 mbx_cmd_t *mcp = &mc;
7b867cf7 1197 struct qla_hw_data *ha = vha->hw;
1da177e4 1198
5f28d2d7
SK
1199 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104c,
1200 "Entered %s.\n", __func__);
1da177e4 1201
7ec0effd 1202 if (IS_P3P_TYPE(ha) && ql2xdbwr)
a9083016
GM
1203 qla82xx_wr_32(ha, ha->nxdb_wr_ptr,
1204 (0x04 | (ha->portnum << 5) | (0 << 8) | (0 << 16)));
1205
e6e074f1 1206 if (ha->flags.npiv_supported)
2c3dfe3f
SJ
1207 mcp->mb[0] = MBC_MID_INITIALIZE_FIRMWARE;
1208 else
1209 mcp->mb[0] = MBC_INITIALIZE_FIRMWARE;
1210
b64b0e8f 1211 mcp->mb[1] = 0;
1da177e4
LT
1212 mcp->mb[2] = MSW(ha->init_cb_dma);
1213 mcp->mb[3] = LSW(ha->init_cb_dma);
1da177e4
LT
1214 mcp->mb[6] = MSW(MSD(ha->init_cb_dma));
1215 mcp->mb[7] = LSW(MSD(ha->init_cb_dma));
b64b0e8f 1216 mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
4ef21bd4 1217 if (ha->ex_init_cb && ha->ex_init_cb->ex_version) {
b64b0e8f
AV
1218 mcp->mb[1] = BIT_0;
1219 mcp->mb[10] = MSW(ha->ex_init_cb_dma);
1220 mcp->mb[11] = LSW(ha->ex_init_cb_dma);
1221 mcp->mb[12] = MSW(MSD(ha->ex_init_cb_dma));
1222 mcp->mb[13] = LSW(MSD(ha->ex_init_cb_dma));
1223 mcp->mb[14] = sizeof(*ha->ex_init_cb);
1224 mcp->out_mb |= MBX_14|MBX_13|MBX_12|MBX_11|MBX_10;
1225 }
6246b8a1
GM
1226 /* 1 and 2 should normally be captured. */
1227 mcp->in_mb = MBX_2|MBX_1|MBX_0;
1228 if (IS_QLA83XX(ha))
1229 /* mb3 is additional info about the installed SFP. */
1230 mcp->in_mb |= MBX_3;
1da177e4
LT
1231 mcp->buf_size = size;
1232 mcp->flags = MBX_DMA_OUT;
b93480e3 1233 mcp->tov = MBX_TOV_SECONDS;
7b867cf7 1234 rval = qla2x00_mailbox_command(vha, mcp);
1da177e4
LT
1235
1236 if (rval != QLA_SUCCESS) {
1237 /*EMPTY*/
7c3df132 1238 ql_dbg(ql_dbg_mbx, vha, 0x104d,
6246b8a1
GM
1239 "Failed=%x mb[0]=%x, mb[1]=%x, mb[2]=%x, mb[3]=%x,.\n",
1240 rval, mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3]);
1da177e4
LT
1241 } else {
1242 /*EMPTY*/
5f28d2d7
SK
1243 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104e,
1244 "Done %s.\n", __func__);
1da177e4
LT
1245 }
1246
1247 return rval;
1248}
1249
2d70c103
NB
1250/*
1251 * qla2x00_get_node_name_list
1252 * Issue get node name list mailbox command, kmalloc()
1253 * and return the resulting list. Caller must kfree() it!
1254 *
1255 * Input:
1256 * ha = adapter state pointer.
1257 * out_data = resulting list
1258 * out_len = length of the resulting list
1259 *
1260 * Returns:
1261 * qla2x00 local function return status code.
1262 *
1263 * Context:
1264 * Kernel context.
1265 */
1266int
1267qla2x00_get_node_name_list(scsi_qla_host_t *vha, void **out_data, int *out_len)
1268{
1269 struct qla_hw_data *ha = vha->hw;
1270 struct qla_port_24xx_data *list = NULL;
1271 void *pmap;
1272 mbx_cmd_t mc;
1273 dma_addr_t pmap_dma;
1274 ulong dma_size;
1275 int rval, left;
1276
1277 left = 1;
1278 while (left > 0) {
1279 dma_size = left * sizeof(*list);
1280 pmap = dma_alloc_coherent(&ha->pdev->dev, dma_size,
1281 &pmap_dma, GFP_KERNEL);
1282 if (!pmap) {
1283 ql_log(ql_log_warn, vha, 0x113f,
1284 "%s(%ld): DMA Alloc failed of %ld\n",
1285 __func__, vha->host_no, dma_size);
1286 rval = QLA_MEMORY_ALLOC_FAILED;
1287 goto out;
1288 }
1289
1290 mc.mb[0] = MBC_PORT_NODE_NAME_LIST;
1291 mc.mb[1] = BIT_1 | BIT_3;
1292 mc.mb[2] = MSW(pmap_dma);
1293 mc.mb[3] = LSW(pmap_dma);
1294 mc.mb[6] = MSW(MSD(pmap_dma));
1295 mc.mb[7] = LSW(MSD(pmap_dma));
1296 mc.mb[8] = dma_size;
1297 mc.out_mb = MBX_0|MBX_1|MBX_2|MBX_3|MBX_6|MBX_7|MBX_8;
1298 mc.in_mb = MBX_0|MBX_1;
1299 mc.tov = 30;
1300 mc.flags = MBX_DMA_IN;
1301
1302 rval = qla2x00_mailbox_command(vha, &mc);
1303 if (rval != QLA_SUCCESS) {
1304 if ((mc.mb[0] == MBS_COMMAND_ERROR) &&
1305 (mc.mb[1] == 0xA)) {
1306 left += le16_to_cpu(mc.mb[2]) /
1307 sizeof(struct qla_port_24xx_data);
1308 goto restart;
1309 }
1310 goto out_free;
1311 }
1312
1313 left = 0;
1314
1315 list = kzalloc(dma_size, GFP_KERNEL);
1316 if (!list) {
1317 ql_log(ql_log_warn, vha, 0x1140,
1318 "%s(%ld): failed to allocate node names list "
1319 "structure.\n", __func__, vha->host_no);
1320 rval = QLA_MEMORY_ALLOC_FAILED;
1321 goto out_free;
1322 }
1323
1324 memcpy(list, pmap, dma_size);
1325restart:
1326 dma_free_coherent(&ha->pdev->dev, dma_size, pmap, pmap_dma);
1327 }
1328
1329 *out_data = list;
1330 *out_len = dma_size;
1331
1332out:
1333 return rval;
1334
1335out_free:
1336 dma_free_coherent(&ha->pdev->dev, dma_size, pmap, pmap_dma);
1337 return rval;
1338}
1339
1da177e4
LT
1340/*
1341 * qla2x00_get_port_database
1342 * Issue normal/enhanced get port database mailbox command
1343 * and copy device name as necessary.
1344 *
1345 * Input:
1346 * ha = adapter state pointer.
1347 * dev = structure pointer.
1348 * opt = enhanced cmd option byte.
1349 *
1350 * Returns:
1351 * qla2x00 local function return status code.
1352 *
1353 * Context:
1354 * Kernel context.
1355 */
1356int
7b867cf7 1357qla2x00_get_port_database(scsi_qla_host_t *vha, fc_port_t *fcport, uint8_t opt)
1da177e4
LT
1358{
1359 int rval;
1360 mbx_cmd_t mc;
1361 mbx_cmd_t *mcp = &mc;
1362 port_database_t *pd;
1c7c6357 1363 struct port_database_24xx *pd24;
1da177e4 1364 dma_addr_t pd_dma;
7b867cf7 1365 struct qla_hw_data *ha = vha->hw;
1da177e4 1366
5f28d2d7
SK
1367 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x104f,
1368 "Entered %s.\n", __func__);
1da177e4 1369
1c7c6357
AV
1370 pd24 = NULL;
1371 pd = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &pd_dma);
1da177e4 1372 if (pd == NULL) {
7c3df132
SK
1373 ql_log(ql_log_warn, vha, 0x1050,
1374 "Failed to allocate port database structure.\n");
1da177e4
LT
1375 return QLA_MEMORY_ALLOC_FAILED;
1376 }
1c7c6357 1377 memset(pd, 0, max(PORT_DATABASE_SIZE, PORT_DATABASE_24XX_SIZE));
1da177e4 1378
1c7c6357 1379 mcp->mb[0] = MBC_GET_PORT_DATABASE;
e428924c 1380 if (opt != 0 && !IS_FWI2_CAPABLE(ha))
1da177e4 1381 mcp->mb[0] = MBC_ENHANCED_GET_PORT_DATABASE;
1da177e4
LT
1382 mcp->mb[2] = MSW(pd_dma);
1383 mcp->mb[3] = LSW(pd_dma);
1384 mcp->mb[6] = MSW(MSD(pd_dma));
1385 mcp->mb[7] = LSW(MSD(pd_dma));
7b867cf7 1386 mcp->mb[9] = vha->vp_idx;
2c3dfe3f 1387 mcp->out_mb = MBX_9|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
1da177e4 1388 mcp->in_mb = MBX_0;
e428924c 1389 if (IS_FWI2_CAPABLE(ha)) {
1c7c6357
AV
1390 mcp->mb[1] = fcport->loop_id;
1391 mcp->mb[10] = opt;
1392 mcp->out_mb |= MBX_10|MBX_1;
1393 mcp->in_mb |= MBX_1;
1394 } else if (HAS_EXTENDED_IDS(ha)) {
1395 mcp->mb[1] = fcport->loop_id;
1396 mcp->mb[10] = opt;
1397 mcp->out_mb |= MBX_10|MBX_1;
1398 } else {
1399 mcp->mb[1] = fcport->loop_id << 8 | opt;
1400 mcp->out_mb |= MBX_1;
1401 }
e428924c
AV
1402 mcp->buf_size = IS_FWI2_CAPABLE(ha) ?
1403 PORT_DATABASE_24XX_SIZE : PORT_DATABASE_SIZE;
1da177e4
LT
1404 mcp->flags = MBX_DMA_IN;
1405 mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
7b867cf7 1406 rval = qla2x00_mailbox_command(vha, mcp);
1da177e4
LT
1407 if (rval != QLA_SUCCESS)
1408 goto gpd_error_out;
1409
e428924c 1410 if (IS_FWI2_CAPABLE(ha)) {
0eba25df 1411 uint64_t zero = 0;
1c7c6357
AV
1412 pd24 = (struct port_database_24xx *) pd;
1413
1414 /* Check for logged in state. */
1415 if (pd24->current_login_state != PDS_PRLI_COMPLETE &&
1416 pd24->last_login_state != PDS_PRLI_COMPLETE) {
7c3df132
SK
1417 ql_dbg(ql_dbg_mbx, vha, 0x1051,
1418 "Unable to verify login-state (%x/%x) for "
1419 "loop_id %x.\n", pd24->current_login_state,
1420 pd24->last_login_state, fcport->loop_id);
1c7c6357
AV
1421 rval = QLA_FUNCTION_FAILED;
1422 goto gpd_error_out;
1423 }
1da177e4 1424
0eba25df
AE
1425 if (fcport->loop_id == FC_NO_LOOP_ID ||
1426 (memcmp(fcport->port_name, (uint8_t *)&zero, 8) &&
1427 memcmp(fcport->port_name, pd24->port_name, 8))) {
1428 /* We lost the device mid way. */
1429 rval = QLA_NOT_LOGGED_IN;
1430 goto gpd_error_out;
1431 }
1432
1c7c6357
AV
1433 /* Names are little-endian. */
1434 memcpy(fcport->node_name, pd24->node_name, WWN_SIZE);
1435 memcpy(fcport->port_name, pd24->port_name, WWN_SIZE);
1436
1437 /* Get port_id of device. */
1438 fcport->d_id.b.domain = pd24->port_id[0];
1439 fcport->d_id.b.area = pd24->port_id[1];
1440 fcport->d_id.b.al_pa = pd24->port_id[2];
1441 fcport->d_id.b.rsvd_1 = 0;
1442
1443 /* If not target must be initiator or unknown type. */
1444 if ((pd24->prli_svc_param_word_3[0] & BIT_4) == 0)
1445 fcport->port_type = FCT_INITIATOR;
1446 else
1447 fcport->port_type = FCT_TARGET;
2d70c103
NB
1448
1449 /* Passback COS information. */
1450 fcport->supported_classes = (pd24->flags & PDF_CLASS_2) ?
1451 FC_COS_CLASS2 : FC_COS_CLASS3;
1452
1453 if (pd24->prli_svc_param_word_3[0] & BIT_7)
1454 fcport->flags |= FCF_CONF_COMP_SUPPORTED;
1c7c6357 1455 } else {
0eba25df
AE
1456 uint64_t zero = 0;
1457
1c7c6357
AV
1458 /* Check for logged in state. */
1459 if (pd->master_state != PD_STATE_PORT_LOGGED_IN &&
1460 pd->slave_state != PD_STATE_PORT_LOGGED_IN) {
7c3df132
SK
1461 ql_dbg(ql_dbg_mbx, vha, 0x100a,
1462 "Unable to verify login-state (%x/%x) - "
1463 "portid=%02x%02x%02x.\n", pd->master_state,
1464 pd->slave_state, fcport->d_id.b.domain,
1465 fcport->d_id.b.area, fcport->d_id.b.al_pa);
1c7c6357
AV
1466 rval = QLA_FUNCTION_FAILED;
1467 goto gpd_error_out;
1468 }
1da177e4 1469
0eba25df
AE
1470 if (fcport->loop_id == FC_NO_LOOP_ID ||
1471 (memcmp(fcport->port_name, (uint8_t *)&zero, 8) &&
1472 memcmp(fcport->port_name, pd->port_name, 8))) {
1473 /* We lost the device mid way. */
1474 rval = QLA_NOT_LOGGED_IN;
1475 goto gpd_error_out;
1476 }
1477
1c7c6357
AV
1478 /* Names are little-endian. */
1479 memcpy(fcport->node_name, pd->node_name, WWN_SIZE);
1480 memcpy(fcport->port_name, pd->port_name, WWN_SIZE);
1481
1482 /* Get port_id of device. */
1483 fcport->d_id.b.domain = pd->port_id[0];
1484 fcport->d_id.b.area = pd->port_id[3];
1485 fcport->d_id.b.al_pa = pd->port_id[2];
1486 fcport->d_id.b.rsvd_1 = 0;
1487
1c7c6357
AV
1488 /* If not target must be initiator or unknown type. */
1489 if ((pd->prli_svc_param_word_3[0] & BIT_4) == 0)
1490 fcport->port_type = FCT_INITIATOR;
1491 else
1492 fcport->port_type = FCT_TARGET;
ad3e0eda
AV
1493
1494 /* Passback COS information. */
1495 fcport->supported_classes = (pd->options & BIT_4) ?
1496 FC_COS_CLASS2: FC_COS_CLASS3;
1c7c6357 1497 }
1da177e4
LT
1498
1499gpd_error_out:
1500 dma_pool_free(ha->s_dma_pool, pd, pd_dma);
1501
1502 if (rval != QLA_SUCCESS) {
7c3df132
SK
1503 ql_dbg(ql_dbg_mbx, vha, 0x1052,
1504 "Failed=%x mb[0]=%x mb[1]=%x.\n", rval,
1505 mcp->mb[0], mcp->mb[1]);
1da177e4 1506 } else {
5f28d2d7
SK
1507 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1053,
1508 "Done %s.\n", __func__);
1da177e4
LT
1509 }
1510
1511 return rval;
1512}
1513
1514/*
1515 * qla2x00_get_firmware_state
1516 * Get adapter firmware state.
1517 *
1518 * Input:
1519 * ha = adapter block pointer.
1520 * dptr = pointer for firmware state.
1521 * TARGET_QUEUE_LOCK must be released.
1522 * ADAPTER_STATE_LOCK must be released.
1523 *
1524 * Returns:
1525 * qla2x00 local function return status code.
1526 *
1527 * Context:
1528 * Kernel context.
1529 */
1530int
7b867cf7 1531qla2x00_get_firmware_state(scsi_qla_host_t *vha, uint16_t *states)
1da177e4
LT
1532{
1533 int rval;
1534 mbx_cmd_t mc;
1535 mbx_cmd_t *mcp = &mc;
1536
5f28d2d7
SK
1537 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1054,
1538 "Entered %s.\n", __func__);
1da177e4
LT
1539
1540 mcp->mb[0] = MBC_GET_FIRMWARE_STATE;
1541 mcp->out_mb = MBX_0;
9d2683c0
AV
1542 if (IS_FWI2_CAPABLE(vha->hw))
1543 mcp->in_mb = MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
1544 else
1545 mcp->in_mb = MBX_1|MBX_0;
b93480e3 1546 mcp->tov = MBX_TOV_SECONDS;
1da177e4 1547 mcp->flags = 0;
7b867cf7 1548 rval = qla2x00_mailbox_command(vha, mcp);
1da177e4 1549
4d4df193
HK
1550 /* Return firmware states. */
1551 states[0] = mcp->mb[1];
9d2683c0
AV
1552 if (IS_FWI2_CAPABLE(vha->hw)) {
1553 states[1] = mcp->mb[2];
1554 states[2] = mcp->mb[3];
1555 states[3] = mcp->mb[4];
1556 states[4] = mcp->mb[5];
1557 }
1da177e4
LT
1558
1559 if (rval != QLA_SUCCESS) {
1560 /*EMPTY*/
7c3df132 1561 ql_dbg(ql_dbg_mbx, vha, 0x1055, "Failed=%x.\n", rval);
1da177e4
LT
1562 } else {
1563 /*EMPTY*/
5f28d2d7
SK
1564 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1056,
1565 "Done %s.\n", __func__);
1da177e4
LT
1566 }
1567
1568 return rval;
1569}
1570
1571/*
1572 * qla2x00_get_port_name
1573 * Issue get port name mailbox command.
1574 * Returned name is in big endian format.
1575 *
1576 * Input:
1577 * ha = adapter block pointer.
1578 * loop_id = loop ID of device.
1579 * name = pointer for name.
1580 * TARGET_QUEUE_LOCK must be released.
1581 * ADAPTER_STATE_LOCK must be released.
1582 *
1583 * Returns:
1584 * qla2x00 local function return status code.
1585 *
1586 * Context:
1587 * Kernel context.
1588 */
1589int
7b867cf7 1590qla2x00_get_port_name(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t *name,
1da177e4
LT
1591 uint8_t opt)
1592{
1593 int rval;
1594 mbx_cmd_t mc;
1595 mbx_cmd_t *mcp = &mc;
1596
5f28d2d7
SK
1597 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1057,
1598 "Entered %s.\n", __func__);
1da177e4
LT
1599
1600 mcp->mb[0] = MBC_GET_PORT_NAME;
7b867cf7 1601 mcp->mb[9] = vha->vp_idx;
2c3dfe3f 1602 mcp->out_mb = MBX_9|MBX_1|MBX_0;
7b867cf7 1603 if (HAS_EXTENDED_IDS(vha->hw)) {
1da177e4
LT
1604 mcp->mb[1] = loop_id;
1605 mcp->mb[10] = opt;
1606 mcp->out_mb |= MBX_10;
1607 } else {
1608 mcp->mb[1] = loop_id << 8 | opt;
1609 }
1610
1611 mcp->in_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
b93480e3 1612 mcp->tov = MBX_TOV_SECONDS;
1da177e4 1613 mcp->flags = 0;
7b867cf7 1614 rval = qla2x00_mailbox_command(vha, mcp);
1da177e4
LT
1615
1616 if (rval != QLA_SUCCESS) {
1617 /*EMPTY*/
7c3df132 1618 ql_dbg(ql_dbg_mbx, vha, 0x1058, "Failed=%x.\n", rval);
1da177e4
LT
1619 } else {
1620 if (name != NULL) {
1621 /* This function returns name in big endian. */
1196ae02
RL
1622 name[0] = MSB(mcp->mb[2]);
1623 name[1] = LSB(mcp->mb[2]);
1624 name[2] = MSB(mcp->mb[3]);
1625 name[3] = LSB(mcp->mb[3]);
1626 name[4] = MSB(mcp->mb[6]);
1627 name[5] = LSB(mcp->mb[6]);
1628 name[6] = MSB(mcp->mb[7]);
1629 name[7] = LSB(mcp->mb[7]);
1da177e4
LT
1630 }
1631
5f28d2d7
SK
1632 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1059,
1633 "Done %s.\n", __func__);
1da177e4
LT
1634 }
1635
1636 return rval;
1637}
1638
61e1b269
JC
1639/*
1640 * qla24xx_link_initialization
1641 * Issue link initialization mailbox command.
1642 *
1643 * Input:
1644 * ha = adapter block pointer.
1645 * TARGET_QUEUE_LOCK must be released.
1646 * ADAPTER_STATE_LOCK must be released.
1647 *
1648 * Returns:
1649 * qla2x00 local function return status code.
1650 *
1651 * Context:
1652 * Kernel context.
1653 */
1654int
1655qla24xx_link_initialize(scsi_qla_host_t *vha)
1656{
1657 int rval;
1658 mbx_cmd_t mc;
1659 mbx_cmd_t *mcp = &mc;
1660
1661 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1152,
1662 "Entered %s.\n", __func__);
1663
1664 if (!IS_FWI2_CAPABLE(vha->hw) || IS_CNA_CAPABLE(vha->hw))
1665 return QLA_FUNCTION_FAILED;
1666
1667 mcp->mb[0] = MBC_LINK_INITIALIZATION;
5a5c27b6
JC
1668 mcp->mb[1] = BIT_4;
1669 if (vha->hw->operating_mode == LOOP)
1670 mcp->mb[1] |= BIT_6;
1671 else
1672 mcp->mb[1] |= BIT_5;
61e1b269
JC
1673 mcp->mb[2] = 0;
1674 mcp->mb[3] = 0;
1675 mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
1676 mcp->in_mb = MBX_0;
1677 mcp->tov = MBX_TOV_SECONDS;
1678 mcp->flags = 0;
1679 rval = qla2x00_mailbox_command(vha, mcp);
1680
1681 if (rval != QLA_SUCCESS) {
1682 ql_dbg(ql_dbg_mbx, vha, 0x1153, "Failed=%x.\n", rval);
1683 } else {
1684 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1154,
1685 "Done %s.\n", __func__);
1686 }
1687
1688 return rval;
1689}
1690
1da177e4
LT
1691/*
1692 * qla2x00_lip_reset
1693 * Issue LIP reset mailbox command.
1694 *
1695 * Input:
1696 * ha = adapter block pointer.
1697 * TARGET_QUEUE_LOCK must be released.
1698 * ADAPTER_STATE_LOCK must be released.
1699 *
1700 * Returns:
1701 * qla2x00 local function return status code.
1702 *
1703 * Context:
1704 * Kernel context.
1705 */
1706int
7b867cf7 1707qla2x00_lip_reset(scsi_qla_host_t *vha)
1da177e4
LT
1708{
1709 int rval;
1710 mbx_cmd_t mc;
1711 mbx_cmd_t *mcp = &mc;
1712
5f28d2d7
SK
1713 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105a,
1714 "Entered %s.\n", __func__);
1da177e4 1715
6246b8a1 1716 if (IS_CNA_CAPABLE(vha->hw)) {
3a03eb79
AV
1717 /* Logout across all FCFs. */
1718 mcp->mb[0] = MBC_LIP_FULL_LOGIN;
1719 mcp->mb[1] = BIT_1;
1720 mcp->mb[2] = 0;
1721 mcp->out_mb = MBX_2|MBX_1|MBX_0;
1722 } else if (IS_FWI2_CAPABLE(vha->hw)) {
1c7c6357 1723 mcp->mb[0] = MBC_LIP_FULL_LOGIN;
0c8c39af
AV
1724 mcp->mb[1] = BIT_6;
1725 mcp->mb[2] = 0;
7b867cf7 1726 mcp->mb[3] = vha->hw->loop_reset_delay;
1c7c6357 1727 mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
1da177e4 1728 } else {
1c7c6357
AV
1729 mcp->mb[0] = MBC_LIP_RESET;
1730 mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
7b867cf7 1731 if (HAS_EXTENDED_IDS(vha->hw)) {
1c7c6357
AV
1732 mcp->mb[1] = 0x00ff;
1733 mcp->mb[10] = 0;
1734 mcp->out_mb |= MBX_10;
1735 } else {
1736 mcp->mb[1] = 0xff00;
1737 }
7b867cf7 1738 mcp->mb[2] = vha->hw->loop_reset_delay;
1c7c6357 1739 mcp->mb[3] = 0;
1da177e4 1740 }
1da177e4 1741 mcp->in_mb = MBX_0;
b93480e3 1742 mcp->tov = MBX_TOV_SECONDS;
1da177e4 1743 mcp->flags = 0;
7b867cf7 1744 rval = qla2x00_mailbox_command(vha, mcp);
1da177e4
LT
1745
1746 if (rval != QLA_SUCCESS) {
1747 /*EMPTY*/
7c3df132 1748 ql_dbg(ql_dbg_mbx, vha, 0x105b, "Failed=%x.\n", rval);
1da177e4
LT
1749 } else {
1750 /*EMPTY*/
5f28d2d7
SK
1751 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105c,
1752 "Done %s.\n", __func__);
1da177e4
LT
1753 }
1754
1755 return rval;
1756}
1757
1758/*
1759 * qla2x00_send_sns
1760 * Send SNS command.
1761 *
1762 * Input:
1763 * ha = adapter block pointer.
1764 * sns = pointer for command.
1765 * cmd_size = command size.
1766 * buf_size = response/command size.
1767 * TARGET_QUEUE_LOCK must be released.
1768 * ADAPTER_STATE_LOCK must be released.
1769 *
1770 * Returns:
1771 * qla2x00 local function return status code.
1772 *
1773 * Context:
1774 * Kernel context.
1775 */
1776int
7b867cf7 1777qla2x00_send_sns(scsi_qla_host_t *vha, dma_addr_t sns_phys_address,
1da177e4
LT
1778 uint16_t cmd_size, size_t buf_size)
1779{
1780 int rval;
1781 mbx_cmd_t mc;
1782 mbx_cmd_t *mcp = &mc;
1783
5f28d2d7
SK
1784 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105d,
1785 "Entered %s.\n", __func__);
1da177e4 1786
5f28d2d7 1787 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x105e,
7c3df132
SK
1788 "Retry cnt=%d ratov=%d total tov=%d.\n",
1789 vha->hw->retry_count, vha->hw->login_timeout, mcp->tov);
1da177e4
LT
1790
1791 mcp->mb[0] = MBC_SEND_SNS_COMMAND;
1792 mcp->mb[1] = cmd_size;
1793 mcp->mb[2] = MSW(sns_phys_address);
1794 mcp->mb[3] = LSW(sns_phys_address);
1795 mcp->mb[6] = MSW(MSD(sns_phys_address));
1796 mcp->mb[7] = LSW(MSD(sns_phys_address));
1797 mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
1798 mcp->in_mb = MBX_0|MBX_1;
1799 mcp->buf_size = buf_size;
1800 mcp->flags = MBX_DMA_OUT|MBX_DMA_IN;
7b867cf7
AC
1801 mcp->tov = (vha->hw->login_timeout * 2) + (vha->hw->login_timeout / 2);
1802 rval = qla2x00_mailbox_command(vha, mcp);
1da177e4
LT
1803
1804 if (rval != QLA_SUCCESS) {
1805 /*EMPTY*/
7c3df132
SK
1806 ql_dbg(ql_dbg_mbx, vha, 0x105f,
1807 "Failed=%x mb[0]=%x mb[1]=%x.\n",
1808 rval, mcp->mb[0], mcp->mb[1]);
1da177e4
LT
1809 } else {
1810 /*EMPTY*/
5f28d2d7
SK
1811 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1060,
1812 "Done %s.\n", __func__);
1da177e4
LT
1813 }
1814
1815 return rval;
1816}
1817
1c7c6357 1818int
7b867cf7 1819qla24xx_login_fabric(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
1c7c6357
AV
1820 uint8_t area, uint8_t al_pa, uint16_t *mb, uint8_t opt)
1821{
1822 int rval;
1823
1824 struct logio_entry_24xx *lg;
1825 dma_addr_t lg_dma;
1826 uint32_t iop[2];
7b867cf7 1827 struct qla_hw_data *ha = vha->hw;
2afa19a9
AC
1828 struct req_que *req;
1829 struct rsp_que *rsp;
1c7c6357 1830
5f28d2d7
SK
1831 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1061,
1832 "Entered %s.\n", __func__);
1c7c6357 1833
7163ea81 1834 if (ha->flags.cpu_affinity_enabled)
68ca949c
AC
1835 req = ha->req_q_map[0];
1836 else
1837 req = vha->req;
2afa19a9
AC
1838 rsp = req->rsp;
1839
1c7c6357
AV
1840 lg = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &lg_dma);
1841 if (lg == NULL) {
7c3df132
SK
1842 ql_log(ql_log_warn, vha, 0x1062,
1843 "Failed to allocate login IOCB.\n");
1c7c6357
AV
1844 return QLA_MEMORY_ALLOC_FAILED;
1845 }
1846 memset(lg, 0, sizeof(struct logio_entry_24xx));
1847
1848 lg->entry_type = LOGINOUT_PORT_IOCB_TYPE;
1849 lg->entry_count = 1;
2afa19a9 1850 lg->handle = MAKE_HANDLE(req->id, lg->handle);
1c7c6357
AV
1851 lg->nport_handle = cpu_to_le16(loop_id);
1852 lg->control_flags = __constant_cpu_to_le16(LCF_COMMAND_PLOGI);
1853 if (opt & BIT_0)
1854 lg->control_flags |= __constant_cpu_to_le16(LCF_COND_PLOGI);
8baa51a6
AV
1855 if (opt & BIT_1)
1856 lg->control_flags |= __constant_cpu_to_le16(LCF_SKIP_PRLI);
1c7c6357
AV
1857 lg->port_id[0] = al_pa;
1858 lg->port_id[1] = area;
1859 lg->port_id[2] = domain;
7b867cf7 1860 lg->vp_index = vha->vp_idx;
7f45dd0b
AV
1861 rval = qla2x00_issue_iocb_timeout(vha, lg, lg_dma, 0,
1862 (ha->r_a_tov / 10 * 2) + 2);
1c7c6357 1863 if (rval != QLA_SUCCESS) {
7c3df132
SK
1864 ql_dbg(ql_dbg_mbx, vha, 0x1063,
1865 "Failed to issue login IOCB (%x).\n", rval);
1c7c6357 1866 } else if (lg->entry_status != 0) {
7c3df132
SK
1867 ql_dbg(ql_dbg_mbx, vha, 0x1064,
1868 "Failed to complete IOCB -- error status (%x).\n",
1869 lg->entry_status);
1c7c6357
AV
1870 rval = QLA_FUNCTION_FAILED;
1871 } else if (lg->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
1872 iop[0] = le32_to_cpu(lg->io_parameter[0]);
1873 iop[1] = le32_to_cpu(lg->io_parameter[1]);
1874
7c3df132
SK
1875 ql_dbg(ql_dbg_mbx, vha, 0x1065,
1876 "Failed to complete IOCB -- completion status (%x) "
1877 "ioparam=%x/%x.\n", le16_to_cpu(lg->comp_status),
1878 iop[0], iop[1]);
1c7c6357
AV
1879
1880 switch (iop[0]) {
1881 case LSC_SCODE_PORTID_USED:
1882 mb[0] = MBS_PORT_ID_USED;
1883 mb[1] = LSW(iop[1]);
1884 break;
1885 case LSC_SCODE_NPORT_USED:
1886 mb[0] = MBS_LOOP_ID_USED;
1887 break;
1888 case LSC_SCODE_NOLINK:
1889 case LSC_SCODE_NOIOCB:
1890 case LSC_SCODE_NOXCB:
1891 case LSC_SCODE_CMD_FAILED:
1892 case LSC_SCODE_NOFABRIC:
1893 case LSC_SCODE_FW_NOT_READY:
1894 case LSC_SCODE_NOT_LOGGED_IN:
1895 case LSC_SCODE_NOPCB:
1896 case LSC_SCODE_ELS_REJECT:
1897 case LSC_SCODE_CMD_PARAM_ERR:
1898 case LSC_SCODE_NONPORT:
1899 case LSC_SCODE_LOGGED_IN:
1900 case LSC_SCODE_NOFLOGI_ACC:
1901 default:
1902 mb[0] = MBS_COMMAND_ERROR;
1903 break;
1904 }
1905 } else {
5f28d2d7
SK
1906 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1066,
1907 "Done %s.\n", __func__);
1c7c6357
AV
1908
1909 iop[0] = le32_to_cpu(lg->io_parameter[0]);
1910
1911 mb[0] = MBS_COMMAND_COMPLETE;
1912 mb[1] = 0;
1913 if (iop[0] & BIT_4) {
1914 if (iop[0] & BIT_8)
1915 mb[1] |= BIT_1;
1916 } else
1917 mb[1] = BIT_0;
ad3e0eda
AV
1918
1919 /* Passback COS information. */
1920 mb[10] = 0;
1921 if (lg->io_parameter[7] || lg->io_parameter[8])
1922 mb[10] |= BIT_0; /* Class 2. */
1923 if (lg->io_parameter[9] || lg->io_parameter[10])
1924 mb[10] |= BIT_1; /* Class 3. */
2d70c103
NB
1925 if (lg->io_parameter[0] & __constant_cpu_to_le32(BIT_7))
1926 mb[10] |= BIT_7; /* Confirmed Completion
1927 * Allowed
1928 */
1c7c6357
AV
1929 }
1930
1931 dma_pool_free(ha->s_dma_pool, lg, lg_dma);
1932
1933 return rval;
1934}
1935
1da177e4
LT
1936/*
1937 * qla2x00_login_fabric
1938 * Issue login fabric port mailbox command.
1939 *
1940 * Input:
1941 * ha = adapter block pointer.
1942 * loop_id = device loop ID.
1943 * domain = device domain.
1944 * area = device area.
1945 * al_pa = device AL_PA.
1946 * status = pointer for return status.
1947 * opt = command options.
1948 * TARGET_QUEUE_LOCK must be released.
1949 * ADAPTER_STATE_LOCK must be released.
1950 *
1951 * Returns:
1952 * qla2x00 local function return status code.
1953 *
1954 * Context:
1955 * Kernel context.
1956 */
1957int
7b867cf7 1958qla2x00_login_fabric(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
1da177e4
LT
1959 uint8_t area, uint8_t al_pa, uint16_t *mb, uint8_t opt)
1960{
1961 int rval;
1962 mbx_cmd_t mc;
1963 mbx_cmd_t *mcp = &mc;
7b867cf7 1964 struct qla_hw_data *ha = vha->hw;
1da177e4 1965
5f28d2d7
SK
1966 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1067,
1967 "Entered %s.\n", __func__);
1da177e4
LT
1968
1969 mcp->mb[0] = MBC_LOGIN_FABRIC_PORT;
1970 mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
1971 if (HAS_EXTENDED_IDS(ha)) {
1972 mcp->mb[1] = loop_id;
1973 mcp->mb[10] = opt;
1974 mcp->out_mb |= MBX_10;
1975 } else {
1976 mcp->mb[1] = (loop_id << 8) | opt;
1977 }
1978 mcp->mb[2] = domain;
1979 mcp->mb[3] = area << 8 | al_pa;
1980
1981 mcp->in_mb = MBX_7|MBX_6|MBX_2|MBX_1|MBX_0;
1982 mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
1983 mcp->flags = 0;
7b867cf7 1984 rval = qla2x00_mailbox_command(vha, mcp);
1da177e4
LT
1985
1986 /* Return mailbox statuses. */
1987 if (mb != NULL) {
1988 mb[0] = mcp->mb[0];
1989 mb[1] = mcp->mb[1];
1990 mb[2] = mcp->mb[2];
1991 mb[6] = mcp->mb[6];
1992 mb[7] = mcp->mb[7];
ad3e0eda
AV
1993 /* COS retrieved from Get-Port-Database mailbox command. */
1994 mb[10] = 0;
1da177e4
LT
1995 }
1996
1997 if (rval != QLA_SUCCESS) {
1998 /* RLU tmp code: need to change main mailbox_command function to
1999 * return ok even when the mailbox completion value is not
2000 * SUCCESS. The caller needs to be responsible to interpret
2001 * the return values of this mailbox command if we're not
2002 * to change too much of the existing code.
2003 */
2004 if (mcp->mb[0] == 0x4001 || mcp->mb[0] == 0x4002 ||
2005 mcp->mb[0] == 0x4003 || mcp->mb[0] == 0x4005 ||
2006 mcp->mb[0] == 0x4006)
2007 rval = QLA_SUCCESS;
2008
2009 /*EMPTY*/
7c3df132
SK
2010 ql_dbg(ql_dbg_mbx, vha, 0x1068,
2011 "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
2012 rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
1da177e4
LT
2013 } else {
2014 /*EMPTY*/
5f28d2d7
SK
2015 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1069,
2016 "Done %s.\n", __func__);
1da177e4
LT
2017 }
2018
2019 return rval;
2020}
2021
2022/*
2023 * qla2x00_login_local_device
2024 * Issue login loop port mailbox command.
fa2a1ce5 2025 *
1da177e4
LT
2026 * Input:
2027 * ha = adapter block pointer.
2028 * loop_id = device loop ID.
2029 * opt = command options.
fa2a1ce5 2030 *
1da177e4
LT
2031 * Returns:
2032 * Return status code.
fa2a1ce5 2033 *
1da177e4
LT
2034 * Context:
2035 * Kernel context.
fa2a1ce5 2036 *
1da177e4
LT
2037 */
2038int
7b867cf7 2039qla2x00_login_local_device(scsi_qla_host_t *vha, fc_port_t *fcport,
1da177e4
LT
2040 uint16_t *mb_ret, uint8_t opt)
2041{
2042 int rval;
2043 mbx_cmd_t mc;
2044 mbx_cmd_t *mcp = &mc;
7b867cf7 2045 struct qla_hw_data *ha = vha->hw;
1da177e4 2046
5f28d2d7
SK
2047 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x106a,
2048 "Entered %s.\n", __func__);
7c3df132 2049
e428924c 2050 if (IS_FWI2_CAPABLE(ha))
7b867cf7 2051 return qla24xx_login_fabric(vha, fcport->loop_id,
9a52a57c
AV
2052 fcport->d_id.b.domain, fcport->d_id.b.area,
2053 fcport->d_id.b.al_pa, mb_ret, opt);
2054
1da177e4
LT
2055 mcp->mb[0] = MBC_LOGIN_LOOP_PORT;
2056 if (HAS_EXTENDED_IDS(ha))
9a52a57c 2057 mcp->mb[1] = fcport->loop_id;
1da177e4 2058 else
9a52a57c 2059 mcp->mb[1] = fcport->loop_id << 8;
1da177e4
LT
2060 mcp->mb[2] = opt;
2061 mcp->out_mb = MBX_2|MBX_1|MBX_0;
2062 mcp->in_mb = MBX_7|MBX_6|MBX_1|MBX_0;
2063 mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
2064 mcp->flags = 0;
7b867cf7 2065 rval = qla2x00_mailbox_command(vha, mcp);
1da177e4
LT
2066
2067 /* Return mailbox statuses. */
2068 if (mb_ret != NULL) {
2069 mb_ret[0] = mcp->mb[0];
2070 mb_ret[1] = mcp->mb[1];
2071 mb_ret[6] = mcp->mb[6];
2072 mb_ret[7] = mcp->mb[7];
2073 }
2074
2075 if (rval != QLA_SUCCESS) {
2076 /* AV tmp code: need to change main mailbox_command function to
2077 * return ok even when the mailbox completion value is not
2078 * SUCCESS. The caller needs to be responsible to interpret
2079 * the return values of this mailbox command if we're not
2080 * to change too much of the existing code.
2081 */
2082 if (mcp->mb[0] == 0x4005 || mcp->mb[0] == 0x4006)
2083 rval = QLA_SUCCESS;
2084
7c3df132
SK
2085 ql_dbg(ql_dbg_mbx, vha, 0x106b,
2086 "Failed=%x mb[0]=%x mb[1]=%x mb[6]=%x mb[7]=%x.\n",
2087 rval, mcp->mb[0], mcp->mb[1], mcp->mb[6], mcp->mb[7]);
1da177e4
LT
2088 } else {
2089 /*EMPTY*/
5f28d2d7
SK
2090 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x106c,
2091 "Done %s.\n", __func__);
1da177e4
LT
2092 }
2093
2094 return (rval);
2095}
2096
1c7c6357 2097int
7b867cf7 2098qla24xx_fabric_logout(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
1c7c6357
AV
2099 uint8_t area, uint8_t al_pa)
2100{
2101 int rval;
2102 struct logio_entry_24xx *lg;
2103 dma_addr_t lg_dma;
7b867cf7 2104 struct qla_hw_data *ha = vha->hw;
2afa19a9
AC
2105 struct req_que *req;
2106 struct rsp_que *rsp;
1c7c6357 2107
5f28d2d7
SK
2108 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x106d,
2109 "Entered %s.\n", __func__);
1c7c6357
AV
2110
2111 lg = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &lg_dma);
2112 if (lg == NULL) {
7c3df132
SK
2113 ql_log(ql_log_warn, vha, 0x106e,
2114 "Failed to allocate logout IOCB.\n");
1c7c6357
AV
2115 return QLA_MEMORY_ALLOC_FAILED;
2116 }
2117 memset(lg, 0, sizeof(struct logio_entry_24xx));
2118
2afa19a9
AC
2119 if (ql2xmaxqueues > 1)
2120 req = ha->req_q_map[0];
2121 else
2122 req = vha->req;
2123 rsp = req->rsp;
1c7c6357
AV
2124 lg->entry_type = LOGINOUT_PORT_IOCB_TYPE;
2125 lg->entry_count = 1;
2afa19a9 2126 lg->handle = MAKE_HANDLE(req->id, lg->handle);
1c7c6357
AV
2127 lg->nport_handle = cpu_to_le16(loop_id);
2128 lg->control_flags =
c8d6691b
AV
2129 __constant_cpu_to_le16(LCF_COMMAND_LOGO|LCF_IMPL_LOGO|
2130 LCF_FREE_NPORT);
1c7c6357
AV
2131 lg->port_id[0] = al_pa;
2132 lg->port_id[1] = area;
2133 lg->port_id[2] = domain;
7b867cf7 2134 lg->vp_index = vha->vp_idx;
7f45dd0b
AV
2135 rval = qla2x00_issue_iocb_timeout(vha, lg, lg_dma, 0,
2136 (ha->r_a_tov / 10 * 2) + 2);
1c7c6357 2137 if (rval != QLA_SUCCESS) {
7c3df132
SK
2138 ql_dbg(ql_dbg_mbx, vha, 0x106f,
2139 "Failed to issue logout IOCB (%x).\n", rval);
1c7c6357 2140 } else if (lg->entry_status != 0) {
7c3df132
SK
2141 ql_dbg(ql_dbg_mbx, vha, 0x1070,
2142 "Failed to complete IOCB -- error status (%x).\n",
2143 lg->entry_status);
1c7c6357
AV
2144 rval = QLA_FUNCTION_FAILED;
2145 } else if (lg->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
7c3df132
SK
2146 ql_dbg(ql_dbg_mbx, vha, 0x1071,
2147 "Failed to complete IOCB -- completion status (%x) "
2148 "ioparam=%x/%x.\n", le16_to_cpu(lg->comp_status),
1c7c6357 2149 le32_to_cpu(lg->io_parameter[0]),
7c3df132 2150 le32_to_cpu(lg->io_parameter[1]));
1c7c6357
AV
2151 } else {
2152 /*EMPTY*/
5f28d2d7
SK
2153 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1072,
2154 "Done %s.\n", __func__);
1c7c6357
AV
2155 }
2156
2157 dma_pool_free(ha->s_dma_pool, lg, lg_dma);
2158
2159 return rval;
2160}
2161
1da177e4
LT
2162/*
2163 * qla2x00_fabric_logout
2164 * Issue logout fabric port mailbox command.
2165 *
2166 * Input:
2167 * ha = adapter block pointer.
2168 * loop_id = device loop ID.
2169 * TARGET_QUEUE_LOCK must be released.
2170 * ADAPTER_STATE_LOCK must be released.
2171 *
2172 * Returns:
2173 * qla2x00 local function return status code.
2174 *
2175 * Context:
2176 * Kernel context.
2177 */
2178int
7b867cf7 2179qla2x00_fabric_logout(scsi_qla_host_t *vha, uint16_t loop_id, uint8_t domain,
1c7c6357 2180 uint8_t area, uint8_t al_pa)
1da177e4
LT
2181{
2182 int rval;
2183 mbx_cmd_t mc;
2184 mbx_cmd_t *mcp = &mc;
2185
5f28d2d7
SK
2186 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1073,
2187 "Entered %s.\n", __func__);
1da177e4
LT
2188
2189 mcp->mb[0] = MBC_LOGOUT_FABRIC_PORT;
2190 mcp->out_mb = MBX_1|MBX_0;
7b867cf7 2191 if (HAS_EXTENDED_IDS(vha->hw)) {
1da177e4
LT
2192 mcp->mb[1] = loop_id;
2193 mcp->mb[10] = 0;
2194 mcp->out_mb |= MBX_10;
2195 } else {
2196 mcp->mb[1] = loop_id << 8;
2197 }
2198
2199 mcp->in_mb = MBX_1|MBX_0;
b93480e3 2200 mcp->tov = MBX_TOV_SECONDS;
1da177e4 2201 mcp->flags = 0;
7b867cf7 2202 rval = qla2x00_mailbox_command(vha, mcp);
1da177e4
LT
2203
2204 if (rval != QLA_SUCCESS) {
2205 /*EMPTY*/
7c3df132
SK
2206 ql_dbg(ql_dbg_mbx, vha, 0x1074,
2207 "Failed=%x mb[1]=%x.\n", rval, mcp->mb[1]);
1da177e4
LT
2208 } else {
2209 /*EMPTY*/
5f28d2d7
SK
2210 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1075,
2211 "Done %s.\n", __func__);
1da177e4
LT
2212 }
2213
2214 return rval;
2215}
2216
2217/*
2218 * qla2x00_full_login_lip
2219 * Issue full login LIP mailbox command.
2220 *
2221 * Input:
2222 * ha = adapter block pointer.
2223 * TARGET_QUEUE_LOCK must be released.
2224 * ADAPTER_STATE_LOCK must be released.
2225 *
2226 * Returns:
2227 * qla2x00 local function return status code.
2228 *
2229 * Context:
2230 * Kernel context.
2231 */
2232int
7b867cf7 2233qla2x00_full_login_lip(scsi_qla_host_t *vha)
1da177e4
LT
2234{
2235 int rval;
2236 mbx_cmd_t mc;
2237 mbx_cmd_t *mcp = &mc;
2238
5f28d2d7
SK
2239 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1076,
2240 "Entered %s.\n", __func__);
1da177e4
LT
2241
2242 mcp->mb[0] = MBC_LIP_FULL_LOGIN;
7b867cf7 2243 mcp->mb[1] = IS_FWI2_CAPABLE(vha->hw) ? BIT_3 : 0;
0c8c39af 2244 mcp->mb[2] = 0;
1da177e4
LT
2245 mcp->mb[3] = 0;
2246 mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
2247 mcp->in_mb = MBX_0;
b93480e3 2248 mcp->tov = MBX_TOV_SECONDS;
1da177e4 2249 mcp->flags = 0;
7b867cf7 2250 rval = qla2x00_mailbox_command(vha, mcp);
1da177e4
LT
2251
2252 if (rval != QLA_SUCCESS) {
2253 /*EMPTY*/
7c3df132 2254 ql_dbg(ql_dbg_mbx, vha, 0x1077, "Failed=%x.\n", rval);
1da177e4
LT
2255 } else {
2256 /*EMPTY*/
5f28d2d7
SK
2257 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1078,
2258 "Done %s.\n", __func__);
1da177e4
LT
2259 }
2260
2261 return rval;
2262}
2263
2264/*
2265 * qla2x00_get_id_list
2266 *
2267 * Input:
2268 * ha = adapter block pointer.
2269 *
2270 * Returns:
2271 * qla2x00 local function return status code.
2272 *
2273 * Context:
2274 * Kernel context.
2275 */
2276int
7b867cf7 2277qla2x00_get_id_list(scsi_qla_host_t *vha, void *id_list, dma_addr_t id_list_dma,
1da177e4
LT
2278 uint16_t *entries)
2279{
2280 int rval;
2281 mbx_cmd_t mc;
2282 mbx_cmd_t *mcp = &mc;
2283
5f28d2d7
SK
2284 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1079,
2285 "Entered %s.\n", __func__);
1da177e4
LT
2286
2287 if (id_list == NULL)
2288 return QLA_FUNCTION_FAILED;
2289
2290 mcp->mb[0] = MBC_GET_ID_LIST;
1c7c6357 2291 mcp->out_mb = MBX_0;
7b867cf7 2292 if (IS_FWI2_CAPABLE(vha->hw)) {
1c7c6357
AV
2293 mcp->mb[2] = MSW(id_list_dma);
2294 mcp->mb[3] = LSW(id_list_dma);
2295 mcp->mb[6] = MSW(MSD(id_list_dma));
2296 mcp->mb[7] = LSW(MSD(id_list_dma));
247ec457 2297 mcp->mb[8] = 0;
7b867cf7 2298 mcp->mb[9] = vha->vp_idx;
2c3dfe3f 2299 mcp->out_mb |= MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2;
1c7c6357
AV
2300 } else {
2301 mcp->mb[1] = MSW(id_list_dma);
2302 mcp->mb[2] = LSW(id_list_dma);
2303 mcp->mb[3] = MSW(MSD(id_list_dma));
2304 mcp->mb[6] = LSW(MSD(id_list_dma));
2305 mcp->out_mb |= MBX_6|MBX_3|MBX_2|MBX_1;
2306 }
1da177e4 2307 mcp->in_mb = MBX_1|MBX_0;
b93480e3 2308 mcp->tov = MBX_TOV_SECONDS;
1da177e4 2309 mcp->flags = 0;
7b867cf7 2310 rval = qla2x00_mailbox_command(vha, mcp);
1da177e4
LT
2311
2312 if (rval != QLA_SUCCESS) {
2313 /*EMPTY*/
7c3df132 2314 ql_dbg(ql_dbg_mbx, vha, 0x107a, "Failed=%x.\n", rval);
1da177e4
LT
2315 } else {
2316 *entries = mcp->mb[1];
5f28d2d7
SK
2317 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107b,
2318 "Done %s.\n", __func__);
1da177e4
LT
2319 }
2320
2321 return rval;
2322}
2323
2324/*
2325 * qla2x00_get_resource_cnts
2326 * Get current firmware resource counts.
2327 *
2328 * Input:
2329 * ha = adapter block pointer.
2330 *
2331 * Returns:
2332 * qla2x00 local function return status code.
2333 *
2334 * Context:
2335 * Kernel context.
2336 */
2337int
7b867cf7 2338qla2x00_get_resource_cnts(scsi_qla_host_t *vha, uint16_t *cur_xchg_cnt,
4d0ea247 2339 uint16_t *orig_xchg_cnt, uint16_t *cur_iocb_cnt,
f3a0a77e 2340 uint16_t *orig_iocb_cnt, uint16_t *max_npiv_vports, uint16_t *max_fcfs)
1da177e4
LT
2341{
2342 int rval;
2343 mbx_cmd_t mc;
2344 mbx_cmd_t *mcp = &mc;
2345
5f28d2d7
SK
2346 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107c,
2347 "Entered %s.\n", __func__);
1da177e4
LT
2348
2349 mcp->mb[0] = MBC_GET_RESOURCE_COUNTS;
2350 mcp->out_mb = MBX_0;
4d0ea247 2351 mcp->in_mb = MBX_11|MBX_10|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
6246b8a1 2352 if (IS_QLA81XX(vha->hw) || IS_QLA83XX(vha->hw))
f3a0a77e 2353 mcp->in_mb |= MBX_12;
b93480e3 2354 mcp->tov = MBX_TOV_SECONDS;
1da177e4 2355 mcp->flags = 0;
7b867cf7 2356 rval = qla2x00_mailbox_command(vha, mcp);
1da177e4
LT
2357
2358 if (rval != QLA_SUCCESS) {
2359 /*EMPTY*/
7c3df132
SK
2360 ql_dbg(ql_dbg_mbx, vha, 0x107d,
2361 "Failed mb[0]=%x.\n", mcp->mb[0]);
1da177e4 2362 } else {
5f28d2d7 2363 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107e,
7c3df132
SK
2364 "Done %s mb1=%x mb2=%x mb3=%x mb6=%x mb7=%x mb10=%x "
2365 "mb11=%x mb12=%x.\n", __func__, mcp->mb[1], mcp->mb[2],
2366 mcp->mb[3], mcp->mb[6], mcp->mb[7], mcp->mb[10],
2367 mcp->mb[11], mcp->mb[12]);
1da177e4
LT
2368
2369 if (cur_xchg_cnt)
2370 *cur_xchg_cnt = mcp->mb[3];
2371 if (orig_xchg_cnt)
2372 *orig_xchg_cnt = mcp->mb[6];
2373 if (cur_iocb_cnt)
2374 *cur_iocb_cnt = mcp->mb[7];
2375 if (orig_iocb_cnt)
2376 *orig_iocb_cnt = mcp->mb[10];
7b867cf7 2377 if (vha->hw->flags.npiv_supported && max_npiv_vports)
4d0ea247 2378 *max_npiv_vports = mcp->mb[11];
6246b8a1 2379 if ((IS_QLA81XX(vha->hw) || IS_QLA83XX(vha->hw)) && max_fcfs)
f3a0a77e 2380 *max_fcfs = mcp->mb[12];
1da177e4
LT
2381 }
2382
2383 return (rval);
2384}
2385
1da177e4
LT
2386/*
2387 * qla2x00_get_fcal_position_map
2388 * Get FCAL (LILP) position map using mailbox command
2389 *
2390 * Input:
2391 * ha = adapter state pointer.
2392 * pos_map = buffer pointer (can be NULL).
2393 *
2394 * Returns:
2395 * qla2x00 local function return status code.
2396 *
2397 * Context:
2398 * Kernel context.
2399 */
2400int
7b867cf7 2401qla2x00_get_fcal_position_map(scsi_qla_host_t *vha, char *pos_map)
1da177e4
LT
2402{
2403 int rval;
2404 mbx_cmd_t mc;
2405 mbx_cmd_t *mcp = &mc;
2406 char *pmap;
2407 dma_addr_t pmap_dma;
7b867cf7 2408 struct qla_hw_data *ha = vha->hw;
1da177e4 2409
5f28d2d7
SK
2410 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x107f,
2411 "Entered %s.\n", __func__);
7c3df132 2412
4b89258c 2413 pmap = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &pmap_dma);
1da177e4 2414 if (pmap == NULL) {
7c3df132
SK
2415 ql_log(ql_log_warn, vha, 0x1080,
2416 "Memory alloc failed.\n");
1da177e4
LT
2417 return QLA_MEMORY_ALLOC_FAILED;
2418 }
2419 memset(pmap, 0, FCAL_MAP_SIZE);
2420
2421 mcp->mb[0] = MBC_GET_FC_AL_POSITION_MAP;
2422 mcp->mb[2] = MSW(pmap_dma);
2423 mcp->mb[3] = LSW(pmap_dma);
2424 mcp->mb[6] = MSW(MSD(pmap_dma));
2425 mcp->mb[7] = LSW(MSD(pmap_dma));
2426 mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
2427 mcp->in_mb = MBX_1|MBX_0;
2428 mcp->buf_size = FCAL_MAP_SIZE;
2429 mcp->flags = MBX_DMA_IN;
2430 mcp->tov = (ha->login_timeout * 2) + (ha->login_timeout / 2);
7b867cf7 2431 rval = qla2x00_mailbox_command(vha, mcp);
1da177e4
LT
2432
2433 if (rval == QLA_SUCCESS) {
5f28d2d7 2434 ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1081,
7c3df132
SK
2435 "mb0/mb1=%x/%X FC/AL position map size (%x).\n",
2436 mcp->mb[0], mcp->mb[1], (unsigned)pmap[0]);
2437 ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111d,
2438 pmap, pmap[0] + 1);
1da177e4
LT
2439
2440 if (pos_map)
2441 memcpy(pos_map, pmap, FCAL_MAP_SIZE);
2442 }
2443 dma_pool_free(ha->s_dma_pool, pmap, pmap_dma);
2444
2445 if (rval != QLA_SUCCESS) {
7c3df132 2446 ql_dbg(ql_dbg_mbx, vha, 0x1082, "Failed=%x.\n", rval);
1da177e4 2447 } else {
5f28d2d7
SK
2448 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1083,
2449 "Done %s.\n", __func__);
1da177e4
LT
2450 }
2451
2452 return rval;
2453}
392e2f65
AV
2454
2455/*
2456 * qla2x00_get_link_status
2457 *
2458 * Input:
2459 * ha = adapter block pointer.
2460 * loop_id = device loop ID.
2461 * ret_buf = pointer to link status return buffer.
2462 *
2463 * Returns:
2464 * 0 = success.
2465 * BIT_0 = mem alloc error.
2466 * BIT_1 = mailbox error.
2467 */
2468int
7b867cf7 2469qla2x00_get_link_status(scsi_qla_host_t *vha, uint16_t loop_id,
43ef0580 2470 struct link_statistics *stats, dma_addr_t stats_dma)
392e2f65
AV
2471{
2472 int rval;
2473 mbx_cmd_t mc;
2474 mbx_cmd_t *mcp = &mc;
43ef0580 2475 uint32_t *siter, *diter, dwords;
7b867cf7 2476 struct qla_hw_data *ha = vha->hw;
392e2f65 2477
5f28d2d7
SK
2478 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1084,
2479 "Entered %s.\n", __func__);
392e2f65 2480
392e2f65 2481 mcp->mb[0] = MBC_GET_LINK_STATUS;
43ef0580
AV
2482 mcp->mb[2] = MSW(stats_dma);
2483 mcp->mb[3] = LSW(stats_dma);
2484 mcp->mb[6] = MSW(MSD(stats_dma));
2485 mcp->mb[7] = LSW(MSD(stats_dma));
392e2f65
AV
2486 mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
2487 mcp->in_mb = MBX_0;
e428924c 2488 if (IS_FWI2_CAPABLE(ha)) {
392e2f65
AV
2489 mcp->mb[1] = loop_id;
2490 mcp->mb[4] = 0;
2491 mcp->mb[10] = 0;
2492 mcp->out_mb |= MBX_10|MBX_4|MBX_1;
2493 mcp->in_mb |= MBX_1;
2494 } else if (HAS_EXTENDED_IDS(ha)) {
2495 mcp->mb[1] = loop_id;
2496 mcp->mb[10] = 0;
2497 mcp->out_mb |= MBX_10|MBX_1;
2498 } else {
2499 mcp->mb[1] = loop_id << 8;
2500 mcp->out_mb |= MBX_1;
2501 }
b93480e3 2502 mcp->tov = MBX_TOV_SECONDS;
392e2f65 2503 mcp->flags = IOCTL_CMD;
7b867cf7 2504 rval = qla2x00_mailbox_command(vha, mcp);
392e2f65
AV
2505
2506 if (rval == QLA_SUCCESS) {
2507 if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
7c3df132
SK
2508 ql_dbg(ql_dbg_mbx, vha, 0x1085,
2509 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
43ef0580 2510 rval = QLA_FUNCTION_FAILED;
392e2f65 2511 } else {
43ef0580 2512 /* Copy over data -- firmware data is LE. */
5f28d2d7
SK
2513 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1086,
2514 "Done %s.\n", __func__);
43ef0580
AV
2515 dwords = offsetof(struct link_statistics, unused1) / 4;
2516 siter = diter = &stats->link_fail_cnt;
2517 while (dwords--)
2518 *diter++ = le32_to_cpu(*siter++);
392e2f65
AV
2519 }
2520 } else {
2521 /* Failed. */
7c3df132 2522 ql_dbg(ql_dbg_mbx, vha, 0x1087, "Failed=%x.\n", rval);
392e2f65
AV
2523 }
2524
392e2f65
AV
2525 return rval;
2526}
2527
2528int
7b867cf7 2529qla24xx_get_isp_stats(scsi_qla_host_t *vha, struct link_statistics *stats,
43ef0580 2530 dma_addr_t stats_dma)
1c7c6357
AV
2531{
2532 int rval;
2533 mbx_cmd_t mc;
2534 mbx_cmd_t *mcp = &mc;
43ef0580 2535 uint32_t *siter, *diter, dwords;
1c7c6357 2536
5f28d2d7
SK
2537 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1088,
2538 "Entered %s.\n", __func__);
1c7c6357 2539
1c7c6357 2540 mcp->mb[0] = MBC_GET_LINK_PRIV_STATS;
43ef0580
AV
2541 mcp->mb[2] = MSW(stats_dma);
2542 mcp->mb[3] = LSW(stats_dma);
2543 mcp->mb[6] = MSW(MSD(stats_dma));
2544 mcp->mb[7] = LSW(MSD(stats_dma));
2545 mcp->mb[8] = sizeof(struct link_statistics) / 4;
7b867cf7 2546 mcp->mb[9] = vha->vp_idx;
1c7c6357 2547 mcp->mb[10] = 0;
43ef0580 2548 mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
1c7c6357 2549 mcp->in_mb = MBX_2|MBX_1|MBX_0;
b93480e3 2550 mcp->tov = MBX_TOV_SECONDS;
1c7c6357 2551 mcp->flags = IOCTL_CMD;
7b867cf7 2552 rval = qla2x00_mailbox_command(vha, mcp);
1c7c6357
AV
2553
2554 if (rval == QLA_SUCCESS) {
2555 if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
7c3df132
SK
2556 ql_dbg(ql_dbg_mbx, vha, 0x1089,
2557 "Failed mb[0]=%x.\n", mcp->mb[0]);
43ef0580 2558 rval = QLA_FUNCTION_FAILED;
1c7c6357 2559 } else {
5f28d2d7
SK
2560 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x108a,
2561 "Done %s.\n", __func__);
1c7c6357 2562 /* Copy over data -- firmware data is LE. */
43ef0580
AV
2563 dwords = sizeof(struct link_statistics) / 4;
2564 siter = diter = &stats->link_fail_cnt;
1c7c6357 2565 while (dwords--)
43ef0580 2566 *diter++ = le32_to_cpu(*siter++);
1c7c6357
AV
2567 }
2568 } else {
2569 /* Failed. */
7c3df132 2570 ql_dbg(ql_dbg_mbx, vha, 0x108b, "Failed=%x.\n", rval);
1c7c6357
AV
2571 }
2572
1c7c6357
AV
2573 return rval;
2574}
1c7c6357
AV
2575
2576int
2afa19a9 2577qla24xx_abort_command(srb_t *sp)
1c7c6357
AV
2578{
2579 int rval;
1c7c6357
AV
2580 unsigned long flags = 0;
2581
2582 struct abort_entry_24xx *abt;
2583 dma_addr_t abt_dma;
2584 uint32_t handle;
2afa19a9
AC
2585 fc_port_t *fcport = sp->fcport;
2586 struct scsi_qla_host *vha = fcport->vha;
7b867cf7 2587 struct qla_hw_data *ha = vha->hw;
67c2e93a 2588 struct req_que *req = vha->req;
1c7c6357 2589
5f28d2d7
SK
2590 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x108c,
2591 "Entered %s.\n", __func__);
1c7c6357 2592
7b867cf7 2593 spin_lock_irqsave(&ha->hardware_lock, flags);
8d93f550 2594 for (handle = 1; handle < req->num_outstanding_cmds; handle++) {
7b867cf7 2595 if (req->outstanding_cmds[handle] == sp)
1c7c6357
AV
2596 break;
2597 }
7b867cf7 2598 spin_unlock_irqrestore(&ha->hardware_lock, flags);
8d93f550 2599 if (handle == req->num_outstanding_cmds) {
1c7c6357
AV
2600 /* Command not found. */
2601 return QLA_FUNCTION_FAILED;
2602 }
2603
2604 abt = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &abt_dma);
2605 if (abt == NULL) {
7c3df132
SK
2606 ql_log(ql_log_warn, vha, 0x108d,
2607 "Failed to allocate abort IOCB.\n");
1c7c6357
AV
2608 return QLA_MEMORY_ALLOC_FAILED;
2609 }
2610 memset(abt, 0, sizeof(struct abort_entry_24xx));
2611
2612 abt->entry_type = ABORT_IOCB_TYPE;
2613 abt->entry_count = 1;
2afa19a9 2614 abt->handle = MAKE_HANDLE(req->id, abt->handle);
1c7c6357 2615 abt->nport_handle = cpu_to_le16(fcport->loop_id);
a74ec14f 2616 abt->handle_to_abort = MAKE_HANDLE(req->id, handle);
1c7c6357
AV
2617 abt->port_id[0] = fcport->d_id.b.al_pa;
2618 abt->port_id[1] = fcport->d_id.b.area;
2619 abt->port_id[2] = fcport->d_id.b.domain;
c6d39e23 2620 abt->vp_index = fcport->vha->vp_idx;
73208dfd
AC
2621
2622 abt->req_que_no = cpu_to_le16(req->id);
2623
7b867cf7 2624 rval = qla2x00_issue_iocb(vha, abt, abt_dma, 0);
1c7c6357 2625 if (rval != QLA_SUCCESS) {
7c3df132
SK
2626 ql_dbg(ql_dbg_mbx, vha, 0x108e,
2627 "Failed to issue IOCB (%x).\n", rval);
1c7c6357 2628 } else if (abt->entry_status != 0) {
7c3df132
SK
2629 ql_dbg(ql_dbg_mbx, vha, 0x108f,
2630 "Failed to complete IOCB -- error status (%x).\n",
2631 abt->entry_status);
1c7c6357
AV
2632 rval = QLA_FUNCTION_FAILED;
2633 } else if (abt->nport_handle != __constant_cpu_to_le16(0)) {
7c3df132
SK
2634 ql_dbg(ql_dbg_mbx, vha, 0x1090,
2635 "Failed to complete IOCB -- completion status (%x).\n",
2636 le16_to_cpu(abt->nport_handle));
1c7c6357
AV
2637 rval = QLA_FUNCTION_FAILED;
2638 } else {
5f28d2d7
SK
2639 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1091,
2640 "Done %s.\n", __func__);
1c7c6357
AV
2641 }
2642
2643 dma_pool_free(ha->s_dma_pool, abt, abt_dma);
2644
2645 return rval;
2646}
2647
2648struct tsk_mgmt_cmd {
2649 union {
2650 struct tsk_mgmt_entry tsk;
2651 struct sts_entry_24xx sts;
2652 } p;
2653};
2654
523ec773
AV
2655static int
2656__qla24xx_issue_tmf(char *name, uint32_t type, struct fc_port *fcport,
2afa19a9 2657 unsigned int l, int tag)
1c7c6357 2658{
523ec773 2659 int rval, rval2;
1c7c6357 2660 struct tsk_mgmt_cmd *tsk;
9ca1d01f 2661 struct sts_entry_24xx *sts;
1c7c6357 2662 dma_addr_t tsk_dma;
7b867cf7
AC
2663 scsi_qla_host_t *vha;
2664 struct qla_hw_data *ha;
73208dfd
AC
2665 struct req_que *req;
2666 struct rsp_que *rsp;
1c7c6357 2667
7b867cf7
AC
2668 vha = fcport->vha;
2669 ha = vha->hw;
2afa19a9 2670 req = vha->req;
7c3df132 2671
5f28d2d7
SK
2672 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1092,
2673 "Entered %s.\n", __func__);
7c3df132 2674
7163ea81 2675 if (ha->flags.cpu_affinity_enabled)
68ca949c
AC
2676 rsp = ha->rsp_q_map[tag + 1];
2677 else
2678 rsp = req->rsp;
7b867cf7 2679 tsk = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &tsk_dma);
1c7c6357 2680 if (tsk == NULL) {
7c3df132
SK
2681 ql_log(ql_log_warn, vha, 0x1093,
2682 "Failed to allocate task management IOCB.\n");
1c7c6357
AV
2683 return QLA_MEMORY_ALLOC_FAILED;
2684 }
2685 memset(tsk, 0, sizeof(struct tsk_mgmt_cmd));
2686
2687 tsk->p.tsk.entry_type = TSK_MGMT_IOCB_TYPE;
2688 tsk->p.tsk.entry_count = 1;
2afa19a9 2689 tsk->p.tsk.handle = MAKE_HANDLE(req->id, tsk->p.tsk.handle);
1c7c6357 2690 tsk->p.tsk.nport_handle = cpu_to_le16(fcport->loop_id);
00a537b8 2691 tsk->p.tsk.timeout = cpu_to_le16(ha->r_a_tov / 10 * 2);
523ec773 2692 tsk->p.tsk.control_flags = cpu_to_le32(type);
1c7c6357
AV
2693 tsk->p.tsk.port_id[0] = fcport->d_id.b.al_pa;
2694 tsk->p.tsk.port_id[1] = fcport->d_id.b.area;
2695 tsk->p.tsk.port_id[2] = fcport->d_id.b.domain;
c6d39e23 2696 tsk->p.tsk.vp_index = fcport->vha->vp_idx;
523ec773
AV
2697 if (type == TCF_LUN_RESET) {
2698 int_to_scsilun(l, &tsk->p.tsk.lun);
2699 host_to_fcp_swap((uint8_t *)&tsk->p.tsk.lun,
2700 sizeof(tsk->p.tsk.lun));
2701 }
2c3dfe3f 2702
9ca1d01f 2703 sts = &tsk->p.sts;
7b867cf7 2704 rval = qla2x00_issue_iocb(vha, tsk, tsk_dma, 0);
1c7c6357 2705 if (rval != QLA_SUCCESS) {
7c3df132
SK
2706 ql_dbg(ql_dbg_mbx, vha, 0x1094,
2707 "Failed to issue %s reset IOCB (%x).\n", name, rval);
9ca1d01f 2708 } else if (sts->entry_status != 0) {
7c3df132
SK
2709 ql_dbg(ql_dbg_mbx, vha, 0x1095,
2710 "Failed to complete IOCB -- error status (%x).\n",
2711 sts->entry_status);
1c7c6357 2712 rval = QLA_FUNCTION_FAILED;
9ca1d01f 2713 } else if (sts->comp_status !=
1c7c6357 2714 __constant_cpu_to_le16(CS_COMPLETE)) {
7c3df132
SK
2715 ql_dbg(ql_dbg_mbx, vha, 0x1096,
2716 "Failed to complete IOCB -- completion status (%x).\n",
2717 le16_to_cpu(sts->comp_status));
9ca1d01f 2718 rval = QLA_FUNCTION_FAILED;
97dec564
AV
2719 } else if (le16_to_cpu(sts->scsi_status) &
2720 SS_RESPONSE_INFO_LEN_VALID) {
2721 if (le32_to_cpu(sts->rsp_data_len) < 4) {
5f28d2d7 2722 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1097,
7c3df132
SK
2723 "Ignoring inconsistent data length -- not enough "
2724 "response info (%d).\n",
2725 le32_to_cpu(sts->rsp_data_len));
97dec564 2726 } else if (sts->data[3]) {
7c3df132
SK
2727 ql_dbg(ql_dbg_mbx, vha, 0x1098,
2728 "Failed to complete IOCB -- response (%x).\n",
2729 sts->data[3]);
97dec564
AV
2730 rval = QLA_FUNCTION_FAILED;
2731 }
1c7c6357
AV
2732 }
2733
2734 /* Issue marker IOCB. */
73208dfd 2735 rval2 = qla2x00_marker(vha, req, rsp, fcport->loop_id, l,
523ec773
AV
2736 type == TCF_LUN_RESET ? MK_SYNC_ID_LUN: MK_SYNC_ID);
2737 if (rval2 != QLA_SUCCESS) {
7c3df132
SK
2738 ql_dbg(ql_dbg_mbx, vha, 0x1099,
2739 "Failed to issue marker IOCB (%x).\n", rval2);
1c7c6357 2740 } else {
5f28d2d7
SK
2741 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109a,
2742 "Done %s.\n", __func__);
1c7c6357
AV
2743 }
2744
7b867cf7 2745 dma_pool_free(ha->s_dma_pool, tsk, tsk_dma);
1c7c6357
AV
2746
2747 return rval;
2748}
2749
523ec773 2750int
2afa19a9 2751qla24xx_abort_target(struct fc_port *fcport, unsigned int l, int tag)
523ec773 2752{
3822263e
MI
2753 struct qla_hw_data *ha = fcport->vha->hw;
2754
2755 if ((ql2xasynctmfenable) && IS_FWI2_CAPABLE(ha))
2756 return qla2x00_async_tm_cmd(fcport, TCF_TARGET_RESET, l, tag);
2757
2afa19a9 2758 return __qla24xx_issue_tmf("Target", TCF_TARGET_RESET, fcport, l, tag);
523ec773
AV
2759}
2760
2761int
2afa19a9 2762qla24xx_lun_reset(struct fc_port *fcport, unsigned int l, int tag)
523ec773 2763{
3822263e
MI
2764 struct qla_hw_data *ha = fcport->vha->hw;
2765
2766 if ((ql2xasynctmfenable) && IS_FWI2_CAPABLE(ha))
2767 return qla2x00_async_tm_cmd(fcport, TCF_LUN_RESET, l, tag);
2768
2afa19a9 2769 return __qla24xx_issue_tmf("Lun", TCF_LUN_RESET, fcport, l, tag);
523ec773
AV
2770}
2771
1c7c6357 2772int
7b867cf7 2773qla2x00_system_error(scsi_qla_host_t *vha)
1c7c6357
AV
2774{
2775 int rval;
2776 mbx_cmd_t mc;
2777 mbx_cmd_t *mcp = &mc;
7b867cf7 2778 struct qla_hw_data *ha = vha->hw;
1c7c6357 2779
68af0811 2780 if (!IS_QLA23XX(ha) && !IS_FWI2_CAPABLE(ha))
1c7c6357
AV
2781 return QLA_FUNCTION_FAILED;
2782
5f28d2d7
SK
2783 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109b,
2784 "Entered %s.\n", __func__);
1c7c6357
AV
2785
2786 mcp->mb[0] = MBC_GEN_SYSTEM_ERROR;
2787 mcp->out_mb = MBX_0;
2788 mcp->in_mb = MBX_0;
2789 mcp->tov = 5;
2790 mcp->flags = 0;
7b867cf7 2791 rval = qla2x00_mailbox_command(vha, mcp);
1c7c6357
AV
2792
2793 if (rval != QLA_SUCCESS) {
7c3df132 2794 ql_dbg(ql_dbg_mbx, vha, 0x109c, "Failed=%x.\n", rval);
1c7c6357 2795 } else {
5f28d2d7
SK
2796 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109d,
2797 "Done %s.\n", __func__);
1c7c6357
AV
2798 }
2799
2800 return rval;
2801}
2802
db64e930
JC
2803int
2804qla2x00_write_serdes_word(scsi_qla_host_t *vha, uint16_t addr, uint16_t data)
2805{
2806 int rval;
2807 mbx_cmd_t mc;
2808 mbx_cmd_t *mcp = &mc;
2809
2810 if (!IS_QLA2031(vha->hw))
2811 return QLA_FUNCTION_FAILED;
2812
2813 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1182,
2814 "Entered %s.\n", __func__);
2815
2816 mcp->mb[0] = MBC_WRITE_SERDES;
2817 mcp->mb[1] = addr;
2818 mcp->mb[2] = data & 0xff;
2819 mcp->mb[3] = 0;
2820 mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
2821 mcp->in_mb = MBX_0;
2822 mcp->tov = MBX_TOV_SECONDS;
2823 mcp->flags = 0;
2824 rval = qla2x00_mailbox_command(vha, mcp);
2825
2826 if (rval != QLA_SUCCESS) {
2827 ql_dbg(ql_dbg_mbx, vha, 0x1183,
2828 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
2829 } else {
2830 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1184,
2831 "Done %s.\n", __func__);
2832 }
2833
2834 return rval;
2835}
2836
2837int
2838qla2x00_read_serdes_word(scsi_qla_host_t *vha, uint16_t addr, uint16_t *data)
2839{
2840 int rval;
2841 mbx_cmd_t mc;
2842 mbx_cmd_t *mcp = &mc;
2843
2844 if (!IS_QLA2031(vha->hw))
2845 return QLA_FUNCTION_FAILED;
2846
2847 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1185,
2848 "Entered %s.\n", __func__);
2849
2850 mcp->mb[0] = MBC_READ_SERDES;
2851 mcp->mb[1] = addr;
2852 mcp->mb[3] = 0;
2853 mcp->out_mb = MBX_3|MBX_1|MBX_0;
2854 mcp->in_mb = MBX_1|MBX_0;
2855 mcp->tov = MBX_TOV_SECONDS;
2856 mcp->flags = 0;
2857 rval = qla2x00_mailbox_command(vha, mcp);
2858
2859 *data = mcp->mb[1] & 0xff;
2860
2861 if (rval != QLA_SUCCESS) {
2862 ql_dbg(ql_dbg_mbx, vha, 0x1186,
2863 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
2864 } else {
2865 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1187,
2866 "Done %s.\n", __func__);
2867 }
2868
2869 return rval;
2870}
2871
1c7c6357
AV
2872/**
2873 * qla2x00_set_serdes_params() -
2874 * @ha: HA context
2875 *
2876 * Returns
2877 */
2878int
7b867cf7 2879qla2x00_set_serdes_params(scsi_qla_host_t *vha, uint16_t sw_em_1g,
1c7c6357
AV
2880 uint16_t sw_em_2g, uint16_t sw_em_4g)
2881{
2882 int rval;
2883 mbx_cmd_t mc;
2884 mbx_cmd_t *mcp = &mc;
2885
5f28d2d7
SK
2886 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x109e,
2887 "Entered %s.\n", __func__);
1c7c6357
AV
2888
2889 mcp->mb[0] = MBC_SERDES_PARAMS;
2890 mcp->mb[1] = BIT_0;
fdbc6833
AV
2891 mcp->mb[2] = sw_em_1g | BIT_15;
2892 mcp->mb[3] = sw_em_2g | BIT_15;
2893 mcp->mb[4] = sw_em_4g | BIT_15;
1c7c6357
AV
2894 mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
2895 mcp->in_mb = MBX_0;
b93480e3 2896 mcp->tov = MBX_TOV_SECONDS;
1c7c6357 2897 mcp->flags = 0;
7b867cf7 2898 rval = qla2x00_mailbox_command(vha, mcp);
1c7c6357
AV
2899
2900 if (rval != QLA_SUCCESS) {
2901 /*EMPTY*/
7c3df132
SK
2902 ql_dbg(ql_dbg_mbx, vha, 0x109f,
2903 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
1c7c6357
AV
2904 } else {
2905 /*EMPTY*/
5f28d2d7
SK
2906 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a0,
2907 "Done %s.\n", __func__);
1c7c6357
AV
2908 }
2909
2910 return rval;
2911}
f6ef3b18
AV
2912
2913int
7b867cf7 2914qla2x00_stop_firmware(scsi_qla_host_t *vha)
f6ef3b18
AV
2915{
2916 int rval;
2917 mbx_cmd_t mc;
2918 mbx_cmd_t *mcp = &mc;
2919
7b867cf7 2920 if (!IS_FWI2_CAPABLE(vha->hw))
f6ef3b18
AV
2921 return QLA_FUNCTION_FAILED;
2922
5f28d2d7
SK
2923 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a1,
2924 "Entered %s.\n", __func__);
f6ef3b18
AV
2925
2926 mcp->mb[0] = MBC_STOP_FIRMWARE;
4ba988db
AV
2927 mcp->mb[1] = 0;
2928 mcp->out_mb = MBX_1|MBX_0;
f6ef3b18
AV
2929 mcp->in_mb = MBX_0;
2930 mcp->tov = 5;
2931 mcp->flags = 0;
7b867cf7 2932 rval = qla2x00_mailbox_command(vha, mcp);
f6ef3b18
AV
2933
2934 if (rval != QLA_SUCCESS) {
7c3df132 2935 ql_dbg(ql_dbg_mbx, vha, 0x10a2, "Failed=%x.\n", rval);
b469a7cb
AV
2936 if (mcp->mb[0] == MBS_INVALID_COMMAND)
2937 rval = QLA_INVALID_COMMAND;
f6ef3b18 2938 } else {
5f28d2d7
SK
2939 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a3,
2940 "Done %s.\n", __func__);
f6ef3b18
AV
2941 }
2942
2943 return rval;
2944}
a7a167bf
AV
2945
2946int
7b867cf7 2947qla2x00_enable_eft_trace(scsi_qla_host_t *vha, dma_addr_t eft_dma,
a7a167bf
AV
2948 uint16_t buffers)
2949{
2950 int rval;
2951 mbx_cmd_t mc;
2952 mbx_cmd_t *mcp = &mc;
2953
5f28d2d7
SK
2954 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a4,
2955 "Entered %s.\n", __func__);
7c3df132 2956
7b867cf7 2957 if (!IS_FWI2_CAPABLE(vha->hw))
a7a167bf
AV
2958 return QLA_FUNCTION_FAILED;
2959
85880801
AV
2960 if (unlikely(pci_channel_offline(vha->hw->pdev)))
2961 return QLA_FUNCTION_FAILED;
2962
a7a167bf 2963 mcp->mb[0] = MBC_TRACE_CONTROL;
00b6bd25
AV
2964 mcp->mb[1] = TC_EFT_ENABLE;
2965 mcp->mb[2] = LSW(eft_dma);
2966 mcp->mb[3] = MSW(eft_dma);
2967 mcp->mb[4] = LSW(MSD(eft_dma));
2968 mcp->mb[5] = MSW(MSD(eft_dma));
2969 mcp->mb[6] = buffers;
2970 mcp->mb[7] = TC_AEN_DISABLE;
2971 mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
a7a167bf 2972 mcp->in_mb = MBX_1|MBX_0;
b93480e3 2973 mcp->tov = MBX_TOV_SECONDS;
a7a167bf 2974 mcp->flags = 0;
7b867cf7 2975 rval = qla2x00_mailbox_command(vha, mcp);
00b6bd25 2976 if (rval != QLA_SUCCESS) {
7c3df132
SK
2977 ql_dbg(ql_dbg_mbx, vha, 0x10a5,
2978 "Failed=%x mb[0]=%x mb[1]=%x.\n",
2979 rval, mcp->mb[0], mcp->mb[1]);
00b6bd25 2980 } else {
5f28d2d7
SK
2981 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a6,
2982 "Done %s.\n", __func__);
00b6bd25
AV
2983 }
2984
2985 return rval;
2986}
a7a167bf 2987
00b6bd25 2988int
7b867cf7 2989qla2x00_disable_eft_trace(scsi_qla_host_t *vha)
00b6bd25
AV
2990{
2991 int rval;
2992 mbx_cmd_t mc;
2993 mbx_cmd_t *mcp = &mc;
2994
5f28d2d7
SK
2995 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a7,
2996 "Entered %s.\n", __func__);
7c3df132 2997
7b867cf7 2998 if (!IS_FWI2_CAPABLE(vha->hw))
00b6bd25
AV
2999 return QLA_FUNCTION_FAILED;
3000
85880801
AV
3001 if (unlikely(pci_channel_offline(vha->hw->pdev)))
3002 return QLA_FUNCTION_FAILED;
3003
00b6bd25
AV
3004 mcp->mb[0] = MBC_TRACE_CONTROL;
3005 mcp->mb[1] = TC_EFT_DISABLE;
3006 mcp->out_mb = MBX_1|MBX_0;
3007 mcp->in_mb = MBX_1|MBX_0;
b93480e3 3008 mcp->tov = MBX_TOV_SECONDS;
00b6bd25 3009 mcp->flags = 0;
7b867cf7 3010 rval = qla2x00_mailbox_command(vha, mcp);
a7a167bf 3011 if (rval != QLA_SUCCESS) {
7c3df132
SK
3012 ql_dbg(ql_dbg_mbx, vha, 0x10a8,
3013 "Failed=%x mb[0]=%x mb[1]=%x.\n",
3014 rval, mcp->mb[0], mcp->mb[1]);
a7a167bf 3015 } else {
5f28d2d7
SK
3016 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10a9,
3017 "Done %s.\n", __func__);
a7a167bf
AV
3018 }
3019
3020 return rval;
3021}
3022
df613b96 3023int
7b867cf7 3024qla2x00_enable_fce_trace(scsi_qla_host_t *vha, dma_addr_t fce_dma,
df613b96
AV
3025 uint16_t buffers, uint16_t *mb, uint32_t *dwords)
3026{
3027 int rval;
3028 mbx_cmd_t mc;
3029 mbx_cmd_t *mcp = &mc;
3030
5f28d2d7
SK
3031 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10aa,
3032 "Entered %s.\n", __func__);
7c3df132 3033
6246b8a1
GM
3034 if (!IS_QLA25XX(vha->hw) && !IS_QLA81XX(vha->hw) &&
3035 !IS_QLA83XX(vha->hw))
df613b96
AV
3036 return QLA_FUNCTION_FAILED;
3037
85880801
AV
3038 if (unlikely(pci_channel_offline(vha->hw->pdev)))
3039 return QLA_FUNCTION_FAILED;
3040
df613b96
AV
3041 mcp->mb[0] = MBC_TRACE_CONTROL;
3042 mcp->mb[1] = TC_FCE_ENABLE;
3043 mcp->mb[2] = LSW(fce_dma);
3044 mcp->mb[3] = MSW(fce_dma);
3045 mcp->mb[4] = LSW(MSD(fce_dma));
3046 mcp->mb[5] = MSW(MSD(fce_dma));
3047 mcp->mb[6] = buffers;
3048 mcp->mb[7] = TC_AEN_DISABLE;
3049 mcp->mb[8] = 0;
3050 mcp->mb[9] = TC_FCE_DEFAULT_RX_SIZE;
3051 mcp->mb[10] = TC_FCE_DEFAULT_TX_SIZE;
3052 mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|
3053 MBX_1|MBX_0;
3054 mcp->in_mb = MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
b93480e3 3055 mcp->tov = MBX_TOV_SECONDS;
df613b96 3056 mcp->flags = 0;
7b867cf7 3057 rval = qla2x00_mailbox_command(vha, mcp);
df613b96 3058 if (rval != QLA_SUCCESS) {
7c3df132
SK
3059 ql_dbg(ql_dbg_mbx, vha, 0x10ab,
3060 "Failed=%x mb[0]=%x mb[1]=%x.\n",
3061 rval, mcp->mb[0], mcp->mb[1]);
df613b96 3062 } else {
5f28d2d7
SK
3063 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ac,
3064 "Done %s.\n", __func__);
df613b96
AV
3065
3066 if (mb)
3067 memcpy(mb, mcp->mb, 8 * sizeof(*mb));
3068 if (dwords)
fa0926df 3069 *dwords = buffers;
df613b96
AV
3070 }
3071
3072 return rval;
3073}
3074
3075int
7b867cf7 3076qla2x00_disable_fce_trace(scsi_qla_host_t *vha, uint64_t *wr, uint64_t *rd)
df613b96
AV
3077{
3078 int rval;
3079 mbx_cmd_t mc;
3080 mbx_cmd_t *mcp = &mc;
3081
5f28d2d7
SK
3082 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ad,
3083 "Entered %s.\n", __func__);
7c3df132 3084
7b867cf7 3085 if (!IS_FWI2_CAPABLE(vha->hw))
df613b96
AV
3086 return QLA_FUNCTION_FAILED;
3087
85880801
AV
3088 if (unlikely(pci_channel_offline(vha->hw->pdev)))
3089 return QLA_FUNCTION_FAILED;
3090
df613b96
AV
3091 mcp->mb[0] = MBC_TRACE_CONTROL;
3092 mcp->mb[1] = TC_FCE_DISABLE;
3093 mcp->mb[2] = TC_FCE_DISABLE_TRACE;
3094 mcp->out_mb = MBX_2|MBX_1|MBX_0;
3095 mcp->in_mb = MBX_9|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|
3096 MBX_1|MBX_0;
b93480e3 3097 mcp->tov = MBX_TOV_SECONDS;
df613b96 3098 mcp->flags = 0;
7b867cf7 3099 rval = qla2x00_mailbox_command(vha, mcp);
df613b96 3100 if (rval != QLA_SUCCESS) {
7c3df132
SK
3101 ql_dbg(ql_dbg_mbx, vha, 0x10ae,
3102 "Failed=%x mb[0]=%x mb[1]=%x.\n",
3103 rval, mcp->mb[0], mcp->mb[1]);
df613b96 3104 } else {
5f28d2d7
SK
3105 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10af,
3106 "Done %s.\n", __func__);
df613b96
AV
3107
3108 if (wr)
3109 *wr = (uint64_t) mcp->mb[5] << 48 |
3110 (uint64_t) mcp->mb[4] << 32 |
3111 (uint64_t) mcp->mb[3] << 16 |
3112 (uint64_t) mcp->mb[2];
3113 if (rd)
3114 *rd = (uint64_t) mcp->mb[9] << 48 |
3115 (uint64_t) mcp->mb[8] << 32 |
3116 (uint64_t) mcp->mb[7] << 16 |
3117 (uint64_t) mcp->mb[6];
3118 }
3119
3120 return rval;
3121}
3122
6e98016c
GM
3123int
3124qla2x00_get_idma_speed(scsi_qla_host_t *vha, uint16_t loop_id,
3125 uint16_t *port_speed, uint16_t *mb)
3126{
3127 int rval;
3128 mbx_cmd_t mc;
3129 mbx_cmd_t *mcp = &mc;
3130
5f28d2d7
SK
3131 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b0,
3132 "Entered %s.\n", __func__);
7c3df132 3133
6e98016c
GM
3134 if (!IS_IIDMA_CAPABLE(vha->hw))
3135 return QLA_FUNCTION_FAILED;
3136
6e98016c
GM
3137 mcp->mb[0] = MBC_PORT_PARAMS;
3138 mcp->mb[1] = loop_id;
3139 mcp->mb[2] = mcp->mb[3] = 0;
3140 mcp->mb[9] = vha->vp_idx;
3141 mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
3142 mcp->in_mb = MBX_3|MBX_1|MBX_0;
3143 mcp->tov = MBX_TOV_SECONDS;
3144 mcp->flags = 0;
3145 rval = qla2x00_mailbox_command(vha, mcp);
3146
3147 /* Return mailbox statuses. */
3148 if (mb != NULL) {
3149 mb[0] = mcp->mb[0];
3150 mb[1] = mcp->mb[1];
3151 mb[3] = mcp->mb[3];
3152 }
3153
3154 if (rval != QLA_SUCCESS) {
7c3df132 3155 ql_dbg(ql_dbg_mbx, vha, 0x10b1, "Failed=%x.\n", rval);
6e98016c 3156 } else {
5f28d2d7
SK
3157 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b2,
3158 "Done %s.\n", __func__);
6e98016c
GM
3159 if (port_speed)
3160 *port_speed = mcp->mb[3];
3161 }
3162
3163 return rval;
3164}
3165
d8b45213 3166int
7b867cf7 3167qla2x00_set_idma_speed(scsi_qla_host_t *vha, uint16_t loop_id,
d8b45213
AV
3168 uint16_t port_speed, uint16_t *mb)
3169{
3170 int rval;
3171 mbx_cmd_t mc;
3172 mbx_cmd_t *mcp = &mc;
3173
5f28d2d7
SK
3174 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b3,
3175 "Entered %s.\n", __func__);
7c3df132 3176
7b867cf7 3177 if (!IS_IIDMA_CAPABLE(vha->hw))
d8b45213
AV
3178 return QLA_FUNCTION_FAILED;
3179
d8b45213
AV
3180 mcp->mb[0] = MBC_PORT_PARAMS;
3181 mcp->mb[1] = loop_id;
3182 mcp->mb[2] = BIT_0;
6246b8a1 3183 if (IS_CNA_CAPABLE(vha->hw))
1bb39548
HZ
3184 mcp->mb[3] = port_speed & (BIT_5|BIT_4|BIT_3|BIT_2|BIT_1|BIT_0);
3185 else
3186 mcp->mb[3] = port_speed & (BIT_2|BIT_1|BIT_0);
3187 mcp->mb[9] = vha->vp_idx;
3188 mcp->out_mb = MBX_9|MBX_3|MBX_2|MBX_1|MBX_0;
3189 mcp->in_mb = MBX_3|MBX_1|MBX_0;
b93480e3 3190 mcp->tov = MBX_TOV_SECONDS;
d8b45213 3191 mcp->flags = 0;
7b867cf7 3192 rval = qla2x00_mailbox_command(vha, mcp);
d8b45213
AV
3193
3194 /* Return mailbox statuses. */
3195 if (mb != NULL) {
3196 mb[0] = mcp->mb[0];
3197 mb[1] = mcp->mb[1];
3198 mb[3] = mcp->mb[3];
d8b45213
AV
3199 }
3200
3201 if (rval != QLA_SUCCESS) {
5f28d2d7
SK
3202 ql_dbg(ql_dbg_mbx, vha, 0x10b4,
3203 "Failed=%x.\n", rval);
d8b45213 3204 } else {
5f28d2d7
SK
3205 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b5,
3206 "Done %s.\n", __func__);
d8b45213
AV
3207 }
3208
3209 return rval;
3210}
2c3dfe3f 3211
2c3dfe3f 3212void
7b867cf7 3213qla24xx_report_id_acquisition(scsi_qla_host_t *vha,
2c3dfe3f
SJ
3214 struct vp_rpt_id_entry_24xx *rptid_entry)
3215{
3216 uint8_t vp_idx;
c6852c4c 3217 uint16_t stat = le16_to_cpu(rptid_entry->vp_idx);
7b867cf7
AC
3218 struct qla_hw_data *ha = vha->hw;
3219 scsi_qla_host_t *vp;
feafb7b1 3220 unsigned long flags;
4ac8d4ca 3221 int found;
2c3dfe3f 3222
5f28d2d7
SK
3223 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b6,
3224 "Entered %s.\n", __func__);
7c3df132 3225
2c3dfe3f
SJ
3226 if (rptid_entry->entry_status != 0)
3227 return;
2c3dfe3f
SJ
3228
3229 if (rptid_entry->format == 0) {
5f28d2d7 3230 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b7,
7c3df132
SK
3231 "Format 0 : Number of VPs setup %d, number of "
3232 "VPs acquired %d.\n",
3233 MSB(le16_to_cpu(rptid_entry->vp_count)),
3234 LSB(le16_to_cpu(rptid_entry->vp_count)));
5f28d2d7 3235 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b8,
7c3df132
SK
3236 "Primary port id %02x%02x%02x.\n",
3237 rptid_entry->port_id[2], rptid_entry->port_id[1],
3238 rptid_entry->port_id[0]);
2c3dfe3f 3239 } else if (rptid_entry->format == 1) {
c6852c4c 3240 vp_idx = LSB(stat);
5f28d2d7 3241 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10b9,
7c3df132
SK
3242 "Format 1: VP[%d] enabled - status %d - with "
3243 "port id %02x%02x%02x.\n", vp_idx, MSB(stat),
2c3dfe3f 3244 rptid_entry->port_id[2], rptid_entry->port_id[1],
7c3df132 3245 rptid_entry->port_id[0]);
531a82d1
AV
3246
3247 vp = vha;
3248 if (vp_idx == 0 && (MSB(stat) != 1))
3249 goto reg_needed;
2c3dfe3f 3250
681e014b 3251 if (MSB(stat) != 0 && MSB(stat) != 2) {
7c3df132
SK
3252 ql_dbg(ql_dbg_mbx, vha, 0x10ba,
3253 "Could not acquire ID for VP[%d].\n", vp_idx);
2c3dfe3f 3254 return;
81eb9b49 3255 }
2c3dfe3f 3256
4ac8d4ca 3257 found = 0;
feafb7b1 3258 spin_lock_irqsave(&ha->vport_slock, flags);
4ac8d4ca
AV
3259 list_for_each_entry(vp, &ha->vp_list, list) {
3260 if (vp_idx == vp->vp_idx) {
3261 found = 1;
2c3dfe3f 3262 break;
4ac8d4ca
AV
3263 }
3264 }
feafb7b1
AE
3265 spin_unlock_irqrestore(&ha->vport_slock, flags);
3266
4ac8d4ca 3267 if (!found)
2c3dfe3f
SJ
3268 return;
3269
7b867cf7
AC
3270 vp->d_id.b.domain = rptid_entry->port_id[2];
3271 vp->d_id.b.area = rptid_entry->port_id[1];
3272 vp->d_id.b.al_pa = rptid_entry->port_id[0];
2c3dfe3f
SJ
3273
3274 /*
3275 * Cannot configure here as we are still sitting on the
3276 * response queue. Handle it in dpc context.
3277 */
7b867cf7 3278 set_bit(VP_IDX_ACQUIRED, &vp->vp_flags);
2c3dfe3f 3279
531a82d1
AV
3280reg_needed:
3281 set_bit(REGISTER_FC4_NEEDED, &vp->dpc_flags);
3282 set_bit(REGISTER_FDMI_NEEDED, &vp->dpc_flags);
3283 set_bit(VP_DPC_NEEDED, &vha->dpc_flags);
7b867cf7 3284 qla2xxx_wake_dpc(vha);
2c3dfe3f
SJ
3285 }
3286}
3287
3288/*
3289 * qla24xx_modify_vp_config
3290 * Change VP configuration for vha
3291 *
3292 * Input:
3293 * vha = adapter block pointer.
3294 *
3295 * Returns:
3296 * qla2xxx local function return status code.
3297 *
3298 * Context:
3299 * Kernel context.
3300 */
3301int
3302qla24xx_modify_vp_config(scsi_qla_host_t *vha)
3303{
3304 int rval;
3305 struct vp_config_entry_24xx *vpmod;
3306 dma_addr_t vpmod_dma;
7b867cf7
AC
3307 struct qla_hw_data *ha = vha->hw;
3308 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
2c3dfe3f
SJ
3309
3310 /* This can be called by the parent */
2c3dfe3f 3311
5f28d2d7
SK
3312 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10bb,
3313 "Entered %s.\n", __func__);
7c3df132 3314
7b867cf7 3315 vpmod = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &vpmod_dma);
2c3dfe3f 3316 if (!vpmod) {
7c3df132
SK
3317 ql_log(ql_log_warn, vha, 0x10bc,
3318 "Failed to allocate modify VP IOCB.\n");
2c3dfe3f
SJ
3319 return QLA_MEMORY_ALLOC_FAILED;
3320 }
3321
3322 memset(vpmod, 0, sizeof(struct vp_config_entry_24xx));
3323 vpmod->entry_type = VP_CONFIG_IOCB_TYPE;
3324 vpmod->entry_count = 1;
3325 vpmod->command = VCT_COMMAND_MOD_ENABLE_VPS;
3326 vpmod->vp_count = 1;
3327 vpmod->vp_index1 = vha->vp_idx;
3328 vpmod->options_idx1 = BIT_3|BIT_4|BIT_5;
2d70c103
NB
3329
3330 qlt_modify_vp_config(vha, vpmod);
3331
2c3dfe3f
SJ
3332 memcpy(vpmod->node_name_idx1, vha->node_name, WWN_SIZE);
3333 memcpy(vpmod->port_name_idx1, vha->port_name, WWN_SIZE);
3334 vpmod->entry_count = 1;
3335
7b867cf7 3336 rval = qla2x00_issue_iocb(base_vha, vpmod, vpmod_dma, 0);
2c3dfe3f 3337 if (rval != QLA_SUCCESS) {
7c3df132
SK
3338 ql_dbg(ql_dbg_mbx, vha, 0x10bd,
3339 "Failed to issue VP config IOCB (%x).\n", rval);
2c3dfe3f 3340 } else if (vpmod->comp_status != 0) {
7c3df132
SK
3341 ql_dbg(ql_dbg_mbx, vha, 0x10be,
3342 "Failed to complete IOCB -- error status (%x).\n",
3343 vpmod->comp_status);
2c3dfe3f
SJ
3344 rval = QLA_FUNCTION_FAILED;
3345 } else if (vpmod->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
7c3df132
SK
3346 ql_dbg(ql_dbg_mbx, vha, 0x10bf,
3347 "Failed to complete IOCB -- completion status (%x).\n",
3348 le16_to_cpu(vpmod->comp_status));
2c3dfe3f
SJ
3349 rval = QLA_FUNCTION_FAILED;
3350 } else {
3351 /* EMPTY */
5f28d2d7
SK
3352 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c0,
3353 "Done %s.\n", __func__);
2c3dfe3f
SJ
3354 fc_vport_set_state(vha->fc_vport, FC_VPORT_INITIALIZING);
3355 }
7b867cf7 3356 dma_pool_free(ha->s_dma_pool, vpmod, vpmod_dma);
2c3dfe3f
SJ
3357
3358 return rval;
3359}
3360
3361/*
3362 * qla24xx_control_vp
3363 * Enable a virtual port for given host
3364 *
3365 * Input:
3366 * ha = adapter block pointer.
3367 * vhba = virtual adapter (unused)
3368 * index = index number for enabled VP
3369 *
3370 * Returns:
3371 * qla2xxx local function return status code.
3372 *
3373 * Context:
3374 * Kernel context.
3375 */
3376int
3377qla24xx_control_vp(scsi_qla_host_t *vha, int cmd)
3378{
3379 int rval;
3380 int map, pos;
3381 struct vp_ctrl_entry_24xx *vce;
3382 dma_addr_t vce_dma;
7b867cf7 3383 struct qla_hw_data *ha = vha->hw;
2c3dfe3f 3384 int vp_index = vha->vp_idx;
7b867cf7 3385 struct scsi_qla_host *base_vha = pci_get_drvdata(ha->pdev);
2c3dfe3f 3386
5f28d2d7 3387 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c1,
7c3df132 3388 "Entered %s enabling index %d.\n", __func__, vp_index);
2c3dfe3f 3389
eb66dc60 3390 if (vp_index == 0 || vp_index >= ha->max_npiv_vports)
2c3dfe3f
SJ
3391 return QLA_PARAMETER_ERROR;
3392
3393 vce = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &vce_dma);
3394 if (!vce) {
7c3df132
SK
3395 ql_log(ql_log_warn, vha, 0x10c2,
3396 "Failed to allocate VP control IOCB.\n");
2c3dfe3f
SJ
3397 return QLA_MEMORY_ALLOC_FAILED;
3398 }
3399 memset(vce, 0, sizeof(struct vp_ctrl_entry_24xx));
3400
3401 vce->entry_type = VP_CTRL_IOCB_TYPE;
3402 vce->entry_count = 1;
3403 vce->command = cpu_to_le16(cmd);
3404 vce->vp_count = __constant_cpu_to_le16(1);
3405
3406 /* index map in firmware starts with 1; decrement index
3407 * this is ok as we never use index 0
3408 */
3409 map = (vp_index - 1) / 8;
3410 pos = (vp_index - 1) & 7;
6c2f527c 3411 mutex_lock(&ha->vport_lock);
2c3dfe3f 3412 vce->vp_idx_map[map] |= 1 << pos;
6c2f527c 3413 mutex_unlock(&ha->vport_lock);
2c3dfe3f 3414
7b867cf7 3415 rval = qla2x00_issue_iocb(base_vha, vce, vce_dma, 0);
2c3dfe3f 3416 if (rval != QLA_SUCCESS) {
7c3df132
SK
3417 ql_dbg(ql_dbg_mbx, vha, 0x10c3,
3418 "Failed to issue VP control IOCB (%x).\n", rval);
2c3dfe3f 3419 } else if (vce->entry_status != 0) {
7c3df132
SK
3420 ql_dbg(ql_dbg_mbx, vha, 0x10c4,
3421 "Failed to complete IOCB -- error status (%x).\n",
2c3dfe3f
SJ
3422 vce->entry_status);
3423 rval = QLA_FUNCTION_FAILED;
3424 } else if (vce->comp_status != __constant_cpu_to_le16(CS_COMPLETE)) {
7c3df132
SK
3425 ql_dbg(ql_dbg_mbx, vha, 0x10c5,
3426 "Failed to complet IOCB -- completion status (%x).\n",
2c3dfe3f
SJ
3427 le16_to_cpu(vce->comp_status));
3428 rval = QLA_FUNCTION_FAILED;
3429 } else {
5f28d2d7
SK
3430 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c6,
3431 "Done %s.\n", __func__);
2c3dfe3f
SJ
3432 }
3433
3434 dma_pool_free(ha->s_dma_pool, vce, vce_dma);
3435
3436 return rval;
3437}
3438
3439/*
3440 * qla2x00_send_change_request
3441 * Receive or disable RSCN request from fabric controller
3442 *
3443 * Input:
3444 * ha = adapter block pointer
3445 * format = registration format:
3446 * 0 - Reserved
3447 * 1 - Fabric detected registration
3448 * 2 - N_port detected registration
3449 * 3 - Full registration
3450 * FF - clear registration
3451 * vp_idx = Virtual port index
3452 *
3453 * Returns:
3454 * qla2x00 local function return status code.
3455 *
3456 * Context:
3457 * Kernel Context
3458 */
3459
3460int
7b867cf7 3461qla2x00_send_change_request(scsi_qla_host_t *vha, uint16_t format,
2c3dfe3f
SJ
3462 uint16_t vp_idx)
3463{
3464 int rval;
3465 mbx_cmd_t mc;
3466 mbx_cmd_t *mcp = &mc;
3467
5f28d2d7
SK
3468 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c7,
3469 "Entered %s.\n", __func__);
7c3df132 3470
2c3dfe3f
SJ
3471 mcp->mb[0] = MBC_SEND_CHANGE_REQUEST;
3472 mcp->mb[1] = format;
3473 mcp->mb[9] = vp_idx;
3474 mcp->out_mb = MBX_9|MBX_1|MBX_0;
3475 mcp->in_mb = MBX_0|MBX_1;
3476 mcp->tov = MBX_TOV_SECONDS;
3477 mcp->flags = 0;
7b867cf7 3478 rval = qla2x00_mailbox_command(vha, mcp);
2c3dfe3f
SJ
3479
3480 if (rval == QLA_SUCCESS) {
3481 if (mcp->mb[0] != MBS_COMMAND_COMPLETE) {
3482 rval = BIT_1;
3483 }
3484 } else
3485 rval = BIT_1;
3486
3487 return rval;
3488}
338c9161
AV
3489
3490int
7b867cf7 3491qla2x00_dump_ram(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t addr,
338c9161
AV
3492 uint32_t size)
3493{
3494 int rval;
3495 mbx_cmd_t mc;
3496 mbx_cmd_t *mcp = &mc;
3497
5f28d2d7
SK
3498 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1009,
3499 "Entered %s.\n", __func__);
338c9161 3500
7b867cf7 3501 if (MSW(addr) || IS_FWI2_CAPABLE(vha->hw)) {
338c9161
AV
3502 mcp->mb[0] = MBC_DUMP_RISC_RAM_EXTENDED;
3503 mcp->mb[8] = MSW(addr);
3504 mcp->out_mb = MBX_8|MBX_0;
3505 } else {
3506 mcp->mb[0] = MBC_DUMP_RISC_RAM;
3507 mcp->out_mb = MBX_0;
3508 }
3509 mcp->mb[1] = LSW(addr);
3510 mcp->mb[2] = MSW(req_dma);
3511 mcp->mb[3] = LSW(req_dma);
3512 mcp->mb[6] = MSW(MSD(req_dma));
3513 mcp->mb[7] = LSW(MSD(req_dma));
3514 mcp->out_mb |= MBX_7|MBX_6|MBX_3|MBX_2|MBX_1;
7b867cf7 3515 if (IS_FWI2_CAPABLE(vha->hw)) {
338c9161
AV
3516 mcp->mb[4] = MSW(size);
3517 mcp->mb[5] = LSW(size);
3518 mcp->out_mb |= MBX_5|MBX_4;
3519 } else {
3520 mcp->mb[4] = LSW(size);
3521 mcp->out_mb |= MBX_4;
3522 }
3523
3524 mcp->in_mb = MBX_0;
b93480e3 3525 mcp->tov = MBX_TOV_SECONDS;
338c9161 3526 mcp->flags = 0;
7b867cf7 3527 rval = qla2x00_mailbox_command(vha, mcp);
338c9161
AV
3528
3529 if (rval != QLA_SUCCESS) {
7c3df132
SK
3530 ql_dbg(ql_dbg_mbx, vha, 0x1008,
3531 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
338c9161 3532 } else {
5f28d2d7
SK
3533 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1007,
3534 "Done %s.\n", __func__);
338c9161
AV
3535 }
3536
3537 return rval;
3538}
4d4df193
HK
3539/* 84XX Support **************************************************************/
3540
3541struct cs84xx_mgmt_cmd {
3542 union {
3543 struct verify_chip_entry_84xx req;
3544 struct verify_chip_rsp_84xx rsp;
3545 } p;
3546};
3547
3548int
7b867cf7 3549qla84xx_verify_chip(struct scsi_qla_host *vha, uint16_t *status)
4d4df193
HK
3550{
3551 int rval, retry;
3552 struct cs84xx_mgmt_cmd *mn;
3553 dma_addr_t mn_dma;
3554 uint16_t options;
3555 unsigned long flags;
7b867cf7 3556 struct qla_hw_data *ha = vha->hw;
4d4df193 3557
5f28d2d7
SK
3558 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10c8,
3559 "Entered %s.\n", __func__);
4d4df193
HK
3560
3561 mn = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &mn_dma);
3562 if (mn == NULL) {
4d4df193
HK
3563 return QLA_MEMORY_ALLOC_FAILED;
3564 }
3565
3566 /* Force Update? */
3567 options = ha->cs84xx->fw_update ? VCO_FORCE_UPDATE : 0;
3568 /* Diagnostic firmware? */
3569 /* options |= MENLO_DIAG_FW; */
3570 /* We update the firmware with only one data sequence. */
3571 options |= VCO_END_OF_DATA;
3572
4d4df193 3573 do {
c1ec1f1b 3574 retry = 0;
4d4df193
HK
3575 memset(mn, 0, sizeof(*mn));
3576 mn->p.req.entry_type = VERIFY_CHIP_IOCB_TYPE;
3577 mn->p.req.entry_count = 1;
3578 mn->p.req.options = cpu_to_le16(options);
3579
7c3df132
SK
3580 ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111c,
3581 "Dump of Verify Request.\n");
3582 ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x111e,
3583 (uint8_t *)mn, sizeof(*mn));
4d4df193 3584
7b867cf7 3585 rval = qla2x00_issue_iocb_timeout(vha, mn, mn_dma, 0, 120);
4d4df193 3586 if (rval != QLA_SUCCESS) {
7c3df132
SK
3587 ql_dbg(ql_dbg_mbx, vha, 0x10cb,
3588 "Failed to issue verify IOCB (%x).\n", rval);
4d4df193
HK
3589 goto verify_done;
3590 }
3591
7c3df132
SK
3592 ql_dbg(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1110,
3593 "Dump of Verify Response.\n");
3594 ql_dump_buffer(ql_dbg_mbx + ql_dbg_buffer, vha, 0x1118,
3595 (uint8_t *)mn, sizeof(*mn));
4d4df193
HK
3596
3597 status[0] = le16_to_cpu(mn->p.rsp.comp_status);
3598 status[1] = status[0] == CS_VCS_CHIP_FAILURE ?
3599 le16_to_cpu(mn->p.rsp.failure_code) : 0;
5f28d2d7 3600 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ce,
7c3df132 3601 "cs=%x fc=%x.\n", status[0], status[1]);
4d4df193
HK
3602
3603 if (status[0] != CS_COMPLETE) {
3604 rval = QLA_FUNCTION_FAILED;
3605 if (!(options & VCO_DONT_UPDATE_FW)) {
7c3df132
SK
3606 ql_dbg(ql_dbg_mbx, vha, 0x10cf,
3607 "Firmware update failed. Retrying "
3608 "without update firmware.\n");
4d4df193
HK
3609 options |= VCO_DONT_UPDATE_FW;
3610 options &= ~VCO_FORCE_UPDATE;
3611 retry = 1;
3612 }
3613 } else {
5f28d2d7 3614 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d0,
7c3df132
SK
3615 "Firmware updated to %x.\n",
3616 le32_to_cpu(mn->p.rsp.fw_ver));
4d4df193
HK
3617
3618 /* NOTE: we only update OP firmware. */
3619 spin_lock_irqsave(&ha->cs84xx->access_lock, flags);
3620 ha->cs84xx->op_fw_version =
3621 le32_to_cpu(mn->p.rsp.fw_ver);
3622 spin_unlock_irqrestore(&ha->cs84xx->access_lock,
3623 flags);
3624 }
3625 } while (retry);
3626
3627verify_done:
3628 dma_pool_free(ha->s_dma_pool, mn, mn_dma);
3629
3630 if (rval != QLA_SUCCESS) {
5f28d2d7
SK
3631 ql_dbg(ql_dbg_mbx, vha, 0x10d1,
3632 "Failed=%x.\n", rval);
4d4df193 3633 } else {
5f28d2d7
SK
3634 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d2,
3635 "Done %s.\n", __func__);
4d4df193
HK
3636 }
3637
3638 return rval;
3639}
73208dfd
AC
3640
3641int
618a7523 3642qla25xx_init_req_que(struct scsi_qla_host *vha, struct req_que *req)
73208dfd
AC
3643{
3644 int rval;
3645 unsigned long flags;
3646 mbx_cmd_t mc;
3647 mbx_cmd_t *mcp = &mc;
73208dfd
AC
3648 struct qla_hw_data *ha = vha->hw;
3649
5f28d2d7
SK
3650 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d3,
3651 "Entered %s.\n", __func__);
7c3df132 3652
73208dfd 3653 mcp->mb[0] = MBC_INITIALIZE_MULTIQ;
618a7523 3654 mcp->mb[1] = req->options;
73208dfd
AC
3655 mcp->mb[2] = MSW(LSD(req->dma));
3656 mcp->mb[3] = LSW(LSD(req->dma));
3657 mcp->mb[6] = MSW(MSD(req->dma));
3658 mcp->mb[7] = LSW(MSD(req->dma));
3659 mcp->mb[5] = req->length;
3660 if (req->rsp)
3661 mcp->mb[10] = req->rsp->id;
3662 mcp->mb[12] = req->qos;
3663 mcp->mb[11] = req->vp_idx;
3664 mcp->mb[13] = req->rid;
6246b8a1
GM
3665 if (IS_QLA83XX(ha))
3666 mcp->mb[15] = 0;
73208dfd 3667
73208dfd
AC
3668 mcp->mb[4] = req->id;
3669 /* que in ptr index */
3670 mcp->mb[8] = 0;
3671 /* que out ptr index */
3672 mcp->mb[9] = 0;
3673 mcp->out_mb = MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|MBX_7|
3674 MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
3675 mcp->in_mb = MBX_0;
3676 mcp->flags = MBX_DMA_OUT;
6246b8a1
GM
3677 mcp->tov = MBX_TOV_SECONDS * 2;
3678
3679 if (IS_QLA81XX(ha) || IS_QLA83XX(ha))
3680 mcp->in_mb |= MBX_1;
3681 if (IS_QLA83XX(ha)) {
3682 mcp->out_mb |= MBX_15;
3683 /* debug q create issue in SR-IOV */
3684 mcp->in_mb |= MBX_9 | MBX_8 | MBX_7;
3685 }
73208dfd
AC
3686
3687 spin_lock_irqsave(&ha->hardware_lock, flags);
618a7523 3688 if (!(req->options & BIT_0)) {
da9b1d5c 3689 WRT_REG_DWORD(req->req_q_in, 0);
6246b8a1 3690 if (!IS_QLA83XX(ha))
da9b1d5c 3691 WRT_REG_DWORD(req->req_q_out, 0);
73208dfd
AC
3692 }
3693 spin_unlock_irqrestore(&ha->hardware_lock, flags);
3694
17d98630 3695 rval = qla2x00_mailbox_command(vha, mcp);
7c3df132
SK
3696 if (rval != QLA_SUCCESS) {
3697 ql_dbg(ql_dbg_mbx, vha, 0x10d4,
3698 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
3699 } else {
5f28d2d7
SK
3700 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d5,
3701 "Done %s.\n", __func__);
7c3df132
SK
3702 }
3703
73208dfd
AC
3704 return rval;
3705}
3706
3707int
618a7523 3708qla25xx_init_rsp_que(struct scsi_qla_host *vha, struct rsp_que *rsp)
73208dfd
AC
3709{
3710 int rval;
3711 unsigned long flags;
3712 mbx_cmd_t mc;
3713 mbx_cmd_t *mcp = &mc;
73208dfd
AC
3714 struct qla_hw_data *ha = vha->hw;
3715
5f28d2d7
SK
3716 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d6,
3717 "Entered %s.\n", __func__);
7c3df132 3718
73208dfd 3719 mcp->mb[0] = MBC_INITIALIZE_MULTIQ;
618a7523 3720 mcp->mb[1] = rsp->options;
73208dfd
AC
3721 mcp->mb[2] = MSW(LSD(rsp->dma));
3722 mcp->mb[3] = LSW(LSD(rsp->dma));
3723 mcp->mb[6] = MSW(MSD(rsp->dma));
3724 mcp->mb[7] = LSW(MSD(rsp->dma));
3725 mcp->mb[5] = rsp->length;
444786d7 3726 mcp->mb[14] = rsp->msix->entry;
73208dfd 3727 mcp->mb[13] = rsp->rid;
6246b8a1
GM
3728 if (IS_QLA83XX(ha))
3729 mcp->mb[15] = 0;
73208dfd 3730
73208dfd
AC
3731 mcp->mb[4] = rsp->id;
3732 /* que in ptr index */
3733 mcp->mb[8] = 0;
3734 /* que out ptr index */
3735 mcp->mb[9] = 0;
2afa19a9 3736 mcp->out_mb = MBX_14|MBX_13|MBX_9|MBX_8|MBX_7
73208dfd
AC
3737 |MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
3738 mcp->in_mb = MBX_0;
3739 mcp->flags = MBX_DMA_OUT;
6246b8a1
GM
3740 mcp->tov = MBX_TOV_SECONDS * 2;
3741
3742 if (IS_QLA81XX(ha)) {
3743 mcp->out_mb |= MBX_12|MBX_11|MBX_10;
3744 mcp->in_mb |= MBX_1;
3745 } else if (IS_QLA83XX(ha)) {
3746 mcp->out_mb |= MBX_15|MBX_12|MBX_11|MBX_10;
3747 mcp->in_mb |= MBX_1;
3748 /* debug q create issue in SR-IOV */
3749 mcp->in_mb |= MBX_9 | MBX_8 | MBX_7;
3750 }
73208dfd
AC
3751
3752 spin_lock_irqsave(&ha->hardware_lock, flags);
618a7523 3753 if (!(rsp->options & BIT_0)) {
da9b1d5c 3754 WRT_REG_DWORD(rsp->rsp_q_out, 0);
6246b8a1 3755 if (!IS_QLA83XX(ha))
da9b1d5c 3756 WRT_REG_DWORD(rsp->rsp_q_in, 0);
73208dfd
AC
3757 }
3758
3759 spin_unlock_irqrestore(&ha->hardware_lock, flags);
3760
17d98630 3761 rval = qla2x00_mailbox_command(vha, mcp);
7c3df132
SK
3762 if (rval != QLA_SUCCESS) {
3763 ql_dbg(ql_dbg_mbx, vha, 0x10d7,
3764 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
3765 } else {
5f28d2d7
SK
3766 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d8,
3767 "Done %s.\n", __func__);
7c3df132
SK
3768 }
3769
73208dfd
AC
3770 return rval;
3771}
3772
8a659571
AV
3773int
3774qla81xx_idc_ack(scsi_qla_host_t *vha, uint16_t *mb)
3775{
3776 int rval;
3777 mbx_cmd_t mc;
3778 mbx_cmd_t *mcp = &mc;
3779
5f28d2d7
SK
3780 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10d9,
3781 "Entered %s.\n", __func__);
8a659571
AV
3782
3783 mcp->mb[0] = MBC_IDC_ACK;
3784 memcpy(&mcp->mb[1], mb, QLA_IDC_ACK_REGS * sizeof(uint16_t));
3785 mcp->out_mb = MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
3786 mcp->in_mb = MBX_0;
3787 mcp->tov = MBX_TOV_SECONDS;
3788 mcp->flags = 0;
3789 rval = qla2x00_mailbox_command(vha, mcp);
3790
3791 if (rval != QLA_SUCCESS) {
7c3df132
SK
3792 ql_dbg(ql_dbg_mbx, vha, 0x10da,
3793 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
8a659571 3794 } else {
5f28d2d7
SK
3795 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10db,
3796 "Done %s.\n", __func__);
8a659571
AV
3797 }
3798
3799 return rval;
3800}
1d2874de
JC
3801
3802int
3803qla81xx_fac_get_sector_size(scsi_qla_host_t *vha, uint32_t *sector_size)
3804{
3805 int rval;
3806 mbx_cmd_t mc;
3807 mbx_cmd_t *mcp = &mc;
3808
5f28d2d7
SK
3809 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10dc,
3810 "Entered %s.\n", __func__);
7c3df132 3811
6246b8a1 3812 if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw))
1d2874de
JC
3813 return QLA_FUNCTION_FAILED;
3814
1d2874de
JC
3815 mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
3816 mcp->mb[1] = FAC_OPT_CMD_GET_SECTOR_SIZE;
3817 mcp->out_mb = MBX_1|MBX_0;
3818 mcp->in_mb = MBX_1|MBX_0;
3819 mcp->tov = MBX_TOV_SECONDS;
3820 mcp->flags = 0;
3821 rval = qla2x00_mailbox_command(vha, mcp);
3822
3823 if (rval != QLA_SUCCESS) {
7c3df132
SK
3824 ql_dbg(ql_dbg_mbx, vha, 0x10dd,
3825 "Failed=%x mb[0]=%x mb[1]=%x.\n",
3826 rval, mcp->mb[0], mcp->mb[1]);
1d2874de 3827 } else {
5f28d2d7
SK
3828 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10de,
3829 "Done %s.\n", __func__);
1d2874de
JC
3830 *sector_size = mcp->mb[1];
3831 }
3832
3833 return rval;
3834}
3835
3836int
3837qla81xx_fac_do_write_enable(scsi_qla_host_t *vha, int enable)
3838{
3839 int rval;
3840 mbx_cmd_t mc;
3841 mbx_cmd_t *mcp = &mc;
3842
6246b8a1 3843 if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw))
1d2874de
JC
3844 return QLA_FUNCTION_FAILED;
3845
5f28d2d7
SK
3846 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10df,
3847 "Entered %s.\n", __func__);
1d2874de
JC
3848
3849 mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
3850 mcp->mb[1] = enable ? FAC_OPT_CMD_WRITE_ENABLE :
3851 FAC_OPT_CMD_WRITE_PROTECT;
3852 mcp->out_mb = MBX_1|MBX_0;
3853 mcp->in_mb = MBX_1|MBX_0;
3854 mcp->tov = MBX_TOV_SECONDS;
3855 mcp->flags = 0;
3856 rval = qla2x00_mailbox_command(vha, mcp);
3857
3858 if (rval != QLA_SUCCESS) {
7c3df132
SK
3859 ql_dbg(ql_dbg_mbx, vha, 0x10e0,
3860 "Failed=%x mb[0]=%x mb[1]=%x.\n",
3861 rval, mcp->mb[0], mcp->mb[1]);
1d2874de 3862 } else {
5f28d2d7
SK
3863 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e1,
3864 "Done %s.\n", __func__);
1d2874de
JC
3865 }
3866
3867 return rval;
3868}
3869
3870int
3871qla81xx_fac_erase_sector(scsi_qla_host_t *vha, uint32_t start, uint32_t finish)
3872{
3873 int rval;
3874 mbx_cmd_t mc;
3875 mbx_cmd_t *mcp = &mc;
3876
6246b8a1 3877 if (!IS_QLA81XX(vha->hw) && !IS_QLA83XX(vha->hw))
1d2874de
JC
3878 return QLA_FUNCTION_FAILED;
3879
5f28d2d7
SK
3880 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e2,
3881 "Entered %s.\n", __func__);
1d2874de
JC
3882
3883 mcp->mb[0] = MBC_FLASH_ACCESS_CTRL;
3884 mcp->mb[1] = FAC_OPT_CMD_ERASE_SECTOR;
3885 mcp->mb[2] = LSW(start);
3886 mcp->mb[3] = MSW(start);
3887 mcp->mb[4] = LSW(finish);
3888 mcp->mb[5] = MSW(finish);
3889 mcp->out_mb = MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
3890 mcp->in_mb = MBX_2|MBX_1|MBX_0;
3891 mcp->tov = MBX_TOV_SECONDS;
3892 mcp->flags = 0;
3893 rval = qla2x00_mailbox_command(vha, mcp);
3894
3895 if (rval != QLA_SUCCESS) {
7c3df132
SK
3896 ql_dbg(ql_dbg_mbx, vha, 0x10e3,
3897 "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
3898 rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
1d2874de 3899 } else {
5f28d2d7
SK
3900 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e4,
3901 "Done %s.\n", __func__);
1d2874de
JC
3902 }
3903
3904 return rval;
3905}
6e181be5
LC
3906
3907int
3908qla81xx_restart_mpi_firmware(scsi_qla_host_t *vha)
3909{
3910 int rval = 0;
3911 mbx_cmd_t mc;
3912 mbx_cmd_t *mcp = &mc;
3913
5f28d2d7
SK
3914 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e5,
3915 "Entered %s.\n", __func__);
6e181be5
LC
3916
3917 mcp->mb[0] = MBC_RESTART_MPI_FW;
3918 mcp->out_mb = MBX_0;
3919 mcp->in_mb = MBX_0|MBX_1;
3920 mcp->tov = MBX_TOV_SECONDS;
3921 mcp->flags = 0;
3922 rval = qla2x00_mailbox_command(vha, mcp);
3923
3924 if (rval != QLA_SUCCESS) {
7c3df132
SK
3925 ql_dbg(ql_dbg_mbx, vha, 0x10e6,
3926 "Failed=%x mb[0]=%x mb[1]=%x.\n",
3927 rval, mcp->mb[0], mcp->mb[1]);
6e181be5 3928 } else {
5f28d2d7
SK
3929 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e7,
3930 "Done %s.\n", __func__);
6e181be5
LC
3931 }
3932
3933 return rval;
3934}
ad0ecd61 3935
c46e65c7
JC
3936int
3937qla82xx_set_driver_version(scsi_qla_host_t *vha, char *version)
3938{
3939 int rval;
3940 mbx_cmd_t mc;
3941 mbx_cmd_t *mcp = &mc;
3942 int i;
3943 int len;
3944 uint16_t *str;
3945 struct qla_hw_data *ha = vha->hw;
3946
3947 if (!IS_P3P_TYPE(ha))
3948 return QLA_FUNCTION_FAILED;
3949
3950 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x117b,
3951 "Entered %s.\n", __func__);
3952
3953 str = (void *)version;
3954 len = strlen(version);
3955
3956 mcp->mb[0] = MBC_SET_RNID_PARAMS;
3957 mcp->mb[1] = RNID_TYPE_SET_VERSION << 8;
3958 mcp->out_mb = MBX_1|MBX_0;
3959 for (i = 4; i < 16 && len; i++, str++, len -= 2) {
3960 mcp->mb[i] = cpu_to_le16p(str);
3961 mcp->out_mb |= 1<<i;
3962 }
3963 for (; i < 16; i++) {
3964 mcp->mb[i] = 0;
3965 mcp->out_mb |= 1<<i;
3966 }
3967 mcp->in_mb = MBX_1|MBX_0;
3968 mcp->tov = MBX_TOV_SECONDS;
3969 mcp->flags = 0;
3970 rval = qla2x00_mailbox_command(vha, mcp);
3971
3972 if (rval != QLA_SUCCESS) {
3973 ql_dbg(ql_dbg_mbx, vha, 0x117c,
3974 "Failed=%x mb[0]=%x,%x.\n", rval, mcp->mb[0], mcp->mb[1]);
3975 } else {
3976 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x117d,
3977 "Done %s.\n", __func__);
3978 }
3979
3980 return rval;
3981}
3982
3983int
3984qla25xx_set_driver_version(scsi_qla_host_t *vha, char *version)
3985{
3986 int rval;
3987 mbx_cmd_t mc;
3988 mbx_cmd_t *mcp = &mc;
3989 int len;
3990 uint16_t dwlen;
3991 uint8_t *str;
3992 dma_addr_t str_dma;
3993 struct qla_hw_data *ha = vha->hw;
3994
3995 if (!IS_FWI2_CAPABLE(ha) || IS_QLA24XX_TYPE(ha) || IS_QLA81XX(ha) ||
3996 IS_P3P_TYPE(ha))
3997 return QLA_FUNCTION_FAILED;
3998
3999 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x117e,
4000 "Entered %s.\n", __func__);
4001
4002 str = dma_pool_alloc(ha->s_dma_pool, GFP_KERNEL, &str_dma);
4003 if (!str) {
4004 ql_log(ql_log_warn, vha, 0x117f,
4005 "Failed to allocate driver version param.\n");
4006 return QLA_MEMORY_ALLOC_FAILED;
4007 }
4008
4009 memcpy(str, "\x7\x3\x11\x0", 4);
4010 dwlen = str[0];
4011 len = dwlen * 4 - 4;
4012 memset(str + 4, 0, len);
4013 if (len > strlen(version))
4014 len = strlen(version);
4015 memcpy(str + 4, version, len);
4016
4017 mcp->mb[0] = MBC_SET_RNID_PARAMS;
4018 mcp->mb[1] = RNID_TYPE_SET_VERSION << 8 | dwlen;
4019 mcp->mb[2] = MSW(LSD(str_dma));
4020 mcp->mb[3] = LSW(LSD(str_dma));
4021 mcp->mb[6] = MSW(MSD(str_dma));
4022 mcp->mb[7] = LSW(MSD(str_dma));
4023 mcp->out_mb = MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
4024 mcp->in_mb = MBX_1|MBX_0;
4025 mcp->tov = MBX_TOV_SECONDS;
4026 mcp->flags = 0;
4027 rval = qla2x00_mailbox_command(vha, mcp);
4028
4029 if (rval != QLA_SUCCESS) {
4030 ql_dbg(ql_dbg_mbx, vha, 0x1180,
4031 "Failed=%x mb[0]=%x,%x.\n", rval, mcp->mb[0], mcp->mb[1]);
4032 } else {
4033 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1181,
4034 "Done %s.\n", __func__);
4035 }
4036
4037 dma_pool_free(ha->s_dma_pool, str, str_dma);
4038
4039 return rval;
4040}
4041
fe52f6e1
JC
4042static int
4043qla2x00_read_asic_temperature(scsi_qla_host_t *vha, uint16_t *temp)
4044{
4045 int rval;
4046 mbx_cmd_t mc;
4047 mbx_cmd_t *mcp = &mc;
4048
4049 if (!IS_FWI2_CAPABLE(vha->hw))
4050 return QLA_FUNCTION_FAILED;
4051
4052 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1159,
4053 "Entered %s.\n", __func__);
4054
4055 mcp->mb[0] = MBC_GET_RNID_PARAMS;
4056 mcp->mb[1] = RNID_TYPE_ASIC_TEMP << 8;
4057 mcp->out_mb = MBX_1|MBX_0;
4058 mcp->in_mb = MBX_1|MBX_0;
4059 mcp->tov = MBX_TOV_SECONDS;
4060 mcp->flags = 0;
4061 rval = qla2x00_mailbox_command(vha, mcp);
4062 *temp = mcp->mb[1];
4063
4064 if (rval != QLA_SUCCESS) {
4065 ql_dbg(ql_dbg_mbx, vha, 0x115a,
4066 "Failed=%x mb[0]=%x,%x.\n", rval, mcp->mb[0], mcp->mb[1]);
4067 } else {
4068 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x115b,
4069 "Done %s.\n", __func__);
4070 }
4071
4072 return rval;
4073}
4074
ad0ecd61 4075int
6766df9e
JC
4076qla2x00_read_sfp(scsi_qla_host_t *vha, dma_addr_t sfp_dma, uint8_t *sfp,
4077 uint16_t dev, uint16_t off, uint16_t len, uint16_t opt)
ad0ecd61
JC
4078{
4079 int rval;
4080 mbx_cmd_t mc;
4081 mbx_cmd_t *mcp = &mc;
6766df9e
JC
4082 struct qla_hw_data *ha = vha->hw;
4083
5f28d2d7
SK
4084 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10e8,
4085 "Entered %s.\n", __func__);
7c3df132 4086
6766df9e
JC
4087 if (!IS_FWI2_CAPABLE(ha))
4088 return QLA_FUNCTION_FAILED;
ad0ecd61 4089
6766df9e
JC
4090 if (len == 1)
4091 opt |= BIT_0;
4092
ad0ecd61
JC
4093 mcp->mb[0] = MBC_READ_SFP;
4094 mcp->mb[1] = dev;
4095 mcp->mb[2] = MSW(sfp_dma);
4096 mcp->mb[3] = LSW(sfp_dma);
4097 mcp->mb[6] = MSW(MSD(sfp_dma));
4098 mcp->mb[7] = LSW(MSD(sfp_dma));
4099 mcp->mb[8] = len;
6766df9e 4100 mcp->mb[9] = off;
ad0ecd61
JC
4101 mcp->mb[10] = opt;
4102 mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
1bff6cc8 4103 mcp->in_mb = MBX_1|MBX_0;
ad0ecd61
JC
4104 mcp->tov = MBX_TOV_SECONDS;
4105 mcp->flags = 0;
4106 rval = qla2x00_mailbox_command(vha, mcp);
4107
4108 if (opt & BIT_0)
6766df9e 4109 *sfp = mcp->mb[1];
ad0ecd61
JC
4110
4111 if (rval != QLA_SUCCESS) {
7c3df132
SK
4112 ql_dbg(ql_dbg_mbx, vha, 0x10e9,
4113 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
ad0ecd61 4114 } else {
5f28d2d7
SK
4115 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ea,
4116 "Done %s.\n", __func__);
ad0ecd61
JC
4117 }
4118
4119 return rval;
4120}
4121
4122int
6766df9e
JC
4123qla2x00_write_sfp(scsi_qla_host_t *vha, dma_addr_t sfp_dma, uint8_t *sfp,
4124 uint16_t dev, uint16_t off, uint16_t len, uint16_t opt)
ad0ecd61
JC
4125{
4126 int rval;
4127 mbx_cmd_t mc;
4128 mbx_cmd_t *mcp = &mc;
6766df9e
JC
4129 struct qla_hw_data *ha = vha->hw;
4130
5f28d2d7
SK
4131 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10eb,
4132 "Entered %s.\n", __func__);
7c3df132 4133
6766df9e
JC
4134 if (!IS_FWI2_CAPABLE(ha))
4135 return QLA_FUNCTION_FAILED;
ad0ecd61 4136
6766df9e
JC
4137 if (len == 1)
4138 opt |= BIT_0;
4139
ad0ecd61 4140 if (opt & BIT_0)
6766df9e 4141 len = *sfp;
ad0ecd61
JC
4142
4143 mcp->mb[0] = MBC_WRITE_SFP;
4144 mcp->mb[1] = dev;
4145 mcp->mb[2] = MSW(sfp_dma);
4146 mcp->mb[3] = LSW(sfp_dma);
4147 mcp->mb[6] = MSW(MSD(sfp_dma));
4148 mcp->mb[7] = LSW(MSD(sfp_dma));
4149 mcp->mb[8] = len;
6766df9e 4150 mcp->mb[9] = off;
ad0ecd61
JC
4151 mcp->mb[10] = opt;
4152 mcp->out_mb = MBX_10|MBX_9|MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
6766df9e 4153 mcp->in_mb = MBX_1|MBX_0;
ad0ecd61
JC
4154 mcp->tov = MBX_TOV_SECONDS;
4155 mcp->flags = 0;
4156 rval = qla2x00_mailbox_command(vha, mcp);
4157
4158 if (rval != QLA_SUCCESS) {
7c3df132
SK
4159 ql_dbg(ql_dbg_mbx, vha, 0x10ec,
4160 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
ad0ecd61 4161 } else {
5f28d2d7
SK
4162 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ed,
4163 "Done %s.\n", __func__);
ad0ecd61
JC
4164 }
4165
4166 return rval;
4167}
ce0423f4
AV
4168
4169int
4170qla2x00_get_xgmac_stats(scsi_qla_host_t *vha, dma_addr_t stats_dma,
4171 uint16_t size_in_bytes, uint16_t *actual_size)
4172{
4173 int rval;
4174 mbx_cmd_t mc;
4175 mbx_cmd_t *mcp = &mc;
4176
5f28d2d7
SK
4177 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ee,
4178 "Entered %s.\n", __func__);
7c3df132 4179
6246b8a1 4180 if (!IS_CNA_CAPABLE(vha->hw))
ce0423f4
AV
4181 return QLA_FUNCTION_FAILED;
4182
ce0423f4
AV
4183 mcp->mb[0] = MBC_GET_XGMAC_STATS;
4184 mcp->mb[2] = MSW(stats_dma);
4185 mcp->mb[3] = LSW(stats_dma);
4186 mcp->mb[6] = MSW(MSD(stats_dma));
4187 mcp->mb[7] = LSW(MSD(stats_dma));
4188 mcp->mb[8] = size_in_bytes >> 2;
4189 mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_0;
4190 mcp->in_mb = MBX_2|MBX_1|MBX_0;
4191 mcp->tov = MBX_TOV_SECONDS;
4192 mcp->flags = 0;
4193 rval = qla2x00_mailbox_command(vha, mcp);
4194
4195 if (rval != QLA_SUCCESS) {
7c3df132
SK
4196 ql_dbg(ql_dbg_mbx, vha, 0x10ef,
4197 "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
4198 rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
ce0423f4 4199 } else {
5f28d2d7
SK
4200 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f0,
4201 "Done %s.\n", __func__);
7c3df132 4202
ce0423f4
AV
4203
4204 *actual_size = mcp->mb[2] << 2;
4205 }
4206
4207 return rval;
4208}
11bbc1d8
AV
4209
4210int
4211qla2x00_get_dcbx_params(scsi_qla_host_t *vha, dma_addr_t tlv_dma,
4212 uint16_t size)
4213{
4214 int rval;
4215 mbx_cmd_t mc;
4216 mbx_cmd_t *mcp = &mc;
4217
5f28d2d7
SK
4218 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f1,
4219 "Entered %s.\n", __func__);
7c3df132 4220
6246b8a1 4221 if (!IS_CNA_CAPABLE(vha->hw))
11bbc1d8
AV
4222 return QLA_FUNCTION_FAILED;
4223
11bbc1d8
AV
4224 mcp->mb[0] = MBC_GET_DCBX_PARAMS;
4225 mcp->mb[1] = 0;
4226 mcp->mb[2] = MSW(tlv_dma);
4227 mcp->mb[3] = LSW(tlv_dma);
4228 mcp->mb[6] = MSW(MSD(tlv_dma));
4229 mcp->mb[7] = LSW(MSD(tlv_dma));
4230 mcp->mb[8] = size;
4231 mcp->out_mb = MBX_8|MBX_7|MBX_6|MBX_3|MBX_2|MBX_1|MBX_0;
4232 mcp->in_mb = MBX_2|MBX_1|MBX_0;
4233 mcp->tov = MBX_TOV_SECONDS;
4234 mcp->flags = 0;
4235 rval = qla2x00_mailbox_command(vha, mcp);
4236
4237 if (rval != QLA_SUCCESS) {
7c3df132
SK
4238 ql_dbg(ql_dbg_mbx, vha, 0x10f2,
4239 "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x.\n",
4240 rval, mcp->mb[0], mcp->mb[1], mcp->mb[2]);
11bbc1d8 4241 } else {
5f28d2d7
SK
4242 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f3,
4243 "Done %s.\n", __func__);
11bbc1d8
AV
4244 }
4245
4246 return rval;
4247}
18e7555a
AV
4248
4249int
4250qla2x00_read_ram_word(scsi_qla_host_t *vha, uint32_t risc_addr, uint32_t *data)
4251{
4252 int rval;
4253 mbx_cmd_t mc;
4254 mbx_cmd_t *mcp = &mc;
4255
5f28d2d7
SK
4256 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f4,
4257 "Entered %s.\n", __func__);
7c3df132 4258
18e7555a
AV
4259 if (!IS_FWI2_CAPABLE(vha->hw))
4260 return QLA_FUNCTION_FAILED;
4261
18e7555a
AV
4262 mcp->mb[0] = MBC_READ_RAM_EXTENDED;
4263 mcp->mb[1] = LSW(risc_addr);
4264 mcp->mb[8] = MSW(risc_addr);
4265 mcp->out_mb = MBX_8|MBX_1|MBX_0;
4266 mcp->in_mb = MBX_3|MBX_2|MBX_0;
4267 mcp->tov = 30;
4268 mcp->flags = 0;
4269 rval = qla2x00_mailbox_command(vha, mcp);
4270 if (rval != QLA_SUCCESS) {
7c3df132
SK
4271 ql_dbg(ql_dbg_mbx, vha, 0x10f5,
4272 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
18e7555a 4273 } else {
5f28d2d7
SK
4274 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f6,
4275 "Done %s.\n", __func__);
18e7555a
AV
4276 *data = mcp->mb[3] << 16 | mcp->mb[2];
4277 }
4278
4279 return rval;
4280}
4281
9a069e19 4282int
a9083016
GM
4283qla2x00_loopback_test(scsi_qla_host_t *vha, struct msg_echo_lb *mreq,
4284 uint16_t *mresp)
9a069e19
GM
4285{
4286 int rval;
4287 mbx_cmd_t mc;
4288 mbx_cmd_t *mcp = &mc;
9a069e19 4289
5f28d2d7
SK
4290 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f7,
4291 "Entered %s.\n", __func__);
9a069e19
GM
4292
4293 memset(mcp->mb, 0 , sizeof(mcp->mb));
4294 mcp->mb[0] = MBC_DIAGNOSTIC_LOOP_BACK;
4295 mcp->mb[1] = mreq->options | BIT_6; // BIT_6 specifies 64 bit addressing
4296
4297 /* transfer count */
4298 mcp->mb[10] = LSW(mreq->transfer_size);
4299 mcp->mb[11] = MSW(mreq->transfer_size);
4300
4301 /* send data address */
4302 mcp->mb[14] = LSW(mreq->send_dma);
4303 mcp->mb[15] = MSW(mreq->send_dma);
4304 mcp->mb[20] = LSW(MSD(mreq->send_dma));
4305 mcp->mb[21] = MSW(MSD(mreq->send_dma));
4306
25985edc 4307 /* receive data address */
9a069e19
GM
4308 mcp->mb[16] = LSW(mreq->rcv_dma);
4309 mcp->mb[17] = MSW(mreq->rcv_dma);
4310 mcp->mb[6] = LSW(MSD(mreq->rcv_dma));
4311 mcp->mb[7] = MSW(MSD(mreq->rcv_dma));
4312
4313 /* Iteration count */
1b98b421
JC
4314 mcp->mb[18] = LSW(mreq->iteration_count);
4315 mcp->mb[19] = MSW(mreq->iteration_count);
9a069e19
GM
4316
4317 mcp->out_mb = MBX_21|MBX_20|MBX_19|MBX_18|MBX_17|MBX_16|MBX_15|
4318 MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_7|MBX_6|MBX_1|MBX_0;
6246b8a1 4319 if (IS_CNA_CAPABLE(vha->hw))
9a069e19
GM
4320 mcp->out_mb |= MBX_2;
4321 mcp->in_mb = MBX_19|MBX_18|MBX_3|MBX_2|MBX_1|MBX_0;
4322
4323 mcp->buf_size = mreq->transfer_size;
4324 mcp->tov = MBX_TOV_SECONDS;
4325 mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
4326
4327 rval = qla2x00_mailbox_command(vha, mcp);
4328
4329 if (rval != QLA_SUCCESS) {
7c3df132
SK
4330 ql_dbg(ql_dbg_mbx, vha, 0x10f8,
4331 "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x mb[3]=%x mb[18]=%x "
4332 "mb[19]=%x.\n", rval, mcp->mb[0], mcp->mb[1], mcp->mb[2],
4333 mcp->mb[3], mcp->mb[18], mcp->mb[19]);
9a069e19 4334 } else {
5f28d2d7
SK
4335 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10f9,
4336 "Done %s.\n", __func__);
9a069e19
GM
4337 }
4338
4339 /* Copy mailbox information */
4340 memcpy( mresp, mcp->mb, 64);
9a069e19
GM
4341 return rval;
4342}
4343
4344int
a9083016
GM
4345qla2x00_echo_test(scsi_qla_host_t *vha, struct msg_echo_lb *mreq,
4346 uint16_t *mresp)
9a069e19
GM
4347{
4348 int rval;
4349 mbx_cmd_t mc;
4350 mbx_cmd_t *mcp = &mc;
4351 struct qla_hw_data *ha = vha->hw;
4352
5f28d2d7
SK
4353 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10fa,
4354 "Entered %s.\n", __func__);
9a069e19
GM
4355
4356 memset(mcp->mb, 0 , sizeof(mcp->mb));
4357 mcp->mb[0] = MBC_DIAGNOSTIC_ECHO;
4358 mcp->mb[1] = mreq->options | BIT_6; /* BIT_6 specifies 64bit address */
6246b8a1 4359 if (IS_CNA_CAPABLE(ha)) {
9a069e19 4360 mcp->mb[1] |= BIT_15;
a9083016
GM
4361 mcp->mb[2] = vha->fcoe_fcf_idx;
4362 }
9a069e19
GM
4363 mcp->mb[16] = LSW(mreq->rcv_dma);
4364 mcp->mb[17] = MSW(mreq->rcv_dma);
4365 mcp->mb[6] = LSW(MSD(mreq->rcv_dma));
4366 mcp->mb[7] = MSW(MSD(mreq->rcv_dma));
4367
4368 mcp->mb[10] = LSW(mreq->transfer_size);
4369
4370 mcp->mb[14] = LSW(mreq->send_dma);
4371 mcp->mb[15] = MSW(mreq->send_dma);
4372 mcp->mb[20] = LSW(MSD(mreq->send_dma));
4373 mcp->mb[21] = MSW(MSD(mreq->send_dma));
4374
4375 mcp->out_mb = MBX_21|MBX_20|MBX_17|MBX_16|MBX_15|
4376 MBX_14|MBX_10|MBX_7|MBX_6|MBX_1|MBX_0;
6246b8a1 4377 if (IS_CNA_CAPABLE(ha))
9a069e19
GM
4378 mcp->out_mb |= MBX_2;
4379
4380 mcp->in_mb = MBX_0;
6246b8a1
GM
4381 if (IS_QLA24XX_TYPE(ha) || IS_QLA25XX(ha) ||
4382 IS_CNA_CAPABLE(ha) || IS_QLA2031(ha))
9a069e19 4383 mcp->in_mb |= MBX_1;
6246b8a1 4384 if (IS_CNA_CAPABLE(ha) || IS_QLA2031(ha))
9a069e19
GM
4385 mcp->in_mb |= MBX_3;
4386
4387 mcp->tov = MBX_TOV_SECONDS;
4388 mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
4389 mcp->buf_size = mreq->transfer_size;
4390
4391 rval = qla2x00_mailbox_command(vha, mcp);
4392
4393 if (rval != QLA_SUCCESS) {
7c3df132
SK
4394 ql_dbg(ql_dbg_mbx, vha, 0x10fb,
4395 "Failed=%x mb[0]=%x mb[1]=%x.\n",
4396 rval, mcp->mb[0], mcp->mb[1]);
9a069e19 4397 } else {
5f28d2d7
SK
4398 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10fc,
4399 "Done %s.\n", __func__);
9a069e19
GM
4400 }
4401
4402 /* Copy mailbox information */
6dbdda4d 4403 memcpy(mresp, mcp->mb, 64);
9a069e19
GM
4404 return rval;
4405}
6dbdda4d 4406
9a069e19 4407int
7c3df132 4408qla84xx_reset_chip(scsi_qla_host_t *vha, uint16_t enable_diagnostic)
9a069e19
GM
4409{
4410 int rval;
4411 mbx_cmd_t mc;
4412 mbx_cmd_t *mcp = &mc;
4413
5f28d2d7 4414 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10fd,
7c3df132 4415 "Entered %s enable_diag=%d.\n", __func__, enable_diagnostic);
9a069e19
GM
4416
4417 mcp->mb[0] = MBC_ISP84XX_RESET;
4418 mcp->mb[1] = enable_diagnostic;
4419 mcp->out_mb = MBX_1|MBX_0;
4420 mcp->in_mb = MBX_1|MBX_0;
4421 mcp->tov = MBX_TOV_SECONDS;
4422 mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
7c3df132 4423 rval = qla2x00_mailbox_command(vha, mcp);
9a069e19 4424
9a069e19 4425 if (rval != QLA_SUCCESS)
7c3df132 4426 ql_dbg(ql_dbg_mbx, vha, 0x10fe, "Failed=%x.\n", rval);
9a069e19 4427 else
5f28d2d7
SK
4428 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10ff,
4429 "Done %s.\n", __func__);
9a069e19
GM
4430
4431 return rval;
4432}
4433
18e7555a
AV
4434int
4435qla2x00_write_ram_word(scsi_qla_host_t *vha, uint32_t risc_addr, uint32_t data)
4436{
4437 int rval;
4438 mbx_cmd_t mc;
4439 mbx_cmd_t *mcp = &mc;
4440
5f28d2d7
SK
4441 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1100,
4442 "Entered %s.\n", __func__);
7c3df132 4443
18e7555a 4444 if (!IS_FWI2_CAPABLE(vha->hw))
6c452a45 4445 return QLA_FUNCTION_FAILED;
18e7555a 4446
18e7555a
AV
4447 mcp->mb[0] = MBC_WRITE_RAM_WORD_EXTENDED;
4448 mcp->mb[1] = LSW(risc_addr);
4449 mcp->mb[2] = LSW(data);
4450 mcp->mb[3] = MSW(data);
4451 mcp->mb[8] = MSW(risc_addr);
4452 mcp->out_mb = MBX_8|MBX_3|MBX_2|MBX_1|MBX_0;
4453 mcp->in_mb = MBX_0;
4454 mcp->tov = 30;
4455 mcp->flags = 0;
4456 rval = qla2x00_mailbox_command(vha, mcp);
4457 if (rval != QLA_SUCCESS) {
7c3df132
SK
4458 ql_dbg(ql_dbg_mbx, vha, 0x1101,
4459 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
18e7555a 4460 } else {
5f28d2d7
SK
4461 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1102,
4462 "Done %s.\n", __func__);
18e7555a
AV
4463 }
4464
4465 return rval;
4466}
3064ff39 4467
b1d46989
MI
4468int
4469qla81xx_write_mpi_register(scsi_qla_host_t *vha, uint16_t *mb)
4470{
4471 int rval;
4472 uint32_t stat, timer;
4473 uint16_t mb0 = 0;
4474 struct qla_hw_data *ha = vha->hw;
4475 struct device_reg_24xx __iomem *reg = &ha->iobase->isp24;
4476
4477 rval = QLA_SUCCESS;
4478
5f28d2d7
SK
4479 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1103,
4480 "Entered %s.\n", __func__);
b1d46989
MI
4481
4482 clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
4483
4484 /* Write the MBC data to the registers */
4485 WRT_REG_WORD(&reg->mailbox0, MBC_WRITE_MPI_REGISTER);
4486 WRT_REG_WORD(&reg->mailbox1, mb[0]);
4487 WRT_REG_WORD(&reg->mailbox2, mb[1]);
4488 WRT_REG_WORD(&reg->mailbox3, mb[2]);
4489 WRT_REG_WORD(&reg->mailbox4, mb[3]);
4490
4491 WRT_REG_DWORD(&reg->hccr, HCCRX_SET_HOST_INT);
4492
4493 /* Poll for MBC interrupt */
4494 for (timer = 6000000; timer; timer--) {
4495 /* Check for pending interrupts. */
4496 stat = RD_REG_DWORD(&reg->host_status);
4497 if (stat & HSRX_RISC_INT) {
4498 stat &= 0xff;
4499
4500 if (stat == 0x1 || stat == 0x2 ||
4501 stat == 0x10 || stat == 0x11) {
4502 set_bit(MBX_INTERRUPT,
4503 &ha->mbx_cmd_flags);
4504 mb0 = RD_REG_WORD(&reg->mailbox0);
4505 WRT_REG_DWORD(&reg->hccr,
4506 HCCRX_CLR_RISC_INT);
4507 RD_REG_DWORD(&reg->hccr);
4508 break;
4509 }
4510 }
4511 udelay(5);
4512 }
4513
4514 if (test_and_clear_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags))
4515 rval = mb0 & MBS_MASK;
4516 else
4517 rval = QLA_FUNCTION_FAILED;
4518
4519 if (rval != QLA_SUCCESS) {
7c3df132
SK
4520 ql_dbg(ql_dbg_mbx, vha, 0x1104,
4521 "Failed=%x mb[0]=%x.\n", rval, mb[0]);
b1d46989 4522 } else {
5f28d2d7
SK
4523 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1105,
4524 "Done %s.\n", __func__);
b1d46989
MI
4525 }
4526
4527 return rval;
4528}
6246b8a1 4529
3064ff39
MH
4530int
4531qla2x00_get_data_rate(scsi_qla_host_t *vha)
4532{
4533 int rval;
4534 mbx_cmd_t mc;
4535 mbx_cmd_t *mcp = &mc;
4536 struct qla_hw_data *ha = vha->hw;
4537
5f28d2d7
SK
4538 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1106,
4539 "Entered %s.\n", __func__);
7c3df132 4540
3064ff39
MH
4541 if (!IS_FWI2_CAPABLE(ha))
4542 return QLA_FUNCTION_FAILED;
4543
3064ff39
MH
4544 mcp->mb[0] = MBC_DATA_RATE;
4545 mcp->mb[1] = 0;
4546 mcp->out_mb = MBX_1|MBX_0;
4547 mcp->in_mb = MBX_2|MBX_1|MBX_0;
6246b8a1
GM
4548 if (IS_QLA83XX(ha))
4549 mcp->in_mb |= MBX_3;
3064ff39
MH
4550 mcp->tov = MBX_TOV_SECONDS;
4551 mcp->flags = 0;
4552 rval = qla2x00_mailbox_command(vha, mcp);
4553 if (rval != QLA_SUCCESS) {
7c3df132
SK
4554 ql_dbg(ql_dbg_mbx, vha, 0x1107,
4555 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
3064ff39 4556 } else {
5f28d2d7
SK
4557 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1108,
4558 "Done %s.\n", __func__);
3064ff39
MH
4559 if (mcp->mb[1] != 0x7)
4560 ha->link_data_rate = mcp->mb[1];
4561 }
4562
4563 return rval;
4564}
09ff701a 4565
23f2ebd1
SR
4566int
4567qla81xx_get_port_config(scsi_qla_host_t *vha, uint16_t *mb)
4568{
4569 int rval;
4570 mbx_cmd_t mc;
4571 mbx_cmd_t *mcp = &mc;
4572 struct qla_hw_data *ha = vha->hw;
4573
5f28d2d7
SK
4574 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1109,
4575 "Entered %s.\n", __func__);
23f2ebd1 4576
7ec0effd 4577 if (!IS_QLA81XX(ha) && !IS_QLA83XX(ha) && !IS_QLA8044(ha))
23f2ebd1
SR
4578 return QLA_FUNCTION_FAILED;
4579 mcp->mb[0] = MBC_GET_PORT_CONFIG;
4580 mcp->out_mb = MBX_0;
4581 mcp->in_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
4582 mcp->tov = MBX_TOV_SECONDS;
4583 mcp->flags = 0;
4584
4585 rval = qla2x00_mailbox_command(vha, mcp);
4586
4587 if (rval != QLA_SUCCESS) {
7c3df132
SK
4588 ql_dbg(ql_dbg_mbx, vha, 0x110a,
4589 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
23f2ebd1
SR
4590 } else {
4591 /* Copy all bits to preserve original value */
4592 memcpy(mb, &mcp->mb[1], sizeof(uint16_t) * 4);
4593
5f28d2d7
SK
4594 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110b,
4595 "Done %s.\n", __func__);
23f2ebd1
SR
4596 }
4597 return rval;
4598}
4599
4600int
4601qla81xx_set_port_config(scsi_qla_host_t *vha, uint16_t *mb)
4602{
4603 int rval;
4604 mbx_cmd_t mc;
4605 mbx_cmd_t *mcp = &mc;
4606
5f28d2d7
SK
4607 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110c,
4608 "Entered %s.\n", __func__);
23f2ebd1
SR
4609
4610 mcp->mb[0] = MBC_SET_PORT_CONFIG;
4611 /* Copy all bits to preserve original setting */
4612 memcpy(&mcp->mb[1], mb, sizeof(uint16_t) * 4);
4613 mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
4614 mcp->in_mb = MBX_0;
4615 mcp->tov = MBX_TOV_SECONDS;
4616 mcp->flags = 0;
4617 rval = qla2x00_mailbox_command(vha, mcp);
4618
4619 if (rval != QLA_SUCCESS) {
7c3df132
SK
4620 ql_dbg(ql_dbg_mbx, vha, 0x110d,
4621 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
23f2ebd1 4622 } else
5f28d2d7
SK
4623 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110e,
4624 "Done %s.\n", __func__);
23f2ebd1
SR
4625
4626 return rval;
4627}
4628
4629
09ff701a
SR
4630int
4631qla24xx_set_fcp_prio(scsi_qla_host_t *vha, uint16_t loop_id, uint16_t priority,
4632 uint16_t *mb)
4633{
4634 int rval;
4635 mbx_cmd_t mc;
4636 mbx_cmd_t *mcp = &mc;
4637 struct qla_hw_data *ha = vha->hw;
4638
5f28d2d7
SK
4639 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x110f,
4640 "Entered %s.\n", __func__);
7c3df132 4641
09ff701a
SR
4642 if (!IS_QLA24XX_TYPE(ha) && !IS_QLA25XX(ha))
4643 return QLA_FUNCTION_FAILED;
4644
09ff701a
SR
4645 mcp->mb[0] = MBC_PORT_PARAMS;
4646 mcp->mb[1] = loop_id;
4647 if (ha->flags.fcp_prio_enabled)
4648 mcp->mb[2] = BIT_1;
4649 else
4650 mcp->mb[2] = BIT_2;
4651 mcp->mb[4] = priority & 0xf;
4652 mcp->mb[9] = vha->vp_idx;
4653 mcp->out_mb = MBX_9|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
4654 mcp->in_mb = MBX_4|MBX_3|MBX_1|MBX_0;
4655 mcp->tov = 30;
4656 mcp->flags = 0;
4657 rval = qla2x00_mailbox_command(vha, mcp);
4658 if (mb != NULL) {
4659 mb[0] = mcp->mb[0];
4660 mb[1] = mcp->mb[1];
4661 mb[3] = mcp->mb[3];
4662 mb[4] = mcp->mb[4];
4663 }
4664
4665 if (rval != QLA_SUCCESS) {
7c3df132 4666 ql_dbg(ql_dbg_mbx, vha, 0x10cd, "Failed=%x.\n", rval);
09ff701a 4667 } else {
5f28d2d7
SK
4668 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x10cc,
4669 "Done %s.\n", __func__);
09ff701a
SR
4670 }
4671
4672 return rval;
4673}
a9083016 4674
794a5691 4675int
fe52f6e1 4676qla2x00_get_thermal_temp(scsi_qla_host_t *vha, uint16_t *temp)
794a5691 4677{
fe52f6e1 4678 int rval = QLA_FUNCTION_FAILED;
794a5691 4679 struct qla_hw_data *ha = vha->hw;
fe52f6e1 4680 uint8_t byte;
794a5691 4681
1ae47cf3
JC
4682 if (!IS_FWI2_CAPABLE(ha) || IS_QLA24XX_TYPE(ha) || IS_QLA81XX(ha)) {
4683 ql_dbg(ql_dbg_mbx, vha, 0x1150,
4684 "Thermal not supported by this card.\n");
4685 return rval;
4686 }
4687
4688 if (IS_QLA25XX(ha)) {
4689 if (ha->pdev->subsystem_vendor == PCI_VENDOR_ID_QLOGIC &&
4690 ha->pdev->subsystem_device == 0x0175) {
4691 rval = qla2x00_read_sfp(vha, 0, &byte,
4692 0x98, 0x1, 1, BIT_13|BIT_0);
4693 *temp = byte;
4694 return rval;
4695 }
4696 if (ha->pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
4697 ha->pdev->subsystem_device == 0x338e) {
4698 rval = qla2x00_read_sfp(vha, 0, &byte,
4699 0x98, 0x1, 1, BIT_15|BIT_14|BIT_0);
4700 *temp = byte;
4701 return rval;
4702 }
4703 ql_dbg(ql_dbg_mbx, vha, 0x10c9,
4704 "Thermal not supported by this card.\n");
4705 return rval;
794a5691 4706 }
794a5691 4707
1ae47cf3
JC
4708 if (IS_QLA82XX(ha)) {
4709 *temp = qla82xx_read_temperature(vha);
4710 rval = QLA_SUCCESS;
4711 return rval;
4712 } else if (IS_QLA8044(ha)) {
4713 *temp = qla8044_read_temperature(vha);
4714 rval = QLA_SUCCESS;
4715 return rval;
794a5691 4716 }
794a5691 4717
1ae47cf3 4718 rval = qla2x00_read_asic_temperature(vha, temp);
794a5691
AV
4719 return rval;
4720}
4721
a9083016
GM
4722int
4723qla82xx_mbx_intr_enable(scsi_qla_host_t *vha)
4724{
4725 int rval;
4726 struct qla_hw_data *ha = vha->hw;
4727 mbx_cmd_t mc;
4728 mbx_cmd_t *mcp = &mc;
4729
5f28d2d7
SK
4730 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1017,
4731 "Entered %s.\n", __func__);
7c3df132 4732
a9083016
GM
4733 if (!IS_FWI2_CAPABLE(ha))
4734 return QLA_FUNCTION_FAILED;
4735
a9083016 4736 memset(mcp, 0, sizeof(mbx_cmd_t));
3711333d 4737 mcp->mb[0] = MBC_TOGGLE_INTERRUPT;
a9083016
GM
4738 mcp->mb[1] = 1;
4739
4740 mcp->out_mb = MBX_1|MBX_0;
4741 mcp->in_mb = MBX_0;
4742 mcp->tov = 30;
4743 mcp->flags = 0;
4744
4745 rval = qla2x00_mailbox_command(vha, mcp);
4746 if (rval != QLA_SUCCESS) {
7c3df132
SK
4747 ql_dbg(ql_dbg_mbx, vha, 0x1016,
4748 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
a9083016 4749 } else {
5f28d2d7
SK
4750 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x100e,
4751 "Done %s.\n", __func__);
a9083016
GM
4752 }
4753
4754 return rval;
4755}
4756
4757int
4758qla82xx_mbx_intr_disable(scsi_qla_host_t *vha)
4759{
4760 int rval;
4761 struct qla_hw_data *ha = vha->hw;
4762 mbx_cmd_t mc;
4763 mbx_cmd_t *mcp = &mc;
4764
5f28d2d7
SK
4765 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x100d,
4766 "Entered %s.\n", __func__);
7c3df132 4767
7ec0effd 4768 if (!IS_P3P_TYPE(ha))
a9083016
GM
4769 return QLA_FUNCTION_FAILED;
4770
a9083016 4771 memset(mcp, 0, sizeof(mbx_cmd_t));
3711333d 4772 mcp->mb[0] = MBC_TOGGLE_INTERRUPT;
a9083016
GM
4773 mcp->mb[1] = 0;
4774
4775 mcp->out_mb = MBX_1|MBX_0;
4776 mcp->in_mb = MBX_0;
4777 mcp->tov = 30;
4778 mcp->flags = 0;
4779
4780 rval = qla2x00_mailbox_command(vha, mcp);
4781 if (rval != QLA_SUCCESS) {
7c3df132
SK
4782 ql_dbg(ql_dbg_mbx, vha, 0x100c,
4783 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
a9083016 4784 } else {
5f28d2d7
SK
4785 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x100b,
4786 "Done %s.\n", __func__);
a9083016
GM
4787 }
4788
4789 return rval;
4790}
08de2844
GM
4791
4792int
4793qla82xx_md_get_template_size(scsi_qla_host_t *vha)
4794{
4795 struct qla_hw_data *ha = vha->hw;
4796 mbx_cmd_t mc;
4797 mbx_cmd_t *mcp = &mc;
4798 int rval = QLA_FUNCTION_FAILED;
4799
5f28d2d7
SK
4800 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x111f,
4801 "Entered %s.\n", __func__);
08de2844
GM
4802
4803 memset(mcp->mb, 0 , sizeof(mcp->mb));
4804 mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
4805 mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
4806 mcp->mb[2] = LSW(RQST_TMPLT_SIZE);
4807 mcp->mb[3] = MSW(RQST_TMPLT_SIZE);
4808
4809 mcp->out_mb = MBX_3|MBX_2|MBX_1|MBX_0;
4810 mcp->in_mb = MBX_14|MBX_13|MBX_12|MBX_11|MBX_10|MBX_9|MBX_8|
4811 MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
4812
4813 mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
4814 mcp->tov = MBX_TOV_SECONDS;
4815 rval = qla2x00_mailbox_command(vha, mcp);
4816
4817 /* Always copy back return mailbox values. */
4818 if (rval != QLA_SUCCESS) {
4819 ql_dbg(ql_dbg_mbx, vha, 0x1120,
4820 "mailbox command FAILED=0x%x, subcode=%x.\n",
4821 (mcp->mb[1] << 16) | mcp->mb[0],
4822 (mcp->mb[3] << 16) | mcp->mb[2]);
4823 } else {
5f28d2d7
SK
4824 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1121,
4825 "Done %s.\n", __func__);
08de2844
GM
4826 ha->md_template_size = ((mcp->mb[3] << 16) | mcp->mb[2]);
4827 if (!ha->md_template_size) {
4828 ql_dbg(ql_dbg_mbx, vha, 0x1122,
4829 "Null template size obtained.\n");
4830 rval = QLA_FUNCTION_FAILED;
4831 }
4832 }
4833 return rval;
4834}
4835
4836int
4837qla82xx_md_get_template(scsi_qla_host_t *vha)
4838{
4839 struct qla_hw_data *ha = vha->hw;
4840 mbx_cmd_t mc;
4841 mbx_cmd_t *mcp = &mc;
4842 int rval = QLA_FUNCTION_FAILED;
4843
5f28d2d7
SK
4844 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1123,
4845 "Entered %s.\n", __func__);
08de2844
GM
4846
4847 ha->md_tmplt_hdr = dma_alloc_coherent(&ha->pdev->dev,
4848 ha->md_template_size, &ha->md_tmplt_hdr_dma, GFP_KERNEL);
4849 if (!ha->md_tmplt_hdr) {
4850 ql_log(ql_log_warn, vha, 0x1124,
4851 "Unable to allocate memory for Minidump template.\n");
4852 return rval;
4853 }
4854
4855 memset(mcp->mb, 0 , sizeof(mcp->mb));
4856 mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
4857 mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
4858 mcp->mb[2] = LSW(RQST_TMPLT);
4859 mcp->mb[3] = MSW(RQST_TMPLT);
4860 mcp->mb[4] = LSW(LSD(ha->md_tmplt_hdr_dma));
4861 mcp->mb[5] = MSW(LSD(ha->md_tmplt_hdr_dma));
4862 mcp->mb[6] = LSW(MSD(ha->md_tmplt_hdr_dma));
4863 mcp->mb[7] = MSW(MSD(ha->md_tmplt_hdr_dma));
4864 mcp->mb[8] = LSW(ha->md_template_size);
4865 mcp->mb[9] = MSW(ha->md_template_size);
4866
4867 mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
4868 mcp->tov = MBX_TOV_SECONDS;
4869 mcp->out_mb = MBX_11|MBX_10|MBX_9|MBX_8|
4870 MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
4871 mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
4872 rval = qla2x00_mailbox_command(vha, mcp);
4873
4874 if (rval != QLA_SUCCESS) {
4875 ql_dbg(ql_dbg_mbx, vha, 0x1125,
4876 "mailbox command FAILED=0x%x, subcode=%x.\n",
4877 ((mcp->mb[1] << 16) | mcp->mb[0]),
4878 ((mcp->mb[3] << 16) | mcp->mb[2]));
4879 } else
5f28d2d7
SK
4880 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1126,
4881 "Done %s.\n", __func__);
08de2844
GM
4882 return rval;
4883}
999916dc 4884
7ec0effd
AD
4885int
4886qla8044_md_get_template(scsi_qla_host_t *vha)
4887{
4888 struct qla_hw_data *ha = vha->hw;
4889 mbx_cmd_t mc;
4890 mbx_cmd_t *mcp = &mc;
4891 int rval = QLA_FUNCTION_FAILED;
4892 int offset = 0, size = MINIDUMP_SIZE_36K;
4893 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0xb11f,
4894 "Entered %s.\n", __func__);
4895
4896 ha->md_tmplt_hdr = dma_alloc_coherent(&ha->pdev->dev,
4897 ha->md_template_size, &ha->md_tmplt_hdr_dma, GFP_KERNEL);
4898 if (!ha->md_tmplt_hdr) {
4899 ql_log(ql_log_warn, vha, 0xb11b,
4900 "Unable to allocate memory for Minidump template.\n");
4901 return rval;
4902 }
4903
4904 memset(mcp->mb, 0 , sizeof(mcp->mb));
4905 while (offset < ha->md_template_size) {
4906 mcp->mb[0] = LSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
4907 mcp->mb[1] = MSW(MBC_DIAGNOSTIC_MINIDUMP_TEMPLATE);
4908 mcp->mb[2] = LSW(RQST_TMPLT);
4909 mcp->mb[3] = MSW(RQST_TMPLT);
4910 mcp->mb[4] = LSW(LSD(ha->md_tmplt_hdr_dma + offset));
4911 mcp->mb[5] = MSW(LSD(ha->md_tmplt_hdr_dma + offset));
4912 mcp->mb[6] = LSW(MSD(ha->md_tmplt_hdr_dma + offset));
4913 mcp->mb[7] = MSW(MSD(ha->md_tmplt_hdr_dma + offset));
4914 mcp->mb[8] = LSW(size);
4915 mcp->mb[9] = MSW(size);
4916 mcp->mb[10] = offset & 0x0000FFFF;
4917 mcp->mb[11] = offset & 0xFFFF0000;
4918 mcp->flags = MBX_DMA_OUT|MBX_DMA_IN|IOCTL_CMD;
4919 mcp->tov = MBX_TOV_SECONDS;
4920 mcp->out_mb = MBX_11|MBX_10|MBX_9|MBX_8|
4921 MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
4922 mcp->in_mb = MBX_3|MBX_2|MBX_1|MBX_0;
4923 rval = qla2x00_mailbox_command(vha, mcp);
4924
4925 if (rval != QLA_SUCCESS) {
4926 ql_dbg(ql_dbg_mbx, vha, 0xb11c,
4927 "mailbox command FAILED=0x%x, subcode=%x.\n",
4928 ((mcp->mb[1] << 16) | mcp->mb[0]),
4929 ((mcp->mb[3] << 16) | mcp->mb[2]));
4930 return rval;
4931 } else
4932 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0xb11d,
4933 "Done %s.\n", __func__);
4934 offset = offset + size;
4935 }
4936 return rval;
4937}
4938
6246b8a1
GM
4939int
4940qla81xx_set_led_config(scsi_qla_host_t *vha, uint16_t *led_cfg)
4941{
4942 int rval;
4943 struct qla_hw_data *ha = vha->hw;
4944 mbx_cmd_t mc;
4945 mbx_cmd_t *mcp = &mc;
4946
4947 if (!IS_QLA81XX(ha) && !IS_QLA8031(ha))
4948 return QLA_FUNCTION_FAILED;
4949
5f28d2d7
SK
4950 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1133,
4951 "Entered %s.\n", __func__);
6246b8a1
GM
4952
4953 memset(mcp, 0, sizeof(mbx_cmd_t));
4954 mcp->mb[0] = MBC_SET_LED_CONFIG;
4955 mcp->mb[1] = led_cfg[0];
4956 mcp->mb[2] = led_cfg[1];
4957 if (IS_QLA8031(ha)) {
4958 mcp->mb[3] = led_cfg[2];
4959 mcp->mb[4] = led_cfg[3];
4960 mcp->mb[5] = led_cfg[4];
4961 mcp->mb[6] = led_cfg[5];
4962 }
4963
4964 mcp->out_mb = MBX_2|MBX_1|MBX_0;
4965 if (IS_QLA8031(ha))
4966 mcp->out_mb |= MBX_6|MBX_5|MBX_4|MBX_3;
4967 mcp->in_mb = MBX_0;
4968 mcp->tov = 30;
4969 mcp->flags = 0;
4970
4971 rval = qla2x00_mailbox_command(vha, mcp);
4972 if (rval != QLA_SUCCESS) {
4973 ql_dbg(ql_dbg_mbx, vha, 0x1134,
4974 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
4975 } else {
5f28d2d7
SK
4976 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1135,
4977 "Done %s.\n", __func__);
6246b8a1
GM
4978 }
4979
4980 return rval;
4981}
4982
4983int
4984qla81xx_get_led_config(scsi_qla_host_t *vha, uint16_t *led_cfg)
4985{
4986 int rval;
4987 struct qla_hw_data *ha = vha->hw;
4988 mbx_cmd_t mc;
4989 mbx_cmd_t *mcp = &mc;
4990
4991 if (!IS_QLA81XX(ha) && !IS_QLA8031(ha))
4992 return QLA_FUNCTION_FAILED;
4993
5f28d2d7
SK
4994 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1136,
4995 "Entered %s.\n", __func__);
6246b8a1
GM
4996
4997 memset(mcp, 0, sizeof(mbx_cmd_t));
4998 mcp->mb[0] = MBC_GET_LED_CONFIG;
4999
5000 mcp->out_mb = MBX_0;
5001 mcp->in_mb = MBX_2|MBX_1|MBX_0;
5002 if (IS_QLA8031(ha))
5003 mcp->in_mb |= MBX_6|MBX_5|MBX_4|MBX_3;
5004 mcp->tov = 30;
5005 mcp->flags = 0;
5006
5007 rval = qla2x00_mailbox_command(vha, mcp);
5008 if (rval != QLA_SUCCESS) {
5009 ql_dbg(ql_dbg_mbx, vha, 0x1137,
5010 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
5011 } else {
5012 led_cfg[0] = mcp->mb[1];
5013 led_cfg[1] = mcp->mb[2];
5014 if (IS_QLA8031(ha)) {
5015 led_cfg[2] = mcp->mb[3];
5016 led_cfg[3] = mcp->mb[4];
5017 led_cfg[4] = mcp->mb[5];
5018 led_cfg[5] = mcp->mb[6];
5019 }
5f28d2d7
SK
5020 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1138,
5021 "Done %s.\n", __func__);
6246b8a1
GM
5022 }
5023
5024 return rval;
5025}
5026
999916dc
SK
5027int
5028qla82xx_mbx_beacon_ctl(scsi_qla_host_t *vha, int enable)
5029{
5030 int rval;
5031 struct qla_hw_data *ha = vha->hw;
5032 mbx_cmd_t mc;
5033 mbx_cmd_t *mcp = &mc;
5034
7ec0effd 5035 if (!IS_P3P_TYPE(ha))
999916dc
SK
5036 return QLA_FUNCTION_FAILED;
5037
5f28d2d7 5038 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1127,
999916dc
SK
5039 "Entered %s.\n", __func__);
5040
5041 memset(mcp, 0, sizeof(mbx_cmd_t));
5042 mcp->mb[0] = MBC_SET_LED_CONFIG;
5043 if (enable)
5044 mcp->mb[7] = 0xE;
5045 else
5046 mcp->mb[7] = 0xD;
5047
5048 mcp->out_mb = MBX_7|MBX_0;
5049 mcp->in_mb = MBX_0;
6246b8a1 5050 mcp->tov = MBX_TOV_SECONDS;
999916dc
SK
5051 mcp->flags = 0;
5052
5053 rval = qla2x00_mailbox_command(vha, mcp);
5054 if (rval != QLA_SUCCESS) {
5055 ql_dbg(ql_dbg_mbx, vha, 0x1128,
5056 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
5057 } else {
5f28d2d7 5058 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1129,
999916dc
SK
5059 "Done %s.\n", __func__);
5060 }
5061
5062 return rval;
5063}
6246b8a1
GM
5064
5065int
7d613ac6 5066qla83xx_wr_reg(scsi_qla_host_t *vha, uint32_t reg, uint32_t data)
6246b8a1
GM
5067{
5068 int rval;
5069 struct qla_hw_data *ha = vha->hw;
5070 mbx_cmd_t mc;
5071 mbx_cmd_t *mcp = &mc;
5072
5073 if (!IS_QLA83XX(ha))
5074 return QLA_FUNCTION_FAILED;
5075
5f28d2d7
SK
5076 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1130,
5077 "Entered %s.\n", __func__);
6246b8a1
GM
5078
5079 mcp->mb[0] = MBC_WRITE_REMOTE_REG;
5080 mcp->mb[1] = LSW(reg);
5081 mcp->mb[2] = MSW(reg);
5082 mcp->mb[3] = LSW(data);
5083 mcp->mb[4] = MSW(data);
5084 mcp->out_mb = MBX_4|MBX_3|MBX_2|MBX_1|MBX_0;
5085
5086 mcp->in_mb = MBX_1|MBX_0;
5087 mcp->tov = MBX_TOV_SECONDS;
5088 mcp->flags = 0;
5089 rval = qla2x00_mailbox_command(vha, mcp);
5090
5091 if (rval != QLA_SUCCESS) {
5092 ql_dbg(ql_dbg_mbx, vha, 0x1131,
5093 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
5094 } else {
5f28d2d7 5095 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x1132,
6246b8a1
GM
5096 "Done %s.\n", __func__);
5097 }
af11f64d 5098
6246b8a1
GM
5099 return rval;
5100}
af11f64d
AV
5101
5102int
5103qla2x00_port_logout(scsi_qla_host_t *vha, struct fc_port *fcport)
5104{
5105 int rval;
5106 struct qla_hw_data *ha = vha->hw;
5107 mbx_cmd_t mc;
5108 mbx_cmd_t *mcp = &mc;
5109
5110 if (IS_QLA2100(ha) || IS_QLA2200(ha)) {
5f28d2d7 5111 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x113b,
af11f64d
AV
5112 "Implicit LOGO Unsupported.\n");
5113 return QLA_FUNCTION_FAILED;
5114 }
5115
5116
5f28d2d7
SK
5117 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x113c,
5118 "Entering %s.\n", __func__);
af11f64d
AV
5119
5120 /* Perform Implicit LOGO. */
5121 mcp->mb[0] = MBC_PORT_LOGOUT;
5122 mcp->mb[1] = fcport->loop_id;
5123 mcp->mb[10] = BIT_15;
5124 mcp->out_mb = MBX_10|MBX_1|MBX_0;
5125 mcp->in_mb = MBX_0;
5126 mcp->tov = MBX_TOV_SECONDS;
5127 mcp->flags = 0;
5128 rval = qla2x00_mailbox_command(vha, mcp);
5129 if (rval != QLA_SUCCESS)
5130 ql_dbg(ql_dbg_mbx, vha, 0x113d,
5131 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
5132 else
5f28d2d7
SK
5133 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x113e,
5134 "Done %s.\n", __func__);
af11f64d
AV
5135
5136 return rval;
5137}
5138
7d613ac6
SV
5139int
5140qla83xx_rd_reg(scsi_qla_host_t *vha, uint32_t reg, uint32_t *data)
5141{
5142 int rval;
5143 mbx_cmd_t mc;
5144 mbx_cmd_t *mcp = &mc;
5145 struct qla_hw_data *ha = vha->hw;
5146 unsigned long retry_max_time = jiffies + (2 * HZ);
5147
5148 if (!IS_QLA83XX(ha))
5149 return QLA_FUNCTION_FAILED;
5150
5151 ql_dbg(ql_dbg_mbx, vha, 0x114b, "Entered %s.\n", __func__);
5152
5153retry_rd_reg:
5154 mcp->mb[0] = MBC_READ_REMOTE_REG;
5155 mcp->mb[1] = LSW(reg);
5156 mcp->mb[2] = MSW(reg);
5157 mcp->out_mb = MBX_2|MBX_1|MBX_0;
5158 mcp->in_mb = MBX_4|MBX_3|MBX_1|MBX_0;
5159 mcp->tov = MBX_TOV_SECONDS;
5160 mcp->flags = 0;
5161 rval = qla2x00_mailbox_command(vha, mcp);
5162
5163 if (rval != QLA_SUCCESS) {
5164 ql_dbg(ql_dbg_mbx, vha, 0x114c,
5165 "Failed=%x mb[0]=%x mb[1]=%x.\n",
5166 rval, mcp->mb[0], mcp->mb[1]);
5167 } else {
5168 *data = (mcp->mb[3] | (mcp->mb[4] << 16));
5169 if (*data == QLA8XXX_BAD_VALUE) {
5170 /*
5171 * During soft-reset CAMRAM register reads might
5172 * return 0xbad0bad0. So retry for MAX of 2 sec
5173 * while reading camram registers.
5174 */
5175 if (time_after(jiffies, retry_max_time)) {
5176 ql_dbg(ql_dbg_mbx, vha, 0x1141,
5177 "Failure to read CAMRAM register. "
5178 "data=0x%x.\n", *data);
5179 return QLA_FUNCTION_FAILED;
5180 }
5181 msleep(100);
5182 goto retry_rd_reg;
5183 }
5184 ql_dbg(ql_dbg_mbx, vha, 0x1142, "Done %s.\n", __func__);
5185 }
5186
5187 return rval;
5188}
5189
5190int
5191qla83xx_restart_nic_firmware(scsi_qla_host_t *vha)
5192{
5193 int rval;
5194 mbx_cmd_t mc;
5195 mbx_cmd_t *mcp = &mc;
5196 struct qla_hw_data *ha = vha->hw;
5197
5198 if (!IS_QLA83XX(ha))
5199 return QLA_FUNCTION_FAILED;
5200
5201 ql_dbg(ql_dbg_mbx, vha, 0x1143, "Entered %s.\n", __func__);
5202
5203 mcp->mb[0] = MBC_RESTART_NIC_FIRMWARE;
5204 mcp->out_mb = MBX_0;
5205 mcp->in_mb = MBX_1|MBX_0;
5206 mcp->tov = MBX_TOV_SECONDS;
5207 mcp->flags = 0;
5208 rval = qla2x00_mailbox_command(vha, mcp);
5209
5210 if (rval != QLA_SUCCESS) {
5211 ql_dbg(ql_dbg_mbx, vha, 0x1144,
5212 "Failed=%x mb[0]=%x mb[1]=%x.\n",
5213 rval, mcp->mb[0], mcp->mb[1]);
5214 ha->isp_ops->fw_dump(vha, 0);
5215 } else {
5216 ql_dbg(ql_dbg_mbx, vha, 0x1145, "Done %s.\n", __func__);
5217 }
5218
5219 return rval;
5220}
5221
5222int
5223qla83xx_access_control(scsi_qla_host_t *vha, uint16_t options,
5224 uint32_t start_addr, uint32_t end_addr, uint16_t *sector_size)
5225{
5226 int rval;
5227 mbx_cmd_t mc;
5228 mbx_cmd_t *mcp = &mc;
5229 uint8_t subcode = (uint8_t)options;
5230 struct qla_hw_data *ha = vha->hw;
5231
5232 if (!IS_QLA8031(ha))
5233 return QLA_FUNCTION_FAILED;
5234
5235 ql_dbg(ql_dbg_mbx, vha, 0x1146, "Entered %s.\n", __func__);
5236
5237 mcp->mb[0] = MBC_SET_ACCESS_CONTROL;
5238 mcp->mb[1] = options;
5239 mcp->out_mb = MBX_1|MBX_0;
5240 if (subcode & BIT_2) {
5241 mcp->mb[2] = LSW(start_addr);
5242 mcp->mb[3] = MSW(start_addr);
5243 mcp->mb[4] = LSW(end_addr);
5244 mcp->mb[5] = MSW(end_addr);
5245 mcp->out_mb |= MBX_5|MBX_4|MBX_3|MBX_2;
5246 }
5247 mcp->in_mb = MBX_2|MBX_1|MBX_0;
5248 if (!(subcode & (BIT_2 | BIT_5)))
5249 mcp->in_mb |= MBX_4|MBX_3;
5250 mcp->tov = MBX_TOV_SECONDS;
5251 mcp->flags = 0;
5252 rval = qla2x00_mailbox_command(vha, mcp);
5253
5254 if (rval != QLA_SUCCESS) {
5255 ql_dbg(ql_dbg_mbx, vha, 0x1147,
5256 "Failed=%x mb[0]=%x mb[1]=%x mb[2]=%x mb[3]=%x mb[4]=%x.\n",
5257 rval, mcp->mb[0], mcp->mb[1], mcp->mb[2], mcp->mb[3],
5258 mcp->mb[4]);
5259 ha->isp_ops->fw_dump(vha, 0);
5260 } else {
5261 if (subcode & BIT_5)
5262 *sector_size = mcp->mb[1];
5263 else if (subcode & (BIT_6 | BIT_7)) {
5264 ql_dbg(ql_dbg_mbx, vha, 0x1148,
5265 "Driver-lock id=%x%x", mcp->mb[4], mcp->mb[3]);
5266 } else if (subcode & (BIT_3 | BIT_4)) {
5267 ql_dbg(ql_dbg_mbx, vha, 0x1149,
5268 "Flash-lock id=%x%x", mcp->mb[4], mcp->mb[3]);
5269 }
5270 ql_dbg(ql_dbg_mbx, vha, 0x114a, "Done %s.\n", __func__);
5271 }
5272
5273 return rval;
5274}
81178772
SK
5275
5276int
5277qla2x00_dump_mctp_data(scsi_qla_host_t *vha, dma_addr_t req_dma, uint32_t addr,
5278 uint32_t size)
5279{
5280 int rval;
5281 mbx_cmd_t mc;
5282 mbx_cmd_t *mcp = &mc;
5283
5284 if (!IS_MCTP_CAPABLE(vha->hw))
5285 return QLA_FUNCTION_FAILED;
5286
5287 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x114f,
5288 "Entered %s.\n", __func__);
5289
5290 mcp->mb[0] = MBC_DUMP_RISC_RAM_EXTENDED;
5291 mcp->mb[1] = LSW(addr);
5292 mcp->mb[2] = MSW(req_dma);
5293 mcp->mb[3] = LSW(req_dma);
5294 mcp->mb[4] = MSW(size);
5295 mcp->mb[5] = LSW(size);
5296 mcp->mb[6] = MSW(MSD(req_dma));
5297 mcp->mb[7] = LSW(MSD(req_dma));
5298 mcp->mb[8] = MSW(addr);
5299 /* Setting RAM ID to valid */
5300 mcp->mb[10] |= BIT_7;
5301 /* For MCTP RAM ID is 0x40 */
5302 mcp->mb[10] |= 0x40;
5303
5304 mcp->out_mb |= MBX_10|MBX_8|MBX_7|MBX_6|MBX_5|MBX_4|MBX_3|MBX_2|MBX_1|
5305 MBX_0;
5306
5307 mcp->in_mb = MBX_0;
5308 mcp->tov = MBX_TOV_SECONDS;
5309 mcp->flags = 0;
5310 rval = qla2x00_mailbox_command(vha, mcp);
5311
5312 if (rval != QLA_SUCCESS) {
5313 ql_dbg(ql_dbg_mbx, vha, 0x114e,
5314 "Failed=%x mb[0]=%x.\n", rval, mcp->mb[0]);
5315 } else {
5316 ql_dbg(ql_dbg_mbx + ql_dbg_verbose, vha, 0x114d,
5317 "Done %s.\n", __func__);
5318 }
5319
5320 return rval;
5321}