]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/scsi/sata_sil.c
[PATCH] sata_sil: separate out sil_init_controller()
[mirror_ubuntu-bionic-kernel.git] / drivers / scsi / sata_sil.c
CommitLineData
1da177e4
LT
1/*
2 * sata_sil.c - Silicon Image SATA
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
af36d7f0 8 * Copyright 2003-2005 Red Hat, Inc.
1da177e4
LT
9 * Copyright 2003 Benjamin Herrenschmidt
10 *
af36d7f0
JG
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2, or (at your option)
15 * any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; see the file COPYING. If not, write to
24 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
25 *
26 *
27 * libata documentation is available via 'make {ps|pdf}docs',
28 * as Documentation/DocBook/libata.*
1da177e4 29 *
953d1137
JG
30 * Documentation for SiI 3112:
31 * http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
32 *
33 * Other errata and documentation available under NDA.
34 *
1da177e4
LT
35 */
36
37#include <linux/kernel.h>
38#include <linux/module.h>
39#include <linux/pci.h>
40#include <linux/init.h>
41#include <linux/blkdev.h>
42#include <linux/delay.h>
43#include <linux/interrupt.h>
a9524a76 44#include <linux/device.h>
1da177e4
LT
45#include <scsi/scsi_host.h>
46#include <linux/libata.h>
47
48#define DRV_NAME "sata_sil"
8676ce07 49#define DRV_VERSION "2.0"
1da177e4
LT
50
51enum {
e653a1e6
TH
52 /*
53 * host flags
54 */
201ce859 55 SIL_FLAG_NO_SATA_IRQ = (1 << 28),
e4e10e3e 56 SIL_FLAG_RERR_ON_DMA_ACT = (1 << 29),
e4deec63 57 SIL_FLAG_MOD15WRITE = (1 << 30),
20888d83 58
e653a1e6 59 SIL_DFL_HOST_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
e573890b 60 ATA_FLAG_MMIO | ATA_FLAG_HRST_TO_RESUME,
e4deec63 61
e653a1e6
TH
62 /*
63 * Controller IDs
64 */
1da177e4 65 sil_3112 = 0,
201ce859
TH
66 sil_3112_no_sata_irq = 1,
67 sil_3512 = 2,
68 sil_3114 = 3,
1da177e4 69
e653a1e6
TH
70 /*
71 * Register offsets
72 */
1da177e4 73 SIL_SYSCFG = 0x48,
e653a1e6
TH
74
75 /*
76 * Register bits
77 */
78 /* SYSCFG */
1da177e4
LT
79 SIL_MASK_IDE0_INT = (1 << 22),
80 SIL_MASK_IDE1_INT = (1 << 23),
81 SIL_MASK_IDE2_INT = (1 << 24),
82 SIL_MASK_IDE3_INT = (1 << 25),
83 SIL_MASK_2PORT = SIL_MASK_IDE0_INT | SIL_MASK_IDE1_INT,
84 SIL_MASK_4PORT = SIL_MASK_2PORT |
85 SIL_MASK_IDE2_INT | SIL_MASK_IDE3_INT,
86
e653a1e6 87 /* BMDMA/BMDMA2 */
1da177e4 88 SIL_INTR_STEERING = (1 << 1),
e653a1e6 89
20888d83
TH
90 SIL_DMA_ENABLE = (1 << 0), /* DMA run switch */
91 SIL_DMA_RDWR = (1 << 3), /* DMA Rd-Wr */
92 SIL_DMA_SATA_IRQ = (1 << 4), /* OR of all SATA IRQs */
93 SIL_DMA_ACTIVE = (1 << 16), /* DMA running */
94 SIL_DMA_ERROR = (1 << 17), /* PCI bus error */
95 SIL_DMA_COMPLETE = (1 << 18), /* cmd complete / IRQ pending */
96 SIL_DMA_N_SATA_IRQ = (1 << 6), /* SATA_IRQ for the next channel */
97 SIL_DMA_N_ACTIVE = (1 << 24), /* ACTIVE for the next channel */
98 SIL_DMA_N_ERROR = (1 << 25), /* ERROR for the next channel */
99 SIL_DMA_N_COMPLETE = (1 << 26), /* COMPLETE for the next channel */
100
101 /* SIEN */
102 SIL_SIEN_N = (1 << 16), /* triggered by SError.N */
103
e653a1e6
TH
104 /*
105 * Others
106 */
1da177e4
LT
107 SIL_QUIRK_MOD15WRITE = (1 << 0),
108 SIL_QUIRK_UDMA5MAX = (1 << 1),
109};
110
111static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
112static void sil_dev_config(struct ata_port *ap, struct ata_device *dev);
113static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg);
114static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
115static void sil_post_set_mode (struct ata_port *ap);
cbe88fbc
TH
116static irqreturn_t sil_interrupt(int irq, void *dev_instance,
117 struct pt_regs *regs);
f6aae27e
TH
118static void sil_freeze(struct ata_port *ap);
119static void sil_thaw(struct ata_port *ap);
1da177e4 120
374b1873 121
3b7d697d 122static const struct pci_device_id sil_pci_tbl[] = {
81c2af35
TH
123 { 0x1095, 0x3112, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
124 { 0x1095, 0x0240, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
0ee304d5 125 { 0x1095, 0x3512, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3512 },
1da177e4 126 { 0x1095, 0x3114, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3114 },
81c2af35 127 { 0x1002, 0x436e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
201ce859
TH
128 { 0x1002, 0x4379, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112_no_sata_irq },
129 { 0x1002, 0x437a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112_no_sata_irq },
1da177e4
LT
130 { } /* terminate list */
131};
132
133
134/* TODO firmware versions should be added - eric */
135static const struct sil_drivelist {
136 const char * product;
137 unsigned int quirk;
138} sil_blacklist [] = {
139 { "ST320012AS", SIL_QUIRK_MOD15WRITE },
140 { "ST330013AS", SIL_QUIRK_MOD15WRITE },
141 { "ST340017AS", SIL_QUIRK_MOD15WRITE },
142 { "ST360015AS", SIL_QUIRK_MOD15WRITE },
143 { "ST380013AS", SIL_QUIRK_MOD15WRITE },
144 { "ST380023AS", SIL_QUIRK_MOD15WRITE },
145 { "ST3120023AS", SIL_QUIRK_MOD15WRITE },
146 { "ST3160023AS", SIL_QUIRK_MOD15WRITE },
147 { "ST3120026AS", SIL_QUIRK_MOD15WRITE },
148 { "ST3200822AS", SIL_QUIRK_MOD15WRITE },
149 { "ST340014ASL", SIL_QUIRK_MOD15WRITE },
150 { "ST360014ASL", SIL_QUIRK_MOD15WRITE },
151 { "ST380011ASL", SIL_QUIRK_MOD15WRITE },
152 { "ST3120022ASL", SIL_QUIRK_MOD15WRITE },
153 { "ST3160021ASL", SIL_QUIRK_MOD15WRITE },
154 { "Maxtor 4D060H3", SIL_QUIRK_UDMA5MAX },
155 { }
156};
157
158static struct pci_driver sil_pci_driver = {
159 .name = DRV_NAME,
160 .id_table = sil_pci_tbl,
161 .probe = sil_init_one,
162 .remove = ata_pci_remove_one,
163};
164
193515d5 165static struct scsi_host_template sil_sht = {
1da177e4
LT
166 .module = THIS_MODULE,
167 .name = DRV_NAME,
168 .ioctl = ata_scsi_ioctl,
169 .queuecommand = ata_scsi_queuecmd,
1da177e4
LT
170 .can_queue = ATA_DEF_QUEUE,
171 .this_id = ATA_SHT_THIS_ID,
172 .sg_tablesize = LIBATA_MAX_PRD,
1da177e4
LT
173 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
174 .emulated = ATA_SHT_EMULATED,
175 .use_clustering = ATA_SHT_USE_CLUSTERING,
176 .proc_name = DRV_NAME,
177 .dma_boundary = ATA_DMA_BOUNDARY,
178 .slave_configure = ata_scsi_slave_config,
ccf68c34 179 .slave_destroy = ata_scsi_slave_destroy,
1da177e4 180 .bios_param = ata_std_bios_param,
1da177e4
LT
181};
182
057ace5e 183static const struct ata_port_operations sil_ops = {
1da177e4
LT
184 .port_disable = ata_port_disable,
185 .dev_config = sil_dev_config,
186 .tf_load = ata_tf_load,
187 .tf_read = ata_tf_read,
188 .check_status = ata_check_status,
189 .exec_command = ata_exec_command,
190 .dev_select = ata_std_dev_select,
1da177e4
LT
191 .post_set_mode = sil_post_set_mode,
192 .bmdma_setup = ata_bmdma_setup,
193 .bmdma_start = ata_bmdma_start,
194 .bmdma_stop = ata_bmdma_stop,
195 .bmdma_status = ata_bmdma_status,
196 .qc_prep = ata_qc_prep,
197 .qc_issue = ata_qc_issue_prot,
a6b2c5d4 198 .data_xfer = ata_mmio_data_xfer,
f6aae27e
TH
199 .freeze = sil_freeze,
200 .thaw = sil_thaw,
201 .error_handler = ata_bmdma_error_handler,
202 .post_internal_cmd = ata_bmdma_post_internal_cmd,
cbe88fbc 203 .irq_handler = sil_interrupt,
1da177e4
LT
204 .irq_clear = ata_bmdma_irq_clear,
205 .scr_read = sil_scr_read,
206 .scr_write = sil_scr_write,
207 .port_start = ata_port_start,
208 .port_stop = ata_port_stop,
374b1873 209 .host_stop = ata_pci_host_stop,
1da177e4
LT
210};
211
98ac62de 212static const struct ata_port_info sil_port_info[] = {
1da177e4 213 /* sil_3112 */
e4deec63
TH
214 {
215 .sht = &sil_sht,
e653a1e6 216 .host_flags = SIL_DFL_HOST_FLAGS | SIL_FLAG_MOD15WRITE,
e4deec63
TH
217 .pio_mask = 0x1f, /* pio0-4 */
218 .mwdma_mask = 0x07, /* mwdma0-2 */
219 .udma_mask = 0x3f, /* udma0-5 */
220 .port_ops = &sil_ops,
0ee304d5 221 },
201ce859
TH
222 /* sil_3112_no_sata_irq */
223 {
224 .sht = &sil_sht,
225 .host_flags = SIL_DFL_HOST_FLAGS | SIL_FLAG_MOD15WRITE |
226 SIL_FLAG_NO_SATA_IRQ,
227 .pio_mask = 0x1f, /* pio0-4 */
228 .mwdma_mask = 0x07, /* mwdma0-2 */
229 .udma_mask = 0x3f, /* udma0-5 */
230 .port_ops = &sil_ops,
231 },
0ee304d5 232 /* sil_3512 */
1da177e4
LT
233 {
234 .sht = &sil_sht,
e653a1e6 235 .host_flags = SIL_DFL_HOST_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
0ee304d5
TH
236 .pio_mask = 0x1f, /* pio0-4 */
237 .mwdma_mask = 0x07, /* mwdma0-2 */
238 .udma_mask = 0x3f, /* udma0-5 */
239 .port_ops = &sil_ops,
240 },
241 /* sil_3114 */
1da177e4
LT
242 {
243 .sht = &sil_sht,
e653a1e6 244 .host_flags = SIL_DFL_HOST_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
1da177e4
LT
245 .pio_mask = 0x1f, /* pio0-4 */
246 .mwdma_mask = 0x07, /* mwdma0-2 */
247 .udma_mask = 0x3f, /* udma0-5 */
248 .port_ops = &sil_ops,
249 },
250};
251
252/* per-port register offsets */
253/* TODO: we can probably calculate rather than use a table */
254static const struct {
255 unsigned long tf; /* ATA taskfile register block */
256 unsigned long ctl; /* ATA control/altstatus register block */
257 unsigned long bmdma; /* DMA register block */
20888d83 258 unsigned long bmdma2; /* DMA register block #2 */
48d4ef2a 259 unsigned long fifo_cfg; /* FIFO Valid Byte Count and Control */
1da177e4
LT
260 unsigned long scr; /* SATA control register block */
261 unsigned long sien; /* SATA Interrupt Enable register */
262 unsigned long xfer_mode;/* data transfer mode register */
e4e10e3e 263 unsigned long sfis_cfg; /* SATA FIS reception config register */
1da177e4
LT
264} sil_port[] = {
265 /* port 0 ... */
20888d83
TH
266 { 0x80, 0x8A, 0x00, 0x10, 0x40, 0x100, 0x148, 0xb4, 0x14c },
267 { 0xC0, 0xCA, 0x08, 0x18, 0x44, 0x180, 0x1c8, 0xf4, 0x1cc },
268 { 0x280, 0x28A, 0x200, 0x210, 0x240, 0x300, 0x348, 0x2b4, 0x34c },
269 { 0x2C0, 0x2CA, 0x208, 0x218, 0x244, 0x380, 0x3c8, 0x2f4, 0x3cc },
1da177e4
LT
270 /* ... port 3 */
271};
272
273MODULE_AUTHOR("Jeff Garzik");
274MODULE_DESCRIPTION("low-level driver for Silicon Image SATA controller");
275MODULE_LICENSE("GPL");
276MODULE_DEVICE_TABLE(pci, sil_pci_tbl);
277MODULE_VERSION(DRV_VERSION);
278
51e9f2ff
JG
279static int slow_down = 0;
280module_param(slow_down, int, 0444);
281MODULE_PARM_DESC(slow_down, "Sledgehammer used to work around random problems, by limiting commands to 15 sectors (0=off, 1=on)");
282
374b1873 283
1da177e4
LT
284static unsigned char sil_get_device_cache_line(struct pci_dev *pdev)
285{
286 u8 cache_line = 0;
287 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cache_line);
288 return cache_line;
289}
290
291static void sil_post_set_mode (struct ata_port *ap)
292{
293 struct ata_host_set *host_set = ap->host_set;
294 struct ata_device *dev;
ea6ba10b
JG
295 void __iomem *addr =
296 host_set->mmio_base + sil_port[ap->port_no].xfer_mode;
1da177e4
LT
297 u32 tmp, dev_mode[2];
298 unsigned int i;
299
300 for (i = 0; i < 2; i++) {
301 dev = &ap->device[i];
e1211e3f 302 if (!ata_dev_enabled(dev))
1da177e4
LT
303 dev_mode[i] = 0; /* PIO0/1/2 */
304 else if (dev->flags & ATA_DFLAG_PIO)
305 dev_mode[i] = 1; /* PIO3/4 */
306 else
307 dev_mode[i] = 3; /* UDMA */
308 /* value 2 indicates MDMA */
309 }
310
311 tmp = readl(addr);
312 tmp &= ~((1<<5) | (1<<4) | (1<<1) | (1<<0));
313 tmp |= dev_mode[0];
314 tmp |= (dev_mode[1] << 4);
315 writel(tmp, addr);
316 readl(addr); /* flush */
317}
318
319static inline unsigned long sil_scr_addr(struct ata_port *ap, unsigned int sc_reg)
320{
321 unsigned long offset = ap->ioaddr.scr_addr;
322
323 switch (sc_reg) {
324 case SCR_STATUS:
325 return offset + 4;
326 case SCR_ERROR:
327 return offset + 8;
328 case SCR_CONTROL:
329 return offset;
330 default:
331 /* do nothing */
332 break;
333 }
334
335 return 0;
336}
337
338static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg)
339{
9aa36e89 340 void __iomem *mmio = (void __iomem *) sil_scr_addr(ap, sc_reg);
1da177e4
LT
341 if (mmio)
342 return readl(mmio);
343 return 0xffffffffU;
344}
345
346static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
347{
9aa36e89 348 void *mmio = (void __iomem *) sil_scr_addr(ap, sc_reg);
1da177e4
LT
349 if (mmio)
350 writel(val, mmio);
351}
352
cbe88fbc
TH
353static void sil_host_intr(struct ata_port *ap, u32 bmdma2)
354{
355 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->active_tag);
356 u8 status;
357
e573890b 358 if (unlikely(bmdma2 & SIL_DMA_SATA_IRQ)) {
d4c85325
TH
359 u32 serror;
360
361 /* SIEN doesn't mask SATA IRQs on some 3112s. Those
362 * controllers continue to assert IRQ as long as
363 * SError bits are pending. Clear SError immediately.
364 */
365 serror = sil_scr_read(ap, SCR_ERROR);
366 sil_scr_write(ap, SCR_ERROR, serror);
367
368 /* Trigger hotplug and accumulate SError only if the
369 * port isn't already frozen. Otherwise, PHY events
370 * during hardreset makes controllers with broken SIEN
371 * repeat probing needlessly.
372 */
b51e9e5d 373 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
d4c85325
TH
374 ata_ehi_hotplugged(&ap->eh_info);
375 ap->eh_info.serror |= serror;
376 }
377
e573890b
TH
378 goto freeze;
379 }
380
cbe88fbc
TH
381 if (unlikely(!qc || qc->tf.ctl & ATA_NIEN))
382 goto freeze;
383
384 /* Check whether we are expecting interrupt in this state */
385 switch (ap->hsm_task_state) {
386 case HSM_ST_FIRST:
387 /* Some pre-ATAPI-4 devices assert INTRQ
388 * at this state when ready to receive CDB.
389 */
390
391 /* Check the ATA_DFLAG_CDB_INTR flag is enough here.
392 * The flag was turned on only for atapi devices.
393 * No need to check is_atapi_taskfile(&qc->tf) again.
394 */
395 if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
396 goto err_hsm;
397 break;
398 case HSM_ST_LAST:
399 if (qc->tf.protocol == ATA_PROT_DMA ||
400 qc->tf.protocol == ATA_PROT_ATAPI_DMA) {
401 /* clear DMA-Start bit */
402 ap->ops->bmdma_stop(qc);
403
404 if (bmdma2 & SIL_DMA_ERROR) {
405 qc->err_mask |= AC_ERR_HOST_BUS;
406 ap->hsm_task_state = HSM_ST_ERR;
407 }
408 }
409 break;
410 case HSM_ST:
411 break;
412 default:
413 goto err_hsm;
414 }
415
416 /* check main status, clearing INTRQ */
417 status = ata_chk_status(ap);
418 if (unlikely(status & ATA_BUSY))
419 goto err_hsm;
420
421 /* ack bmdma irq events */
422 ata_bmdma_irq_clear(ap);
423
424 /* kick HSM in the ass */
425 ata_hsm_move(ap, qc, status, 0);
426
427 return;
428
429 err_hsm:
430 qc->err_mask |= AC_ERR_HSM;
431 freeze:
432 ata_port_freeze(ap);
433}
434
435static irqreturn_t sil_interrupt(int irq, void *dev_instance,
436 struct pt_regs *regs)
437{
438 struct ata_host_set *host_set = dev_instance;
439 void __iomem *mmio_base = host_set->mmio_base;
440 int handled = 0;
441 int i;
442
443 spin_lock(&host_set->lock);
444
445 for (i = 0; i < host_set->n_ports; i++) {
446 struct ata_port *ap = host_set->ports[i];
447 u32 bmdma2 = readl(mmio_base + sil_port[ap->port_no].bmdma2);
448
449 if (unlikely(!ap || ap->flags & ATA_FLAG_DISABLED))
450 continue;
451
201ce859
TH
452 /* turn off SATA_IRQ if not supported */
453 if (ap->flags & SIL_FLAG_NO_SATA_IRQ)
454 bmdma2 &= ~SIL_DMA_SATA_IRQ;
455
23fa9618
TH
456 if (bmdma2 == 0xffffffff ||
457 !(bmdma2 & (SIL_DMA_COMPLETE | SIL_DMA_SATA_IRQ)))
cbe88fbc
TH
458 continue;
459
460 sil_host_intr(ap, bmdma2);
461 handled = 1;
462 }
463
464 spin_unlock(&host_set->lock);
465
466 return IRQ_RETVAL(handled);
467}
468
f6aae27e
TH
469static void sil_freeze(struct ata_port *ap)
470{
471 void __iomem *mmio_base = ap->host_set->mmio_base;
472 u32 tmp;
473
e573890b
TH
474 /* global IRQ mask doesn't block SATA IRQ, turn off explicitly */
475 writel(0, mmio_base + sil_port[ap->port_no].sien);
476
f6aae27e
TH
477 /* plug IRQ */
478 tmp = readl(mmio_base + SIL_SYSCFG);
479 tmp |= SIL_MASK_IDE0_INT << ap->port_no;
480 writel(tmp, mmio_base + SIL_SYSCFG);
481 readl(mmio_base + SIL_SYSCFG); /* flush */
482}
483
484static void sil_thaw(struct ata_port *ap)
485{
486 void __iomem *mmio_base = ap->host_set->mmio_base;
487 u32 tmp;
488
489 /* clear IRQ */
490 ata_chk_status(ap);
491 ata_bmdma_irq_clear(ap);
492
201ce859
TH
493 /* turn on SATA IRQ if supported */
494 if (!(ap->flags & SIL_FLAG_NO_SATA_IRQ))
495 writel(SIL_SIEN_N, mmio_base + sil_port[ap->port_no].sien);
e573890b 496
f6aae27e
TH
497 /* turn on IRQ */
498 tmp = readl(mmio_base + SIL_SYSCFG);
499 tmp &= ~(SIL_MASK_IDE0_INT << ap->port_no);
500 writel(tmp, mmio_base + SIL_SYSCFG);
501}
502
1da177e4
LT
503/**
504 * sil_dev_config - Apply device/host-specific errata fixups
505 * @ap: Port containing device to be examined
506 * @dev: Device to be examined
507 *
508 * After the IDENTIFY [PACKET] DEVICE step is complete, and a
509 * device is known to be present, this function is called.
510 * We apply two errata fixups which are specific to Silicon Image,
511 * a Seagate and a Maxtor fixup.
512 *
513 * For certain Seagate devices, we must limit the maximum sectors
514 * to under 8K.
515 *
516 * For certain Maxtor devices, we must not program the drive
517 * beyond udma5.
518 *
519 * Both fixups are unfairly pessimistic. As soon as I get more
520 * information on these errata, I will create a more exhaustive
521 * list, and apply the fixups to only the specific
522 * devices/hosts/firmwares that need it.
523 *
524 * 20040111 - Seagate drives affected by the Mod15Write bug are blacklisted
525 * The Maxtor quirk is in the blacklist, but I'm keeping the original
526 * pessimistic fix for the following reasons...
527 * - There seems to be less info on it, only one device gleaned off the
528 * Windows driver, maybe only one is affected. More info would be greatly
529 * appreciated.
530 * - But then again UDMA5 is hardly anything to complain about
531 */
532static void sil_dev_config(struct ata_port *ap, struct ata_device *dev)
533{
534 unsigned int n, quirks = 0;
2e02671d 535 unsigned char model_num[41];
1da177e4 536
6a62a04d 537 ata_id_c_string(dev->id, model_num, ATA_ID_PROD_OFS, sizeof(model_num));
1da177e4 538
8a60a071 539 for (n = 0; sil_blacklist[n].product; n++)
2e02671d 540 if (!strcmp(sil_blacklist[n].product, model_num)) {
1da177e4
LT
541 quirks = sil_blacklist[n].quirk;
542 break;
543 }
8a60a071 544
1da177e4 545 /* limit requests to 15 sectors */
51e9f2ff
JG
546 if (slow_down ||
547 ((ap->flags & SIL_FLAG_MOD15WRITE) &&
548 (quirks & SIL_QUIRK_MOD15WRITE))) {
f15a1daf
TH
549 ata_dev_printk(dev, KERN_INFO, "applying Seagate errata fix "
550 "(mod15write workaround)\n");
b00eec1d 551 dev->max_sectors = 15;
1da177e4
LT
552 return;
553 }
554
555 /* limit to udma5 */
556 if (quirks & SIL_QUIRK_UDMA5MAX) {
f15a1daf
TH
557 ata_dev_printk(dev, KERN_INFO,
558 "applying Maxtor errata fix %s\n", model_num);
5a529139 559 dev->udma_mask &= ATA_UDMA5;
1da177e4
LT
560 return;
561 }
562}
563
3d8ec913
TH
564static void sil_init_controller(struct pci_dev *pdev,
565 int n_ports, unsigned long host_flags,
566 void __iomem *mmio_base)
567{
568 u8 cls;
569 u32 tmp;
570 int i;
571
572 /* Initialize FIFO PCI bus arbitration */
573 cls = sil_get_device_cache_line(pdev);
574 if (cls) {
575 cls >>= 3;
576 cls++; /* cls = (line_size/8)+1 */
577 for (i = 0; i < n_ports; i++)
578 writew(cls << 8 | cls,
579 mmio_base + sil_port[i].fifo_cfg);
580 } else
581 dev_printk(KERN_WARNING, &pdev->dev,
582 "cache line size not set. Driver may not function\n");
583
584 /* Apply R_ERR on DMA activate FIS errata workaround */
585 if (host_flags & SIL_FLAG_RERR_ON_DMA_ACT) {
586 int cnt;
587
588 for (i = 0, cnt = 0; i < n_ports; i++) {
589 tmp = readl(mmio_base + sil_port[i].sfis_cfg);
590 if ((tmp & 0x3) != 0x01)
591 continue;
592 if (!cnt)
593 dev_printk(KERN_INFO, &pdev->dev,
594 "Applying R_ERR on DMA activate "
595 "FIS errata fix\n");
596 writel(tmp & ~0x3, mmio_base + sil_port[i].sfis_cfg);
597 cnt++;
598 }
599 }
600
601 if (n_ports == 4) {
602 /* flip the magic "make 4 ports work" bit */
603 tmp = readl(mmio_base + sil_port[2].bmdma);
604 if ((tmp & SIL_INTR_STEERING) == 0)
605 writel(tmp | SIL_INTR_STEERING,
606 mmio_base + sil_port[2].bmdma);
607 }
608}
609
1da177e4
LT
610static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
611{
612 static int printed_version;
613 struct ata_probe_ent *probe_ent = NULL;
614 unsigned long base;
ea6ba10b 615 void __iomem *mmio_base;
1da177e4
LT
616 int rc;
617 unsigned int i;
618 int pci_dev_busy = 0;
1da177e4
LT
619
620 if (!printed_version++)
a9524a76 621 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
1da177e4 622
1da177e4
LT
623 rc = pci_enable_device(pdev);
624 if (rc)
625 return rc;
626
627 rc = pci_request_regions(pdev, DRV_NAME);
628 if (rc) {
629 pci_dev_busy = 1;
630 goto err_out;
631 }
632
633 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
634 if (rc)
635 goto err_out_regions;
636 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
637 if (rc)
638 goto err_out_regions;
639
9a531443 640 probe_ent = kzalloc(sizeof(*probe_ent), GFP_KERNEL);
1da177e4
LT
641 if (probe_ent == NULL) {
642 rc = -ENOMEM;
643 goto err_out_regions;
644 }
645
1da177e4
LT
646 INIT_LIST_HEAD(&probe_ent->node);
647 probe_ent->dev = pci_dev_to_dev(pdev);
648 probe_ent->port_ops = sil_port_info[ent->driver_data].port_ops;
649 probe_ent->sht = sil_port_info[ent->driver_data].sht;
650 probe_ent->n_ports = (ent->driver_data == sil_3114) ? 4 : 2;
651 probe_ent->pio_mask = sil_port_info[ent->driver_data].pio_mask;
652 probe_ent->mwdma_mask = sil_port_info[ent->driver_data].mwdma_mask;
653 probe_ent->udma_mask = sil_port_info[ent->driver_data].udma_mask;
654 probe_ent->irq = pdev->irq;
1d6f359a 655 probe_ent->irq_flags = IRQF_SHARED;
1da177e4
LT
656 probe_ent->host_flags = sil_port_info[ent->driver_data].host_flags;
657
374b1873 658 mmio_base = pci_iomap(pdev, 5, 0);
1da177e4
LT
659 if (mmio_base == NULL) {
660 rc = -ENOMEM;
661 goto err_out_free_ent;
662 }
663
664 probe_ent->mmio_base = mmio_base;
665
666 base = (unsigned long) mmio_base;
667
668 for (i = 0; i < probe_ent->n_ports; i++) {
669 probe_ent->port[i].cmd_addr = base + sil_port[i].tf;
670 probe_ent->port[i].altstatus_addr =
671 probe_ent->port[i].ctl_addr = base + sil_port[i].ctl;
672 probe_ent->port[i].bmdma_addr = base + sil_port[i].bmdma;
673 probe_ent->port[i].scr_addr = base + sil_port[i].scr;
674 ata_std_ports(&probe_ent->port[i]);
675 }
676
3d8ec913
TH
677 sil_init_controller(pdev, probe_ent->n_ports, probe_ent->host_flags,
678 mmio_base);
1da177e4 679
1da177e4
LT
680 pci_set_master(pdev);
681
682 /* FIXME: check ata_device_add return value */
683 ata_device_add(probe_ent);
684 kfree(probe_ent);
685
686 return 0;
687
688err_out_free_ent:
689 kfree(probe_ent);
690err_out_regions:
691 pci_release_regions(pdev);
692err_out:
693 if (!pci_dev_busy)
694 pci_disable_device(pdev);
695 return rc;
696}
697
698static int __init sil_init(void)
699{
700 return pci_module_init(&sil_pci_driver);
701}
702
703static void __exit sil_exit(void)
704{
705 pci_unregister_driver(&sil_pci_driver);
706}
707
708
709module_init(sil_init);
710module_exit(sil_exit);