]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/spi/spi-bfin5xx.c
Linux 3.15-rc1
[mirror_ubuntu-bionic-kernel.git] / drivers / spi / spi-bfin5xx.c
CommitLineData
a5f6abd4 1/*
26fdc1f0 2 * Blackfin On-Chip SPI Driver
a5f6abd4 3 *
9c0a788b 4 * Copyright 2004-2010 Analog Devices Inc.
a5f6abd4 5 *
26fdc1f0 6 * Enter bugs at http://blackfin.uclinux.org/
a5f6abd4 7 *
26fdc1f0 8 * Licensed under the GPL-2 or later.
a5f6abd4
WB
9 */
10
11#include <linux/init.h>
12#include <linux/module.h>
131b17d4 13#include <linux/delay.h>
a5f6abd4 14#include <linux/device.h>
5a0e3ad6 15#include <linux/slab.h>
131b17d4 16#include <linux/io.h>
a5f6abd4 17#include <linux/ioport.h>
131b17d4 18#include <linux/irq.h>
a5f6abd4
WB
19#include <linux/errno.h>
20#include <linux/interrupt.h>
21#include <linux/platform_device.h>
22#include <linux/dma-mapping.h>
23#include <linux/spi/spi.h>
24#include <linux/workqueue.h>
a5f6abd4 25
a5f6abd4 26#include <asm/dma.h>
131b17d4 27#include <asm/portmux.h>
a5f6abd4 28#include <asm/bfin5xx_spi.h>
8cf5858c
VM
29#include <asm/cacheflush.h>
30
a32c691d
BW
31#define DRV_NAME "bfin-spi"
32#define DRV_AUTHOR "Bryan Wu, Luke Yang"
138f97cd 33#define DRV_DESC "Blackfin on-chip SPI Controller Driver"
a32c691d
BW
34#define DRV_VERSION "1.0"
35
36MODULE_AUTHOR(DRV_AUTHOR);
37MODULE_DESCRIPTION(DRV_DESC);
a5f6abd4
WB
38MODULE_LICENSE("GPL");
39
bb90eb00
BW
40#define START_STATE ((void *)0)
41#define RUNNING_STATE ((void *)1)
42#define DONE_STATE ((void *)2)
43#define ERROR_STATE ((void *)-1)
a5f6abd4 44
9c0a788b 45struct bfin_spi_master_data;
9c4542c7 46
9c0a788b
MF
47struct bfin_spi_transfer_ops {
48 void (*write) (struct bfin_spi_master_data *);
49 void (*read) (struct bfin_spi_master_data *);
50 void (*duplex) (struct bfin_spi_master_data *);
9c4542c7
MF
51};
52
9c0a788b 53struct bfin_spi_master_data {
a5f6abd4
WB
54 /* Driver model hookup */
55 struct platform_device *pdev;
56
57 /* SPI framework hookup */
58 struct spi_master *master;
59
bb90eb00 60 /* Regs base of SPI controller */
47885ce8 61 struct bfin_spi_regs __iomem *regs;
bb90eb00 62
003d9226
BW
63 /* Pin request list */
64 u16 *pin_req;
65
a5f6abd4
WB
66 /* BFIN hookup */
67 struct bfin5xx_spi_master *master_info;
68
69 /* Driver message queue */
70 struct workqueue_struct *workqueue;
71 struct work_struct pump_messages;
72 spinlock_t lock;
73 struct list_head queue;
74 int busy;
f4f50c3f 75 bool running;
a5f6abd4
WB
76
77 /* Message Transfer pump */
78 struct tasklet_struct pump_transfers;
79
80 /* Current message transfer state info */
81 struct spi_message *cur_msg;
82 struct spi_transfer *cur_transfer;
9c0a788b 83 struct bfin_spi_slave_data *cur_chip;
a5f6abd4
WB
84 size_t len_in_bytes;
85 size_t len;
86 void *tx;
87 void *tx_end;
88 void *rx;
89 void *rx_end;
bb90eb00
BW
90
91 /* DMA stuffs */
92 int dma_channel;
a5f6abd4 93 int dma_mapped;
bb90eb00 94 int dma_requested;
a5f6abd4
WB
95 dma_addr_t rx_dma;
96 dma_addr_t tx_dma;
bb90eb00 97
f6a6d966
YL
98 int irq_requested;
99 int spi_irq;
100
a5f6abd4
WB
101 size_t rx_map_len;
102 size_t tx_map_len;
103 u8 n_bytes;
b052fd0a
BS
104 u16 ctrl_reg;
105 u16 flag_reg;
106
fad91c89 107 int cs_change;
9c0a788b 108 const struct bfin_spi_transfer_ops *ops;
a5f6abd4
WB
109};
110
9c0a788b 111struct bfin_spi_slave_data {
a5f6abd4
WB
112 u16 ctl_reg;
113 u16 baud;
114 u16 flag;
115
116 u8 chip_select_num;
a5f6abd4 117 u8 enable_dma;
62310e51 118 u16 cs_chg_udelay; /* Some devices require > 255usec delay */
42c78b2b 119 u32 cs_gpio;
93b61bdd 120 u16 idle_tx_val;
f6a6d966 121 u8 pio_interrupt; /* use spi data irq */
9c0a788b 122 const struct bfin_spi_transfer_ops *ops;
a5f6abd4
WB
123};
124
9c0a788b 125static void bfin_spi_enable(struct bfin_spi_master_data *drv_data)
a5f6abd4 126{
47885ce8 127 bfin_write_or(&drv_data->regs->ctl, BIT_CTL_ENABLE);
a5f6abd4
WB
128}
129
9c0a788b 130static void bfin_spi_disable(struct bfin_spi_master_data *drv_data)
a5f6abd4 131{
47885ce8 132 bfin_write_and(&drv_data->regs->ctl, ~BIT_CTL_ENABLE);
a5f6abd4
WB
133}
134
135/* Caculate the SPI_BAUD register value based on input HZ */
136static u16 hz_to_spi_baud(u32 speed_hz)
137{
138 u_long sclk = get_sclk();
139 u16 spi_baud = (sclk / (2 * speed_hz));
140
141 if ((sclk % (2 * speed_hz)) > 0)
142 spi_baud++;
143
7513e006
MH
144 if (spi_baud < MIN_SPI_BAUD_VAL)
145 spi_baud = MIN_SPI_BAUD_VAL;
146
a5f6abd4
WB
147 return spi_baud;
148}
149
9c0a788b 150static int bfin_spi_flush(struct bfin_spi_master_data *drv_data)
a5f6abd4
WB
151{
152 unsigned long limit = loops_per_jiffy << 1;
153
154 /* wait for stop and clear stat */
47885ce8 155 while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_SPIF) && --limit)
d8c05008 156 cpu_relax();
a5f6abd4 157
47885ce8 158 bfin_write(&drv_data->regs->stat, BIT_STAT_CLR);
a5f6abd4
WB
159
160 return limit;
161}
162
fad91c89 163/* Chip select operation functions for cs_change flag */
9c0a788b 164static void bfin_spi_cs_active(struct bfin_spi_master_data *drv_data, struct bfin_spi_slave_data *chip)
fad91c89 165{
47885ce8
MF
166 if (likely(chip->chip_select_num < MAX_CTRL_CS))
167 bfin_write_and(&drv_data->regs->flg, ~chip->flag);
168 else
42c78b2b 169 gpio_set_value(chip->cs_gpio, 0);
fad91c89
BW
170}
171
9c0a788b
MF
172static void bfin_spi_cs_deactive(struct bfin_spi_master_data *drv_data,
173 struct bfin_spi_slave_data *chip)
fad91c89 174{
47885ce8
MF
175 if (likely(chip->chip_select_num < MAX_CTRL_CS))
176 bfin_write_or(&drv_data->regs->flg, chip->flag);
177 else
42c78b2b 178 gpio_set_value(chip->cs_gpio, 1);
62310e51
BW
179
180 /* Move delay here for consistency */
181 if (chip->cs_chg_udelay)
182 udelay(chip->cs_chg_udelay);
fad91c89
BW
183}
184
8221610e 185/* enable or disable the pin muxed by GPIO and SPI CS to work as SPI CS */
9c0a788b
MF
186static inline void bfin_spi_cs_enable(struct bfin_spi_master_data *drv_data,
187 struct bfin_spi_slave_data *chip)
8221610e 188{
47885ce8
MF
189 if (chip->chip_select_num < MAX_CTRL_CS)
190 bfin_write_or(&drv_data->regs->flg, chip->flag >> 8);
8221610e
BS
191}
192
9c0a788b
MF
193static inline void bfin_spi_cs_disable(struct bfin_spi_master_data *drv_data,
194 struct bfin_spi_slave_data *chip)
8221610e 195{
47885ce8
MF
196 if (chip->chip_select_num < MAX_CTRL_CS)
197 bfin_write_and(&drv_data->regs->flg, ~(chip->flag >> 8));
8221610e
BS
198}
199
a5f6abd4 200/* stop controller and re-config current chip*/
9c0a788b 201static void bfin_spi_restore_state(struct bfin_spi_master_data *drv_data)
a5f6abd4 202{
9c0a788b 203 struct bfin_spi_slave_data *chip = drv_data->cur_chip;
12e17c42 204
a5f6abd4 205 /* Clear status and disable clock */
47885ce8 206 bfin_write(&drv_data->regs->stat, BIT_STAT_CLR);
a5f6abd4 207 bfin_spi_disable(drv_data);
88b40369 208 dev_dbg(&drv_data->pdev->dev, "restoring spi ctl state\n");
a5f6abd4 209
9677b0de
BS
210 SSYNC();
211
5fec5b5a 212 /* Load the registers */
47885ce8
MF
213 bfin_write(&drv_data->regs->ctl, chip->ctl_reg);
214 bfin_write(&drv_data->regs->baud, chip->baud);
cc487e73
SZ
215
216 bfin_spi_enable(drv_data);
138f97cd 217 bfin_spi_cs_active(drv_data, chip);
a5f6abd4
WB
218}
219
93b61bdd 220/* used to kick off transfer in rx mode and read unwanted RX data */
9c0a788b 221static inline void bfin_spi_dummy_read(struct bfin_spi_master_data *drv_data)
a5f6abd4 222{
47885ce8 223 (void) bfin_read(&drv_data->regs->rdbr);
a5f6abd4
WB
224}
225
9c0a788b 226static void bfin_spi_u8_writer(struct bfin_spi_master_data *drv_data)
a5f6abd4 227{
93b61bdd
WM
228 /* clear RXS (we check for RXS inside the loop) */
229 bfin_spi_dummy_read(drv_data);
cc487e73 230
a5f6abd4 231 while (drv_data->tx < drv_data->tx_end) {
47885ce8 232 bfin_write(&drv_data->regs->tdbr, (*(u8 *) (drv_data->tx++)));
93b61bdd
WM
233 /* wait until transfer finished.
234 checking SPIF or TXS may not guarantee transfer completion */
47885ce8 235 while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_RXS))
d8c05008 236 cpu_relax();
93b61bdd
WM
237 /* discard RX data and clear RXS */
238 bfin_spi_dummy_read(drv_data);
a5f6abd4 239 }
a5f6abd4
WB
240}
241
9c0a788b 242static void bfin_spi_u8_reader(struct bfin_spi_master_data *drv_data)
a5f6abd4 243{
93b61bdd 244 u16 tx_val = drv_data->cur_chip->idle_tx_val;
a5f6abd4 245
93b61bdd 246 /* discard old RX data and clear RXS */
138f97cd 247 bfin_spi_dummy_read(drv_data);
cc487e73 248
93b61bdd 249 while (drv_data->rx < drv_data->rx_end) {
47885ce8
MF
250 bfin_write(&drv_data->regs->tdbr, tx_val);
251 while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_RXS))
d8c05008 252 cpu_relax();
47885ce8 253 *(u8 *) (drv_data->rx++) = bfin_read(&drv_data->regs->rdbr);
a5f6abd4 254 }
a5f6abd4
WB
255}
256
9c0a788b 257static void bfin_spi_u8_duplex(struct bfin_spi_master_data *drv_data)
a5f6abd4 258{
93b61bdd
WM
259 /* discard old RX data and clear RXS */
260 bfin_spi_dummy_read(drv_data);
261
a5f6abd4 262 while (drv_data->rx < drv_data->rx_end) {
47885ce8
MF
263 bfin_write(&drv_data->regs->tdbr, (*(u8 *) (drv_data->tx++)));
264 while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_RXS))
d8c05008 265 cpu_relax();
47885ce8 266 *(u8 *) (drv_data->rx++) = bfin_read(&drv_data->regs->rdbr);
a5f6abd4
WB
267 }
268}
269
9c0a788b 270static const struct bfin_spi_transfer_ops bfin_bfin_spi_transfer_ops_u8 = {
9c4542c7
MF
271 .write = bfin_spi_u8_writer,
272 .read = bfin_spi_u8_reader,
273 .duplex = bfin_spi_u8_duplex,
274};
275
9c0a788b 276static void bfin_spi_u16_writer(struct bfin_spi_master_data *drv_data)
a5f6abd4 277{
93b61bdd
WM
278 /* clear RXS (we check for RXS inside the loop) */
279 bfin_spi_dummy_read(drv_data);
88b40369 280
a5f6abd4 281 while (drv_data->tx < drv_data->tx_end) {
47885ce8 282 bfin_write(&drv_data->regs->tdbr, (*(u16 *) (drv_data->tx)));
a5f6abd4 283 drv_data->tx += 2;
93b61bdd
WM
284 /* wait until transfer finished.
285 checking SPIF or TXS may not guarantee transfer completion */
47885ce8 286 while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_RXS))
93b61bdd
WM
287 cpu_relax();
288 /* discard RX data and clear RXS */
289 bfin_spi_dummy_read(drv_data);
a5f6abd4 290 }
a5f6abd4
WB
291}
292
9c0a788b 293static void bfin_spi_u16_reader(struct bfin_spi_master_data *drv_data)
a5f6abd4 294{
93b61bdd 295 u16 tx_val = drv_data->cur_chip->idle_tx_val;
cc487e73 296
93b61bdd 297 /* discard old RX data and clear RXS */
138f97cd 298 bfin_spi_dummy_read(drv_data);
a5f6abd4 299
93b61bdd 300 while (drv_data->rx < drv_data->rx_end) {
47885ce8
MF
301 bfin_write(&drv_data->regs->tdbr, tx_val);
302 while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_RXS))
d8c05008 303 cpu_relax();
47885ce8 304 *(u16 *) (drv_data->rx) = bfin_read(&drv_data->regs->rdbr);
a5f6abd4
WB
305 drv_data->rx += 2;
306 }
a5f6abd4
WB
307}
308
9c0a788b 309static void bfin_spi_u16_duplex(struct bfin_spi_master_data *drv_data)
a5f6abd4 310{
93b61bdd
WM
311 /* discard old RX data and clear RXS */
312 bfin_spi_dummy_read(drv_data);
313
314 while (drv_data->rx < drv_data->rx_end) {
47885ce8 315 bfin_write(&drv_data->regs->tdbr, (*(u16 *) (drv_data->tx)));
93b61bdd 316 drv_data->tx += 2;
47885ce8 317 while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_RXS))
d8c05008 318 cpu_relax();
47885ce8 319 *(u16 *) (drv_data->rx) = bfin_read(&drv_data->regs->rdbr);
a5f6abd4 320 drv_data->rx += 2;
a5f6abd4
WB
321 }
322}
323
9c0a788b 324static const struct bfin_spi_transfer_ops bfin_bfin_spi_transfer_ops_u16 = {
9c4542c7
MF
325 .write = bfin_spi_u16_writer,
326 .read = bfin_spi_u16_reader,
327 .duplex = bfin_spi_u16_duplex,
328};
329
e3595405 330/* test if there is more transfer to be done */
9c0a788b 331static void *bfin_spi_next_transfer(struct bfin_spi_master_data *drv_data)
a5f6abd4
WB
332{
333 struct spi_message *msg = drv_data->cur_msg;
334 struct spi_transfer *trans = drv_data->cur_transfer;
335
336 /* Move to next transfer */
337 if (trans->transfer_list.next != &msg->transfers) {
338 drv_data->cur_transfer =
339 list_entry(trans->transfer_list.next,
340 struct spi_transfer, transfer_list);
341 return RUNNING_STATE;
342 } else
343 return DONE_STATE;
344}
345
346/*
347 * caller already set message->status;
348 * dma and pio irqs are blocked give finished message back
349 */
9c0a788b 350static void bfin_spi_giveback(struct bfin_spi_master_data *drv_data)
a5f6abd4 351{
9c0a788b 352 struct bfin_spi_slave_data *chip = drv_data->cur_chip;
a5f6abd4
WB
353 unsigned long flags;
354 struct spi_message *msg;
355
356 spin_lock_irqsave(&drv_data->lock, flags);
357 msg = drv_data->cur_msg;
358 drv_data->cur_msg = NULL;
359 drv_data->cur_transfer = NULL;
360 drv_data->cur_chip = NULL;
361 queue_work(drv_data->workqueue, &drv_data->pump_messages);
362 spin_unlock_irqrestore(&drv_data->lock, flags);
363
a5f6abd4
WB
364 msg->state = NULL;
365
fad91c89 366 if (!drv_data->cs_change)
138f97cd 367 bfin_spi_cs_deactive(drv_data, chip);
fad91c89 368
b9b2a76a
YL
369 /* Not stop spi in autobuffer mode */
370 if (drv_data->tx_dma != 0xFFFF)
371 bfin_spi_disable(drv_data);
372
a5f6abd4
WB
373 if (msg->complete)
374 msg->complete(msg->context);
375}
376
f6a6d966
YL
377/* spi data irq handler */
378static irqreturn_t bfin_spi_pio_irq_handler(int irq, void *dev_id)
379{
9c0a788b
MF
380 struct bfin_spi_master_data *drv_data = dev_id;
381 struct bfin_spi_slave_data *chip = drv_data->cur_chip;
f6a6d966
YL
382 struct spi_message *msg = drv_data->cur_msg;
383 int n_bytes = drv_data->n_bytes;
4d676fc5 384 int loop = 0;
f6a6d966
YL
385
386 /* wait until transfer finished. */
47885ce8 387 while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_RXS))
f6a6d966
YL
388 cpu_relax();
389
390 if ((drv_data->tx && drv_data->tx >= drv_data->tx_end) ||
391 (drv_data->rx && drv_data->rx >= (drv_data->rx_end - n_bytes))) {
392 /* last read */
393 if (drv_data->rx) {
394 dev_dbg(&drv_data->pdev->dev, "last read\n");
128465ca 395 if (!(n_bytes % 2)) {
4d676fc5
BL
396 u16 *buf = (u16 *)drv_data->rx;
397 for (loop = 0; loop < n_bytes / 2; loop++)
47885ce8 398 *buf++ = bfin_read(&drv_data->regs->rdbr);
4d676fc5
BL
399 } else {
400 u8 *buf = (u8 *)drv_data->rx;
401 for (loop = 0; loop < n_bytes; loop++)
47885ce8 402 *buf++ = bfin_read(&drv_data->regs->rdbr);
4d676fc5 403 }
f6a6d966
YL
404 drv_data->rx += n_bytes;
405 }
406
407 msg->actual_length += drv_data->len_in_bytes;
408 if (drv_data->cs_change)
409 bfin_spi_cs_deactive(drv_data, chip);
410 /* Move to next transfer */
411 msg->state = bfin_spi_next_transfer(drv_data);
412
7370ed6b 413 disable_irq_nosync(drv_data->spi_irq);
f6a6d966
YL
414
415 /* Schedule transfer tasklet */
416 tasklet_schedule(&drv_data->pump_transfers);
417 return IRQ_HANDLED;
418 }
419
420 if (drv_data->rx && drv_data->tx) {
421 /* duplex */
422 dev_dbg(&drv_data->pdev->dev, "duplex: write_TDBR\n");
128465ca 423 if (!(n_bytes % 2)) {
4d676fc5
BL
424 u16 *buf = (u16 *)drv_data->rx;
425 u16 *buf2 = (u16 *)drv_data->tx;
426 for (loop = 0; loop < n_bytes / 2; loop++) {
47885ce8
MF
427 *buf++ = bfin_read(&drv_data->regs->rdbr);
428 bfin_write(&drv_data->regs->tdbr, *buf2++);
4d676fc5
BL
429 }
430 } else {
431 u8 *buf = (u8 *)drv_data->rx;
432 u8 *buf2 = (u8 *)drv_data->tx;
433 for (loop = 0; loop < n_bytes; loop++) {
47885ce8
MF
434 *buf++ = bfin_read(&drv_data->regs->rdbr);
435 bfin_write(&drv_data->regs->tdbr, *buf2++);
4d676fc5 436 }
f6a6d966
YL
437 }
438 } else if (drv_data->rx) {
439 /* read */
440 dev_dbg(&drv_data->pdev->dev, "read: write_TDBR\n");
128465ca 441 if (!(n_bytes % 2)) {
4d676fc5
BL
442 u16 *buf = (u16 *)drv_data->rx;
443 for (loop = 0; loop < n_bytes / 2; loop++) {
47885ce8
MF
444 *buf++ = bfin_read(&drv_data->regs->rdbr);
445 bfin_write(&drv_data->regs->tdbr, chip->idle_tx_val);
4d676fc5
BL
446 }
447 } else {
448 u8 *buf = (u8 *)drv_data->rx;
449 for (loop = 0; loop < n_bytes; loop++) {
47885ce8
MF
450 *buf++ = bfin_read(&drv_data->regs->rdbr);
451 bfin_write(&drv_data->regs->tdbr, chip->idle_tx_val);
4d676fc5
BL
452 }
453 }
f6a6d966
YL
454 } else if (drv_data->tx) {
455 /* write */
456 dev_dbg(&drv_data->pdev->dev, "write: write_TDBR\n");
128465ca 457 if (!(n_bytes % 2)) {
4d676fc5
BL
458 u16 *buf = (u16 *)drv_data->tx;
459 for (loop = 0; loop < n_bytes / 2; loop++) {
47885ce8
MF
460 bfin_read(&drv_data->regs->rdbr);
461 bfin_write(&drv_data->regs->tdbr, *buf++);
4d676fc5
BL
462 }
463 } else {
464 u8 *buf = (u8 *)drv_data->tx;
465 for (loop = 0; loop < n_bytes; loop++) {
47885ce8
MF
466 bfin_read(&drv_data->regs->rdbr);
467 bfin_write(&drv_data->regs->tdbr, *buf++);
4d676fc5
BL
468 }
469 }
f6a6d966
YL
470 }
471
472 if (drv_data->tx)
473 drv_data->tx += n_bytes;
474 if (drv_data->rx)
475 drv_data->rx += n_bytes;
476
477 return IRQ_HANDLED;
478}
479
138f97cd 480static irqreturn_t bfin_spi_dma_irq_handler(int irq, void *dev_id)
a5f6abd4 481{
9c0a788b
MF
482 struct bfin_spi_master_data *drv_data = dev_id;
483 struct bfin_spi_slave_data *chip = drv_data->cur_chip;
bb90eb00 484 struct spi_message *msg = drv_data->cur_msg;
aaaf939c 485 unsigned long timeout;
d24bd1d0 486 unsigned short dmastat = get_dma_curr_irqstat(drv_data->dma_channel);
47885ce8 487 u16 spistat = bfin_read(&drv_data->regs->stat);
a5f6abd4 488
d24bd1d0
MF
489 dev_dbg(&drv_data->pdev->dev,
490 "in dma_irq_handler dmastat:0x%x spistat:0x%x\n",
491 dmastat, spistat);
492
782a8956 493 if (drv_data->rx != NULL) {
47885ce8 494 u16 cr = bfin_read(&drv_data->regs->ctl);
782a8956
MH
495 /* discard old RX data and clear RXS */
496 bfin_spi_dummy_read(drv_data);
47885ce8
MF
497 bfin_write(&drv_data->regs->ctl, cr & ~BIT_CTL_ENABLE); /* Disable SPI */
498 bfin_write(&drv_data->regs->ctl, cr & ~BIT_CTL_TIMOD); /* Restore State */
499 bfin_write(&drv_data->regs->stat, BIT_STAT_CLR); /* Clear Status */
782a8956
MH
500 }
501
bb90eb00 502 clear_dma_irqstat(drv_data->dma_channel);
a5f6abd4
WB
503
504 /*
d6fe89b0
BW
505 * wait for the last transaction shifted out. HRM states:
506 * at this point there may still be data in the SPI DMA FIFO waiting
507 * to be transmitted ... software needs to poll TXS in the SPI_STAT
508 * register until it goes low for 2 successive reads
a5f6abd4
WB
509 */
510 if (drv_data->tx != NULL) {
47885ce8
MF
511 while ((bfin_read(&drv_data->regs->stat) & BIT_STAT_TXS) ||
512 (bfin_read(&drv_data->regs->stat) & BIT_STAT_TXS))
d8c05008 513 cpu_relax();
a5f6abd4
WB
514 }
515
aaaf939c
MF
516 dev_dbg(&drv_data->pdev->dev,
517 "in dma_irq_handler dmastat:0x%x spistat:0x%x\n",
47885ce8 518 dmastat, bfin_read(&drv_data->regs->stat));
aaaf939c
MF
519
520 timeout = jiffies + HZ;
47885ce8 521 while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_SPIF))
aaaf939c 522 if (!time_before(jiffies, timeout)) {
a1829d2b 523 dev_warn(&drv_data->pdev->dev, "timeout waiting for SPIF\n");
aaaf939c
MF
524 break;
525 } else
526 cpu_relax();
a5f6abd4 527
90008a64 528 if ((dmastat & DMA_ERR) && (spistat & BIT_STAT_RBSY)) {
04b95d2f
MF
529 msg->state = ERROR_STATE;
530 dev_err(&drv_data->pdev->dev, "dma receive: fifo/buffer overflow\n");
531 } else {
532 msg->actual_length += drv_data->len_in_bytes;
a5f6abd4 533
04b95d2f 534 if (drv_data->cs_change)
138f97cd 535 bfin_spi_cs_deactive(drv_data, chip);
fad91c89 536
04b95d2f 537 /* Move to next transfer */
138f97cd 538 msg->state = bfin_spi_next_transfer(drv_data);
04b95d2f 539 }
a5f6abd4
WB
540
541 /* Schedule transfer tasklet */
542 tasklet_schedule(&drv_data->pump_transfers);
543
544 /* free the irq handler before next transfer */
88b40369
BW
545 dev_dbg(&drv_data->pdev->dev,
546 "disable dma channel irq%d\n",
bb90eb00 547 drv_data->dma_channel);
a75bd65b 548 dma_disable_irq_nosync(drv_data->dma_channel);
a5f6abd4
WB
549
550 return IRQ_HANDLED;
551}
552
138f97cd 553static void bfin_spi_pump_transfers(unsigned long data)
a5f6abd4 554{
9c0a788b 555 struct bfin_spi_master_data *drv_data = (struct bfin_spi_master_data *)data;
a5f6abd4
WB
556 struct spi_message *message = NULL;
557 struct spi_transfer *transfer = NULL;
558 struct spi_transfer *previous = NULL;
9c0a788b 559 struct bfin_spi_slave_data *chip = NULL;
033f44bd 560 unsigned int bits_per_word;
5e8592dc 561 u16 cr, cr_width, dma_width, dma_config;
a5f6abd4 562 u32 tranf_success = 1;
8eeb12e5 563 u8 full_duplex = 0;
a5f6abd4
WB
564
565 /* Get current state information */
566 message = drv_data->cur_msg;
567 transfer = drv_data->cur_transfer;
568 chip = drv_data->cur_chip;
092e1fda 569
a5f6abd4
WB
570 /*
571 * if msg is error or done, report it back using complete() callback
572 */
573
574 /* Handle for abort */
575 if (message->state == ERROR_STATE) {
d24bd1d0 576 dev_dbg(&drv_data->pdev->dev, "transfer: we've hit an error\n");
a5f6abd4 577 message->status = -EIO;
138f97cd 578 bfin_spi_giveback(drv_data);
a5f6abd4
WB
579 return;
580 }
581
582 /* Handle end of message */
583 if (message->state == DONE_STATE) {
d24bd1d0 584 dev_dbg(&drv_data->pdev->dev, "transfer: all done!\n");
a5f6abd4 585 message->status = 0;
2431a815 586 bfin_spi_flush(drv_data);
138f97cd 587 bfin_spi_giveback(drv_data);
a5f6abd4
WB
588 return;
589 }
590
591 /* Delay if requested at end of transfer */
592 if (message->state == RUNNING_STATE) {
d24bd1d0 593 dev_dbg(&drv_data->pdev->dev, "transfer: still running ...\n");
a5f6abd4
WB
594 previous = list_entry(transfer->transfer_list.prev,
595 struct spi_transfer, transfer_list);
596 if (previous->delay_usecs)
597 udelay(previous->delay_usecs);
598 }
599
ab09e040 600 /* Flush any existing transfers that may be sitting in the hardware */
138f97cd 601 if (bfin_spi_flush(drv_data) == 0) {
a5f6abd4
WB
602 dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
603 message->status = -EIO;
138f97cd 604 bfin_spi_giveback(drv_data);
a5f6abd4
WB
605 return;
606 }
607
93b61bdd
WM
608 if (transfer->len == 0) {
609 /* Move to next transfer of this msg */
610 message->state = bfin_spi_next_transfer(drv_data);
611 /* Schedule next transfer tasklet */
612 tasklet_schedule(&drv_data->pump_transfers);
1974eba6 613 return;
93b61bdd
WM
614 }
615
a5f6abd4
WB
616 if (transfer->tx_buf != NULL) {
617 drv_data->tx = (void *)transfer->tx_buf;
618 drv_data->tx_end = drv_data->tx + transfer->len;
88b40369
BW
619 dev_dbg(&drv_data->pdev->dev, "tx_buf is %p, tx_end is %p\n",
620 transfer->tx_buf, drv_data->tx_end);
a5f6abd4
WB
621 } else {
622 drv_data->tx = NULL;
623 }
624
625 if (transfer->rx_buf != NULL) {
8eeb12e5 626 full_duplex = transfer->tx_buf != NULL;
a5f6abd4
WB
627 drv_data->rx = transfer->rx_buf;
628 drv_data->rx_end = drv_data->rx + transfer->len;
88b40369
BW
629 dev_dbg(&drv_data->pdev->dev, "rx_buf is %p, rx_end is %p\n",
630 transfer->rx_buf, drv_data->rx_end);
a5f6abd4
WB
631 } else {
632 drv_data->rx = NULL;
633 }
634
635 drv_data->rx_dma = transfer->rx_dma;
636 drv_data->tx_dma = transfer->tx_dma;
637 drv_data->len_in_bytes = transfer->len;
fad91c89 638 drv_data->cs_change = transfer->cs_change;
a5f6abd4 639
092e1fda 640 /* Bits per word setup */
766ed704 641 bits_per_word = transfer->bits_per_word;
24778be2 642 if (bits_per_word == 16) {
4d676fc5 643 drv_data->n_bytes = bits_per_word/8;
5e8592dc
MF
644 drv_data->len = (transfer->len) >> 1;
645 cr_width = BIT_CTL_WORDSIZE;
9c0a788b 646 drv_data->ops = &bfin_bfin_spi_transfer_ops_u16;
24778be2 647 } else if (bits_per_word == 8) {
4d676fc5
BL
648 drv_data->n_bytes = bits_per_word/8;
649 drv_data->len = transfer->len;
650 cr_width = 0;
651 drv_data->ops = &bfin_bfin_spi_transfer_ops_u8;
092e1fda 652 }
47885ce8 653 cr = bfin_read(&drv_data->regs->ctl) & ~(BIT_CTL_TIMOD | BIT_CTL_WORDSIZE);
5e8592dc 654 cr |= cr_width;
47885ce8 655 bfin_write(&drv_data->regs->ctl, cr);
092e1fda 656
4fb98efa 657 dev_dbg(&drv_data->pdev->dev,
9c4542c7 658 "transfer: drv_data->ops is %p, chip->ops is %p, u8_ops is %p\n",
9c0a788b 659 drv_data->ops, chip->ops, &bfin_bfin_spi_transfer_ops_u8);
a5f6abd4 660
a5f6abd4
WB
661 message->state = RUNNING_STATE;
662 dma_config = 0;
663
092e1fda
BW
664 /* Speed setup (surely valid because already checked) */
665 if (transfer->speed_hz)
47885ce8 666 bfin_write(&drv_data->regs->baud, hz_to_spi_baud(transfer->speed_hz));
092e1fda 667 else
47885ce8 668 bfin_write(&drv_data->regs->baud, chip->baud);
092e1fda 669
47885ce8 670 bfin_write(&drv_data->regs->stat, BIT_STAT_CLR);
e72dcde7 671 bfin_spi_cs_active(drv_data, chip);
a5f6abd4 672
88b40369
BW
673 dev_dbg(&drv_data->pdev->dev,
674 "now pumping a transfer: width is %d, len is %d\n",
5e8592dc 675 cr_width, transfer->len);
a5f6abd4
WB
676
677 /*
8cf5858c
VM
678 * Try to map dma buffer and do a dma transfer. If successful use,
679 * different way to r/w according to the enable_dma settings and if
680 * we are not doing a full duplex transfer (since the hardware does
681 * not support full duplex DMA transfers).
a5f6abd4 682 */
8eeb12e5
VM
683 if (!full_duplex && drv_data->cur_chip->enable_dma
684 && drv_data->len > 6) {
a5f6abd4 685
11d6f599 686 unsigned long dma_start_addr, flags;
7aec3566 687
bb90eb00
BW
688 disable_dma(drv_data->dma_channel);
689 clear_dma_irqstat(drv_data->dma_channel);
a5f6abd4
WB
690
691 /* config dma channel */
88b40369 692 dev_dbg(&drv_data->pdev->dev, "doing dma transfer\n");
7aec3566 693 set_dma_x_count(drv_data->dma_channel, drv_data->len);
5e8592dc 694 if (cr_width == BIT_CTL_WORDSIZE) {
bb90eb00 695 set_dma_x_modify(drv_data->dma_channel, 2);
a5f6abd4
WB
696 dma_width = WDSIZE_16;
697 } else {
bb90eb00 698 set_dma_x_modify(drv_data->dma_channel, 1);
a5f6abd4
WB
699 dma_width = WDSIZE_8;
700 }
701
3f479a65 702 /* poll for SPI completion before start */
47885ce8 703 while (!(bfin_read(&drv_data->regs->stat) & BIT_STAT_SPIF))
d8c05008 704 cpu_relax();
3f479a65 705
a5f6abd4
WB
706 /* dirty hack for autobuffer DMA mode */
707 if (drv_data->tx_dma == 0xFFFF) {
88b40369
BW
708 dev_dbg(&drv_data->pdev->dev,
709 "doing autobuffer DMA out.\n");
a5f6abd4
WB
710
711 /* no irq in autobuffer mode */
712 dma_config =
713 (DMAFLOW_AUTO | RESTART | dma_width | DI_EN);
bb90eb00
BW
714 set_dma_config(drv_data->dma_channel, dma_config);
715 set_dma_start_addr(drv_data->dma_channel,
a32c691d 716 (unsigned long)drv_data->tx);
bb90eb00 717 enable_dma(drv_data->dma_channel);
a5f6abd4 718
07612e5f 719 /* start SPI transfer */
47885ce8 720 bfin_write(&drv_data->regs->ctl, cr | BIT_CTL_TIMOD_DMA_TX);
07612e5f
SZ
721
722 /* just return here, there can only be one transfer
723 * in this mode
724 */
a5f6abd4 725 message->status = 0;
138f97cd 726 bfin_spi_giveback(drv_data);
a5f6abd4
WB
727 return;
728 }
729
730 /* In dma mode, rx or tx must be NULL in one transfer */
7aec3566 731 dma_config = (RESTART | dma_width | DI_EN);
a5f6abd4
WB
732 if (drv_data->rx != NULL) {
733 /* set transfer mode, and enable SPI */
d24bd1d0
MF
734 dev_dbg(&drv_data->pdev->dev, "doing DMA in to %p (size %zx)\n",
735 drv_data->rx, drv_data->len_in_bytes);
a5f6abd4 736
8cf5858c 737 /* invalidate caches, if needed */
67834fa9 738 if (bfin_addr_dcacheable((unsigned long) drv_data->rx))
8cf5858c
VM
739 invalidate_dcache_range((unsigned long) drv_data->rx,
740 (unsigned long) (drv_data->rx +
ace32865 741 drv_data->len_in_bytes));
8cf5858c 742
7aec3566
MF
743 dma_config |= WNR;
744 dma_start_addr = (unsigned long)drv_data->rx;
b31e27a6 745 cr |= BIT_CTL_TIMOD_DMA_RX | BIT_CTL_SENDOPT;
07612e5f 746
a5f6abd4 747 } else if (drv_data->tx != NULL) {
88b40369 748 dev_dbg(&drv_data->pdev->dev, "doing DMA out.\n");
a5f6abd4 749
8cf5858c 750 /* flush caches, if needed */
67834fa9 751 if (bfin_addr_dcacheable((unsigned long) drv_data->tx))
8cf5858c
VM
752 flush_dcache_range((unsigned long) drv_data->tx,
753 (unsigned long) (drv_data->tx +
ace32865 754 drv_data->len_in_bytes));
8cf5858c 755
7aec3566 756 dma_start_addr = (unsigned long)drv_data->tx;
b31e27a6 757 cr |= BIT_CTL_TIMOD_DMA_TX;
7aec3566
MF
758
759 } else
760 BUG();
761
11d6f599
MF
762 /* oh man, here there be monsters ... and i dont mean the
763 * fluffy cute ones from pixar, i mean the kind that'll eat
764 * your data, kick your dog, and love it all. do *not* try
765 * and change these lines unless you (1) heavily test DMA
766 * with SPI flashes on a loaded system (e.g. ping floods),
767 * (2) know just how broken the DMA engine interaction with
768 * the SPI peripheral is, and (3) have someone else to blame
769 * when you screw it all up anyways.
770 */
7aec3566 771 set_dma_start_addr(drv_data->dma_channel, dma_start_addr);
11d6f599
MF
772 set_dma_config(drv_data->dma_channel, dma_config);
773 local_irq_save(flags);
a963ea83 774 SSYNC();
47885ce8 775 bfin_write(&drv_data->regs->ctl, cr);
a963ea83 776 enable_dma(drv_data->dma_channel);
11d6f599
MF
777 dma_enable_irq(drv_data->dma_channel);
778 local_irq_restore(flags);
07612e5f 779
f6a6d966
YL
780 return;
781 }
a5f6abd4 782
5e8592dc
MF
783 /*
784 * We always use SPI_WRITE mode (transfer starts with TDBR write).
785 * SPI_READ mode (transfer starts with RDBR read) seems to have
786 * problems with setting up the output value in TDBR prior to the
787 * start of the transfer.
788 */
47885ce8 789 bfin_write(&drv_data->regs->ctl, cr | BIT_CTL_TXMOD);
5e8592dc 790
f6a6d966 791 if (chip->pio_interrupt) {
5e8592dc 792 /* SPI irq should have been disabled by now */
93b61bdd 793
f6a6d966
YL
794 /* discard old RX data and clear RXS */
795 bfin_spi_dummy_read(drv_data);
a5f6abd4 796
f6a6d966
YL
797 /* start transfer */
798 if (drv_data->tx == NULL)
47885ce8 799 bfin_write(&drv_data->regs->tdbr, chip->idle_tx_val);
f6a6d966 800 else {
4d676fc5 801 int loop;
24778be2 802 if (bits_per_word == 16) {
4d676fc5
BL
803 u16 *buf = (u16 *)drv_data->tx;
804 for (loop = 0; loop < bits_per_word / 16;
805 loop++) {
47885ce8 806 bfin_write(&drv_data->regs->tdbr, *buf++);
4d676fc5 807 }
24778be2 808 } else if (bits_per_word == 8) {
4d676fc5
BL
809 u8 *buf = (u8 *)drv_data->tx;
810 for (loop = 0; loop < bits_per_word / 8; loop++)
47885ce8 811 bfin_write(&drv_data->regs->tdbr, *buf++);
4d676fc5
BL
812 }
813
f6a6d966
YL
814 drv_data->tx += drv_data->n_bytes;
815 }
a5f6abd4 816
f6a6d966
YL
817 /* once TDBR is empty, interrupt is triggered */
818 enable_irq(drv_data->spi_irq);
819 return;
820 }
a5f6abd4 821
f6a6d966
YL
822 /* IO mode */
823 dev_dbg(&drv_data->pdev->dev, "doing IO transfer\n");
824
f6a6d966
YL
825 if (full_duplex) {
826 /* full duplex mode */
827 BUG_ON((drv_data->tx_end - drv_data->tx) !=
828 (drv_data->rx_end - drv_data->rx));
829 dev_dbg(&drv_data->pdev->dev,
830 "IO duplex: cr is 0x%x\n", cr);
831
9c4542c7 832 drv_data->ops->duplex(drv_data);
f6a6d966
YL
833
834 if (drv_data->tx != drv_data->tx_end)
835 tranf_success = 0;
836 } else if (drv_data->tx != NULL) {
837 /* write only half duplex */
838 dev_dbg(&drv_data->pdev->dev,
839 "IO write: cr is 0x%x\n", cr);
840
9c4542c7 841 drv_data->ops->write(drv_data);
f6a6d966
YL
842
843 if (drv_data->tx != drv_data->tx_end)
844 tranf_success = 0;
845 } else if (drv_data->rx != NULL) {
846 /* read only half duplex */
847 dev_dbg(&drv_data->pdev->dev,
848 "IO read: cr is 0x%x\n", cr);
849
9c4542c7 850 drv_data->ops->read(drv_data);
f6a6d966
YL
851 if (drv_data->rx != drv_data->rx_end)
852 tranf_success = 0;
853 }
a5f6abd4 854
f6a6d966
YL
855 if (!tranf_success) {
856 dev_dbg(&drv_data->pdev->dev,
857 "IO write error!\n");
858 message->state = ERROR_STATE;
859 } else {
25985edc 860 /* Update total byte transferred */
f6a6d966
YL
861 message->actual_length += drv_data->len_in_bytes;
862 /* Move to next transfer of this msg */
863 message->state = bfin_spi_next_transfer(drv_data);
2431a815
SJ
864 if (drv_data->cs_change && message->state != DONE_STATE) {
865 bfin_spi_flush(drv_data);
f6a6d966 866 bfin_spi_cs_deactive(drv_data, chip);
2431a815 867 }
a5f6abd4 868 }
f6a6d966
YL
869
870 /* Schedule next transfer tasklet */
871 tasklet_schedule(&drv_data->pump_transfers);
a5f6abd4
WB
872}
873
874/* pop a msg from queue and kick off real transfer */
138f97cd 875static void bfin_spi_pump_messages(struct work_struct *work)
a5f6abd4 876{
9c0a788b 877 struct bfin_spi_master_data *drv_data;
a5f6abd4
WB
878 unsigned long flags;
879
9c0a788b 880 drv_data = container_of(work, struct bfin_spi_master_data, pump_messages);
131b17d4 881
a5f6abd4
WB
882 /* Lock queue and check for queue work */
883 spin_lock_irqsave(&drv_data->lock, flags);
f4f50c3f 884 if (list_empty(&drv_data->queue) || !drv_data->running) {
a5f6abd4
WB
885 /* pumper kicked off but no work to do */
886 drv_data->busy = 0;
887 spin_unlock_irqrestore(&drv_data->lock, flags);
888 return;
889 }
890
891 /* Make sure we are not already running a message */
892 if (drv_data->cur_msg) {
893 spin_unlock_irqrestore(&drv_data->lock, flags);
894 return;
895 }
896
897 /* Extract head of queue */
898 drv_data->cur_msg = list_entry(drv_data->queue.next,
899 struct spi_message, queue);
5fec5b5a
BW
900
901 /* Setup the SSP using the per chip configuration */
902 drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
138f97cd 903 bfin_spi_restore_state(drv_data);
5fec5b5a 904
a5f6abd4
WB
905 list_del_init(&drv_data->cur_msg->queue);
906
907 /* Initial message state */
908 drv_data->cur_msg->state = START_STATE;
909 drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
910 struct spi_transfer, transfer_list);
911
f6bd03a7
JN
912 dev_dbg(&drv_data->pdev->dev,
913 "got a message to pump, state is set to: baud "
914 "%d, flag 0x%x, ctl 0x%x\n",
5fec5b5a
BW
915 drv_data->cur_chip->baud, drv_data->cur_chip->flag,
916 drv_data->cur_chip->ctl_reg);
131b17d4
BW
917
918 dev_dbg(&drv_data->pdev->dev,
88b40369
BW
919 "the first transfer len is %d\n",
920 drv_data->cur_transfer->len);
a5f6abd4
WB
921
922 /* Mark as busy and launch transfers */
923 tasklet_schedule(&drv_data->pump_transfers);
924
925 drv_data->busy = 1;
926 spin_unlock_irqrestore(&drv_data->lock, flags);
927}
928
929/*
930 * got a msg to transfer, queue it in drv_data->queue.
931 * And kick off message pumper
932 */
138f97cd 933static int bfin_spi_transfer(struct spi_device *spi, struct spi_message *msg)
a5f6abd4 934{
9c0a788b 935 struct bfin_spi_master_data *drv_data = spi_master_get_devdata(spi->master);
a5f6abd4
WB
936 unsigned long flags;
937
938 spin_lock_irqsave(&drv_data->lock, flags);
939
f4f50c3f 940 if (!drv_data->running) {
a5f6abd4
WB
941 spin_unlock_irqrestore(&drv_data->lock, flags);
942 return -ESHUTDOWN;
943 }
944
945 msg->actual_length = 0;
946 msg->status = -EINPROGRESS;
947 msg->state = START_STATE;
948
88b40369 949 dev_dbg(&spi->dev, "adding an msg in transfer() \n");
a5f6abd4
WB
950 list_add_tail(&msg->queue, &drv_data->queue);
951
f4f50c3f 952 if (drv_data->running && !drv_data->busy)
a5f6abd4
WB
953 queue_work(drv_data->workqueue, &drv_data->pump_messages);
954
955 spin_unlock_irqrestore(&drv_data->lock, flags);
956
957 return 0;
958}
959
12e17c42
SZ
960#define MAX_SPI_SSEL 7
961
ddc0bf13 962static const u16 ssel[][MAX_SPI_SSEL] = {
12e17c42
SZ
963 {P_SPI0_SSEL1, P_SPI0_SSEL2, P_SPI0_SSEL3,
964 P_SPI0_SSEL4, P_SPI0_SSEL5,
965 P_SPI0_SSEL6, P_SPI0_SSEL7},
966
967 {P_SPI1_SSEL1, P_SPI1_SSEL2, P_SPI1_SSEL3,
968 P_SPI1_SSEL4, P_SPI1_SSEL5,
969 P_SPI1_SSEL6, P_SPI1_SSEL7},
970
971 {P_SPI2_SSEL1, P_SPI2_SSEL2, P_SPI2_SSEL3,
972 P_SPI2_SSEL4, P_SPI2_SSEL5,
973 P_SPI2_SSEL6, P_SPI2_SSEL7},
974};
975
ab09e040 976/* setup for devices (may be called multiple times -- not just first setup) */
138f97cd 977static int bfin_spi_setup(struct spi_device *spi)
a5f6abd4 978{
ac01e97d 979 struct bfin5xx_spi_chip *chip_info;
9c0a788b
MF
980 struct bfin_spi_slave_data *chip = NULL;
981 struct bfin_spi_master_data *drv_data = spi_master_get_devdata(spi->master);
5b47bcd4 982 u16 bfin_ctl_reg;
ac01e97d 983 int ret = -EINVAL;
a5f6abd4 984
a5f6abd4 985 /* Only alloc (or use chip_info) on first setup */
ac01e97d 986 chip_info = NULL;
a5f6abd4
WB
987 chip = spi_get_ctldata(spi);
988 if (chip == NULL) {
ac01e97d
DM
989 chip = kzalloc(sizeof(*chip), GFP_KERNEL);
990 if (!chip) {
991 dev_err(&spi->dev, "cannot allocate chip data\n");
992 ret = -ENOMEM;
993 goto error;
994 }
a5f6abd4
WB
995
996 chip->enable_dma = 0;
997 chip_info = spi->controller_data;
998 }
999
5b47bcd4
MF
1000 /* Let people set non-standard bits directly */
1001 bfin_ctl_reg = BIT_CTL_OPENDRAIN | BIT_CTL_EMISO |
1002 BIT_CTL_PSSE | BIT_CTL_GM | BIT_CTL_SZ;
1003
a5f6abd4
WB
1004 /* chip_info isn't always needed */
1005 if (chip_info) {
2ed35516
MF
1006 /* Make sure people stop trying to set fields via ctl_reg
1007 * when they should actually be using common SPI framework.
90008a64 1008 * Currently we let through: WOM EMISO PSSE GM SZ.
2ed35516
MF
1009 * Not sure if a user actually needs/uses any of these,
1010 * but let's assume (for now) they do.
1011 */
5b47bcd4 1012 if (chip_info->ctl_reg & ~bfin_ctl_reg) {
f6bd03a7
JN
1013 dev_err(&spi->dev,
1014 "do not set bits in ctl_reg that the SPI framework manages\n");
ac01e97d 1015 goto error;
2ed35516 1016 }
a5f6abd4
WB
1017 chip->enable_dma = chip_info->enable_dma != 0
1018 && drv_data->master_info->enable_dma;
1019 chip->ctl_reg = chip_info->ctl_reg;
a5f6abd4 1020 chip->cs_chg_udelay = chip_info->cs_chg_udelay;
93b61bdd 1021 chip->idle_tx_val = chip_info->idle_tx_val;
f6a6d966 1022 chip->pio_interrupt = chip_info->pio_interrupt;
5b47bcd4
MF
1023 } else {
1024 /* force a default base state */
1025 chip->ctl_reg &= bfin_ctl_reg;
033f44bd
MF
1026 }
1027
a5f6abd4
WB
1028 /* translate common spi framework into our register */
1029 if (spi->mode & SPI_CPOL)
90008a64 1030 chip->ctl_reg |= BIT_CTL_CPOL;
a5f6abd4 1031 if (spi->mode & SPI_CPHA)
90008a64 1032 chip->ctl_reg |= BIT_CTL_CPHA;
a5f6abd4 1033 if (spi->mode & SPI_LSB_FIRST)
90008a64 1034 chip->ctl_reg |= BIT_CTL_LSBF;
a5f6abd4 1035 /* we dont support running in slave mode (yet?) */
90008a64 1036 chip->ctl_reg |= BIT_CTL_MASTER;
a5f6abd4 1037
a5f6abd4
WB
1038 /*
1039 * Notice: for blackfin, the speed_hz is the value of register
1040 * SPI_BAUD, not the real baudrate
1041 */
1042 chip->baud = hz_to_spi_baud(spi->max_speed_hz);
a5f6abd4 1043 chip->chip_select_num = spi->chip_select;
4190f6a5
BS
1044 if (chip->chip_select_num < MAX_CTRL_CS) {
1045 if (!(spi->mode & SPI_CPHA))
f6bd03a7
JN
1046 dev_warn(&spi->dev,
1047 "Warning: SPI CPHA not set: Slave Select not under software control!\n"
1048 "See Documentation/blackfin/bfin-spi-notes.txt\n");
4190f6a5 1049
d3cc71f7 1050 chip->flag = (1 << spi->chip_select) << 8;
4190f6a5 1051 } else
d3cc71f7 1052 chip->cs_gpio = chip->chip_select_num - MAX_CTRL_CS;
a5f6abd4 1053
f6a6d966 1054 if (chip->enable_dma && chip->pio_interrupt) {
f6bd03a7
JN
1055 dev_err(&spi->dev,
1056 "enable_dma is set, do not set pio_interrupt\n");
f6a6d966
YL
1057 goto error;
1058 }
ac01e97d
DM
1059 /*
1060 * if any one SPI chip is registered and wants DMA, request the
1061 * DMA channel for it
1062 */
1063 if (chip->enable_dma && !drv_data->dma_requested) {
1064 /* register dma irq handler */
1065 ret = request_dma(drv_data->dma_channel, "BFIN_SPI_DMA");
1066 if (ret) {
1067 dev_err(&spi->dev,
1068 "Unable to request BlackFin SPI DMA channel\n");
1069 goto error;
1070 }
1071 drv_data->dma_requested = 1;
1072
1073 ret = set_dma_callback(drv_data->dma_channel,
1074 bfin_spi_dma_irq_handler, drv_data);
1075 if (ret) {
1076 dev_err(&spi->dev, "Unable to set dma callback\n");
1077 goto error;
1078 }
1079 dma_disable_irq(drv_data->dma_channel);
1080 }
1081
f6a6d966
YL
1082 if (chip->pio_interrupt && !drv_data->irq_requested) {
1083 ret = request_irq(drv_data->spi_irq, bfin_spi_pio_irq_handler,
38ada214 1084 0, "BFIN_SPI", drv_data);
f6a6d966
YL
1085 if (ret) {
1086 dev_err(&spi->dev, "Unable to register spi IRQ\n");
1087 goto error;
1088 }
1089 drv_data->irq_requested = 1;
1090 /* we use write mode, spi irq has to be disabled here */
1091 disable_irq(drv_data->spi_irq);
1092 }
1093
d3cc71f7 1094 if (chip->chip_select_num >= MAX_CTRL_CS) {
73e1ac16
MH
1095 /* Only request on first setup */
1096 if (spi_get_ctldata(spi) == NULL) {
1097 ret = gpio_request(chip->cs_gpio, spi->modalias);
1098 if (ret) {
1099 dev_err(&spi->dev, "gpio_request() error\n");
1100 goto pin_error;
1101 }
1102 gpio_direction_output(chip->cs_gpio, 1);
ac01e97d 1103 }
a5f6abd4
WB
1104 }
1105
898eb71c 1106 dev_dbg(&spi->dev, "setup spi chip %s, width is %d, dma is %d\n",
033f44bd 1107 spi->modalias, spi->bits_per_word, chip->enable_dma);
88b40369 1108 dev_dbg(&spi->dev, "ctl_reg is 0x%x, flag_reg is 0x%x\n",
a5f6abd4
WB
1109 chip->ctl_reg, chip->flag);
1110
1111 spi_set_ctldata(spi, chip);
1112
12e17c42 1113 dev_dbg(&spi->dev, "chip select number is %d\n", chip->chip_select_num);
d3cc71f7 1114 if (chip->chip_select_num < MAX_CTRL_CS) {
ac01e97d
DM
1115 ret = peripheral_request(ssel[spi->master->bus_num]
1116 [chip->chip_select_num-1], spi->modalias);
1117 if (ret) {
1118 dev_err(&spi->dev, "peripheral_request() error\n");
1119 goto pin_error;
1120 }
1121 }
12e17c42 1122
8221610e 1123 bfin_spi_cs_enable(drv_data, chip);
138f97cd 1124 bfin_spi_cs_deactive(drv_data, chip);
07612e5f 1125
a5f6abd4 1126 return 0;
ac01e97d
DM
1127
1128 pin_error:
d3cc71f7 1129 if (chip->chip_select_num >= MAX_CTRL_CS)
ac01e97d
DM
1130 gpio_free(chip->cs_gpio);
1131 else
1132 peripheral_free(ssel[spi->master->bus_num]
1133 [chip->chip_select_num - 1]);
1134 error:
1135 if (chip) {
1136 if (drv_data->dma_requested)
1137 free_dma(drv_data->dma_channel);
1138 drv_data->dma_requested = 0;
1139
1140 kfree(chip);
1141 /* prevent free 'chip' twice */
1142 spi_set_ctldata(spi, NULL);
1143 }
1144
1145 return ret;
a5f6abd4
WB
1146}
1147
1148/*
1149 * callback for spi framework.
1150 * clean driver specific data
1151 */
138f97cd 1152static void bfin_spi_cleanup(struct spi_device *spi)
a5f6abd4 1153{
9c0a788b
MF
1154 struct bfin_spi_slave_data *chip = spi_get_ctldata(spi);
1155 struct bfin_spi_master_data *drv_data = spi_master_get_devdata(spi->master);
a5f6abd4 1156
e7d02e3c
MF
1157 if (!chip)
1158 return;
1159
d3cc71f7 1160 if (chip->chip_select_num < MAX_CTRL_CS) {
12e17c42
SZ
1161 peripheral_free(ssel[spi->master->bus_num]
1162 [chip->chip_select_num-1]);
8221610e 1163 bfin_spi_cs_disable(drv_data, chip);
d3cc71f7 1164 } else
42c78b2b
MH
1165 gpio_free(chip->cs_gpio);
1166
a5f6abd4 1167 kfree(chip);
ac01e97d
DM
1168 /* prevent free 'chip' twice */
1169 spi_set_ctldata(spi, NULL);
a5f6abd4
WB
1170}
1171
c52d4e5f 1172static int bfin_spi_init_queue(struct bfin_spi_master_data *drv_data)
a5f6abd4
WB
1173{
1174 INIT_LIST_HEAD(&drv_data->queue);
1175 spin_lock_init(&drv_data->lock);
1176
f4f50c3f 1177 drv_data->running = false;
a5f6abd4
WB
1178 drv_data->busy = 0;
1179
1180 /* init transfer tasklet */
1181 tasklet_init(&drv_data->pump_transfers,
138f97cd 1182 bfin_spi_pump_transfers, (unsigned long)drv_data);
a5f6abd4
WB
1183
1184 /* init messages workqueue */
138f97cd 1185 INIT_WORK(&drv_data->pump_messages, bfin_spi_pump_messages);
6c7377ab
KS
1186 drv_data->workqueue = create_singlethread_workqueue(
1187 dev_name(drv_data->master->dev.parent));
a5f6abd4
WB
1188 if (drv_data->workqueue == NULL)
1189 return -EBUSY;
1190
1191 return 0;
1192}
1193
c52d4e5f 1194static int bfin_spi_start_queue(struct bfin_spi_master_data *drv_data)
a5f6abd4
WB
1195{
1196 unsigned long flags;
1197
1198 spin_lock_irqsave(&drv_data->lock, flags);
1199
f4f50c3f 1200 if (drv_data->running || drv_data->busy) {
a5f6abd4
WB
1201 spin_unlock_irqrestore(&drv_data->lock, flags);
1202 return -EBUSY;
1203 }
1204
f4f50c3f 1205 drv_data->running = true;
a5f6abd4
WB
1206 drv_data->cur_msg = NULL;
1207 drv_data->cur_transfer = NULL;
1208 drv_data->cur_chip = NULL;
1209 spin_unlock_irqrestore(&drv_data->lock, flags);
1210
1211 queue_work(drv_data->workqueue, &drv_data->pump_messages);
1212
1213 return 0;
1214}
1215
c52d4e5f 1216static int bfin_spi_stop_queue(struct bfin_spi_master_data *drv_data)
a5f6abd4
WB
1217{
1218 unsigned long flags;
1219 unsigned limit = 500;
1220 int status = 0;
1221
1222 spin_lock_irqsave(&drv_data->lock, flags);
1223
1224 /*
1225 * This is a bit lame, but is optimized for the common execution path.
1226 * A wait_queue on the drv_data->busy could be used, but then the common
1227 * execution path (pump_messages) would be required to call wake_up or
1228 * friends on every SPI message. Do this instead
1229 */
f4f50c3f 1230 drv_data->running = false;
850a28ec 1231 while ((!list_empty(&drv_data->queue) || drv_data->busy) && limit--) {
a5f6abd4
WB
1232 spin_unlock_irqrestore(&drv_data->lock, flags);
1233 msleep(10);
1234 spin_lock_irqsave(&drv_data->lock, flags);
1235 }
1236
1237 if (!list_empty(&drv_data->queue) || drv_data->busy)
1238 status = -EBUSY;
1239
1240 spin_unlock_irqrestore(&drv_data->lock, flags);
1241
1242 return status;
1243}
1244
c52d4e5f 1245static int bfin_spi_destroy_queue(struct bfin_spi_master_data *drv_data)
a5f6abd4
WB
1246{
1247 int status;
1248
138f97cd 1249 status = bfin_spi_stop_queue(drv_data);
a5f6abd4
WB
1250 if (status != 0)
1251 return status;
1252
1253 destroy_workqueue(drv_data->workqueue);
1254
1255 return 0;
1256}
1257
2deff8d6 1258static int bfin_spi_probe(struct platform_device *pdev)
a5f6abd4
WB
1259{
1260 struct device *dev = &pdev->dev;
1261 struct bfin5xx_spi_master *platform_info;
1262 struct spi_master *master;
9c0a788b 1263 struct bfin_spi_master_data *drv_data;
a32c691d 1264 struct resource *res;
a5f6abd4
WB
1265 int status = 0;
1266
8074cf06 1267 platform_info = dev_get_platdata(dev);
a5f6abd4
WB
1268
1269 /* Allocate master with space for drv_data */
2a045131 1270 master = spi_alloc_master(dev, sizeof(*drv_data));
a5f6abd4
WB
1271 if (!master) {
1272 dev_err(&pdev->dev, "can not alloc spi_master\n");
1273 return -ENOMEM;
1274 }
131b17d4 1275
a5f6abd4
WB
1276 drv_data = spi_master_get_devdata(master);
1277 drv_data->master = master;
1278 drv_data->master_info = platform_info;
1279 drv_data->pdev = pdev;
003d9226 1280 drv_data->pin_req = platform_info->pin_req;
a5f6abd4 1281
e7db06b5
DB
1282 /* the spi->mode bits supported by this driver: */
1283 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST;
24778be2 1284 master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16);
a5f6abd4
WB
1285 master->bus_num = pdev->id;
1286 master->num_chipselect = platform_info->num_chipselect;
138f97cd
MF
1287 master->cleanup = bfin_spi_cleanup;
1288 master->setup = bfin_spi_setup;
1289 master->transfer = bfin_spi_transfer;
a5f6abd4 1290
a32c691d
BW
1291 /* Find and map our resources */
1292 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1293 if (res == NULL) {
1294 dev_err(dev, "Cannot get IORESOURCE_MEM\n");
1295 status = -ENOENT;
1296 goto out_error_get_res;
1297 }
1298
47885ce8
MF
1299 drv_data->regs = ioremap(res->start, resource_size(res));
1300 if (drv_data->regs == NULL) {
a32c691d
BW
1301 dev_err(dev, "Cannot map IO\n");
1302 status = -ENXIO;
1303 goto out_error_ioremap;
1304 }
1305
f6a6d966
YL
1306 res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1307 if (res == NULL) {
a32c691d
BW
1308 dev_err(dev, "No DMA channel specified\n");
1309 status = -ENOENT;
f6a6d966
YL
1310 goto out_error_free_io;
1311 }
1312 drv_data->dma_channel = res->start;
1313
1314 drv_data->spi_irq = platform_get_irq(pdev, 0);
1315 if (drv_data->spi_irq < 0) {
1316 dev_err(dev, "No spi pio irq specified\n");
1317 status = -ENOENT;
1318 goto out_error_free_io;
a32c691d
BW
1319 }
1320
a5f6abd4 1321 /* Initial and start queue */
138f97cd 1322 status = bfin_spi_init_queue(drv_data);
a5f6abd4 1323 if (status != 0) {
a32c691d 1324 dev_err(dev, "problem initializing queue\n");
a5f6abd4
WB
1325 goto out_error_queue_alloc;
1326 }
a32c691d 1327
138f97cd 1328 status = bfin_spi_start_queue(drv_data);
a5f6abd4 1329 if (status != 0) {
a32c691d 1330 dev_err(dev, "problem starting queue\n");
a5f6abd4
WB
1331 goto out_error_queue_alloc;
1332 }
1333
f9e522ca
VM
1334 status = peripheral_request_list(drv_data->pin_req, DRV_NAME);
1335 if (status != 0) {
1336 dev_err(&pdev->dev, ": Requesting Peripherals failed\n");
1337 goto out_error_queue_alloc;
1338 }
1339
bb8beecd
WM
1340 /* Reset SPI registers. If these registers were used by the boot loader,
1341 * the sky may fall on your head if you enable the dma controller.
1342 */
47885ce8
MF
1343 bfin_write(&drv_data->regs->ctl, BIT_CTL_CPHA | BIT_CTL_MASTER);
1344 bfin_write(&drv_data->regs->flg, 0xFF00);
bb8beecd 1345
a5f6abd4
WB
1346 /* Register with the SPI framework */
1347 platform_set_drvdata(pdev, drv_data);
1348 status = spi_register_master(master);
1349 if (status != 0) {
a32c691d 1350 dev_err(dev, "problem registering spi master\n");
a5f6abd4
WB
1351 goto out_error_queue_alloc;
1352 }
a32c691d 1353
47885ce8
MF
1354 dev_info(dev, "%s, Version %s, regs@%p, dma channel@%d\n",
1355 DRV_DESC, DRV_VERSION, drv_data->regs,
bb90eb00 1356 drv_data->dma_channel);
a5f6abd4
WB
1357 return status;
1358
cc2f81a6 1359out_error_queue_alloc:
138f97cd 1360 bfin_spi_destroy_queue(drv_data);
f6a6d966 1361out_error_free_io:
47885ce8 1362 iounmap(drv_data->regs);
a32c691d
BW
1363out_error_ioremap:
1364out_error_get_res:
a5f6abd4 1365 spi_master_put(master);
cc2f81a6 1366
a5f6abd4
WB
1367 return status;
1368}
1369
1370/* stop hardware and remove the driver */
fd4a319b 1371static int bfin_spi_remove(struct platform_device *pdev)
a5f6abd4 1372{
9c0a788b 1373 struct bfin_spi_master_data *drv_data = platform_get_drvdata(pdev);
a5f6abd4
WB
1374 int status = 0;
1375
1376 if (!drv_data)
1377 return 0;
1378
1379 /* Remove the queue */
138f97cd 1380 status = bfin_spi_destroy_queue(drv_data);
a5f6abd4
WB
1381 if (status != 0)
1382 return status;
1383
1384 /* Disable the SSP at the peripheral and SOC level */
1385 bfin_spi_disable(drv_data);
1386
1387 /* Release DMA */
1388 if (drv_data->master_info->enable_dma) {
bb90eb00
BW
1389 if (dma_channel_active(drv_data->dma_channel))
1390 free_dma(drv_data->dma_channel);
a5f6abd4
WB
1391 }
1392
f6a6d966
YL
1393 if (drv_data->irq_requested) {
1394 free_irq(drv_data->spi_irq, drv_data);
1395 drv_data->irq_requested = 0;
1396 }
1397
a5f6abd4
WB
1398 /* Disconnect from the SPI framework */
1399 spi_unregister_master(drv_data->master);
1400
003d9226 1401 peripheral_free_list(drv_data->pin_req);
cc2f81a6 1402
a5f6abd4
WB
1403 return 0;
1404}
1405
fbbfd68b
JH
1406#ifdef CONFIG_PM_SLEEP
1407static int bfin_spi_suspend(struct device *dev)
a5f6abd4 1408{
fbbfd68b 1409 struct bfin_spi_master_data *drv_data = dev_get_drvdata(dev);
a5f6abd4
WB
1410 int status = 0;
1411
138f97cd 1412 status = bfin_spi_stop_queue(drv_data);
a5f6abd4
WB
1413 if (status != 0)
1414 return status;
1415
47885ce8
MF
1416 drv_data->ctrl_reg = bfin_read(&drv_data->regs->ctl);
1417 drv_data->flag_reg = bfin_read(&drv_data->regs->flg);
b052fd0a
BS
1418
1419 /*
1420 * reset SPI_CTL and SPI_FLG registers
1421 */
47885ce8
MF
1422 bfin_write(&drv_data->regs->ctl, BIT_CTL_CPHA | BIT_CTL_MASTER);
1423 bfin_write(&drv_data->regs->flg, 0xFF00);
a5f6abd4
WB
1424
1425 return 0;
1426}
1427
fbbfd68b 1428static int bfin_spi_resume(struct device *dev)
a5f6abd4 1429{
fbbfd68b 1430 struct bfin_spi_master_data *drv_data = dev_get_drvdata(dev);
a5f6abd4
WB
1431 int status = 0;
1432
47885ce8
MF
1433 bfin_write(&drv_data->regs->ctl, drv_data->ctrl_reg);
1434 bfin_write(&drv_data->regs->flg, drv_data->flag_reg);
a5f6abd4
WB
1435
1436 /* Start the queue running */
138f97cd 1437 status = bfin_spi_start_queue(drv_data);
a5f6abd4 1438 if (status != 0) {
fbbfd68b 1439 dev_err(dev, "problem starting queue (%d)\n", status);
a5f6abd4
WB
1440 return status;
1441 }
1442
1443 return 0;
1444}
fbbfd68b
JH
1445
1446static SIMPLE_DEV_PM_OPS(bfin_spi_pm_ops, bfin_spi_suspend, bfin_spi_resume);
1447
1448#define BFIN_SPI_PM_OPS (&bfin_spi_pm_ops)
a5f6abd4 1449#else
fbbfd68b
JH
1450#define BFIN_SPI_PM_OPS NULL
1451#endif
a5f6abd4 1452
7e38c3c4 1453MODULE_ALIAS("platform:bfin-spi");
138f97cd 1454static struct platform_driver bfin_spi_driver = {
fc3ba952 1455 .driver = {
a32c691d 1456 .name = DRV_NAME,
88b40369 1457 .owner = THIS_MODULE,
fbbfd68b 1458 .pm = BFIN_SPI_PM_OPS,
88b40369 1459 },
db9371b8 1460 .probe = bfin_spi_probe,
fd4a319b 1461 .remove = bfin_spi_remove,
a5f6abd4
WB
1462};
1463
138f97cd 1464static int __init bfin_spi_init(void)
a5f6abd4 1465{
db9371b8 1466 return platform_driver_register(&bfin_spi_driver);
a5f6abd4 1467}
6f7c17f4 1468subsys_initcall(bfin_spi_init);
a5f6abd4 1469
138f97cd 1470static void __exit bfin_spi_exit(void)
a5f6abd4 1471{
138f97cd 1472 platform_driver_unregister(&bfin_spi_driver);
a5f6abd4 1473}
138f97cd 1474module_exit(bfin_spi_exit);