]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/spi/spi-cadence.c
ipv4: convert dst_metrics.refcnt from atomic_t to refcount_t
[mirror_ubuntu-artful-kernel.git] / drivers / spi / spi-cadence.c
CommitLineData
c474b386
HK
1/*
2 * Cadence SPI controller driver (master mode only)
3 *
4 * Copyright (C) 2008 - 2014 Xilinx, Inc.
5 *
6 * based on Blackfin On-Chip SPI Driver (spi_bfin5xx.c)
7 *
8 * This program is free software; you can redistribute it and/or modify it under
9 * the terms of the GNU General Public License version 2 as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
12 */
13
14#include <linux/clk.h>
15#include <linux/delay.h>
b42a33bd 16#include <linux/gpio.h>
c474b386
HK
17#include <linux/interrupt.h>
18#include <linux/io.h>
19#include <linux/module.h>
20#include <linux/of_irq.h>
21#include <linux/of_address.h>
22#include <linux/platform_device.h>
d36ccd9f 23#include <linux/pm_runtime.h>
c474b386
HK
24#include <linux/spi/spi.h>
25
26/* Name of this driver */
27#define CDNS_SPI_NAME "cdns-spi"
28
29/* Register offset definitions */
24746675
SD
30#define CDNS_SPI_CR 0x00 /* Configuration Register, RW */
31#define CDNS_SPI_ISR 0x04 /* Interrupt Status Register, RO */
32#define CDNS_SPI_IER 0x08 /* Interrupt Enable Register, WO */
33#define CDNS_SPI_IDR 0x0c /* Interrupt Disable Register, WO */
34#define CDNS_SPI_IMR 0x10 /* Interrupt Enabled Mask Register, RO */
35#define CDNS_SPI_ER 0x14 /* Enable/Disable Register, RW */
36#define CDNS_SPI_DR 0x18 /* Delay Register, RW */
37#define CDNS_SPI_TXD 0x1C /* Data Transmit Register, WO */
38#define CDNS_SPI_RXD 0x20 /* Data Receive Register, RO */
39#define CDNS_SPI_SICR 0x24 /* Slave Idle Count Register, RW */
40#define CDNS_SPI_THLD 0x28 /* Transmit FIFO Watermark Register,RW */
c474b386 41
d36ccd9f 42#define SPI_AUTOSUSPEND_TIMEOUT 3000
c474b386
HK
43/*
44 * SPI Configuration Register bit Masks
45 *
46 * This register contains various control bits that affect the operation
47 * of the SPI controller
48 */
24746675
SD
49#define CDNS_SPI_CR_MANSTRT 0x00010000 /* Manual TX Start */
50#define CDNS_SPI_CR_CPHA 0x00000004 /* Clock Phase Control */
51#define CDNS_SPI_CR_CPOL 0x00000002 /* Clock Polarity Control */
52#define CDNS_SPI_CR_SSCTRL 0x00003C00 /* Slave Select Mask */
53#define CDNS_SPI_CR_PERI_SEL 0x00000200 /* Peripheral Select Decode */
54#define CDNS_SPI_CR_BAUD_DIV 0x00000038 /* Baud Rate Divisor Mask */
55#define CDNS_SPI_CR_MSTREN 0x00000001 /* Master Enable Mask */
56#define CDNS_SPI_CR_MANSTRTEN 0x00008000 /* Manual TX Enable Mask */
57#define CDNS_SPI_CR_SSFORCE 0x00004000 /* Manual SS Enable Mask */
58#define CDNS_SPI_CR_BAUD_DIV_4 0x00000008 /* Default Baud Div Mask */
59#define CDNS_SPI_CR_DEFAULT (CDNS_SPI_CR_MSTREN | \
60 CDNS_SPI_CR_SSCTRL | \
61 CDNS_SPI_CR_SSFORCE | \
62 CDNS_SPI_CR_BAUD_DIV_4)
c474b386
HK
63
64/*
65 * SPI Configuration Register - Baud rate and slave select
66 *
67 * These are the values used in the calculation of baud rate divisor and
68 * setting the slave select.
69 */
70
71#define CDNS_SPI_BAUD_DIV_MAX 7 /* Baud rate divisor maximum */
72#define CDNS_SPI_BAUD_DIV_MIN 1 /* Baud rate divisor minimum */
73#define CDNS_SPI_BAUD_DIV_SHIFT 3 /* Baud rate divisor shift in CR */
74#define CDNS_SPI_SS_SHIFT 10 /* Slave Select field shift in CR */
75#define CDNS_SPI_SS0 0x1 /* Slave Select zero */
76
77/*
78 * SPI Interrupt Registers bit Masks
79 *
80 * All the four interrupt registers (Status/Mask/Enable/Disable) have the same
81 * bit definitions.
82 */
24746675
SD
83#define CDNS_SPI_IXR_TXOW 0x00000004 /* SPI TX FIFO Overwater */
84#define CDNS_SPI_IXR_MODF 0x00000002 /* SPI Mode Fault */
85#define CDNS_SPI_IXR_RXNEMTY 0x00000010 /* SPI RX FIFO Not Empty */
86#define CDNS_SPI_IXR_DEFAULT (CDNS_SPI_IXR_TXOW | \
87 CDNS_SPI_IXR_MODF)
88#define CDNS_SPI_IXR_TXFULL 0x00000008 /* SPI TX Full */
89#define CDNS_SPI_IXR_ALL 0x0000007F /* SPI all interrupts */
c474b386
HK
90
91/*
92 * SPI Enable Register bit Masks
93 *
94 * This register is used to enable or disable the SPI controller
95 */
24746675
SD
96#define CDNS_SPI_ER_ENABLE 0x00000001 /* SPI Enable Bit Mask */
97#define CDNS_SPI_ER_DISABLE 0x0 /* SPI Disable Bit Mask */
c474b386
HK
98
99/* SPI FIFO depth in bytes */
100#define CDNS_SPI_FIFO_DEPTH 128
101
102/* Default number of chip select lines */
103#define CDNS_SPI_DEFAULT_NUM_CS 4
104
105/**
106 * struct cdns_spi - This definition defines spi driver instance
107 * @regs: Virtual address of the SPI controller registers
108 * @ref_clk: Pointer to the peripheral clock
109 * @pclk: Pointer to the APB clock
110 * @speed_hz: Current SPI bus clock speed in Hz
111 * @txbuf: Pointer to the TX buffer
112 * @rxbuf: Pointer to the RX buffer
113 * @tx_bytes: Number of bytes left to transfer
114 * @rx_bytes: Number of bytes requested
115 * @dev_busy: Device busy flag
116 * @is_decoded_cs: Flag for decoder property set or not
117 */
118struct cdns_spi {
119 void __iomem *regs;
120 struct clk *ref_clk;
121 struct clk *pclk;
122 u32 speed_hz;
123 const u8 *txbuf;
124 u8 *rxbuf;
125 int tx_bytes;
126 int rx_bytes;
127 u8 dev_busy;
128 u32 is_decoded_cs;
129};
130
b42a33bd
MF
131struct cdns_spi_device_data {
132 bool gpio_requested;
133};
134
c474b386
HK
135/* Macros for the SPI controller read/write */
136static inline u32 cdns_spi_read(struct cdns_spi *xspi, u32 offset)
137{
138 return readl_relaxed(xspi->regs + offset);
139}
140
141static inline void cdns_spi_write(struct cdns_spi *xspi, u32 offset, u32 val)
142{
143 writel_relaxed(val, xspi->regs + offset);
144}
145
146/**
147 * cdns_spi_init_hw - Initialize the hardware and configure the SPI controller
148 * @xspi: Pointer to the cdns_spi structure
149 *
150 * On reset the SPI controller is configured to be in master mode, baud rate
151 * divisor is set to 4, threshold value for TX FIFO not full interrupt is set
152 * to 1 and size of the word to be transferred as 8 bit.
153 * This function initializes the SPI controller to disable and clear all the
154 * interrupts, enable manual slave select and manual start, deselect all the
155 * chip select lines, and enable the SPI controller.
156 */
157static void cdns_spi_init_hw(struct cdns_spi *xspi)
158{
24746675 159 u32 ctrl_reg = CDNS_SPI_CR_DEFAULT;
ee0ebe81
LPC
160
161 if (xspi->is_decoded_cs)
24746675 162 ctrl_reg |= CDNS_SPI_CR_PERI_SEL;
ee0ebe81 163
24746675
SD
164 cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_DISABLE);
165 cdns_spi_write(xspi, CDNS_SPI_IDR, CDNS_SPI_IXR_ALL);
c474b386
HK
166
167 /* Clear the RX FIFO */
24746675
SD
168 while (cdns_spi_read(xspi, CDNS_SPI_ISR) & CDNS_SPI_IXR_RXNEMTY)
169 cdns_spi_read(xspi, CDNS_SPI_RXD);
170
171 cdns_spi_write(xspi, CDNS_SPI_ISR, CDNS_SPI_IXR_ALL);
172 cdns_spi_write(xspi, CDNS_SPI_CR, ctrl_reg);
173 cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_ENABLE);
c474b386
HK
174}
175
176/**
177 * cdns_spi_chipselect - Select or deselect the chip select line
178 * @spi: Pointer to the spi_device structure
b4037360 179 * @is_high: Select(0) or deselect (1) the chip select line
c474b386
HK
180 */
181static void cdns_spi_chipselect(struct spi_device *spi, bool is_high)
182{
183 struct cdns_spi *xspi = spi_master_get_devdata(spi->master);
184 u32 ctrl_reg;
185
24746675 186 ctrl_reg = cdns_spi_read(xspi, CDNS_SPI_CR);
c474b386
HK
187
188 if (is_high) {
189 /* Deselect the slave */
24746675 190 ctrl_reg |= CDNS_SPI_CR_SSCTRL;
c474b386
HK
191 } else {
192 /* Select the slave */
24746675 193 ctrl_reg &= ~CDNS_SPI_CR_SSCTRL;
c474b386
HK
194 if (!(xspi->is_decoded_cs))
195 ctrl_reg |= ((~(CDNS_SPI_SS0 << spi->chip_select)) <<
196 CDNS_SPI_SS_SHIFT) &
24746675 197 CDNS_SPI_CR_SSCTRL;
c474b386
HK
198 else
199 ctrl_reg |= (spi->chip_select << CDNS_SPI_SS_SHIFT) &
24746675 200 CDNS_SPI_CR_SSCTRL;
c474b386
HK
201 }
202
24746675 203 cdns_spi_write(xspi, CDNS_SPI_CR, ctrl_reg);
c474b386
HK
204}
205
206/**
207 * cdns_spi_config_clock_mode - Sets clock polarity and phase
208 * @spi: Pointer to the spi_device structure
209 *
210 * Sets the requested clock polarity and phase.
211 */
212static void cdns_spi_config_clock_mode(struct spi_device *spi)
213{
214 struct cdns_spi *xspi = spi_master_get_devdata(spi->master);
a39e65e9 215 u32 ctrl_reg, new_ctrl_reg;
c474b386 216
57bb1369
SD
217 new_ctrl_reg = cdns_spi_read(xspi, CDNS_SPI_CR);
218 ctrl_reg = new_ctrl_reg;
c474b386
HK
219
220 /* Set the SPI clock phase and clock polarity */
24746675 221 new_ctrl_reg &= ~(CDNS_SPI_CR_CPHA | CDNS_SPI_CR_CPOL);
c474b386 222 if (spi->mode & SPI_CPHA)
24746675 223 new_ctrl_reg |= CDNS_SPI_CR_CPHA;
c474b386 224 if (spi->mode & SPI_CPOL)
24746675 225 new_ctrl_reg |= CDNS_SPI_CR_CPOL;
a39e65e9
LPC
226
227 if (new_ctrl_reg != ctrl_reg) {
228 /*
229 * Just writing the CR register does not seem to apply the clock
230 * setting changes. This is problematic when changing the clock
231 * polarity as it will cause the SPI slave to see spurious clock
232 * transitions. To workaround the issue toggle the ER register.
233 */
24746675
SD
234 cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_DISABLE);
235 cdns_spi_write(xspi, CDNS_SPI_CR, new_ctrl_reg);
236 cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_ENABLE);
a39e65e9 237 }
c474b386
HK
238}
239
240/**
241 * cdns_spi_config_clock_freq - Sets clock frequency
242 * @spi: Pointer to the spi_device structure
243 * @transfer: Pointer to the spi_transfer structure which provides
244 * information about next transfer setup parameters
245 *
246 * Sets the requested clock frequency.
247 * Note: If the requested frequency is not an exact match with what can be
248 * obtained using the prescalar value the driver sets the clock frequency which
249 * is lower than the requested frequency (maximum lower) for the transfer. If
250 * the requested frequency is higher or lower than that is supported by the SPI
251 * controller the driver will set the highest or lowest frequency supported by
252 * controller.
253 */
254static void cdns_spi_config_clock_freq(struct spi_device *spi,
57bb1369 255 struct spi_transfer *transfer)
c474b386
HK
256{
257 struct cdns_spi *xspi = spi_master_get_devdata(spi->master);
258 u32 ctrl_reg, baud_rate_val;
259 unsigned long frequency;
260
261 frequency = clk_get_rate(xspi->ref_clk);
262
24746675 263 ctrl_reg = cdns_spi_read(xspi, CDNS_SPI_CR);
c474b386
HK
264
265 /* Set the clock frequency */
266 if (xspi->speed_hz != transfer->speed_hz) {
267 /* first valid value is 1 */
268 baud_rate_val = CDNS_SPI_BAUD_DIV_MIN;
269 while ((baud_rate_val < CDNS_SPI_BAUD_DIV_MAX) &&
270 (frequency / (2 << baud_rate_val)) > transfer->speed_hz)
271 baud_rate_val++;
272
24746675 273 ctrl_reg &= ~CDNS_SPI_CR_BAUD_DIV;
c474b386
HK
274 ctrl_reg |= baud_rate_val << CDNS_SPI_BAUD_DIV_SHIFT;
275
276 xspi->speed_hz = frequency / (2 << baud_rate_val);
277 }
24746675 278 cdns_spi_write(xspi, CDNS_SPI_CR, ctrl_reg);
c474b386
HK
279}
280
281/**
282 * cdns_spi_setup_transfer - Configure SPI controller for specified transfer
283 * @spi: Pointer to the spi_device structure
284 * @transfer: Pointer to the spi_transfer structure which provides
285 * information about next transfer setup parameters
286 *
287 * Sets the operational mode of SPI controller for the next SPI transfer and
288 * sets the requested clock frequency.
289 *
290 * Return: Always 0
291 */
292static int cdns_spi_setup_transfer(struct spi_device *spi,
293 struct spi_transfer *transfer)
294{
295 struct cdns_spi *xspi = spi_master_get_devdata(spi->master);
296
297 cdns_spi_config_clock_freq(spi, transfer);
298
299 dev_dbg(&spi->dev, "%s, mode %d, %u bits/w, %u clock speed\n",
300 __func__, spi->mode, spi->bits_per_word,
301 xspi->speed_hz);
302
303 return 0;
304}
305
306/**
307 * cdns_spi_fill_tx_fifo - Fills the TX FIFO with as many bytes as possible
308 * @xspi: Pointer to the cdns_spi structure
309 */
310static void cdns_spi_fill_tx_fifo(struct cdns_spi *xspi)
311{
312 unsigned long trans_cnt = 0;
313
314 while ((trans_cnt < CDNS_SPI_FIFO_DEPTH) &&
315 (xspi->tx_bytes > 0)) {
316 if (xspi->txbuf)
24746675 317 cdns_spi_write(xspi, CDNS_SPI_TXD, *xspi->txbuf++);
c474b386 318 else
24746675 319 cdns_spi_write(xspi, CDNS_SPI_TXD, 0);
c474b386
HK
320
321 xspi->tx_bytes--;
322 trans_cnt++;
323 }
324}
325
326/**
327 * cdns_spi_irq - Interrupt service routine of the SPI controller
328 * @irq: IRQ number
329 * @dev_id: Pointer to the xspi structure
330 *
331 * This function handles TX empty and Mode Fault interrupts only.
332 * On TX empty interrupt this function reads the received data from RX FIFO and
333 * fills the TX FIFO if there is any data remaining to be transferred.
334 * On Mode Fault interrupt this function indicates that transfer is completed,
335 * the SPI subsystem will identify the error as the remaining bytes to be
336 * transferred is non-zero.
337 *
338 * Return: IRQ_HANDLED when handled; IRQ_NONE otherwise.
339 */
340static irqreturn_t cdns_spi_irq(int irq, void *dev_id)
341{
342 struct spi_master *master = dev_id;
343 struct cdns_spi *xspi = spi_master_get_devdata(master);
344 u32 intr_status, status;
345
346 status = IRQ_NONE;
24746675
SD
347 intr_status = cdns_spi_read(xspi, CDNS_SPI_ISR);
348 cdns_spi_write(xspi, CDNS_SPI_ISR, intr_status);
c474b386 349
24746675 350 if (intr_status & CDNS_SPI_IXR_MODF) {
c474b386
HK
351 /* Indicate that transfer is completed, the SPI subsystem will
352 * identify the error as the remaining bytes to be
353 * transferred is non-zero
354 */
24746675 355 cdns_spi_write(xspi, CDNS_SPI_IDR, CDNS_SPI_IXR_DEFAULT);
c474b386
HK
356 spi_finalize_current_transfer(master);
357 status = IRQ_HANDLED;
24746675 358 } else if (intr_status & CDNS_SPI_IXR_TXOW) {
c474b386
HK
359 unsigned long trans_cnt;
360
361 trans_cnt = xspi->rx_bytes - xspi->tx_bytes;
362
363 /* Read out the data from the RX FIFO */
364 while (trans_cnt) {
365 u8 data;
366
24746675 367 data = cdns_spi_read(xspi, CDNS_SPI_RXD);
c474b386
HK
368 if (xspi->rxbuf)
369 *xspi->rxbuf++ = data;
370
371 xspi->rx_bytes--;
372 trans_cnt--;
373 }
374
375 if (xspi->tx_bytes) {
376 /* There is more data to send */
377 cdns_spi_fill_tx_fifo(xspi);
378 } else {
379 /* Transfer is completed */
24746675
SD
380 cdns_spi_write(xspi, CDNS_SPI_IDR,
381 CDNS_SPI_IXR_DEFAULT);
c474b386
HK
382 spi_finalize_current_transfer(master);
383 }
384 status = IRQ_HANDLED;
385 }
386
387 return status;
388}
57bb1369 389
b48b9488
LPC
390static int cdns_prepare_message(struct spi_master *master,
391 struct spi_message *msg)
392{
393 cdns_spi_config_clock_mode(msg->spi);
394 return 0;
395}
c474b386
HK
396
397/**
398 * cdns_transfer_one - Initiates the SPI transfer
399 * @master: Pointer to spi_master structure
400 * @spi: Pointer to the spi_device structure
401 * @transfer: Pointer to the spi_transfer structure which provides
402 * information about next transfer parameters
403 *
404 * This function fills the TX FIFO, starts the SPI transfer and
405 * returns a positive transfer count so that core will wait for completion.
406 *
407 * Return: Number of bytes transferred in the last transfer
408 */
409static int cdns_transfer_one(struct spi_master *master,
410 struct spi_device *spi,
411 struct spi_transfer *transfer)
412{
413 struct cdns_spi *xspi = spi_master_get_devdata(master);
414
415 xspi->txbuf = transfer->tx_buf;
416 xspi->rxbuf = transfer->rx_buf;
417 xspi->tx_bytes = transfer->len;
418 xspi->rx_bytes = transfer->len;
419
420 cdns_spi_setup_transfer(spi, transfer);
421
422 cdns_spi_fill_tx_fifo(xspi);
423
24746675 424 cdns_spi_write(xspi, CDNS_SPI_IER, CDNS_SPI_IXR_DEFAULT);
c474b386
HK
425 return transfer->len;
426}
427
428/**
429 * cdns_prepare_transfer_hardware - Prepares hardware for transfer.
430 * @master: Pointer to the spi_master structure which provides
431 * information about the controller.
432 *
433 * This function enables SPI master controller.
434 *
435 * Return: 0 always
436 */
437static int cdns_prepare_transfer_hardware(struct spi_master *master)
438{
439 struct cdns_spi *xspi = spi_master_get_devdata(master);
440
24746675 441 cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_ENABLE);
c474b386
HK
442
443 return 0;
444}
445
446/**
447 * cdns_unprepare_transfer_hardware - Relaxes hardware after transfer
448 * @master: Pointer to the spi_master structure which provides
449 * information about the controller.
450 *
451 * This function disables the SPI master controller.
452 *
453 * Return: 0 always
454 */
455static int cdns_unprepare_transfer_hardware(struct spi_master *master)
456{
457 struct cdns_spi *xspi = spi_master_get_devdata(master);
458
24746675 459 cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_DISABLE);
c474b386
HK
460
461 return 0;
462}
463
b42a33bd
MF
464static int cdns_spi_setup(struct spi_device *spi)
465{
466
467 int ret = -EINVAL;
468 struct cdns_spi_device_data *cdns_spi_data = spi_get_ctldata(spi);
469
470 /* this is a pin managed by the controller, leave it alone */
471 if (spi->cs_gpio == -ENOENT)
472 return 0;
473
474 /* this seems to be the first time we're here */
475 if (!cdns_spi_data) {
476 cdns_spi_data = kzalloc(sizeof(*cdns_spi_data), GFP_KERNEL);
477 if (!cdns_spi_data)
478 return -ENOMEM;
479 cdns_spi_data->gpio_requested = false;
480 spi_set_ctldata(spi, cdns_spi_data);
481 }
482
483 /* if we haven't done so, grab the gpio */
484 if (!cdns_spi_data->gpio_requested && gpio_is_valid(spi->cs_gpio)) {
485 ret = gpio_request_one(spi->cs_gpio,
486 (spi->mode & SPI_CS_HIGH) ?
487 GPIOF_OUT_INIT_LOW : GPIOF_OUT_INIT_HIGH,
488 dev_name(&spi->dev));
489 if (ret)
490 dev_err(&spi->dev, "can't request chipselect gpio %d\n",
491 spi->cs_gpio);
492 else
493 cdns_spi_data->gpio_requested = true;
494 } else {
495 if (gpio_is_valid(spi->cs_gpio)) {
496 int mode = ((spi->mode & SPI_CS_HIGH) ?
497 GPIOF_OUT_INIT_LOW : GPIOF_OUT_INIT_HIGH);
498
499 ret = gpio_direction_output(spi->cs_gpio, mode);
500 if (ret)
501 dev_err(&spi->dev, "chipselect gpio %d setup failed (%d)\n",
502 spi->cs_gpio, ret);
503 }
504 }
505
506 return ret;
507}
508
509static void cdns_spi_cleanup(struct spi_device *spi)
510{
511 struct cdns_spi_device_data *cdns_spi_data = spi_get_ctldata(spi);
512
513 if (cdns_spi_data) {
514 if (cdns_spi_data->gpio_requested)
515 gpio_free(spi->cs_gpio);
516 kfree(cdns_spi_data);
517 spi_set_ctldata(spi, NULL);
518 }
519
520}
521
c474b386
HK
522/**
523 * cdns_spi_probe - Probe method for the SPI driver
524 * @pdev: Pointer to the platform_device structure
525 *
526 * This function initializes the driver data structures and the hardware.
527 *
528 * Return: 0 on success and error value on error
529 */
530static int cdns_spi_probe(struct platform_device *pdev)
531{
532 int ret = 0, irq;
533 struct spi_master *master;
534 struct cdns_spi *xspi;
535 struct resource *res;
536 u32 num_cs;
537
538 master = spi_alloc_master(&pdev->dev, sizeof(*xspi));
15a1c503 539 if (!master)
c474b386
HK
540 return -ENOMEM;
541
542 xspi = spi_master_get_devdata(master);
543 master->dev.of_node = pdev->dev.of_node;
544 platform_set_drvdata(pdev, master);
545
546 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
547 xspi->regs = devm_ioremap_resource(&pdev->dev, res);
548 if (IS_ERR(xspi->regs)) {
549 ret = PTR_ERR(xspi->regs);
550 goto remove_master;
551 }
552
553 xspi->pclk = devm_clk_get(&pdev->dev, "pclk");
554 if (IS_ERR(xspi->pclk)) {
555 dev_err(&pdev->dev, "pclk clock not found.\n");
556 ret = PTR_ERR(xspi->pclk);
557 goto remove_master;
558 }
559
560 xspi->ref_clk = devm_clk_get(&pdev->dev, "ref_clk");
561 if (IS_ERR(xspi->ref_clk)) {
562 dev_err(&pdev->dev, "ref_clk clock not found.\n");
563 ret = PTR_ERR(xspi->ref_clk);
564 goto remove_master;
565 }
566
567 ret = clk_prepare_enable(xspi->pclk);
568 if (ret) {
569 dev_err(&pdev->dev, "Unable to enable APB clock.\n");
570 goto remove_master;
571 }
572
573 ret = clk_prepare_enable(xspi->ref_clk);
574 if (ret) {
575 dev_err(&pdev->dev, "Unable to enable device clock.\n");
576 goto clk_dis_apb;
577 }
578
d36ccd9f
SD
579 pm_runtime_enable(&pdev->dev);
580 pm_runtime_use_autosuspend(&pdev->dev);
581 pm_runtime_set_autosuspend_delay(&pdev->dev, SPI_AUTOSUSPEND_TIMEOUT);
582 pm_runtime_set_active(&pdev->dev);
583
3cc29106
PC
584 ret = of_property_read_u32(pdev->dev.of_node, "num-cs", &num_cs);
585 if (ret < 0)
586 master->num_chipselect = CDNS_SPI_DEFAULT_NUM_CS;
587 else
588 master->num_chipselect = num_cs;
589
590 ret = of_property_read_u32(pdev->dev.of_node, "is-decoded-cs",
591 &xspi->is_decoded_cs);
592 if (ret < 0)
593 xspi->is_decoded_cs = 0;
594
c474b386
HK
595 /* SPI controller initializations */
596 cdns_spi_init_hw(xspi);
597
d36ccd9f
SD
598 pm_runtime_mark_last_busy(&pdev->dev);
599 pm_runtime_put_autosuspend(&pdev->dev);
600
c474b386
HK
601 irq = platform_get_irq(pdev, 0);
602 if (irq <= 0) {
603 ret = -ENXIO;
604 dev_err(&pdev->dev, "irq number is invalid\n");
50ac697b 605 goto clk_dis_all;
c474b386
HK
606 }
607
608 ret = devm_request_irq(&pdev->dev, irq, cdns_spi_irq,
609 0, pdev->name, master);
610 if (ret != 0) {
611 ret = -ENXIO;
612 dev_err(&pdev->dev, "request_irq failed\n");
50ac697b 613 goto clk_dis_all;
c474b386
HK
614 }
615
c474b386 616 master->prepare_transfer_hardware = cdns_prepare_transfer_hardware;
b48b9488 617 master->prepare_message = cdns_prepare_message;
c474b386
HK
618 master->transfer_one = cdns_transfer_one;
619 master->unprepare_transfer_hardware = cdns_unprepare_transfer_hardware;
620 master->set_cs = cdns_spi_chipselect;
b42a33bd
MF
621 master->setup = cdns_spi_setup;
622 master->cleanup = cdns_spi_cleanup;
d36ccd9f 623 master->auto_runtime_pm = true;
c474b386
HK
624 master->mode_bits = SPI_CPOL | SPI_CPHA;
625
626 /* Set to default valid value */
627 master->max_speed_hz = clk_get_rate(xspi->ref_clk) / 4;
628 xspi->speed_hz = master->max_speed_hz;
629
630 master->bits_per_word_mask = SPI_BPW_MASK(8);
631
632 ret = spi_register_master(master);
633 if (ret) {
634 dev_err(&pdev->dev, "spi_register_master failed\n");
635 goto clk_dis_all;
636 }
637
638 return ret;
639
640clk_dis_all:
d36ccd9f
SD
641 pm_runtime_set_suspended(&pdev->dev);
642 pm_runtime_disable(&pdev->dev);
c474b386
HK
643 clk_disable_unprepare(xspi->ref_clk);
644clk_dis_apb:
645 clk_disable_unprepare(xspi->pclk);
646remove_master:
647 spi_master_put(master);
648 return ret;
649}
650
651/**
652 * cdns_spi_remove - Remove method for the SPI driver
653 * @pdev: Pointer to the platform_device structure
654 *
655 * This function is called if a device is physically removed from the system or
656 * if the driver module is being unloaded. It frees all resources allocated to
657 * the device.
658 *
659 * Return: 0 on success and error value on error
660 */
661static int cdns_spi_remove(struct platform_device *pdev)
662{
663 struct spi_master *master = platform_get_drvdata(pdev);
664 struct cdns_spi *xspi = spi_master_get_devdata(master);
665
24746675 666 cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_DISABLE);
c474b386
HK
667
668 clk_disable_unprepare(xspi->ref_clk);
669 clk_disable_unprepare(xspi->pclk);
d36ccd9f
SD
670 pm_runtime_set_suspended(&pdev->dev);
671 pm_runtime_disable(&pdev->dev);
c474b386
HK
672
673 spi_unregister_master(master);
674
675 return 0;
676}
677
678/**
679 * cdns_spi_suspend - Suspend method for the SPI driver
680 * @dev: Address of the platform_device structure
681 *
682 * This function disables the SPI controller and
683 * changes the driver state to "suspend"
684 *
6fe9b67d 685 * Return: 0 on success and error value on error
c474b386
HK
686 */
687static int __maybe_unused cdns_spi_suspend(struct device *dev)
688{
9033a5f9 689 struct platform_device *pdev = to_platform_device(dev);
c474b386 690 struct spi_master *master = platform_get_drvdata(pdev);
c474b386 691
6fe9b67d 692 return spi_master_suspend(master);
c474b386
HK
693}
694
695/**
696 * cdns_spi_resume - Resume method for the SPI driver
697 * @dev: Address of the platform_device structure
698 *
699 * This function changes the driver state to "ready"
700 *
701 * Return: 0 on success and error value on error
702 */
703static int __maybe_unused cdns_spi_resume(struct device *dev)
704{
9033a5f9 705 struct platform_device *pdev = to_platform_device(dev);
c474b386 706 struct spi_master *master = platform_get_drvdata(pdev);
c474b386 707
6fe9b67d 708 return spi_master_resume(master);
c474b386
HK
709}
710
d36ccd9f
SD
711/**
712 * cdns_spi_runtime_resume - Runtime resume method for the SPI driver
713 * @dev: Address of the platform_device structure
714 *
715 * This function enables the clocks
716 *
717 * Return: 0 on success and error value on error
718 */
148b1eb9 719static int __maybe_unused cnds_runtime_resume(struct device *dev)
d36ccd9f
SD
720{
721 struct spi_master *master = dev_get_drvdata(dev);
722 struct cdns_spi *xspi = spi_master_get_devdata(master);
723 int ret;
724
725 ret = clk_prepare_enable(xspi->pclk);
726 if (ret) {
727 dev_err(dev, "Cannot enable APB clock.\n");
728 return ret;
729 }
730
731 ret = clk_prepare_enable(xspi->ref_clk);
732 if (ret) {
733 dev_err(dev, "Cannot enable device clock.\n");
734 clk_disable(xspi->pclk);
735 return ret;
736 }
737 return 0;
738}
739
740/**
741 * cdns_spi_runtime_suspend - Runtime suspend method for the SPI driver
742 * @dev: Address of the platform_device structure
743 *
744 * This function disables the clocks
745 *
746 * Return: Always 0
747 */
148b1eb9 748static int __maybe_unused cnds_runtime_suspend(struct device *dev)
d36ccd9f
SD
749{
750 struct spi_master *master = dev_get_drvdata(dev);
751 struct cdns_spi *xspi = spi_master_get_devdata(master);
752
753 clk_disable_unprepare(xspi->ref_clk);
754 clk_disable_unprepare(xspi->pclk);
755
756 return 0;
757}
758
759static const struct dev_pm_ops cdns_spi_dev_pm_ops = {
760 SET_RUNTIME_PM_OPS(cnds_runtime_suspend,
761 cnds_runtime_resume, NULL)
762 SET_SYSTEM_SLEEP_PM_OPS(cdns_spi_suspend, cdns_spi_resume)
763};
c474b386 764
f7f994a4 765static const struct of_device_id cdns_spi_of_match[] = {
c474b386
HK
766 { .compatible = "xlnx,zynq-spi-r1p6" },
767 { .compatible = "cdns,spi-r1p6" },
768 { /* end of table */ }
769};
770MODULE_DEVICE_TABLE(of, cdns_spi_of_match);
771
772/* cdns_spi_driver - This structure defines the SPI subsystem platform driver */
773static struct platform_driver cdns_spi_driver = {
774 .probe = cdns_spi_probe,
775 .remove = cdns_spi_remove,
776 .driver = {
777 .name = CDNS_SPI_NAME,
c474b386
HK
778 .of_match_table = cdns_spi_of_match,
779 .pm = &cdns_spi_dev_pm_ops,
780 },
781};
782
783module_platform_driver(cdns_spi_driver);
784
785MODULE_AUTHOR("Xilinx, Inc.");
786MODULE_DESCRIPTION("Cadence SPI driver");
787MODULE_LICENSE("GPL");