]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/spi/spi-cadence.c
spi: cadence: Remove the clock enable and disable from suspend and resume
[mirror_ubuntu-artful-kernel.git] / drivers / spi / spi-cadence.c
CommitLineData
c474b386
HK
1/*
2 * Cadence SPI controller driver (master mode only)
3 *
4 * Copyright (C) 2008 - 2014 Xilinx, Inc.
5 *
6 * based on Blackfin On-Chip SPI Driver (spi_bfin5xx.c)
7 *
8 * This program is free software; you can redistribute it and/or modify it under
9 * the terms of the GNU General Public License version 2 as published by the
10 * Free Software Foundation; either version 2 of the License, or (at your
11 * option) any later version.
12 */
13
14#include <linux/clk.h>
15#include <linux/delay.h>
16#include <linux/interrupt.h>
17#include <linux/io.h>
18#include <linux/module.h>
19#include <linux/of_irq.h>
20#include <linux/of_address.h>
21#include <linux/platform_device.h>
d36ccd9f 22#include <linux/pm_runtime.h>
c474b386
HK
23#include <linux/spi/spi.h>
24
25/* Name of this driver */
26#define CDNS_SPI_NAME "cdns-spi"
27
28/* Register offset definitions */
24746675
SD
29#define CDNS_SPI_CR 0x00 /* Configuration Register, RW */
30#define CDNS_SPI_ISR 0x04 /* Interrupt Status Register, RO */
31#define CDNS_SPI_IER 0x08 /* Interrupt Enable Register, WO */
32#define CDNS_SPI_IDR 0x0c /* Interrupt Disable Register, WO */
33#define CDNS_SPI_IMR 0x10 /* Interrupt Enabled Mask Register, RO */
34#define CDNS_SPI_ER 0x14 /* Enable/Disable Register, RW */
35#define CDNS_SPI_DR 0x18 /* Delay Register, RW */
36#define CDNS_SPI_TXD 0x1C /* Data Transmit Register, WO */
37#define CDNS_SPI_RXD 0x20 /* Data Receive Register, RO */
38#define CDNS_SPI_SICR 0x24 /* Slave Idle Count Register, RW */
39#define CDNS_SPI_THLD 0x28 /* Transmit FIFO Watermark Register,RW */
c474b386 40
d36ccd9f 41#define SPI_AUTOSUSPEND_TIMEOUT 3000
c474b386
HK
42/*
43 * SPI Configuration Register bit Masks
44 *
45 * This register contains various control bits that affect the operation
46 * of the SPI controller
47 */
24746675
SD
48#define CDNS_SPI_CR_MANSTRT 0x00010000 /* Manual TX Start */
49#define CDNS_SPI_CR_CPHA 0x00000004 /* Clock Phase Control */
50#define CDNS_SPI_CR_CPOL 0x00000002 /* Clock Polarity Control */
51#define CDNS_SPI_CR_SSCTRL 0x00003C00 /* Slave Select Mask */
52#define CDNS_SPI_CR_PERI_SEL 0x00000200 /* Peripheral Select Decode */
53#define CDNS_SPI_CR_BAUD_DIV 0x00000038 /* Baud Rate Divisor Mask */
54#define CDNS_SPI_CR_MSTREN 0x00000001 /* Master Enable Mask */
55#define CDNS_SPI_CR_MANSTRTEN 0x00008000 /* Manual TX Enable Mask */
56#define CDNS_SPI_CR_SSFORCE 0x00004000 /* Manual SS Enable Mask */
57#define CDNS_SPI_CR_BAUD_DIV_4 0x00000008 /* Default Baud Div Mask */
58#define CDNS_SPI_CR_DEFAULT (CDNS_SPI_CR_MSTREN | \
59 CDNS_SPI_CR_SSCTRL | \
60 CDNS_SPI_CR_SSFORCE | \
61 CDNS_SPI_CR_BAUD_DIV_4)
c474b386
HK
62
63/*
64 * SPI Configuration Register - Baud rate and slave select
65 *
66 * These are the values used in the calculation of baud rate divisor and
67 * setting the slave select.
68 */
69
70#define CDNS_SPI_BAUD_DIV_MAX 7 /* Baud rate divisor maximum */
71#define CDNS_SPI_BAUD_DIV_MIN 1 /* Baud rate divisor minimum */
72#define CDNS_SPI_BAUD_DIV_SHIFT 3 /* Baud rate divisor shift in CR */
73#define CDNS_SPI_SS_SHIFT 10 /* Slave Select field shift in CR */
74#define CDNS_SPI_SS0 0x1 /* Slave Select zero */
75
76/*
77 * SPI Interrupt Registers bit Masks
78 *
79 * All the four interrupt registers (Status/Mask/Enable/Disable) have the same
80 * bit definitions.
81 */
24746675
SD
82#define CDNS_SPI_IXR_TXOW 0x00000004 /* SPI TX FIFO Overwater */
83#define CDNS_SPI_IXR_MODF 0x00000002 /* SPI Mode Fault */
84#define CDNS_SPI_IXR_RXNEMTY 0x00000010 /* SPI RX FIFO Not Empty */
85#define CDNS_SPI_IXR_DEFAULT (CDNS_SPI_IXR_TXOW | \
86 CDNS_SPI_IXR_MODF)
87#define CDNS_SPI_IXR_TXFULL 0x00000008 /* SPI TX Full */
88#define CDNS_SPI_IXR_ALL 0x0000007F /* SPI all interrupts */
c474b386
HK
89
90/*
91 * SPI Enable Register bit Masks
92 *
93 * This register is used to enable or disable the SPI controller
94 */
24746675
SD
95#define CDNS_SPI_ER_ENABLE 0x00000001 /* SPI Enable Bit Mask */
96#define CDNS_SPI_ER_DISABLE 0x0 /* SPI Disable Bit Mask */
c474b386
HK
97
98/* SPI FIFO depth in bytes */
99#define CDNS_SPI_FIFO_DEPTH 128
100
101/* Default number of chip select lines */
102#define CDNS_SPI_DEFAULT_NUM_CS 4
103
104/**
105 * struct cdns_spi - This definition defines spi driver instance
106 * @regs: Virtual address of the SPI controller registers
107 * @ref_clk: Pointer to the peripheral clock
108 * @pclk: Pointer to the APB clock
109 * @speed_hz: Current SPI bus clock speed in Hz
110 * @txbuf: Pointer to the TX buffer
111 * @rxbuf: Pointer to the RX buffer
112 * @tx_bytes: Number of bytes left to transfer
113 * @rx_bytes: Number of bytes requested
114 * @dev_busy: Device busy flag
115 * @is_decoded_cs: Flag for decoder property set or not
116 */
117struct cdns_spi {
118 void __iomem *regs;
119 struct clk *ref_clk;
120 struct clk *pclk;
121 u32 speed_hz;
122 const u8 *txbuf;
123 u8 *rxbuf;
124 int tx_bytes;
125 int rx_bytes;
126 u8 dev_busy;
127 u32 is_decoded_cs;
128};
129
130/* Macros for the SPI controller read/write */
131static inline u32 cdns_spi_read(struct cdns_spi *xspi, u32 offset)
132{
133 return readl_relaxed(xspi->regs + offset);
134}
135
136static inline void cdns_spi_write(struct cdns_spi *xspi, u32 offset, u32 val)
137{
138 writel_relaxed(val, xspi->regs + offset);
139}
140
141/**
142 * cdns_spi_init_hw - Initialize the hardware and configure the SPI controller
143 * @xspi: Pointer to the cdns_spi structure
144 *
145 * On reset the SPI controller is configured to be in master mode, baud rate
146 * divisor is set to 4, threshold value for TX FIFO not full interrupt is set
147 * to 1 and size of the word to be transferred as 8 bit.
148 * This function initializes the SPI controller to disable and clear all the
149 * interrupts, enable manual slave select and manual start, deselect all the
150 * chip select lines, and enable the SPI controller.
151 */
152static void cdns_spi_init_hw(struct cdns_spi *xspi)
153{
24746675 154 u32 ctrl_reg = CDNS_SPI_CR_DEFAULT;
ee0ebe81
LPC
155
156 if (xspi->is_decoded_cs)
24746675 157 ctrl_reg |= CDNS_SPI_CR_PERI_SEL;
ee0ebe81 158
24746675
SD
159 cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_DISABLE);
160 cdns_spi_write(xspi, CDNS_SPI_IDR, CDNS_SPI_IXR_ALL);
c474b386
HK
161
162 /* Clear the RX FIFO */
24746675
SD
163 while (cdns_spi_read(xspi, CDNS_SPI_ISR) & CDNS_SPI_IXR_RXNEMTY)
164 cdns_spi_read(xspi, CDNS_SPI_RXD);
165
166 cdns_spi_write(xspi, CDNS_SPI_ISR, CDNS_SPI_IXR_ALL);
167 cdns_spi_write(xspi, CDNS_SPI_CR, ctrl_reg);
168 cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_ENABLE);
c474b386
HK
169}
170
171/**
172 * cdns_spi_chipselect - Select or deselect the chip select line
173 * @spi: Pointer to the spi_device structure
b4037360 174 * @is_high: Select(0) or deselect (1) the chip select line
c474b386
HK
175 */
176static void cdns_spi_chipselect(struct spi_device *spi, bool is_high)
177{
178 struct cdns_spi *xspi = spi_master_get_devdata(spi->master);
179 u32 ctrl_reg;
180
24746675 181 ctrl_reg = cdns_spi_read(xspi, CDNS_SPI_CR);
c474b386
HK
182
183 if (is_high) {
184 /* Deselect the slave */
24746675 185 ctrl_reg |= CDNS_SPI_CR_SSCTRL;
c474b386
HK
186 } else {
187 /* Select the slave */
24746675 188 ctrl_reg &= ~CDNS_SPI_CR_SSCTRL;
c474b386
HK
189 if (!(xspi->is_decoded_cs))
190 ctrl_reg |= ((~(CDNS_SPI_SS0 << spi->chip_select)) <<
191 CDNS_SPI_SS_SHIFT) &
24746675 192 CDNS_SPI_CR_SSCTRL;
c474b386
HK
193 else
194 ctrl_reg |= (spi->chip_select << CDNS_SPI_SS_SHIFT) &
24746675 195 CDNS_SPI_CR_SSCTRL;
c474b386
HK
196 }
197
24746675 198 cdns_spi_write(xspi, CDNS_SPI_CR, ctrl_reg);
c474b386
HK
199}
200
201/**
202 * cdns_spi_config_clock_mode - Sets clock polarity and phase
203 * @spi: Pointer to the spi_device structure
204 *
205 * Sets the requested clock polarity and phase.
206 */
207static void cdns_spi_config_clock_mode(struct spi_device *spi)
208{
209 struct cdns_spi *xspi = spi_master_get_devdata(spi->master);
a39e65e9 210 u32 ctrl_reg, new_ctrl_reg;
c474b386 211
24746675 212 new_ctrl_reg = ctrl_reg = cdns_spi_read(xspi, CDNS_SPI_CR);
c474b386
HK
213
214 /* Set the SPI clock phase and clock polarity */
24746675 215 new_ctrl_reg &= ~(CDNS_SPI_CR_CPHA | CDNS_SPI_CR_CPOL);
c474b386 216 if (spi->mode & SPI_CPHA)
24746675 217 new_ctrl_reg |= CDNS_SPI_CR_CPHA;
c474b386 218 if (spi->mode & SPI_CPOL)
24746675 219 new_ctrl_reg |= CDNS_SPI_CR_CPOL;
a39e65e9
LPC
220
221 if (new_ctrl_reg != ctrl_reg) {
222 /*
223 * Just writing the CR register does not seem to apply the clock
224 * setting changes. This is problematic when changing the clock
225 * polarity as it will cause the SPI slave to see spurious clock
226 * transitions. To workaround the issue toggle the ER register.
227 */
24746675
SD
228 cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_DISABLE);
229 cdns_spi_write(xspi, CDNS_SPI_CR, new_ctrl_reg);
230 cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_ENABLE);
a39e65e9 231 }
c474b386
HK
232}
233
234/**
235 * cdns_spi_config_clock_freq - Sets clock frequency
236 * @spi: Pointer to the spi_device structure
237 * @transfer: Pointer to the spi_transfer structure which provides
238 * information about next transfer setup parameters
239 *
240 * Sets the requested clock frequency.
241 * Note: If the requested frequency is not an exact match with what can be
242 * obtained using the prescalar value the driver sets the clock frequency which
243 * is lower than the requested frequency (maximum lower) for the transfer. If
244 * the requested frequency is higher or lower than that is supported by the SPI
245 * controller the driver will set the highest or lowest frequency supported by
246 * controller.
247 */
248static void cdns_spi_config_clock_freq(struct spi_device *spi,
249 struct spi_transfer *transfer)
250{
251 struct cdns_spi *xspi = spi_master_get_devdata(spi->master);
252 u32 ctrl_reg, baud_rate_val;
253 unsigned long frequency;
254
255 frequency = clk_get_rate(xspi->ref_clk);
256
24746675 257 ctrl_reg = cdns_spi_read(xspi, CDNS_SPI_CR);
c474b386
HK
258
259 /* Set the clock frequency */
260 if (xspi->speed_hz != transfer->speed_hz) {
261 /* first valid value is 1 */
262 baud_rate_val = CDNS_SPI_BAUD_DIV_MIN;
263 while ((baud_rate_val < CDNS_SPI_BAUD_DIV_MAX) &&
264 (frequency / (2 << baud_rate_val)) > transfer->speed_hz)
265 baud_rate_val++;
266
24746675 267 ctrl_reg &= ~CDNS_SPI_CR_BAUD_DIV;
c474b386
HK
268 ctrl_reg |= baud_rate_val << CDNS_SPI_BAUD_DIV_SHIFT;
269
270 xspi->speed_hz = frequency / (2 << baud_rate_val);
271 }
24746675 272 cdns_spi_write(xspi, CDNS_SPI_CR, ctrl_reg);
c474b386
HK
273}
274
275/**
276 * cdns_spi_setup_transfer - Configure SPI controller for specified transfer
277 * @spi: Pointer to the spi_device structure
278 * @transfer: Pointer to the spi_transfer structure which provides
279 * information about next transfer setup parameters
280 *
281 * Sets the operational mode of SPI controller for the next SPI transfer and
282 * sets the requested clock frequency.
283 *
284 * Return: Always 0
285 */
286static int cdns_spi_setup_transfer(struct spi_device *spi,
287 struct spi_transfer *transfer)
288{
289 struct cdns_spi *xspi = spi_master_get_devdata(spi->master);
290
291 cdns_spi_config_clock_freq(spi, transfer);
292
293 dev_dbg(&spi->dev, "%s, mode %d, %u bits/w, %u clock speed\n",
294 __func__, spi->mode, spi->bits_per_word,
295 xspi->speed_hz);
296
297 return 0;
298}
299
300/**
301 * cdns_spi_fill_tx_fifo - Fills the TX FIFO with as many bytes as possible
302 * @xspi: Pointer to the cdns_spi structure
303 */
304static void cdns_spi_fill_tx_fifo(struct cdns_spi *xspi)
305{
306 unsigned long trans_cnt = 0;
307
308 while ((trans_cnt < CDNS_SPI_FIFO_DEPTH) &&
309 (xspi->tx_bytes > 0)) {
310 if (xspi->txbuf)
24746675 311 cdns_spi_write(xspi, CDNS_SPI_TXD, *xspi->txbuf++);
c474b386 312 else
24746675 313 cdns_spi_write(xspi, CDNS_SPI_TXD, 0);
c474b386
HK
314
315 xspi->tx_bytes--;
316 trans_cnt++;
317 }
318}
319
320/**
321 * cdns_spi_irq - Interrupt service routine of the SPI controller
322 * @irq: IRQ number
323 * @dev_id: Pointer to the xspi structure
324 *
325 * This function handles TX empty and Mode Fault interrupts only.
326 * On TX empty interrupt this function reads the received data from RX FIFO and
327 * fills the TX FIFO if there is any data remaining to be transferred.
328 * On Mode Fault interrupt this function indicates that transfer is completed,
329 * the SPI subsystem will identify the error as the remaining bytes to be
330 * transferred is non-zero.
331 *
332 * Return: IRQ_HANDLED when handled; IRQ_NONE otherwise.
333 */
334static irqreturn_t cdns_spi_irq(int irq, void *dev_id)
335{
336 struct spi_master *master = dev_id;
337 struct cdns_spi *xspi = spi_master_get_devdata(master);
338 u32 intr_status, status;
339
340 status = IRQ_NONE;
24746675
SD
341 intr_status = cdns_spi_read(xspi, CDNS_SPI_ISR);
342 cdns_spi_write(xspi, CDNS_SPI_ISR, intr_status);
c474b386 343
24746675 344 if (intr_status & CDNS_SPI_IXR_MODF) {
c474b386
HK
345 /* Indicate that transfer is completed, the SPI subsystem will
346 * identify the error as the remaining bytes to be
347 * transferred is non-zero
348 */
24746675 349 cdns_spi_write(xspi, CDNS_SPI_IDR, CDNS_SPI_IXR_DEFAULT);
c474b386
HK
350 spi_finalize_current_transfer(master);
351 status = IRQ_HANDLED;
24746675 352 } else if (intr_status & CDNS_SPI_IXR_TXOW) {
c474b386
HK
353 unsigned long trans_cnt;
354
355 trans_cnt = xspi->rx_bytes - xspi->tx_bytes;
356
357 /* Read out the data from the RX FIFO */
358 while (trans_cnt) {
359 u8 data;
360
24746675 361 data = cdns_spi_read(xspi, CDNS_SPI_RXD);
c474b386
HK
362 if (xspi->rxbuf)
363 *xspi->rxbuf++ = data;
364
365 xspi->rx_bytes--;
366 trans_cnt--;
367 }
368
369 if (xspi->tx_bytes) {
370 /* There is more data to send */
371 cdns_spi_fill_tx_fifo(xspi);
372 } else {
373 /* Transfer is completed */
24746675
SD
374 cdns_spi_write(xspi, CDNS_SPI_IDR,
375 CDNS_SPI_IXR_DEFAULT);
c474b386
HK
376 spi_finalize_current_transfer(master);
377 }
378 status = IRQ_HANDLED;
379 }
380
381 return status;
382}
b48b9488
LPC
383static int cdns_prepare_message(struct spi_master *master,
384 struct spi_message *msg)
385{
386 cdns_spi_config_clock_mode(msg->spi);
387 return 0;
388}
c474b386
HK
389
390/**
391 * cdns_transfer_one - Initiates the SPI transfer
392 * @master: Pointer to spi_master structure
393 * @spi: Pointer to the spi_device structure
394 * @transfer: Pointer to the spi_transfer structure which provides
395 * information about next transfer parameters
396 *
397 * This function fills the TX FIFO, starts the SPI transfer and
398 * returns a positive transfer count so that core will wait for completion.
399 *
400 * Return: Number of bytes transferred in the last transfer
401 */
402static int cdns_transfer_one(struct spi_master *master,
403 struct spi_device *spi,
404 struct spi_transfer *transfer)
405{
406 struct cdns_spi *xspi = spi_master_get_devdata(master);
407
408 xspi->txbuf = transfer->tx_buf;
409 xspi->rxbuf = transfer->rx_buf;
410 xspi->tx_bytes = transfer->len;
411 xspi->rx_bytes = transfer->len;
412
413 cdns_spi_setup_transfer(spi, transfer);
414
415 cdns_spi_fill_tx_fifo(xspi);
416
24746675 417 cdns_spi_write(xspi, CDNS_SPI_IER, CDNS_SPI_IXR_DEFAULT);
c474b386
HK
418 return transfer->len;
419}
420
421/**
422 * cdns_prepare_transfer_hardware - Prepares hardware for transfer.
423 * @master: Pointer to the spi_master structure which provides
424 * information about the controller.
425 *
426 * This function enables SPI master controller.
427 *
428 * Return: 0 always
429 */
430static int cdns_prepare_transfer_hardware(struct spi_master *master)
431{
432 struct cdns_spi *xspi = spi_master_get_devdata(master);
433
24746675 434 cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_ENABLE);
c474b386
HK
435
436 return 0;
437}
438
439/**
440 * cdns_unprepare_transfer_hardware - Relaxes hardware after transfer
441 * @master: Pointer to the spi_master structure which provides
442 * information about the controller.
443 *
444 * This function disables the SPI master controller.
445 *
446 * Return: 0 always
447 */
448static int cdns_unprepare_transfer_hardware(struct spi_master *master)
449{
450 struct cdns_spi *xspi = spi_master_get_devdata(master);
451
24746675 452 cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_DISABLE);
c474b386
HK
453
454 return 0;
455}
456
457/**
458 * cdns_spi_probe - Probe method for the SPI driver
459 * @pdev: Pointer to the platform_device structure
460 *
461 * This function initializes the driver data structures and the hardware.
462 *
463 * Return: 0 on success and error value on error
464 */
465static int cdns_spi_probe(struct platform_device *pdev)
466{
467 int ret = 0, irq;
468 struct spi_master *master;
469 struct cdns_spi *xspi;
470 struct resource *res;
471 u32 num_cs;
472
473 master = spi_alloc_master(&pdev->dev, sizeof(*xspi));
15a1c503 474 if (!master)
c474b386
HK
475 return -ENOMEM;
476
477 xspi = spi_master_get_devdata(master);
478 master->dev.of_node = pdev->dev.of_node;
479 platform_set_drvdata(pdev, master);
480
481 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
482 xspi->regs = devm_ioremap_resource(&pdev->dev, res);
483 if (IS_ERR(xspi->regs)) {
484 ret = PTR_ERR(xspi->regs);
485 goto remove_master;
486 }
487
488 xspi->pclk = devm_clk_get(&pdev->dev, "pclk");
489 if (IS_ERR(xspi->pclk)) {
490 dev_err(&pdev->dev, "pclk clock not found.\n");
491 ret = PTR_ERR(xspi->pclk);
492 goto remove_master;
493 }
494
495 xspi->ref_clk = devm_clk_get(&pdev->dev, "ref_clk");
496 if (IS_ERR(xspi->ref_clk)) {
497 dev_err(&pdev->dev, "ref_clk clock not found.\n");
498 ret = PTR_ERR(xspi->ref_clk);
499 goto remove_master;
500 }
501
502 ret = clk_prepare_enable(xspi->pclk);
503 if (ret) {
504 dev_err(&pdev->dev, "Unable to enable APB clock.\n");
505 goto remove_master;
506 }
507
508 ret = clk_prepare_enable(xspi->ref_clk);
509 if (ret) {
510 dev_err(&pdev->dev, "Unable to enable device clock.\n");
511 goto clk_dis_apb;
512 }
513
d36ccd9f
SD
514 pm_runtime_enable(&pdev->dev);
515 pm_runtime_use_autosuspend(&pdev->dev);
516 pm_runtime_set_autosuspend_delay(&pdev->dev, SPI_AUTOSUSPEND_TIMEOUT);
517 pm_runtime_set_active(&pdev->dev);
518
3cc29106
PC
519 ret = of_property_read_u32(pdev->dev.of_node, "num-cs", &num_cs);
520 if (ret < 0)
521 master->num_chipselect = CDNS_SPI_DEFAULT_NUM_CS;
522 else
523 master->num_chipselect = num_cs;
524
525 ret = of_property_read_u32(pdev->dev.of_node, "is-decoded-cs",
526 &xspi->is_decoded_cs);
527 if (ret < 0)
528 xspi->is_decoded_cs = 0;
529
c474b386
HK
530 /* SPI controller initializations */
531 cdns_spi_init_hw(xspi);
532
d36ccd9f
SD
533 pm_runtime_mark_last_busy(&pdev->dev);
534 pm_runtime_put_autosuspend(&pdev->dev);
535
c474b386
HK
536 irq = platform_get_irq(pdev, 0);
537 if (irq <= 0) {
538 ret = -ENXIO;
539 dev_err(&pdev->dev, "irq number is invalid\n");
50ac697b 540 goto clk_dis_all;
c474b386
HK
541 }
542
543 ret = devm_request_irq(&pdev->dev, irq, cdns_spi_irq,
544 0, pdev->name, master);
545 if (ret != 0) {
546 ret = -ENXIO;
547 dev_err(&pdev->dev, "request_irq failed\n");
50ac697b 548 goto clk_dis_all;
c474b386
HK
549 }
550
c474b386 551 master->prepare_transfer_hardware = cdns_prepare_transfer_hardware;
b48b9488 552 master->prepare_message = cdns_prepare_message;
c474b386
HK
553 master->transfer_one = cdns_transfer_one;
554 master->unprepare_transfer_hardware = cdns_unprepare_transfer_hardware;
555 master->set_cs = cdns_spi_chipselect;
d36ccd9f 556 master->auto_runtime_pm = true;
c474b386
HK
557 master->mode_bits = SPI_CPOL | SPI_CPHA;
558
559 /* Set to default valid value */
560 master->max_speed_hz = clk_get_rate(xspi->ref_clk) / 4;
561 xspi->speed_hz = master->max_speed_hz;
562
563 master->bits_per_word_mask = SPI_BPW_MASK(8);
564
565 ret = spi_register_master(master);
566 if (ret) {
567 dev_err(&pdev->dev, "spi_register_master failed\n");
568 goto clk_dis_all;
569 }
570
571 return ret;
572
573clk_dis_all:
d36ccd9f
SD
574 pm_runtime_set_suspended(&pdev->dev);
575 pm_runtime_disable(&pdev->dev);
c474b386
HK
576 clk_disable_unprepare(xspi->ref_clk);
577clk_dis_apb:
578 clk_disable_unprepare(xspi->pclk);
579remove_master:
580 spi_master_put(master);
581 return ret;
582}
583
584/**
585 * cdns_spi_remove - Remove method for the SPI driver
586 * @pdev: Pointer to the platform_device structure
587 *
588 * This function is called if a device is physically removed from the system or
589 * if the driver module is being unloaded. It frees all resources allocated to
590 * the device.
591 *
592 * Return: 0 on success and error value on error
593 */
594static int cdns_spi_remove(struct platform_device *pdev)
595{
596 struct spi_master *master = platform_get_drvdata(pdev);
597 struct cdns_spi *xspi = spi_master_get_devdata(master);
598
24746675 599 cdns_spi_write(xspi, CDNS_SPI_ER, CDNS_SPI_ER_DISABLE);
c474b386
HK
600
601 clk_disable_unprepare(xspi->ref_clk);
602 clk_disable_unprepare(xspi->pclk);
d36ccd9f
SD
603 pm_runtime_set_suspended(&pdev->dev);
604 pm_runtime_disable(&pdev->dev);
c474b386
HK
605
606 spi_unregister_master(master);
607
608 return 0;
609}
610
611/**
612 * cdns_spi_suspend - Suspend method for the SPI driver
613 * @dev: Address of the platform_device structure
614 *
615 * This function disables the SPI controller and
616 * changes the driver state to "suspend"
617 *
618 * Return: Always 0
619 */
620static int __maybe_unused cdns_spi_suspend(struct device *dev)
621{
9033a5f9 622 struct platform_device *pdev = to_platform_device(dev);
c474b386 623 struct spi_master *master = platform_get_drvdata(pdev);
c474b386
HK
624
625 spi_master_suspend(master);
626
c474b386
HK
627 return 0;
628}
629
630/**
631 * cdns_spi_resume - Resume method for the SPI driver
632 * @dev: Address of the platform_device structure
633 *
634 * This function changes the driver state to "ready"
635 *
636 * Return: 0 on success and error value on error
637 */
638static int __maybe_unused cdns_spi_resume(struct device *dev)
639{
9033a5f9 640 struct platform_device *pdev = to_platform_device(dev);
c474b386 641 struct spi_master *master = platform_get_drvdata(pdev);
c474b386 642
c474b386
HK
643 spi_master_resume(master);
644
645 return 0;
646}
647
d36ccd9f
SD
648/**
649 * cdns_spi_runtime_resume - Runtime resume method for the SPI driver
650 * @dev: Address of the platform_device structure
651 *
652 * This function enables the clocks
653 *
654 * Return: 0 on success and error value on error
655 */
656static int cnds_runtime_resume(struct device *dev)
657{
658 struct spi_master *master = dev_get_drvdata(dev);
659 struct cdns_spi *xspi = spi_master_get_devdata(master);
660 int ret;
661
662 ret = clk_prepare_enable(xspi->pclk);
663 if (ret) {
664 dev_err(dev, "Cannot enable APB clock.\n");
665 return ret;
666 }
667
668 ret = clk_prepare_enable(xspi->ref_clk);
669 if (ret) {
670 dev_err(dev, "Cannot enable device clock.\n");
671 clk_disable(xspi->pclk);
672 return ret;
673 }
674 return 0;
675}
676
677/**
678 * cdns_spi_runtime_suspend - Runtime suspend method for the SPI driver
679 * @dev: Address of the platform_device structure
680 *
681 * This function disables the clocks
682 *
683 * Return: Always 0
684 */
685static int cnds_runtime_suspend(struct device *dev)
686{
687 struct spi_master *master = dev_get_drvdata(dev);
688 struct cdns_spi *xspi = spi_master_get_devdata(master);
689
690 clk_disable_unprepare(xspi->ref_clk);
691 clk_disable_unprepare(xspi->pclk);
692
693 return 0;
694}
695
696static const struct dev_pm_ops cdns_spi_dev_pm_ops = {
697 SET_RUNTIME_PM_OPS(cnds_runtime_suspend,
698 cnds_runtime_resume, NULL)
699 SET_SYSTEM_SLEEP_PM_OPS(cdns_spi_suspend, cdns_spi_resume)
700};
c474b386 701
f7f994a4 702static const struct of_device_id cdns_spi_of_match[] = {
c474b386
HK
703 { .compatible = "xlnx,zynq-spi-r1p6" },
704 { .compatible = "cdns,spi-r1p6" },
705 { /* end of table */ }
706};
707MODULE_DEVICE_TABLE(of, cdns_spi_of_match);
708
709/* cdns_spi_driver - This structure defines the SPI subsystem platform driver */
710static struct platform_driver cdns_spi_driver = {
711 .probe = cdns_spi_probe,
712 .remove = cdns_spi_remove,
713 .driver = {
714 .name = CDNS_SPI_NAME,
c474b386
HK
715 .of_match_table = cdns_spi_of_match,
716 .pm = &cdns_spi_dev_pm_ops,
717 },
718};
719
720module_platform_driver(cdns_spi_driver);
721
722MODULE_AUTHOR("Xilinx, Inc.");
723MODULE_DESCRIPTION("Cadence SPI driver");
724MODULE_LICENSE("GPL");