]>
Commit | Line | Data |
---|---|---|
358934a6 SP |
1 | /* |
2 | * Copyright (C) 2009 Texas Instruments. | |
43abb11b | 3 | * Copyright (C) 2010 EF Johnson Technologies |
358934a6 SP |
4 | * |
5 | * This program is free software; you can redistribute it and/or modify | |
6 | * it under the terms of the GNU General Public License as published by | |
7 | * the Free Software Foundation; either version 2 of the License, or | |
8 | * (at your option) any later version. | |
9 | * | |
10 | * This program is distributed in the hope that it will be useful, | |
11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
13 | * GNU General Public License for more details. | |
358934a6 SP |
14 | */ |
15 | ||
16 | #include <linux/interrupt.h> | |
17 | #include <linux/io.h> | |
18 | #include <linux/gpio.h> | |
19 | #include <linux/module.h> | |
20 | #include <linux/delay.h> | |
21 | #include <linux/platform_device.h> | |
22 | #include <linux/err.h> | |
23 | #include <linux/clk.h> | |
048177ce | 24 | #include <linux/dmaengine.h> |
358934a6 | 25 | #include <linux/dma-mapping.h> |
aae7147d MK |
26 | #include <linux/of.h> |
27 | #include <linux/of_device.h> | |
a88e34ea | 28 | #include <linux/of_gpio.h> |
358934a6 SP |
29 | #include <linux/spi/spi.h> |
30 | #include <linux/spi/spi_bitbang.h> | |
5a0e3ad6 | 31 | #include <linux/slab.h> |
358934a6 | 32 | |
ec2a0833 | 33 | #include <linux/platform_data/spi-davinci.h> |
358934a6 | 34 | |
358934a6 SP |
35 | #define CS_DEFAULT 0xFF |
36 | ||
358934a6 SP |
37 | #define SPIFMT_PHASE_MASK BIT(16) |
38 | #define SPIFMT_POLARITY_MASK BIT(17) | |
39 | #define SPIFMT_DISTIMER_MASK BIT(18) | |
40 | #define SPIFMT_SHIFTDIR_MASK BIT(20) | |
41 | #define SPIFMT_WAITENA_MASK BIT(21) | |
42 | #define SPIFMT_PARITYENA_MASK BIT(22) | |
43 | #define SPIFMT_ODD_PARITY_MASK BIT(23) | |
44 | #define SPIFMT_WDELAY_MASK 0x3f000000u | |
45 | #define SPIFMT_WDELAY_SHIFT 24 | |
7fe0092b | 46 | #define SPIFMT_PRESCALE_SHIFT 8 |
358934a6 | 47 | |
358934a6 SP |
48 | /* SPIPC0 */ |
49 | #define SPIPC0_DIFUN_MASK BIT(11) /* MISO */ | |
50 | #define SPIPC0_DOFUN_MASK BIT(10) /* MOSI */ | |
51 | #define SPIPC0_CLKFUN_MASK BIT(9) /* CLK */ | |
52 | #define SPIPC0_SPIENA_MASK BIT(8) /* nREADY */ | |
358934a6 SP |
53 | |
54 | #define SPIINT_MASKALL 0x0101035F | |
e0d205e9 BN |
55 | #define SPIINT_MASKINT 0x0000015F |
56 | #define SPI_INTLVL_1 0x000001FF | |
57 | #define SPI_INTLVL_0 0x00000000 | |
358934a6 | 58 | |
cfbc5d1d BN |
59 | /* SPIDAT1 (upper 16 bit defines) */ |
60 | #define SPIDAT1_CSHOLD_MASK BIT(12) | |
365a7bb3 | 61 | #define SPIDAT1_WDEL BIT(10) |
cfbc5d1d BN |
62 | |
63 | /* SPIGCR1 */ | |
358934a6 SP |
64 | #define SPIGCR1_CLKMOD_MASK BIT(1) |
65 | #define SPIGCR1_MASTER_MASK BIT(0) | |
3f27b57c | 66 | #define SPIGCR1_POWERDOWN_MASK BIT(8) |
358934a6 | 67 | #define SPIGCR1_LOOPBACK_MASK BIT(16) |
8e206f1c | 68 | #define SPIGCR1_SPIENA_MASK BIT(24) |
358934a6 SP |
69 | |
70 | /* SPIBUF */ | |
71 | #define SPIBUF_TXFULL_MASK BIT(29) | |
72 | #define SPIBUF_RXEMPTY_MASK BIT(31) | |
73 | ||
7abbf23c BN |
74 | /* SPIDELAY */ |
75 | #define SPIDELAY_C2TDELAY_SHIFT 24 | |
76 | #define SPIDELAY_C2TDELAY_MASK (0xFF << SPIDELAY_C2TDELAY_SHIFT) | |
77 | #define SPIDELAY_T2CDELAY_SHIFT 16 | |
78 | #define SPIDELAY_T2CDELAY_MASK (0xFF << SPIDELAY_T2CDELAY_SHIFT) | |
79 | #define SPIDELAY_T2EDELAY_SHIFT 8 | |
80 | #define SPIDELAY_T2EDELAY_MASK (0xFF << SPIDELAY_T2EDELAY_SHIFT) | |
81 | #define SPIDELAY_C2EDELAY_SHIFT 0 | |
82 | #define SPIDELAY_C2EDELAY_MASK 0xFF | |
83 | ||
358934a6 SP |
84 | /* Error Masks */ |
85 | #define SPIFLG_DLEN_ERR_MASK BIT(0) | |
86 | #define SPIFLG_TIMEOUT_MASK BIT(1) | |
87 | #define SPIFLG_PARERR_MASK BIT(2) | |
88 | #define SPIFLG_DESYNC_MASK BIT(3) | |
89 | #define SPIFLG_BITERR_MASK BIT(4) | |
90 | #define SPIFLG_OVRRUN_MASK BIT(6) | |
358934a6 | 91 | #define SPIFLG_BUF_INIT_ACTIVE_MASK BIT(24) |
839c996c BN |
92 | #define SPIFLG_ERROR_MASK (SPIFLG_DLEN_ERR_MASK \ |
93 | | SPIFLG_TIMEOUT_MASK | SPIFLG_PARERR_MASK \ | |
94 | | SPIFLG_DESYNC_MASK | SPIFLG_BITERR_MASK \ | |
95 | | SPIFLG_OVRRUN_MASK) | |
8e206f1c | 96 | |
358934a6 | 97 | #define SPIINT_DMA_REQ_EN BIT(16) |
358934a6 | 98 | |
358934a6 SP |
99 | /* SPI Controller registers */ |
100 | #define SPIGCR0 0x00 | |
101 | #define SPIGCR1 0x04 | |
102 | #define SPIINT 0x08 | |
103 | #define SPILVL 0x0c | |
104 | #define SPIFLG 0x10 | |
105 | #define SPIPC0 0x14 | |
358934a6 SP |
106 | #define SPIDAT1 0x3c |
107 | #define SPIBUF 0x40 | |
358934a6 SP |
108 | #define SPIDELAY 0x48 |
109 | #define SPIDEF 0x4c | |
110 | #define SPIFMT0 0x50 | |
358934a6 | 111 | |
0718b764 FI |
112 | #define DMA_MIN_BYTES 16 |
113 | ||
358934a6 SP |
114 | /* SPI Controller driver's private data. */ |
115 | struct davinci_spi { | |
116 | struct spi_bitbang bitbang; | |
117 | struct clk *clk; | |
118 | ||
119 | u8 version; | |
120 | resource_size_t pbase; | |
121 | void __iomem *base; | |
e0d205e9 BN |
122 | u32 irq; |
123 | struct completion done; | |
358934a6 SP |
124 | |
125 | const void *tx; | |
126 | void *rx; | |
e0d205e9 BN |
127 | int rcount; |
128 | int wcount; | |
048177ce MP |
129 | |
130 | struct dma_chan *dma_rx; | |
131 | struct dma_chan *dma_tx; | |
048177ce | 132 | |
aae7147d | 133 | struct davinci_spi_platform_data pdata; |
358934a6 SP |
134 | |
135 | void (*get_rx)(u32 rx_data, struct davinci_spi *); | |
136 | u32 (*get_tx)(struct davinci_spi *); | |
137 | ||
7480e755 | 138 | u8 *bytes_per_word; |
fa466c91 FCJ |
139 | |
140 | u8 prescaler_limit; | |
358934a6 SP |
141 | }; |
142 | ||
53a31b07 BN |
143 | static struct davinci_spi_config davinci_spi_default_cfg; |
144 | ||
212d4b69 | 145 | static void davinci_spi_rx_buf_u8(u32 data, struct davinci_spi *dspi) |
358934a6 | 146 | { |
212d4b69 SN |
147 | if (dspi->rx) { |
148 | u8 *rx = dspi->rx; | |
53d454a1 | 149 | *rx++ = (u8)data; |
212d4b69 | 150 | dspi->rx = rx; |
53d454a1 | 151 | } |
358934a6 SP |
152 | } |
153 | ||
212d4b69 | 154 | static void davinci_spi_rx_buf_u16(u32 data, struct davinci_spi *dspi) |
358934a6 | 155 | { |
212d4b69 SN |
156 | if (dspi->rx) { |
157 | u16 *rx = dspi->rx; | |
53d454a1 | 158 | *rx++ = (u16)data; |
212d4b69 | 159 | dspi->rx = rx; |
53d454a1 | 160 | } |
358934a6 SP |
161 | } |
162 | ||
212d4b69 | 163 | static u32 davinci_spi_tx_buf_u8(struct davinci_spi *dspi) |
358934a6 | 164 | { |
53d454a1 | 165 | u32 data = 0; |
859c3377 | 166 | |
212d4b69 SN |
167 | if (dspi->tx) { |
168 | const u8 *tx = dspi->tx; | |
859c3377 | 169 | |
53d454a1 | 170 | data = *tx++; |
212d4b69 | 171 | dspi->tx = tx; |
53d454a1 | 172 | } |
358934a6 SP |
173 | return data; |
174 | } | |
175 | ||
212d4b69 | 176 | static u32 davinci_spi_tx_buf_u16(struct davinci_spi *dspi) |
358934a6 | 177 | { |
53d454a1 | 178 | u32 data = 0; |
859c3377 | 179 | |
212d4b69 SN |
180 | if (dspi->tx) { |
181 | const u16 *tx = dspi->tx; | |
859c3377 | 182 | |
53d454a1 | 183 | data = *tx++; |
212d4b69 | 184 | dspi->tx = tx; |
53d454a1 | 185 | } |
358934a6 SP |
186 | return data; |
187 | } | |
188 | ||
189 | static inline void set_io_bits(void __iomem *addr, u32 bits) | |
190 | { | |
191 | u32 v = ioread32(addr); | |
192 | ||
193 | v |= bits; | |
194 | iowrite32(v, addr); | |
195 | } | |
196 | ||
197 | static inline void clear_io_bits(void __iomem *addr, u32 bits) | |
198 | { | |
199 | u32 v = ioread32(addr); | |
200 | ||
201 | v &= ~bits; | |
202 | iowrite32(v, addr); | |
203 | } | |
204 | ||
358934a6 SP |
205 | /* |
206 | * Interface to control the chip select signal | |
207 | */ | |
208 | static void davinci_spi_chipselect(struct spi_device *spi, int value) | |
209 | { | |
212d4b69 | 210 | struct davinci_spi *dspi; |
358934a6 | 211 | struct davinci_spi_platform_data *pdata; |
365a7bb3 | 212 | struct davinci_spi_config *spicfg = spi->controller_data; |
7978b8c3 | 213 | u8 chip_sel = spi->chip_select; |
212d4b69 | 214 | u16 spidat1 = CS_DEFAULT; |
358934a6 | 215 | |
212d4b69 | 216 | dspi = spi_master_get_devdata(spi->master); |
aae7147d | 217 | pdata = &dspi->pdata; |
358934a6 | 218 | |
365a7bb3 MK |
219 | /* program delay transfers if tx_delay is non zero */ |
220 | if (spicfg->wdelay) | |
221 | spidat1 |= SPIDAT1_WDEL; | |
222 | ||
358934a6 SP |
223 | /* |
224 | * Board specific chip select logic decides the polarity and cs | |
225 | * line for the controller | |
226 | */ | |
8cae0424 | 227 | if (spi->cs_gpio >= 0) { |
23853973 | 228 | if (value == BITBANG_CS_ACTIVE) |
8cae0424 | 229 | gpio_set_value(spi->cs_gpio, spi->mode & SPI_CS_HIGH); |
23853973 | 230 | else |
8cae0424 LB |
231 | gpio_set_value(spi->cs_gpio, |
232 | !(spi->mode & SPI_CS_HIGH)); | |
23853973 BN |
233 | } else { |
234 | if (value == BITBANG_CS_ACTIVE) { | |
212d4b69 SN |
235 | spidat1 |= SPIDAT1_CSHOLD_MASK; |
236 | spidat1 &= ~(0x1 << chip_sel); | |
23853973 | 237 | } |
23853973 | 238 | } |
365a7bb3 MK |
239 | |
240 | iowrite16(spidat1, dspi->base + SPIDAT1 + 2); | |
358934a6 SP |
241 | } |
242 | ||
7fe0092b BN |
243 | /** |
244 | * davinci_spi_get_prescale - Calculates the correct prescale value | |
245 | * @maxspeed_hz: the maximum rate the SPI clock can run at | |
246 | * | |
247 | * This function calculates the prescale value that generates a clock rate | |
248 | * less than or equal to the specified maximum. | |
249 | * | |
bba732d8 | 250 | * Returns: calculated prescale value for easy programming into SPI registers |
7fe0092b BN |
251 | * or negative error number if valid prescalar cannot be updated. |
252 | */ | |
212d4b69 | 253 | static inline int davinci_spi_get_prescale(struct davinci_spi *dspi, |
7fe0092b BN |
254 | u32 max_speed_hz) |
255 | { | |
256 | int ret; | |
257 | ||
bba732d8 FCJ |
258 | /* Subtract 1 to match what will be programmed into SPI register. */ |
259 | ret = DIV_ROUND_UP(clk_get_rate(dspi->clk), max_speed_hz) - 1; | |
7fe0092b | 260 | |
fa466c91 | 261 | if (ret < dspi->prescaler_limit || ret > 255) |
7fe0092b BN |
262 | return -EINVAL; |
263 | ||
bba732d8 | 264 | return ret; |
7fe0092b BN |
265 | } |
266 | ||
358934a6 SP |
267 | /** |
268 | * davinci_spi_setup_transfer - This functions will determine transfer method | |
269 | * @spi: spi device on which data transfer to be done | |
270 | * @t: spi transfer in which transfer info is filled | |
271 | * | |
272 | * This function determines data transfer method (8/16/32 bit transfer). | |
273 | * It will also set the SPI Clock Control register according to | |
274 | * SPI slave device freq. | |
275 | */ | |
276 | static int davinci_spi_setup_transfer(struct spi_device *spi, | |
277 | struct spi_transfer *t) | |
278 | { | |
279 | ||
212d4b69 | 280 | struct davinci_spi *dspi; |
25f33512 | 281 | struct davinci_spi_config *spicfg; |
358934a6 | 282 | u8 bits_per_word = 0; |
32ea3944 SK |
283 | u32 hz = 0, spifmt = 0; |
284 | int prescale; | |
358934a6 | 285 | |
212d4b69 | 286 | dspi = spi_master_get_devdata(spi->master); |
365a7bb3 | 287 | spicfg = spi->controller_data; |
25f33512 BN |
288 | if (!spicfg) |
289 | spicfg = &davinci_spi_default_cfg; | |
358934a6 SP |
290 | |
291 | if (t) { | |
292 | bits_per_word = t->bits_per_word; | |
293 | hz = t->speed_hz; | |
294 | } | |
295 | ||
296 | /* if bits_per_word is not set then set it default */ | |
297 | if (!bits_per_word) | |
298 | bits_per_word = spi->bits_per_word; | |
299 | ||
300 | /* | |
301 | * Assign function pointer to appropriate transfer method | |
302 | * 8bit, 16bit or 32bit transfer | |
303 | */ | |
24778be2 | 304 | if (bits_per_word <= 8) { |
212d4b69 SN |
305 | dspi->get_rx = davinci_spi_rx_buf_u8; |
306 | dspi->get_tx = davinci_spi_tx_buf_u8; | |
307 | dspi->bytes_per_word[spi->chip_select] = 1; | |
24778be2 | 308 | } else { |
212d4b69 SN |
309 | dspi->get_rx = davinci_spi_rx_buf_u16; |
310 | dspi->get_tx = davinci_spi_tx_buf_u16; | |
311 | dspi->bytes_per_word[spi->chip_select] = 2; | |
24778be2 | 312 | } |
358934a6 SP |
313 | |
314 | if (!hz) | |
315 | hz = spi->max_speed_hz; | |
316 | ||
25f33512 BN |
317 | /* Set up SPIFMTn register, unique to this chipselect. */ |
318 | ||
212d4b69 | 319 | prescale = davinci_spi_get_prescale(dspi, hz); |
7fe0092b BN |
320 | if (prescale < 0) |
321 | return prescale; | |
322 | ||
25f33512 BN |
323 | spifmt = (prescale << SPIFMT_PRESCALE_SHIFT) | (bits_per_word & 0x1f); |
324 | ||
325 | if (spi->mode & SPI_LSB_FIRST) | |
326 | spifmt |= SPIFMT_SHIFTDIR_MASK; | |
327 | ||
328 | if (spi->mode & SPI_CPOL) | |
329 | spifmt |= SPIFMT_POLARITY_MASK; | |
330 | ||
331 | if (!(spi->mode & SPI_CPHA)) | |
332 | spifmt |= SPIFMT_PHASE_MASK; | |
333 | ||
365a7bb3 MK |
334 | /* |
335 | * Assume wdelay is used only on SPI peripherals that has this field | |
336 | * in SPIFMTn register and when it's configured from board file or DT. | |
337 | */ | |
338 | if (spicfg->wdelay) | |
339 | spifmt |= ((spicfg->wdelay << SPIFMT_WDELAY_SHIFT) | |
340 | & SPIFMT_WDELAY_MASK); | |
341 | ||
25f33512 BN |
342 | /* |
343 | * Version 1 hardware supports two basic SPI modes: | |
344 | * - Standard SPI mode uses 4 pins, with chipselect | |
345 | * - 3 pin SPI is a 4 pin variant without CS (SPI_NO_CS) | |
346 | * (distinct from SPI_3WIRE, with just one data wire; | |
347 | * or similar variants without MOSI or without MISO) | |
348 | * | |
349 | * Version 2 hardware supports an optional handshaking signal, | |
350 | * so it can support two more modes: | |
351 | * - 5 pin SPI variant is standard SPI plus SPI_READY | |
352 | * - 4 pin with enable is (SPI_READY | SPI_NO_CS) | |
353 | */ | |
354 | ||
212d4b69 | 355 | if (dspi->version == SPI_VERSION_2) { |
25f33512 | 356 | |
7abbf23c BN |
357 | u32 delay = 0; |
358 | ||
25f33512 BN |
359 | if (spicfg->odd_parity) |
360 | spifmt |= SPIFMT_ODD_PARITY_MASK; | |
361 | ||
362 | if (spicfg->parity_enable) | |
363 | spifmt |= SPIFMT_PARITYENA_MASK; | |
364 | ||
7abbf23c | 365 | if (spicfg->timer_disable) { |
25f33512 | 366 | spifmt |= SPIFMT_DISTIMER_MASK; |
7abbf23c BN |
367 | } else { |
368 | delay |= (spicfg->c2tdelay << SPIDELAY_C2TDELAY_SHIFT) | |
369 | & SPIDELAY_C2TDELAY_MASK; | |
370 | delay |= (spicfg->t2cdelay << SPIDELAY_T2CDELAY_SHIFT) | |
371 | & SPIDELAY_T2CDELAY_MASK; | |
372 | } | |
25f33512 | 373 | |
7abbf23c | 374 | if (spi->mode & SPI_READY) { |
25f33512 | 375 | spifmt |= SPIFMT_WAITENA_MASK; |
7abbf23c BN |
376 | delay |= (spicfg->t2edelay << SPIDELAY_T2EDELAY_SHIFT) |
377 | & SPIDELAY_T2EDELAY_MASK; | |
378 | delay |= (spicfg->c2edelay << SPIDELAY_C2EDELAY_SHIFT) | |
379 | & SPIDELAY_C2EDELAY_MASK; | |
380 | } | |
381 | ||
212d4b69 | 382 | iowrite32(delay, dspi->base + SPIDELAY); |
25f33512 BN |
383 | } |
384 | ||
212d4b69 | 385 | iowrite32(spifmt, dspi->base + SPIFMT0); |
358934a6 SP |
386 | |
387 | return 0; | |
388 | } | |
389 | ||
365a7bb3 MK |
390 | static int davinci_spi_of_setup(struct spi_device *spi) |
391 | { | |
392 | struct davinci_spi_config *spicfg = spi->controller_data; | |
393 | struct device_node *np = spi->dev.of_node; | |
3e2e1258 | 394 | struct davinci_spi *dspi = spi_master_get_devdata(spi->master); |
365a7bb3 MK |
395 | u32 prop; |
396 | ||
397 | if (spicfg == NULL && np) { | |
398 | spicfg = kzalloc(sizeof(*spicfg), GFP_KERNEL); | |
399 | if (!spicfg) | |
400 | return -ENOMEM; | |
401 | *spicfg = davinci_spi_default_cfg; | |
402 | /* override with dt configured values */ | |
403 | if (!of_property_read_u32(np, "ti,spi-wdelay", &prop)) | |
404 | spicfg->wdelay = (u8)prop; | |
405 | spi->controller_data = spicfg; | |
3e2e1258 FP |
406 | |
407 | if (dspi->dma_rx && dspi->dma_tx) | |
408 | spicfg->io_type = SPI_IO_TYPE_DMA; | |
365a7bb3 MK |
409 | } |
410 | ||
411 | return 0; | |
412 | } | |
413 | ||
358934a6 SP |
414 | /** |
415 | * davinci_spi_setup - This functions will set default transfer method | |
416 | * @spi: spi device on which data transfer to be done | |
417 | * | |
418 | * This functions sets the default transfer method. | |
419 | */ | |
358934a6 SP |
420 | static int davinci_spi_setup(struct spi_device *spi) |
421 | { | |
b23a5d46 | 422 | int retval = 0; |
212d4b69 | 423 | struct davinci_spi *dspi; |
be88471b | 424 | struct davinci_spi_platform_data *pdata; |
a88e34ea MK |
425 | struct spi_master *master = spi->master; |
426 | struct device_node *np = spi->dev.of_node; | |
427 | bool internal_cs = true; | |
358934a6 | 428 | |
212d4b69 | 429 | dspi = spi_master_get_devdata(spi->master); |
aae7147d | 430 | pdata = &dspi->pdata; |
358934a6 | 431 | |
be88471b | 432 | if (!(spi->mode & SPI_NO_CS)) { |
a88e34ea | 433 | if (np && (master->cs_gpios != NULL) && (spi->cs_gpio >= 0)) { |
8936decd GS |
434 | retval = gpio_direction_output( |
435 | spi->cs_gpio, !(spi->mode & SPI_CS_HIGH)); | |
a88e34ea MK |
436 | internal_cs = false; |
437 | } else if (pdata->chip_sel && | |
438 | spi->chip_select < pdata->num_chipselect && | |
439 | pdata->chip_sel[spi->chip_select] != SPI_INTERN_CS) { | |
c0600140 | 440 | spi->cs_gpio = pdata->chip_sel[spi->chip_select]; |
8936decd GS |
441 | retval = gpio_direction_output( |
442 | spi->cs_gpio, !(spi->mode & SPI_CS_HIGH)); | |
a88e34ea MK |
443 | internal_cs = false; |
444 | } | |
be88471b | 445 | |
3f2dad99 GS |
446 | if (retval) { |
447 | dev_err(&spi->dev, "GPIO %d setup failed (%d)\n", | |
448 | spi->cs_gpio, retval); | |
449 | return retval; | |
450 | } | |
c0600140 | 451 | |
3f2dad99 GS |
452 | if (internal_cs) |
453 | set_io_bits(dspi->base + SPIPC0, 1 << spi->chip_select); | |
454 | } | |
a88e34ea | 455 | |
be88471b | 456 | if (spi->mode & SPI_READY) |
212d4b69 | 457 | set_io_bits(dspi->base + SPIPC0, SPIPC0_SPIENA_MASK); |
be88471b BN |
458 | |
459 | if (spi->mode & SPI_LOOP) | |
212d4b69 | 460 | set_io_bits(dspi->base + SPIGCR1, SPIGCR1_LOOPBACK_MASK); |
be88471b | 461 | else |
212d4b69 | 462 | clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_LOOPBACK_MASK); |
be88471b | 463 | |
365a7bb3 MK |
464 | return davinci_spi_of_setup(spi); |
465 | } | |
466 | ||
467 | static void davinci_spi_cleanup(struct spi_device *spi) | |
468 | { | |
469 | struct davinci_spi_config *spicfg = spi->controller_data; | |
470 | ||
471 | spi->controller_data = NULL; | |
472 | if (spi->dev.of_node) | |
473 | kfree(spicfg); | |
358934a6 SP |
474 | } |
475 | ||
8aedbf58 FP |
476 | static bool davinci_spi_can_dma(struct spi_master *master, |
477 | struct spi_device *spi, | |
478 | struct spi_transfer *xfer) | |
479 | { | |
480 | struct davinci_spi_config *spicfg = spi->controller_data; | |
481 | bool can_dma = false; | |
482 | ||
483 | if (spicfg) | |
0718b764 | 484 | can_dma = (spicfg->io_type == SPI_IO_TYPE_DMA) && |
4dd9becb FI |
485 | (xfer->len >= DMA_MIN_BYTES) && |
486 | !is_vmalloc_addr(xfer->rx_buf) && | |
487 | !is_vmalloc_addr(xfer->tx_buf); | |
8aedbf58 FP |
488 | |
489 | return can_dma; | |
490 | } | |
491 | ||
212d4b69 | 492 | static int davinci_spi_check_error(struct davinci_spi *dspi, int int_status) |
358934a6 | 493 | { |
212d4b69 | 494 | struct device *sdev = dspi->bitbang.master->dev.parent; |
358934a6 SP |
495 | |
496 | if (int_status & SPIFLG_TIMEOUT_MASK) { | |
21c015b7 | 497 | dev_err(sdev, "SPI Time-out Error\n"); |
358934a6 SP |
498 | return -ETIMEDOUT; |
499 | } | |
500 | if (int_status & SPIFLG_DESYNC_MASK) { | |
21c015b7 | 501 | dev_err(sdev, "SPI Desynchronization Error\n"); |
358934a6 SP |
502 | return -EIO; |
503 | } | |
504 | if (int_status & SPIFLG_BITERR_MASK) { | |
21c015b7 | 505 | dev_err(sdev, "SPI Bit error\n"); |
358934a6 SP |
506 | return -EIO; |
507 | } | |
508 | ||
212d4b69 | 509 | if (dspi->version == SPI_VERSION_2) { |
358934a6 | 510 | if (int_status & SPIFLG_DLEN_ERR_MASK) { |
21c015b7 | 511 | dev_err(sdev, "SPI Data Length Error\n"); |
358934a6 SP |
512 | return -EIO; |
513 | } | |
514 | if (int_status & SPIFLG_PARERR_MASK) { | |
21c015b7 | 515 | dev_err(sdev, "SPI Parity Error\n"); |
358934a6 SP |
516 | return -EIO; |
517 | } | |
518 | if (int_status & SPIFLG_OVRRUN_MASK) { | |
21c015b7 | 519 | dev_err(sdev, "SPI Data Overrun error\n"); |
358934a6 SP |
520 | return -EIO; |
521 | } | |
358934a6 | 522 | if (int_status & SPIFLG_BUF_INIT_ACTIVE_MASK) { |
21c015b7 | 523 | dev_err(sdev, "SPI Buffer Init Active\n"); |
358934a6 SP |
524 | return -EBUSY; |
525 | } | |
526 | } | |
527 | ||
528 | return 0; | |
529 | } | |
530 | ||
e0d205e9 BN |
531 | /** |
532 | * davinci_spi_process_events - check for and handle any SPI controller events | |
212d4b69 | 533 | * @dspi: the controller data |
e0d205e9 BN |
534 | * |
535 | * This function will check the SPIFLG register and handle any events that are | |
536 | * detected there | |
537 | */ | |
212d4b69 | 538 | static int davinci_spi_process_events(struct davinci_spi *dspi) |
e0d205e9 | 539 | { |
212d4b69 | 540 | u32 buf, status, errors = 0, spidat1; |
e0d205e9 | 541 | |
212d4b69 | 542 | buf = ioread32(dspi->base + SPIBUF); |
e0d205e9 | 543 | |
212d4b69 SN |
544 | if (dspi->rcount > 0 && !(buf & SPIBUF_RXEMPTY_MASK)) { |
545 | dspi->get_rx(buf & 0xFFFF, dspi); | |
546 | dspi->rcount--; | |
e0d205e9 BN |
547 | } |
548 | ||
212d4b69 | 549 | status = ioread32(dspi->base + SPIFLG); |
e0d205e9 BN |
550 | |
551 | if (unlikely(status & SPIFLG_ERROR_MASK)) { | |
552 | errors = status & SPIFLG_ERROR_MASK; | |
553 | goto out; | |
554 | } | |
555 | ||
212d4b69 SN |
556 | if (dspi->wcount > 0 && !(buf & SPIBUF_TXFULL_MASK)) { |
557 | spidat1 = ioread32(dspi->base + SPIDAT1); | |
558 | dspi->wcount--; | |
559 | spidat1 &= ~0xFFFF; | |
560 | spidat1 |= 0xFFFF & dspi->get_tx(dspi); | |
561 | iowrite32(spidat1, dspi->base + SPIDAT1); | |
e0d205e9 BN |
562 | } |
563 | ||
564 | out: | |
565 | return errors; | |
566 | } | |
567 | ||
048177ce | 568 | static void davinci_spi_dma_rx_callback(void *data) |
87467bd9 | 569 | { |
048177ce | 570 | struct davinci_spi *dspi = (struct davinci_spi *)data; |
87467bd9 | 571 | |
048177ce | 572 | dspi->rcount = 0; |
87467bd9 | 573 | |
048177ce MP |
574 | if (!dspi->wcount && !dspi->rcount) |
575 | complete(&dspi->done); | |
576 | } | |
87467bd9 | 577 | |
048177ce MP |
578 | static void davinci_spi_dma_tx_callback(void *data) |
579 | { | |
580 | struct davinci_spi *dspi = (struct davinci_spi *)data; | |
581 | ||
582 | dspi->wcount = 0; | |
583 | ||
584 | if (!dspi->wcount && !dspi->rcount) | |
212d4b69 | 585 | complete(&dspi->done); |
87467bd9 BN |
586 | } |
587 | ||
358934a6 SP |
588 | /** |
589 | * davinci_spi_bufs - functions which will handle transfer data | |
590 | * @spi: spi device on which data transfer to be done | |
591 | * @t: spi transfer in which transfer info is filled | |
592 | * | |
593 | * This function will put data to be transferred into data register | |
594 | * of SPI controller and then wait until the completion will be marked | |
595 | * by the IRQ Handler. | |
596 | */ | |
87467bd9 | 597 | static int davinci_spi_bufs(struct spi_device *spi, struct spi_transfer *t) |
358934a6 | 598 | { |
212d4b69 | 599 | struct davinci_spi *dspi; |
048177ce | 600 | int data_type, ret = -ENOMEM; |
212d4b69 | 601 | u32 tx_data, spidat1; |
839c996c | 602 | u32 errors = 0; |
e0d205e9 | 603 | struct davinci_spi_config *spicfg; |
358934a6 | 604 | struct davinci_spi_platform_data *pdata; |
87467bd9 | 605 | unsigned uninitialized_var(rx_buf_count); |
358934a6 | 606 | |
212d4b69 | 607 | dspi = spi_master_get_devdata(spi->master); |
aae7147d | 608 | pdata = &dspi->pdata; |
e0d205e9 BN |
609 | spicfg = (struct davinci_spi_config *)spi->controller_data; |
610 | if (!spicfg) | |
611 | spicfg = &davinci_spi_default_cfg; | |
87467bd9 BN |
612 | |
613 | /* convert len to words based on bits_per_word */ | |
212d4b69 | 614 | data_type = dspi->bytes_per_word[spi->chip_select]; |
358934a6 | 615 | |
212d4b69 SN |
616 | dspi->tx = t->tx_buf; |
617 | dspi->rx = t->rx_buf; | |
618 | dspi->wcount = t->len / data_type; | |
619 | dspi->rcount = dspi->wcount; | |
7978b8c3 | 620 | |
212d4b69 | 621 | spidat1 = ioread32(dspi->base + SPIDAT1); |
839c996c | 622 | |
212d4b69 SN |
623 | clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK); |
624 | set_io_bits(dspi->base + SPIGCR1, SPIGCR1_SPIENA_MASK); | |
358934a6 | 625 | |
16735d02 | 626 | reinit_completion(&dspi->done); |
87467bd9 | 627 | |
0718b764 FI |
628 | if (!davinci_spi_can_dma(spi->master, spi, t)) { |
629 | if (spicfg->io_type != SPI_IO_TYPE_POLL) | |
630 | set_io_bits(dspi->base + SPIINT, SPIINT_MASKINT); | |
87467bd9 | 631 | /* start the transfer */ |
212d4b69 SN |
632 | dspi->wcount--; |
633 | tx_data = dspi->get_tx(dspi); | |
634 | spidat1 &= 0xFFFF0000; | |
635 | spidat1 |= tx_data & 0xFFFF; | |
636 | iowrite32(spidat1, dspi->base + SPIDAT1); | |
87467bd9 | 637 | } else { |
048177ce MP |
638 | struct dma_slave_config dma_rx_conf = { |
639 | .direction = DMA_DEV_TO_MEM, | |
640 | .src_addr = (unsigned long)dspi->pbase + SPIBUF, | |
641 | .src_addr_width = data_type, | |
642 | .src_maxburst = 1, | |
643 | }; | |
644 | struct dma_slave_config dma_tx_conf = { | |
645 | .direction = DMA_MEM_TO_DEV, | |
646 | .dst_addr = (unsigned long)dspi->pbase + SPIDAT1, | |
647 | .dst_addr_width = data_type, | |
648 | .dst_maxburst = 1, | |
649 | }; | |
650 | struct dma_async_tx_descriptor *rxdesc; | |
651 | struct dma_async_tx_descriptor *txdesc; | |
048177ce MP |
652 | |
653 | dmaengine_slave_config(dspi->dma_rx, &dma_rx_conf); | |
654 | dmaengine_slave_config(dspi->dma_tx, &dma_tx_conf); | |
655 | ||
048177ce | 656 | rxdesc = dmaengine_prep_slave_sg(dspi->dma_rx, |
8aedbf58 | 657 | t->rx_sg.sgl, t->rx_sg.nents, DMA_DEV_TO_MEM, |
048177ce MP |
658 | DMA_PREP_INTERRUPT | DMA_CTRL_ACK); |
659 | if (!rxdesc) | |
660 | goto err_desc; | |
661 | ||
6b3a631e | 662 | if (!t->tx_buf) { |
1234e839 FI |
663 | /* To avoid errors when doing rx-only transfers with |
664 | * many SG entries (> 20), use the rx buffer as the | |
665 | * dummy tx buffer so that dma reloads are done at the | |
666 | * same time for rx and tx. | |
667 | */ | |
6b3a631e FI |
668 | t->tx_sg.sgl = t->rx_sg.sgl; |
669 | t->tx_sg.nents = t->rx_sg.nents; | |
670 | } | |
671 | ||
048177ce | 672 | txdesc = dmaengine_prep_slave_sg(dspi->dma_tx, |
8aedbf58 | 673 | t->tx_sg.sgl, t->tx_sg.nents, DMA_MEM_TO_DEV, |
048177ce MP |
674 | DMA_PREP_INTERRUPT | DMA_CTRL_ACK); |
675 | if (!txdesc) | |
676 | goto err_desc; | |
677 | ||
678 | rxdesc->callback = davinci_spi_dma_rx_callback; | |
679 | rxdesc->callback_param = (void *)dspi; | |
680 | txdesc->callback = davinci_spi_dma_tx_callback; | |
681 | txdesc->callback_param = (void *)dspi; | |
87467bd9 BN |
682 | |
683 | if (pdata->cshold_bug) | |
212d4b69 | 684 | iowrite16(spidat1 >> 16, dspi->base + SPIDAT1 + 2); |
87467bd9 | 685 | |
048177ce MP |
686 | dmaengine_submit(rxdesc); |
687 | dmaengine_submit(txdesc); | |
688 | ||
689 | dma_async_issue_pending(dspi->dma_rx); | |
690 | dma_async_issue_pending(dspi->dma_tx); | |
691 | ||
212d4b69 | 692 | set_io_bits(dspi->base + SPIINT, SPIINT_DMA_REQ_EN); |
87467bd9 | 693 | } |
358934a6 | 694 | |
e0d205e9 | 695 | /* Wait for the transfer to complete */ |
87467bd9 | 696 | if (spicfg->io_type != SPI_IO_TYPE_POLL) { |
7f3ac71a SN |
697 | if (wait_for_completion_timeout(&dspi->done, HZ) == 0) |
698 | errors = SPIFLG_TIMEOUT_MASK; | |
e0d205e9 | 699 | } else { |
212d4b69 SN |
700 | while (dspi->rcount > 0 || dspi->wcount > 0) { |
701 | errors = davinci_spi_process_events(dspi); | |
e0d205e9 BN |
702 | if (errors) |
703 | break; | |
704 | cpu_relax(); | |
358934a6 SP |
705 | } |
706 | } | |
707 | ||
212d4b69 | 708 | clear_io_bits(dspi->base + SPIINT, SPIINT_MASKALL); |
0718b764 | 709 | if (davinci_spi_can_dma(spi->master, spi, t)) |
212d4b69 | 710 | clear_io_bits(dspi->base + SPIINT, SPIINT_DMA_REQ_EN); |
048177ce | 711 | |
212d4b69 SN |
712 | clear_io_bits(dspi->base + SPIGCR1, SPIGCR1_SPIENA_MASK); |
713 | set_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK); | |
3f27b57c | 714 | |
358934a6 SP |
715 | /* |
716 | * Check for bit error, desync error,parity error,timeout error and | |
717 | * receive overflow errors | |
718 | */ | |
839c996c | 719 | if (errors) { |
212d4b69 | 720 | ret = davinci_spi_check_error(dspi, errors); |
839c996c BN |
721 | WARN(!ret, "%s: error reported but no error found!\n", |
722 | dev_name(&spi->dev)); | |
358934a6 | 723 | return ret; |
839c996c | 724 | } |
358934a6 | 725 | |
212d4b69 | 726 | if (dspi->rcount != 0 || dspi->wcount != 0) { |
048177ce | 727 | dev_err(&spi->dev, "SPI data transfer error\n"); |
87467bd9 BN |
728 | return -EIO; |
729 | } | |
730 | ||
358934a6 | 731 | return t->len; |
048177ce MP |
732 | |
733 | err_desc: | |
048177ce | 734 | return ret; |
358934a6 SP |
735 | } |
736 | ||
32310aaf MK |
737 | /** |
738 | * dummy_thread_fn - dummy thread function | |
739 | * @irq: IRQ number for this SPI Master | |
740 | * @context_data: structure for SPI Master controller davinci_spi | |
741 | * | |
742 | * This is to satisfy the request_threaded_irq() API so that the irq | |
743 | * handler is called in interrupt context. | |
744 | */ | |
745 | static irqreturn_t dummy_thread_fn(s32 irq, void *data) | |
746 | { | |
747 | return IRQ_HANDLED; | |
748 | } | |
749 | ||
e0d205e9 BN |
750 | /** |
751 | * davinci_spi_irq - Interrupt handler for SPI Master Controller | |
752 | * @irq: IRQ number for this SPI Master | |
753 | * @context_data: structure for SPI Master controller davinci_spi | |
754 | * | |
755 | * ISR will determine that interrupt arrives either for READ or WRITE command. | |
756 | * According to command it will do the appropriate action. It will check | |
757 | * transfer length and if it is not zero then dispatch transfer command again. | |
758 | * If transfer length is zero then it will indicate the COMPLETION so that | |
759 | * davinci_spi_bufs function can go ahead. | |
760 | */ | |
212d4b69 | 761 | static irqreturn_t davinci_spi_irq(s32 irq, void *data) |
e0d205e9 | 762 | { |
212d4b69 | 763 | struct davinci_spi *dspi = data; |
e0d205e9 BN |
764 | int status; |
765 | ||
212d4b69 | 766 | status = davinci_spi_process_events(dspi); |
e0d205e9 | 767 | if (unlikely(status != 0)) |
212d4b69 | 768 | clear_io_bits(dspi->base + SPIINT, SPIINT_MASKINT); |
e0d205e9 | 769 | |
212d4b69 SN |
770 | if ((!dspi->rcount && !dspi->wcount) || status) |
771 | complete(&dspi->done); | |
e0d205e9 BN |
772 | |
773 | return IRQ_HANDLED; | |
774 | } | |
775 | ||
212d4b69 | 776 | static int davinci_spi_request_dma(struct davinci_spi *dspi) |
903ca25b | 777 | { |
048177ce | 778 | struct device *sdev = dspi->bitbang.master->dev.parent; |
048177ce | 779 | |
fe5fd254 PU |
780 | dspi->dma_rx = dma_request_chan(sdev, "rx"); |
781 | if (IS_ERR(dspi->dma_rx)) | |
782 | return PTR_ERR(dspi->dma_rx); | |
903ca25b | 783 | |
fe5fd254 PU |
784 | dspi->dma_tx = dma_request_chan(sdev, "tx"); |
785 | if (IS_ERR(dspi->dma_tx)) { | |
786 | dma_release_channel(dspi->dma_rx); | |
787 | return PTR_ERR(dspi->dma_tx); | |
903ca25b SN |
788 | } |
789 | ||
790 | return 0; | |
791 | } | |
792 | ||
aae7147d | 793 | #if defined(CONFIG_OF) |
fa466c91 FCJ |
794 | |
795 | /* OF SPI data structure */ | |
796 | struct davinci_spi_of_data { | |
797 | u8 version; | |
798 | u8 prescaler_limit; | |
799 | }; | |
800 | ||
801 | static const struct davinci_spi_of_data dm6441_spi_data = { | |
802 | .version = SPI_VERSION_1, | |
803 | .prescaler_limit = 2, | |
804 | }; | |
805 | ||
806 | static const struct davinci_spi_of_data da830_spi_data = { | |
807 | .version = SPI_VERSION_2, | |
808 | .prescaler_limit = 2, | |
809 | }; | |
810 | ||
811 | static const struct davinci_spi_of_data keystone_spi_data = { | |
812 | .version = SPI_VERSION_1, | |
813 | .prescaler_limit = 0, | |
814 | }; | |
815 | ||
aae7147d MK |
816 | static const struct of_device_id davinci_spi_of_match[] = { |
817 | { | |
804413f2 | 818 | .compatible = "ti,dm6441-spi", |
fa466c91 | 819 | .data = &dm6441_spi_data, |
aae7147d MK |
820 | }, |
821 | { | |
804413f2 | 822 | .compatible = "ti,da830-spi", |
fa466c91 FCJ |
823 | .data = &da830_spi_data, |
824 | }, | |
825 | { | |
826 | .compatible = "ti,keystone-spi", | |
827 | .data = &keystone_spi_data, | |
aae7147d MK |
828 | }, |
829 | { }, | |
830 | }; | |
0d2d0cc5 | 831 | MODULE_DEVICE_TABLE(of, davinci_spi_of_match); |
aae7147d MK |
832 | |
833 | /** | |
834 | * spi_davinci_get_pdata - Get platform data from DTS binding | |
835 | * @pdev: ptr to platform data | |
836 | * @dspi: ptr to driver data | |
837 | * | |
838 | * Parses and populates pdata in dspi from device tree bindings. | |
839 | * | |
840 | * NOTE: Not all platform data params are supported currently. | |
841 | */ | |
842 | static int spi_davinci_get_pdata(struct platform_device *pdev, | |
843 | struct davinci_spi *dspi) | |
844 | { | |
845 | struct device_node *node = pdev->dev.of_node; | |
fa466c91 | 846 | struct davinci_spi_of_data *spi_data; |
aae7147d MK |
847 | struct davinci_spi_platform_data *pdata; |
848 | unsigned int num_cs, intr_line = 0; | |
849 | const struct of_device_id *match; | |
850 | ||
851 | pdata = &dspi->pdata; | |
852 | ||
b53b34f0 | 853 | match = of_match_device(davinci_spi_of_match, &pdev->dev); |
aae7147d MK |
854 | if (!match) |
855 | return -ENODEV; | |
856 | ||
fa466c91 | 857 | spi_data = (struct davinci_spi_of_data *)match->data; |
aae7147d | 858 | |
fa466c91 FCJ |
859 | pdata->version = spi_data->version; |
860 | pdata->prescaler_limit = spi_data->prescaler_limit; | |
aae7147d MK |
861 | /* |
862 | * default num_cs is 1 and all chipsel are internal to the chip | |
a88e34ea MK |
863 | * indicated by chip_sel being NULL or cs_gpios being NULL or |
864 | * set to -ENOENT. num-cs includes internal as well as gpios. | |
aae7147d MK |
865 | * indicated by chip_sel being NULL. GPIO based CS is not |
866 | * supported yet in DT bindings. | |
867 | */ | |
868 | num_cs = 1; | |
869 | of_property_read_u32(node, "num-cs", &num_cs); | |
870 | pdata->num_chipselect = num_cs; | |
871 | of_property_read_u32(node, "ti,davinci-spi-intr-line", &intr_line); | |
872 | pdata->intr_line = intr_line; | |
873 | return 0; | |
874 | } | |
875 | #else | |
2b747a5f AY |
876 | static int spi_davinci_get_pdata(struct platform_device *pdev, |
877 | struct davinci_spi *dspi) | |
aae7147d MK |
878 | { |
879 | return -ENODEV; | |
880 | } | |
881 | #endif | |
882 | ||
358934a6 SP |
883 | /** |
884 | * davinci_spi_probe - probe function for SPI Master Controller | |
885 | * @pdev: platform_device structure which contains plateform specific data | |
035540f6 BN |
886 | * |
887 | * According to Linux Device Model this function will be invoked by Linux | |
888 | * with platform_device struct which contains the device specific info. | |
889 | * This function will map the SPI controller's memory, register IRQ, | |
890 | * Reset SPI controller and setting its registers to default value. | |
891 | * It will invoke spi_bitbang_start to create work queue so that client driver | |
892 | * can register transfer method to work queue. | |
358934a6 | 893 | */ |
fd4a319b | 894 | static int davinci_spi_probe(struct platform_device *pdev) |
358934a6 SP |
895 | { |
896 | struct spi_master *master; | |
212d4b69 | 897 | struct davinci_spi *dspi; |
358934a6 | 898 | struct davinci_spi_platform_data *pdata; |
5b3bb596 | 899 | struct resource *r; |
c0600140 | 900 | int ret = 0; |
f34bd4cc | 901 | u32 spipc0; |
358934a6 | 902 | |
358934a6 SP |
903 | master = spi_alloc_master(&pdev->dev, sizeof(struct davinci_spi)); |
904 | if (master == NULL) { | |
905 | ret = -ENOMEM; | |
906 | goto err; | |
907 | } | |
908 | ||
24b5a82c | 909 | platform_set_drvdata(pdev, master); |
358934a6 | 910 | |
212d4b69 | 911 | dspi = spi_master_get_devdata(master); |
358934a6 | 912 | |
8074cf06 JH |
913 | if (dev_get_platdata(&pdev->dev)) { |
914 | pdata = dev_get_platdata(&pdev->dev); | |
aae7147d MK |
915 | dspi->pdata = *pdata; |
916 | } else { | |
917 | /* update dspi pdata with that from the DT */ | |
918 | ret = spi_davinci_get_pdata(pdev, dspi); | |
919 | if (ret < 0) | |
920 | goto free_master; | |
921 | } | |
922 | ||
923 | /* pdata in dspi is now updated and point pdata to that */ | |
924 | pdata = &dspi->pdata; | |
925 | ||
7480e755 MK |
926 | dspi->bytes_per_word = devm_kzalloc(&pdev->dev, |
927 | sizeof(*dspi->bytes_per_word) * | |
928 | pdata->num_chipselect, GFP_KERNEL); | |
929 | if (dspi->bytes_per_word == NULL) { | |
930 | ret = -ENOMEM; | |
931 | goto free_master; | |
932 | } | |
933 | ||
358934a6 SP |
934 | r = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
935 | if (r == NULL) { | |
936 | ret = -ENOENT; | |
937 | goto free_master; | |
938 | } | |
939 | ||
212d4b69 | 940 | dspi->pbase = r->start; |
358934a6 | 941 | |
5b3bb596 JH |
942 | dspi->base = devm_ioremap_resource(&pdev->dev, r); |
943 | if (IS_ERR(dspi->base)) { | |
944 | ret = PTR_ERR(dspi->base); | |
358934a6 SP |
945 | goto free_master; |
946 | } | |
947 | ||
8494cdea AH |
948 | ret = platform_get_irq(pdev, 0); |
949 | if (ret == 0) | |
e0d205e9 | 950 | ret = -EINVAL; |
8494cdea | 951 | if (ret < 0) |
5b3bb596 | 952 | goto free_master; |
8494cdea | 953 | dspi->irq = ret; |
e0d205e9 | 954 | |
5b3bb596 JH |
955 | ret = devm_request_threaded_irq(&pdev->dev, dspi->irq, davinci_spi_irq, |
956 | dummy_thread_fn, 0, dev_name(&pdev->dev), dspi); | |
e0d205e9 | 957 | if (ret) |
5b3bb596 | 958 | goto free_master; |
e0d205e9 | 959 | |
94c69f76 | 960 | dspi->bitbang.master = master; |
358934a6 | 961 | |
5b3bb596 | 962 | dspi->clk = devm_clk_get(&pdev->dev, NULL); |
212d4b69 | 963 | if (IS_ERR(dspi->clk)) { |
358934a6 | 964 | ret = -ENODEV; |
5b3bb596 | 965 | goto free_master; |
358934a6 | 966 | } |
35fc3b9f AY |
967 | ret = clk_prepare_enable(dspi->clk); |
968 | if (ret) | |
969 | goto free_master; | |
358934a6 | 970 | |
aae7147d | 971 | master->dev.of_node = pdev->dev.of_node; |
358934a6 SP |
972 | master->bus_num = pdev->id; |
973 | master->num_chipselect = pdata->num_chipselect; | |
24778be2 | 974 | master->bits_per_word_mask = SPI_BPW_RANGE_MASK(2, 16); |
6b3a631e | 975 | master->flags = SPI_MASTER_MUST_RX; |
358934a6 | 976 | master->setup = davinci_spi_setup; |
365a7bb3 | 977 | master->cleanup = davinci_spi_cleanup; |
8aedbf58 | 978 | master->can_dma = davinci_spi_can_dma; |
358934a6 | 979 | |
212d4b69 SN |
980 | dspi->bitbang.chipselect = davinci_spi_chipselect; |
981 | dspi->bitbang.setup_transfer = davinci_spi_setup_transfer; | |
fa466c91 | 982 | dspi->prescaler_limit = pdata->prescaler_limit; |
212d4b69 | 983 | dspi->version = pdata->version; |
358934a6 | 984 | |
212d4b69 SN |
985 | dspi->bitbang.flags = SPI_NO_CS | SPI_LSB_FIRST | SPI_LOOP; |
986 | if (dspi->version == SPI_VERSION_2) | |
987 | dspi->bitbang.flags |= SPI_READY; | |
358934a6 | 988 | |
8936decd GS |
989 | if (pdev->dev.of_node) { |
990 | int i; | |
991 | ||
992 | for (i = 0; i < pdata->num_chipselect; i++) { | |
993 | int cs_gpio = of_get_named_gpio(pdev->dev.of_node, | |
994 | "cs-gpios", i); | |
995 | ||
996 | if (cs_gpio == -EPROBE_DEFER) { | |
997 | ret = cs_gpio; | |
998 | goto free_clk; | |
999 | } | |
1000 | ||
1001 | if (gpio_is_valid(cs_gpio)) { | |
1002 | ret = devm_gpio_request(&pdev->dev, cs_gpio, | |
1003 | dev_name(&pdev->dev)); | |
1004 | if (ret) | |
1005 | goto free_clk; | |
1006 | } | |
1007 | } | |
1008 | } | |
1009 | ||
212d4b69 | 1010 | dspi->bitbang.txrx_bufs = davinci_spi_bufs; |
fe5fd254 PU |
1011 | |
1012 | ret = davinci_spi_request_dma(dspi); | |
1013 | if (ret == -EPROBE_DEFER) { | |
1014 | goto free_clk; | |
1015 | } else if (ret) { | |
1016 | dev_info(&pdev->dev, "DMA is not supported (%d)\n", ret); | |
1017 | dspi->dma_rx = NULL; | |
1018 | dspi->dma_tx = NULL; | |
358934a6 SP |
1019 | } |
1020 | ||
212d4b69 SN |
1021 | dspi->get_rx = davinci_spi_rx_buf_u8; |
1022 | dspi->get_tx = davinci_spi_tx_buf_u8; | |
358934a6 | 1023 | |
212d4b69 | 1024 | init_completion(&dspi->done); |
e0d205e9 | 1025 | |
358934a6 | 1026 | /* Reset In/OUT SPI module */ |
212d4b69 | 1027 | iowrite32(0, dspi->base + SPIGCR0); |
358934a6 | 1028 | udelay(100); |
212d4b69 | 1029 | iowrite32(1, dspi->base + SPIGCR0); |
358934a6 | 1030 | |
be88471b | 1031 | /* Set up SPIPC0. CS and ENA init is done in davinci_spi_setup */ |
f34bd4cc | 1032 | spipc0 = SPIPC0_DIFUN_MASK | SPIPC0_DOFUN_MASK | SPIPC0_CLKFUN_MASK; |
212d4b69 | 1033 | iowrite32(spipc0, dspi->base + SPIPC0); |
f34bd4cc | 1034 | |
e0d205e9 | 1035 | if (pdata->intr_line) |
212d4b69 | 1036 | iowrite32(SPI_INTLVL_1, dspi->base + SPILVL); |
e0d205e9 | 1037 | else |
212d4b69 | 1038 | iowrite32(SPI_INTLVL_0, dspi->base + SPILVL); |
e0d205e9 | 1039 | |
212d4b69 | 1040 | iowrite32(CS_DEFAULT, dspi->base + SPIDEF); |
843a713b | 1041 | |
358934a6 | 1042 | /* master mode default */ |
212d4b69 SN |
1043 | set_io_bits(dspi->base + SPIGCR1, SPIGCR1_CLKMOD_MASK); |
1044 | set_io_bits(dspi->base + SPIGCR1, SPIGCR1_MASTER_MASK); | |
1045 | set_io_bits(dspi->base + SPIGCR1, SPIGCR1_POWERDOWN_MASK); | |
358934a6 | 1046 | |
212d4b69 | 1047 | ret = spi_bitbang_start(&dspi->bitbang); |
358934a6 | 1048 | if (ret) |
903ca25b | 1049 | goto free_dma; |
358934a6 | 1050 | |
212d4b69 | 1051 | dev_info(&pdev->dev, "Controller at 0x%p\n", dspi->base); |
358934a6 | 1052 | |
358934a6 SP |
1053 | return ret; |
1054 | ||
903ca25b | 1055 | free_dma: |
fe5fd254 PU |
1056 | if (dspi->dma_rx) { |
1057 | dma_release_channel(dspi->dma_rx); | |
1058 | dma_release_channel(dspi->dma_tx); | |
1059 | } | |
358934a6 | 1060 | free_clk: |
aae7147d | 1061 | clk_disable_unprepare(dspi->clk); |
358934a6 | 1062 | free_master: |
94c69f76 | 1063 | spi_master_put(master); |
358934a6 SP |
1064 | err: |
1065 | return ret; | |
1066 | } | |
1067 | ||
1068 | /** | |
1069 | * davinci_spi_remove - remove function for SPI Master Controller | |
1070 | * @pdev: platform_device structure which contains plateform specific data | |
1071 | * | |
1072 | * This function will do the reverse action of davinci_spi_probe function | |
1073 | * It will free the IRQ and SPI controller's memory region. | |
1074 | * It will also call spi_bitbang_stop to destroy the work queue which was | |
1075 | * created by spi_bitbang_start. | |
1076 | */ | |
fd4a319b | 1077 | static int davinci_spi_remove(struct platform_device *pdev) |
358934a6 | 1078 | { |
212d4b69 | 1079 | struct davinci_spi *dspi; |
358934a6 SP |
1080 | struct spi_master *master; |
1081 | ||
24b5a82c | 1082 | master = platform_get_drvdata(pdev); |
212d4b69 | 1083 | dspi = spi_master_get_devdata(master); |
358934a6 | 1084 | |
212d4b69 | 1085 | spi_bitbang_stop(&dspi->bitbang); |
358934a6 | 1086 | |
aae7147d | 1087 | clk_disable_unprepare(dspi->clk); |
94c69f76 | 1088 | spi_master_put(master); |
358934a6 | 1089 | |
fe5fd254 PU |
1090 | if (dspi->dma_rx) { |
1091 | dma_release_channel(dspi->dma_rx); | |
1092 | dma_release_channel(dspi->dma_tx); | |
1093 | } | |
1094 | ||
358934a6 SP |
1095 | return 0; |
1096 | } | |
1097 | ||
1098 | static struct platform_driver davinci_spi_driver = { | |
d8c174cd BN |
1099 | .driver = { |
1100 | .name = "spi_davinci", | |
b53b34f0 | 1101 | .of_match_table = of_match_ptr(davinci_spi_of_match), |
d8c174cd | 1102 | }, |
940ab889 | 1103 | .probe = davinci_spi_probe, |
fd4a319b | 1104 | .remove = davinci_spi_remove, |
358934a6 | 1105 | }; |
940ab889 | 1106 | module_platform_driver(davinci_spi_driver); |
358934a6 SP |
1107 | |
1108 | MODULE_DESCRIPTION("TI DaVinci SPI Master Controller Driver"); | |
1109 | MODULE_LICENSE("GPL"); |