]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/spi/spi-dw.c
spi: dw: make sure SPI controller is enabled
[mirror_ubuntu-zesty-kernel.git] / drivers / spi / spi-dw.c
CommitLineData
e24c7452 1/*
ca632f55 2 * Designware SPI core controller driver (refer pxa2xx_spi.c)
e24c7452
FT
3 *
4 * Copyright (c) 2009, Intel Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
e24c7452
FT
14 */
15
16#include <linux/dma-mapping.h>
17#include <linux/interrupt.h>
d7614de4 18#include <linux/module.h>
e24c7452
FT
19#include <linux/highmem.h>
20#include <linux/delay.h>
5a0e3ad6 21#include <linux/slab.h>
e24c7452 22#include <linux/spi/spi.h>
d9c73bb8 23#include <linux/gpio.h>
e24c7452 24
ca632f55 25#include "spi-dw.h"
568a60ed 26
e24c7452
FT
27#ifdef CONFIG_DEBUG_FS
28#include <linux/debugfs.h>
29#endif
30
31#define START_STATE ((void *)0)
32#define RUNNING_STATE ((void *)1)
33#define DONE_STATE ((void *)2)
34#define ERROR_STATE ((void *)-1)
35
e24c7452
FT
36/* Slave spi_dev related */
37struct chip_data {
38 u16 cr0;
39 u8 cs; /* chip select pin */
40 u8 n_bytes; /* current is a 1/2/4 byte op */
41 u8 tmode; /* TR/TO/RO/EEPROM */
42 u8 type; /* SPI/SSP/MicroWire */
43
44 u8 poll_mode; /* 1 means use poll mode */
45
46 u32 dma_width;
47 u32 rx_threshold;
48 u32 tx_threshold;
49 u8 enable_dma;
50 u8 bits_per_word;
51 u16 clk_div; /* baud rate divider */
52 u32 speed_hz; /* baud rate */
e24c7452
FT
53 void (*cs_control)(u32 command);
54};
55
56#ifdef CONFIG_DEBUG_FS
e24c7452 57#define SPI_REGS_BUFSIZE 1024
53288fe9
AS
58static ssize_t dw_spi_show_regs(struct file *file, char __user *user_buf,
59 size_t count, loff_t *ppos)
e24c7452 60{
53288fe9 61 struct dw_spi *dws = file->private_data;
e24c7452
FT
62 char *buf;
63 u32 len = 0;
64 ssize_t ret;
65
e24c7452
FT
66 buf = kzalloc(SPI_REGS_BUFSIZE, GFP_KERNEL);
67 if (!buf)
68 return 0;
69
70 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
53288fe9 71 "%s registers:\n", dev_name(&dws->master->dev));
e24c7452
FT
72 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
73 "=================================\n");
74 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 75 "CTRL0: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL0));
e24c7452 76 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 77 "CTRL1: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL1));
e24c7452 78 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 79 "SSIENR: \t0x%08x\n", dw_readl(dws, DW_SPI_SSIENR));
e24c7452 80 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 81 "SER: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SER));
e24c7452 82 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 83 "BAUDR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_BAUDR));
e24c7452 84 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 85 "TXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_TXFLTR));
e24c7452 86 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 87 "RXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_RXFLTR));
e24c7452 88 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 89 "TXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_TXFLR));
e24c7452 90 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 91 "RXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_RXFLR));
e24c7452 92 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 93 "SR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SR));
e24c7452 94 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 95 "IMR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_IMR));
e24c7452 96 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 97 "ISR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_ISR));
e24c7452 98 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 99 "DMACR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_DMACR));
e24c7452 100 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 101 "DMATDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMATDLR));
e24c7452 102 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 103 "DMARDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMARDLR));
e24c7452
FT
104 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
105 "=================================\n");
106
53288fe9 107 ret = simple_read_from_buffer(user_buf, count, ppos, buf, len);
e24c7452
FT
108 kfree(buf);
109 return ret;
110}
111
53288fe9 112static const struct file_operations dw_spi_regs_ops = {
e24c7452 113 .owner = THIS_MODULE,
234e3405 114 .open = simple_open,
53288fe9 115 .read = dw_spi_show_regs,
6038f373 116 .llseek = default_llseek,
e24c7452
FT
117};
118
53288fe9 119static int dw_spi_debugfs_init(struct dw_spi *dws)
e24c7452 120{
53288fe9 121 dws->debugfs = debugfs_create_dir("dw_spi", NULL);
e24c7452
FT
122 if (!dws->debugfs)
123 return -ENOMEM;
124
125 debugfs_create_file("registers", S_IFREG | S_IRUGO,
53288fe9 126 dws->debugfs, (void *)dws, &dw_spi_regs_ops);
e24c7452
FT
127 return 0;
128}
129
53288fe9 130static void dw_spi_debugfs_remove(struct dw_spi *dws)
e24c7452 131{
fadcace7 132 debugfs_remove_recursive(dws->debugfs);
e24c7452
FT
133}
134
135#else
53288fe9 136static inline int dw_spi_debugfs_init(struct dw_spi *dws)
e24c7452 137{
20a588fc 138 return 0;
e24c7452
FT
139}
140
53288fe9 141static inline void dw_spi_debugfs_remove(struct dw_spi *dws)
e24c7452
FT
142{
143}
144#endif /* CONFIG_DEBUG_FS */
145
2ff271bf
AD
146/* Return the max entries we can fill into tx fifo */
147static inline u32 tx_max(struct dw_spi *dws)
148{
149 u32 tx_left, tx_room, rxtx_gap;
150
151 tx_left = (dws->tx_end - dws->tx) / dws->n_bytes;
7eb187b3 152 tx_room = dws->fifo_len - dw_readw(dws, DW_SPI_TXFLR);
2ff271bf
AD
153
154 /*
155 * Another concern is about the tx/rx mismatch, we
156 * though to use (dws->fifo_len - rxflr - txflr) as
157 * one maximum value for tx, but it doesn't cover the
158 * data which is out of tx/rx fifo and inside the
159 * shift registers. So a control from sw point of
160 * view is taken.
161 */
162 rxtx_gap = ((dws->rx_end - dws->rx) - (dws->tx_end - dws->tx))
163 / dws->n_bytes;
164
165 return min3(tx_left, tx_room, (u32) (dws->fifo_len - rxtx_gap));
166}
167
168/* Return the max entries we should read out of rx fifo */
169static inline u32 rx_max(struct dw_spi *dws)
170{
171 u32 rx_left = (dws->rx_end - dws->rx) / dws->n_bytes;
172
fadcace7 173 return min_t(u32, rx_left, dw_readw(dws, DW_SPI_RXFLR));
2ff271bf
AD
174}
175
3b8a4dd3 176static void dw_writer(struct dw_spi *dws)
e24c7452 177{
2ff271bf 178 u32 max = tx_max(dws);
de6efe0a 179 u16 txw = 0;
e24c7452 180
2ff271bf
AD
181 while (max--) {
182 /* Set the tx word if the transfer's original "tx" is not null */
183 if (dws->tx_end - dws->len) {
184 if (dws->n_bytes == 1)
185 txw = *(u8 *)(dws->tx);
186 else
187 txw = *(u16 *)(dws->tx);
188 }
7eb187b3 189 dw_writew(dws, DW_SPI_DR, txw);
2ff271bf 190 dws->tx += dws->n_bytes;
e24c7452 191 }
e24c7452
FT
192}
193
3b8a4dd3 194static void dw_reader(struct dw_spi *dws)
e24c7452 195{
2ff271bf 196 u32 max = rx_max(dws);
de6efe0a 197 u16 rxw;
e24c7452 198
2ff271bf 199 while (max--) {
7eb187b3 200 rxw = dw_readw(dws, DW_SPI_DR);
de6efe0a
FT
201 /* Care rx only if the transfer's original "rx" is not null */
202 if (dws->rx_end - dws->len) {
203 if (dws->n_bytes == 1)
204 *(u8 *)(dws->rx) = rxw;
205 else
206 *(u16 *)(dws->rx) = rxw;
207 }
208 dws->rx += dws->n_bytes;
e24c7452 209 }
e24c7452
FT
210}
211
212static void *next_transfer(struct dw_spi *dws)
213{
214 struct spi_message *msg = dws->cur_msg;
215 struct spi_transfer *trans = dws->cur_transfer;
216
217 /* Move to next transfer */
218 if (trans->transfer_list.next != &msg->transfers) {
219 dws->cur_transfer =
220 list_entry(trans->transfer_list.next,
221 struct spi_transfer,
222 transfer_list);
223 return RUNNING_STATE;
fadcace7
JH
224 }
225
226 return DONE_STATE;
e24c7452
FT
227}
228
229/*
230 * Note: first step is the protocol driver prepares
231 * a dma-capable memory, and this func just need translate
232 * the virt addr to physical
233 */
234static int map_dma_buffers(struct dw_spi *dws)
235{
7063c0d9
FT
236 if (!dws->cur_msg->is_dma_mapped
237 || !dws->dma_inited
238 || !dws->cur_chip->enable_dma
239 || !dws->dma_ops)
e24c7452
FT
240 return 0;
241
242 if (dws->cur_transfer->tx_dma)
243 dws->tx_dma = dws->cur_transfer->tx_dma;
244
245 if (dws->cur_transfer->rx_dma)
246 dws->rx_dma = dws->cur_transfer->rx_dma;
247
248 return 1;
249}
250
251/* Caller already set message->status; dma and pio irqs are blocked */
252static void giveback(struct dw_spi *dws)
253{
254 struct spi_transfer *last_transfer;
e24c7452
FT
255 struct spi_message *msg;
256
e24c7452
FT
257 msg = dws->cur_msg;
258 dws->cur_msg = NULL;
259 dws->cur_transfer = NULL;
260 dws->prev_chip = dws->cur_chip;
261 dws->cur_chip = NULL;
262 dws->dma_mapped = 0;
e24c7452 263
23e2c2aa 264 last_transfer = list_last_entry(&msg->transfers, struct spi_transfer,
e24c7452
FT
265 transfer_list);
266
d9c73bb8 267 if (!last_transfer->cs_change)
08a707b8 268 spi_chip_sel(dws, msg->spi, 0);
e24c7452 269
ec37e8e1 270 spi_finalize_current_message(dws->master);
e24c7452
FT
271}
272
273static void int_error_stop(struct dw_spi *dws, const char *msg)
274{
45746e82 275 spi_reset_chip(dws);
e24c7452
FT
276
277 dev_err(&dws->master->dev, "%s\n", msg);
278 dws->cur_msg->state = ERROR_STATE;
279 tasklet_schedule(&dws->pump_transfers);
280}
281
7063c0d9 282void dw_spi_xfer_done(struct dw_spi *dws)
e24c7452 283{
25985edc 284 /* Update total byte transferred return count actual bytes read */
e24c7452
FT
285 dws->cur_msg->actual_length += dws->len;
286
287 /* Move to next transfer */
288 dws->cur_msg->state = next_transfer(dws);
289
290 /* Handle end of message */
291 if (dws->cur_msg->state == DONE_STATE) {
292 dws->cur_msg->status = 0;
293 giveback(dws);
294 } else
295 tasklet_schedule(&dws->pump_transfers);
296}
7063c0d9 297EXPORT_SYMBOL_GPL(dw_spi_xfer_done);
e24c7452
FT
298
299static irqreturn_t interrupt_transfer(struct dw_spi *dws)
300{
7eb187b3 301 u16 irq_status = dw_readw(dws, DW_SPI_ISR);
e24c7452 302
e24c7452
FT
303 /* Error handling */
304 if (irq_status & (SPI_INT_TXOI | SPI_INT_RXOI | SPI_INT_RXUI)) {
7eb187b3
HS
305 dw_readw(dws, DW_SPI_TXOICR);
306 dw_readw(dws, DW_SPI_RXOICR);
307 dw_readw(dws, DW_SPI_RXUICR);
3b8a4dd3 308 int_error_stop(dws, "interrupt_transfer: fifo overrun/underrun");
e24c7452
FT
309 return IRQ_HANDLED;
310 }
311
3b8a4dd3
AD
312 dw_reader(dws);
313 if (dws->rx_end == dws->rx) {
314 spi_mask_intr(dws, SPI_INT_TXEI);
315 dw_spi_xfer_done(dws);
316 return IRQ_HANDLED;
317 }
552e4509
FT
318 if (irq_status & SPI_INT_TXEI) {
319 spi_mask_intr(dws, SPI_INT_TXEI);
3b8a4dd3
AD
320 dw_writer(dws);
321 /* Enable TX irq always, it will be disabled when RX finished */
322 spi_umask_intr(dws, SPI_INT_TXEI);
e24c7452
FT
323 }
324
e24c7452
FT
325 return IRQ_HANDLED;
326}
327
328static irqreturn_t dw_spi_irq(int irq, void *dev_id)
329{
330 struct dw_spi *dws = dev_id;
7eb187b3 331 u16 irq_status = dw_readw(dws, DW_SPI_ISR) & 0x3f;
cbcc062a 332
cbcc062a
YW
333 if (!irq_status)
334 return IRQ_NONE;
e24c7452
FT
335
336 if (!dws->cur_msg) {
337 spi_mask_intr(dws, SPI_INT_TXEI);
e24c7452
FT
338 return IRQ_HANDLED;
339 }
340
341 return dws->transfer_handler(dws);
342}
343
344/* Must be called inside pump_transfers() */
345static void poll_transfer(struct dw_spi *dws)
346{
2ff271bf
AD
347 do {
348 dw_writer(dws);
de6efe0a 349 dw_reader(dws);
2ff271bf
AD
350 cpu_relax();
351 } while (dws->rx_end > dws->rx);
e24c7452 352
7063c0d9 353 dw_spi_xfer_done(dws);
e24c7452
FT
354}
355
356static void pump_transfers(unsigned long data)
357{
358 struct dw_spi *dws = (struct dw_spi *)data;
359 struct spi_message *message = NULL;
360 struct spi_transfer *transfer = NULL;
361 struct spi_transfer *previous = NULL;
362 struct spi_device *spi = NULL;
363 struct chip_data *chip = NULL;
364 u8 bits = 0;
365 u8 imask = 0;
366 u8 cs_change = 0;
ea11370f 367 u16 txlevel = 0;
e24c7452
FT
368 u16 clk_div = 0;
369 u32 speed = 0;
370 u32 cr0 = 0;
371
372 /* Get current state information */
373 message = dws->cur_msg;
374 transfer = dws->cur_transfer;
375 chip = dws->cur_chip;
376 spi = message->spi;
377
378 if (message->state == ERROR_STATE) {
379 message->status = -EIO;
380 goto early_exit;
381 }
382
383 /* Handle end of message */
384 if (message->state == DONE_STATE) {
385 message->status = 0;
386 goto early_exit;
387 }
388
c3c6e231 389 /* Delay if requested at end of transfer */
e24c7452
FT
390 if (message->state == RUNNING_STATE) {
391 previous = list_entry(transfer->transfer_list.prev,
392 struct spi_transfer,
393 transfer_list);
394 if (previous->delay_usecs)
395 udelay(previous->delay_usecs);
396 }
397
398 dws->n_bytes = chip->n_bytes;
399 dws->dma_width = chip->dma_width;
400 dws->cs_control = chip->cs_control;
401
402 dws->rx_dma = transfer->rx_dma;
403 dws->tx_dma = transfer->tx_dma;
404 dws->tx = (void *)transfer->tx_buf;
405 dws->tx_end = dws->tx + transfer->len;
406 dws->rx = transfer->rx_buf;
407 dws->rx_end = dws->rx + transfer->len;
e24c7452
FT
408 dws->len = dws->cur_transfer->len;
409 if (chip != dws->prev_chip)
410 cs_change = 1;
411
412 cr0 = chip->cr0;
413
414 /* Handle per transfer options for bpw and speed */
415 if (transfer->speed_hz) {
416 speed = chip->speed_hz;
417
341c7dc7 418 if ((transfer->speed_hz != speed) || !chip->clk_div) {
e24c7452 419 speed = transfer->speed_hz;
e24c7452
FT
420
421 /* clk_div doesn't support odd number */
341c7dc7 422 clk_div = (dws->max_freq / speed + 1) & 0xfffe;
e24c7452
FT
423
424 chip->speed_hz = speed;
425 chip->clk_div = clk_div;
426 }
427 }
428 if (transfer->bits_per_word) {
429 bits = transfer->bits_per_word;
24778be2 430 dws->n_bytes = dws->dma_width = bits >> 3;
e24c7452
FT
431 cr0 = (bits - 1)
432 | (chip->type << SPI_FRF_OFFSET)
433 | (spi->mode << SPI_MODE_OFFSET)
434 | (chip->tmode << SPI_TMOD_OFFSET);
435 }
436 message->state = RUNNING_STATE;
437
052dc7c4
GS
438 /*
439 * Adjust transfer mode if necessary. Requires platform dependent
440 * chipselect mechanism.
441 */
442 if (dws->cs_control) {
443 if (dws->rx && dws->tx)
e3e55ff5 444 chip->tmode = SPI_TMOD_TR;
052dc7c4 445 else if (dws->rx)
e3e55ff5 446 chip->tmode = SPI_TMOD_RO;
052dc7c4 447 else
e3e55ff5 448 chip->tmode = SPI_TMOD_TO;
052dc7c4 449
e3e55ff5 450 cr0 &= ~SPI_TMOD_MASK;
052dc7c4
GS
451 cr0 |= (chip->tmode << SPI_TMOD_OFFSET);
452 }
453
e24c7452
FT
454 /* Check if current transfer is a DMA transaction */
455 dws->dma_mapped = map_dma_buffers(dws);
456
552e4509
FT
457 /*
458 * Interrupt mode
459 * we only need set the TXEI IRQ, as TX/RX always happen syncronizely
460 */
e24c7452 461 if (!dws->dma_mapped && !chip->poll_mode) {
ea11370f 462 txlevel = min_t(u16, dws->fifo_len / 2, dws->len / dws->n_bytes);
552e4509 463
fadcace7
JH
464 imask |= SPI_INT_TXEI | SPI_INT_TXOI |
465 SPI_INT_RXUI | SPI_INT_RXOI;
e24c7452
FT
466 dws->transfer_handler = interrupt_transfer;
467 }
468
469 /*
470 * Reprogram registers only if
471 * 1. chip select changes
472 * 2. clk_div is changed
473 * 3. control value changes
474 */
7eb187b3 475 if (dw_readw(dws, DW_SPI_CTRL0) != cr0 || cs_change || clk_div || imask) {
e24c7452
FT
476 spi_enable_chip(dws, 0);
477
1a18f9f7 478 dw_writew(dws, DW_SPI_CTRL0, cr0);
e24c7452 479
341c7dc7 480 spi_set_clk(dws, chip->clk_div);
d9c73bb8 481 spi_chip_sel(dws, spi, 1);
552e4509 482
2f263d9d 483 /* Set the interrupt mask, for poll mode just disable all int */
e24c7452 484 spi_mask_intr(dws, 0xff);
552e4509 485 if (imask)
e24c7452 486 spi_umask_intr(dws, imask);
ea11370f
AS
487 if (txlevel)
488 dw_writew(dws, DW_SPI_TXFLTR, txlevel);
e24c7452 489
e24c7452 490 spi_enable_chip(dws, 1);
e24c7452
FT
491 }
492
39bc03bf
AS
493 if (cs_change)
494 dws->prev_chip = chip;
495
e24c7452 496 if (dws->dma_mapped)
7063c0d9 497 dws->dma_ops->dma_transfer(dws, cs_change);
e24c7452
FT
498
499 if (chip->poll_mode)
500 poll_transfer(dws);
501
502 return;
503
504early_exit:
505 giveback(dws);
e24c7452
FT
506}
507
ec37e8e1
BS
508static int dw_spi_transfer_one_message(struct spi_master *master,
509 struct spi_message *msg)
e24c7452 510{
ec37e8e1 511 struct dw_spi *dws = spi_master_get_devdata(master);
e24c7452 512
ec37e8e1 513 dws->cur_msg = msg;
c3c6e231 514 /* Initial message state */
e24c7452
FT
515 dws->cur_msg->state = START_STATE;
516 dws->cur_transfer = list_entry(dws->cur_msg->transfers.next,
517 struct spi_transfer,
518 transfer_list);
519 dws->cur_chip = spi_get_ctldata(dws->cur_msg->spi);
520
ec37e8e1 521 /* Launch transfers */
e24c7452
FT
522 tasklet_schedule(&dws->pump_transfers);
523
e24c7452
FT
524 return 0;
525}
526
527/* This may be called twice for each spi dev */
528static int dw_spi_setup(struct spi_device *spi)
529{
530 struct dw_spi_chip *chip_info = NULL;
531 struct chip_data *chip;
d9c73bb8 532 int ret;
e24c7452 533
e24c7452
FT
534 /* Only alloc on first setup */
535 chip = spi_get_ctldata(spi);
536 if (!chip) {
a97c883a 537 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
e24c7452
FT
538 if (!chip)
539 return -ENOMEM;
43f627ac 540 spi_set_ctldata(spi, chip);
e24c7452
FT
541 }
542
543 /*
544 * Protocol drivers may change the chip settings, so...
545 * if chip_info exists, use it
546 */
547 chip_info = spi->controller_data;
548
549 /* chip_info doesn't always exist */
550 if (chip_info) {
551 if (chip_info->cs_control)
552 chip->cs_control = chip_info->cs_control;
553
554 chip->poll_mode = chip_info->poll_mode;
555 chip->type = chip_info->type;
556
557 chip->rx_threshold = 0;
558 chip->tx_threshold = 0;
559
560 chip->enable_dma = chip_info->enable_dma;
561 }
562
24778be2 563 if (spi->bits_per_word == 8) {
e24c7452
FT
564 chip->n_bytes = 1;
565 chip->dma_width = 1;
24778be2 566 } else if (spi->bits_per_word == 16) {
e24c7452
FT
567 chip->n_bytes = 2;
568 chip->dma_width = 2;
e24c7452
FT
569 }
570 chip->bits_per_word = spi->bits_per_word;
571
552e4509
FT
572 if (!spi->max_speed_hz) {
573 dev_err(&spi->dev, "No max speed HZ parameter\n");
574 return -EINVAL;
575 }
e24c7452
FT
576
577 chip->tmode = 0; /* Tx & Rx */
578 /* Default SPI mode is SCPOL = 0, SCPH = 0 */
579 chip->cr0 = (chip->bits_per_word - 1)
580 | (chip->type << SPI_FRF_OFFSET)
581 | (spi->mode << SPI_MODE_OFFSET)
582 | (chip->tmode << SPI_TMOD_OFFSET);
583
c3ce15bf
AS
584 if (spi->mode & SPI_LOOP)
585 chip->cr0 |= 1 << SPI_SRL_OFFSET;
586
d9c73bb8
BS
587 if (gpio_is_valid(spi->cs_gpio)) {
588 ret = gpio_direction_output(spi->cs_gpio,
589 !(spi->mode & SPI_CS_HIGH));
590 if (ret)
591 return ret;
592 }
593
e24c7452
FT
594 return 0;
595}
596
a97c883a
AL
597static void dw_spi_cleanup(struct spi_device *spi)
598{
599 struct chip_data *chip = spi_get_ctldata(spi);
600
601 kfree(chip);
602 spi_set_ctldata(spi, NULL);
603}
604
e24c7452 605/* Restart the controller, disable all interrupts, clean rx fifo */
30b4b703 606static void spi_hw_init(struct device *dev, struct dw_spi *dws)
e24c7452 607{
45746e82 608 spi_reset_chip(dws);
c587b6fa
FT
609
610 /*
611 * Try to detect the FIFO depth if not set by interface driver,
612 * the depth could be from 2 to 256 from HW spec
613 */
614 if (!dws->fifo_len) {
615 u32 fifo;
fadcace7 616
d297933c 617 for (fifo = 2; fifo <= 256; fifo++) {
7eb187b3
HS
618 dw_writew(dws, DW_SPI_TXFLTR, fifo);
619 if (fifo != dw_readw(dws, DW_SPI_TXFLTR))
c587b6fa
FT
620 break;
621 }
30b4b703 622 dw_writew(dws, DW_SPI_TXFLTR, 0);
c587b6fa 623
d297933c 624 dws->fifo_len = (fifo == 2) ? 0 : fifo - 1;
30b4b703 625 dev_dbg(dev, "Detected FIFO size: %u bytes\n", dws->fifo_len);
c587b6fa 626 }
e24c7452
FT
627}
628
04f421e7 629int dw_spi_add_host(struct device *dev, struct dw_spi *dws)
e24c7452
FT
630{
631 struct spi_master *master;
632 int ret;
633
634 BUG_ON(dws == NULL);
635
04f421e7
BS
636 master = spi_alloc_master(dev, 0);
637 if (!master)
638 return -ENOMEM;
e24c7452
FT
639
640 dws->master = master;
641 dws->type = SSI_MOTO_SPI;
642 dws->prev_chip = NULL;
643 dws->dma_inited = 0;
644 dws->dma_addr = (dma_addr_t)(dws->paddr + 0x60);
c3c6e231 645 snprintf(dws->name, sizeof(dws->name), "dw_spi%d", dws->bus_num);
e24c7452 646
04f421e7 647 ret = devm_request_irq(dev, dws->irq, dw_spi_irq, IRQF_SHARED,
40bfff85 648 dws->name, dws);
e24c7452
FT
649 if (ret < 0) {
650 dev_err(&master->dev, "can not get IRQ\n");
651 goto err_free_master;
652 }
653
c3ce15bf 654 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP;
24778be2 655 master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16);
e24c7452
FT
656 master->bus_num = dws->bus_num;
657 master->num_chipselect = dws->num_cs;
e24c7452 658 master->setup = dw_spi_setup;
a97c883a 659 master->cleanup = dw_spi_cleanup;
ec37e8e1 660 master->transfer_one_message = dw_spi_transfer_one_message;
765ee709 661 master->max_speed_hz = dws->max_freq;
9c6de47d 662 master->dev.of_node = dev->of_node;
e24c7452 663
e24c7452 664 /* Basic HW init */
30b4b703 665 spi_hw_init(dev, dws);
e24c7452 666
7063c0d9
FT
667 if (dws->dma_ops && dws->dma_ops->dma_init) {
668 ret = dws->dma_ops->dma_init(dws);
669 if (ret) {
3dbb3b98 670 dev_warn(dev, "DMA init failed\n");
7063c0d9
FT
671 dws->dma_inited = 0;
672 }
673 }
674
ec37e8e1 675 tasklet_init(&dws->pump_transfers, pump_transfers, (unsigned long)dws);
e24c7452
FT
676
677 spi_master_set_devdata(master, dws);
04f421e7 678 ret = devm_spi_register_master(dev, master);
e24c7452
FT
679 if (ret) {
680 dev_err(&master->dev, "problem registering spi master\n");
ec37e8e1 681 goto err_dma_exit;
e24c7452
FT
682 }
683
53288fe9 684 dw_spi_debugfs_init(dws);
e24c7452
FT
685 return 0;
686
ec37e8e1 687err_dma_exit:
7063c0d9
FT
688 if (dws->dma_ops && dws->dma_ops->dma_exit)
689 dws->dma_ops->dma_exit(dws);
e24c7452 690 spi_enable_chip(dws, 0);
e24c7452
FT
691err_free_master:
692 spi_master_put(master);
e24c7452
FT
693 return ret;
694}
79290a2a 695EXPORT_SYMBOL_GPL(dw_spi_add_host);
e24c7452 696
fd4a319b 697void dw_spi_remove_host(struct dw_spi *dws)
e24c7452 698{
e24c7452
FT
699 if (!dws)
700 return;
53288fe9 701 dw_spi_debugfs_remove(dws);
e24c7452 702
7063c0d9
FT
703 if (dws->dma_ops && dws->dma_ops->dma_exit)
704 dws->dma_ops->dma_exit(dws);
e24c7452
FT
705 spi_enable_chip(dws, 0);
706 /* Disable clk */
707 spi_set_clk(dws, 0);
e24c7452 708}
79290a2a 709EXPORT_SYMBOL_GPL(dw_spi_remove_host);
e24c7452
FT
710
711int dw_spi_suspend_host(struct dw_spi *dws)
712{
713 int ret = 0;
714
ec37e8e1 715 ret = spi_master_suspend(dws->master);
e24c7452
FT
716 if (ret)
717 return ret;
718 spi_enable_chip(dws, 0);
719 spi_set_clk(dws, 0);
720 return ret;
721}
79290a2a 722EXPORT_SYMBOL_GPL(dw_spi_suspend_host);
e24c7452
FT
723
724int dw_spi_resume_host(struct dw_spi *dws)
725{
726 int ret;
727
30b4b703 728 spi_hw_init(&dws->master->dev, dws);
ec37e8e1 729 ret = spi_master_resume(dws->master);
e24c7452
FT
730 if (ret)
731 dev_err(&dws->master->dev, "fail to start queue (%d)\n", ret);
732 return ret;
733}
79290a2a 734EXPORT_SYMBOL_GPL(dw_spi_resume_host);
e24c7452
FT
735
736MODULE_AUTHOR("Feng Tang <feng.tang@intel.com>");
737MODULE_DESCRIPTION("Driver for DesignWare SPI controller core");
738MODULE_LICENSE("GPL v2");