]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/spi/spi-dw.c
spi: dw-mid: take care of FIFO overrun/underrun when do DMA
[mirror_ubuntu-zesty-kernel.git] / drivers / spi / spi-dw.c
CommitLineData
e24c7452 1/*
ca632f55 2 * Designware SPI core controller driver (refer pxa2xx_spi.c)
e24c7452
FT
3 *
4 * Copyright (c) 2009, Intel Corporation.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
e24c7452
FT
14 */
15
16#include <linux/dma-mapping.h>
17#include <linux/interrupt.h>
d7614de4 18#include <linux/module.h>
e24c7452
FT
19#include <linux/highmem.h>
20#include <linux/delay.h>
5a0e3ad6 21#include <linux/slab.h>
e24c7452 22#include <linux/spi/spi.h>
d9c73bb8 23#include <linux/gpio.h>
e24c7452 24
ca632f55 25#include "spi-dw.h"
568a60ed 26
e24c7452
FT
27#ifdef CONFIG_DEBUG_FS
28#include <linux/debugfs.h>
29#endif
30
e24c7452
FT
31/* Slave spi_dev related */
32struct chip_data {
33 u16 cr0;
34 u8 cs; /* chip select pin */
35 u8 n_bytes; /* current is a 1/2/4 byte op */
36 u8 tmode; /* TR/TO/RO/EEPROM */
37 u8 type; /* SPI/SSP/MicroWire */
38
39 u8 poll_mode; /* 1 means use poll mode */
40
41 u32 dma_width;
42 u32 rx_threshold;
43 u32 tx_threshold;
44 u8 enable_dma;
45 u8 bits_per_word;
46 u16 clk_div; /* baud rate divider */
47 u32 speed_hz; /* baud rate */
e24c7452
FT
48 void (*cs_control)(u32 command);
49};
50
51#ifdef CONFIG_DEBUG_FS
e24c7452 52#define SPI_REGS_BUFSIZE 1024
53288fe9
AS
53static ssize_t dw_spi_show_regs(struct file *file, char __user *user_buf,
54 size_t count, loff_t *ppos)
e24c7452 55{
53288fe9 56 struct dw_spi *dws = file->private_data;
e24c7452
FT
57 char *buf;
58 u32 len = 0;
59 ssize_t ret;
60
e24c7452
FT
61 buf = kzalloc(SPI_REGS_BUFSIZE, GFP_KERNEL);
62 if (!buf)
63 return 0;
64
65 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
53288fe9 66 "%s registers:\n", dev_name(&dws->master->dev));
e24c7452
FT
67 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
68 "=================================\n");
69 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 70 "CTRL0: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL0));
e24c7452 71 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 72 "CTRL1: \t\t0x%08x\n", dw_readl(dws, DW_SPI_CTRL1));
e24c7452 73 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 74 "SSIENR: \t0x%08x\n", dw_readl(dws, DW_SPI_SSIENR));
e24c7452 75 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 76 "SER: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SER));
e24c7452 77 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 78 "BAUDR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_BAUDR));
e24c7452 79 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 80 "TXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_TXFLTR));
e24c7452 81 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 82 "RXFTLR: \t0x%08x\n", dw_readl(dws, DW_SPI_RXFLTR));
e24c7452 83 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 84 "TXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_TXFLR));
e24c7452 85 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 86 "RXFLR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_RXFLR));
e24c7452 87 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 88 "SR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_SR));
e24c7452 89 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 90 "IMR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_IMR));
e24c7452 91 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 92 "ISR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_ISR));
e24c7452 93 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 94 "DMACR: \t\t0x%08x\n", dw_readl(dws, DW_SPI_DMACR));
e24c7452 95 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 96 "DMATDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMATDLR));
e24c7452 97 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
7eb187b3 98 "DMARDLR: \t0x%08x\n", dw_readl(dws, DW_SPI_DMARDLR));
e24c7452
FT
99 len += snprintf(buf + len, SPI_REGS_BUFSIZE - len,
100 "=================================\n");
101
53288fe9 102 ret = simple_read_from_buffer(user_buf, count, ppos, buf, len);
e24c7452
FT
103 kfree(buf);
104 return ret;
105}
106
53288fe9 107static const struct file_operations dw_spi_regs_ops = {
e24c7452 108 .owner = THIS_MODULE,
234e3405 109 .open = simple_open,
53288fe9 110 .read = dw_spi_show_regs,
6038f373 111 .llseek = default_llseek,
e24c7452
FT
112};
113
53288fe9 114static int dw_spi_debugfs_init(struct dw_spi *dws)
e24c7452 115{
53288fe9 116 dws->debugfs = debugfs_create_dir("dw_spi", NULL);
e24c7452
FT
117 if (!dws->debugfs)
118 return -ENOMEM;
119
120 debugfs_create_file("registers", S_IFREG | S_IRUGO,
53288fe9 121 dws->debugfs, (void *)dws, &dw_spi_regs_ops);
e24c7452
FT
122 return 0;
123}
124
53288fe9 125static void dw_spi_debugfs_remove(struct dw_spi *dws)
e24c7452 126{
fadcace7 127 debugfs_remove_recursive(dws->debugfs);
e24c7452
FT
128}
129
130#else
53288fe9 131static inline int dw_spi_debugfs_init(struct dw_spi *dws)
e24c7452 132{
20a588fc 133 return 0;
e24c7452
FT
134}
135
53288fe9 136static inline void dw_spi_debugfs_remove(struct dw_spi *dws)
e24c7452
FT
137{
138}
139#endif /* CONFIG_DEBUG_FS */
140
c22c62db
AS
141static void dw_spi_set_cs(struct spi_device *spi, bool enable)
142{
143 struct dw_spi *dws = spi_master_get_devdata(spi->master);
144 struct chip_data *chip = spi_get_ctldata(spi);
145
146 /* Chip select logic is inverted from spi_set_cs() */
147 if (chip->cs_control)
148 chip->cs_control(!enable);
149
150 if (!enable)
151 dw_writel(dws, DW_SPI_SER, BIT(spi->chip_select));
152}
153
2ff271bf
AD
154/* Return the max entries we can fill into tx fifo */
155static inline u32 tx_max(struct dw_spi *dws)
156{
157 u32 tx_left, tx_room, rxtx_gap;
158
159 tx_left = (dws->tx_end - dws->tx) / dws->n_bytes;
7eb187b3 160 tx_room = dws->fifo_len - dw_readw(dws, DW_SPI_TXFLR);
2ff271bf
AD
161
162 /*
163 * Another concern is about the tx/rx mismatch, we
164 * though to use (dws->fifo_len - rxflr - txflr) as
165 * one maximum value for tx, but it doesn't cover the
166 * data which is out of tx/rx fifo and inside the
167 * shift registers. So a control from sw point of
168 * view is taken.
169 */
170 rxtx_gap = ((dws->rx_end - dws->rx) - (dws->tx_end - dws->tx))
171 / dws->n_bytes;
172
173 return min3(tx_left, tx_room, (u32) (dws->fifo_len - rxtx_gap));
174}
175
176/* Return the max entries we should read out of rx fifo */
177static inline u32 rx_max(struct dw_spi *dws)
178{
179 u32 rx_left = (dws->rx_end - dws->rx) / dws->n_bytes;
180
fadcace7 181 return min_t(u32, rx_left, dw_readw(dws, DW_SPI_RXFLR));
2ff271bf
AD
182}
183
3b8a4dd3 184static void dw_writer(struct dw_spi *dws)
e24c7452 185{
2ff271bf 186 u32 max = tx_max(dws);
de6efe0a 187 u16 txw = 0;
e24c7452 188
2ff271bf
AD
189 while (max--) {
190 /* Set the tx word if the transfer's original "tx" is not null */
191 if (dws->tx_end - dws->len) {
192 if (dws->n_bytes == 1)
193 txw = *(u8 *)(dws->tx);
194 else
195 txw = *(u16 *)(dws->tx);
196 }
7eb187b3 197 dw_writew(dws, DW_SPI_DR, txw);
2ff271bf 198 dws->tx += dws->n_bytes;
e24c7452 199 }
e24c7452
FT
200}
201
3b8a4dd3 202static void dw_reader(struct dw_spi *dws)
e24c7452 203{
2ff271bf 204 u32 max = rx_max(dws);
de6efe0a 205 u16 rxw;
e24c7452 206
2ff271bf 207 while (max--) {
7eb187b3 208 rxw = dw_readw(dws, DW_SPI_DR);
de6efe0a
FT
209 /* Care rx only if the transfer's original "rx" is not null */
210 if (dws->rx_end - dws->len) {
211 if (dws->n_bytes == 1)
212 *(u8 *)(dws->rx) = rxw;
213 else
214 *(u16 *)(dws->rx) = rxw;
215 }
216 dws->rx += dws->n_bytes;
e24c7452 217 }
e24c7452
FT
218}
219
e24c7452
FT
220/*
221 * Note: first step is the protocol driver prepares
222 * a dma-capable memory, and this func just need translate
223 * the virt addr to physical
224 */
c22c62db
AS
225static int map_dma_buffers(struct spi_master *master,
226 struct spi_device *spi, struct spi_transfer *transfer)
e24c7452 227{
c22c62db
AS
228 struct dw_spi *dws = spi_master_get_devdata(master);
229 struct chip_data *chip = spi_get_ctldata(spi);
230
231 if (!master->cur_msg->is_dma_mapped
7063c0d9 232 || !dws->dma_inited
c22c62db 233 || !chip->enable_dma
7063c0d9 234 || !dws->dma_ops)
e24c7452
FT
235 return 0;
236
c22c62db
AS
237 if (transfer->tx_dma)
238 dws->tx_dma = transfer->tx_dma;
e24c7452 239
c22c62db
AS
240 if (transfer->rx_dma)
241 dws->rx_dma = transfer->rx_dma;
e24c7452
FT
242
243 return 1;
244}
245
e24c7452
FT
246static void int_error_stop(struct dw_spi *dws, const char *msg)
247{
45746e82 248 spi_reset_chip(dws);
e24c7452
FT
249
250 dev_err(&dws->master->dev, "%s\n", msg);
c22c62db
AS
251 dws->master->cur_msg->status = -EIO;
252 spi_finalize_current_transfer(dws->master);
e24c7452
FT
253}
254
e24c7452
FT
255static irqreturn_t interrupt_transfer(struct dw_spi *dws)
256{
7eb187b3 257 u16 irq_status = dw_readw(dws, DW_SPI_ISR);
e24c7452 258
e24c7452
FT
259 /* Error handling */
260 if (irq_status & (SPI_INT_TXOI | SPI_INT_RXOI | SPI_INT_RXUI)) {
7eb187b3
HS
261 dw_readw(dws, DW_SPI_TXOICR);
262 dw_readw(dws, DW_SPI_RXOICR);
263 dw_readw(dws, DW_SPI_RXUICR);
3b8a4dd3 264 int_error_stop(dws, "interrupt_transfer: fifo overrun/underrun");
e24c7452
FT
265 return IRQ_HANDLED;
266 }
267
3b8a4dd3
AD
268 dw_reader(dws);
269 if (dws->rx_end == dws->rx) {
270 spi_mask_intr(dws, SPI_INT_TXEI);
c22c62db 271 spi_finalize_current_transfer(dws->master);
3b8a4dd3
AD
272 return IRQ_HANDLED;
273 }
552e4509
FT
274 if (irq_status & SPI_INT_TXEI) {
275 spi_mask_intr(dws, SPI_INT_TXEI);
3b8a4dd3
AD
276 dw_writer(dws);
277 /* Enable TX irq always, it will be disabled when RX finished */
278 spi_umask_intr(dws, SPI_INT_TXEI);
e24c7452
FT
279 }
280
e24c7452
FT
281 return IRQ_HANDLED;
282}
283
284static irqreturn_t dw_spi_irq(int irq, void *dev_id)
285{
c22c62db
AS
286 struct spi_master *master = dev_id;
287 struct dw_spi *dws = spi_master_get_devdata(master);
7eb187b3 288 u16 irq_status = dw_readw(dws, DW_SPI_ISR) & 0x3f;
cbcc062a 289
cbcc062a
YW
290 if (!irq_status)
291 return IRQ_NONE;
e24c7452 292
c22c62db 293 if (!master->cur_msg) {
e24c7452 294 spi_mask_intr(dws, SPI_INT_TXEI);
e24c7452
FT
295 return IRQ_HANDLED;
296 }
297
298 return dws->transfer_handler(dws);
299}
300
301/* Must be called inside pump_transfers() */
c22c62db 302static int poll_transfer(struct dw_spi *dws)
e24c7452 303{
2ff271bf
AD
304 do {
305 dw_writer(dws);
de6efe0a 306 dw_reader(dws);
2ff271bf
AD
307 cpu_relax();
308 } while (dws->rx_end > dws->rx);
e24c7452 309
c22c62db 310 return 0;
e24c7452
FT
311}
312
c22c62db
AS
313static int dw_spi_transfer_one(struct spi_master *master,
314 struct spi_device *spi, struct spi_transfer *transfer)
e24c7452 315{
c22c62db
AS
316 struct dw_spi *dws = spi_master_get_devdata(master);
317 struct chip_data *chip = spi_get_ctldata(spi);
e24c7452 318 u8 imask = 0;
ea11370f 319 u16 txlevel = 0;
e24c7452
FT
320 u16 clk_div = 0;
321 u32 speed = 0;
322 u32 cr0 = 0;
9f14538e 323 int ret;
e24c7452 324
e24c7452
FT
325 dws->n_bytes = chip->n_bytes;
326 dws->dma_width = chip->dma_width;
e24c7452
FT
327
328 dws->rx_dma = transfer->rx_dma;
329 dws->tx_dma = transfer->tx_dma;
330 dws->tx = (void *)transfer->tx_buf;
331 dws->tx_end = dws->tx + transfer->len;
332 dws->rx = transfer->rx_buf;
333 dws->rx_end = dws->rx + transfer->len;
c22c62db 334 dws->len = transfer->len;
e24c7452 335
0b2e8915
AS
336 spi_enable_chip(dws, 0);
337
e24c7452
FT
338 cr0 = chip->cr0;
339
340 /* Handle per transfer options for bpw and speed */
341 if (transfer->speed_hz) {
342 speed = chip->speed_hz;
343
341c7dc7 344 if ((transfer->speed_hz != speed) || !chip->clk_div) {
e24c7452 345 speed = transfer->speed_hz;
e24c7452
FT
346
347 /* clk_div doesn't support odd number */
341c7dc7 348 clk_div = (dws->max_freq / speed + 1) & 0xfffe;
e24c7452
FT
349
350 chip->speed_hz = speed;
351 chip->clk_div = clk_div;
0b2e8915
AS
352
353 spi_set_clk(dws, chip->clk_div);
e24c7452
FT
354 }
355 }
356 if (transfer->bits_per_word) {
e31abce7
AS
357 if (transfer->bits_per_word == 8) {
358 dws->n_bytes = 1;
359 dws->dma_width = 1;
360 } else if (transfer->bits_per_word == 16) {
361 dws->n_bytes = 2;
362 dws->dma_width = 2;
363 }
364 cr0 = (transfer->bits_per_word - 1)
e24c7452
FT
365 | (chip->type << SPI_FRF_OFFSET)
366 | (spi->mode << SPI_MODE_OFFSET)
367 | (chip->tmode << SPI_TMOD_OFFSET);
368 }
e24c7452 369
052dc7c4
GS
370 /*
371 * Adjust transfer mode if necessary. Requires platform dependent
372 * chipselect mechanism.
373 */
c22c62db 374 if (chip->cs_control) {
052dc7c4 375 if (dws->rx && dws->tx)
e3e55ff5 376 chip->tmode = SPI_TMOD_TR;
052dc7c4 377 else if (dws->rx)
e3e55ff5 378 chip->tmode = SPI_TMOD_RO;
052dc7c4 379 else
e3e55ff5 380 chip->tmode = SPI_TMOD_TO;
052dc7c4 381
e3e55ff5 382 cr0 &= ~SPI_TMOD_MASK;
052dc7c4
GS
383 cr0 |= (chip->tmode << SPI_TMOD_OFFSET);
384 }
385
0b2e8915 386 dw_writew(dws, DW_SPI_CTRL0, cr0);
0b2e8915 387
e24c7452 388 /* Check if current transfer is a DMA transaction */
c22c62db 389 dws->dma_mapped = map_dma_buffers(master, spi, transfer);
e24c7452 390
0b2e8915
AS
391 /* For poll mode just disable all interrupts */
392 spi_mask_intr(dws, 0xff);
393
552e4509
FT
394 /*
395 * Interrupt mode
396 * we only need set the TXEI IRQ, as TX/RX always happen syncronizely
397 */
9f14538e
AS
398 if (dws->dma_mapped) {
399 ret = dws->dma_ops->dma_setup(dws);
400 if (ret < 0) {
401 spi_enable_chip(dws, 1);
402 return ret;
403 }
404 } else if (!chip->poll_mode) {
ea11370f 405 txlevel = min_t(u16, dws->fifo_len / 2, dws->len / dws->n_bytes);
0b2e8915 406 dw_writew(dws, DW_SPI_TXFLTR, txlevel);
552e4509 407
0b2e8915 408 /* Set the interrupt mask */
fadcace7
JH
409 imask |= SPI_INT_TXEI | SPI_INT_TXOI |
410 SPI_INT_RXUI | SPI_INT_RXOI;
0b2e8915
AS
411 spi_umask_intr(dws, imask);
412
e24c7452
FT
413 dws->transfer_handler = interrupt_transfer;
414 }
415
0b2e8915 416 spi_enable_chip(dws, 1);
e24c7452 417
9f14538e
AS
418 if (dws->dma_mapped) {
419 ret = dws->dma_ops->dma_transfer(dws);
420 if (ret < 0)
421 return ret;
422 }
e24c7452
FT
423
424 if (chip->poll_mode)
c22c62db 425 return poll_transfer(dws);
e24c7452 426
c22c62db 427 return 1;
e24c7452
FT
428}
429
c22c62db 430static void dw_spi_handle_err(struct spi_master *master,
ec37e8e1 431 struct spi_message *msg)
e24c7452 432{
ec37e8e1 433 struct dw_spi *dws = spi_master_get_devdata(master);
e24c7452 434
c22c62db 435 spi_reset_chip(dws);
e24c7452
FT
436}
437
438/* This may be called twice for each spi dev */
439static int dw_spi_setup(struct spi_device *spi)
440{
441 struct dw_spi_chip *chip_info = NULL;
442 struct chip_data *chip;
d9c73bb8 443 int ret;
e24c7452 444
e24c7452
FT
445 /* Only alloc on first setup */
446 chip = spi_get_ctldata(spi);
447 if (!chip) {
a97c883a 448 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
e24c7452
FT
449 if (!chip)
450 return -ENOMEM;
43f627ac 451 spi_set_ctldata(spi, chip);
e24c7452
FT
452 }
453
454 /*
455 * Protocol drivers may change the chip settings, so...
456 * if chip_info exists, use it
457 */
458 chip_info = spi->controller_data;
459
460 /* chip_info doesn't always exist */
461 if (chip_info) {
462 if (chip_info->cs_control)
463 chip->cs_control = chip_info->cs_control;
464
465 chip->poll_mode = chip_info->poll_mode;
466 chip->type = chip_info->type;
467
468 chip->rx_threshold = 0;
469 chip->tx_threshold = 0;
470
471 chip->enable_dma = chip_info->enable_dma;
472 }
473
24778be2 474 if (spi->bits_per_word == 8) {
e24c7452
FT
475 chip->n_bytes = 1;
476 chip->dma_width = 1;
24778be2 477 } else if (spi->bits_per_word == 16) {
e24c7452
FT
478 chip->n_bytes = 2;
479 chip->dma_width = 2;
e24c7452
FT
480 }
481 chip->bits_per_word = spi->bits_per_word;
482
552e4509
FT
483 if (!spi->max_speed_hz) {
484 dev_err(&spi->dev, "No max speed HZ parameter\n");
485 return -EINVAL;
486 }
e24c7452
FT
487
488 chip->tmode = 0; /* Tx & Rx */
489 /* Default SPI mode is SCPOL = 0, SCPH = 0 */
490 chip->cr0 = (chip->bits_per_word - 1)
491 | (chip->type << SPI_FRF_OFFSET)
492 | (spi->mode << SPI_MODE_OFFSET)
493 | (chip->tmode << SPI_TMOD_OFFSET);
494
c3ce15bf
AS
495 if (spi->mode & SPI_LOOP)
496 chip->cr0 |= 1 << SPI_SRL_OFFSET;
497
d9c73bb8
BS
498 if (gpio_is_valid(spi->cs_gpio)) {
499 ret = gpio_direction_output(spi->cs_gpio,
500 !(spi->mode & SPI_CS_HIGH));
501 if (ret)
502 return ret;
503 }
504
e24c7452
FT
505 return 0;
506}
507
a97c883a
AL
508static void dw_spi_cleanup(struct spi_device *spi)
509{
510 struct chip_data *chip = spi_get_ctldata(spi);
511
512 kfree(chip);
513 spi_set_ctldata(spi, NULL);
514}
515
e24c7452 516/* Restart the controller, disable all interrupts, clean rx fifo */
30b4b703 517static void spi_hw_init(struct device *dev, struct dw_spi *dws)
e24c7452 518{
45746e82 519 spi_reset_chip(dws);
c587b6fa
FT
520
521 /*
522 * Try to detect the FIFO depth if not set by interface driver,
523 * the depth could be from 2 to 256 from HW spec
524 */
525 if (!dws->fifo_len) {
526 u32 fifo;
fadcace7 527
9d239d35 528 for (fifo = 1; fifo < 256; fifo++) {
7eb187b3
HS
529 dw_writew(dws, DW_SPI_TXFLTR, fifo);
530 if (fifo != dw_readw(dws, DW_SPI_TXFLTR))
c587b6fa
FT
531 break;
532 }
30b4b703 533 dw_writew(dws, DW_SPI_TXFLTR, 0);
c587b6fa 534
9d239d35 535 dws->fifo_len = (fifo == 1) ? 0 : fifo;
30b4b703 536 dev_dbg(dev, "Detected FIFO size: %u bytes\n", dws->fifo_len);
c587b6fa 537 }
e24c7452
FT
538}
539
04f421e7 540int dw_spi_add_host(struct device *dev, struct dw_spi *dws)
e24c7452
FT
541{
542 struct spi_master *master;
543 int ret;
544
545 BUG_ON(dws == NULL);
546
04f421e7
BS
547 master = spi_alloc_master(dev, 0);
548 if (!master)
549 return -ENOMEM;
e24c7452
FT
550
551 dws->master = master;
552 dws->type = SSI_MOTO_SPI;
e24c7452
FT
553 dws->dma_inited = 0;
554 dws->dma_addr = (dma_addr_t)(dws->paddr + 0x60);
c3c6e231 555 snprintf(dws->name, sizeof(dws->name), "dw_spi%d", dws->bus_num);
e24c7452 556
04f421e7 557 ret = devm_request_irq(dev, dws->irq, dw_spi_irq, IRQF_SHARED,
c22c62db 558 dws->name, master);
e24c7452
FT
559 if (ret < 0) {
560 dev_err(&master->dev, "can not get IRQ\n");
561 goto err_free_master;
562 }
563
c3ce15bf 564 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP;
24778be2 565 master->bits_per_word_mask = SPI_BPW_MASK(8) | SPI_BPW_MASK(16);
e24c7452
FT
566 master->bus_num = dws->bus_num;
567 master->num_chipselect = dws->num_cs;
e24c7452 568 master->setup = dw_spi_setup;
a97c883a 569 master->cleanup = dw_spi_cleanup;
c22c62db
AS
570 master->set_cs = dw_spi_set_cs;
571 master->transfer_one = dw_spi_transfer_one;
572 master->handle_err = dw_spi_handle_err;
765ee709 573 master->max_speed_hz = dws->max_freq;
9c6de47d 574 master->dev.of_node = dev->of_node;
e24c7452 575
e24c7452 576 /* Basic HW init */
30b4b703 577 spi_hw_init(dev, dws);
e24c7452 578
7063c0d9
FT
579 if (dws->dma_ops && dws->dma_ops->dma_init) {
580 ret = dws->dma_ops->dma_init(dws);
581 if (ret) {
3dbb3b98 582 dev_warn(dev, "DMA init failed\n");
7063c0d9
FT
583 dws->dma_inited = 0;
584 }
585 }
586
e24c7452 587 spi_master_set_devdata(master, dws);
04f421e7 588 ret = devm_spi_register_master(dev, master);
e24c7452
FT
589 if (ret) {
590 dev_err(&master->dev, "problem registering spi master\n");
ec37e8e1 591 goto err_dma_exit;
e24c7452
FT
592 }
593
53288fe9 594 dw_spi_debugfs_init(dws);
e24c7452
FT
595 return 0;
596
ec37e8e1 597err_dma_exit:
7063c0d9
FT
598 if (dws->dma_ops && dws->dma_ops->dma_exit)
599 dws->dma_ops->dma_exit(dws);
e24c7452 600 spi_enable_chip(dws, 0);
e24c7452
FT
601err_free_master:
602 spi_master_put(master);
e24c7452
FT
603 return ret;
604}
79290a2a 605EXPORT_SYMBOL_GPL(dw_spi_add_host);
e24c7452 606
fd4a319b 607void dw_spi_remove_host(struct dw_spi *dws)
e24c7452 608{
e24c7452
FT
609 if (!dws)
610 return;
53288fe9 611 dw_spi_debugfs_remove(dws);
e24c7452 612
7063c0d9
FT
613 if (dws->dma_ops && dws->dma_ops->dma_exit)
614 dws->dma_ops->dma_exit(dws);
e24c7452
FT
615 spi_enable_chip(dws, 0);
616 /* Disable clk */
617 spi_set_clk(dws, 0);
e24c7452 618}
79290a2a 619EXPORT_SYMBOL_GPL(dw_spi_remove_host);
e24c7452
FT
620
621int dw_spi_suspend_host(struct dw_spi *dws)
622{
623 int ret = 0;
624
ec37e8e1 625 ret = spi_master_suspend(dws->master);
e24c7452
FT
626 if (ret)
627 return ret;
628 spi_enable_chip(dws, 0);
629 spi_set_clk(dws, 0);
630 return ret;
631}
79290a2a 632EXPORT_SYMBOL_GPL(dw_spi_suspend_host);
e24c7452
FT
633
634int dw_spi_resume_host(struct dw_spi *dws)
635{
636 int ret;
637
30b4b703 638 spi_hw_init(&dws->master->dev, dws);
ec37e8e1 639 ret = spi_master_resume(dws->master);
e24c7452
FT
640 if (ret)
641 dev_err(&dws->master->dev, "fail to start queue (%d)\n", ret);
642 return ret;
643}
79290a2a 644EXPORT_SYMBOL_GPL(dw_spi_resume_host);
e24c7452
FT
645
646MODULE_AUTHOR("Feng Tang <feng.tang@intel.com>");
647MODULE_DESCRIPTION("Driver for DesignWare SPI controller core");
648MODULE_LICENSE("GPL v2");