]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/spi/spi-fsl-espi.c
spi: fsl-espi: simplify fsl_espi_setup_transfer
[mirror_ubuntu-artful-kernel.git] / drivers / spi / spi-fsl-espi.c
CommitLineData
8b60d6c2
MH
1/*
2 * Freescale eSPI controller driver.
3 *
4 * Copyright 2010 Freescale Semiconductor, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 */
8b60d6c2 11#include <linux/delay.h>
a3108360 12#include <linux/err.h>
8b60d6c2 13#include <linux/fsl_devices.h>
a3108360 14#include <linux/interrupt.h>
a3108360 15#include <linux/module.h>
8b60d6c2
MH
16#include <linux/mm.h>
17#include <linux/of.h>
5af50730
RH
18#include <linux/of_address.h>
19#include <linux/of_irq.h>
8b60d6c2 20#include <linux/of_platform.h>
a3108360
XL
21#include <linux/platform_device.h>
22#include <linux/spi/spi.h>
e9abb4db 23#include <linux/pm_runtime.h>
8b60d6c2
MH
24#include <sysdev/fsl_soc.h>
25
ca632f55 26#include "spi-fsl-lib.h"
8b60d6c2
MH
27
28/* eSPI Controller registers */
29struct fsl_espi_reg {
30 __be32 mode; /* 0x000 - eSPI mode register */
31 __be32 event; /* 0x004 - eSPI event register */
32 __be32 mask; /* 0x008 - eSPI mask register */
33 __be32 command; /* 0x00c - eSPI command register */
34 __be32 transmit; /* 0x010 - eSPI transmit FIFO access register*/
35 __be32 receive; /* 0x014 - eSPI receive FIFO access register*/
36 u8 res[8]; /* 0x018 - 0x01c reserved */
37 __be32 csmode[4]; /* 0x020 - 0x02c eSPI cs mode register */
38};
39
8b60d6c2
MH
40/* eSPI Controller mode register definitions */
41#define SPMODE_ENABLE (1 << 31)
42#define SPMODE_LOOP (1 << 30)
43#define SPMODE_TXTHR(x) ((x) << 8)
44#define SPMODE_RXTHR(x) ((x) << 0)
45
46/* eSPI Controller CS mode register definitions */
47#define CSMODE_CI_INACTIVEHIGH (1 << 31)
48#define CSMODE_CP_BEGIN_EDGECLK (1 << 30)
49#define CSMODE_REV (1 << 29)
50#define CSMODE_DIV16 (1 << 28)
51#define CSMODE_PM(x) ((x) << 24)
52#define CSMODE_POL_1 (1 << 20)
53#define CSMODE_LEN(x) ((x) << 16)
54#define CSMODE_BEF(x) ((x) << 12)
55#define CSMODE_AFT(x) ((x) << 8)
56#define CSMODE_CG(x) ((x) << 3)
57
58/* Default mode/csmode for eSPI controller */
59#define SPMODE_INIT_VAL (SPMODE_TXTHR(4) | SPMODE_RXTHR(3))
60#define CSMODE_INIT_VAL (CSMODE_POL_1 | CSMODE_BEF(0) \
61 | CSMODE_AFT(0) | CSMODE_CG(1))
62
63/* SPIE register values */
64#define SPIE_NE 0x00000200 /* Not empty */
65#define SPIE_NF 0x00000100 /* Not full */
66
67/* SPIM register values */
68#define SPIM_NE 0x00000200 /* Not empty */
69#define SPIM_NF 0x00000100 /* Not full */
70#define SPIE_RXCNT(reg) ((reg >> 24) & 0x3F)
71#define SPIE_TXCNT(reg) ((reg >> 16) & 0x3F)
72
73/* SPCOM register values */
74#define SPCOM_CS(x) ((x) << 30)
75#define SPCOM_TRANLEN(x) ((x) << 0)
5cfa1e4e 76#define SPCOM_TRANLEN_MAX 0x10000 /* Max transaction length */
8b60d6c2 77
e9abb4db
HK
78#define AUTOSUSPEND_TIMEOUT 2000
79
cce7e3a2
HK
80static void fsl_espi_copy_to_buf(struct spi_message *m,
81 struct mpc8xxx_spi *mspi)
7c159aa8 82{
7c159aa8
HK
83 struct spi_transfer *t;
84 u8 *buf = mspi->local_buf;
85
86 list_for_each_entry(t, &m->transfers, transfer_list) {
cce7e3a2 87 if (t->tx_buf)
7c159aa8 88 memcpy(buf, t->tx_buf, t->len);
cce7e3a2 89 else
7c159aa8 90 memset(buf, 0, t->len);
7c159aa8
HK
91 buf += t->len;
92 }
cce7e3a2
HK
93}
94
95static void fsl_espi_copy_from_buf(struct spi_message *m,
96 struct mpc8xxx_spi *mspi)
97{
98 struct spi_transfer *t;
99 u8 *buf = mspi->local_buf;
7c159aa8 100
cce7e3a2
HK
101 list_for_each_entry(t, &m->transfers, transfer_list) {
102 if (t->rx_buf)
103 memcpy(t->rx_buf, buf, t->len);
104 buf += t->len;
105 }
7c159aa8
HK
106}
107
d3152cf1
HK
108static int fsl_espi_check_message(struct spi_message *m)
109{
110 struct mpc8xxx_spi *mspi = spi_master_get_devdata(m->spi->master);
111 struct spi_transfer *t, *first;
112
113 if (m->frame_length > SPCOM_TRANLEN_MAX) {
114 dev_err(mspi->dev, "message too long, size is %u bytes\n",
115 m->frame_length);
116 return -EMSGSIZE;
117 }
118
119 first = list_first_entry(&m->transfers, struct spi_transfer,
120 transfer_list);
121 list_for_each_entry(t, &m->transfers, transfer_list) {
122 if (first->bits_per_word != t->bits_per_word ||
123 first->speed_hz != t->speed_hz) {
124 dev_err(mspi->dev, "bits_per_word/speed_hz should be the same for all transfers\n");
125 return -EINVAL;
126 }
127 }
128
129 return 0;
130}
131
8b60d6c2
MH
132static void fsl_espi_change_mode(struct spi_device *spi)
133{
134 struct mpc8xxx_spi *mspi = spi_master_get_devdata(spi->master);
135 struct spi_mpc8xxx_cs *cs = spi->controller_state;
136 struct fsl_espi_reg *reg_base = mspi->reg_base;
137 __be32 __iomem *mode = &reg_base->csmode[spi->chip_select];
138 __be32 __iomem *espi_mode = &reg_base->mode;
139 u32 tmp;
140 unsigned long flags;
141
142 /* Turn off IRQs locally to minimize time that SPI is disabled. */
143 local_irq_save(flags);
144
145 /* Turn off SPI unit prior changing mode */
146 tmp = mpc8xxx_spi_read_reg(espi_mode);
147 mpc8xxx_spi_write_reg(espi_mode, tmp & ~SPMODE_ENABLE);
148 mpc8xxx_spi_write_reg(mode, cs->hw_mode);
149 mpc8xxx_spi_write_reg(espi_mode, tmp);
150
151 local_irq_restore(flags);
152}
153
154static u32 fsl_espi_tx_buf_lsb(struct mpc8xxx_spi *mpc8xxx_spi)
155{
156 u32 data;
157 u16 data_h;
158 u16 data_l;
159 const u32 *tx = mpc8xxx_spi->tx;
160
161 if (!tx)
162 return 0;
163
164 data = *tx++ << mpc8xxx_spi->tx_shift;
165 data_l = data & 0xffff;
166 data_h = (data >> 16) & 0xffff;
167 swab16s(&data_l);
168 swab16s(&data_h);
169 data = data_h | data_l;
170
171 mpc8xxx_spi->tx = tx;
172 return data;
173}
174
ea616ee2 175static void fsl_espi_setup_transfer(struct spi_device *spi,
8b60d6c2
MH
176 struct spi_transfer *t)
177{
178 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
d198ebfb
HK
179 int bits_per_word = t ? t->bits_per_word : spi->bits_per_word;
180 u32 hz = t ? t->speed_hz : spi->max_speed_hz;
8b60d6c2 181 u8 pm;
8b60d6c2
MH
182 struct spi_mpc8xxx_cs *cs = spi->controller_state;
183
8b60d6c2
MH
184 cs->rx_shift = 0;
185 cs->tx_shift = 0;
186 cs->get_rx = mpc8xxx_spi_rx_buf_u32;
187 cs->get_tx = mpc8xxx_spi_tx_buf_u32;
188 if (bits_per_word <= 8) {
189 cs->rx_shift = 8 - bits_per_word;
51faed69 190 } else {
8b60d6c2
MH
191 cs->rx_shift = 16 - bits_per_word;
192 if (spi->mode & SPI_LSB_FIRST)
193 cs->get_tx = fsl_espi_tx_buf_lsb;
8b60d6c2
MH
194 }
195
196 mpc8xxx_spi->rx_shift = cs->rx_shift;
197 mpc8xxx_spi->tx_shift = cs->tx_shift;
198 mpc8xxx_spi->get_rx = cs->get_rx;
199 mpc8xxx_spi->get_tx = cs->get_tx;
200
8b60d6c2
MH
201 /* mask out bits we are going to set */
202 cs->hw_mode &= ~(CSMODE_LEN(0xF) | CSMODE_DIV16 | CSMODE_PM(0xF));
203
a755af52 204 cs->hw_mode |= CSMODE_LEN(bits_per_word - 1);
8b60d6c2
MH
205
206 if ((mpc8xxx_spi->spibrg / hz) > 64) {
207 cs->hw_mode |= CSMODE_DIV16;
35faa55c 208 pm = DIV_ROUND_UP(mpc8xxx_spi->spibrg, hz * 16 * 4);
8b60d6c2 209
87bf5ab8 210 WARN_ONCE(pm > 33, "%s: Requested speed is too low: %d Hz. "
8b60d6c2 211 "Will use %d Hz instead.\n", dev_name(&spi->dev),
87bf5ab8
SAS
212 hz, mpc8xxx_spi->spibrg / (4 * 16 * (32 + 1)));
213 if (pm > 33)
214 pm = 33;
8b60d6c2 215 } else {
35faa55c 216 pm = DIV_ROUND_UP(mpc8xxx_spi->spibrg, hz * 4);
8b60d6c2
MH
217 }
218 if (pm)
219 pm--;
87bf5ab8
SAS
220 if (pm < 2)
221 pm = 2;
8b60d6c2
MH
222
223 cs->hw_mode |= CSMODE_PM(pm);
224
225 fsl_espi_change_mode(spi);
8b60d6c2
MH
226}
227
8b60d6c2
MH
228static int fsl_espi_bufs(struct spi_device *spi, struct spi_transfer *t)
229{
230 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
231 struct fsl_espi_reg *reg_base = mpc8xxx_spi->reg_base;
5bcc6a2f 232 u32 word;
8b60d6c2
MH
233 int ret;
234
8b60d6c2 235 mpc8xxx_spi->len = t->len;
5bcc6a2f 236 mpc8xxx_spi->count = roundup(t->len, 4) / 4;
8b60d6c2
MH
237
238 mpc8xxx_spi->tx = t->tx_buf;
239 mpc8xxx_spi->rx = t->rx_buf;
240
16735d02 241 reinit_completion(&mpc8xxx_spi->done);
8b60d6c2
MH
242
243 /* Set SPCOM[CS] and SPCOM[TRANLEN] field */
8b60d6c2
MH
244 mpc8xxx_spi_write_reg(&reg_base->command,
245 (SPCOM_CS(spi->chip_select) | SPCOM_TRANLEN(t->len - 1)));
246
5bcc6a2f
HK
247 /* enable rx ints */
248 mpc8xxx_spi_write_reg(&reg_base->mask, SPIM_NE);
249
250 /* transmit word */
251 word = mpc8xxx_spi->get_tx(mpc8xxx_spi);
252 mpc8xxx_spi_write_reg(&reg_base->transmit, word);
8b60d6c2 253
aa70e567
NH
254 /* Won't hang up forever, SPI bus sometimes got lost interrupts... */
255 ret = wait_for_completion_timeout(&mpc8xxx_spi->done, 2 * HZ);
256 if (ret == 0)
257 dev_err(mpc8xxx_spi->dev,
258 "Transaction hanging up (left %d bytes)\n",
259 mpc8xxx_spi->count);
8b60d6c2
MH
260
261 /* disable rx ints */
262 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
263
84ccfc37 264 return mpc8xxx_spi->count > 0 ? -EMSGSIZE : 0;
8b60d6c2
MH
265}
266
38d003f1 267static int fsl_espi_trans(struct spi_message *m, struct spi_transfer *trans)
8b60d6c2 268{
38d003f1 269 struct mpc8xxx_spi *mspi = spi_master_get_devdata(m->spi->master);
8b60d6c2 270 struct spi_device *spi = m->spi;
38d003f1 271 int ret;
8b60d6c2 272
38d003f1 273 fsl_espi_copy_to_buf(m, mspi);
faceef39 274 fsl_espi_setup_transfer(spi, trans);
8b60d6c2 275
06af115d 276 ret = fsl_espi_bufs(spi, trans);
8b60d6c2 277
faceef39
HK
278 if (trans->delay_usecs)
279 udelay(trans->delay_usecs);
8b60d6c2 280
8b60d6c2 281 fsl_espi_setup_transfer(spi, NULL);
e33a3ade 282
cce7e3a2
HK
283 if (!ret)
284 fsl_espi_copy_from_buf(m, mspi);
e33a3ade
HK
285
286 return ret;
8b60d6c2
MH
287}
288
c592becb
HK
289static int fsl_espi_do_one_msg(struct spi_master *master,
290 struct spi_message *m)
8b60d6c2 291{
96361faf 292 struct mpc8xxx_spi *mspi = spi_master_get_devdata(m->spi->master);
06af115d 293 unsigned int delay_usecs = 0;
faceef39 294 struct spi_transfer *t, trans = {};
e33a3ade 295 int ret;
8b60d6c2 296
d3152cf1
HK
297 ret = fsl_espi_check_message(m);
298 if (ret)
299 goto out;
300
8b60d6c2 301 list_for_each_entry(t, &m->transfers, transfer_list) {
96361faf
HK
302 if (t->delay_usecs > delay_usecs)
303 delay_usecs = t->delay_usecs;
8b60d6c2
MH
304 }
305
96361faf
HK
306 t = list_first_entry(&m->transfers, struct spi_transfer,
307 transfer_list);
308
06af115d 309 trans.len = m->frame_length;
96361faf
HK
310 trans.speed_hz = t->speed_hz;
311 trans.bits_per_word = t->bits_per_word;
312 trans.delay_usecs = delay_usecs;
313 trans.tx_buf = mspi->local_buf;
314 trans.rx_buf = mspi->local_buf;
8b60d6c2 315
06af115d
HK
316 if (trans.len)
317 ret = fsl_espi_trans(m, &trans);
8b60d6c2 318
faceef39 319 m->actual_length = ret ? 0 : trans.len;
d3152cf1 320out:
0319d499
HK
321 if (m->status == -EINPROGRESS)
322 m->status = ret;
323
c592becb 324 spi_finalize_current_message(master);
0319d499
HK
325
326 return ret;
8b60d6c2
MH
327}
328
329static int fsl_espi_setup(struct spi_device *spi)
330{
331 struct mpc8xxx_spi *mpc8xxx_spi;
332 struct fsl_espi_reg *reg_base;
8b60d6c2
MH
333 u32 hw_mode;
334 u32 loop_mode;
d9f26748 335 struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi);
8b60d6c2
MH
336
337 if (!spi->max_speed_hz)
338 return -EINVAL;
339
340 if (!cs) {
d9f26748 341 cs = kzalloc(sizeof(*cs), GFP_KERNEL);
8b60d6c2
MH
342 if (!cs)
343 return -ENOMEM;
d9f26748 344 spi_set_ctldata(spi, cs);
8b60d6c2
MH
345 }
346
347 mpc8xxx_spi = spi_master_get_devdata(spi->master);
348 reg_base = mpc8xxx_spi->reg_base;
349
e9abb4db
HK
350 pm_runtime_get_sync(mpc8xxx_spi->dev);
351
25985edc 352 hw_mode = cs->hw_mode; /* Save original settings */
8b60d6c2
MH
353 cs->hw_mode = mpc8xxx_spi_read_reg(
354 &reg_base->csmode[spi->chip_select]);
355 /* mask out bits we are going to set */
356 cs->hw_mode &= ~(CSMODE_CP_BEGIN_EDGECLK | CSMODE_CI_INACTIVEHIGH
357 | CSMODE_REV);
358
359 if (spi->mode & SPI_CPHA)
360 cs->hw_mode |= CSMODE_CP_BEGIN_EDGECLK;
361 if (spi->mode & SPI_CPOL)
362 cs->hw_mode |= CSMODE_CI_INACTIVEHIGH;
363 if (!(spi->mode & SPI_LSB_FIRST))
364 cs->hw_mode |= CSMODE_REV;
365
366 /* Handle the loop mode */
367 loop_mode = mpc8xxx_spi_read_reg(&reg_base->mode);
368 loop_mode &= ~SPMODE_LOOP;
369 if (spi->mode & SPI_LOOP)
370 loop_mode |= SPMODE_LOOP;
371 mpc8xxx_spi_write_reg(&reg_base->mode, loop_mode);
372
ea616ee2 373 fsl_espi_setup_transfer(spi, NULL);
e9abb4db
HK
374
375 pm_runtime_mark_last_busy(mpc8xxx_spi->dev);
376 pm_runtime_put_autosuspend(mpc8xxx_spi->dev);
377
8b60d6c2
MH
378 return 0;
379}
380
d9f26748
AL
381static void fsl_espi_cleanup(struct spi_device *spi)
382{
383 struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi);
384
385 kfree(cs);
386 spi_set_ctldata(spi, NULL);
387}
388
10ed1e6d 389static void fsl_espi_cpu_irq(struct mpc8xxx_spi *mspi, u32 events)
8b60d6c2
MH
390{
391 struct fsl_espi_reg *reg_base = mspi->reg_base;
392
393 /* We need handle RX first */
394 if (events & SPIE_NE) {
e6289d63
MH
395 u32 rx_data, tmp;
396 u8 rx_data_8;
6319a680 397 int rx_nr_bytes = 4;
a12ddd60 398 int ret;
8b60d6c2
MH
399
400 /* Spin until RX is done */
a12ddd60
NH
401 if (SPIE_RXCNT(events) < min(4, mspi->len)) {
402 ret = spin_event_timeout(
403 !(SPIE_RXCNT(events =
404 mpc8xxx_spi_read_reg(&reg_base->event)) <
405 min(4, mspi->len)),
406 10000, 0); /* 10 msec */
407 if (!ret)
408 dev_err(mspi->dev,
409 "tired waiting for SPIE_RXCNT\n");
8b60d6c2 410 }
8b60d6c2 411
e6289d63
MH
412 if (mspi->len >= 4) {
413 rx_data = mpc8xxx_spi_read_reg(&reg_base->receive);
6319a680
NH
414 } else if (mspi->len <= 0) {
415 dev_err(mspi->dev,
416 "unexpected RX(SPIE_NE) interrupt occurred,\n"
417 "(local rxlen %d bytes, reg rxlen %d bytes)\n",
418 min(4, mspi->len), SPIE_RXCNT(events));
419 rx_nr_bytes = 0;
e6289d63 420 } else {
6319a680 421 rx_nr_bytes = mspi->len;
e6289d63
MH
422 tmp = mspi->len;
423 rx_data = 0;
424 while (tmp--) {
425 rx_data_8 = in_8((u8 *)&reg_base->receive);
426 rx_data |= (rx_data_8 << (tmp * 8));
427 }
428
429 rx_data <<= (4 - mspi->len) * 8;
430 }
431
6319a680 432 mspi->len -= rx_nr_bytes;
8b60d6c2
MH
433
434 if (mspi->rx)
435 mspi->get_rx(rx_data, mspi);
436 }
437
438 if (!(events & SPIE_NF)) {
439 int ret;
440
441 /* spin until TX is done */
442 ret = spin_event_timeout(((events = mpc8xxx_spi_read_reg(
7a0a1759 443 &reg_base->event)) & SPIE_NF), 1000, 0);
8b60d6c2
MH
444 if (!ret) {
445 dev_err(mspi->dev, "tired waiting for SPIE_NF\n");
7a0a1759
JW
446
447 /* Clear the SPIE bits */
448 mpc8xxx_spi_write_reg(&reg_base->event, events);
449 complete(&mspi->done);
8b60d6c2
MH
450 return;
451 }
452 }
453
454 /* Clear the events */
455 mpc8xxx_spi_write_reg(&reg_base->event, events);
456
457 mspi->count -= 1;
458 if (mspi->count) {
459 u32 word = mspi->get_tx(mspi);
460
461 mpc8xxx_spi_write_reg(&reg_base->transmit, word);
462 } else {
463 complete(&mspi->done);
464 }
465}
466
467static irqreturn_t fsl_espi_irq(s32 irq, void *context_data)
468{
469 struct mpc8xxx_spi *mspi = context_data;
470 struct fsl_espi_reg *reg_base = mspi->reg_base;
471 irqreturn_t ret = IRQ_NONE;
472 u32 events;
473
474 /* Get interrupt events(tx/rx) */
475 events = mpc8xxx_spi_read_reg(&reg_base->event);
476 if (events)
477 ret = IRQ_HANDLED;
478
479 dev_vdbg(mspi->dev, "%s: events %x\n", __func__, events);
480
481 fsl_espi_cpu_irq(mspi, events);
482
483 return ret;
484}
485
e9abb4db
HK
486#ifdef CONFIG_PM
487static int fsl_espi_runtime_suspend(struct device *dev)
75506d0e 488{
e9abb4db
HK
489 struct spi_master *master = dev_get_drvdata(dev);
490 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
491 struct fsl_espi_reg *reg_base = mpc8xxx_spi->reg_base;
75506d0e
HK
492 u32 regval;
493
75506d0e
HK
494 regval = mpc8xxx_spi_read_reg(&reg_base->mode);
495 regval &= ~SPMODE_ENABLE;
496 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
497
498 return 0;
499}
500
e9abb4db 501static int fsl_espi_runtime_resume(struct device *dev)
75506d0e 502{
e9abb4db
HK
503 struct spi_master *master = dev_get_drvdata(dev);
504 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
505 struct fsl_espi_reg *reg_base = mpc8xxx_spi->reg_base;
75506d0e
HK
506 u32 regval;
507
75506d0e
HK
508 regval = mpc8xxx_spi_read_reg(&reg_base->mode);
509 regval |= SPMODE_ENABLE;
510 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
511
512 return 0;
513}
e9abb4db 514#endif
75506d0e 515
02a595d5 516static size_t fsl_espi_max_message_size(struct spi_device *spi)
b541eef1
MS
517{
518 return SPCOM_TRANLEN_MAX;
519}
520
fd4a319b 521static struct spi_master * fsl_espi_probe(struct device *dev,
8b60d6c2
MH
522 struct resource *mem, unsigned int irq)
523{
8074cf06 524 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
8b60d6c2
MH
525 struct spi_master *master;
526 struct mpc8xxx_spi *mpc8xxx_spi;
527 struct fsl_espi_reg *reg_base;
d0fb47a5
JW
528 struct device_node *nc;
529 const __be32 *prop;
530 u32 regval, csmode;
531 int i, len, ret = 0;
8b60d6c2
MH
532
533 master = spi_alloc_master(dev, sizeof(struct mpc8xxx_spi));
534 if (!master) {
535 ret = -ENOMEM;
536 goto err;
537 }
538
539 dev_set_drvdata(dev, master);
540
c592becb 541 mpc8xxx_spi_probe(dev, mem, irq);
8b60d6c2 542
24778be2 543 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
8b60d6c2 544 master->setup = fsl_espi_setup;
d9f26748 545 master->cleanup = fsl_espi_cleanup;
c592becb 546 master->transfer_one_message = fsl_espi_do_one_msg;
e9abb4db 547 master->auto_runtime_pm = true;
02a595d5 548 master->max_message_size = fsl_espi_max_message_size;
8b60d6c2
MH
549
550 mpc8xxx_spi = spi_master_get_devdata(master);
8b60d6c2 551
1423877b
HK
552 mpc8xxx_spi->local_buf =
553 devm_kmalloc(dev, SPCOM_TRANLEN_MAX, GFP_KERNEL);
554 if (!mpc8xxx_spi->local_buf) {
555 ret = -ENOMEM;
556 goto err_probe;
557 }
558
4178b6b1 559 mpc8xxx_spi->reg_base = devm_ioremap_resource(dev, mem);
37c5db79
AL
560 if (IS_ERR(mpc8xxx_spi->reg_base)) {
561 ret = PTR_ERR(mpc8xxx_spi->reg_base);
8b60d6c2
MH
562 goto err_probe;
563 }
564
565 reg_base = mpc8xxx_spi->reg_base;
566
567 /* Register for SPI Interrupt */
4178b6b1 568 ret = devm_request_irq(dev, mpc8xxx_spi->irq, fsl_espi_irq,
8b60d6c2
MH
569 0, "fsl_espi", mpc8xxx_spi);
570 if (ret)
4178b6b1 571 goto err_probe;
8b60d6c2
MH
572
573 if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE) {
574 mpc8xxx_spi->rx_shift = 16;
575 mpc8xxx_spi->tx_shift = 24;
576 }
577
578 /* SPI controller initializations */
579 mpc8xxx_spi_write_reg(&reg_base->mode, 0);
580 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
581 mpc8xxx_spi_write_reg(&reg_base->command, 0);
582 mpc8xxx_spi_write_reg(&reg_base->event, 0xffffffff);
583
584 /* Init eSPI CS mode register */
d0fb47a5
JW
585 for_each_available_child_of_node(master->dev.of_node, nc) {
586 /* get chip select */
587 prop = of_get_property(nc, "reg", &len);
588 if (!prop || len < sizeof(*prop))
589 continue;
590 i = be32_to_cpup(prop);
591 if (i < 0 || i >= pdata->max_chipselect)
592 continue;
593
594 csmode = CSMODE_INIT_VAL;
595 /* check if CSBEF is set in device tree */
596 prop = of_get_property(nc, "fsl,csbef", &len);
597 if (prop && len >= sizeof(*prop)) {
598 csmode &= ~(CSMODE_BEF(0xf));
599 csmode |= CSMODE_BEF(be32_to_cpup(prop));
600 }
601 /* check if CSAFT is set in device tree */
602 prop = of_get_property(nc, "fsl,csaft", &len);
603 if (prop && len >= sizeof(*prop)) {
604 csmode &= ~(CSMODE_AFT(0xf));
605 csmode |= CSMODE_AFT(be32_to_cpup(prop));
606 }
607 mpc8xxx_spi_write_reg(&reg_base->csmode[i], csmode);
608
609 dev_info(dev, "cs=%d, init_csmode=0x%x\n", i, csmode);
610 }
8b60d6c2
MH
611
612 /* Enable SPI interface */
613 regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
614
615 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
616
e9abb4db
HK
617 pm_runtime_set_autosuspend_delay(dev, AUTOSUSPEND_TIMEOUT);
618 pm_runtime_use_autosuspend(dev);
619 pm_runtime_set_active(dev);
620 pm_runtime_enable(dev);
621 pm_runtime_get_sync(dev);
622
4178b6b1 623 ret = devm_spi_register_master(dev, master);
8b60d6c2 624 if (ret < 0)
e9abb4db 625 goto err_pm;
8b60d6c2
MH
626
627 dev_info(dev, "at 0x%p (irq = %d)\n", reg_base, mpc8xxx_spi->irq);
628
e9abb4db
HK
629 pm_runtime_mark_last_busy(dev);
630 pm_runtime_put_autosuspend(dev);
631
8b60d6c2
MH
632 return master;
633
e9abb4db
HK
634err_pm:
635 pm_runtime_put_noidle(dev);
636 pm_runtime_disable(dev);
637 pm_runtime_set_suspended(dev);
8b60d6c2
MH
638err_probe:
639 spi_master_put(master);
640err:
641 return ERR_PTR(ret);
642}
643
644static int of_fsl_espi_get_chipselects(struct device *dev)
645{
646 struct device_node *np = dev->of_node;
8074cf06 647 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
8b60d6c2
MH
648 const u32 *prop;
649 int len;
650
651 prop = of_get_property(np, "fsl,espi-num-chipselects", &len);
652 if (!prop || len < sizeof(*prop)) {
653 dev_err(dev, "No 'fsl,espi-num-chipselects' property\n");
654 return -EINVAL;
655 }
656
657 pdata->max_chipselect = *prop;
658 pdata->cs_control = NULL;
659
660 return 0;
661}
662
fd4a319b 663static int of_fsl_espi_probe(struct platform_device *ofdev)
8b60d6c2
MH
664{
665 struct device *dev = &ofdev->dev;
666 struct device_node *np = ofdev->dev.of_node;
667 struct spi_master *master;
668 struct resource mem;
f7578496 669 unsigned int irq;
8b60d6c2
MH
670 int ret = -ENOMEM;
671
18d306d1 672 ret = of_mpc8xxx_spi_probe(ofdev);
8b60d6c2
MH
673 if (ret)
674 return ret;
675
676 ret = of_fsl_espi_get_chipselects(dev);
677 if (ret)
678 goto err;
679
680 ret = of_address_to_resource(np, 0, &mem);
681 if (ret)
682 goto err;
683
f7578496 684 irq = irq_of_parse_and_map(np, 0);
7227cd18 685 if (!irq) {
8b60d6c2
MH
686 ret = -EINVAL;
687 goto err;
688 }
689
f7578496 690 master = fsl_espi_probe(dev, &mem, irq);
8b60d6c2
MH
691 if (IS_ERR(master)) {
692 ret = PTR_ERR(master);
693 goto err;
694 }
695
696 return 0;
697
698err:
699 return ret;
700}
701
e9abb4db
HK
702static int of_fsl_espi_remove(struct platform_device *dev)
703{
704 pm_runtime_disable(&dev->dev);
705
706 return 0;
707}
708
714bb654
HZ
709#ifdef CONFIG_PM_SLEEP
710static int of_fsl_espi_suspend(struct device *dev)
711{
712 struct spi_master *master = dev_get_drvdata(dev);
714bb654
HZ
713 int ret;
714
714bb654
HZ
715 ret = spi_master_suspend(master);
716 if (ret) {
717 dev_warn(dev, "cannot suspend master\n");
718 return ret;
719 }
720
e9abb4db
HK
721 ret = pm_runtime_force_suspend(dev);
722 if (ret < 0)
723 return ret;
724
725 return 0;
714bb654
HZ
726}
727
728static int of_fsl_espi_resume(struct device *dev)
729{
730 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
731 struct spi_master *master = dev_get_drvdata(dev);
732 struct mpc8xxx_spi *mpc8xxx_spi;
733 struct fsl_espi_reg *reg_base;
734 u32 regval;
e9abb4db 735 int i, ret;
714bb654
HZ
736
737 mpc8xxx_spi = spi_master_get_devdata(master);
738 reg_base = mpc8xxx_spi->reg_base;
739
740 /* SPI controller initializations */
741 mpc8xxx_spi_write_reg(&reg_base->mode, 0);
742 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
743 mpc8xxx_spi_write_reg(&reg_base->command, 0);
744 mpc8xxx_spi_write_reg(&reg_base->event, 0xffffffff);
745
746 /* Init eSPI CS mode register */
747 for (i = 0; i < pdata->max_chipselect; i++)
748 mpc8xxx_spi_write_reg(&reg_base->csmode[i], CSMODE_INIT_VAL);
749
750 /* Enable SPI interface */
751 regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
752
753 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
754
e9abb4db
HK
755 ret = pm_runtime_force_resume(dev);
756 if (ret < 0)
757 return ret;
758
714bb654
HZ
759 return spi_master_resume(master);
760}
761#endif /* CONFIG_PM_SLEEP */
762
763static const struct dev_pm_ops espi_pm = {
e9abb4db
HK
764 SET_RUNTIME_PM_OPS(fsl_espi_runtime_suspend,
765 fsl_espi_runtime_resume, NULL)
714bb654
HZ
766 SET_SYSTEM_SLEEP_PM_OPS(of_fsl_espi_suspend, of_fsl_espi_resume)
767};
768
8b60d6c2
MH
769static const struct of_device_id of_fsl_espi_match[] = {
770 { .compatible = "fsl,mpc8536-espi" },
771 {}
772};
773MODULE_DEVICE_TABLE(of, of_fsl_espi_match);
774
18d306d1 775static struct platform_driver fsl_espi_driver = {
8b60d6c2
MH
776 .driver = {
777 .name = "fsl_espi",
8b60d6c2 778 .of_match_table = of_fsl_espi_match,
714bb654 779 .pm = &espi_pm,
8b60d6c2
MH
780 },
781 .probe = of_fsl_espi_probe,
e9abb4db 782 .remove = of_fsl_espi_remove,
8b60d6c2 783};
940ab889 784module_platform_driver(fsl_espi_driver);
8b60d6c2
MH
785
786MODULE_AUTHOR("Mingkai Hu");
787MODULE_DESCRIPTION("Enhanced Freescale SPI Driver");
788MODULE_LICENSE("GPL");