]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/spi/spi-imx.c
Merge branch 'ionic-memory-usage-rework'
[mirror_ubuntu-hirsute-kernel.git] / drivers / spi / spi-imx.c
CommitLineData
79650597
FE
1// SPDX-License-Identifier: GPL-2.0+
2// Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3// Copyright (C) 2008 Juergen Beisert
b5f3294f
SH
4
5#include <linux/clk.h>
6#include <linux/completion.h>
7#include <linux/delay.h>
f62caccd
RG
8#include <linux/dmaengine.h>
9#include <linux/dma-mapping.h>
b5f3294f 10#include <linux/err.h>
b5f3294f
SH
11#include <linux/interrupt.h>
12#include <linux/io.h>
13#include <linux/irq.h>
14#include <linux/kernel.h>
15#include <linux/module.h>
525c9e5a 16#include <linux/pinctrl/consumer.h>
b5f3294f 17#include <linux/platform_device.h>
525c9e5a 18#include <linux/pm_runtime.h>
5a0e3ad6 19#include <linux/slab.h>
b5f3294f
SH
20#include <linux/spi/spi.h>
21#include <linux/spi/spi_bitbang.h>
22#include <linux/types.h>
22a85e4c
SG
23#include <linux/of.h>
24#include <linux/of_device.h>
8cdcd8ae 25#include <linux/property.h>
b5f3294f 26
f62caccd 27#include <linux/platform_data/dma-imx.h>
b5f3294f
SH
28
29#define DRIVER_NAME "spi_imx"
30
0a9c8998
TP
31static bool use_dma = true;
32module_param(use_dma, bool, 0644);
33MODULE_PARM_DESC(use_dma, "Enable usage of DMA when available (default)");
34
525c9e5a
CW
35#define MXC_RPM_TIMEOUT 2000 /* 2000ms */
36
b5f3294f
SH
37#define MXC_CSPIRXDATA 0x00
38#define MXC_CSPITXDATA 0x04
39#define MXC_CSPICTRL 0x08
40#define MXC_CSPIINT 0x0c
41#define MXC_RESET 0x1c
42
43/* generic defines to abstract from the different register layouts */
44#define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
45#define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
71abd290 46#define MXC_INT_RDR BIT(4) /* Receive date threshold interrupt */
b5f3294f 47
30d67142
UKK
48/* The maximum bytes that a sdma BD can transfer. */
49#define MAX_SDMA_BD_BYTES (1 << 15)
1673c81d 50#define MX51_ECSPI_CTRL_MAX_BURST 512
71abd290 51/* The maximum bytes that IMX53_ECSPI can transfer in slave mode.*/
52#define MX53_MAX_TRANSFER_BYTES 512
b5f3294f 53
f4ba6315 54enum spi_imx_devtype {
04ee5854
SG
55 IMX1_CSPI,
56 IMX21_CSPI,
57 IMX27_CSPI,
58 IMX31_CSPI,
59 IMX35_CSPI, /* CSPI on all i.mx except above */
26e4bb86 60 IMX51_ECSPI, /* ECSPI on i.mx51 */
61 IMX53_ECSPI, /* ECSPI on i.mx53 and later */
f4ba6315
UKK
62};
63
64struct spi_imx_data;
65
66struct spi_imx_devtype_data {
67 void (*intctrl)(struct spi_imx_data *, int);
e697271c 68 int (*prepare_message)(struct spi_imx_data *, struct spi_message *);
1d374703
UKK
69 int (*prepare_transfer)(struct spi_imx_data *, struct spi_device *,
70 struct spi_transfer *);
f4ba6315
UKK
71 void (*trigger)(struct spi_imx_data *);
72 int (*rx_available)(struct spi_imx_data *);
1723e66b 73 void (*reset)(struct spi_imx_data *);
987a2dfe 74 void (*setup_wml)(struct spi_imx_data *);
71abd290 75 void (*disable)(struct spi_imx_data *);
bcd8e776 76 void (*disable_dma)(struct spi_imx_data *);
fd8d4e2d 77 bool has_dmamode;
71abd290 78 bool has_slavemode;
fd8d4e2d 79 unsigned int fifo_size;
1673c81d 80 bool dynamic_burst;
04ee5854 81 enum spi_imx_devtype devtype;
f4ba6315
UKK
82};
83
6cdeb002 84struct spi_imx_data {
b5f3294f 85 struct spi_bitbang bitbang;
6aa800ca 86 struct device *dev;
b5f3294f
SH
87
88 struct completion xfer_done;
cc4d22ae 89 void __iomem *base;
f12ae171
AB
90 unsigned long base_phys;
91
aa29d840
SH
92 struct clk *clk_per;
93 struct clk *clk_ipg;
b5f3294f 94 unsigned long spi_clk;
4bfe927a 95 unsigned int spi_bus_clk;
b5f3294f 96
d52345b6 97 unsigned int bits_per_word;
f72efa7e 98 unsigned int spi_drctl;
f12ae171 99
1673c81d 100 unsigned int count, remainder;
6cdeb002
UKK
101 void (*tx)(struct spi_imx_data *);
102 void (*rx)(struct spi_imx_data *);
b5f3294f
SH
103 void *rx_buf;
104 const void *tx_buf;
105 unsigned int txfifo; /* number of words pushed in tx FIFO */
2ca300ac 106 unsigned int dynamic_burst;
b5f3294f 107
71abd290 108 /* Slave mode */
109 bool slave_mode;
110 bool slave_aborted;
111 unsigned int slave_burst;
112
f62caccd 113 /* DMA */
f62caccd 114 bool usedma;
0dfbaa89 115 u32 wml;
f62caccd
RG
116 struct completion dma_rx_completion;
117 struct completion dma_tx_completion;
118
80023cb3 119 const struct spi_imx_devtype_data *devtype_data;
b5f3294f
SH
120};
121
04ee5854
SG
122static inline int is_imx27_cspi(struct spi_imx_data *d)
123{
124 return d->devtype_data->devtype == IMX27_CSPI;
125}
126
127static inline int is_imx35_cspi(struct spi_imx_data *d)
128{
129 return d->devtype_data->devtype == IMX35_CSPI;
130}
131
f8a87617
AB
132static inline int is_imx51_ecspi(struct spi_imx_data *d)
133{
134 return d->devtype_data->devtype == IMX51_ECSPI;
135}
136
26e4bb86 137static inline int is_imx53_ecspi(struct spi_imx_data *d)
138{
139 return d->devtype_data->devtype == IMX53_ECSPI;
140}
141
b5f3294f 142#define MXC_SPI_BUF_RX(type) \
6cdeb002 143static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
b5f3294f 144{ \
6cdeb002 145 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
b5f3294f 146 \
6cdeb002
UKK
147 if (spi_imx->rx_buf) { \
148 *(type *)spi_imx->rx_buf = val; \
149 spi_imx->rx_buf += sizeof(type); \
b5f3294f 150 } \
2ca300ac
MC
151 \
152 spi_imx->remainder -= sizeof(type); \
b5f3294f
SH
153}
154
155#define MXC_SPI_BUF_TX(type) \
6cdeb002 156static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
b5f3294f
SH
157{ \
158 type val = 0; \
159 \
6cdeb002
UKK
160 if (spi_imx->tx_buf) { \
161 val = *(type *)spi_imx->tx_buf; \
162 spi_imx->tx_buf += sizeof(type); \
b5f3294f
SH
163 } \
164 \
6cdeb002 165 spi_imx->count -= sizeof(type); \
b5f3294f 166 \
6cdeb002 167 writel(val, spi_imx->base + MXC_CSPITXDATA); \
b5f3294f
SH
168}
169
170MXC_SPI_BUF_RX(u8)
171MXC_SPI_BUF_TX(u8)
172MXC_SPI_BUF_RX(u16)
173MXC_SPI_BUF_TX(u16)
174MXC_SPI_BUF_RX(u32)
175MXC_SPI_BUF_TX(u32)
176
177/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
178 * (which is currently not the case in this driver)
179 */
180static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
181 256, 384, 512, 768, 1024};
182
183/* MX21, MX27 */
6cdeb002 184static unsigned int spi_imx_clkdiv_1(unsigned int fin,
32df9ff2 185 unsigned int fspi, unsigned int max, unsigned int *fres)
b5f3294f 186{
04ee5854 187 int i;
b5f3294f
SH
188
189 for (i = 2; i < max; i++)
190 if (fspi * mxc_clkdivs[i] >= fin)
32df9ff2 191 break;
b5f3294f 192
32df9ff2
RB
193 *fres = fin / mxc_clkdivs[i];
194 return i;
b5f3294f
SH
195}
196
0b599603 197/* MX1, MX31, MX35, MX51 CSPI */
6cdeb002 198static unsigned int spi_imx_clkdiv_2(unsigned int fin,
2636ba8f 199 unsigned int fspi, unsigned int *fres)
b5f3294f
SH
200{
201 int i, div = 4;
202
203 for (i = 0; i < 7; i++) {
204 if (fspi * div >= fin)
2636ba8f 205 goto out;
b5f3294f
SH
206 div <<= 1;
207 }
208
2636ba8f
MK
209out:
210 *fres = fin / div;
211 return i;
b5f3294f
SH
212}
213
2e312f6c 214static int spi_imx_bytes_per_word(const int bits_per_word)
f12ae171 215{
afb27208
MC
216 if (bits_per_word <= 8)
217 return 1;
218 else if (bits_per_word <= 16)
219 return 2;
220 else
221 return 4;
f12ae171
AB
222}
223
f62caccd
RG
224static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
225 struct spi_transfer *transfer)
226{
227 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
f12ae171 228
7a908832 229 if (!use_dma || master->fallback)
0a9c8998
TP
230 return false;
231
f12ae171
AB
232 if (!master->dma_rx)
233 return false;
234
71abd290 235 if (spi_imx->slave_mode)
236 return false;
237
133eb8e3
RG
238 if (transfer->len < spi_imx->devtype_data->fifo_size)
239 return false;
240
1673c81d 241 spi_imx->dynamic_burst = 0;
66459c5a 242
f12ae171 243 return true;
f62caccd
RG
244}
245
66de757c
SG
246#define MX51_ECSPI_CTRL 0x08
247#define MX51_ECSPI_CTRL_ENABLE (1 << 0)
248#define MX51_ECSPI_CTRL_XCH (1 << 2)
f62caccd 249#define MX51_ECSPI_CTRL_SMC (1 << 3)
66de757c 250#define MX51_ECSPI_CTRL_MODE_MASK (0xf << 4)
f72efa7e 251#define MX51_ECSPI_CTRL_DRCTL(drctl) ((drctl) << 16)
66de757c
SG
252#define MX51_ECSPI_CTRL_POSTDIV_OFFSET 8
253#define MX51_ECSPI_CTRL_PREDIV_OFFSET 12
254#define MX51_ECSPI_CTRL_CS(cs) ((cs) << 18)
255#define MX51_ECSPI_CTRL_BL_OFFSET 20
1673c81d 256#define MX51_ECSPI_CTRL_BL_MASK (0xfff << 20)
66de757c
SG
257
258#define MX51_ECSPI_CONFIG 0x0c
259#define MX51_ECSPI_CONFIG_SCLKPHA(cs) (1 << ((cs) + 0))
260#define MX51_ECSPI_CONFIG_SCLKPOL(cs) (1 << ((cs) + 4))
261#define MX51_ECSPI_CONFIG_SBBCTRL(cs) (1 << ((cs) + 8))
262#define MX51_ECSPI_CONFIG_SSBPOL(cs) (1 << ((cs) + 12))
c09b890b 263#define MX51_ECSPI_CONFIG_SCLKCTL(cs) (1 << ((cs) + 20))
66de757c
SG
264
265#define MX51_ECSPI_INT 0x10
266#define MX51_ECSPI_INT_TEEN (1 << 0)
267#define MX51_ECSPI_INT_RREN (1 << 3)
71abd290 268#define MX51_ECSPI_INT_RDREN (1 << 4)
66de757c 269
30d67142 270#define MX51_ECSPI_DMA 0x14
d629c2a0
SH
271#define MX51_ECSPI_DMA_TX_WML(wml) ((wml) & 0x3f)
272#define MX51_ECSPI_DMA_RX_WML(wml) (((wml) & 0x3f) << 16)
273#define MX51_ECSPI_DMA_RXT_WML(wml) (((wml) & 0x3f) << 24)
f62caccd 274
2b0fd069
SH
275#define MX51_ECSPI_DMA_TEDEN (1 << 7)
276#define MX51_ECSPI_DMA_RXDEN (1 << 23)
277#define MX51_ECSPI_DMA_RXTDEN (1 << 31)
f62caccd 278
66de757c
SG
279#define MX51_ECSPI_STAT 0x18
280#define MX51_ECSPI_STAT_RR (1 << 3)
0b599603 281
9f6aa42b
FE
282#define MX51_ECSPI_TESTREG 0x20
283#define MX51_ECSPI_TESTREG_LBC BIT(31)
284
1673c81d 285static void spi_imx_buf_rx_swap_u32(struct spi_imx_data *spi_imx)
286{
287 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);
5904c9d3 288#ifdef __LITTLE_ENDIAN
1673c81d 289 unsigned int bytes_per_word;
5904c9d3 290#endif
1673c81d 291
292 if (spi_imx->rx_buf) {
293#ifdef __LITTLE_ENDIAN
294 bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);
295 if (bytes_per_word == 1)
296 val = cpu_to_be32(val);
297 else if (bytes_per_word == 2)
298 val = (val << 16) | (val >> 16);
299#endif
1673c81d 300 *(u32 *)spi_imx->rx_buf = val;
301 spi_imx->rx_buf += sizeof(u32);
302 }
2ca300ac
MC
303
304 spi_imx->remainder -= sizeof(u32);
1673c81d 305}
306
307static void spi_imx_buf_rx_swap(struct spi_imx_data *spi_imx)
308{
2ca300ac
MC
309 int unaligned;
310 u32 val;
1673c81d 311
2ca300ac
MC
312 unaligned = spi_imx->remainder % 4;
313
314 if (!unaligned) {
1673c81d 315 spi_imx_buf_rx_swap_u32(spi_imx);
316 return;
317 }
318
2ca300ac 319 if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
1673c81d 320 spi_imx_buf_rx_u16(spi_imx);
2ca300ac
MC
321 return;
322 }
323
324 val = readl(spi_imx->base + MXC_CSPIRXDATA);
325
326 while (unaligned--) {
327 if (spi_imx->rx_buf) {
328 *(u8 *)spi_imx->rx_buf = (val >> (8 * unaligned)) & 0xff;
329 spi_imx->rx_buf++;
330 }
331 spi_imx->remainder--;
332 }
1673c81d 333}
334
335static void spi_imx_buf_tx_swap_u32(struct spi_imx_data *spi_imx)
336{
337 u32 val = 0;
5904c9d3 338#ifdef __LITTLE_ENDIAN
1673c81d 339 unsigned int bytes_per_word;
5904c9d3 340#endif
1673c81d 341
342 if (spi_imx->tx_buf) {
343 val = *(u32 *)spi_imx->tx_buf;
1673c81d 344 spi_imx->tx_buf += sizeof(u32);
345 }
346
347 spi_imx->count -= sizeof(u32);
348#ifdef __LITTLE_ENDIAN
349 bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);
350
351 if (bytes_per_word == 1)
352 val = cpu_to_be32(val);
353 else if (bytes_per_word == 2)
354 val = (val << 16) | (val >> 16);
355#endif
356 writel(val, spi_imx->base + MXC_CSPITXDATA);
357}
358
359static void spi_imx_buf_tx_swap(struct spi_imx_data *spi_imx)
360{
2ca300ac
MC
361 int unaligned;
362 u32 val = 0;
1673c81d 363
2ca300ac 364 unaligned = spi_imx->count % 4;
1673c81d 365
2ca300ac
MC
366 if (!unaligned) {
367 spi_imx_buf_tx_swap_u32(spi_imx);
368 return;
1673c81d 369 }
370
2ca300ac
MC
371 if (spi_imx_bytes_per_word(spi_imx->bits_per_word) == 2) {
372 spi_imx_buf_tx_u16(spi_imx);
1673c81d 373 return;
374 }
375
2ca300ac
MC
376 while (unaligned--) {
377 if (spi_imx->tx_buf) {
378 val |= *(u8 *)spi_imx->tx_buf << (8 * unaligned);
379 spi_imx->tx_buf++;
380 }
381 spi_imx->count--;
382 }
1673c81d 383
2ca300ac 384 writel(val, spi_imx->base + MXC_CSPITXDATA);
1673c81d 385}
386
71abd290 387static void mx53_ecspi_rx_slave(struct spi_imx_data *spi_imx)
388{
389 u32 val = be32_to_cpu(readl(spi_imx->base + MXC_CSPIRXDATA));
390
391 if (spi_imx->rx_buf) {
392 int n_bytes = spi_imx->slave_burst % sizeof(val);
393
394 if (!n_bytes)
395 n_bytes = sizeof(val);
396
397 memcpy(spi_imx->rx_buf,
398 ((u8 *)&val) + sizeof(val) - n_bytes, n_bytes);
399
400 spi_imx->rx_buf += n_bytes;
401 spi_imx->slave_burst -= n_bytes;
402 }
2ca300ac
MC
403
404 spi_imx->remainder -= sizeof(u32);
71abd290 405}
406
407static void mx53_ecspi_tx_slave(struct spi_imx_data *spi_imx)
408{
409 u32 val = 0;
410 int n_bytes = spi_imx->count % sizeof(val);
411
412 if (!n_bytes)
413 n_bytes = sizeof(val);
414
415 if (spi_imx->tx_buf) {
416 memcpy(((u8 *)&val) + sizeof(val) - n_bytes,
417 spi_imx->tx_buf, n_bytes);
418 val = cpu_to_be32(val);
419 spi_imx->tx_buf += n_bytes;
420 }
421
422 spi_imx->count -= n_bytes;
423
424 writel(val, spi_imx->base + MXC_CSPITXDATA);
425}
426
0b599603 427/* MX51 eCSPI */
6aa800ca
SH
428static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
429 unsigned int fspi, unsigned int *fres)
0b599603
UKK
430{
431 /*
432 * there are two 4-bit dividers, the pre-divider divides by
433 * $pre, the post-divider by 2^$post
434 */
435 unsigned int pre, post;
6aa800ca 436 unsigned int fin = spi_imx->spi_clk;
0b599603
UKK
437
438 if (unlikely(fspi > fin))
439 return 0;
440
441 post = fls(fin) - fls(fspi);
442 if (fin > fspi << post)
443 post++;
444
445 /* now we have: (fin <= fspi << post) with post being minimal */
446
447 post = max(4U, post) - 4;
448 if (unlikely(post > 0xf)) {
6aa800ca
SH
449 dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
450 fspi, fin);
0b599603
UKK
451 return 0xff;
452 }
453
454 pre = DIV_ROUND_UP(fin, fspi << post) - 1;
455
6aa800ca 456 dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
0b599603 457 __func__, fin, fspi, post, pre);
6fd8b850
MV
458
459 /* Resulting frequency for the SCLK line. */
460 *fres = (fin / (pre + 1)) >> post;
461
66de757c
SG
462 return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
463 (post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
0b599603
UKK
464}
465
f989bc69 466static void mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
0b599603
UKK
467{
468 unsigned val = 0;
469
470 if (enable & MXC_INT_TE)
66de757c 471 val |= MX51_ECSPI_INT_TEEN;
0b599603
UKK
472
473 if (enable & MXC_INT_RR)
66de757c 474 val |= MX51_ECSPI_INT_RREN;
0b599603 475
71abd290 476 if (enable & MXC_INT_RDR)
477 val |= MX51_ECSPI_INT_RDREN;
478
66de757c 479 writel(val, spi_imx->base + MX51_ECSPI_INT);
0b599603
UKK
480}
481
f989bc69 482static void mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
0b599603 483{
b03c3884 484 u32 reg;
f62caccd 485
b03c3884
SH
486 reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
487 reg |= MX51_ECSPI_CTRL_XCH;
66de757c 488 writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
0b599603
UKK
489}
490
bcd8e776
RG
491static void mx51_disable_dma(struct spi_imx_data *spi_imx)
492{
493 writel(0, spi_imx->base + MX51_ECSPI_DMA);
494}
495
71abd290 496static void mx51_ecspi_disable(struct spi_imx_data *spi_imx)
497{
498 u32 ctrl;
499
500 ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
501 ctrl &= ~MX51_ECSPI_CTRL_ENABLE;
502 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
503}
504
e697271c
UKK
505static int mx51_ecspi_prepare_message(struct spi_imx_data *spi_imx,
506 struct spi_message *msg)
507{
00b80ac9 508 struct spi_device *spi = msg->spi;
793c7f92 509 u32 ctrl = MX51_ECSPI_CTRL_ENABLE;
00b80ac9 510 u32 testreg;
793c7f92 511 u32 cfg = readl(spi_imx->base + MX51_ECSPI_CONFIG);
0b599603 512
71abd290 513 /* set Master or Slave mode */
514 if (spi_imx->slave_mode)
515 ctrl &= ~MX51_ECSPI_CTRL_MODE_MASK;
516 else
517 ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
0b599603 518
f72efa7e
LM
519 /*
520 * Enable SPI_RDY handling (falling edge/level triggered).
521 */
522 if (spi->mode & SPI_READY)
523 ctrl |= MX51_ECSPI_CTRL_DRCTL(spi_imx->spi_drctl);
524
0b599603 525 /* set chip select to use */
b36581df 526 ctrl |= MX51_ECSPI_CTRL_CS(spi->chip_select);
0b599603 527
00b80ac9
UKK
528 /*
529 * The ctrl register must be written first, with the EN bit set other
530 * registers must not be written to.
531 */
532 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
533
534 testreg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
535 if (spi->mode & SPI_LOOP)
536 testreg |= MX51_ECSPI_TESTREG_LBC;
71abd290 537 else
00b80ac9
UKK
538 testreg &= ~MX51_ECSPI_TESTREG_LBC;
539 writel(testreg, spi_imx->base + MX51_ECSPI_TESTREG);
0b599603 540
71abd290 541 /*
542 * eCSPI burst completion by Chip Select signal in Slave mode
543 * is not functional for imx53 Soc, config SPI burst completed when
544 * BURST_LENGTH + 1 bits are received
545 */
546 if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
547 cfg &= ~MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
548 else
549 cfg |= MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
0b599603 550
c0c7a5d7 551 if (spi->mode & SPI_CPHA)
b36581df 552 cfg |= MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
793c7f92 553 else
b36581df 554 cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
0b599603 555
c0c7a5d7 556 if (spi->mode & SPI_CPOL) {
b36581df
AS
557 cfg |= MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
558 cfg |= MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
793c7f92 559 } else {
b36581df
AS
560 cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
561 cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
c09b890b 562 }
00b80ac9 563
c0c7a5d7 564 if (spi->mode & SPI_CS_HIGH)
b36581df 565 cfg |= MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
793c7f92 566 else
b36581df 567 cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
0b599603 568
00b80ac9 569 writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
b03c3884 570
00b80ac9
UKK
571 return 0;
572}
f677f17c 573
1d374703
UKK
574static int mx51_ecspi_prepare_transfer(struct spi_imx_data *spi_imx,
575 struct spi_device *spi,
576 struct spi_transfer *t)
00b80ac9 577{
00b80ac9 578 u32 ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
3f75720d 579 u32 clk = t->speed_hz, delay;
00b80ac9
UKK
580
581 /* Clear BL field and set the right value */
582 ctrl &= ~MX51_ECSPI_CTRL_BL_MASK;
583 if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
584 ctrl |= (spi_imx->slave_burst * 8 - 1)
585 << MX51_ECSPI_CTRL_BL_OFFSET;
9f6aa42b 586 else
00b80ac9
UKK
587 ctrl |= (spi_imx->bits_per_word - 1)
588 << MX51_ECSPI_CTRL_BL_OFFSET;
9f6aa42b 589
00b80ac9
UKK
590 /* set clock speed */
591 ctrl &= ~(0xf << MX51_ECSPI_CTRL_POSTDIV_OFFSET |
592 0xf << MX51_ECSPI_CTRL_PREDIV_OFFSET);
3f75720d 593 ctrl |= mx51_ecspi_clkdiv(spi_imx, t->speed_hz, &clk);
00b80ac9
UKK
594 spi_imx->spi_bus_clk = clk;
595
596 if (spi_imx->usedma)
597 ctrl |= MX51_ECSPI_CTRL_SMC;
598
599 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
0b599603 600
6fd8b850
MV
601 /*
602 * Wait until the changes in the configuration register CONFIGREG
603 * propagate into the hardware. It takes exactly one tick of the
604 * SCLK clock, but we will wait two SCLK clock just to be sure. The
605 * effect of the delay it takes for the hardware to apply changes
606 * is noticable if the SCLK clock run very slow. In such a case, if
607 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
608 * be asserted before the SCLK polarity changes, which would disrupt
609 * the SPI communication as the device on the other end would consider
610 * the change of SCLK polarity as a clock tick already.
611 */
612 delay = (2 * 1000000) / clk;
613 if (likely(delay < 10)) /* SCLK is faster than 100 kHz */
614 udelay(delay);
615 else /* SCLK is _very_ slow */
616 usleep_range(delay, delay + 10);
617
987a2dfe
RG
618 return 0;
619}
620
621static void mx51_setup_wml(struct spi_imx_data *spi_imx)
622{
f62caccd
RG
623 /*
624 * Configure the DMA register: setup the watermark
625 * and enable DMA request.
626 */
5ba5a373 627 writel(MX51_ECSPI_DMA_RX_WML(spi_imx->wml - 1) |
d629c2a0
SH
628 MX51_ECSPI_DMA_TX_WML(spi_imx->wml) |
629 MX51_ECSPI_DMA_RXT_WML(spi_imx->wml) |
2b0fd069
SH
630 MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
631 MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
0b599603
UKK
632}
633
f989bc69 634static int mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
0b599603 635{
66de757c 636 return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
0b599603
UKK
637}
638
f989bc69 639static void mx51_ecspi_reset(struct spi_imx_data *spi_imx)
0b599603
UKK
640{
641 /* drain receive buffer */
66de757c 642 while (mx51_ecspi_rx_available(spi_imx))
0b599603
UKK
643 readl(spi_imx->base + MXC_CSPIRXDATA);
644}
645
b5f3294f
SH
646#define MX31_INTREG_TEEN (1 << 0)
647#define MX31_INTREG_RREN (1 << 3)
648
649#define MX31_CSPICTRL_ENABLE (1 << 0)
650#define MX31_CSPICTRL_MASTER (1 << 1)
651#define MX31_CSPICTRL_XCH (1 << 2)
2dd33f9c 652#define MX31_CSPICTRL_SMC (1 << 3)
b5f3294f
SH
653#define MX31_CSPICTRL_POL (1 << 4)
654#define MX31_CSPICTRL_PHA (1 << 5)
655#define MX31_CSPICTRL_SSCTL (1 << 6)
656#define MX31_CSPICTRL_SSPOL (1 << 7)
657#define MX31_CSPICTRL_BC_SHIFT 8
658#define MX35_CSPICTRL_BL_SHIFT 20
659#define MX31_CSPICTRL_CS_SHIFT 24
660#define MX35_CSPICTRL_CS_SHIFT 12
661#define MX31_CSPICTRL_DR_SHIFT 16
662
2dd33f9c
MK
663#define MX31_CSPI_DMAREG 0x10
664#define MX31_DMAREG_RH_DEN (1<<4)
665#define MX31_DMAREG_TH_DEN (1<<1)
666
b5f3294f
SH
667#define MX31_CSPISTATUS 0x14
668#define MX31_STATUS_RR (1 << 3)
669
15ca9215
MK
670#define MX31_CSPI_TESTREG 0x1C
671#define MX31_TEST_LBC (1 << 14)
672
b5f3294f
SH
673/* These functions also work for the i.MX35, but be aware that
674 * the i.MX35 has a slightly different register layout for bits
675 * we do not use here.
676 */
f989bc69 677static void mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
b5f3294f
SH
678{
679 unsigned int val = 0;
680
681 if (enable & MXC_INT_TE)
682 val |= MX31_INTREG_TEEN;
683 if (enable & MXC_INT_RR)
684 val |= MX31_INTREG_RREN;
685
6cdeb002 686 writel(val, spi_imx->base + MXC_CSPIINT);
b5f3294f
SH
687}
688
f989bc69 689static void mx31_trigger(struct spi_imx_data *spi_imx)
b5f3294f
SH
690{
691 unsigned int reg;
692
6cdeb002 693 reg = readl(spi_imx->base + MXC_CSPICTRL);
b5f3294f 694 reg |= MX31_CSPICTRL_XCH;
6cdeb002 695 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
696}
697
e697271c
UKK
698static int mx31_prepare_message(struct spi_imx_data *spi_imx,
699 struct spi_message *msg)
700{
701 return 0;
702}
703
1d374703
UKK
704static int mx31_prepare_transfer(struct spi_imx_data *spi_imx,
705 struct spi_device *spi,
706 struct spi_transfer *t)
1723e66b
UKK
707{
708 unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
2636ba8f 709 unsigned int clk;
1723e66b 710
3f75720d 711 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, t->speed_hz, &clk) <<
1723e66b 712 MX31_CSPICTRL_DR_SHIFT;
2636ba8f 713 spi_imx->spi_bus_clk = clk;
1723e66b 714
04ee5854 715 if (is_imx35_cspi(spi_imx)) {
d52345b6 716 reg |= (spi_imx->bits_per_word - 1) << MX35_CSPICTRL_BL_SHIFT;
2a64a90a
SG
717 reg |= MX31_CSPICTRL_SSCTL;
718 } else {
d52345b6 719 reg |= (spi_imx->bits_per_word - 1) << MX31_CSPICTRL_BC_SHIFT;
2a64a90a 720 }
1723e66b 721
c0c7a5d7 722 if (spi->mode & SPI_CPHA)
1723e66b 723 reg |= MX31_CSPICTRL_PHA;
c0c7a5d7 724 if (spi->mode & SPI_CPOL)
1723e66b 725 reg |= MX31_CSPICTRL_POL;
c0c7a5d7 726 if (spi->mode & SPI_CS_HIGH)
1723e66b 727 reg |= MX31_CSPICTRL_SSPOL;
8cdcd8ae 728 if (!spi->cs_gpiod)
602c8f44 729 reg |= (spi->chip_select) <<
04ee5854
SG
730 (is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
731 MX31_CSPICTRL_CS_SHIFT);
1723e66b 732
2dd33f9c
MK
733 if (spi_imx->usedma)
734 reg |= MX31_CSPICTRL_SMC;
735
1723e66b
UKK
736 writel(reg, spi_imx->base + MXC_CSPICTRL);
737
15ca9215
MK
738 reg = readl(spi_imx->base + MX31_CSPI_TESTREG);
739 if (spi->mode & SPI_LOOP)
740 reg |= MX31_TEST_LBC;
741 else
742 reg &= ~MX31_TEST_LBC;
743 writel(reg, spi_imx->base + MX31_CSPI_TESTREG);
744
2dd33f9c 745 if (spi_imx->usedma) {
30d67142
UKK
746 /*
747 * configure DMA requests when RXFIFO is half full and
748 * when TXFIFO is half empty
749 */
2dd33f9c
MK
750 writel(MX31_DMAREG_RH_DEN | MX31_DMAREG_TH_DEN,
751 spi_imx->base + MX31_CSPI_DMAREG);
752 }
753
1723e66b
UKK
754 return 0;
755}
756
f989bc69 757static int mx31_rx_available(struct spi_imx_data *spi_imx)
b5f3294f 758{
6cdeb002 759 return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
b5f3294f
SH
760}
761
f989bc69 762static void mx31_reset(struct spi_imx_data *spi_imx)
1723e66b
UKK
763{
764 /* drain receive buffer */
2a64a90a 765 while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
1723e66b
UKK
766 readl(spi_imx->base + MXC_CSPIRXDATA);
767}
768
3451fb15
SG
769#define MX21_INTREG_RR (1 << 4)
770#define MX21_INTREG_TEEN (1 << 9)
771#define MX21_INTREG_RREN (1 << 13)
772
773#define MX21_CSPICTRL_POL (1 << 5)
774#define MX21_CSPICTRL_PHA (1 << 6)
775#define MX21_CSPICTRL_SSPOL (1 << 8)
776#define MX21_CSPICTRL_XCH (1 << 9)
777#define MX21_CSPICTRL_ENABLE (1 << 10)
778#define MX21_CSPICTRL_MASTER (1 << 11)
779#define MX21_CSPICTRL_DR_SHIFT 14
780#define MX21_CSPICTRL_CS_SHIFT 19
781
f989bc69 782static void mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
b5f3294f
SH
783{
784 unsigned int val = 0;
785
786 if (enable & MXC_INT_TE)
3451fb15 787 val |= MX21_INTREG_TEEN;
b5f3294f 788 if (enable & MXC_INT_RR)
3451fb15 789 val |= MX21_INTREG_RREN;
b5f3294f 790
6cdeb002 791 writel(val, spi_imx->base + MXC_CSPIINT);
b5f3294f
SH
792}
793
f989bc69 794static void mx21_trigger(struct spi_imx_data *spi_imx)
b5f3294f
SH
795{
796 unsigned int reg;
797
6cdeb002 798 reg = readl(spi_imx->base + MXC_CSPICTRL);
3451fb15 799 reg |= MX21_CSPICTRL_XCH;
6cdeb002 800 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
801}
802
e697271c
UKK
803static int mx21_prepare_message(struct spi_imx_data *spi_imx,
804 struct spi_message *msg)
805{
806 return 0;
807}
808
1d374703
UKK
809static int mx21_prepare_transfer(struct spi_imx_data *spi_imx,
810 struct spi_device *spi,
811 struct spi_transfer *t)
b5f3294f 812{
3451fb15 813 unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
04ee5854 814 unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
32df9ff2
RB
815 unsigned int clk;
816
3f75720d 817 reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, t->speed_hz, max, &clk)
32df9ff2
RB
818 << MX21_CSPICTRL_DR_SHIFT;
819 spi_imx->spi_bus_clk = clk;
b5f3294f 820
d52345b6 821 reg |= spi_imx->bits_per_word - 1;
b5f3294f 822
c0c7a5d7 823 if (spi->mode & SPI_CPHA)
3451fb15 824 reg |= MX21_CSPICTRL_PHA;
c0c7a5d7 825 if (spi->mode & SPI_CPOL)
3451fb15 826 reg |= MX21_CSPICTRL_POL;
c0c7a5d7 827 if (spi->mode & SPI_CS_HIGH)
3451fb15 828 reg |= MX21_CSPICTRL_SSPOL;
8cdcd8ae 829 if (!spi->cs_gpiod)
602c8f44 830 reg |= spi->chip_select << MX21_CSPICTRL_CS_SHIFT;
b5f3294f 831
6cdeb002 832 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
833
834 return 0;
835}
836
f989bc69 837static int mx21_rx_available(struct spi_imx_data *spi_imx)
b5f3294f 838{
3451fb15 839 return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
b5f3294f
SH
840}
841
f989bc69 842static void mx21_reset(struct spi_imx_data *spi_imx)
1723e66b
UKK
843{
844 writel(1, spi_imx->base + MXC_RESET);
845}
846
b5f3294f
SH
847#define MX1_INTREG_RR (1 << 3)
848#define MX1_INTREG_TEEN (1 << 8)
849#define MX1_INTREG_RREN (1 << 11)
850
851#define MX1_CSPICTRL_POL (1 << 4)
852#define MX1_CSPICTRL_PHA (1 << 5)
853#define MX1_CSPICTRL_XCH (1 << 8)
854#define MX1_CSPICTRL_ENABLE (1 << 9)
855#define MX1_CSPICTRL_MASTER (1 << 10)
856#define MX1_CSPICTRL_DR_SHIFT 13
857
f989bc69 858static void mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
b5f3294f
SH
859{
860 unsigned int val = 0;
861
862 if (enable & MXC_INT_TE)
863 val |= MX1_INTREG_TEEN;
864 if (enable & MXC_INT_RR)
865 val |= MX1_INTREG_RREN;
866
6cdeb002 867 writel(val, spi_imx->base + MXC_CSPIINT);
b5f3294f
SH
868}
869
f989bc69 870static void mx1_trigger(struct spi_imx_data *spi_imx)
b5f3294f
SH
871{
872 unsigned int reg;
873
6cdeb002 874 reg = readl(spi_imx->base + MXC_CSPICTRL);
b5f3294f 875 reg |= MX1_CSPICTRL_XCH;
6cdeb002 876 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
877}
878
e697271c
UKK
879static int mx1_prepare_message(struct spi_imx_data *spi_imx,
880 struct spi_message *msg)
881{
882 return 0;
883}
884
1d374703
UKK
885static int mx1_prepare_transfer(struct spi_imx_data *spi_imx,
886 struct spi_device *spi,
887 struct spi_transfer *t)
b5f3294f
SH
888{
889 unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
2636ba8f 890 unsigned int clk;
b5f3294f 891
3f75720d 892 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, t->speed_hz, &clk) <<
b5f3294f 893 MX1_CSPICTRL_DR_SHIFT;
2636ba8f
MK
894 spi_imx->spi_bus_clk = clk;
895
d52345b6 896 reg |= spi_imx->bits_per_word - 1;
b5f3294f 897
c0c7a5d7 898 if (spi->mode & SPI_CPHA)
b5f3294f 899 reg |= MX1_CSPICTRL_PHA;
c0c7a5d7 900 if (spi->mode & SPI_CPOL)
b5f3294f
SH
901 reg |= MX1_CSPICTRL_POL;
902
6cdeb002 903 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
904
905 return 0;
906}
907
f989bc69 908static int mx1_rx_available(struct spi_imx_data *spi_imx)
b5f3294f 909{
6cdeb002 910 return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
b5f3294f
SH
911}
912
f989bc69 913static void mx1_reset(struct spi_imx_data *spi_imx)
1723e66b
UKK
914{
915 writel(1, spi_imx->base + MXC_RESET);
916}
917
04ee5854
SG
918static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
919 .intctrl = mx1_intctrl,
e697271c 920 .prepare_message = mx1_prepare_message,
1d374703 921 .prepare_transfer = mx1_prepare_transfer,
04ee5854
SG
922 .trigger = mx1_trigger,
923 .rx_available = mx1_rx_available,
924 .reset = mx1_reset,
fd8d4e2d 925 .fifo_size = 8,
926 .has_dmamode = false,
1673c81d 927 .dynamic_burst = false,
71abd290 928 .has_slavemode = false,
04ee5854
SG
929 .devtype = IMX1_CSPI,
930};
931
932static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
933 .intctrl = mx21_intctrl,
e697271c 934 .prepare_message = mx21_prepare_message,
1d374703 935 .prepare_transfer = mx21_prepare_transfer,
04ee5854
SG
936 .trigger = mx21_trigger,
937 .rx_available = mx21_rx_available,
938 .reset = mx21_reset,
fd8d4e2d 939 .fifo_size = 8,
940 .has_dmamode = false,
1673c81d 941 .dynamic_burst = false,
71abd290 942 .has_slavemode = false,
04ee5854
SG
943 .devtype = IMX21_CSPI,
944};
945
946static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
947 /* i.mx27 cspi shares the functions with i.mx21 one */
948 .intctrl = mx21_intctrl,
e697271c 949 .prepare_message = mx21_prepare_message,
1d374703 950 .prepare_transfer = mx21_prepare_transfer,
04ee5854
SG
951 .trigger = mx21_trigger,
952 .rx_available = mx21_rx_available,
953 .reset = mx21_reset,
fd8d4e2d 954 .fifo_size = 8,
955 .has_dmamode = false,
1673c81d 956 .dynamic_burst = false,
71abd290 957 .has_slavemode = false,
04ee5854
SG
958 .devtype = IMX27_CSPI,
959};
960
961static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
962 .intctrl = mx31_intctrl,
e697271c 963 .prepare_message = mx31_prepare_message,
1d374703 964 .prepare_transfer = mx31_prepare_transfer,
04ee5854
SG
965 .trigger = mx31_trigger,
966 .rx_available = mx31_rx_available,
967 .reset = mx31_reset,
fd8d4e2d 968 .fifo_size = 8,
969 .has_dmamode = false,
1673c81d 970 .dynamic_burst = false,
71abd290 971 .has_slavemode = false,
04ee5854
SG
972 .devtype = IMX31_CSPI,
973};
974
975static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
976 /* i.mx35 and later cspi shares the functions with i.mx31 one */
977 .intctrl = mx31_intctrl,
e697271c 978 .prepare_message = mx31_prepare_message,
1d374703 979 .prepare_transfer = mx31_prepare_transfer,
04ee5854
SG
980 .trigger = mx31_trigger,
981 .rx_available = mx31_rx_available,
982 .reset = mx31_reset,
fd8d4e2d 983 .fifo_size = 8,
984 .has_dmamode = true,
1673c81d 985 .dynamic_burst = false,
71abd290 986 .has_slavemode = false,
04ee5854
SG
987 .devtype = IMX35_CSPI,
988};
989
990static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
991 .intctrl = mx51_ecspi_intctrl,
e697271c 992 .prepare_message = mx51_ecspi_prepare_message,
1d374703 993 .prepare_transfer = mx51_ecspi_prepare_transfer,
04ee5854
SG
994 .trigger = mx51_ecspi_trigger,
995 .rx_available = mx51_ecspi_rx_available,
996 .reset = mx51_ecspi_reset,
987a2dfe 997 .setup_wml = mx51_setup_wml,
bcd8e776 998 .disable_dma = mx51_disable_dma,
fd8d4e2d 999 .fifo_size = 64,
1000 .has_dmamode = true,
1673c81d 1001 .dynamic_burst = true,
71abd290 1002 .has_slavemode = true,
1003 .disable = mx51_ecspi_disable,
04ee5854
SG
1004 .devtype = IMX51_ECSPI,
1005};
1006
26e4bb86 1007static struct spi_imx_devtype_data imx53_ecspi_devtype_data = {
1008 .intctrl = mx51_ecspi_intctrl,
e697271c 1009 .prepare_message = mx51_ecspi_prepare_message,
1d374703 1010 .prepare_transfer = mx51_ecspi_prepare_transfer,
26e4bb86 1011 .trigger = mx51_ecspi_trigger,
1012 .rx_available = mx51_ecspi_rx_available,
bcd8e776 1013 .disable_dma = mx51_disable_dma,
26e4bb86 1014 .reset = mx51_ecspi_reset,
1015 .fifo_size = 64,
1016 .has_dmamode = true,
71abd290 1017 .has_slavemode = true,
1018 .disable = mx51_ecspi_disable,
26e4bb86 1019 .devtype = IMX53_ECSPI,
1020};
1021
db1b8200 1022static const struct platform_device_id spi_imx_devtype[] = {
04ee5854
SG
1023 {
1024 .name = "imx1-cspi",
1025 .driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
1026 }, {
1027 .name = "imx21-cspi",
1028 .driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
1029 }, {
1030 .name = "imx27-cspi",
1031 .driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
1032 }, {
1033 .name = "imx31-cspi",
1034 .driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
1035 }, {
1036 .name = "imx35-cspi",
1037 .driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
1038 }, {
1039 .name = "imx51-ecspi",
1040 .driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
26e4bb86 1041 }, {
1042 .name = "imx53-ecspi",
1043 .driver_data = (kernel_ulong_t) &imx53_ecspi_devtype_data,
04ee5854
SG
1044 }, {
1045 /* sentinel */
1046 }
f4ba6315
UKK
1047};
1048
22a85e4c
SG
1049static const struct of_device_id spi_imx_dt_ids[] = {
1050 { .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
1051 { .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
1052 { .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
1053 { .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
1054 { .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
1055 { .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
26e4bb86 1056 { .compatible = "fsl,imx53-ecspi", .data = &imx53_ecspi_devtype_data, },
22a85e4c
SG
1057 { /* sentinel */ }
1058};
27743e0b 1059MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
22a85e4c 1060
2ca300ac
MC
1061static void spi_imx_set_burst_len(struct spi_imx_data *spi_imx, int n_bits)
1062{
1063 u32 ctrl;
1064
1065 ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
1066 ctrl &= ~MX51_ECSPI_CTRL_BL_MASK;
1067 ctrl |= ((n_bits - 1) << MX51_ECSPI_CTRL_BL_OFFSET);
1068 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
1069}
1070
6cdeb002 1071static void spi_imx_push(struct spi_imx_data *spi_imx)
b5f3294f 1072{
2ca300ac
MC
1073 unsigned int burst_len, fifo_words;
1074
1075 if (spi_imx->dynamic_burst)
1076 fifo_words = 4;
1077 else
1078 fifo_words = spi_imx_bytes_per_word(spi_imx->bits_per_word);
1079 /*
1080 * Reload the FIFO when the remaining bytes to be transferred in the
1081 * current burst is 0. This only applies when bits_per_word is a
1082 * multiple of 8.
1083 */
1084 if (!spi_imx->remainder) {
1085 if (spi_imx->dynamic_burst) {
1086
1087 /* We need to deal unaligned data first */
1088 burst_len = spi_imx->count % MX51_ECSPI_CTRL_MAX_BURST;
1089
1090 if (!burst_len)
1091 burst_len = MX51_ECSPI_CTRL_MAX_BURST;
1092
1093 spi_imx_set_burst_len(spi_imx, burst_len * 8);
1094
1095 spi_imx->remainder = burst_len;
1096 } else {
1097 spi_imx->remainder = fifo_words;
1098 }
1099 }
1100
fd8d4e2d 1101 while (spi_imx->txfifo < spi_imx->devtype_data->fifo_size) {
6cdeb002 1102 if (!spi_imx->count)
b5f3294f 1103 break;
2ca300ac 1104 if (spi_imx->dynamic_burst &&
30d67142 1105 spi_imx->txfifo >= DIV_ROUND_UP(spi_imx->remainder,
2ca300ac 1106 fifo_words))
1673c81d 1107 break;
6cdeb002
UKK
1108 spi_imx->tx(spi_imx);
1109 spi_imx->txfifo++;
b5f3294f
SH
1110 }
1111
71abd290 1112 if (!spi_imx->slave_mode)
1113 spi_imx->devtype_data->trigger(spi_imx);
b5f3294f
SH
1114}
1115
6cdeb002 1116static irqreturn_t spi_imx_isr(int irq, void *dev_id)
b5f3294f 1117{
6cdeb002 1118 struct spi_imx_data *spi_imx = dev_id;
b5f3294f 1119
71abd290 1120 while (spi_imx->txfifo &&
1121 spi_imx->devtype_data->rx_available(spi_imx)) {
6cdeb002
UKK
1122 spi_imx->rx(spi_imx);
1123 spi_imx->txfifo--;
b5f3294f
SH
1124 }
1125
6cdeb002
UKK
1126 if (spi_imx->count) {
1127 spi_imx_push(spi_imx);
b5f3294f
SH
1128 return IRQ_HANDLED;
1129 }
1130
6cdeb002 1131 if (spi_imx->txfifo) {
b5f3294f
SH
1132 /* No data left to push, but still waiting for rx data,
1133 * enable receive data available interrupt.
1134 */
edd501bb 1135 spi_imx->devtype_data->intctrl(
f4ba6315 1136 spi_imx, MXC_INT_RR);
b5f3294f
SH
1137 return IRQ_HANDLED;
1138 }
1139
edd501bb 1140 spi_imx->devtype_data->intctrl(spi_imx, 0);
6cdeb002 1141 complete(&spi_imx->xfer_done);
b5f3294f
SH
1142
1143 return IRQ_HANDLED;
1144}
1145
65017ee2 1146static int spi_imx_dma_configure(struct spi_master *master)
f12ae171
AB
1147{
1148 int ret;
1149 enum dma_slave_buswidth buswidth;
1150 struct dma_slave_config rx = {}, tx = {};
1151 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1152
65017ee2 1153 switch (spi_imx_bytes_per_word(spi_imx->bits_per_word)) {
f12ae171
AB
1154 case 4:
1155 buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
1156 break;
1157 case 2:
1158 buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
1159 break;
1160 case 1:
1161 buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
1162 break;
1163 default:
1164 return -EINVAL;
1165 }
1166
1167 tx.direction = DMA_MEM_TO_DEV;
1168 tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
1169 tx.dst_addr_width = buswidth;
1170 tx.dst_maxburst = spi_imx->wml;
1171 ret = dmaengine_slave_config(master->dma_tx, &tx);
1172 if (ret) {
1173 dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
1174 return ret;
1175 }
1176
1177 rx.direction = DMA_DEV_TO_MEM;
1178 rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
1179 rx.src_addr_width = buswidth;
1180 rx.src_maxburst = spi_imx->wml;
1181 ret = dmaengine_slave_config(master->dma_rx, &rx);
1182 if (ret) {
1183 dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
1184 return ret;
1185 }
1186
f12ae171
AB
1187 return 0;
1188}
1189
6cdeb002 1190static int spi_imx_setupxfer(struct spi_device *spi,
b5f3294f
SH
1191 struct spi_transfer *t)
1192{
6cdeb002 1193 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
b5f3294f 1194
abb1ff19
SH
1195 if (!t)
1196 return 0;
1197
d52345b6 1198 spi_imx->bits_per_word = t->bits_per_word;
b5f3294f 1199
2801b2f5
MC
1200 /*
1201 * Initialize the functions for transfer. To transfer non byte-aligned
1202 * words, we have to use multiple word-size bursts, we can't use
1203 * dynamic_burst in that case.
1204 */
1205 if (spi_imx->devtype_data->dynamic_burst && !spi_imx->slave_mode &&
1206 (spi_imx->bits_per_word == 8 ||
1207 spi_imx->bits_per_word == 16 ||
1208 spi_imx->bits_per_word == 32)) {
1673c81d 1209
1673c81d 1210 spi_imx->rx = spi_imx_buf_rx_swap;
1211 spi_imx->tx = spi_imx_buf_tx_swap;
1212 spi_imx->dynamic_burst = 1;
1673c81d 1213
6051426f 1214 } else {
1673c81d 1215 if (spi_imx->bits_per_word <= 8) {
1216 spi_imx->rx = spi_imx_buf_rx_u8;
1217 spi_imx->tx = spi_imx_buf_tx_u8;
1218 } else if (spi_imx->bits_per_word <= 16) {
1219 spi_imx->rx = spi_imx_buf_rx_u16;
1220 spi_imx->tx = spi_imx_buf_tx_u16;
1221 } else {
1222 spi_imx->rx = spi_imx_buf_rx_u32;
1223 spi_imx->tx = spi_imx_buf_tx_u32;
1224 }
2ca300ac 1225 spi_imx->dynamic_burst = 0;
24778be2 1226 }
e6a0a8bf 1227
c008a800 1228 if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
e6a8b2cc 1229 spi_imx->usedma = true;
c008a800 1230 else
e6a8b2cc 1231 spi_imx->usedma = false;
c008a800 1232
71abd290 1233 if (is_imx53_ecspi(spi_imx) && spi_imx->slave_mode) {
1234 spi_imx->rx = mx53_ecspi_rx_slave;
1235 spi_imx->tx = mx53_ecspi_tx_slave;
1236 spi_imx->slave_burst = t->len;
1237 }
1238
1d374703 1239 spi_imx->devtype_data->prepare_transfer(spi_imx, spi, t);
b5f3294f
SH
1240
1241 return 0;
1242}
1243
f62caccd
RG
1244static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
1245{
1246 struct spi_master *master = spi_imx->bitbang.master;
1247
1248 if (master->dma_rx) {
1249 dma_release_channel(master->dma_rx);
1250 master->dma_rx = NULL;
1251 }
1252
1253 if (master->dma_tx) {
1254 dma_release_channel(master->dma_tx);
1255 master->dma_tx = NULL;
1256 }
f62caccd
RG
1257}
1258
1259static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
f12ae171 1260 struct spi_master *master)
f62caccd 1261{
f62caccd
RG
1262 int ret;
1263
a02bb401
RG
1264 /* use pio mode for i.mx6dl chip TKT238285 */
1265 if (of_machine_is_compatible("fsl,imx6dl"))
1266 return 0;
1267
fd8d4e2d 1268 spi_imx->wml = spi_imx->devtype_data->fifo_size / 2;
0dfbaa89 1269
f62caccd 1270 /* Prepare for TX DMA: */
5d3aa9cc 1271 master->dma_tx = dma_request_chan(dev, "tx");
3760047a
AB
1272 if (IS_ERR(master->dma_tx)) {
1273 ret = PTR_ERR(master->dma_tx);
1274 dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
1275 master->dma_tx = NULL;
f62caccd
RG
1276 goto err;
1277 }
1278
f62caccd 1279 /* Prepare for RX : */
5d3aa9cc 1280 master->dma_rx = dma_request_chan(dev, "rx");
3760047a
AB
1281 if (IS_ERR(master->dma_rx)) {
1282 ret = PTR_ERR(master->dma_rx);
1283 dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
1284 master->dma_rx = NULL;
f62caccd
RG
1285 goto err;
1286 }
1287
f62caccd
RG
1288 init_completion(&spi_imx->dma_rx_completion);
1289 init_completion(&spi_imx->dma_tx_completion);
1290 master->can_dma = spi_imx_can_dma;
1291 master->max_dma_len = MAX_SDMA_BD_BYTES;
1292 spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
1293 SPI_MASTER_MUST_TX;
f62caccd
RG
1294
1295 return 0;
1296err:
1297 spi_imx_sdma_exit(spi_imx);
1298 return ret;
1299}
1300
1301static void spi_imx_dma_rx_callback(void *cookie)
1302{
1303 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
1304
1305 complete(&spi_imx->dma_rx_completion);
1306}
1307
1308static void spi_imx_dma_tx_callback(void *cookie)
1309{
1310 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
1311
1312 complete(&spi_imx->dma_tx_completion);
1313}
1314
4bfe927a
AB
1315static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
1316{
1317 unsigned long timeout = 0;
1318
1319 /* Time with actual data transfer and CS change delay related to HW */
1320 timeout = (8 + 4) * size / spi_imx->spi_bus_clk;
1321
1322 /* Add extra second for scheduler related activities */
1323 timeout += 1;
1324
1325 /* Double calculated timeout */
1326 return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
1327}
1328
f62caccd
RG
1329static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
1330 struct spi_transfer *transfer)
1331{
6b6192c0 1332 struct dma_async_tx_descriptor *desc_tx, *desc_rx;
4bfe927a 1333 unsigned long transfer_timeout;
56536a7f 1334 unsigned long timeout;
f62caccd
RG
1335 struct spi_master *master = spi_imx->bitbang.master;
1336 struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
5ba5a373
RG
1337 struct scatterlist *last_sg = sg_last(rx->sgl, rx->nents);
1338 unsigned int bytes_per_word, i;
987a2dfe
RG
1339 int ret;
1340
5ba5a373
RG
1341 /* Get the right burst length from the last sg to ensure no tail data */
1342 bytes_per_word = spi_imx_bytes_per_word(transfer->bits_per_word);
1343 for (i = spi_imx->devtype_data->fifo_size / 2; i > 0; i--) {
1344 if (!(sg_dma_len(last_sg) % (i * bytes_per_word)))
1345 break;
1346 }
1347 /* Use 1 as wml in case no available burst length got */
1348 if (i == 0)
1349 i = 1;
1350
1351 spi_imx->wml = i;
1352
987a2dfe
RG
1353 ret = spi_imx_dma_configure(master);
1354 if (ret)
7a908832 1355 goto dma_failure_no_start;
987a2dfe 1356
5ba5a373
RG
1357 if (!spi_imx->devtype_data->setup_wml) {
1358 dev_err(spi_imx->dev, "No setup_wml()?\n");
7a908832
RG
1359 ret = -EINVAL;
1360 goto dma_failure_no_start;
5ba5a373 1361 }
987a2dfe 1362 spi_imx->devtype_data->setup_wml(spi_imx);
f62caccd 1363
6b6192c0
SH
1364 /*
1365 * The TX DMA setup starts the transfer, so make sure RX is configured
1366 * before TX.
1367 */
1368 desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
1369 rx->sgl, rx->nents, DMA_DEV_TO_MEM,
1370 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
7a908832
RG
1371 if (!desc_rx) {
1372 ret = -EINVAL;
1373 goto dma_failure_no_start;
1374 }
f62caccd 1375
6b6192c0
SH
1376 desc_rx->callback = spi_imx_dma_rx_callback;
1377 desc_rx->callback_param = (void *)spi_imx;
1378 dmaengine_submit(desc_rx);
1379 reinit_completion(&spi_imx->dma_rx_completion);
1380 dma_async_issue_pending(master->dma_rx);
f62caccd 1381
6b6192c0
SH
1382 desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
1383 tx->sgl, tx->nents, DMA_MEM_TO_DEV,
1384 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1385 if (!desc_tx) {
1386 dmaengine_terminate_all(master->dma_tx);
bcd8e776 1387 dmaengine_terminate_all(master->dma_rx);
6b6192c0 1388 return -EINVAL;
f62caccd
RG
1389 }
1390
6b6192c0
SH
1391 desc_tx->callback = spi_imx_dma_tx_callback;
1392 desc_tx->callback_param = (void *)spi_imx;
1393 dmaengine_submit(desc_tx);
f62caccd 1394 reinit_completion(&spi_imx->dma_tx_completion);
fab44ef1 1395 dma_async_issue_pending(master->dma_tx);
f62caccd 1396
4bfe927a
AB
1397 transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
1398
f62caccd 1399 /* Wait SDMA to finish the data transfer.*/
56536a7f 1400 timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
4bfe927a 1401 transfer_timeout);
56536a7f 1402 if (!timeout) {
6aa800ca 1403 dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
f62caccd 1404 dmaengine_terminate_all(master->dma_tx);
e47b33c0 1405 dmaengine_terminate_all(master->dma_rx);
6b6192c0 1406 return -ETIMEDOUT;
f62caccd
RG
1407 }
1408
6b6192c0
SH
1409 timeout = wait_for_completion_timeout(&spi_imx->dma_rx_completion,
1410 transfer_timeout);
1411 if (!timeout) {
1412 dev_err(&master->dev, "I/O Error in DMA RX\n");
1413 spi_imx->devtype_data->reset(spi_imx);
1414 dmaengine_terminate_all(master->dma_rx);
1415 return -ETIMEDOUT;
1416 }
f62caccd 1417
6b6192c0 1418 return transfer->len;
7a908832
RG
1419/* fallback to pio */
1420dma_failure_no_start:
1421 transfer->error |= SPI_TRANS_FAIL_NO_START;
1422 return ret;
f62caccd
RG
1423}
1424
1425static int spi_imx_pio_transfer(struct spi_device *spi,
b5f3294f
SH
1426 struct spi_transfer *transfer)
1427{
6cdeb002 1428 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
ff1ba3da
CG
1429 unsigned long transfer_timeout;
1430 unsigned long timeout;
b5f3294f 1431
6cdeb002
UKK
1432 spi_imx->tx_buf = transfer->tx_buf;
1433 spi_imx->rx_buf = transfer->rx_buf;
1434 spi_imx->count = transfer->len;
1435 spi_imx->txfifo = 0;
2ca300ac 1436 spi_imx->remainder = 0;
b5f3294f 1437
aa0fe826 1438 reinit_completion(&spi_imx->xfer_done);
b5f3294f 1439
6cdeb002 1440 spi_imx_push(spi_imx);
b5f3294f 1441
edd501bb 1442 spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
b5f3294f 1443
ff1ba3da
CG
1444 transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
1445
1446 timeout = wait_for_completion_timeout(&spi_imx->xfer_done,
1447 transfer_timeout);
1448 if (!timeout) {
1449 dev_err(&spi->dev, "I/O Error in PIO\n");
1450 spi_imx->devtype_data->reset(spi_imx);
1451 return -ETIMEDOUT;
1452 }
b5f3294f
SH
1453
1454 return transfer->len;
1455}
1456
71abd290 1457static int spi_imx_pio_transfer_slave(struct spi_device *spi,
1458 struct spi_transfer *transfer)
1459{
1460 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1461 int ret = transfer->len;
1462
1463 if (is_imx53_ecspi(spi_imx) &&
1464 transfer->len > MX53_MAX_TRANSFER_BYTES) {
1465 dev_err(&spi->dev, "Transaction too big, max size is %d bytes\n",
1466 MX53_MAX_TRANSFER_BYTES);
1467 return -EMSGSIZE;
1468 }
1469
1470 spi_imx->tx_buf = transfer->tx_buf;
1471 spi_imx->rx_buf = transfer->rx_buf;
1472 spi_imx->count = transfer->len;
1473 spi_imx->txfifo = 0;
2ca300ac 1474 spi_imx->remainder = 0;
71abd290 1475
1476 reinit_completion(&spi_imx->xfer_done);
1477 spi_imx->slave_aborted = false;
1478
1479 spi_imx_push(spi_imx);
1480
1481 spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE | MXC_INT_RDR);
1482
1483 if (wait_for_completion_interruptible(&spi_imx->xfer_done) ||
1484 spi_imx->slave_aborted) {
1485 dev_dbg(&spi->dev, "interrupted\n");
1486 ret = -EINTR;
1487 }
1488
1489 /* ecspi has a HW issue when works in Slave mode,
1490 * after 64 words writtern to TXFIFO, even TXFIFO becomes empty,
1491 * ECSPI_TXDATA keeps shift out the last word data,
1492 * so we have to disable ECSPI when in slave mode after the
1493 * transfer completes
1494 */
1495 if (spi_imx->devtype_data->disable)
1496 spi_imx->devtype_data->disable(spi_imx);
1497
1498 return ret;
1499}
1500
f62caccd
RG
1501static int spi_imx_transfer(struct spi_device *spi,
1502 struct spi_transfer *transfer)
1503{
f62caccd
RG
1504 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1505
71abd290 1506 /* flush rxfifo before transfer */
1507 while (spi_imx->devtype_data->rx_available(spi_imx))
c842749e 1508 readl(spi_imx->base + MXC_CSPIRXDATA);
71abd290 1509
1510 if (spi_imx->slave_mode)
1511 return spi_imx_pio_transfer_slave(spi, transfer);
1512
7a908832
RG
1513 if (spi_imx->usedma)
1514 return spi_imx_dma_transfer(spi_imx, transfer);
bcd8e776
RG
1515
1516 return spi_imx_pio_transfer(spi, transfer);
f62caccd
RG
1517}
1518
6cdeb002 1519static int spi_imx_setup(struct spi_device *spi)
b5f3294f 1520{
f4d4ecfe 1521 dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
b5f3294f
SH
1522 spi->mode, spi->bits_per_word, spi->max_speed_hz);
1523
b5f3294f
SH
1524 return 0;
1525}
1526
6cdeb002 1527static void spi_imx_cleanup(struct spi_device *spi)
b5f3294f
SH
1528{
1529}
1530
9e556dcc
HS
1531static int
1532spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
1533{
1534 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1535 int ret;
1536
525c9e5a
CW
1537 ret = pm_runtime_get_sync(spi_imx->dev);
1538 if (ret < 0) {
1539 dev_err(spi_imx->dev, "failed to enable clock\n");
9e556dcc
HS
1540 return ret;
1541 }
1542
e697271c
UKK
1543 ret = spi_imx->devtype_data->prepare_message(spi_imx, msg);
1544 if (ret) {
525c9e5a
CW
1545 pm_runtime_mark_last_busy(spi_imx->dev);
1546 pm_runtime_put_autosuspend(spi_imx->dev);
e697271c
UKK
1547 }
1548
1549 return ret;
9e556dcc
HS
1550}
1551
1552static int
1553spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
1554{
1555 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1556
525c9e5a
CW
1557 pm_runtime_mark_last_busy(spi_imx->dev);
1558 pm_runtime_put_autosuspend(spi_imx->dev);
9e556dcc
HS
1559 return 0;
1560}
1561
71abd290 1562static int spi_imx_slave_abort(struct spi_master *master)
1563{
1564 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1565
1566 spi_imx->slave_aborted = true;
1567 complete(&spi_imx->xfer_done);
1568
1569 return 0;
1570}
1571
fd4a319b 1572static int spi_imx_probe(struct platform_device *pdev)
b5f3294f 1573{
22a85e4c
SG
1574 struct device_node *np = pdev->dev.of_node;
1575 const struct of_device_id *of_id =
1576 of_match_device(spi_imx_dt_ids, &pdev->dev);
b5f3294f 1577 struct spi_master *master;
6cdeb002 1578 struct spi_imx_data *spi_imx;
b5f3294f 1579 struct resource *res;
8cdcd8ae 1580 int ret, irq, spi_drctl;
71abd290 1581 const struct spi_imx_devtype_data *devtype_data = of_id ? of_id->data :
1582 (struct spi_imx_devtype_data *)pdev->id_entry->driver_data;
1583 bool slave_mode;
8cdcd8ae 1584 u32 val;
b5f3294f 1585
71abd290 1586 slave_mode = devtype_data->has_slavemode &&
1587 of_property_read_bool(np, "spi-slave");
1588 if (slave_mode)
1589 master = spi_alloc_slave(&pdev->dev,
1590 sizeof(struct spi_imx_data));
1591 else
1592 master = spi_alloc_master(&pdev->dev,
1593 sizeof(struct spi_imx_data));
2c147776
FE
1594 if (!master)
1595 return -ENOMEM;
1596
f72efa7e
LM
1597 ret = of_property_read_u32(np, "fsl,spi-rdy-drctl", &spi_drctl);
1598 if ((ret < 0) || (spi_drctl >= 0x3)) {
1599 /* '11' is reserved */
1600 spi_drctl = 0;
1601 }
1602
b5f3294f
SH
1603 platform_set_drvdata(pdev, master);
1604
24778be2 1605 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
b36581df 1606 master->bus_num = np ? -1 : pdev->id;
8cdcd8ae 1607 master->use_gpio_descriptors = true;
b5f3294f 1608
6cdeb002 1609 spi_imx = spi_master_get_devdata(master);
94c69f76 1610 spi_imx->bitbang.master = master;
6aa800ca 1611 spi_imx->dev = &pdev->dev;
71abd290 1612 spi_imx->slave_mode = slave_mode;
b5f3294f 1613
71abd290 1614 spi_imx->devtype_data = devtype_data;
4686d1c3 1615
8cdcd8ae
LW
1616 /*
1617 * Get number of chip selects from device properties. This can be
1618 * coming from device tree or boardfiles, if it is not defined,
1619 * a default value of 3 chip selects will be used, as all the legacy
1620 * board files have <= 3 chip selects.
1621 */
1622 if (!device_property_read_u32(&pdev->dev, "num-cs", &val))
1623 master->num_chipselect = val;
1624 else
1625 master->num_chipselect = 3;
b5f3294f 1626
6cdeb002
UKK
1627 spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
1628 spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
1629 spi_imx->bitbang.master->setup = spi_imx_setup;
1630 spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
9e556dcc
HS
1631 spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
1632 spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
71abd290 1633 spi_imx->bitbang.master->slave_abort = spi_imx_slave_abort;
ab2f3572
OR
1634 spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH \
1635 | SPI_NO_CS;
26e4bb86 1636 if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx) ||
1637 is_imx53_ecspi(spi_imx))
f72efa7e
LM
1638 spi_imx->bitbang.master->mode_bits |= SPI_LOOP | SPI_READY;
1639
1640 spi_imx->spi_drctl = spi_drctl;
b5f3294f 1641
6cdeb002 1642 init_completion(&spi_imx->xfer_done);
b5f3294f
SH
1643
1644 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
130b82c0
FE
1645 spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
1646 if (IS_ERR(spi_imx->base)) {
1647 ret = PTR_ERR(spi_imx->base);
1648 goto out_master_put;
b5f3294f 1649 }
f12ae171 1650 spi_imx->base_phys = res->start;
b5f3294f 1651
4b5d6aad
FE
1652 irq = platform_get_irq(pdev, 0);
1653 if (irq < 0) {
1654 ret = irq;
130b82c0 1655 goto out_master_put;
b5f3294f
SH
1656 }
1657
4b5d6aad 1658 ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
8fc39b51 1659 dev_name(&pdev->dev), spi_imx);
b5f3294f 1660 if (ret) {
4b5d6aad 1661 dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
130b82c0 1662 goto out_master_put;
b5f3294f
SH
1663 }
1664
aa29d840
SH
1665 spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1666 if (IS_ERR(spi_imx->clk_ipg)) {
1667 ret = PTR_ERR(spi_imx->clk_ipg);
130b82c0 1668 goto out_master_put;
b5f3294f
SH
1669 }
1670
aa29d840
SH
1671 spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
1672 if (IS_ERR(spi_imx->clk_per)) {
1673 ret = PTR_ERR(spi_imx->clk_per);
130b82c0 1674 goto out_master_put;
aa29d840
SH
1675 }
1676
525c9e5a
CW
1677 pm_runtime_enable(spi_imx->dev);
1678 pm_runtime_set_autosuspend_delay(spi_imx->dev, MXC_RPM_TIMEOUT);
1679 pm_runtime_use_autosuspend(spi_imx->dev);
83174626 1680
525c9e5a
CW
1681 ret = pm_runtime_get_sync(spi_imx->dev);
1682 if (ret < 0) {
1683 dev_err(spi_imx->dev, "failed to enable clock\n");
1684 goto out_runtime_pm_put;
1685 }
aa29d840
SH
1686
1687 spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
f62caccd 1688 /*
2dd33f9c
MK
1689 * Only validated on i.mx35 and i.mx6 now, can remove the constraint
1690 * if validated on other chips.
f62caccd 1691 */
fd8d4e2d 1692 if (spi_imx->devtype_data->has_dmamode) {
f12ae171 1693 ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
bf9af08c 1694 if (ret == -EPROBE_DEFER)
525c9e5a 1695 goto out_runtime_pm_put;
bf9af08c 1696
3760047a
AB
1697 if (ret < 0)
1698 dev_err(&pdev->dev, "dma setup error %d, use pio\n",
1699 ret);
1700 }
b5f3294f 1701
edd501bb 1702 spi_imx->devtype_data->reset(spi_imx);
ce1807b2 1703
edd501bb 1704 spi_imx->devtype_data->intctrl(spi_imx, 0);
b5f3294f 1705
22a85e4c 1706 master->dev.of_node = pdev->dev.of_node;
8197f489
TP
1707 ret = spi_bitbang_start(&spi_imx->bitbang);
1708 if (ret) {
1709 dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
525c9e5a 1710 goto out_runtime_pm_put;
8197f489 1711 }
b5f3294f
SH
1712
1713 dev_info(&pdev->dev, "probed\n");
1714
525c9e5a
CW
1715 pm_runtime_mark_last_busy(spi_imx->dev);
1716 pm_runtime_put_autosuspend(spi_imx->dev);
1717
b5f3294f
SH
1718 return ret;
1719
525c9e5a
CW
1720out_runtime_pm_put:
1721 pm_runtime_dont_use_autosuspend(spi_imx->dev);
1722 pm_runtime_put_sync(spi_imx->dev);
1723 pm_runtime_disable(spi_imx->dev);
130b82c0 1724out_master_put:
b5f3294f 1725 spi_master_put(master);
130b82c0 1726
b5f3294f
SH
1727 return ret;
1728}
1729
fd4a319b 1730static int spi_imx_remove(struct platform_device *pdev)
b5f3294f
SH
1731{
1732 struct spi_master *master = platform_get_drvdata(pdev);
6cdeb002 1733 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
d593574a 1734 int ret;
b5f3294f 1735
6cdeb002 1736 spi_bitbang_stop(&spi_imx->bitbang);
b5f3294f 1737
525c9e5a
CW
1738 ret = pm_runtime_get_sync(spi_imx->dev);
1739 if (ret < 0) {
1740 dev_err(spi_imx->dev, "failed to enable clock\n");
1741 return ret;
1742 }
1743
1744 writel(0, spi_imx->base + MXC_CSPICTRL);
1745
1746 pm_runtime_dont_use_autosuspend(spi_imx->dev);
1747 pm_runtime_put_sync(spi_imx->dev);
1748 pm_runtime_disable(spi_imx->dev);
1749
1750 spi_imx_sdma_exit(spi_imx);
1751 spi_master_put(master);
1752
1753 return 0;
1754}
1755
1756static int __maybe_unused spi_imx_runtime_resume(struct device *dev)
1757{
1758 struct spi_master *master = dev_get_drvdata(dev);
1759 struct spi_imx_data *spi_imx;
1760 int ret;
1761
1762 spi_imx = spi_master_get_devdata(master);
1763
1764 ret = clk_prepare_enable(spi_imx->clk_per);
d593574a
SA
1765 if (ret)
1766 return ret;
1767
525c9e5a 1768 ret = clk_prepare_enable(spi_imx->clk_ipg);
d593574a 1769 if (ret) {
525c9e5a 1770 clk_disable_unprepare(spi_imx->clk_per);
d593574a
SA
1771 return ret;
1772 }
1773
525c9e5a
CW
1774 return 0;
1775}
1776
1777static int __maybe_unused spi_imx_runtime_suspend(struct device *dev)
1778{
1779 struct spi_master *master = dev_get_drvdata(dev);
1780 struct spi_imx_data *spi_imx;
1781
1782 spi_imx = spi_master_get_devdata(master);
1783
d593574a 1784 clk_disable_unprepare(spi_imx->clk_per);
525c9e5a
CW
1785 clk_disable_unprepare(spi_imx->clk_ipg);
1786
1787 return 0;
1788}
b5f3294f 1789
525c9e5a
CW
1790static int __maybe_unused spi_imx_suspend(struct device *dev)
1791{
1792 pinctrl_pm_select_sleep_state(dev);
b5f3294f
SH
1793 return 0;
1794}
1795
525c9e5a
CW
1796static int __maybe_unused spi_imx_resume(struct device *dev)
1797{
1798 pinctrl_pm_select_default_state(dev);
1799 return 0;
1800}
1801
1802static const struct dev_pm_ops imx_spi_pm = {
1803 SET_RUNTIME_PM_OPS(spi_imx_runtime_suspend,
1804 spi_imx_runtime_resume, NULL)
1805 SET_SYSTEM_SLEEP_PM_OPS(spi_imx_suspend, spi_imx_resume)
1806};
1807
6cdeb002 1808static struct platform_driver spi_imx_driver = {
b5f3294f
SH
1809 .driver = {
1810 .name = DRIVER_NAME,
22a85e4c 1811 .of_match_table = spi_imx_dt_ids,
525c9e5a
CW
1812 .pm = &imx_spi_pm,
1813 },
f4ba6315 1814 .id_table = spi_imx_devtype,
6cdeb002 1815 .probe = spi_imx_probe,
fd4a319b 1816 .remove = spi_imx_remove,
b5f3294f 1817};
940ab889 1818module_platform_driver(spi_imx_driver);
b5f3294f 1819
af82800c 1820MODULE_DESCRIPTION("SPI Controller driver");
b5f3294f
SH
1821MODULE_AUTHOR("Sascha Hauer, Pengutronix");
1822MODULE_LICENSE("GPL");
3133fba3 1823MODULE_ALIAS("platform:" DRIVER_NAME);