]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/spi/spi-imx.c
ipv4: convert dst_metrics.refcnt from atomic_t to refcount_t
[mirror_ubuntu-artful-kernel.git] / drivers / spi / spi-imx.c
CommitLineData
b5f3294f
SH
1/*
2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright (C) 2008 Juergen Beisert
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the
16 * Free Software Foundation
17 * 51 Franklin Street, Fifth Floor
18 * Boston, MA 02110-1301, USA.
19 */
20
21#include <linux/clk.h>
22#include <linux/completion.h>
23#include <linux/delay.h>
f62caccd
RG
24#include <linux/dmaengine.h>
25#include <linux/dma-mapping.h>
b5f3294f
SH
26#include <linux/err.h>
27#include <linux/gpio.h>
b5f3294f
SH
28#include <linux/interrupt.h>
29#include <linux/io.h>
30#include <linux/irq.h>
31#include <linux/kernel.h>
32#include <linux/module.h>
33#include <linux/platform_device.h>
5a0e3ad6 34#include <linux/slab.h>
b5f3294f
SH
35#include <linux/spi/spi.h>
36#include <linux/spi/spi_bitbang.h>
37#include <linux/types.h>
22a85e4c
SG
38#include <linux/of.h>
39#include <linux/of_device.h>
40#include <linux/of_gpio.h>
b5f3294f 41
f62caccd 42#include <linux/platform_data/dma-imx.h>
82906b13 43#include <linux/platform_data/spi-imx.h>
b5f3294f
SH
44
45#define DRIVER_NAME "spi_imx"
46
47#define MXC_CSPIRXDATA 0x00
48#define MXC_CSPITXDATA 0x04
49#define MXC_CSPICTRL 0x08
50#define MXC_CSPIINT 0x0c
51#define MXC_RESET 0x1c
52
53/* generic defines to abstract from the different register layouts */
54#define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
55#define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
56
f62caccd
RG
57/* The maximum bytes that a sdma BD can transfer.*/
58#define MAX_SDMA_BD_BYTES (1 << 15)
b5f3294f 59
f4ba6315 60enum spi_imx_devtype {
04ee5854
SG
61 IMX1_CSPI,
62 IMX21_CSPI,
63 IMX27_CSPI,
64 IMX31_CSPI,
65 IMX35_CSPI, /* CSPI on all i.mx except above */
66 IMX51_ECSPI, /* ECSPI on i.mx51 and later */
f4ba6315
UKK
67};
68
69struct spi_imx_data;
70
71struct spi_imx_devtype_data {
72 void (*intctrl)(struct spi_imx_data *, int);
d52345b6 73 int (*config)(struct spi_device *);
f4ba6315
UKK
74 void (*trigger)(struct spi_imx_data *);
75 int (*rx_available)(struct spi_imx_data *);
1723e66b 76 void (*reset)(struct spi_imx_data *);
04ee5854 77 enum spi_imx_devtype devtype;
f4ba6315
UKK
78};
79
6cdeb002 80struct spi_imx_data {
b5f3294f 81 struct spi_bitbang bitbang;
6aa800ca 82 struct device *dev;
b5f3294f
SH
83
84 struct completion xfer_done;
cc4d22ae 85 void __iomem *base;
f12ae171
AB
86 unsigned long base_phys;
87
aa29d840
SH
88 struct clk *clk_per;
89 struct clk *clk_ipg;
b5f3294f 90 unsigned long spi_clk;
4bfe927a 91 unsigned int spi_bus_clk;
b5f3294f 92
d52345b6
SH
93 unsigned int speed_hz;
94 unsigned int bits_per_word;
f72efa7e 95 unsigned int spi_drctl;
f12ae171 96
09b3ed2d 97 unsigned int count;
6cdeb002
UKK
98 void (*tx)(struct spi_imx_data *);
99 void (*rx)(struct spi_imx_data *);
b5f3294f
SH
100 void *rx_buf;
101 const void *tx_buf;
102 unsigned int txfifo; /* number of words pushed in tx FIFO */
103
f62caccd 104 /* DMA */
f62caccd 105 bool usedma;
0dfbaa89 106 u32 wml;
f62caccd
RG
107 struct completion dma_rx_completion;
108 struct completion dma_tx_completion;
109
80023cb3 110 const struct spi_imx_devtype_data *devtype_data;
b5f3294f
SH
111};
112
04ee5854
SG
113static inline int is_imx27_cspi(struct spi_imx_data *d)
114{
115 return d->devtype_data->devtype == IMX27_CSPI;
116}
117
118static inline int is_imx35_cspi(struct spi_imx_data *d)
119{
120 return d->devtype_data->devtype == IMX35_CSPI;
121}
122
f8a87617
AB
123static inline int is_imx51_ecspi(struct spi_imx_data *d)
124{
125 return d->devtype_data->devtype == IMX51_ECSPI;
126}
127
04ee5854
SG
128static inline unsigned spi_imx_get_fifosize(struct spi_imx_data *d)
129{
f8a87617 130 return is_imx51_ecspi(d) ? 64 : 8;
04ee5854
SG
131}
132
b5f3294f 133#define MXC_SPI_BUF_RX(type) \
6cdeb002 134static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
b5f3294f 135{ \
6cdeb002 136 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
b5f3294f 137 \
6cdeb002
UKK
138 if (spi_imx->rx_buf) { \
139 *(type *)spi_imx->rx_buf = val; \
140 spi_imx->rx_buf += sizeof(type); \
b5f3294f
SH
141 } \
142}
143
144#define MXC_SPI_BUF_TX(type) \
6cdeb002 145static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
b5f3294f
SH
146{ \
147 type val = 0; \
148 \
6cdeb002
UKK
149 if (spi_imx->tx_buf) { \
150 val = *(type *)spi_imx->tx_buf; \
151 spi_imx->tx_buf += sizeof(type); \
b5f3294f
SH
152 } \
153 \
6cdeb002 154 spi_imx->count -= sizeof(type); \
b5f3294f 155 \
6cdeb002 156 writel(val, spi_imx->base + MXC_CSPITXDATA); \
b5f3294f
SH
157}
158
159MXC_SPI_BUF_RX(u8)
160MXC_SPI_BUF_TX(u8)
161MXC_SPI_BUF_RX(u16)
162MXC_SPI_BUF_TX(u16)
163MXC_SPI_BUF_RX(u32)
164MXC_SPI_BUF_TX(u32)
165
166/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
167 * (which is currently not the case in this driver)
168 */
169static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
170 256, 384, 512, 768, 1024};
171
172/* MX21, MX27 */
6cdeb002 173static unsigned int spi_imx_clkdiv_1(unsigned int fin,
32df9ff2 174 unsigned int fspi, unsigned int max, unsigned int *fres)
b5f3294f 175{
04ee5854 176 int i;
b5f3294f
SH
177
178 for (i = 2; i < max; i++)
179 if (fspi * mxc_clkdivs[i] >= fin)
32df9ff2 180 break;
b5f3294f 181
32df9ff2
RB
182 *fres = fin / mxc_clkdivs[i];
183 return i;
b5f3294f
SH
184}
185
0b599603 186/* MX1, MX31, MX35, MX51 CSPI */
6cdeb002 187static unsigned int spi_imx_clkdiv_2(unsigned int fin,
2636ba8f 188 unsigned int fspi, unsigned int *fres)
b5f3294f
SH
189{
190 int i, div = 4;
191
192 for (i = 0; i < 7; i++) {
193 if (fspi * div >= fin)
2636ba8f 194 goto out;
b5f3294f
SH
195 div <<= 1;
196 }
197
2636ba8f
MK
198out:
199 *fres = fin / div;
200 return i;
b5f3294f
SH
201}
202
2e312f6c 203static int spi_imx_bytes_per_word(const int bits_per_word)
f12ae171 204{
2e312f6c 205 return DIV_ROUND_UP(bits_per_word, BITS_PER_BYTE);
f12ae171
AB
206}
207
f62caccd
RG
208static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
209 struct spi_transfer *transfer)
210{
211 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
2e312f6c 212 unsigned int bytes_per_word, i;
f12ae171
AB
213
214 if (!master->dma_rx)
215 return false;
216
2e312f6c 217 bytes_per_word = spi_imx_bytes_per_word(transfer->bits_per_word);
f12ae171 218
2e312f6c 219 if (bytes_per_word != 1 && bytes_per_word != 2 && bytes_per_word != 4)
f12ae171
AB
220 return false;
221
66459c5a 222 for (i = spi_imx_get_fifosize(spi_imx) / 2; i > 0; i--) {
2e312f6c 223 if (!(transfer->len % (i * bytes_per_word)))
66459c5a
JW
224 break;
225 }
f12ae171 226
66459c5a 227 if (i == 0)
f12ae171 228 return false;
f62caccd 229
66459c5a
JW
230 spi_imx->wml = i;
231
f12ae171 232 return true;
f62caccd
RG
233}
234
66de757c
SG
235#define MX51_ECSPI_CTRL 0x08
236#define MX51_ECSPI_CTRL_ENABLE (1 << 0)
237#define MX51_ECSPI_CTRL_XCH (1 << 2)
f62caccd 238#define MX51_ECSPI_CTRL_SMC (1 << 3)
66de757c 239#define MX51_ECSPI_CTRL_MODE_MASK (0xf << 4)
f72efa7e 240#define MX51_ECSPI_CTRL_DRCTL(drctl) ((drctl) << 16)
66de757c
SG
241#define MX51_ECSPI_CTRL_POSTDIV_OFFSET 8
242#define MX51_ECSPI_CTRL_PREDIV_OFFSET 12
243#define MX51_ECSPI_CTRL_CS(cs) ((cs) << 18)
244#define MX51_ECSPI_CTRL_BL_OFFSET 20
245
246#define MX51_ECSPI_CONFIG 0x0c
247#define MX51_ECSPI_CONFIG_SCLKPHA(cs) (1 << ((cs) + 0))
248#define MX51_ECSPI_CONFIG_SCLKPOL(cs) (1 << ((cs) + 4))
249#define MX51_ECSPI_CONFIG_SBBCTRL(cs) (1 << ((cs) + 8))
250#define MX51_ECSPI_CONFIG_SSBPOL(cs) (1 << ((cs) + 12))
c09b890b 251#define MX51_ECSPI_CONFIG_SCLKCTL(cs) (1 << ((cs) + 20))
66de757c
SG
252
253#define MX51_ECSPI_INT 0x10
254#define MX51_ECSPI_INT_TEEN (1 << 0)
255#define MX51_ECSPI_INT_RREN (1 << 3)
256
f62caccd 257#define MX51_ECSPI_DMA 0x14
d629c2a0
SH
258#define MX51_ECSPI_DMA_TX_WML(wml) ((wml) & 0x3f)
259#define MX51_ECSPI_DMA_RX_WML(wml) (((wml) & 0x3f) << 16)
260#define MX51_ECSPI_DMA_RXT_WML(wml) (((wml) & 0x3f) << 24)
f62caccd 261
2b0fd069
SH
262#define MX51_ECSPI_DMA_TEDEN (1 << 7)
263#define MX51_ECSPI_DMA_RXDEN (1 << 23)
264#define MX51_ECSPI_DMA_RXTDEN (1 << 31)
f62caccd 265
66de757c
SG
266#define MX51_ECSPI_STAT 0x18
267#define MX51_ECSPI_STAT_RR (1 << 3)
0b599603 268
9f6aa42b
FE
269#define MX51_ECSPI_TESTREG 0x20
270#define MX51_ECSPI_TESTREG_LBC BIT(31)
271
0b599603 272/* MX51 eCSPI */
6aa800ca
SH
273static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
274 unsigned int fspi, unsigned int *fres)
0b599603
UKK
275{
276 /*
277 * there are two 4-bit dividers, the pre-divider divides by
278 * $pre, the post-divider by 2^$post
279 */
280 unsigned int pre, post;
6aa800ca 281 unsigned int fin = spi_imx->spi_clk;
0b599603
UKK
282
283 if (unlikely(fspi > fin))
284 return 0;
285
286 post = fls(fin) - fls(fspi);
287 if (fin > fspi << post)
288 post++;
289
290 /* now we have: (fin <= fspi << post) with post being minimal */
291
292 post = max(4U, post) - 4;
293 if (unlikely(post > 0xf)) {
6aa800ca
SH
294 dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
295 fspi, fin);
0b599603
UKK
296 return 0xff;
297 }
298
299 pre = DIV_ROUND_UP(fin, fspi << post) - 1;
300
6aa800ca 301 dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
0b599603 302 __func__, fin, fspi, post, pre);
6fd8b850
MV
303
304 /* Resulting frequency for the SCLK line. */
305 *fres = (fin / (pre + 1)) >> post;
306
66de757c
SG
307 return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
308 (post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
0b599603
UKK
309}
310
f989bc69 311static void mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
0b599603
UKK
312{
313 unsigned val = 0;
314
315 if (enable & MXC_INT_TE)
66de757c 316 val |= MX51_ECSPI_INT_TEEN;
0b599603
UKK
317
318 if (enable & MXC_INT_RR)
66de757c 319 val |= MX51_ECSPI_INT_RREN;
0b599603 320
66de757c 321 writel(val, spi_imx->base + MX51_ECSPI_INT);
0b599603
UKK
322}
323
f989bc69 324static void mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
0b599603 325{
b03c3884 326 u32 reg;
f62caccd 327
b03c3884
SH
328 reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
329 reg |= MX51_ECSPI_CTRL_XCH;
66de757c 330 writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
0b599603
UKK
331}
332
d52345b6 333static int mx51_ecspi_config(struct spi_device *spi)
0b599603 334{
b36581df 335 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
793c7f92 336 u32 ctrl = MX51_ECSPI_CTRL_ENABLE;
d52345b6 337 u32 clk = spi_imx->speed_hz, delay, reg;
793c7f92 338 u32 cfg = readl(spi_imx->base + MX51_ECSPI_CONFIG);
0b599603 339
f020c39e
SH
340 /*
341 * The hardware seems to have a race condition when changing modes. The
342 * current assumption is that the selection of the channel arrives
343 * earlier in the hardware than the mode bits when they are written at
344 * the same time.
345 * So set master mode for all channels as we do not support slave mode.
346 */
66de757c 347 ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
0b599603 348
f72efa7e
LM
349 /*
350 * Enable SPI_RDY handling (falling edge/level triggered).
351 */
352 if (spi->mode & SPI_READY)
353 ctrl |= MX51_ECSPI_CTRL_DRCTL(spi_imx->spi_drctl);
354
0b599603 355 /* set clock speed */
d52345b6 356 ctrl |= mx51_ecspi_clkdiv(spi_imx, spi_imx->speed_hz, &clk);
4bfe927a 357 spi_imx->spi_bus_clk = clk;
0b599603
UKK
358
359 /* set chip select to use */
b36581df 360 ctrl |= MX51_ECSPI_CTRL_CS(spi->chip_select);
0b599603 361
d52345b6 362 ctrl |= (spi_imx->bits_per_word - 1) << MX51_ECSPI_CTRL_BL_OFFSET;
0b599603 363
b36581df 364 cfg |= MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
0b599603 365
c0c7a5d7 366 if (spi->mode & SPI_CPHA)
b36581df 367 cfg |= MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
793c7f92 368 else
b36581df 369 cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
0b599603 370
c0c7a5d7 371 if (spi->mode & SPI_CPOL) {
b36581df
AS
372 cfg |= MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
373 cfg |= MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
793c7f92 374 } else {
b36581df
AS
375 cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
376 cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
c09b890b 377 }
c0c7a5d7 378 if (spi->mode & SPI_CS_HIGH)
b36581df 379 cfg |= MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
793c7f92 380 else
b36581df 381 cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
0b599603 382
b03c3884
SH
383 if (spi_imx->usedma)
384 ctrl |= MX51_ECSPI_CTRL_SMC;
385
f677f17c
AB
386 /* CTRL register always go first to bring out controller from reset */
387 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
388
9f6aa42b 389 reg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
c0c7a5d7 390 if (spi->mode & SPI_LOOP)
9f6aa42b
FE
391 reg |= MX51_ECSPI_TESTREG_LBC;
392 else
393 reg &= ~MX51_ECSPI_TESTREG_LBC;
394 writel(reg, spi_imx->base + MX51_ECSPI_TESTREG);
395
66de757c 396 writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
0b599603 397
6fd8b850
MV
398 /*
399 * Wait until the changes in the configuration register CONFIGREG
400 * propagate into the hardware. It takes exactly one tick of the
401 * SCLK clock, but we will wait two SCLK clock just to be sure. The
402 * effect of the delay it takes for the hardware to apply changes
403 * is noticable if the SCLK clock run very slow. In such a case, if
404 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
405 * be asserted before the SCLK polarity changes, which would disrupt
406 * the SPI communication as the device on the other end would consider
407 * the change of SCLK polarity as a clock tick already.
408 */
409 delay = (2 * 1000000) / clk;
410 if (likely(delay < 10)) /* SCLK is faster than 100 kHz */
411 udelay(delay);
412 else /* SCLK is _very_ slow */
413 usleep_range(delay, delay + 10);
414
f62caccd
RG
415 /*
416 * Configure the DMA register: setup the watermark
417 * and enable DMA request.
418 */
2b0fd069 419
d629c2a0
SH
420 writel(MX51_ECSPI_DMA_RX_WML(spi_imx->wml) |
421 MX51_ECSPI_DMA_TX_WML(spi_imx->wml) |
422 MX51_ECSPI_DMA_RXT_WML(spi_imx->wml) |
2b0fd069
SH
423 MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
424 MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
f62caccd 425
0b599603
UKK
426 return 0;
427}
428
f989bc69 429static int mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
0b599603 430{
66de757c 431 return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
0b599603
UKK
432}
433
f989bc69 434static void mx51_ecspi_reset(struct spi_imx_data *spi_imx)
0b599603
UKK
435{
436 /* drain receive buffer */
66de757c 437 while (mx51_ecspi_rx_available(spi_imx))
0b599603
UKK
438 readl(spi_imx->base + MXC_CSPIRXDATA);
439}
440
b5f3294f
SH
441#define MX31_INTREG_TEEN (1 << 0)
442#define MX31_INTREG_RREN (1 << 3)
443
444#define MX31_CSPICTRL_ENABLE (1 << 0)
445#define MX31_CSPICTRL_MASTER (1 << 1)
446#define MX31_CSPICTRL_XCH (1 << 2)
2dd33f9c 447#define MX31_CSPICTRL_SMC (1 << 3)
b5f3294f
SH
448#define MX31_CSPICTRL_POL (1 << 4)
449#define MX31_CSPICTRL_PHA (1 << 5)
450#define MX31_CSPICTRL_SSCTL (1 << 6)
451#define MX31_CSPICTRL_SSPOL (1 << 7)
452#define MX31_CSPICTRL_BC_SHIFT 8
453#define MX35_CSPICTRL_BL_SHIFT 20
454#define MX31_CSPICTRL_CS_SHIFT 24
455#define MX35_CSPICTRL_CS_SHIFT 12
456#define MX31_CSPICTRL_DR_SHIFT 16
457
2dd33f9c
MK
458#define MX31_CSPI_DMAREG 0x10
459#define MX31_DMAREG_RH_DEN (1<<4)
460#define MX31_DMAREG_TH_DEN (1<<1)
461
b5f3294f
SH
462#define MX31_CSPISTATUS 0x14
463#define MX31_STATUS_RR (1 << 3)
464
15ca9215
MK
465#define MX31_CSPI_TESTREG 0x1C
466#define MX31_TEST_LBC (1 << 14)
467
b5f3294f
SH
468/* These functions also work for the i.MX35, but be aware that
469 * the i.MX35 has a slightly different register layout for bits
470 * we do not use here.
471 */
f989bc69 472static void mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
b5f3294f
SH
473{
474 unsigned int val = 0;
475
476 if (enable & MXC_INT_TE)
477 val |= MX31_INTREG_TEEN;
478 if (enable & MXC_INT_RR)
479 val |= MX31_INTREG_RREN;
480
6cdeb002 481 writel(val, spi_imx->base + MXC_CSPIINT);
b5f3294f
SH
482}
483
f989bc69 484static void mx31_trigger(struct spi_imx_data *spi_imx)
b5f3294f
SH
485{
486 unsigned int reg;
487
6cdeb002 488 reg = readl(spi_imx->base + MXC_CSPICTRL);
b5f3294f 489 reg |= MX31_CSPICTRL_XCH;
6cdeb002 490 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
491}
492
d52345b6 493static int mx31_config(struct spi_device *spi)
1723e66b 494{
b36581df 495 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1723e66b 496 unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
2636ba8f 497 unsigned int clk;
1723e66b 498
d52345b6 499 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->speed_hz, &clk) <<
1723e66b 500 MX31_CSPICTRL_DR_SHIFT;
2636ba8f 501 spi_imx->spi_bus_clk = clk;
1723e66b 502
04ee5854 503 if (is_imx35_cspi(spi_imx)) {
d52345b6 504 reg |= (spi_imx->bits_per_word - 1) << MX35_CSPICTRL_BL_SHIFT;
2a64a90a
SG
505 reg |= MX31_CSPICTRL_SSCTL;
506 } else {
d52345b6 507 reg |= (spi_imx->bits_per_word - 1) << MX31_CSPICTRL_BC_SHIFT;
2a64a90a 508 }
1723e66b 509
c0c7a5d7 510 if (spi->mode & SPI_CPHA)
1723e66b 511 reg |= MX31_CSPICTRL_PHA;
c0c7a5d7 512 if (spi->mode & SPI_CPOL)
1723e66b 513 reg |= MX31_CSPICTRL_POL;
c0c7a5d7 514 if (spi->mode & SPI_CS_HIGH)
1723e66b 515 reg |= MX31_CSPICTRL_SSPOL;
b36581df
AS
516 if (spi->cs_gpio < 0)
517 reg |= (spi->cs_gpio + 32) <<
04ee5854
SG
518 (is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
519 MX31_CSPICTRL_CS_SHIFT);
1723e66b 520
2dd33f9c
MK
521 if (spi_imx->usedma)
522 reg |= MX31_CSPICTRL_SMC;
523
1723e66b
UKK
524 writel(reg, spi_imx->base + MXC_CSPICTRL);
525
15ca9215
MK
526 reg = readl(spi_imx->base + MX31_CSPI_TESTREG);
527 if (spi->mode & SPI_LOOP)
528 reg |= MX31_TEST_LBC;
529 else
530 reg &= ~MX31_TEST_LBC;
531 writel(reg, spi_imx->base + MX31_CSPI_TESTREG);
532
2dd33f9c
MK
533 if (spi_imx->usedma) {
534 /* configure DMA requests when RXFIFO is half full and
535 when TXFIFO is half empty */
536 writel(MX31_DMAREG_RH_DEN | MX31_DMAREG_TH_DEN,
537 spi_imx->base + MX31_CSPI_DMAREG);
538 }
539
1723e66b
UKK
540 return 0;
541}
542
f989bc69 543static int mx31_rx_available(struct spi_imx_data *spi_imx)
b5f3294f 544{
6cdeb002 545 return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
b5f3294f
SH
546}
547
f989bc69 548static void mx31_reset(struct spi_imx_data *spi_imx)
1723e66b
UKK
549{
550 /* drain receive buffer */
2a64a90a 551 while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
1723e66b
UKK
552 readl(spi_imx->base + MXC_CSPIRXDATA);
553}
554
3451fb15
SG
555#define MX21_INTREG_RR (1 << 4)
556#define MX21_INTREG_TEEN (1 << 9)
557#define MX21_INTREG_RREN (1 << 13)
558
559#define MX21_CSPICTRL_POL (1 << 5)
560#define MX21_CSPICTRL_PHA (1 << 6)
561#define MX21_CSPICTRL_SSPOL (1 << 8)
562#define MX21_CSPICTRL_XCH (1 << 9)
563#define MX21_CSPICTRL_ENABLE (1 << 10)
564#define MX21_CSPICTRL_MASTER (1 << 11)
565#define MX21_CSPICTRL_DR_SHIFT 14
566#define MX21_CSPICTRL_CS_SHIFT 19
567
f989bc69 568static void mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
b5f3294f
SH
569{
570 unsigned int val = 0;
571
572 if (enable & MXC_INT_TE)
3451fb15 573 val |= MX21_INTREG_TEEN;
b5f3294f 574 if (enable & MXC_INT_RR)
3451fb15 575 val |= MX21_INTREG_RREN;
b5f3294f 576
6cdeb002 577 writel(val, spi_imx->base + MXC_CSPIINT);
b5f3294f
SH
578}
579
f989bc69 580static void mx21_trigger(struct spi_imx_data *spi_imx)
b5f3294f
SH
581{
582 unsigned int reg;
583
6cdeb002 584 reg = readl(spi_imx->base + MXC_CSPICTRL);
3451fb15 585 reg |= MX21_CSPICTRL_XCH;
6cdeb002 586 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
587}
588
d52345b6 589static int mx21_config(struct spi_device *spi)
b5f3294f 590{
b36581df 591 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
3451fb15 592 unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
04ee5854 593 unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
32df9ff2
RB
594 unsigned int clk;
595
d52345b6 596 reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, spi_imx->speed_hz, max, &clk)
32df9ff2
RB
597 << MX21_CSPICTRL_DR_SHIFT;
598 spi_imx->spi_bus_clk = clk;
b5f3294f 599
d52345b6 600 reg |= spi_imx->bits_per_word - 1;
b5f3294f 601
c0c7a5d7 602 if (spi->mode & SPI_CPHA)
3451fb15 603 reg |= MX21_CSPICTRL_PHA;
c0c7a5d7 604 if (spi->mode & SPI_CPOL)
3451fb15 605 reg |= MX21_CSPICTRL_POL;
c0c7a5d7 606 if (spi->mode & SPI_CS_HIGH)
3451fb15 607 reg |= MX21_CSPICTRL_SSPOL;
b36581df
AS
608 if (spi->cs_gpio < 0)
609 reg |= (spi->cs_gpio + 32) << MX21_CSPICTRL_CS_SHIFT;
b5f3294f 610
6cdeb002 611 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
612
613 return 0;
614}
615
f989bc69 616static int mx21_rx_available(struct spi_imx_data *spi_imx)
b5f3294f 617{
3451fb15 618 return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
b5f3294f
SH
619}
620
f989bc69 621static void mx21_reset(struct spi_imx_data *spi_imx)
1723e66b
UKK
622{
623 writel(1, spi_imx->base + MXC_RESET);
624}
625
b5f3294f
SH
626#define MX1_INTREG_RR (1 << 3)
627#define MX1_INTREG_TEEN (1 << 8)
628#define MX1_INTREG_RREN (1 << 11)
629
630#define MX1_CSPICTRL_POL (1 << 4)
631#define MX1_CSPICTRL_PHA (1 << 5)
632#define MX1_CSPICTRL_XCH (1 << 8)
633#define MX1_CSPICTRL_ENABLE (1 << 9)
634#define MX1_CSPICTRL_MASTER (1 << 10)
635#define MX1_CSPICTRL_DR_SHIFT 13
636
f989bc69 637static void mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
b5f3294f
SH
638{
639 unsigned int val = 0;
640
641 if (enable & MXC_INT_TE)
642 val |= MX1_INTREG_TEEN;
643 if (enable & MXC_INT_RR)
644 val |= MX1_INTREG_RREN;
645
6cdeb002 646 writel(val, spi_imx->base + MXC_CSPIINT);
b5f3294f
SH
647}
648
f989bc69 649static void mx1_trigger(struct spi_imx_data *spi_imx)
b5f3294f
SH
650{
651 unsigned int reg;
652
6cdeb002 653 reg = readl(spi_imx->base + MXC_CSPICTRL);
b5f3294f 654 reg |= MX1_CSPICTRL_XCH;
6cdeb002 655 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
656}
657
d52345b6 658static int mx1_config(struct spi_device *spi)
b5f3294f 659{
b36581df 660 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
b5f3294f 661 unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
2636ba8f 662 unsigned int clk;
b5f3294f 663
d52345b6 664 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->speed_hz, &clk) <<
b5f3294f 665 MX1_CSPICTRL_DR_SHIFT;
2636ba8f
MK
666 spi_imx->spi_bus_clk = clk;
667
d52345b6 668 reg |= spi_imx->bits_per_word - 1;
b5f3294f 669
c0c7a5d7 670 if (spi->mode & SPI_CPHA)
b5f3294f 671 reg |= MX1_CSPICTRL_PHA;
c0c7a5d7 672 if (spi->mode & SPI_CPOL)
b5f3294f
SH
673 reg |= MX1_CSPICTRL_POL;
674
6cdeb002 675 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
676
677 return 0;
678}
679
f989bc69 680static int mx1_rx_available(struct spi_imx_data *spi_imx)
b5f3294f 681{
6cdeb002 682 return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
b5f3294f
SH
683}
684
f989bc69 685static void mx1_reset(struct spi_imx_data *spi_imx)
1723e66b
UKK
686{
687 writel(1, spi_imx->base + MXC_RESET);
688}
689
04ee5854
SG
690static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
691 .intctrl = mx1_intctrl,
692 .config = mx1_config,
693 .trigger = mx1_trigger,
694 .rx_available = mx1_rx_available,
695 .reset = mx1_reset,
696 .devtype = IMX1_CSPI,
697};
698
699static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
700 .intctrl = mx21_intctrl,
701 .config = mx21_config,
702 .trigger = mx21_trigger,
703 .rx_available = mx21_rx_available,
704 .reset = mx21_reset,
705 .devtype = IMX21_CSPI,
706};
707
708static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
709 /* i.mx27 cspi shares the functions with i.mx21 one */
710 .intctrl = mx21_intctrl,
711 .config = mx21_config,
712 .trigger = mx21_trigger,
713 .rx_available = mx21_rx_available,
714 .reset = mx21_reset,
715 .devtype = IMX27_CSPI,
716};
717
718static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
719 .intctrl = mx31_intctrl,
720 .config = mx31_config,
721 .trigger = mx31_trigger,
722 .rx_available = mx31_rx_available,
723 .reset = mx31_reset,
724 .devtype = IMX31_CSPI,
725};
726
727static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
728 /* i.mx35 and later cspi shares the functions with i.mx31 one */
729 .intctrl = mx31_intctrl,
730 .config = mx31_config,
731 .trigger = mx31_trigger,
732 .rx_available = mx31_rx_available,
733 .reset = mx31_reset,
734 .devtype = IMX35_CSPI,
735};
736
737static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
738 .intctrl = mx51_ecspi_intctrl,
739 .config = mx51_ecspi_config,
740 .trigger = mx51_ecspi_trigger,
741 .rx_available = mx51_ecspi_rx_available,
742 .reset = mx51_ecspi_reset,
743 .devtype = IMX51_ECSPI,
744};
745
db1b8200 746static const struct platform_device_id spi_imx_devtype[] = {
04ee5854
SG
747 {
748 .name = "imx1-cspi",
749 .driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
750 }, {
751 .name = "imx21-cspi",
752 .driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
753 }, {
754 .name = "imx27-cspi",
755 .driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
756 }, {
757 .name = "imx31-cspi",
758 .driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
759 }, {
760 .name = "imx35-cspi",
761 .driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
762 }, {
763 .name = "imx51-ecspi",
764 .driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
765 }, {
766 /* sentinel */
767 }
f4ba6315
UKK
768};
769
22a85e4c
SG
770static const struct of_device_id spi_imx_dt_ids[] = {
771 { .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
772 { .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
773 { .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
774 { .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
775 { .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
776 { .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
777 { /* sentinel */ }
778};
27743e0b 779MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
22a85e4c 780
6cdeb002 781static void spi_imx_chipselect(struct spi_device *spi, int is_active)
b5f3294f 782{
e6a0a8bf
UKK
783 int active = is_active != BITBANG_CS_INACTIVE;
784 int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
b5f3294f 785
b36581df 786 if (!gpio_is_valid(spi->cs_gpio))
b5f3294f 787 return;
b5f3294f 788
b36581df 789 gpio_set_value(spi->cs_gpio, dev_is_lowactive ^ active);
b5f3294f
SH
790}
791
6cdeb002 792static void spi_imx_push(struct spi_imx_data *spi_imx)
b5f3294f 793{
04ee5854 794 while (spi_imx->txfifo < spi_imx_get_fifosize(spi_imx)) {
6cdeb002 795 if (!spi_imx->count)
b5f3294f 796 break;
6cdeb002
UKK
797 spi_imx->tx(spi_imx);
798 spi_imx->txfifo++;
b5f3294f
SH
799 }
800
edd501bb 801 spi_imx->devtype_data->trigger(spi_imx);
b5f3294f
SH
802}
803
6cdeb002 804static irqreturn_t spi_imx_isr(int irq, void *dev_id)
b5f3294f 805{
6cdeb002 806 struct spi_imx_data *spi_imx = dev_id;
b5f3294f 807
edd501bb 808 while (spi_imx->devtype_data->rx_available(spi_imx)) {
6cdeb002
UKK
809 spi_imx->rx(spi_imx);
810 spi_imx->txfifo--;
b5f3294f
SH
811 }
812
6cdeb002
UKK
813 if (spi_imx->count) {
814 spi_imx_push(spi_imx);
b5f3294f
SH
815 return IRQ_HANDLED;
816 }
817
6cdeb002 818 if (spi_imx->txfifo) {
b5f3294f
SH
819 /* No data left to push, but still waiting for rx data,
820 * enable receive data available interrupt.
821 */
edd501bb 822 spi_imx->devtype_data->intctrl(
f4ba6315 823 spi_imx, MXC_INT_RR);
b5f3294f
SH
824 return IRQ_HANDLED;
825 }
826
edd501bb 827 spi_imx->devtype_data->intctrl(spi_imx, 0);
6cdeb002 828 complete(&spi_imx->xfer_done);
b5f3294f
SH
829
830 return IRQ_HANDLED;
831}
832
65017ee2 833static int spi_imx_dma_configure(struct spi_master *master)
f12ae171
AB
834{
835 int ret;
836 enum dma_slave_buswidth buswidth;
837 struct dma_slave_config rx = {}, tx = {};
838 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
839
65017ee2 840 switch (spi_imx_bytes_per_word(spi_imx->bits_per_word)) {
f12ae171
AB
841 case 4:
842 buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
843 break;
844 case 2:
845 buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
846 break;
847 case 1:
848 buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
849 break;
850 default:
851 return -EINVAL;
852 }
853
854 tx.direction = DMA_MEM_TO_DEV;
855 tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
856 tx.dst_addr_width = buswidth;
857 tx.dst_maxburst = spi_imx->wml;
858 ret = dmaengine_slave_config(master->dma_tx, &tx);
859 if (ret) {
860 dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
861 return ret;
862 }
863
864 rx.direction = DMA_DEV_TO_MEM;
865 rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
866 rx.src_addr_width = buswidth;
867 rx.src_maxburst = spi_imx->wml;
868 ret = dmaengine_slave_config(master->dma_rx, &rx);
869 if (ret) {
870 dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
871 return ret;
872 }
873
f12ae171
AB
874 return 0;
875}
876
6cdeb002 877static int spi_imx_setupxfer(struct spi_device *spi,
b5f3294f
SH
878 struct spi_transfer *t)
879{
6cdeb002 880 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
f12ae171 881 int ret;
b5f3294f 882
abb1ff19
SH
883 if (!t)
884 return 0;
885
d52345b6
SH
886 spi_imx->bits_per_word = t->bits_per_word;
887 spi_imx->speed_hz = t->speed_hz;
b5f3294f 888
e6a0a8bf 889 /* Initialize the functions for transfer */
d52345b6 890 if (spi_imx->bits_per_word <= 8) {
09b3ed2d
SH
891 spi_imx->rx = spi_imx_buf_rx_u8;
892 spi_imx->tx = spi_imx_buf_tx_u8;
d52345b6 893 } else if (spi_imx->bits_per_word <= 16) {
09b3ed2d
SH
894 spi_imx->rx = spi_imx_buf_rx_u16;
895 spi_imx->tx = spi_imx_buf_tx_u16;
6051426f 896 } else {
09b3ed2d
SH
897 spi_imx->rx = spi_imx_buf_rx_u32;
898 spi_imx->tx = spi_imx_buf_tx_u32;
24778be2 899 }
e6a0a8bf 900
c008a800
SH
901 if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
902 spi_imx->usedma = 1;
903 else
904 spi_imx->usedma = 0;
905
f12ae171 906 if (spi_imx->usedma) {
65017ee2 907 ret = spi_imx_dma_configure(spi->master);
f12ae171
AB
908 if (ret)
909 return ret;
910 }
911
d52345b6 912 spi_imx->devtype_data->config(spi);
b5f3294f
SH
913
914 return 0;
915}
916
f62caccd
RG
917static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
918{
919 struct spi_master *master = spi_imx->bitbang.master;
920
921 if (master->dma_rx) {
922 dma_release_channel(master->dma_rx);
923 master->dma_rx = NULL;
924 }
925
926 if (master->dma_tx) {
927 dma_release_channel(master->dma_tx);
928 master->dma_tx = NULL;
929 }
f62caccd
RG
930}
931
932static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
f12ae171 933 struct spi_master *master)
f62caccd 934{
f62caccd
RG
935 int ret;
936
a02bb401
RG
937 /* use pio mode for i.mx6dl chip TKT238285 */
938 if (of_machine_is_compatible("fsl,imx6dl"))
939 return 0;
940
0dfbaa89
AB
941 spi_imx->wml = spi_imx_get_fifosize(spi_imx) / 2;
942
f62caccd 943 /* Prepare for TX DMA: */
3760047a
AB
944 master->dma_tx = dma_request_slave_channel_reason(dev, "tx");
945 if (IS_ERR(master->dma_tx)) {
946 ret = PTR_ERR(master->dma_tx);
947 dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
948 master->dma_tx = NULL;
f62caccd
RG
949 goto err;
950 }
951
f62caccd 952 /* Prepare for RX : */
3760047a
AB
953 master->dma_rx = dma_request_slave_channel_reason(dev, "rx");
954 if (IS_ERR(master->dma_rx)) {
955 ret = PTR_ERR(master->dma_rx);
956 dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
957 master->dma_rx = NULL;
f62caccd
RG
958 goto err;
959 }
960
f62caccd
RG
961 init_completion(&spi_imx->dma_rx_completion);
962 init_completion(&spi_imx->dma_tx_completion);
963 master->can_dma = spi_imx_can_dma;
964 master->max_dma_len = MAX_SDMA_BD_BYTES;
965 spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
966 SPI_MASTER_MUST_TX;
f62caccd
RG
967
968 return 0;
969err:
970 spi_imx_sdma_exit(spi_imx);
971 return ret;
972}
973
974static void spi_imx_dma_rx_callback(void *cookie)
975{
976 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
977
978 complete(&spi_imx->dma_rx_completion);
979}
980
981static void spi_imx_dma_tx_callback(void *cookie)
982{
983 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
984
985 complete(&spi_imx->dma_tx_completion);
986}
987
4bfe927a
AB
988static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
989{
990 unsigned long timeout = 0;
991
992 /* Time with actual data transfer and CS change delay related to HW */
993 timeout = (8 + 4) * size / spi_imx->spi_bus_clk;
994
995 /* Add extra second for scheduler related activities */
996 timeout += 1;
997
998 /* Double calculated timeout */
999 return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
1000}
1001
f62caccd
RG
1002static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
1003 struct spi_transfer *transfer)
1004{
6b6192c0 1005 struct dma_async_tx_descriptor *desc_tx, *desc_rx;
4bfe927a 1006 unsigned long transfer_timeout;
56536a7f 1007 unsigned long timeout;
f62caccd
RG
1008 struct spi_master *master = spi_imx->bitbang.master;
1009 struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
1010
6b6192c0
SH
1011 /*
1012 * The TX DMA setup starts the transfer, so make sure RX is configured
1013 * before TX.
1014 */
1015 desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
1016 rx->sgl, rx->nents, DMA_DEV_TO_MEM,
1017 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1018 if (!desc_rx)
1019 return -EINVAL;
f62caccd 1020
6b6192c0
SH
1021 desc_rx->callback = spi_imx_dma_rx_callback;
1022 desc_rx->callback_param = (void *)spi_imx;
1023 dmaengine_submit(desc_rx);
1024 reinit_completion(&spi_imx->dma_rx_completion);
1025 dma_async_issue_pending(master->dma_rx);
f62caccd 1026
6b6192c0
SH
1027 desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
1028 tx->sgl, tx->nents, DMA_MEM_TO_DEV,
1029 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1030 if (!desc_tx) {
1031 dmaengine_terminate_all(master->dma_tx);
1032 return -EINVAL;
f62caccd
RG
1033 }
1034
6b6192c0
SH
1035 desc_tx->callback = spi_imx_dma_tx_callback;
1036 desc_tx->callback_param = (void *)spi_imx;
1037 dmaengine_submit(desc_tx);
f62caccd 1038 reinit_completion(&spi_imx->dma_tx_completion);
fab44ef1 1039 dma_async_issue_pending(master->dma_tx);
f62caccd 1040
4bfe927a
AB
1041 transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
1042
f62caccd 1043 /* Wait SDMA to finish the data transfer.*/
56536a7f 1044 timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
4bfe927a 1045 transfer_timeout);
56536a7f 1046 if (!timeout) {
6aa800ca 1047 dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
f62caccd 1048 dmaengine_terminate_all(master->dma_tx);
e47b33c0 1049 dmaengine_terminate_all(master->dma_rx);
6b6192c0 1050 return -ETIMEDOUT;
f62caccd
RG
1051 }
1052
6b6192c0
SH
1053 timeout = wait_for_completion_timeout(&spi_imx->dma_rx_completion,
1054 transfer_timeout);
1055 if (!timeout) {
1056 dev_err(&master->dev, "I/O Error in DMA RX\n");
1057 spi_imx->devtype_data->reset(spi_imx);
1058 dmaengine_terminate_all(master->dma_rx);
1059 return -ETIMEDOUT;
1060 }
f62caccd 1061
6b6192c0 1062 return transfer->len;
f62caccd
RG
1063}
1064
1065static int spi_imx_pio_transfer(struct spi_device *spi,
b5f3294f
SH
1066 struct spi_transfer *transfer)
1067{
6cdeb002 1068 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
ff1ba3da
CG
1069 unsigned long transfer_timeout;
1070 unsigned long timeout;
b5f3294f 1071
6cdeb002
UKK
1072 spi_imx->tx_buf = transfer->tx_buf;
1073 spi_imx->rx_buf = transfer->rx_buf;
1074 spi_imx->count = transfer->len;
1075 spi_imx->txfifo = 0;
b5f3294f 1076
aa0fe826 1077 reinit_completion(&spi_imx->xfer_done);
b5f3294f 1078
6cdeb002 1079 spi_imx_push(spi_imx);
b5f3294f 1080
edd501bb 1081 spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
b5f3294f 1082
ff1ba3da
CG
1083 transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
1084
1085 timeout = wait_for_completion_timeout(&spi_imx->xfer_done,
1086 transfer_timeout);
1087 if (!timeout) {
1088 dev_err(&spi->dev, "I/O Error in PIO\n");
1089 spi_imx->devtype_data->reset(spi_imx);
1090 return -ETIMEDOUT;
1091 }
b5f3294f
SH
1092
1093 return transfer->len;
1094}
1095
f62caccd
RG
1096static int spi_imx_transfer(struct spi_device *spi,
1097 struct spi_transfer *transfer)
1098{
f62caccd
RG
1099 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1100
c008a800 1101 if (spi_imx->usedma)
99f1cf1c 1102 return spi_imx_dma_transfer(spi_imx, transfer);
c008a800
SH
1103 else
1104 return spi_imx_pio_transfer(spi, transfer);
f62caccd
RG
1105}
1106
6cdeb002 1107static int spi_imx_setup(struct spi_device *spi)
b5f3294f 1108{
f4d4ecfe 1109 dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
b5f3294f
SH
1110 spi->mode, spi->bits_per_word, spi->max_speed_hz);
1111
b36581df
AS
1112 if (gpio_is_valid(spi->cs_gpio))
1113 gpio_direction_output(spi->cs_gpio,
1114 spi->mode & SPI_CS_HIGH ? 0 : 1);
6c23e5d4 1115
6cdeb002 1116 spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
b5f3294f
SH
1117
1118 return 0;
1119}
1120
6cdeb002 1121static void spi_imx_cleanup(struct spi_device *spi)
b5f3294f
SH
1122{
1123}
1124
9e556dcc
HS
1125static int
1126spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
1127{
1128 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1129 int ret;
1130
1131 ret = clk_enable(spi_imx->clk_per);
1132 if (ret)
1133 return ret;
1134
1135 ret = clk_enable(spi_imx->clk_ipg);
1136 if (ret) {
1137 clk_disable(spi_imx->clk_per);
1138 return ret;
1139 }
1140
1141 return 0;
1142}
1143
1144static int
1145spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
1146{
1147 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1148
1149 clk_disable(spi_imx->clk_ipg);
1150 clk_disable(spi_imx->clk_per);
1151 return 0;
1152}
1153
fd4a319b 1154static int spi_imx_probe(struct platform_device *pdev)
b5f3294f 1155{
22a85e4c
SG
1156 struct device_node *np = pdev->dev.of_node;
1157 const struct of_device_id *of_id =
1158 of_match_device(spi_imx_dt_ids, &pdev->dev);
1159 struct spi_imx_master *mxc_platform_info =
1160 dev_get_platdata(&pdev->dev);
b5f3294f 1161 struct spi_master *master;
6cdeb002 1162 struct spi_imx_data *spi_imx;
b5f3294f 1163 struct resource *res;
f72efa7e 1164 int i, ret, irq, spi_drctl;
b5f3294f 1165
22a85e4c 1166 if (!np && !mxc_platform_info) {
b5f3294f
SH
1167 dev_err(&pdev->dev, "can't get the platform data\n");
1168 return -EINVAL;
1169 }
1170
b36581df 1171 master = spi_alloc_master(&pdev->dev, sizeof(struct spi_imx_data));
2c147776
FE
1172 if (!master)
1173 return -ENOMEM;
1174
f72efa7e
LM
1175 ret = of_property_read_u32(np, "fsl,spi-rdy-drctl", &spi_drctl);
1176 if ((ret < 0) || (spi_drctl >= 0x3)) {
1177 /* '11' is reserved */
1178 spi_drctl = 0;
1179 }
1180
b5f3294f
SH
1181 platform_set_drvdata(pdev, master);
1182
24778be2 1183 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
b36581df 1184 master->bus_num = np ? -1 : pdev->id;
b5f3294f 1185
6cdeb002 1186 spi_imx = spi_master_get_devdata(master);
94c69f76 1187 spi_imx->bitbang.master = master;
6aa800ca 1188 spi_imx->dev = &pdev->dev;
b5f3294f 1189
4686d1c3
AB
1190 spi_imx->devtype_data = of_id ? of_id->data :
1191 (struct spi_imx_devtype_data *)pdev->id_entry->driver_data;
1192
b36581df
AS
1193 if (mxc_platform_info) {
1194 master->num_chipselect = mxc_platform_info->num_chipselect;
1195 master->cs_gpios = devm_kzalloc(&master->dev,
1196 sizeof(int) * master->num_chipselect, GFP_KERNEL);
1197 if (!master->cs_gpios)
1198 return -ENOMEM;
4cc122ac 1199
b36581df
AS
1200 for (i = 0; i < master->num_chipselect; i++)
1201 master->cs_gpios[i] = mxc_platform_info->chipselect[i];
1202 }
b5f3294f 1203
6cdeb002
UKK
1204 spi_imx->bitbang.chipselect = spi_imx_chipselect;
1205 spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
1206 spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
1207 spi_imx->bitbang.master->setup = spi_imx_setup;
1208 spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
9e556dcc
HS
1209 spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
1210 spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
4686d1c3 1211 spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
15ca9215 1212 if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx))
f72efa7e
LM
1213 spi_imx->bitbang.master->mode_bits |= SPI_LOOP | SPI_READY;
1214
1215 spi_imx->spi_drctl = spi_drctl;
b5f3294f 1216
6cdeb002 1217 init_completion(&spi_imx->xfer_done);
b5f3294f
SH
1218
1219 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
130b82c0
FE
1220 spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
1221 if (IS_ERR(spi_imx->base)) {
1222 ret = PTR_ERR(spi_imx->base);
1223 goto out_master_put;
b5f3294f 1224 }
f12ae171 1225 spi_imx->base_phys = res->start;
b5f3294f 1226
4b5d6aad
FE
1227 irq = platform_get_irq(pdev, 0);
1228 if (irq < 0) {
1229 ret = irq;
130b82c0 1230 goto out_master_put;
b5f3294f
SH
1231 }
1232
4b5d6aad 1233 ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
8fc39b51 1234 dev_name(&pdev->dev), spi_imx);
b5f3294f 1235 if (ret) {
4b5d6aad 1236 dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
130b82c0 1237 goto out_master_put;
b5f3294f
SH
1238 }
1239
aa29d840
SH
1240 spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1241 if (IS_ERR(spi_imx->clk_ipg)) {
1242 ret = PTR_ERR(spi_imx->clk_ipg);
130b82c0 1243 goto out_master_put;
b5f3294f
SH
1244 }
1245
aa29d840
SH
1246 spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
1247 if (IS_ERR(spi_imx->clk_per)) {
1248 ret = PTR_ERR(spi_imx->clk_per);
130b82c0 1249 goto out_master_put;
aa29d840
SH
1250 }
1251
83174626
FE
1252 ret = clk_prepare_enable(spi_imx->clk_per);
1253 if (ret)
1254 goto out_master_put;
1255
1256 ret = clk_prepare_enable(spi_imx->clk_ipg);
1257 if (ret)
1258 goto out_put_per;
aa29d840
SH
1259
1260 spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
f62caccd 1261 /*
2dd33f9c
MK
1262 * Only validated on i.mx35 and i.mx6 now, can remove the constraint
1263 * if validated on other chips.
f62caccd 1264 */
2dd33f9c 1265 if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx)) {
f12ae171 1266 ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
bf9af08c
AB
1267 if (ret == -EPROBE_DEFER)
1268 goto out_clk_put;
1269
3760047a
AB
1270 if (ret < 0)
1271 dev_err(&pdev->dev, "dma setup error %d, use pio\n",
1272 ret);
1273 }
b5f3294f 1274
edd501bb 1275 spi_imx->devtype_data->reset(spi_imx);
ce1807b2 1276
edd501bb 1277 spi_imx->devtype_data->intctrl(spi_imx, 0);
b5f3294f 1278
22a85e4c 1279 master->dev.of_node = pdev->dev.of_node;
6cdeb002 1280 ret = spi_bitbang_start(&spi_imx->bitbang);
b5f3294f
SH
1281 if (ret) {
1282 dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
1283 goto out_clk_put;
1284 }
1285
f13d4e18
MV
1286 if (!master->cs_gpios) {
1287 dev_err(&pdev->dev, "No CS GPIOs available\n");
446576f9 1288 ret = -EINVAL;
f13d4e18
MV
1289 goto out_clk_put;
1290 }
1291
b36581df
AS
1292 for (i = 0; i < master->num_chipselect; i++) {
1293 if (!gpio_is_valid(master->cs_gpios[i]))
1294 continue;
1295
1296 ret = devm_gpio_request(&pdev->dev, master->cs_gpios[i],
1297 DRIVER_NAME);
1298 if (ret) {
1299 dev_err(&pdev->dev, "Can't get CS GPIO %i\n",
1300 master->cs_gpios[i]);
1301 goto out_clk_put;
1302 }
1303 }
1304
b5f3294f
SH
1305 dev_info(&pdev->dev, "probed\n");
1306
9e556dcc
HS
1307 clk_disable(spi_imx->clk_ipg);
1308 clk_disable(spi_imx->clk_per);
b5f3294f
SH
1309 return ret;
1310
1311out_clk_put:
aa29d840 1312 clk_disable_unprepare(spi_imx->clk_ipg);
83174626
FE
1313out_put_per:
1314 clk_disable_unprepare(spi_imx->clk_per);
130b82c0 1315out_master_put:
b5f3294f 1316 spi_master_put(master);
130b82c0 1317
b5f3294f
SH
1318 return ret;
1319}
1320
fd4a319b 1321static int spi_imx_remove(struct platform_device *pdev)
b5f3294f
SH
1322{
1323 struct spi_master *master = platform_get_drvdata(pdev);
6cdeb002 1324 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
b5f3294f 1325
6cdeb002 1326 spi_bitbang_stop(&spi_imx->bitbang);
b5f3294f 1327
6cdeb002 1328 writel(0, spi_imx->base + MXC_CSPICTRL);
fd40dccb
PDM
1329 clk_unprepare(spi_imx->clk_ipg);
1330 clk_unprepare(spi_imx->clk_per);
f62caccd 1331 spi_imx_sdma_exit(spi_imx);
b5f3294f
SH
1332 spi_master_put(master);
1333
b5f3294f
SH
1334 return 0;
1335}
1336
6cdeb002 1337static struct platform_driver spi_imx_driver = {
b5f3294f
SH
1338 .driver = {
1339 .name = DRIVER_NAME,
22a85e4c 1340 .of_match_table = spi_imx_dt_ids,
b5f3294f 1341 },
f4ba6315 1342 .id_table = spi_imx_devtype,
6cdeb002 1343 .probe = spi_imx_probe,
fd4a319b 1344 .remove = spi_imx_remove,
b5f3294f 1345};
940ab889 1346module_platform_driver(spi_imx_driver);
b5f3294f
SH
1347
1348MODULE_DESCRIPTION("SPI Master Controller driver");
1349MODULE_AUTHOR("Sascha Hauer, Pengutronix");
1350MODULE_LICENSE("GPL");
3133fba3 1351MODULE_ALIAS("platform:" DRIVER_NAME);