]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/spi/spi-omap2-mcspi.c
ipv4: convert dst_metrics.refcnt from atomic_t to refcount_t
[mirror_ubuntu-artful-kernel.git] / drivers / spi / spi-omap2-mcspi.c
CommitLineData
ccdc7bf9
SO
1/*
2 * OMAP2 McSPI controller driver
3 *
4 * Copyright (C) 2005, 2006 Nokia Corporation
5 * Author: Samuel Ortiz <samuel.ortiz@nokia.com> and
1a5d8190 6 * Juha Yrj�l� <juha.yrjola@nokia.com>
ccdc7bf9
SO
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
ccdc7bf9
SO
17 */
18
19#include <linux/kernel.h>
ccdc7bf9
SO
20#include <linux/interrupt.h>
21#include <linux/module.h>
22#include <linux/device.h>
23#include <linux/delay.h>
24#include <linux/dma-mapping.h>
53741ed8 25#include <linux/dmaengine.h>
beca3655 26#include <linux/pinctrl/consumer.h>
ccdc7bf9
SO
27#include <linux/platform_device.h>
28#include <linux/err.h>
29#include <linux/clk.h>
30#include <linux/io.h>
5a0e3ad6 31#include <linux/slab.h>
1f1a4384 32#include <linux/pm_runtime.h>
d5a80031
BC
33#include <linux/of.h>
34#include <linux/of_device.h>
d33f473d 35#include <linux/gcd.h>
ccdc7bf9
SO
36
37#include <linux/spi/spi.h>
bc7f9bbc 38#include <linux/gpio.h>
ccdc7bf9 39
2203747c 40#include <linux/platform_data/spi-omap2-mcspi.h>
ccdc7bf9
SO
41
42#define OMAP2_MCSPI_MAX_FREQ 48000000
faee9b05 43#define OMAP2_MCSPI_MAX_DIVIDER 4096
d33f473d
IS
44#define OMAP2_MCSPI_MAX_FIFODEPTH 64
45#define OMAP2_MCSPI_MAX_FIFOWCNT 0xFFFF
27b5284c 46#define SPI_AUTOSUSPEND_TIMEOUT 2000
ccdc7bf9
SO
47
48#define OMAP2_MCSPI_REVISION 0x00
ccdc7bf9
SO
49#define OMAP2_MCSPI_SYSSTATUS 0x14
50#define OMAP2_MCSPI_IRQSTATUS 0x18
51#define OMAP2_MCSPI_IRQENABLE 0x1c
52#define OMAP2_MCSPI_WAKEUPENABLE 0x20
53#define OMAP2_MCSPI_SYST 0x24
54#define OMAP2_MCSPI_MODULCTRL 0x28
d33f473d 55#define OMAP2_MCSPI_XFERLEVEL 0x7c
ccdc7bf9
SO
56
57/* per-channel banks, 0x14 bytes each, first is: */
58#define OMAP2_MCSPI_CHCONF0 0x2c
59#define OMAP2_MCSPI_CHSTAT0 0x30
60#define OMAP2_MCSPI_CHCTRL0 0x34
61#define OMAP2_MCSPI_TX0 0x38
62#define OMAP2_MCSPI_RX0 0x3c
63
64/* per-register bitmasks: */
d33f473d 65#define OMAP2_MCSPI_IRQSTATUS_EOW BIT(17)
ccdc7bf9 66
7a8fa725
JH
67#define OMAP2_MCSPI_MODULCTRL_SINGLE BIT(0)
68#define OMAP2_MCSPI_MODULCTRL_MS BIT(2)
69#define OMAP2_MCSPI_MODULCTRL_STEST BIT(3)
ccdc7bf9 70
7a8fa725
JH
71#define OMAP2_MCSPI_CHCONF_PHA BIT(0)
72#define OMAP2_MCSPI_CHCONF_POL BIT(1)
ccdc7bf9 73#define OMAP2_MCSPI_CHCONF_CLKD_MASK (0x0f << 2)
7a8fa725 74#define OMAP2_MCSPI_CHCONF_EPOL BIT(6)
ccdc7bf9 75#define OMAP2_MCSPI_CHCONF_WL_MASK (0x1f << 7)
7a8fa725
JH
76#define OMAP2_MCSPI_CHCONF_TRM_RX_ONLY BIT(12)
77#define OMAP2_MCSPI_CHCONF_TRM_TX_ONLY BIT(13)
ccdc7bf9 78#define OMAP2_MCSPI_CHCONF_TRM_MASK (0x03 << 12)
7a8fa725
JH
79#define OMAP2_MCSPI_CHCONF_DMAW BIT(14)
80#define OMAP2_MCSPI_CHCONF_DMAR BIT(15)
81#define OMAP2_MCSPI_CHCONF_DPE0 BIT(16)
82#define OMAP2_MCSPI_CHCONF_DPE1 BIT(17)
83#define OMAP2_MCSPI_CHCONF_IS BIT(18)
84#define OMAP2_MCSPI_CHCONF_TURBO BIT(19)
85#define OMAP2_MCSPI_CHCONF_FORCE BIT(20)
d33f473d
IS
86#define OMAP2_MCSPI_CHCONF_FFET BIT(27)
87#define OMAP2_MCSPI_CHCONF_FFER BIT(28)
faee9b05 88#define OMAP2_MCSPI_CHCONF_CLKG BIT(29)
ccdc7bf9 89
7a8fa725
JH
90#define OMAP2_MCSPI_CHSTAT_RXS BIT(0)
91#define OMAP2_MCSPI_CHSTAT_TXS BIT(1)
92#define OMAP2_MCSPI_CHSTAT_EOT BIT(2)
d33f473d 93#define OMAP2_MCSPI_CHSTAT_TXFFE BIT(3)
ccdc7bf9 94
7a8fa725 95#define OMAP2_MCSPI_CHCTRL_EN BIT(0)
faee9b05 96#define OMAP2_MCSPI_CHCTRL_EXTCLK_MASK (0xff << 8)
ccdc7bf9 97
7a8fa725 98#define OMAP2_MCSPI_WAKEUPENABLE_WKEN BIT(0)
ccdc7bf9
SO
99
100/* We have 2 DMA channels per CS, one for RX and one for TX */
101struct omap2_mcspi_dma {
53741ed8
RK
102 struct dma_chan *dma_tx;
103 struct dma_chan *dma_rx;
ccdc7bf9 104
ccdc7bf9
SO
105 struct completion dma_tx_completion;
106 struct completion dma_rx_completion;
74f3aaad
MP
107
108 char dma_rx_ch_name[14];
109 char dma_tx_ch_name[14];
ccdc7bf9
SO
110};
111
112/* use PIO for small transfers, avoiding DMA setup/teardown overhead and
113 * cache operations; better heuristics consider wordsize and bitrate.
114 */
8b66c134 115#define DMA_MIN_BYTES 160
ccdc7bf9
SO
116
117
1bd897f8
BC
118/*
119 * Used for context save and restore, structure members to be updated whenever
120 * corresponding registers are modified.
121 */
122struct omap2_mcspi_regs {
123 u32 modulctrl;
124 u32 wakeupenable;
125 struct list_head cs;
126};
127
ccdc7bf9 128struct omap2_mcspi {
ccdc7bf9 129 struct spi_master *master;
ccdc7bf9
SO
130 /* Virtual base address of the controller */
131 void __iomem *base;
e5480b73 132 unsigned long phys;
ccdc7bf9
SO
133 /* SPI1 has 4 channels, while SPI2 has 2 */
134 struct omap2_mcspi_dma *dma_channels;
1bd897f8 135 struct device *dev;
1bd897f8 136 struct omap2_mcspi_regs ctx;
d33f473d 137 int fifo_depth;
0384e90b 138 unsigned int pin_dir:1;
ccdc7bf9
SO
139};
140
141struct omap2_mcspi_cs {
142 void __iomem *base;
e5480b73 143 unsigned long phys;
ccdc7bf9 144 int word_len;
97ca0d6c 145 u16 mode;
89c05372 146 struct list_head node;
a41ae1ad 147 /* Context save and restore shadow register */
faee9b05 148 u32 chconf0, chctrl0;
a41ae1ad
H
149};
150
ccdc7bf9
SO
151static inline void mcspi_write_reg(struct spi_master *master,
152 int idx, u32 val)
153{
154 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
155
21b2ce5e 156 writel_relaxed(val, mcspi->base + idx);
ccdc7bf9
SO
157}
158
159static inline u32 mcspi_read_reg(struct spi_master *master, int idx)
160{
161 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
162
21b2ce5e 163 return readl_relaxed(mcspi->base + idx);
ccdc7bf9
SO
164}
165
166static inline void mcspi_write_cs_reg(const struct spi_device *spi,
167 int idx, u32 val)
168{
169 struct omap2_mcspi_cs *cs = spi->controller_state;
170
21b2ce5e 171 writel_relaxed(val, cs->base + idx);
ccdc7bf9
SO
172}
173
174static inline u32 mcspi_read_cs_reg(const struct spi_device *spi, int idx)
175{
176 struct omap2_mcspi_cs *cs = spi->controller_state;
177
21b2ce5e 178 return readl_relaxed(cs->base + idx);
ccdc7bf9
SO
179}
180
a41ae1ad
H
181static inline u32 mcspi_cached_chconf0(const struct spi_device *spi)
182{
183 struct omap2_mcspi_cs *cs = spi->controller_state;
184
185 return cs->chconf0;
186}
187
188static inline void mcspi_write_chconf0(const struct spi_device *spi, u32 val)
189{
190 struct omap2_mcspi_cs *cs = spi->controller_state;
191
192 cs->chconf0 = val;
193 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCONF0, val);
a330ce20 194 mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHCONF0);
a41ae1ad
H
195}
196
56cd5c15
IS
197static inline int mcspi_bytes_per_word(int word_len)
198{
199 if (word_len <= 8)
200 return 1;
201 else if (word_len <= 16)
202 return 2;
203 else /* word_len <= 32 */
204 return 4;
205}
206
ccdc7bf9
SO
207static void omap2_mcspi_set_dma_req(const struct spi_device *spi,
208 int is_read, int enable)
209{
210 u32 l, rw;
211
a41ae1ad 212 l = mcspi_cached_chconf0(spi);
ccdc7bf9
SO
213
214 if (is_read) /* 1 is read, 0 write */
215 rw = OMAP2_MCSPI_CHCONF_DMAR;
216 else
217 rw = OMAP2_MCSPI_CHCONF_DMAW;
218
af4e944d
S
219 if (enable)
220 l |= rw;
221 else
222 l &= ~rw;
223
a41ae1ad 224 mcspi_write_chconf0(spi, l);
ccdc7bf9
SO
225}
226
227static void omap2_mcspi_set_enable(const struct spi_device *spi, int enable)
228{
faee9b05 229 struct omap2_mcspi_cs *cs = spi->controller_state;
ccdc7bf9
SO
230 u32 l;
231
faee9b05
SS
232 l = cs->chctrl0;
233 if (enable)
234 l |= OMAP2_MCSPI_CHCTRL_EN;
235 else
236 l &= ~OMAP2_MCSPI_CHCTRL_EN;
237 cs->chctrl0 = l;
238 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCTRL0, cs->chctrl0);
4743a0f8
RT
239 /* Flash post-writes */
240 mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHCTRL0);
ccdc7bf9
SO
241}
242
ddcad7e9 243static void omap2_mcspi_set_cs(struct spi_device *spi, bool enable)
ccdc7bf9 244{
5f74db10 245 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
ccdc7bf9
SO
246 u32 l;
247
4373f8b6
MW
248 /* The controller handles the inverted chip selects
249 * using the OMAP2_MCSPI_CHCONF_EPOL bit so revert
250 * the inversion from the core spi_set_cs function.
251 */
252 if (spi->mode & SPI_CS_HIGH)
253 enable = !enable;
254
ddcad7e9 255 if (spi->controller_state) {
5f74db10
SR
256 int err = pm_runtime_get_sync(mcspi->dev);
257 if (err < 0) {
258 dev_err(mcspi->dev, "failed to get sync: %d\n", err);
259 return;
260 }
261
ddcad7e9 262 l = mcspi_cached_chconf0(spi);
af4e944d 263
ddcad7e9
MW
264 if (enable)
265 l &= ~OMAP2_MCSPI_CHCONF_FORCE;
266 else
267 l |= OMAP2_MCSPI_CHCONF_FORCE;
268
269 mcspi_write_chconf0(spi, l);
5f74db10
SR
270
271 pm_runtime_mark_last_busy(mcspi->dev);
272 pm_runtime_put_autosuspend(mcspi->dev);
ddcad7e9 273 }
ccdc7bf9
SO
274}
275
276static void omap2_mcspi_set_master_mode(struct spi_master *master)
277{
1bd897f8
BC
278 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
279 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
ccdc7bf9
SO
280 u32 l;
281
1bd897f8
BC
282 /*
283 * Setup when switching from (reset default) slave mode
ccdc7bf9
SO
284 * to single-channel master mode
285 */
286 l = mcspi_read_reg(master, OMAP2_MCSPI_MODULCTRL);
af4e944d
S
287 l &= ~(OMAP2_MCSPI_MODULCTRL_STEST | OMAP2_MCSPI_MODULCTRL_MS);
288 l |= OMAP2_MCSPI_MODULCTRL_SINGLE;
ccdc7bf9 289 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, l);
a41ae1ad 290
1bd897f8 291 ctx->modulctrl = l;
a41ae1ad
H
292}
293
d33f473d
IS
294static void omap2_mcspi_set_fifo(const struct spi_device *spi,
295 struct spi_transfer *t, int enable)
296{
297 struct spi_master *master = spi->master;
298 struct omap2_mcspi_cs *cs = spi->controller_state;
299 struct omap2_mcspi *mcspi;
300 unsigned int wcnt;
5db542ed 301 int max_fifo_depth, fifo_depth, bytes_per_word;
d33f473d
IS
302 u32 chconf, xferlevel;
303
304 mcspi = spi_master_get_devdata(master);
305
306 chconf = mcspi_cached_chconf0(spi);
307 if (enable) {
308 bytes_per_word = mcspi_bytes_per_word(cs->word_len);
309 if (t->len % bytes_per_word != 0)
310 goto disable_fifo;
311
5db542ed
IS
312 if (t->rx_buf != NULL && t->tx_buf != NULL)
313 max_fifo_depth = OMAP2_MCSPI_MAX_FIFODEPTH / 2;
314 else
315 max_fifo_depth = OMAP2_MCSPI_MAX_FIFODEPTH;
316
317 fifo_depth = gcd(t->len, max_fifo_depth);
d33f473d
IS
318 if (fifo_depth < 2 || fifo_depth % bytes_per_word != 0)
319 goto disable_fifo;
320
321 wcnt = t->len / bytes_per_word;
322 if (wcnt > OMAP2_MCSPI_MAX_FIFOWCNT)
323 goto disable_fifo;
324
325 xferlevel = wcnt << 16;
326 if (t->rx_buf != NULL) {
327 chconf |= OMAP2_MCSPI_CHCONF_FFER;
328 xferlevel |= (fifo_depth - 1) << 8;
5db542ed
IS
329 }
330 if (t->tx_buf != NULL) {
d33f473d
IS
331 chconf |= OMAP2_MCSPI_CHCONF_FFET;
332 xferlevel |= fifo_depth - 1;
333 }
334
335 mcspi_write_reg(master, OMAP2_MCSPI_XFERLEVEL, xferlevel);
336 mcspi_write_chconf0(spi, chconf);
337 mcspi->fifo_depth = fifo_depth;
338
339 return;
340 }
341
342disable_fifo:
343 if (t->rx_buf != NULL)
344 chconf &= ~OMAP2_MCSPI_CHCONF_FFER;
3d0763c0
JV
345
346 if (t->tx_buf != NULL)
d33f473d
IS
347 chconf &= ~OMAP2_MCSPI_CHCONF_FFET;
348
349 mcspi_write_chconf0(spi, chconf);
350 mcspi->fifo_depth = 0;
351}
352
a41ae1ad
H
353static void omap2_mcspi_restore_ctx(struct omap2_mcspi *mcspi)
354{
1bd897f8
BC
355 struct spi_master *spi_cntrl = mcspi->master;
356 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
357 struct omap2_mcspi_cs *cs;
a41ae1ad
H
358
359 /* McSPI: context restore */
1bd897f8
BC
360 mcspi_write_reg(spi_cntrl, OMAP2_MCSPI_MODULCTRL, ctx->modulctrl);
361 mcspi_write_reg(spi_cntrl, OMAP2_MCSPI_WAKEUPENABLE, ctx->wakeupenable);
a41ae1ad 362
1bd897f8 363 list_for_each_entry(cs, &ctx->cs, node)
21b2ce5e 364 writel_relaxed(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
a41ae1ad 365}
ccdc7bf9 366
2764c500
IK
367static int mcspi_wait_for_reg_bit(void __iomem *reg, unsigned long bit)
368{
369 unsigned long timeout;
370
371 timeout = jiffies + msecs_to_jiffies(1000);
21b2ce5e 372 while (!(readl_relaxed(reg) & bit)) {
ff23fa3b 373 if (time_after(jiffies, timeout)) {
21b2ce5e 374 if (!(readl_relaxed(reg) & bit))
ff23fa3b
SAS
375 return -ETIMEDOUT;
376 else
377 return 0;
378 }
2764c500
IK
379 cpu_relax();
380 }
381 return 0;
382}
383
53741ed8
RK
384static void omap2_mcspi_rx_callback(void *data)
385{
386 struct spi_device *spi = data;
387 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
388 struct omap2_mcspi_dma *mcspi_dma = &mcspi->dma_channels[spi->chip_select];
389
53741ed8
RK
390 /* We must disable the DMA RX request */
391 omap2_mcspi_set_dma_req(spi, 1, 0);
830379e0
FB
392
393 complete(&mcspi_dma->dma_rx_completion);
53741ed8
RK
394}
395
396static void omap2_mcspi_tx_callback(void *data)
397{
398 struct spi_device *spi = data;
399 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
400 struct omap2_mcspi_dma *mcspi_dma = &mcspi->dma_channels[spi->chip_select];
401
53741ed8
RK
402 /* We must disable the DMA TX request */
403 omap2_mcspi_set_dma_req(spi, 0, 0);
830379e0
FB
404
405 complete(&mcspi_dma->dma_tx_completion);
53741ed8
RK
406}
407
d7b4394e
S
408static void omap2_mcspi_tx_dma(struct spi_device *spi,
409 struct spi_transfer *xfer,
410 struct dma_slave_config cfg)
ccdc7bf9
SO
411{
412 struct omap2_mcspi *mcspi;
ccdc7bf9 413 struct omap2_mcspi_dma *mcspi_dma;
8c7494a5 414 unsigned int count;
ccdc7bf9
SO
415
416 mcspi = spi_master_get_devdata(spi->master);
417 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
d7b4394e 418 count = xfer->len;
ccdc7bf9 419
d7b4394e 420 if (mcspi_dma->dma_tx) {
53741ed8 421 struct dma_async_tx_descriptor *tx;
53741ed8
RK
422
423 dmaengine_slave_config(mcspi_dma->dma_tx, &cfg);
424
0ba1870f
FCJ
425 tx = dmaengine_prep_slave_sg(mcspi_dma->dma_tx, xfer->tx_sg.sgl,
426 xfer->tx_sg.nents,
427 DMA_MEM_TO_DEV,
428 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
53741ed8
RK
429 if (tx) {
430 tx->callback = omap2_mcspi_tx_callback;
431 tx->callback_param = spi;
432 dmaengine_submit(tx);
433 } else {
434 /* FIXME: fall back to PIO? */
435 }
436 }
d7b4394e
S
437 dma_async_issue_pending(mcspi_dma->dma_tx);
438 omap2_mcspi_set_dma_req(spi, 0, 1);
439
d7b4394e 440}
53741ed8 441
d7b4394e
S
442static unsigned
443omap2_mcspi_rx_dma(struct spi_device *spi, struct spi_transfer *xfer,
444 struct dma_slave_config cfg,
445 unsigned es)
446{
447 struct omap2_mcspi *mcspi;
448 struct omap2_mcspi_dma *mcspi_dma;
0ba1870f
FCJ
449 unsigned int count, transfer_reduction = 0;
450 struct scatterlist *sg_out[2];
451 int nb_sizes = 0, out_mapped_nents[2], ret, x;
452 size_t sizes[2];
d7b4394e
S
453 u32 l;
454 int elements = 0;
455 int word_len, element_count;
456 struct omap2_mcspi_cs *cs = spi->controller_state;
81261359
AM
457 void __iomem *chstat_reg = cs->base + OMAP2_MCSPI_CHSTAT0;
458
d7b4394e
S
459 mcspi = spi_master_get_devdata(spi->master);
460 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
461 count = xfer->len;
d33f473d 462
4bd00413
FCJ
463 /*
464 * In the "End-of-Transfer Procedure" section for DMA RX in OMAP35x TRM
465 * it mentions reducing DMA transfer length by one element in master
466 * normal mode.
467 */
d33f473d 468 if (mcspi->fifo_depth == 0)
0ba1870f 469 transfer_reduction = es;
d33f473d 470
d7b4394e
S
471 word_len = cs->word_len;
472 l = mcspi_cached_chconf0(spi);
53741ed8 473
d7b4394e
S
474 if (word_len <= 8)
475 element_count = count;
476 else if (word_len <= 16)
477 element_count = count >> 1;
478 else /* word_len <= 32 */
479 element_count = count >> 2;
480
481 if (mcspi_dma->dma_rx) {
53741ed8 482 struct dma_async_tx_descriptor *tx;
53741ed8
RK
483
484 dmaengine_slave_config(mcspi_dma->dma_rx, &cfg);
485
4bd00413
FCJ
486 /*
487 * Reduce DMA transfer length by one more if McSPI is
488 * configured in turbo mode.
489 */
d33f473d 490 if ((l & OMAP2_MCSPI_CHCONF_TURBO) && mcspi->fifo_depth == 0)
0ba1870f
FCJ
491 transfer_reduction += es;
492
493 if (transfer_reduction) {
494 /* Split sgl into two. The second sgl won't be used. */
495 sizes[0] = count - transfer_reduction;
496 sizes[1] = transfer_reduction;
497 nb_sizes = 2;
498 } else {
499 /*
500 * Don't bother splitting the sgl. This essentially
501 * clones the original sgl.
502 */
503 sizes[0] = count;
504 nb_sizes = 1;
505 }
506
507 ret = sg_split(xfer->rx_sg.sgl, xfer->rx_sg.nents,
508 0, nb_sizes,
509 sizes,
510 sg_out, out_mapped_nents,
511 GFP_KERNEL);
53741ed8 512
0ba1870f
FCJ
513 if (ret < 0) {
514 dev_err(&spi->dev, "sg_split failed\n");
515 return 0;
516 }
53741ed8 517
0ba1870f
FCJ
518 tx = dmaengine_prep_slave_sg(mcspi_dma->dma_rx,
519 sg_out[0],
520 out_mapped_nents[0],
521 DMA_DEV_TO_MEM,
522 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
53741ed8
RK
523 if (tx) {
524 tx->callback = omap2_mcspi_rx_callback;
525 tx->callback_param = spi;
526 dmaengine_submit(tx);
527 } else {
d7b4394e 528 /* FIXME: fall back to PIO? */
2764c500 529 }
ccdc7bf9
SO
530 }
531
d7b4394e
S
532 dma_async_issue_pending(mcspi_dma->dma_rx);
533 omap2_mcspi_set_dma_req(spi, 1, 1);
4743a0f8 534
d7b4394e 535 wait_for_completion(&mcspi_dma->dma_rx_completion);
0ba1870f
FCJ
536
537 for (x = 0; x < nb_sizes; x++)
538 kfree(sg_out[x]);
d33f473d
IS
539
540 if (mcspi->fifo_depth > 0)
541 return count;
542
4bd00413
FCJ
543 /*
544 * Due to the DMA transfer length reduction the missing bytes must
545 * be read manually to receive all of the expected data.
546 */
d7b4394e 547 omap2_mcspi_set_enable(spi, 0);
53741ed8 548
d7b4394e 549 elements = element_count - 1;
4743a0f8 550
d7b4394e
S
551 if (l & OMAP2_MCSPI_CHCONF_TURBO) {
552 elements--;
4743a0f8 553
81261359
AM
554 if (!mcspi_wait_for_reg_bit(chstat_reg,
555 OMAP2_MCSPI_CHSTAT_RXS)) {
57c5c28d
EN
556 u32 w;
557
558 w = mcspi_read_cs_reg(spi, OMAP2_MCSPI_RX0);
559 if (word_len <= 8)
d7b4394e 560 ((u8 *)xfer->rx_buf)[elements++] = w;
57c5c28d 561 else if (word_len <= 16)
d7b4394e 562 ((u16 *)xfer->rx_buf)[elements++] = w;
57c5c28d 563 else /* word_len <= 32 */
d7b4394e 564 ((u32 *)xfer->rx_buf)[elements++] = w;
57c5c28d 565 } else {
56cd5c15 566 int bytes_per_word = mcspi_bytes_per_word(word_len);
a1829d2b 567 dev_err(&spi->dev, "DMA RX penultimate word empty\n");
56cd5c15 568 count -= (bytes_per_word << 1);
d7b4394e
S
569 omap2_mcspi_set_enable(spi, 1);
570 return count;
57c5c28d 571 }
ccdc7bf9 572 }
81261359 573 if (!mcspi_wait_for_reg_bit(chstat_reg, OMAP2_MCSPI_CHSTAT_RXS)) {
d7b4394e
S
574 u32 w;
575
576 w = mcspi_read_cs_reg(spi, OMAP2_MCSPI_RX0);
577 if (word_len <= 8)
578 ((u8 *)xfer->rx_buf)[elements] = w;
579 else if (word_len <= 16)
580 ((u16 *)xfer->rx_buf)[elements] = w;
581 else /* word_len <= 32 */
582 ((u32 *)xfer->rx_buf)[elements] = w;
583 } else {
a1829d2b 584 dev_err(&spi->dev, "DMA RX last word empty\n");
56cd5c15 585 count -= mcspi_bytes_per_word(word_len);
d7b4394e
S
586 }
587 omap2_mcspi_set_enable(spi, 1);
588 return count;
589}
590
591static unsigned
592omap2_mcspi_txrx_dma(struct spi_device *spi, struct spi_transfer *xfer)
593{
594 struct omap2_mcspi *mcspi;
595 struct omap2_mcspi_cs *cs = spi->controller_state;
596 struct omap2_mcspi_dma *mcspi_dma;
597 unsigned int count;
598 u32 l;
599 u8 *rx;
600 const u8 *tx;
601 struct dma_slave_config cfg;
602 enum dma_slave_buswidth width;
603 unsigned es;
d33f473d 604 u32 burst;
e47a682a 605 void __iomem *chstat_reg;
d33f473d
IS
606 void __iomem *irqstat_reg;
607 int wait_res;
d7b4394e
S
608
609 mcspi = spi_master_get_devdata(spi->master);
610 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
611 l = mcspi_cached_chconf0(spi);
612
613
614 if (cs->word_len <= 8) {
615 width = DMA_SLAVE_BUSWIDTH_1_BYTE;
616 es = 1;
617 } else if (cs->word_len <= 16) {
618 width = DMA_SLAVE_BUSWIDTH_2_BYTES;
619 es = 2;
620 } else {
621 width = DMA_SLAVE_BUSWIDTH_4_BYTES;
622 es = 4;
623 }
624
d33f473d
IS
625 count = xfer->len;
626 burst = 1;
627
628 if (mcspi->fifo_depth > 0) {
629 if (count > mcspi->fifo_depth)
630 burst = mcspi->fifo_depth / es;
631 else
632 burst = count / es;
633 }
634
d7b4394e
S
635 memset(&cfg, 0, sizeof(cfg));
636 cfg.src_addr = cs->phys + OMAP2_MCSPI_RX0;
637 cfg.dst_addr = cs->phys + OMAP2_MCSPI_TX0;
638 cfg.src_addr_width = width;
639 cfg.dst_addr_width = width;
d33f473d
IS
640 cfg.src_maxburst = burst;
641 cfg.dst_maxburst = burst;
d7b4394e
S
642
643 rx = xfer->rx_buf;
644 tx = xfer->tx_buf;
645
d7b4394e
S
646 if (tx != NULL)
647 omap2_mcspi_tx_dma(spi, xfer, cfg);
648
649 if (rx != NULL)
e47a682a
S
650 count = omap2_mcspi_rx_dma(spi, xfer, cfg, es);
651
652 if (tx != NULL) {
e47a682a 653 wait_for_completion(&mcspi_dma->dma_tx_completion);
e47a682a 654
d33f473d
IS
655 if (mcspi->fifo_depth > 0) {
656 irqstat_reg = mcspi->base + OMAP2_MCSPI_IRQSTATUS;
657
658 if (mcspi_wait_for_reg_bit(irqstat_reg,
659 OMAP2_MCSPI_IRQSTATUS_EOW) < 0)
660 dev_err(&spi->dev, "EOW timed out\n");
661
662 mcspi_write_reg(mcspi->master, OMAP2_MCSPI_IRQSTATUS,
663 OMAP2_MCSPI_IRQSTATUS_EOW);
664 }
665
e47a682a
S
666 /* for TX_ONLY mode, be sure all words have shifted out */
667 if (rx == NULL) {
d33f473d
IS
668 chstat_reg = cs->base + OMAP2_MCSPI_CHSTAT0;
669 if (mcspi->fifo_depth > 0) {
670 wait_res = mcspi_wait_for_reg_bit(chstat_reg,
671 OMAP2_MCSPI_CHSTAT_TXFFE);
672 if (wait_res < 0)
673 dev_err(&spi->dev, "TXFFE timed out\n");
674 } else {
675 wait_res = mcspi_wait_for_reg_bit(chstat_reg,
676 OMAP2_MCSPI_CHSTAT_TXS);
677 if (wait_res < 0)
678 dev_err(&spi->dev, "TXS timed out\n");
679 }
680 if (wait_res >= 0 &&
681 (mcspi_wait_for_reg_bit(chstat_reg,
682 OMAP2_MCSPI_CHSTAT_EOT) < 0))
e47a682a
S
683 dev_err(&spi->dev, "EOT timed out\n");
684 }
685 }
ccdc7bf9
SO
686 return count;
687}
688
ccdc7bf9
SO
689static unsigned
690omap2_mcspi_txrx_pio(struct spi_device *spi, struct spi_transfer *xfer)
691{
692 struct omap2_mcspi *mcspi;
693 struct omap2_mcspi_cs *cs = spi->controller_state;
694 unsigned int count, c;
695 u32 l;
696 void __iomem *base = cs->base;
697 void __iomem *tx_reg;
698 void __iomem *rx_reg;
699 void __iomem *chstat_reg;
700 int word_len;
701
702 mcspi = spi_master_get_devdata(spi->master);
703 count = xfer->len;
704 c = count;
705 word_len = cs->word_len;
706
a41ae1ad 707 l = mcspi_cached_chconf0(spi);
ccdc7bf9
SO
708
709 /* We store the pre-calculated register addresses on stack to speed
710 * up the transfer loop. */
711 tx_reg = base + OMAP2_MCSPI_TX0;
712 rx_reg = base + OMAP2_MCSPI_RX0;
713 chstat_reg = base + OMAP2_MCSPI_CHSTAT0;
714
adef658d
MJ
715 if (c < (word_len>>3))
716 return 0;
717
ccdc7bf9
SO
718 if (word_len <= 8) {
719 u8 *rx;
720 const u8 *tx;
721
722 rx = xfer->rx_buf;
723 tx = xfer->tx_buf;
724
725 do {
feed9bab 726 c -= 1;
ccdc7bf9
SO
727 if (tx != NULL) {
728 if (mcspi_wait_for_reg_bit(chstat_reg,
729 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
730 dev_err(&spi->dev, "TXS timed out\n");
731 goto out;
732 }
079a176d 733 dev_vdbg(&spi->dev, "write-%d %02x\n",
ccdc7bf9 734 word_len, *tx);
21b2ce5e 735 writel_relaxed(*tx++, tx_reg);
ccdc7bf9
SO
736 }
737 if (rx != NULL) {
738 if (mcspi_wait_for_reg_bit(chstat_reg,
739 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
740 dev_err(&spi->dev, "RXS timed out\n");
741 goto out;
742 }
4743a0f8
RT
743
744 if (c == 1 && tx == NULL &&
745 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
746 omap2_mcspi_set_enable(spi, 0);
21b2ce5e 747 *rx++ = readl_relaxed(rx_reg);
079a176d 748 dev_vdbg(&spi->dev, "read-%d %02x\n",
4743a0f8 749 word_len, *(rx - 1));
4743a0f8
RT
750 if (mcspi_wait_for_reg_bit(chstat_reg,
751 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
752 dev_err(&spi->dev,
753 "RXS timed out\n");
754 goto out;
755 }
756 c = 0;
757 } else if (c == 0 && tx == NULL) {
758 omap2_mcspi_set_enable(spi, 0);
759 }
760
21b2ce5e 761 *rx++ = readl_relaxed(rx_reg);
079a176d 762 dev_vdbg(&spi->dev, "read-%d %02x\n",
ccdc7bf9 763 word_len, *(rx - 1));
ccdc7bf9 764 }
95c5c3ab 765 } while (c);
ccdc7bf9
SO
766 } else if (word_len <= 16) {
767 u16 *rx;
768 const u16 *tx;
769
770 rx = xfer->rx_buf;
771 tx = xfer->tx_buf;
772 do {
feed9bab 773 c -= 2;
ccdc7bf9
SO
774 if (tx != NULL) {
775 if (mcspi_wait_for_reg_bit(chstat_reg,
776 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
777 dev_err(&spi->dev, "TXS timed out\n");
778 goto out;
779 }
079a176d 780 dev_vdbg(&spi->dev, "write-%d %04x\n",
ccdc7bf9 781 word_len, *tx);
21b2ce5e 782 writel_relaxed(*tx++, tx_reg);
ccdc7bf9
SO
783 }
784 if (rx != NULL) {
785 if (mcspi_wait_for_reg_bit(chstat_reg,
786 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
787 dev_err(&spi->dev, "RXS timed out\n");
788 goto out;
789 }
4743a0f8
RT
790
791 if (c == 2 && tx == NULL &&
792 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
793 omap2_mcspi_set_enable(spi, 0);
21b2ce5e 794 *rx++ = readl_relaxed(rx_reg);
079a176d 795 dev_vdbg(&spi->dev, "read-%d %04x\n",
4743a0f8 796 word_len, *(rx - 1));
4743a0f8
RT
797 if (mcspi_wait_for_reg_bit(chstat_reg,
798 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
799 dev_err(&spi->dev,
800 "RXS timed out\n");
801 goto out;
802 }
803 c = 0;
804 } else if (c == 0 && tx == NULL) {
805 omap2_mcspi_set_enable(spi, 0);
806 }
807
21b2ce5e 808 *rx++ = readl_relaxed(rx_reg);
079a176d 809 dev_vdbg(&spi->dev, "read-%d %04x\n",
ccdc7bf9 810 word_len, *(rx - 1));
ccdc7bf9 811 }
95c5c3ab 812 } while (c >= 2);
ccdc7bf9
SO
813 } else if (word_len <= 32) {
814 u32 *rx;
815 const u32 *tx;
816
817 rx = xfer->rx_buf;
818 tx = xfer->tx_buf;
819 do {
feed9bab 820 c -= 4;
ccdc7bf9
SO
821 if (tx != NULL) {
822 if (mcspi_wait_for_reg_bit(chstat_reg,
823 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
824 dev_err(&spi->dev, "TXS timed out\n");
825 goto out;
826 }
079a176d 827 dev_vdbg(&spi->dev, "write-%d %08x\n",
ccdc7bf9 828 word_len, *tx);
21b2ce5e 829 writel_relaxed(*tx++, tx_reg);
ccdc7bf9
SO
830 }
831 if (rx != NULL) {
832 if (mcspi_wait_for_reg_bit(chstat_reg,
833 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
834 dev_err(&spi->dev, "RXS timed out\n");
835 goto out;
836 }
4743a0f8
RT
837
838 if (c == 4 && tx == NULL &&
839 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
840 omap2_mcspi_set_enable(spi, 0);
21b2ce5e 841 *rx++ = readl_relaxed(rx_reg);
079a176d 842 dev_vdbg(&spi->dev, "read-%d %08x\n",
4743a0f8 843 word_len, *(rx - 1));
4743a0f8
RT
844 if (mcspi_wait_for_reg_bit(chstat_reg,
845 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
846 dev_err(&spi->dev,
847 "RXS timed out\n");
848 goto out;
849 }
850 c = 0;
851 } else if (c == 0 && tx == NULL) {
852 omap2_mcspi_set_enable(spi, 0);
853 }
854
21b2ce5e 855 *rx++ = readl_relaxed(rx_reg);
079a176d 856 dev_vdbg(&spi->dev, "read-%d %08x\n",
ccdc7bf9 857 word_len, *(rx - 1));
ccdc7bf9 858 }
95c5c3ab 859 } while (c >= 4);
ccdc7bf9
SO
860 }
861
862 /* for TX_ONLY mode, be sure all words have shifted out */
863 if (xfer->rx_buf == NULL) {
864 if (mcspi_wait_for_reg_bit(chstat_reg,
865 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
866 dev_err(&spi->dev, "TXS timed out\n");
867 } else if (mcspi_wait_for_reg_bit(chstat_reg,
868 OMAP2_MCSPI_CHSTAT_EOT) < 0)
869 dev_err(&spi->dev, "EOT timed out\n");
e1993ed6
JW
870
871 /* disable chan to purge rx datas received in TX_ONLY transfer,
872 * otherwise these rx datas will affect the direct following
873 * RX_ONLY transfer.
874 */
875 omap2_mcspi_set_enable(spi, 0);
ccdc7bf9
SO
876 }
877out:
4743a0f8 878 omap2_mcspi_set_enable(spi, 1);
ccdc7bf9
SO
879 return count - c;
880}
881
57d9c10d
HH
882static u32 omap2_mcspi_calc_divisor(u32 speed_hz)
883{
884 u32 div;
885
886 for (div = 0; div < 15; div++)
887 if (speed_hz >= (OMAP2_MCSPI_MAX_FREQ >> div))
888 return div;
889
890 return 15;
891}
892
ccdc7bf9
SO
893/* called only when no transfer is active to this device */
894static int omap2_mcspi_setup_transfer(struct spi_device *spi,
895 struct spi_transfer *t)
896{
897 struct omap2_mcspi_cs *cs = spi->controller_state;
898 struct omap2_mcspi *mcspi;
a41ae1ad 899 struct spi_master *spi_cntrl;
faee9b05 900 u32 l = 0, clkd = 0, div, extclk = 0, clkg = 0;
ccdc7bf9 901 u8 word_len = spi->bits_per_word;
9bd4517d 902 u32 speed_hz = spi->max_speed_hz;
ccdc7bf9
SO
903
904 mcspi = spi_master_get_devdata(spi->master);
a41ae1ad 905 spi_cntrl = mcspi->master;
ccdc7bf9
SO
906
907 if (t != NULL && t->bits_per_word)
908 word_len = t->bits_per_word;
909
910 cs->word_len = word_len;
911
9bd4517d
SE
912 if (t && t->speed_hz)
913 speed_hz = t->speed_hz;
914
57d9c10d 915 speed_hz = min_t(u32, speed_hz, OMAP2_MCSPI_MAX_FREQ);
faee9b05
SS
916 if (speed_hz < (OMAP2_MCSPI_MAX_FREQ / OMAP2_MCSPI_MAX_DIVIDER)) {
917 clkd = omap2_mcspi_calc_divisor(speed_hz);
918 speed_hz = OMAP2_MCSPI_MAX_FREQ >> clkd;
919 clkg = 0;
920 } else {
921 div = (OMAP2_MCSPI_MAX_FREQ + speed_hz - 1) / speed_hz;
922 speed_hz = OMAP2_MCSPI_MAX_FREQ / div;
923 clkd = (div - 1) & 0xf;
924 extclk = (div - 1) >> 4;
925 clkg = OMAP2_MCSPI_CHCONF_CLKG;
926 }
ccdc7bf9 927
a41ae1ad 928 l = mcspi_cached_chconf0(spi);
ccdc7bf9
SO
929
930 /* standard 4-wire master mode: SCK, MOSI/out, MISO/in, nCS
931 * REVISIT: this controller could support SPI_3WIRE mode.
932 */
2cd45179 933 if (mcspi->pin_dir == MCSPI_PINDIR_D0_IN_D1_OUT) {
0384e90b
DM
934 l &= ~OMAP2_MCSPI_CHCONF_IS;
935 l &= ~OMAP2_MCSPI_CHCONF_DPE1;
936 l |= OMAP2_MCSPI_CHCONF_DPE0;
937 } else {
938 l |= OMAP2_MCSPI_CHCONF_IS;
939 l |= OMAP2_MCSPI_CHCONF_DPE1;
940 l &= ~OMAP2_MCSPI_CHCONF_DPE0;
941 }
ccdc7bf9
SO
942
943 /* wordlength */
944 l &= ~OMAP2_MCSPI_CHCONF_WL_MASK;
945 l |= (word_len - 1) << 7;
946
947 /* set chipselect polarity; manage with FORCE */
948 if (!(spi->mode & SPI_CS_HIGH))
949 l |= OMAP2_MCSPI_CHCONF_EPOL; /* active-low; normal */
950 else
951 l &= ~OMAP2_MCSPI_CHCONF_EPOL;
952
953 /* set clock divisor */
954 l &= ~OMAP2_MCSPI_CHCONF_CLKD_MASK;
faee9b05
SS
955 l |= clkd << 2;
956
957 /* set clock granularity */
958 l &= ~OMAP2_MCSPI_CHCONF_CLKG;
959 l |= clkg;
960 if (clkg) {
961 cs->chctrl0 &= ~OMAP2_MCSPI_CHCTRL_EXTCLK_MASK;
962 cs->chctrl0 |= extclk << 8;
963 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCTRL0, cs->chctrl0);
964 }
ccdc7bf9
SO
965
966 /* set SPI mode 0..3 */
967 if (spi->mode & SPI_CPOL)
968 l |= OMAP2_MCSPI_CHCONF_POL;
969 else
970 l &= ~OMAP2_MCSPI_CHCONF_POL;
971 if (spi->mode & SPI_CPHA)
972 l |= OMAP2_MCSPI_CHCONF_PHA;
973 else
974 l &= ~OMAP2_MCSPI_CHCONF_PHA;
975
a41ae1ad 976 mcspi_write_chconf0(spi, l);
ccdc7bf9 977
97ca0d6c
MG
978 cs->mode = spi->mode;
979
ccdc7bf9 980 dev_dbg(&spi->dev, "setup: speed %d, sample %s edge, clk %s\n",
faee9b05 981 speed_hz,
ccdc7bf9
SO
982 (spi->mode & SPI_CPHA) ? "trailing" : "leading",
983 (spi->mode & SPI_CPOL) ? "inverted" : "normal");
984
985 return 0;
986}
987
ddc5cdf1
TL
988/*
989 * Note that we currently allow DMA only if we get a channel
990 * for both rx and tx. Otherwise we'll do PIO for both rx and tx.
991 */
ccdc7bf9
SO
992static int omap2_mcspi_request_dma(struct spi_device *spi)
993{
994 struct spi_master *master = spi->master;
995 struct omap2_mcspi *mcspi;
996 struct omap2_mcspi_dma *mcspi_dma;
b085c612 997 int ret = 0;
ccdc7bf9
SO
998
999 mcspi = spi_master_get_devdata(master);
1000 mcspi_dma = mcspi->dma_channels + spi->chip_select;
1001
53741ed8
RK
1002 init_completion(&mcspi_dma->dma_rx_completion);
1003 init_completion(&mcspi_dma->dma_tx_completion);
1004
b085c612
PU
1005 mcspi_dma->dma_rx = dma_request_chan(&master->dev,
1006 mcspi_dma->dma_rx_ch_name);
1007 if (IS_ERR(mcspi_dma->dma_rx)) {
1008 ret = PTR_ERR(mcspi_dma->dma_rx);
1009 mcspi_dma->dma_rx = NULL;
ddc5cdf1 1010 goto no_dma;
b085c612 1011 }
ccdc7bf9 1012
b085c612
PU
1013 mcspi_dma->dma_tx = dma_request_chan(&master->dev,
1014 mcspi_dma->dma_tx_ch_name);
1015 if (IS_ERR(mcspi_dma->dma_tx)) {
1016 ret = PTR_ERR(mcspi_dma->dma_tx);
1017 mcspi_dma->dma_tx = NULL;
53741ed8
RK
1018 dma_release_channel(mcspi_dma->dma_rx);
1019 mcspi_dma->dma_rx = NULL;
ccdc7bf9
SO
1020 }
1021
ddc5cdf1 1022no_dma:
b085c612 1023 return ret;
ccdc7bf9
SO
1024}
1025
ccdc7bf9
SO
1026static int omap2_mcspi_setup(struct spi_device *spi)
1027{
1028 int ret;
1bd897f8
BC
1029 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
1030 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
ccdc7bf9
SO
1031 struct omap2_mcspi_dma *mcspi_dma;
1032 struct omap2_mcspi_cs *cs = spi->controller_state;
1033
ccdc7bf9
SO
1034 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
1035
1036 if (!cs) {
10aa5a35 1037 cs = kzalloc(sizeof *cs, GFP_KERNEL);
ccdc7bf9
SO
1038 if (!cs)
1039 return -ENOMEM;
1040 cs->base = mcspi->base + spi->chip_select * 0x14;
e5480b73 1041 cs->phys = mcspi->phys + spi->chip_select * 0x14;
97ca0d6c 1042 cs->mode = 0;
a41ae1ad 1043 cs->chconf0 = 0;
faee9b05 1044 cs->chctrl0 = 0;
ccdc7bf9 1045 spi->controller_state = cs;
89c05372 1046 /* Link this to context save list */
1bd897f8 1047 list_add_tail(&cs->node, &ctx->cs);
2f538c01
MW
1048
1049 if (gpio_is_valid(spi->cs_gpio)) {
1050 ret = gpio_request(spi->cs_gpio, dev_name(&spi->dev));
1051 if (ret) {
1052 dev_err(&spi->dev, "failed to request gpio\n");
1053 return ret;
1054 }
1055 gpio_direction_output(spi->cs_gpio,
1056 !(spi->mode & SPI_CS_HIGH));
1057 }
ccdc7bf9
SO
1058 }
1059
8c7494a5 1060 if (!mcspi_dma->dma_rx || !mcspi_dma->dma_tx) {
ccdc7bf9 1061 ret = omap2_mcspi_request_dma(spi);
b085c612
PU
1062 if (ret)
1063 dev_warn(&spi->dev, "not using DMA for McSPI (%d)\n",
1064 ret);
ccdc7bf9
SO
1065 }
1066
034d3dc9 1067 ret = pm_runtime_get_sync(mcspi->dev);
1f1a4384
G
1068 if (ret < 0)
1069 return ret;
a41ae1ad 1070
86eeb6fe 1071 ret = omap2_mcspi_setup_transfer(spi, NULL);
034d3dc9
S
1072 pm_runtime_mark_last_busy(mcspi->dev);
1073 pm_runtime_put_autosuspend(mcspi->dev);
ccdc7bf9
SO
1074
1075 return ret;
1076}
1077
1078static void omap2_mcspi_cleanup(struct spi_device *spi)
1079{
1080 struct omap2_mcspi *mcspi;
1081 struct omap2_mcspi_dma *mcspi_dma;
89c05372 1082 struct omap2_mcspi_cs *cs;
ccdc7bf9
SO
1083
1084 mcspi = spi_master_get_devdata(spi->master);
ccdc7bf9 1085
5e774943
SE
1086 if (spi->controller_state) {
1087 /* Unlink controller state from context save list */
1088 cs = spi->controller_state;
1089 list_del(&cs->node);
89c05372 1090
10aa5a35 1091 kfree(cs);
5e774943 1092 }
ccdc7bf9 1093
99f1a43f
SE
1094 if (spi->chip_select < spi->master->num_chipselect) {
1095 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
1096
53741ed8
RK
1097 if (mcspi_dma->dma_rx) {
1098 dma_release_channel(mcspi_dma->dma_rx);
1099 mcspi_dma->dma_rx = NULL;
99f1a43f 1100 }
53741ed8
RK
1101 if (mcspi_dma->dma_tx) {
1102 dma_release_channel(mcspi_dma->dma_tx);
1103 mcspi_dma->dma_tx = NULL;
99f1a43f 1104 }
ccdc7bf9 1105 }
bc7f9bbc
MW
1106
1107 if (gpio_is_valid(spi->cs_gpio))
1108 gpio_free(spi->cs_gpio);
ccdc7bf9
SO
1109}
1110
0ba1870f
FCJ
1111static int omap2_mcspi_transfer_one(struct spi_master *master,
1112 struct spi_device *spi,
1113 struct spi_transfer *t)
ccdc7bf9 1114{
ccdc7bf9
SO
1115
1116 /* We only enable one channel at a time -- the one whose message is
5fda88f5 1117 * -- although this controller would gladly
ccdc7bf9
SO
1118 * arbitrate among multiple channels. This corresponds to "single
1119 * channel" master mode. As a side effect, we need to manage the
1120 * chipselect with the FORCE bit ... CS != channel enable.
1121 */
ccdc7bf9 1122
0ba1870f 1123 struct omap2_mcspi *mcspi;
ddc5cdf1 1124 struct omap2_mcspi_dma *mcspi_dma;
5fda88f5
S
1125 struct omap2_mcspi_cs *cs;
1126 struct omap2_mcspi_device_config *cd;
1127 int par_override = 0;
1128 int status = 0;
1129 u32 chconf;
ccdc7bf9 1130
0ba1870f 1131 mcspi = spi_master_get_devdata(master);
ddc5cdf1 1132 mcspi_dma = mcspi->dma_channels + spi->chip_select;
5fda88f5
S
1133 cs = spi->controller_state;
1134 cd = spi->controller_data;
ccdc7bf9 1135
97ca0d6c
MG
1136 /*
1137 * The slave driver could have changed spi->mode in which case
1138 * it will be different from cs->mode (the current hardware setup).
1139 * If so, set par_override (even though its not a parity issue) so
1140 * omap2_mcspi_setup_transfer will be called to configure the hardware
1141 * with the correct mode on the first iteration of the loop below.
1142 */
1143 if (spi->mode != cs->mode)
1144 par_override = 1;
1145
d33f473d 1146 omap2_mcspi_set_enable(spi, 0);
4743a0f8 1147
a06b430f
MW
1148 if (gpio_is_valid(spi->cs_gpio))
1149 omap2_mcspi_set_cs(spi, spi->mode & SPI_CS_HIGH);
1150
b28cb941
MW
1151 if (par_override ||
1152 (t->speed_hz != spi->max_speed_hz) ||
1153 (t->bits_per_word != spi->bits_per_word)) {
1154 par_override = 1;
1155 status = omap2_mcspi_setup_transfer(spi, t);
1156 if (status < 0)
1157 goto out;
1158 if (t->speed_hz == spi->max_speed_hz &&
1159 t->bits_per_word == spi->bits_per_word)
1160 par_override = 0;
1161 }
1162 if (cd && cd->cs_per_word) {
1163 chconf = mcspi->ctx.modulctrl;
1164 chconf &= ~OMAP2_MCSPI_MODULCTRL_SINGLE;
1165 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, chconf);
1166 mcspi->ctx.modulctrl =
1167 mcspi_read_cs_reg(spi, OMAP2_MCSPI_MODULCTRL);
1168 }
4743a0f8 1169
b28cb941
MW
1170 chconf = mcspi_cached_chconf0(spi);
1171 chconf &= ~OMAP2_MCSPI_CHCONF_TRM_MASK;
1172 chconf &= ~OMAP2_MCSPI_CHCONF_TURBO;
1173
1174 if (t->tx_buf == NULL)
1175 chconf |= OMAP2_MCSPI_CHCONF_TRM_RX_ONLY;
1176 else if (t->rx_buf == NULL)
1177 chconf |= OMAP2_MCSPI_CHCONF_TRM_TX_ONLY;
1178
1179 if (cd && cd->turbo_mode && t->tx_buf == NULL) {
1180 /* Turbo mode is for more than one word */
1181 if (t->len > ((cs->word_len + 7) >> 3))
1182 chconf |= OMAP2_MCSPI_CHCONF_TURBO;
1183 }
ccdc7bf9 1184
b28cb941 1185 mcspi_write_chconf0(spi, chconf);
ccdc7bf9 1186
b28cb941
MW
1187 if (t->len) {
1188 unsigned count;
5fda88f5 1189
b28cb941 1190 if ((mcspi_dma->dma_rx && mcspi_dma->dma_tx) &&
0ba1870f
FCJ
1191 master->cur_msg_mapped &&
1192 master->can_dma(master, spi, t))
b28cb941 1193 omap2_mcspi_set_fifo(spi, t, 1);
d33f473d 1194
b28cb941 1195 omap2_mcspi_set_enable(spi, 1);
d33f473d 1196
b28cb941
MW
1197 /* RX_ONLY mode needs dummy data in TX reg */
1198 if (t->tx_buf == NULL)
1199 writel_relaxed(0, cs->base
1200 + OMAP2_MCSPI_TX0);
ccdc7bf9 1201
b28cb941 1202 if ((mcspi_dma->dma_rx && mcspi_dma->dma_tx) &&
0ba1870f
FCJ
1203 master->cur_msg_mapped &&
1204 master->can_dma(master, spi, t))
b28cb941
MW
1205 count = omap2_mcspi_txrx_dma(spi, t);
1206 else
1207 count = omap2_mcspi_txrx_pio(spi, t);
ccdc7bf9 1208
b28cb941
MW
1209 if (count != t->len) {
1210 status = -EIO;
1211 goto out;
ccdc7bf9 1212 }
b28cb941 1213 }
ccdc7bf9 1214
b28cb941 1215 omap2_mcspi_set_enable(spi, 0);
d33f473d 1216
b28cb941
MW
1217 if (mcspi->fifo_depth > 0)
1218 omap2_mcspi_set_fifo(spi, t, 0);
1219
1220out:
5fda88f5
S
1221 /* Restore defaults if they were overriden */
1222 if (par_override) {
1223 par_override = 0;
1224 status = omap2_mcspi_setup_transfer(spi, NULL);
1225 }
ccdc7bf9 1226
5cbc7ca9
MB
1227 if (cd && cd->cs_per_word) {
1228 chconf = mcspi->ctx.modulctrl;
1229 chconf |= OMAP2_MCSPI_MODULCTRL_SINGLE;
1230 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, chconf);
1231 mcspi->ctx.modulctrl =
1232 mcspi_read_cs_reg(spi, OMAP2_MCSPI_MODULCTRL);
1233 }
1234
5fda88f5 1235 omap2_mcspi_set_enable(spi, 0);
ccdc7bf9 1236
a06b430f
MW
1237 if (gpio_is_valid(spi->cs_gpio))
1238 omap2_mcspi_set_cs(spi, !(spi->mode & SPI_CS_HIGH));
1239
d33f473d
IS
1240 if (mcspi->fifo_depth > 0 && t)
1241 omap2_mcspi_set_fifo(spi, t, 0);
1f1a4384 1242
b28cb941 1243 return status;
ccdc7bf9
SO
1244}
1245
468a3208
NA
1246static int omap2_mcspi_prepare_message(struct spi_master *master,
1247 struct spi_message *msg)
1248{
1249 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
1250 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
1251 struct omap2_mcspi_cs *cs;
1252
1253 /* Only a single channel can have the FORCE bit enabled
1254 * in its chconf0 register.
1255 * Scan all channels and disable them except the current one.
1256 * A FORCE can remain from a last transfer having cs_change enabled
1257 */
1258 list_for_each_entry(cs, &ctx->cs, node) {
1259 if (msg->spi->controller_state == cs)
1260 continue;
1261
1262 if ((cs->chconf0 & OMAP2_MCSPI_CHCONF_FORCE)) {
1263 cs->chconf0 &= ~OMAP2_MCSPI_CHCONF_FORCE;
1264 writel_relaxed(cs->chconf0,
1265 cs->base + OMAP2_MCSPI_CHCONF0);
1266 readl_relaxed(cs->base + OMAP2_MCSPI_CHCONF0);
1267 }
1268 }
1269
1270 return 0;
1271}
1272
0ba1870f
FCJ
1273static bool omap2_mcspi_can_dma(struct spi_master *master,
1274 struct spi_device *spi,
1275 struct spi_transfer *xfer)
ccdc7bf9 1276{
0ba1870f 1277 return (xfer->len >= DMA_MIN_BYTES);
ccdc7bf9
SO
1278}
1279
fd4a319b 1280static int omap2_mcspi_master_setup(struct omap2_mcspi *mcspi)
ccdc7bf9
SO
1281{
1282 struct spi_master *master = mcspi->master;
1bd897f8 1283 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
1bd897f8 1284 int ret = 0;
ccdc7bf9 1285
034d3dc9 1286 ret = pm_runtime_get_sync(mcspi->dev);
1f1a4384
G
1287 if (ret < 0)
1288 return ret;
ddb22195 1289
39f8052d 1290 mcspi_write_reg(master, OMAP2_MCSPI_WAKEUPENABLE,
18dd6199 1291 OMAP2_MCSPI_WAKEUPENABLE_WKEN);
39f8052d 1292 ctx->wakeupenable = OMAP2_MCSPI_WAKEUPENABLE_WKEN;
ccdc7bf9
SO
1293
1294 omap2_mcspi_set_master_mode(master);
034d3dc9
S
1295 pm_runtime_mark_last_busy(mcspi->dev);
1296 pm_runtime_put_autosuspend(mcspi->dev);
ccdc7bf9
SO
1297 return 0;
1298}
1299
1f1a4384
G
1300static int omap_mcspi_runtime_resume(struct device *dev)
1301{
1302 struct omap2_mcspi *mcspi;
1303 struct spi_master *master;
1304
1305 master = dev_get_drvdata(dev);
1306 mcspi = spi_master_get_devdata(master);
1307 omap2_mcspi_restore_ctx(mcspi);
1308
1309 return 0;
1310}
1311
d5a80031
BC
1312static struct omap2_mcspi_platform_config omap2_pdata = {
1313 .regs_offset = 0,
1314};
1315
1316static struct omap2_mcspi_platform_config omap4_pdata = {
1317 .regs_offset = OMAP4_MCSPI_REG_OFFSET,
1318};
1319
1320static const struct of_device_id omap_mcspi_of_match[] = {
1321 {
1322 .compatible = "ti,omap2-mcspi",
1323 .data = &omap2_pdata,
1324 },
1325 {
1326 .compatible = "ti,omap4-mcspi",
1327 .data = &omap4_pdata,
1328 },
1329 { },
1330};
1331MODULE_DEVICE_TABLE(of, omap_mcspi_of_match);
ccc7baed 1332
fd4a319b 1333static int omap2_mcspi_probe(struct platform_device *pdev)
ccdc7bf9
SO
1334{
1335 struct spi_master *master;
83a01e72 1336 const struct omap2_mcspi_platform_config *pdata;
ccdc7bf9
SO
1337 struct omap2_mcspi *mcspi;
1338 struct resource *r;
1339 int status = 0, i;
d5a80031
BC
1340 u32 regs_offset = 0;
1341 static int bus_num = 1;
1342 struct device_node *node = pdev->dev.of_node;
1343 const struct of_device_id *match;
ccdc7bf9
SO
1344
1345 master = spi_alloc_master(&pdev->dev, sizeof *mcspi);
1346 if (master == NULL) {
1347 dev_dbg(&pdev->dev, "master allocation failed\n");
1348 return -ENOMEM;
1349 }
1350
e7db06b5
DB
1351 /* the spi->mode bits understood by this driver: */
1352 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
24778be2 1353 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
ccdc7bf9 1354 master->setup = omap2_mcspi_setup;
f0278a1a 1355 master->auto_runtime_pm = true;
468a3208 1356 master->prepare_message = omap2_mcspi_prepare_message;
0ba1870f 1357 master->can_dma = omap2_mcspi_can_dma;
b28cb941 1358 master->transfer_one = omap2_mcspi_transfer_one;
ddcad7e9 1359 master->set_cs = omap2_mcspi_set_cs;
ccdc7bf9 1360 master->cleanup = omap2_mcspi_cleanup;
d5a80031 1361 master->dev.of_node = node;
aca0924b
AL
1362 master->max_speed_hz = OMAP2_MCSPI_MAX_FREQ;
1363 master->min_speed_hz = OMAP2_MCSPI_MAX_FREQ >> 15;
d5a80031 1364
24b5a82c 1365 platform_set_drvdata(pdev, master);
0384e90b
DM
1366
1367 mcspi = spi_master_get_devdata(master);
1368 mcspi->master = master;
1369
d5a80031
BC
1370 match = of_match_device(omap_mcspi_of_match, &pdev->dev);
1371 if (match) {
1372 u32 num_cs = 1; /* default number of chipselect */
1373 pdata = match->data;
1374
1375 of_property_read_u32(node, "ti,spi-num-cs", &num_cs);
1376 master->num_chipselect = num_cs;
1377 master->bus_num = bus_num++;
2cd45179
DM
1378 if (of_get_property(node, "ti,pindir-d0-out-d1-in", NULL))
1379 mcspi->pin_dir = MCSPI_PINDIR_D0_OUT_D1_IN;
d5a80031 1380 } else {
8074cf06 1381 pdata = dev_get_platdata(&pdev->dev);
d5a80031
BC
1382 master->num_chipselect = pdata->num_cs;
1383 if (pdev->id != -1)
1384 master->bus_num = pdev->id;
0384e90b 1385 mcspi->pin_dir = pdata->pin_dir;
d5a80031
BC
1386 }
1387 regs_offset = pdata->regs_offset;
ccdc7bf9 1388
ccdc7bf9 1389 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
b0ee5605
TR
1390 mcspi->base = devm_ioremap_resource(&pdev->dev, r);
1391 if (IS_ERR(mcspi->base)) {
1392 status = PTR_ERR(mcspi->base);
1a77b127 1393 goto free_master;
55c381e4 1394 }
af9e53fe
V
1395 mcspi->phys = r->start + regs_offset;
1396 mcspi->base += regs_offset;
ccdc7bf9 1397
1f1a4384 1398 mcspi->dev = &pdev->dev;
ccdc7bf9 1399
1bd897f8 1400 INIT_LIST_HEAD(&mcspi->ctx.cs);
ccdc7bf9 1401
a6f936db
AL
1402 mcspi->dma_channels = devm_kcalloc(&pdev->dev, master->num_chipselect,
1403 sizeof(struct omap2_mcspi_dma),
1404 GFP_KERNEL);
1405 if (mcspi->dma_channels == NULL) {
1406 status = -ENOMEM;
1a77b127 1407 goto free_master;
a6f936db 1408 }
ccdc7bf9 1409
1a5d8190 1410 for (i = 0; i < master->num_chipselect; i++) {
b085c612
PU
1411 sprintf(mcspi->dma_channels[i].dma_rx_ch_name, "rx%d", i);
1412 sprintf(mcspi->dma_channels[i].dma_tx_ch_name, "tx%d", i);
ccdc7bf9
SO
1413 }
1414
27b5284c
S
1415 pm_runtime_use_autosuspend(&pdev->dev);
1416 pm_runtime_set_autosuspend_delay(&pdev->dev, SPI_AUTOSUSPEND_TIMEOUT);
1f1a4384
G
1417 pm_runtime_enable(&pdev->dev);
1418
142e07be
WY
1419 status = omap2_mcspi_master_setup(mcspi);
1420 if (status < 0)
39f1b565 1421 goto disable_pm;
ccdc7bf9 1422
b95e02b7 1423 status = devm_spi_register_master(&pdev->dev, master);
ccdc7bf9 1424 if (status < 0)
37a2d84a 1425 goto disable_pm;
ccdc7bf9
SO
1426
1427 return status;
1428
39f1b565 1429disable_pm:
0e6f357a
TL
1430 pm_runtime_dont_use_autosuspend(&pdev->dev);
1431 pm_runtime_put_sync(&pdev->dev);
751c925c 1432 pm_runtime_disable(&pdev->dev);
39f1b565 1433free_master:
37a2d84a 1434 spi_master_put(master);
ccdc7bf9
SO
1435 return status;
1436}
1437
fd4a319b 1438static int omap2_mcspi_remove(struct platform_device *pdev)
ccdc7bf9 1439{
a6f936db
AL
1440 struct spi_master *master = platform_get_drvdata(pdev);
1441 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
ccdc7bf9 1442
0e6f357a 1443 pm_runtime_dont_use_autosuspend(mcspi->dev);
a93a2029 1444 pm_runtime_put_sync(mcspi->dev);
751c925c 1445 pm_runtime_disable(&pdev->dev);
ccdc7bf9 1446
ccdc7bf9
SO
1447 return 0;
1448}
1449
7e38c3c4
KS
1450/* work with hotplug and coldplug */
1451MODULE_ALIAS("platform:omap2_mcspi");
1452
42ce7fd6
GC
1453#ifdef CONFIG_SUSPEND
1454/*
1455 * When SPI wake up from off-mode, CS is in activate state. If it was in
1456 * unactive state when driver was suspend, then force it to unactive state at
1457 * wake up.
1458 */
1459static int omap2_mcspi_resume(struct device *dev)
1460{
1461 struct spi_master *master = dev_get_drvdata(dev);
1462 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
1bd897f8
BC
1463 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
1464 struct omap2_mcspi_cs *cs;
42ce7fd6 1465
034d3dc9 1466 pm_runtime_get_sync(mcspi->dev);
1bd897f8 1467 list_for_each_entry(cs, &ctx->cs, node) {
42ce7fd6 1468 if ((cs->chconf0 & OMAP2_MCSPI_CHCONF_FORCE) == 0) {
42ce7fd6
GC
1469 /*
1470 * We need to toggle CS state for OMAP take this
1471 * change in account.
1472 */
af4e944d 1473 cs->chconf0 |= OMAP2_MCSPI_CHCONF_FORCE;
21b2ce5e 1474 writel_relaxed(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
af4e944d 1475 cs->chconf0 &= ~OMAP2_MCSPI_CHCONF_FORCE;
21b2ce5e 1476 writel_relaxed(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
42ce7fd6
GC
1477 }
1478 }
034d3dc9
S
1479 pm_runtime_mark_last_busy(mcspi->dev);
1480 pm_runtime_put_autosuspend(mcspi->dev);
beca3655
PH
1481
1482 return pinctrl_pm_select_default_state(dev);
1483}
1484
1485static int omap2_mcspi_suspend(struct device *dev)
1486{
1487 return pinctrl_pm_select_sleep_state(dev);
42ce7fd6 1488}
beca3655 1489
42ce7fd6 1490#else
beca3655 1491#define omap2_mcspi_suspend NULL
42ce7fd6
GC
1492#define omap2_mcspi_resume NULL
1493#endif
1494
1495static const struct dev_pm_ops omap2_mcspi_pm_ops = {
1496 .resume = omap2_mcspi_resume,
beca3655 1497 .suspend = omap2_mcspi_suspend,
1f1a4384 1498 .runtime_resume = omap_mcspi_runtime_resume,
42ce7fd6
GC
1499};
1500
ccdc7bf9
SO
1501static struct platform_driver omap2_mcspi_driver = {
1502 .driver = {
1503 .name = "omap2_mcspi",
d5a80031
BC
1504 .pm = &omap2_mcspi_pm_ops,
1505 .of_match_table = omap_mcspi_of_match,
ccdc7bf9 1506 },
7d6b6d83 1507 .probe = omap2_mcspi_probe,
fd4a319b 1508 .remove = omap2_mcspi_remove,
ccdc7bf9
SO
1509};
1510
9fdca9df 1511module_platform_driver(omap2_mcspi_driver);
ccdc7bf9 1512MODULE_LICENSE("GPL");