]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/spi/spi-omap2-mcspi.c
spi: omap2-mcspi: Remove list_empty checking in omap2_mcspi_transfer_one_message
[mirror_ubuntu-artful-kernel.git] / drivers / spi / spi-omap2-mcspi.c
CommitLineData
ccdc7bf9
SO
1/*
2 * OMAP2 McSPI controller driver
3 *
4 * Copyright (C) 2005, 2006 Nokia Corporation
5 * Author: Samuel Ortiz <samuel.ortiz@nokia.com> and
1a5d8190 6 * Juha Yrj�l� <juha.yrjola@nokia.com>
ccdc7bf9
SO
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 *
22 */
23
24#include <linux/kernel.h>
25#include <linux/init.h>
26#include <linux/interrupt.h>
27#include <linux/module.h>
28#include <linux/device.h>
29#include <linux/delay.h>
30#include <linux/dma-mapping.h>
53741ed8
RK
31#include <linux/dmaengine.h>
32#include <linux/omap-dma.h>
ccdc7bf9
SO
33#include <linux/platform_device.h>
34#include <linux/err.h>
35#include <linux/clk.h>
36#include <linux/io.h>
5a0e3ad6 37#include <linux/slab.h>
1f1a4384 38#include <linux/pm_runtime.h>
d5a80031
BC
39#include <linux/of.h>
40#include <linux/of_device.h>
d33f473d 41#include <linux/gcd.h>
ccdc7bf9
SO
42
43#include <linux/spi/spi.h>
44
2203747c 45#include <linux/platform_data/spi-omap2-mcspi.h>
ccdc7bf9
SO
46
47#define OMAP2_MCSPI_MAX_FREQ 48000000
faee9b05 48#define OMAP2_MCSPI_MAX_DIVIDER 4096
d33f473d
IS
49#define OMAP2_MCSPI_MAX_FIFODEPTH 64
50#define OMAP2_MCSPI_MAX_FIFOWCNT 0xFFFF
27b5284c 51#define SPI_AUTOSUSPEND_TIMEOUT 2000
ccdc7bf9
SO
52
53#define OMAP2_MCSPI_REVISION 0x00
ccdc7bf9
SO
54#define OMAP2_MCSPI_SYSSTATUS 0x14
55#define OMAP2_MCSPI_IRQSTATUS 0x18
56#define OMAP2_MCSPI_IRQENABLE 0x1c
57#define OMAP2_MCSPI_WAKEUPENABLE 0x20
58#define OMAP2_MCSPI_SYST 0x24
59#define OMAP2_MCSPI_MODULCTRL 0x28
d33f473d 60#define OMAP2_MCSPI_XFERLEVEL 0x7c
ccdc7bf9
SO
61
62/* per-channel banks, 0x14 bytes each, first is: */
63#define OMAP2_MCSPI_CHCONF0 0x2c
64#define OMAP2_MCSPI_CHSTAT0 0x30
65#define OMAP2_MCSPI_CHCTRL0 0x34
66#define OMAP2_MCSPI_TX0 0x38
67#define OMAP2_MCSPI_RX0 0x3c
68
69/* per-register bitmasks: */
d33f473d 70#define OMAP2_MCSPI_IRQSTATUS_EOW BIT(17)
ccdc7bf9 71
7a8fa725
JH
72#define OMAP2_MCSPI_MODULCTRL_SINGLE BIT(0)
73#define OMAP2_MCSPI_MODULCTRL_MS BIT(2)
74#define OMAP2_MCSPI_MODULCTRL_STEST BIT(3)
ccdc7bf9 75
7a8fa725
JH
76#define OMAP2_MCSPI_CHCONF_PHA BIT(0)
77#define OMAP2_MCSPI_CHCONF_POL BIT(1)
ccdc7bf9 78#define OMAP2_MCSPI_CHCONF_CLKD_MASK (0x0f << 2)
7a8fa725 79#define OMAP2_MCSPI_CHCONF_EPOL BIT(6)
ccdc7bf9 80#define OMAP2_MCSPI_CHCONF_WL_MASK (0x1f << 7)
7a8fa725
JH
81#define OMAP2_MCSPI_CHCONF_TRM_RX_ONLY BIT(12)
82#define OMAP2_MCSPI_CHCONF_TRM_TX_ONLY BIT(13)
ccdc7bf9 83#define OMAP2_MCSPI_CHCONF_TRM_MASK (0x03 << 12)
7a8fa725
JH
84#define OMAP2_MCSPI_CHCONF_DMAW BIT(14)
85#define OMAP2_MCSPI_CHCONF_DMAR BIT(15)
86#define OMAP2_MCSPI_CHCONF_DPE0 BIT(16)
87#define OMAP2_MCSPI_CHCONF_DPE1 BIT(17)
88#define OMAP2_MCSPI_CHCONF_IS BIT(18)
89#define OMAP2_MCSPI_CHCONF_TURBO BIT(19)
90#define OMAP2_MCSPI_CHCONF_FORCE BIT(20)
d33f473d
IS
91#define OMAP2_MCSPI_CHCONF_FFET BIT(27)
92#define OMAP2_MCSPI_CHCONF_FFER BIT(28)
faee9b05 93#define OMAP2_MCSPI_CHCONF_CLKG BIT(29)
ccdc7bf9 94
7a8fa725
JH
95#define OMAP2_MCSPI_CHSTAT_RXS BIT(0)
96#define OMAP2_MCSPI_CHSTAT_TXS BIT(1)
97#define OMAP2_MCSPI_CHSTAT_EOT BIT(2)
d33f473d 98#define OMAP2_MCSPI_CHSTAT_TXFFE BIT(3)
ccdc7bf9 99
7a8fa725 100#define OMAP2_MCSPI_CHCTRL_EN BIT(0)
faee9b05 101#define OMAP2_MCSPI_CHCTRL_EXTCLK_MASK (0xff << 8)
ccdc7bf9 102
7a8fa725 103#define OMAP2_MCSPI_WAKEUPENABLE_WKEN BIT(0)
ccdc7bf9
SO
104
105/* We have 2 DMA channels per CS, one for RX and one for TX */
106struct omap2_mcspi_dma {
53741ed8
RK
107 struct dma_chan *dma_tx;
108 struct dma_chan *dma_rx;
ccdc7bf9
SO
109
110 int dma_tx_sync_dev;
111 int dma_rx_sync_dev;
112
113 struct completion dma_tx_completion;
114 struct completion dma_rx_completion;
74f3aaad
MP
115
116 char dma_rx_ch_name[14];
117 char dma_tx_ch_name[14];
ccdc7bf9
SO
118};
119
120/* use PIO for small transfers, avoiding DMA setup/teardown overhead and
121 * cache operations; better heuristics consider wordsize and bitrate.
122 */
8b66c134 123#define DMA_MIN_BYTES 160
ccdc7bf9
SO
124
125
1bd897f8
BC
126/*
127 * Used for context save and restore, structure members to be updated whenever
128 * corresponding registers are modified.
129 */
130struct omap2_mcspi_regs {
131 u32 modulctrl;
132 u32 wakeupenable;
133 struct list_head cs;
134};
135
ccdc7bf9 136struct omap2_mcspi {
ccdc7bf9 137 struct spi_master *master;
ccdc7bf9
SO
138 /* Virtual base address of the controller */
139 void __iomem *base;
e5480b73 140 unsigned long phys;
ccdc7bf9
SO
141 /* SPI1 has 4 channels, while SPI2 has 2 */
142 struct omap2_mcspi_dma *dma_channels;
1bd897f8 143 struct device *dev;
1bd897f8 144 struct omap2_mcspi_regs ctx;
d33f473d 145 int fifo_depth;
0384e90b 146 unsigned int pin_dir:1;
ccdc7bf9
SO
147};
148
149struct omap2_mcspi_cs {
150 void __iomem *base;
e5480b73 151 unsigned long phys;
ccdc7bf9 152 int word_len;
89c05372 153 struct list_head node;
a41ae1ad 154 /* Context save and restore shadow register */
faee9b05 155 u32 chconf0, chctrl0;
a41ae1ad
H
156};
157
ccdc7bf9
SO
158static inline void mcspi_write_reg(struct spi_master *master,
159 int idx, u32 val)
160{
161 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
162
21b2ce5e 163 writel_relaxed(val, mcspi->base + idx);
ccdc7bf9
SO
164}
165
166static inline u32 mcspi_read_reg(struct spi_master *master, int idx)
167{
168 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
169
21b2ce5e 170 return readl_relaxed(mcspi->base + idx);
ccdc7bf9
SO
171}
172
173static inline void mcspi_write_cs_reg(const struct spi_device *spi,
174 int idx, u32 val)
175{
176 struct omap2_mcspi_cs *cs = spi->controller_state;
177
21b2ce5e 178 writel_relaxed(val, cs->base + idx);
ccdc7bf9
SO
179}
180
181static inline u32 mcspi_read_cs_reg(const struct spi_device *spi, int idx)
182{
183 struct omap2_mcspi_cs *cs = spi->controller_state;
184
21b2ce5e 185 return readl_relaxed(cs->base + idx);
ccdc7bf9
SO
186}
187
a41ae1ad
H
188static inline u32 mcspi_cached_chconf0(const struct spi_device *spi)
189{
190 struct omap2_mcspi_cs *cs = spi->controller_state;
191
192 return cs->chconf0;
193}
194
195static inline void mcspi_write_chconf0(const struct spi_device *spi, u32 val)
196{
197 struct omap2_mcspi_cs *cs = spi->controller_state;
198
199 cs->chconf0 = val;
200 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCONF0, val);
a330ce20 201 mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHCONF0);
a41ae1ad
H
202}
203
56cd5c15
IS
204static inline int mcspi_bytes_per_word(int word_len)
205{
206 if (word_len <= 8)
207 return 1;
208 else if (word_len <= 16)
209 return 2;
210 else /* word_len <= 32 */
211 return 4;
212}
213
ccdc7bf9
SO
214static void omap2_mcspi_set_dma_req(const struct spi_device *spi,
215 int is_read, int enable)
216{
217 u32 l, rw;
218
a41ae1ad 219 l = mcspi_cached_chconf0(spi);
ccdc7bf9
SO
220
221 if (is_read) /* 1 is read, 0 write */
222 rw = OMAP2_MCSPI_CHCONF_DMAR;
223 else
224 rw = OMAP2_MCSPI_CHCONF_DMAW;
225
af4e944d
S
226 if (enable)
227 l |= rw;
228 else
229 l &= ~rw;
230
a41ae1ad 231 mcspi_write_chconf0(spi, l);
ccdc7bf9
SO
232}
233
234static void omap2_mcspi_set_enable(const struct spi_device *spi, int enable)
235{
faee9b05 236 struct omap2_mcspi_cs *cs = spi->controller_state;
ccdc7bf9
SO
237 u32 l;
238
faee9b05
SS
239 l = cs->chctrl0;
240 if (enable)
241 l |= OMAP2_MCSPI_CHCTRL_EN;
242 else
243 l &= ~OMAP2_MCSPI_CHCTRL_EN;
244 cs->chctrl0 = l;
245 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCTRL0, cs->chctrl0);
4743a0f8
RT
246 /* Flash post-writes */
247 mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHCTRL0);
ccdc7bf9
SO
248}
249
250static void omap2_mcspi_force_cs(struct spi_device *spi, int cs_active)
251{
252 u32 l;
253
a41ae1ad 254 l = mcspi_cached_chconf0(spi);
af4e944d
S
255 if (cs_active)
256 l |= OMAP2_MCSPI_CHCONF_FORCE;
257 else
258 l &= ~OMAP2_MCSPI_CHCONF_FORCE;
259
a41ae1ad 260 mcspi_write_chconf0(spi, l);
ccdc7bf9
SO
261}
262
263static void omap2_mcspi_set_master_mode(struct spi_master *master)
264{
1bd897f8
BC
265 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
266 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
ccdc7bf9
SO
267 u32 l;
268
1bd897f8
BC
269 /*
270 * Setup when switching from (reset default) slave mode
ccdc7bf9
SO
271 * to single-channel master mode
272 */
273 l = mcspi_read_reg(master, OMAP2_MCSPI_MODULCTRL);
af4e944d
S
274 l &= ~(OMAP2_MCSPI_MODULCTRL_STEST | OMAP2_MCSPI_MODULCTRL_MS);
275 l |= OMAP2_MCSPI_MODULCTRL_SINGLE;
ccdc7bf9 276 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, l);
a41ae1ad 277
1bd897f8 278 ctx->modulctrl = l;
a41ae1ad
H
279}
280
d33f473d
IS
281static void omap2_mcspi_set_fifo(const struct spi_device *spi,
282 struct spi_transfer *t, int enable)
283{
284 struct spi_master *master = spi->master;
285 struct omap2_mcspi_cs *cs = spi->controller_state;
286 struct omap2_mcspi *mcspi;
287 unsigned int wcnt;
5db542ed 288 int max_fifo_depth, fifo_depth, bytes_per_word;
d33f473d
IS
289 u32 chconf, xferlevel;
290
291 mcspi = spi_master_get_devdata(master);
292
293 chconf = mcspi_cached_chconf0(spi);
294 if (enable) {
295 bytes_per_word = mcspi_bytes_per_word(cs->word_len);
296 if (t->len % bytes_per_word != 0)
297 goto disable_fifo;
298
5db542ed
IS
299 if (t->rx_buf != NULL && t->tx_buf != NULL)
300 max_fifo_depth = OMAP2_MCSPI_MAX_FIFODEPTH / 2;
301 else
302 max_fifo_depth = OMAP2_MCSPI_MAX_FIFODEPTH;
303
304 fifo_depth = gcd(t->len, max_fifo_depth);
d33f473d
IS
305 if (fifo_depth < 2 || fifo_depth % bytes_per_word != 0)
306 goto disable_fifo;
307
308 wcnt = t->len / bytes_per_word;
309 if (wcnt > OMAP2_MCSPI_MAX_FIFOWCNT)
310 goto disable_fifo;
311
312 xferlevel = wcnt << 16;
313 if (t->rx_buf != NULL) {
314 chconf |= OMAP2_MCSPI_CHCONF_FFER;
315 xferlevel |= (fifo_depth - 1) << 8;
5db542ed
IS
316 }
317 if (t->tx_buf != NULL) {
d33f473d
IS
318 chconf |= OMAP2_MCSPI_CHCONF_FFET;
319 xferlevel |= fifo_depth - 1;
320 }
321
322 mcspi_write_reg(master, OMAP2_MCSPI_XFERLEVEL, xferlevel);
323 mcspi_write_chconf0(spi, chconf);
324 mcspi->fifo_depth = fifo_depth;
325
326 return;
327 }
328
329disable_fifo:
330 if (t->rx_buf != NULL)
331 chconf &= ~OMAP2_MCSPI_CHCONF_FFER;
332 else
333 chconf &= ~OMAP2_MCSPI_CHCONF_FFET;
334
335 mcspi_write_chconf0(spi, chconf);
336 mcspi->fifo_depth = 0;
337}
338
a41ae1ad
H
339static void omap2_mcspi_restore_ctx(struct omap2_mcspi *mcspi)
340{
1bd897f8
BC
341 struct spi_master *spi_cntrl = mcspi->master;
342 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
343 struct omap2_mcspi_cs *cs;
a41ae1ad
H
344
345 /* McSPI: context restore */
1bd897f8
BC
346 mcspi_write_reg(spi_cntrl, OMAP2_MCSPI_MODULCTRL, ctx->modulctrl);
347 mcspi_write_reg(spi_cntrl, OMAP2_MCSPI_WAKEUPENABLE, ctx->wakeupenable);
a41ae1ad 348
1bd897f8 349 list_for_each_entry(cs, &ctx->cs, node)
21b2ce5e 350 writel_relaxed(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
a41ae1ad 351}
ccdc7bf9 352
2764c500
IK
353static int mcspi_wait_for_reg_bit(void __iomem *reg, unsigned long bit)
354{
355 unsigned long timeout;
356
357 timeout = jiffies + msecs_to_jiffies(1000);
21b2ce5e 358 while (!(readl_relaxed(reg) & bit)) {
ff23fa3b 359 if (time_after(jiffies, timeout)) {
21b2ce5e 360 if (!(readl_relaxed(reg) & bit))
ff23fa3b
SAS
361 return -ETIMEDOUT;
362 else
363 return 0;
364 }
2764c500
IK
365 cpu_relax();
366 }
367 return 0;
368}
369
53741ed8
RK
370static void omap2_mcspi_rx_callback(void *data)
371{
372 struct spi_device *spi = data;
373 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
374 struct omap2_mcspi_dma *mcspi_dma = &mcspi->dma_channels[spi->chip_select];
375
53741ed8
RK
376 /* We must disable the DMA RX request */
377 omap2_mcspi_set_dma_req(spi, 1, 0);
830379e0
FB
378
379 complete(&mcspi_dma->dma_rx_completion);
53741ed8
RK
380}
381
382static void omap2_mcspi_tx_callback(void *data)
383{
384 struct spi_device *spi = data;
385 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
386 struct omap2_mcspi_dma *mcspi_dma = &mcspi->dma_channels[spi->chip_select];
387
53741ed8
RK
388 /* We must disable the DMA TX request */
389 omap2_mcspi_set_dma_req(spi, 0, 0);
830379e0
FB
390
391 complete(&mcspi_dma->dma_tx_completion);
53741ed8
RK
392}
393
d7b4394e
S
394static void omap2_mcspi_tx_dma(struct spi_device *spi,
395 struct spi_transfer *xfer,
396 struct dma_slave_config cfg)
ccdc7bf9
SO
397{
398 struct omap2_mcspi *mcspi;
ccdc7bf9 399 struct omap2_mcspi_dma *mcspi_dma;
8c7494a5 400 unsigned int count;
ccdc7bf9
SO
401
402 mcspi = spi_master_get_devdata(spi->master);
403 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
d7b4394e 404 count = xfer->len;
ccdc7bf9 405
d7b4394e 406 if (mcspi_dma->dma_tx) {
53741ed8
RK
407 struct dma_async_tx_descriptor *tx;
408 struct scatterlist sg;
409
410 dmaengine_slave_config(mcspi_dma->dma_tx, &cfg);
411
412 sg_init_table(&sg, 1);
413 sg_dma_address(&sg) = xfer->tx_dma;
414 sg_dma_len(&sg) = xfer->len;
415
416 tx = dmaengine_prep_slave_sg(mcspi_dma->dma_tx, &sg, 1,
d7b4394e 417 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
53741ed8
RK
418 if (tx) {
419 tx->callback = omap2_mcspi_tx_callback;
420 tx->callback_param = spi;
421 dmaengine_submit(tx);
422 } else {
423 /* FIXME: fall back to PIO? */
424 }
425 }
d7b4394e
S
426 dma_async_issue_pending(mcspi_dma->dma_tx);
427 omap2_mcspi_set_dma_req(spi, 0, 1);
428
d7b4394e 429}
53741ed8 430
d7b4394e
S
431static unsigned
432omap2_mcspi_rx_dma(struct spi_device *spi, struct spi_transfer *xfer,
433 struct dma_slave_config cfg,
434 unsigned es)
435{
436 struct omap2_mcspi *mcspi;
437 struct omap2_mcspi_dma *mcspi_dma;
d33f473d 438 unsigned int count, dma_count;
d7b4394e
S
439 u32 l;
440 int elements = 0;
441 int word_len, element_count;
442 struct omap2_mcspi_cs *cs = spi->controller_state;
443 mcspi = spi_master_get_devdata(spi->master);
444 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
445 count = xfer->len;
d33f473d
IS
446 dma_count = xfer->len;
447
448 if (mcspi->fifo_depth == 0)
449 dma_count -= es;
450
d7b4394e
S
451 word_len = cs->word_len;
452 l = mcspi_cached_chconf0(spi);
53741ed8 453
d7b4394e
S
454 if (word_len <= 8)
455 element_count = count;
456 else if (word_len <= 16)
457 element_count = count >> 1;
458 else /* word_len <= 32 */
459 element_count = count >> 2;
460
461 if (mcspi_dma->dma_rx) {
53741ed8
RK
462 struct dma_async_tx_descriptor *tx;
463 struct scatterlist sg;
53741ed8
RK
464
465 dmaengine_slave_config(mcspi_dma->dma_rx, &cfg);
466
d33f473d
IS
467 if ((l & OMAP2_MCSPI_CHCONF_TURBO) && mcspi->fifo_depth == 0)
468 dma_count -= es;
53741ed8
RK
469
470 sg_init_table(&sg, 1);
471 sg_dma_address(&sg) = xfer->rx_dma;
d33f473d 472 sg_dma_len(&sg) = dma_count;
53741ed8
RK
473
474 tx = dmaengine_prep_slave_sg(mcspi_dma->dma_rx, &sg, 1,
d7b4394e
S
475 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT |
476 DMA_CTRL_ACK);
53741ed8
RK
477 if (tx) {
478 tx->callback = omap2_mcspi_rx_callback;
479 tx->callback_param = spi;
480 dmaengine_submit(tx);
481 } else {
d7b4394e 482 /* FIXME: fall back to PIO? */
2764c500 483 }
ccdc7bf9
SO
484 }
485
d7b4394e
S
486 dma_async_issue_pending(mcspi_dma->dma_rx);
487 omap2_mcspi_set_dma_req(spi, 1, 1);
4743a0f8 488
d7b4394e
S
489 wait_for_completion(&mcspi_dma->dma_rx_completion);
490 dma_unmap_single(mcspi->dev, xfer->rx_dma, count,
491 DMA_FROM_DEVICE);
d33f473d
IS
492
493 if (mcspi->fifo_depth > 0)
494 return count;
495
d7b4394e 496 omap2_mcspi_set_enable(spi, 0);
53741ed8 497
d7b4394e 498 elements = element_count - 1;
4743a0f8 499
d7b4394e
S
500 if (l & OMAP2_MCSPI_CHCONF_TURBO) {
501 elements--;
4743a0f8 502
57c5c28d 503 if (likely(mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHSTAT0)
d7b4394e 504 & OMAP2_MCSPI_CHSTAT_RXS)) {
57c5c28d
EN
505 u32 w;
506
507 w = mcspi_read_cs_reg(spi, OMAP2_MCSPI_RX0);
508 if (word_len <= 8)
d7b4394e 509 ((u8 *)xfer->rx_buf)[elements++] = w;
57c5c28d 510 else if (word_len <= 16)
d7b4394e 511 ((u16 *)xfer->rx_buf)[elements++] = w;
57c5c28d 512 else /* word_len <= 32 */
d7b4394e 513 ((u32 *)xfer->rx_buf)[elements++] = w;
57c5c28d 514 } else {
56cd5c15 515 int bytes_per_word = mcspi_bytes_per_word(word_len);
a1829d2b 516 dev_err(&spi->dev, "DMA RX penultimate word empty\n");
56cd5c15 517 count -= (bytes_per_word << 1);
d7b4394e
S
518 omap2_mcspi_set_enable(spi, 1);
519 return count;
57c5c28d 520 }
ccdc7bf9 521 }
d7b4394e
S
522 if (likely(mcspi_read_cs_reg(spi, OMAP2_MCSPI_CHSTAT0)
523 & OMAP2_MCSPI_CHSTAT_RXS)) {
524 u32 w;
525
526 w = mcspi_read_cs_reg(spi, OMAP2_MCSPI_RX0);
527 if (word_len <= 8)
528 ((u8 *)xfer->rx_buf)[elements] = w;
529 else if (word_len <= 16)
530 ((u16 *)xfer->rx_buf)[elements] = w;
531 else /* word_len <= 32 */
532 ((u32 *)xfer->rx_buf)[elements] = w;
533 } else {
a1829d2b 534 dev_err(&spi->dev, "DMA RX last word empty\n");
56cd5c15 535 count -= mcspi_bytes_per_word(word_len);
d7b4394e
S
536 }
537 omap2_mcspi_set_enable(spi, 1);
538 return count;
539}
540
541static unsigned
542omap2_mcspi_txrx_dma(struct spi_device *spi, struct spi_transfer *xfer)
543{
544 struct omap2_mcspi *mcspi;
545 struct omap2_mcspi_cs *cs = spi->controller_state;
546 struct omap2_mcspi_dma *mcspi_dma;
547 unsigned int count;
548 u32 l;
549 u8 *rx;
550 const u8 *tx;
551 struct dma_slave_config cfg;
552 enum dma_slave_buswidth width;
553 unsigned es;
d33f473d 554 u32 burst;
e47a682a 555 void __iomem *chstat_reg;
d33f473d
IS
556 void __iomem *irqstat_reg;
557 int wait_res;
d7b4394e
S
558
559 mcspi = spi_master_get_devdata(spi->master);
560 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
561 l = mcspi_cached_chconf0(spi);
562
563
564 if (cs->word_len <= 8) {
565 width = DMA_SLAVE_BUSWIDTH_1_BYTE;
566 es = 1;
567 } else if (cs->word_len <= 16) {
568 width = DMA_SLAVE_BUSWIDTH_2_BYTES;
569 es = 2;
570 } else {
571 width = DMA_SLAVE_BUSWIDTH_4_BYTES;
572 es = 4;
573 }
574
d33f473d
IS
575 count = xfer->len;
576 burst = 1;
577
578 if (mcspi->fifo_depth > 0) {
579 if (count > mcspi->fifo_depth)
580 burst = mcspi->fifo_depth / es;
581 else
582 burst = count / es;
583 }
584
d7b4394e
S
585 memset(&cfg, 0, sizeof(cfg));
586 cfg.src_addr = cs->phys + OMAP2_MCSPI_RX0;
587 cfg.dst_addr = cs->phys + OMAP2_MCSPI_TX0;
588 cfg.src_addr_width = width;
589 cfg.dst_addr_width = width;
d33f473d
IS
590 cfg.src_maxburst = burst;
591 cfg.dst_maxburst = burst;
d7b4394e
S
592
593 rx = xfer->rx_buf;
594 tx = xfer->tx_buf;
595
d7b4394e
S
596 if (tx != NULL)
597 omap2_mcspi_tx_dma(spi, xfer, cfg);
598
599 if (rx != NULL)
e47a682a
S
600 count = omap2_mcspi_rx_dma(spi, xfer, cfg, es);
601
602 if (tx != NULL) {
e47a682a
S
603 wait_for_completion(&mcspi_dma->dma_tx_completion);
604 dma_unmap_single(mcspi->dev, xfer->tx_dma, xfer->len,
605 DMA_TO_DEVICE);
606
d33f473d
IS
607 if (mcspi->fifo_depth > 0) {
608 irqstat_reg = mcspi->base + OMAP2_MCSPI_IRQSTATUS;
609
610 if (mcspi_wait_for_reg_bit(irqstat_reg,
611 OMAP2_MCSPI_IRQSTATUS_EOW) < 0)
612 dev_err(&spi->dev, "EOW timed out\n");
613
614 mcspi_write_reg(mcspi->master, OMAP2_MCSPI_IRQSTATUS,
615 OMAP2_MCSPI_IRQSTATUS_EOW);
616 }
617
e47a682a
S
618 /* for TX_ONLY mode, be sure all words have shifted out */
619 if (rx == NULL) {
d33f473d
IS
620 chstat_reg = cs->base + OMAP2_MCSPI_CHSTAT0;
621 if (mcspi->fifo_depth > 0) {
622 wait_res = mcspi_wait_for_reg_bit(chstat_reg,
623 OMAP2_MCSPI_CHSTAT_TXFFE);
624 if (wait_res < 0)
625 dev_err(&spi->dev, "TXFFE timed out\n");
626 } else {
627 wait_res = mcspi_wait_for_reg_bit(chstat_reg,
628 OMAP2_MCSPI_CHSTAT_TXS);
629 if (wait_res < 0)
630 dev_err(&spi->dev, "TXS timed out\n");
631 }
632 if (wait_res >= 0 &&
633 (mcspi_wait_for_reg_bit(chstat_reg,
634 OMAP2_MCSPI_CHSTAT_EOT) < 0))
e47a682a
S
635 dev_err(&spi->dev, "EOT timed out\n");
636 }
637 }
ccdc7bf9
SO
638 return count;
639}
640
ccdc7bf9
SO
641static unsigned
642omap2_mcspi_txrx_pio(struct spi_device *spi, struct spi_transfer *xfer)
643{
644 struct omap2_mcspi *mcspi;
645 struct omap2_mcspi_cs *cs = spi->controller_state;
646 unsigned int count, c;
647 u32 l;
648 void __iomem *base = cs->base;
649 void __iomem *tx_reg;
650 void __iomem *rx_reg;
651 void __iomem *chstat_reg;
652 int word_len;
653
654 mcspi = spi_master_get_devdata(spi->master);
655 count = xfer->len;
656 c = count;
657 word_len = cs->word_len;
658
a41ae1ad 659 l = mcspi_cached_chconf0(spi);
ccdc7bf9
SO
660
661 /* We store the pre-calculated register addresses on stack to speed
662 * up the transfer loop. */
663 tx_reg = base + OMAP2_MCSPI_TX0;
664 rx_reg = base + OMAP2_MCSPI_RX0;
665 chstat_reg = base + OMAP2_MCSPI_CHSTAT0;
666
adef658d
MJ
667 if (c < (word_len>>3))
668 return 0;
669
ccdc7bf9
SO
670 if (word_len <= 8) {
671 u8 *rx;
672 const u8 *tx;
673
674 rx = xfer->rx_buf;
675 tx = xfer->tx_buf;
676
677 do {
feed9bab 678 c -= 1;
ccdc7bf9
SO
679 if (tx != NULL) {
680 if (mcspi_wait_for_reg_bit(chstat_reg,
681 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
682 dev_err(&spi->dev, "TXS timed out\n");
683 goto out;
684 }
079a176d 685 dev_vdbg(&spi->dev, "write-%d %02x\n",
ccdc7bf9 686 word_len, *tx);
21b2ce5e 687 writel_relaxed(*tx++, tx_reg);
ccdc7bf9
SO
688 }
689 if (rx != NULL) {
690 if (mcspi_wait_for_reg_bit(chstat_reg,
691 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
692 dev_err(&spi->dev, "RXS timed out\n");
693 goto out;
694 }
4743a0f8
RT
695
696 if (c == 1 && tx == NULL &&
697 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
698 omap2_mcspi_set_enable(spi, 0);
21b2ce5e 699 *rx++ = readl_relaxed(rx_reg);
079a176d 700 dev_vdbg(&spi->dev, "read-%d %02x\n",
4743a0f8 701 word_len, *(rx - 1));
4743a0f8
RT
702 if (mcspi_wait_for_reg_bit(chstat_reg,
703 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
704 dev_err(&spi->dev,
705 "RXS timed out\n");
706 goto out;
707 }
708 c = 0;
709 } else if (c == 0 && tx == NULL) {
710 omap2_mcspi_set_enable(spi, 0);
711 }
712
21b2ce5e 713 *rx++ = readl_relaxed(rx_reg);
079a176d 714 dev_vdbg(&spi->dev, "read-%d %02x\n",
ccdc7bf9 715 word_len, *(rx - 1));
ccdc7bf9 716 }
95c5c3ab 717 } while (c);
ccdc7bf9
SO
718 } else if (word_len <= 16) {
719 u16 *rx;
720 const u16 *tx;
721
722 rx = xfer->rx_buf;
723 tx = xfer->tx_buf;
724 do {
feed9bab 725 c -= 2;
ccdc7bf9
SO
726 if (tx != NULL) {
727 if (mcspi_wait_for_reg_bit(chstat_reg,
728 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
729 dev_err(&spi->dev, "TXS timed out\n");
730 goto out;
731 }
079a176d 732 dev_vdbg(&spi->dev, "write-%d %04x\n",
ccdc7bf9 733 word_len, *tx);
21b2ce5e 734 writel_relaxed(*tx++, tx_reg);
ccdc7bf9
SO
735 }
736 if (rx != NULL) {
737 if (mcspi_wait_for_reg_bit(chstat_reg,
738 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
739 dev_err(&spi->dev, "RXS timed out\n");
740 goto out;
741 }
4743a0f8
RT
742
743 if (c == 2 && tx == NULL &&
744 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
745 omap2_mcspi_set_enable(spi, 0);
21b2ce5e 746 *rx++ = readl_relaxed(rx_reg);
079a176d 747 dev_vdbg(&spi->dev, "read-%d %04x\n",
4743a0f8 748 word_len, *(rx - 1));
4743a0f8
RT
749 if (mcspi_wait_for_reg_bit(chstat_reg,
750 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
751 dev_err(&spi->dev,
752 "RXS timed out\n");
753 goto out;
754 }
755 c = 0;
756 } else if (c == 0 && tx == NULL) {
757 omap2_mcspi_set_enable(spi, 0);
758 }
759
21b2ce5e 760 *rx++ = readl_relaxed(rx_reg);
079a176d 761 dev_vdbg(&spi->dev, "read-%d %04x\n",
ccdc7bf9 762 word_len, *(rx - 1));
ccdc7bf9 763 }
95c5c3ab 764 } while (c >= 2);
ccdc7bf9
SO
765 } else if (word_len <= 32) {
766 u32 *rx;
767 const u32 *tx;
768
769 rx = xfer->rx_buf;
770 tx = xfer->tx_buf;
771 do {
feed9bab 772 c -= 4;
ccdc7bf9
SO
773 if (tx != NULL) {
774 if (mcspi_wait_for_reg_bit(chstat_reg,
775 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
776 dev_err(&spi->dev, "TXS timed out\n");
777 goto out;
778 }
079a176d 779 dev_vdbg(&spi->dev, "write-%d %08x\n",
ccdc7bf9 780 word_len, *tx);
21b2ce5e 781 writel_relaxed(*tx++, tx_reg);
ccdc7bf9
SO
782 }
783 if (rx != NULL) {
784 if (mcspi_wait_for_reg_bit(chstat_reg,
785 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
786 dev_err(&spi->dev, "RXS timed out\n");
787 goto out;
788 }
4743a0f8
RT
789
790 if (c == 4 && tx == NULL &&
791 (l & OMAP2_MCSPI_CHCONF_TURBO)) {
792 omap2_mcspi_set_enable(spi, 0);
21b2ce5e 793 *rx++ = readl_relaxed(rx_reg);
079a176d 794 dev_vdbg(&spi->dev, "read-%d %08x\n",
4743a0f8 795 word_len, *(rx - 1));
4743a0f8
RT
796 if (mcspi_wait_for_reg_bit(chstat_reg,
797 OMAP2_MCSPI_CHSTAT_RXS) < 0) {
798 dev_err(&spi->dev,
799 "RXS timed out\n");
800 goto out;
801 }
802 c = 0;
803 } else if (c == 0 && tx == NULL) {
804 omap2_mcspi_set_enable(spi, 0);
805 }
806
21b2ce5e 807 *rx++ = readl_relaxed(rx_reg);
079a176d 808 dev_vdbg(&spi->dev, "read-%d %08x\n",
ccdc7bf9 809 word_len, *(rx - 1));
ccdc7bf9 810 }
95c5c3ab 811 } while (c >= 4);
ccdc7bf9
SO
812 }
813
814 /* for TX_ONLY mode, be sure all words have shifted out */
815 if (xfer->rx_buf == NULL) {
816 if (mcspi_wait_for_reg_bit(chstat_reg,
817 OMAP2_MCSPI_CHSTAT_TXS) < 0) {
818 dev_err(&spi->dev, "TXS timed out\n");
819 } else if (mcspi_wait_for_reg_bit(chstat_reg,
820 OMAP2_MCSPI_CHSTAT_EOT) < 0)
821 dev_err(&spi->dev, "EOT timed out\n");
e1993ed6
JW
822
823 /* disable chan to purge rx datas received in TX_ONLY transfer,
824 * otherwise these rx datas will affect the direct following
825 * RX_ONLY transfer.
826 */
827 omap2_mcspi_set_enable(spi, 0);
ccdc7bf9
SO
828 }
829out:
4743a0f8 830 omap2_mcspi_set_enable(spi, 1);
ccdc7bf9
SO
831 return count - c;
832}
833
57d9c10d
HH
834static u32 omap2_mcspi_calc_divisor(u32 speed_hz)
835{
836 u32 div;
837
838 for (div = 0; div < 15; div++)
839 if (speed_hz >= (OMAP2_MCSPI_MAX_FREQ >> div))
840 return div;
841
842 return 15;
843}
844
ccdc7bf9
SO
845/* called only when no transfer is active to this device */
846static int omap2_mcspi_setup_transfer(struct spi_device *spi,
847 struct spi_transfer *t)
848{
849 struct omap2_mcspi_cs *cs = spi->controller_state;
850 struct omap2_mcspi *mcspi;
a41ae1ad 851 struct spi_master *spi_cntrl;
faee9b05 852 u32 l = 0, clkd = 0, div, extclk = 0, clkg = 0;
ccdc7bf9 853 u8 word_len = spi->bits_per_word;
9bd4517d 854 u32 speed_hz = spi->max_speed_hz;
ccdc7bf9
SO
855
856 mcspi = spi_master_get_devdata(spi->master);
a41ae1ad 857 spi_cntrl = mcspi->master;
ccdc7bf9
SO
858
859 if (t != NULL && t->bits_per_word)
860 word_len = t->bits_per_word;
861
862 cs->word_len = word_len;
863
9bd4517d
SE
864 if (t && t->speed_hz)
865 speed_hz = t->speed_hz;
866
57d9c10d 867 speed_hz = min_t(u32, speed_hz, OMAP2_MCSPI_MAX_FREQ);
faee9b05
SS
868 if (speed_hz < (OMAP2_MCSPI_MAX_FREQ / OMAP2_MCSPI_MAX_DIVIDER)) {
869 clkd = omap2_mcspi_calc_divisor(speed_hz);
870 speed_hz = OMAP2_MCSPI_MAX_FREQ >> clkd;
871 clkg = 0;
872 } else {
873 div = (OMAP2_MCSPI_MAX_FREQ + speed_hz - 1) / speed_hz;
874 speed_hz = OMAP2_MCSPI_MAX_FREQ / div;
875 clkd = (div - 1) & 0xf;
876 extclk = (div - 1) >> 4;
877 clkg = OMAP2_MCSPI_CHCONF_CLKG;
878 }
ccdc7bf9 879
a41ae1ad 880 l = mcspi_cached_chconf0(spi);
ccdc7bf9
SO
881
882 /* standard 4-wire master mode: SCK, MOSI/out, MISO/in, nCS
883 * REVISIT: this controller could support SPI_3WIRE mode.
884 */
2cd45179 885 if (mcspi->pin_dir == MCSPI_PINDIR_D0_IN_D1_OUT) {
0384e90b
DM
886 l &= ~OMAP2_MCSPI_CHCONF_IS;
887 l &= ~OMAP2_MCSPI_CHCONF_DPE1;
888 l |= OMAP2_MCSPI_CHCONF_DPE0;
889 } else {
890 l |= OMAP2_MCSPI_CHCONF_IS;
891 l |= OMAP2_MCSPI_CHCONF_DPE1;
892 l &= ~OMAP2_MCSPI_CHCONF_DPE0;
893 }
ccdc7bf9
SO
894
895 /* wordlength */
896 l &= ~OMAP2_MCSPI_CHCONF_WL_MASK;
897 l |= (word_len - 1) << 7;
898
899 /* set chipselect polarity; manage with FORCE */
900 if (!(spi->mode & SPI_CS_HIGH))
901 l |= OMAP2_MCSPI_CHCONF_EPOL; /* active-low; normal */
902 else
903 l &= ~OMAP2_MCSPI_CHCONF_EPOL;
904
905 /* set clock divisor */
906 l &= ~OMAP2_MCSPI_CHCONF_CLKD_MASK;
faee9b05
SS
907 l |= clkd << 2;
908
909 /* set clock granularity */
910 l &= ~OMAP2_MCSPI_CHCONF_CLKG;
911 l |= clkg;
912 if (clkg) {
913 cs->chctrl0 &= ~OMAP2_MCSPI_CHCTRL_EXTCLK_MASK;
914 cs->chctrl0 |= extclk << 8;
915 mcspi_write_cs_reg(spi, OMAP2_MCSPI_CHCTRL0, cs->chctrl0);
916 }
ccdc7bf9
SO
917
918 /* set SPI mode 0..3 */
919 if (spi->mode & SPI_CPOL)
920 l |= OMAP2_MCSPI_CHCONF_POL;
921 else
922 l &= ~OMAP2_MCSPI_CHCONF_POL;
923 if (spi->mode & SPI_CPHA)
924 l |= OMAP2_MCSPI_CHCONF_PHA;
925 else
926 l &= ~OMAP2_MCSPI_CHCONF_PHA;
927
a41ae1ad 928 mcspi_write_chconf0(spi, l);
ccdc7bf9
SO
929
930 dev_dbg(&spi->dev, "setup: speed %d, sample %s edge, clk %s\n",
faee9b05 931 speed_hz,
ccdc7bf9
SO
932 (spi->mode & SPI_CPHA) ? "trailing" : "leading",
933 (spi->mode & SPI_CPOL) ? "inverted" : "normal");
934
935 return 0;
936}
937
ddc5cdf1
TL
938/*
939 * Note that we currently allow DMA only if we get a channel
940 * for both rx and tx. Otherwise we'll do PIO for both rx and tx.
941 */
ccdc7bf9
SO
942static int omap2_mcspi_request_dma(struct spi_device *spi)
943{
944 struct spi_master *master = spi->master;
945 struct omap2_mcspi *mcspi;
946 struct omap2_mcspi_dma *mcspi_dma;
53741ed8
RK
947 dma_cap_mask_t mask;
948 unsigned sig;
ccdc7bf9
SO
949
950 mcspi = spi_master_get_devdata(master);
951 mcspi_dma = mcspi->dma_channels + spi->chip_select;
952
53741ed8
RK
953 init_completion(&mcspi_dma->dma_rx_completion);
954 init_completion(&mcspi_dma->dma_tx_completion);
955
956 dma_cap_zero(mask);
957 dma_cap_set(DMA_SLAVE, mask);
53741ed8 958 sig = mcspi_dma->dma_rx_sync_dev;
74f3aaad
MP
959
960 mcspi_dma->dma_rx =
961 dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
962 &sig, &master->dev,
963 mcspi_dma->dma_rx_ch_name);
ddc5cdf1
TL
964 if (!mcspi_dma->dma_rx)
965 goto no_dma;
ccdc7bf9 966
53741ed8 967 sig = mcspi_dma->dma_tx_sync_dev;
74f3aaad
MP
968 mcspi_dma->dma_tx =
969 dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
970 &sig, &master->dev,
971 mcspi_dma->dma_tx_ch_name);
972
53741ed8 973 if (!mcspi_dma->dma_tx) {
53741ed8
RK
974 dma_release_channel(mcspi_dma->dma_rx);
975 mcspi_dma->dma_rx = NULL;
ddc5cdf1 976 goto no_dma;
ccdc7bf9
SO
977 }
978
ccdc7bf9 979 return 0;
ddc5cdf1
TL
980
981no_dma:
982 dev_warn(&spi->dev, "not using DMA for McSPI\n");
983 return -EAGAIN;
ccdc7bf9
SO
984}
985
ccdc7bf9
SO
986static int omap2_mcspi_setup(struct spi_device *spi)
987{
988 int ret;
1bd897f8
BC
989 struct omap2_mcspi *mcspi = spi_master_get_devdata(spi->master);
990 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
ccdc7bf9
SO
991 struct omap2_mcspi_dma *mcspi_dma;
992 struct omap2_mcspi_cs *cs = spi->controller_state;
993
ccdc7bf9
SO
994 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
995
996 if (!cs) {
10aa5a35 997 cs = kzalloc(sizeof *cs, GFP_KERNEL);
ccdc7bf9
SO
998 if (!cs)
999 return -ENOMEM;
1000 cs->base = mcspi->base + spi->chip_select * 0x14;
e5480b73 1001 cs->phys = mcspi->phys + spi->chip_select * 0x14;
a41ae1ad 1002 cs->chconf0 = 0;
faee9b05 1003 cs->chctrl0 = 0;
ccdc7bf9 1004 spi->controller_state = cs;
89c05372 1005 /* Link this to context save list */
1bd897f8 1006 list_add_tail(&cs->node, &ctx->cs);
ccdc7bf9
SO
1007 }
1008
8c7494a5 1009 if (!mcspi_dma->dma_rx || !mcspi_dma->dma_tx) {
ccdc7bf9 1010 ret = omap2_mcspi_request_dma(spi);
ddc5cdf1 1011 if (ret < 0 && ret != -EAGAIN)
ccdc7bf9
SO
1012 return ret;
1013 }
1014
034d3dc9 1015 ret = pm_runtime_get_sync(mcspi->dev);
1f1a4384
G
1016 if (ret < 0)
1017 return ret;
a41ae1ad 1018
86eeb6fe 1019 ret = omap2_mcspi_setup_transfer(spi, NULL);
034d3dc9
S
1020 pm_runtime_mark_last_busy(mcspi->dev);
1021 pm_runtime_put_autosuspend(mcspi->dev);
ccdc7bf9
SO
1022
1023 return ret;
1024}
1025
1026static void omap2_mcspi_cleanup(struct spi_device *spi)
1027{
1028 struct omap2_mcspi *mcspi;
1029 struct omap2_mcspi_dma *mcspi_dma;
89c05372 1030 struct omap2_mcspi_cs *cs;
ccdc7bf9
SO
1031
1032 mcspi = spi_master_get_devdata(spi->master);
ccdc7bf9 1033
5e774943
SE
1034 if (spi->controller_state) {
1035 /* Unlink controller state from context save list */
1036 cs = spi->controller_state;
1037 list_del(&cs->node);
89c05372 1038
10aa5a35 1039 kfree(cs);
5e774943 1040 }
ccdc7bf9 1041
99f1a43f
SE
1042 if (spi->chip_select < spi->master->num_chipselect) {
1043 mcspi_dma = &mcspi->dma_channels[spi->chip_select];
1044
53741ed8
RK
1045 if (mcspi_dma->dma_rx) {
1046 dma_release_channel(mcspi_dma->dma_rx);
1047 mcspi_dma->dma_rx = NULL;
99f1a43f 1048 }
53741ed8
RK
1049 if (mcspi_dma->dma_tx) {
1050 dma_release_channel(mcspi_dma->dma_tx);
1051 mcspi_dma->dma_tx = NULL;
99f1a43f 1052 }
ccdc7bf9
SO
1053 }
1054}
1055
5fda88f5 1056static void omap2_mcspi_work(struct omap2_mcspi *mcspi, struct spi_message *m)
ccdc7bf9 1057{
ccdc7bf9
SO
1058
1059 /* We only enable one channel at a time -- the one whose message is
5fda88f5 1060 * -- although this controller would gladly
ccdc7bf9
SO
1061 * arbitrate among multiple channels. This corresponds to "single
1062 * channel" master mode. As a side effect, we need to manage the
1063 * chipselect with the FORCE bit ... CS != channel enable.
1064 */
ccdc7bf9 1065
5fda88f5
S
1066 struct spi_device *spi;
1067 struct spi_transfer *t = NULL;
5cbc7ca9 1068 struct spi_master *master;
ddc5cdf1 1069 struct omap2_mcspi_dma *mcspi_dma;
5fda88f5
S
1070 int cs_active = 0;
1071 struct omap2_mcspi_cs *cs;
1072 struct omap2_mcspi_device_config *cd;
1073 int par_override = 0;
1074 int status = 0;
1075 u32 chconf;
ccdc7bf9 1076
5fda88f5 1077 spi = m->spi;
5cbc7ca9 1078 master = spi->master;
ddc5cdf1 1079 mcspi_dma = mcspi->dma_channels + spi->chip_select;
5fda88f5
S
1080 cs = spi->controller_state;
1081 cd = spi->controller_data;
ccdc7bf9 1082
d33f473d 1083 omap2_mcspi_set_enable(spi, 0);
5fda88f5
S
1084 list_for_each_entry(t, &m->transfers, transfer_list) {
1085 if (t->tx_buf == NULL && t->rx_buf == NULL && t->len) {
1086 status = -EINVAL;
1087 break;
1088 }
2bd16e3e
SS
1089 if (par_override ||
1090 (t->speed_hz != spi->max_speed_hz) ||
1091 (t->bits_per_word != spi->bits_per_word)) {
5fda88f5
S
1092 par_override = 1;
1093 status = omap2_mcspi_setup_transfer(spi, t);
1094 if (status < 0)
1095 break;
2bd16e3e
SS
1096 if (t->speed_hz == spi->max_speed_hz &&
1097 t->bits_per_word == spi->bits_per_word)
5fda88f5
S
1098 par_override = 0;
1099 }
5cbc7ca9
MB
1100 if (cd && cd->cs_per_word) {
1101 chconf = mcspi->ctx.modulctrl;
1102 chconf &= ~OMAP2_MCSPI_MODULCTRL_SINGLE;
1103 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, chconf);
1104 mcspi->ctx.modulctrl =
1105 mcspi_read_cs_reg(spi, OMAP2_MCSPI_MODULCTRL);
1106 }
1107
4743a0f8 1108
5fda88f5
S
1109 if (!cs_active) {
1110 omap2_mcspi_force_cs(spi, 1);
1111 cs_active = 1;
1112 }
4743a0f8 1113
5fda88f5
S
1114 chconf = mcspi_cached_chconf0(spi);
1115 chconf &= ~OMAP2_MCSPI_CHCONF_TRM_MASK;
1116 chconf &= ~OMAP2_MCSPI_CHCONF_TURBO;
ccdc7bf9 1117
5fda88f5
S
1118 if (t->tx_buf == NULL)
1119 chconf |= OMAP2_MCSPI_CHCONF_TRM_RX_ONLY;
1120 else if (t->rx_buf == NULL)
1121 chconf |= OMAP2_MCSPI_CHCONF_TRM_TX_ONLY;
ccdc7bf9 1122
5fda88f5
S
1123 if (cd && cd->turbo_mode && t->tx_buf == NULL) {
1124 /* Turbo mode is for more than one word */
1125 if (t->len > ((cs->word_len + 7) >> 3))
1126 chconf |= OMAP2_MCSPI_CHCONF_TURBO;
1127 }
ccdc7bf9 1128
5fda88f5 1129 mcspi_write_chconf0(spi, chconf);
ccdc7bf9 1130
5fda88f5
S
1131 if (t->len) {
1132 unsigned count;
1133
d33f473d
IS
1134 if ((mcspi_dma->dma_rx && mcspi_dma->dma_tx) &&
1135 (m->is_dma_mapped || t->len >= DMA_MIN_BYTES))
1136 omap2_mcspi_set_fifo(spi, t, 1);
1137
1138 omap2_mcspi_set_enable(spi, 1);
1139
5fda88f5
S
1140 /* RX_ONLY mode needs dummy data in TX reg */
1141 if (t->tx_buf == NULL)
21b2ce5e 1142 writel_relaxed(0, cs->base
5fda88f5 1143 + OMAP2_MCSPI_TX0);
ccdc7bf9 1144
ddc5cdf1
TL
1145 if ((mcspi_dma->dma_rx && mcspi_dma->dma_tx) &&
1146 (m->is_dma_mapped || t->len >= DMA_MIN_BYTES))
5fda88f5
S
1147 count = omap2_mcspi_txrx_dma(spi, t);
1148 else
1149 count = omap2_mcspi_txrx_pio(spi, t);
1150 m->actual_length += count;
ccdc7bf9 1151
5fda88f5
S
1152 if (count != t->len) {
1153 status = -EIO;
1154 break;
ccdc7bf9
SO
1155 }
1156 }
1157
5fda88f5
S
1158 if (t->delay_usecs)
1159 udelay(t->delay_usecs);
ccdc7bf9 1160
5fda88f5
S
1161 /* ignore the "leave it on after last xfer" hint */
1162 if (t->cs_change) {
ccdc7bf9 1163 omap2_mcspi_force_cs(spi, 0);
5fda88f5
S
1164 cs_active = 0;
1165 }
d33f473d
IS
1166
1167 omap2_mcspi_set_enable(spi, 0);
1168
1169 if (mcspi->fifo_depth > 0)
1170 omap2_mcspi_set_fifo(spi, t, 0);
5fda88f5
S
1171 }
1172 /* Restore defaults if they were overriden */
1173 if (par_override) {
1174 par_override = 0;
1175 status = omap2_mcspi_setup_transfer(spi, NULL);
1176 }
ccdc7bf9 1177
5fda88f5
S
1178 if (cs_active)
1179 omap2_mcspi_force_cs(spi, 0);
ccdc7bf9 1180
5cbc7ca9
MB
1181 if (cd && cd->cs_per_word) {
1182 chconf = mcspi->ctx.modulctrl;
1183 chconf |= OMAP2_MCSPI_MODULCTRL_SINGLE;
1184 mcspi_write_reg(master, OMAP2_MCSPI_MODULCTRL, chconf);
1185 mcspi->ctx.modulctrl =
1186 mcspi_read_cs_reg(spi, OMAP2_MCSPI_MODULCTRL);
1187 }
1188
5fda88f5 1189 omap2_mcspi_set_enable(spi, 0);
ccdc7bf9 1190
d33f473d
IS
1191 if (mcspi->fifo_depth > 0 && t)
1192 omap2_mcspi_set_fifo(spi, t, 0);
1f1a4384 1193
d33f473d 1194 m->status = status;
ccdc7bf9
SO
1195}
1196
5fda88f5 1197static int omap2_mcspi_transfer_one_message(struct spi_master *master,
18dd6199 1198 struct spi_message *m)
ccdc7bf9 1199{
ddc5cdf1 1200 struct spi_device *spi;
ccdc7bf9 1201 struct omap2_mcspi *mcspi;
ddc5cdf1 1202 struct omap2_mcspi_dma *mcspi_dma;
ccdc7bf9
SO
1203 struct spi_transfer *t;
1204
ddc5cdf1 1205 spi = m->spi;
5fda88f5 1206 mcspi = spi_master_get_devdata(master);
ddc5cdf1 1207 mcspi_dma = mcspi->dma_channels + spi->chip_select;
ccdc7bf9
SO
1208 m->actual_length = 0;
1209 m->status = 0;
1210
ccdc7bf9
SO
1211 list_for_each_entry(t, &m->transfers, transfer_list) {
1212 const void *tx_buf = t->tx_buf;
1213 void *rx_buf = t->rx_buf;
1214 unsigned len = t->len;
1215
1216 if (t->speed_hz > OMAP2_MCSPI_MAX_FREQ
24778be2 1217 || (len && !(rx_buf || tx_buf))) {
5fda88f5 1218 dev_dbg(mcspi->dev, "transfer: %d Hz, %d %s%s, %d bpw\n",
ccdc7bf9
SO
1219 t->speed_hz,
1220 len,
1221 tx_buf ? "tx" : "",
1222 rx_buf ? "rx" : "",
1223 t->bits_per_word);
1224 return -EINVAL;
1225 }
57d9c10d 1226 if (t->speed_hz && t->speed_hz < (OMAP2_MCSPI_MAX_FREQ >> 15)) {
5fda88f5 1227 dev_dbg(mcspi->dev, "speed_hz %d below minimum %d Hz\n",
18dd6199
MB
1228 t->speed_hz,
1229 OMAP2_MCSPI_MAX_FREQ >> 15);
ccdc7bf9
SO
1230 return -EINVAL;
1231 }
1232
1233 if (m->is_dma_mapped || len < DMA_MIN_BYTES)
1234 continue;
1235
ddc5cdf1 1236 if (mcspi_dma->dma_tx && tx_buf != NULL) {
5fda88f5 1237 t->tx_dma = dma_map_single(mcspi->dev, (void *) tx_buf,
ccdc7bf9 1238 len, DMA_TO_DEVICE);
5fda88f5
S
1239 if (dma_mapping_error(mcspi->dev, t->tx_dma)) {
1240 dev_dbg(mcspi->dev, "dma %cX %d bytes error\n",
ccdc7bf9
SO
1241 'T', len);
1242 return -EINVAL;
1243 }
1244 }
ddc5cdf1 1245 if (mcspi_dma->dma_rx && rx_buf != NULL) {
5fda88f5 1246 t->rx_dma = dma_map_single(mcspi->dev, rx_buf, t->len,
ccdc7bf9 1247 DMA_FROM_DEVICE);
5fda88f5
S
1248 if (dma_mapping_error(mcspi->dev, t->rx_dma)) {
1249 dev_dbg(mcspi->dev, "dma %cX %d bytes error\n",
ccdc7bf9
SO
1250 'R', len);
1251 if (tx_buf != NULL)
5fda88f5 1252 dma_unmap_single(mcspi->dev, t->tx_dma,
ccdc7bf9
SO
1253 len, DMA_TO_DEVICE);
1254 return -EINVAL;
1255 }
1256 }
1257 }
1258
5fda88f5
S
1259 omap2_mcspi_work(mcspi, m);
1260 spi_finalize_current_message(master);
ccdc7bf9
SO
1261 return 0;
1262}
1263
fd4a319b 1264static int omap2_mcspi_master_setup(struct omap2_mcspi *mcspi)
ccdc7bf9
SO
1265{
1266 struct spi_master *master = mcspi->master;
1bd897f8 1267 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
1bd897f8 1268 int ret = 0;
ccdc7bf9 1269
034d3dc9 1270 ret = pm_runtime_get_sync(mcspi->dev);
1f1a4384
G
1271 if (ret < 0)
1272 return ret;
ddb22195 1273
39f8052d 1274 mcspi_write_reg(master, OMAP2_MCSPI_WAKEUPENABLE,
18dd6199 1275 OMAP2_MCSPI_WAKEUPENABLE_WKEN);
39f8052d 1276 ctx->wakeupenable = OMAP2_MCSPI_WAKEUPENABLE_WKEN;
ccdc7bf9
SO
1277
1278 omap2_mcspi_set_master_mode(master);
034d3dc9
S
1279 pm_runtime_mark_last_busy(mcspi->dev);
1280 pm_runtime_put_autosuspend(mcspi->dev);
ccdc7bf9
SO
1281 return 0;
1282}
1283
1f1a4384
G
1284static int omap_mcspi_runtime_resume(struct device *dev)
1285{
1286 struct omap2_mcspi *mcspi;
1287 struct spi_master *master;
1288
1289 master = dev_get_drvdata(dev);
1290 mcspi = spi_master_get_devdata(master);
1291 omap2_mcspi_restore_ctx(mcspi);
1292
1293 return 0;
1294}
1295
d5a80031
BC
1296static struct omap2_mcspi_platform_config omap2_pdata = {
1297 .regs_offset = 0,
1298};
1299
1300static struct omap2_mcspi_platform_config omap4_pdata = {
1301 .regs_offset = OMAP4_MCSPI_REG_OFFSET,
1302};
1303
1304static const struct of_device_id omap_mcspi_of_match[] = {
1305 {
1306 .compatible = "ti,omap2-mcspi",
1307 .data = &omap2_pdata,
1308 },
1309 {
1310 .compatible = "ti,omap4-mcspi",
1311 .data = &omap4_pdata,
1312 },
1313 { },
1314};
1315MODULE_DEVICE_TABLE(of, omap_mcspi_of_match);
ccc7baed 1316
fd4a319b 1317static int omap2_mcspi_probe(struct platform_device *pdev)
ccdc7bf9
SO
1318{
1319 struct spi_master *master;
83a01e72 1320 const struct omap2_mcspi_platform_config *pdata;
ccdc7bf9
SO
1321 struct omap2_mcspi *mcspi;
1322 struct resource *r;
1323 int status = 0, i;
d5a80031
BC
1324 u32 regs_offset = 0;
1325 static int bus_num = 1;
1326 struct device_node *node = pdev->dev.of_node;
1327 const struct of_device_id *match;
ccdc7bf9
SO
1328
1329 master = spi_alloc_master(&pdev->dev, sizeof *mcspi);
1330 if (master == NULL) {
1331 dev_dbg(&pdev->dev, "master allocation failed\n");
1332 return -ENOMEM;
1333 }
1334
e7db06b5
DB
1335 /* the spi->mode bits understood by this driver: */
1336 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
24778be2 1337 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
ccdc7bf9 1338 master->setup = omap2_mcspi_setup;
f0278a1a 1339 master->auto_runtime_pm = true;
5fda88f5 1340 master->transfer_one_message = omap2_mcspi_transfer_one_message;
ccdc7bf9 1341 master->cleanup = omap2_mcspi_cleanup;
d5a80031
BC
1342 master->dev.of_node = node;
1343
24b5a82c 1344 platform_set_drvdata(pdev, master);
0384e90b
DM
1345
1346 mcspi = spi_master_get_devdata(master);
1347 mcspi->master = master;
1348
d5a80031
BC
1349 match = of_match_device(omap_mcspi_of_match, &pdev->dev);
1350 if (match) {
1351 u32 num_cs = 1; /* default number of chipselect */
1352 pdata = match->data;
1353
1354 of_property_read_u32(node, "ti,spi-num-cs", &num_cs);
1355 master->num_chipselect = num_cs;
1356 master->bus_num = bus_num++;
2cd45179
DM
1357 if (of_get_property(node, "ti,pindir-d0-out-d1-in", NULL))
1358 mcspi->pin_dir = MCSPI_PINDIR_D0_OUT_D1_IN;
d5a80031 1359 } else {
8074cf06 1360 pdata = dev_get_platdata(&pdev->dev);
d5a80031
BC
1361 master->num_chipselect = pdata->num_cs;
1362 if (pdev->id != -1)
1363 master->bus_num = pdev->id;
0384e90b 1364 mcspi->pin_dir = pdata->pin_dir;
d5a80031
BC
1365 }
1366 regs_offset = pdata->regs_offset;
ccdc7bf9 1367
ccdc7bf9
SO
1368 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1369 if (r == NULL) {
1370 status = -ENODEV;
39f1b565 1371 goto free_master;
ccdc7bf9 1372 }
1458d160 1373
d5a80031
BC
1374 r->start += regs_offset;
1375 r->end += regs_offset;
1458d160 1376 mcspi->phys = r->start;
ccdc7bf9 1377
b0ee5605
TR
1378 mcspi->base = devm_ioremap_resource(&pdev->dev, r);
1379 if (IS_ERR(mcspi->base)) {
1380 status = PTR_ERR(mcspi->base);
1a77b127 1381 goto free_master;
55c381e4 1382 }
ccdc7bf9 1383
1f1a4384 1384 mcspi->dev = &pdev->dev;
ccdc7bf9 1385
1bd897f8 1386 INIT_LIST_HEAD(&mcspi->ctx.cs);
ccdc7bf9 1387
ccdc7bf9
SO
1388 mcspi->dma_channels = kcalloc(master->num_chipselect,
1389 sizeof(struct omap2_mcspi_dma),
1390 GFP_KERNEL);
1391
1392 if (mcspi->dma_channels == NULL)
1a77b127 1393 goto free_master;
ccdc7bf9 1394
1a5d8190 1395 for (i = 0; i < master->num_chipselect; i++) {
74f3aaad
MP
1396 char *dma_rx_ch_name = mcspi->dma_channels[i].dma_rx_ch_name;
1397 char *dma_tx_ch_name = mcspi->dma_channels[i].dma_tx_ch_name;
1a5d8190
C
1398 struct resource *dma_res;
1399
74f3aaad
MP
1400 sprintf(dma_rx_ch_name, "rx%d", i);
1401 if (!pdev->dev.of_node) {
1402 dma_res =
1403 platform_get_resource_byname(pdev,
1404 IORESOURCE_DMA,
1405 dma_rx_ch_name);
1406 if (!dma_res) {
1407 dev_dbg(&pdev->dev,
1408 "cannot get DMA RX channel\n");
1409 status = -ENODEV;
1410 break;
1411 }
1a5d8190 1412
74f3aaad
MP
1413 mcspi->dma_channels[i].dma_rx_sync_dev =
1414 dma_res->start;
1a5d8190 1415 }
74f3aaad
MP
1416 sprintf(dma_tx_ch_name, "tx%d", i);
1417 if (!pdev->dev.of_node) {
1418 dma_res =
1419 platform_get_resource_byname(pdev,
1420 IORESOURCE_DMA,
1421 dma_tx_ch_name);
1422 if (!dma_res) {
1423 dev_dbg(&pdev->dev,
1424 "cannot get DMA TX channel\n");
1425 status = -ENODEV;
1426 break;
1427 }
1a5d8190 1428
74f3aaad
MP
1429 mcspi->dma_channels[i].dma_tx_sync_dev =
1430 dma_res->start;
1431 }
ccdc7bf9
SO
1432 }
1433
39f1b565
S
1434 if (status < 0)
1435 goto dma_chnl_free;
1436
27b5284c
S
1437 pm_runtime_use_autosuspend(&pdev->dev);
1438 pm_runtime_set_autosuspend_delay(&pdev->dev, SPI_AUTOSUSPEND_TIMEOUT);
1f1a4384
G
1439 pm_runtime_enable(&pdev->dev);
1440
142e07be
WY
1441 status = omap2_mcspi_master_setup(mcspi);
1442 if (status < 0)
39f1b565 1443 goto disable_pm;
ccdc7bf9 1444
b95e02b7 1445 status = devm_spi_register_master(&pdev->dev, master);
ccdc7bf9 1446 if (status < 0)
37a2d84a 1447 goto disable_pm;
ccdc7bf9
SO
1448
1449 return status;
1450
39f1b565 1451disable_pm:
751c925c 1452 pm_runtime_disable(&pdev->dev);
39f1b565 1453dma_chnl_free:
1f1a4384 1454 kfree(mcspi->dma_channels);
39f1b565 1455free_master:
37a2d84a 1456 spi_master_put(master);
ccdc7bf9
SO
1457 return status;
1458}
1459
fd4a319b 1460static int omap2_mcspi_remove(struct platform_device *pdev)
ccdc7bf9
SO
1461{
1462 struct spi_master *master;
1463 struct omap2_mcspi *mcspi;
1464 struct omap2_mcspi_dma *dma_channels;
ccdc7bf9 1465
24b5a82c 1466 master = platform_get_drvdata(pdev);
ccdc7bf9
SO
1467 mcspi = spi_master_get_devdata(master);
1468 dma_channels = mcspi->dma_channels;
1469
a93a2029 1470 pm_runtime_put_sync(mcspi->dev);
751c925c 1471 pm_runtime_disable(&pdev->dev);
ccdc7bf9 1472
ccdc7bf9
SO
1473 kfree(dma_channels);
1474
1475 return 0;
1476}
1477
7e38c3c4
KS
1478/* work with hotplug and coldplug */
1479MODULE_ALIAS("platform:omap2_mcspi");
1480
42ce7fd6
GC
1481#ifdef CONFIG_SUSPEND
1482/*
1483 * When SPI wake up from off-mode, CS is in activate state. If it was in
1484 * unactive state when driver was suspend, then force it to unactive state at
1485 * wake up.
1486 */
1487static int omap2_mcspi_resume(struct device *dev)
1488{
1489 struct spi_master *master = dev_get_drvdata(dev);
1490 struct omap2_mcspi *mcspi = spi_master_get_devdata(master);
1bd897f8
BC
1491 struct omap2_mcspi_regs *ctx = &mcspi->ctx;
1492 struct omap2_mcspi_cs *cs;
42ce7fd6 1493
034d3dc9 1494 pm_runtime_get_sync(mcspi->dev);
1bd897f8 1495 list_for_each_entry(cs, &ctx->cs, node) {
42ce7fd6 1496 if ((cs->chconf0 & OMAP2_MCSPI_CHCONF_FORCE) == 0) {
42ce7fd6
GC
1497 /*
1498 * We need to toggle CS state for OMAP take this
1499 * change in account.
1500 */
af4e944d 1501 cs->chconf0 |= OMAP2_MCSPI_CHCONF_FORCE;
21b2ce5e 1502 writel_relaxed(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
af4e944d 1503 cs->chconf0 &= ~OMAP2_MCSPI_CHCONF_FORCE;
21b2ce5e 1504 writel_relaxed(cs->chconf0, cs->base + OMAP2_MCSPI_CHCONF0);
42ce7fd6
GC
1505 }
1506 }
034d3dc9
S
1507 pm_runtime_mark_last_busy(mcspi->dev);
1508 pm_runtime_put_autosuspend(mcspi->dev);
42ce7fd6
GC
1509 return 0;
1510}
1511#else
1512#define omap2_mcspi_resume NULL
1513#endif
1514
1515static const struct dev_pm_ops omap2_mcspi_pm_ops = {
1516 .resume = omap2_mcspi_resume,
1f1a4384 1517 .runtime_resume = omap_mcspi_runtime_resume,
42ce7fd6
GC
1518};
1519
ccdc7bf9
SO
1520static struct platform_driver omap2_mcspi_driver = {
1521 .driver = {
1522 .name = "omap2_mcspi",
1523 .owner = THIS_MODULE,
d5a80031
BC
1524 .pm = &omap2_mcspi_pm_ops,
1525 .of_match_table = omap_mcspi_of_match,
ccdc7bf9 1526 },
7d6b6d83 1527 .probe = omap2_mcspi_probe,
fd4a319b 1528 .remove = omap2_mcspi_remove,
ccdc7bf9
SO
1529};
1530
9fdca9df 1531module_platform_driver(omap2_mcspi_driver);
ccdc7bf9 1532MODULE_LICENSE("GPL");