]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/spi/spi-pxa2xx.c
Merge tag 'drm-intel-fixes-2014-04-11' of git://anongit.freedesktop.org/drm-intel...
[mirror_ubuntu-zesty-kernel.git] / drivers / spi / spi-pxa2xx.c
CommitLineData
e0c9905e
SS
1/*
2 * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
a0d2642e 3 * Copyright (C) 2013, Intel Corporation
e0c9905e
SS
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
18 */
19
20#include <linux/init.h>
21#include <linux/module.h>
22#include <linux/device.h>
23#include <linux/ioport.h>
24#include <linux/errno.h>
cbfd6a21 25#include <linux/err.h>
e0c9905e
SS
26#include <linux/interrupt.h>
27#include <linux/platform_device.h>
8348c259 28#include <linux/spi/pxa2xx_spi.h>
e0c9905e
SS
29#include <linux/spi/spi.h>
30#include <linux/workqueue.h>
e0c9905e 31#include <linux/delay.h>
a7bb3909 32#include <linux/gpio.h>
5a0e3ad6 33#include <linux/slab.h>
3343b7a6 34#include <linux/clk.h>
7d94a505 35#include <linux/pm_runtime.h>
a3496855 36#include <linux/acpi.h>
e0c9905e
SS
37
38#include <asm/io.h>
39#include <asm/irq.h>
e0c9905e 40#include <asm/delay.h>
e0c9905e 41
cd7bed00 42#include "spi-pxa2xx.h"
e0c9905e
SS
43
44MODULE_AUTHOR("Stephen Street");
037cdafe 45MODULE_DESCRIPTION("PXA2xx SSP SPI Controller");
e0c9905e 46MODULE_LICENSE("GPL");
7e38c3c4 47MODULE_ALIAS("platform:pxa2xx-spi");
e0c9905e
SS
48
49#define MAX_BUSES 3
50
f1f640a9
VS
51#define TIMOUT_DFLT 1000
52
b97c74bd
NF
53/*
54 * for testing SSCR1 changes that require SSP restart, basically
55 * everything except the service and interrupt enables, the pxa270 developer
56 * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this
57 * list, but the PXA255 dev man says all bits without really meaning the
58 * service and interrupt enables
59 */
60#define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
8d94cc50 61 | SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
b97c74bd
NF
62 | SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
63 | SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
64 | SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \
65 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
8d94cc50 66
a0d2642e
MW
67#define LPSS_RX_THRESH_DFLT 64
68#define LPSS_TX_LOTHRESH_DFLT 160
69#define LPSS_TX_HITHRESH_DFLT 224
70
71/* Offset from drv_data->lpss_base */
1de70612
MW
72#define GENERAL_REG 0x08
73#define GENERAL_REG_RXTO_HOLDOFF_DISABLE BIT(24)
0054e28d 74#define SSP_REG 0x0c
a0d2642e
MW
75#define SPI_CS_CONTROL 0x18
76#define SPI_CS_CONTROL_SW_MODE BIT(0)
77#define SPI_CS_CONTROL_CS_HIGH BIT(1)
78
79static bool is_lpss_ssp(const struct driver_data *drv_data)
80{
81 return drv_data->ssp_type == LPSS_SSP;
82}
83
84/*
85 * Read and write LPSS SSP private registers. Caller must first check that
86 * is_lpss_ssp() returns true before these can be called.
87 */
88static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset)
89{
90 WARN_ON(!drv_data->lpss_base);
91 return readl(drv_data->lpss_base + offset);
92}
93
94static void __lpss_ssp_write_priv(struct driver_data *drv_data,
95 unsigned offset, u32 value)
96{
97 WARN_ON(!drv_data->lpss_base);
98 writel(value, drv_data->lpss_base + offset);
99}
100
101/*
102 * lpss_ssp_setup - perform LPSS SSP specific setup
103 * @drv_data: pointer to the driver private data
104 *
105 * Perform LPSS SSP specific setup. This function must be called first if
106 * one is going to use LPSS SSP private registers.
107 */
108static void lpss_ssp_setup(struct driver_data *drv_data)
109{
110 unsigned offset = 0x400;
111 u32 value, orig;
112
113 if (!is_lpss_ssp(drv_data))
114 return;
115
116 /*
117 * Perform auto-detection of the LPSS SSP private registers. They
118 * can be either at 1k or 2k offset from the base address.
119 */
120 orig = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
121
122 value = orig | SPI_CS_CONTROL_SW_MODE;
123 writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL);
124 value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
125 if (value != (orig | SPI_CS_CONTROL_SW_MODE)) {
126 offset = 0x800;
127 goto detection_done;
128 }
129
130 value &= ~SPI_CS_CONTROL_SW_MODE;
131 writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL);
132 value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
133 if (value != orig) {
134 offset = 0x800;
135 goto detection_done;
136 }
137
138detection_done:
139 /* Now set the LPSS base */
140 drv_data->lpss_base = drv_data->ioaddr + offset;
141
142 /* Enable software chip select control */
143 value = SPI_CS_CONTROL_SW_MODE | SPI_CS_CONTROL_CS_HIGH;
144 __lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value);
0054e28d
MW
145
146 /* Enable multiblock DMA transfers */
1de70612 147 if (drv_data->master_info->enable_dma) {
0054e28d 148 __lpss_ssp_write_priv(drv_data, SSP_REG, 1);
1de70612
MW
149
150 value = __lpss_ssp_read_priv(drv_data, GENERAL_REG);
151 value |= GENERAL_REG_RXTO_HOLDOFF_DISABLE;
152 __lpss_ssp_write_priv(drv_data, GENERAL_REG, value);
153 }
a0d2642e
MW
154}
155
156static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable)
157{
158 u32 value;
159
160 if (!is_lpss_ssp(drv_data))
161 return;
162
163 value = __lpss_ssp_read_priv(drv_data, SPI_CS_CONTROL);
164 if (enable)
165 value &= ~SPI_CS_CONTROL_CS_HIGH;
166 else
167 value |= SPI_CS_CONTROL_CS_HIGH;
168 __lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value);
169}
170
a7bb3909
EM
171static void cs_assert(struct driver_data *drv_data)
172{
173 struct chip_data *chip = drv_data->cur_chip;
174
2a8626a9
SAS
175 if (drv_data->ssp_type == CE4100_SSP) {
176 write_SSSR(drv_data->cur_chip->frm, drv_data->ioaddr);
177 return;
178 }
179
a7bb3909
EM
180 if (chip->cs_control) {
181 chip->cs_control(PXA2XX_CS_ASSERT);
182 return;
183 }
184
a0d2642e 185 if (gpio_is_valid(chip->gpio_cs)) {
a7bb3909 186 gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted);
a0d2642e
MW
187 return;
188 }
189
190 lpss_ssp_cs_control(drv_data, true);
a7bb3909
EM
191}
192
193static void cs_deassert(struct driver_data *drv_data)
194{
195 struct chip_data *chip = drv_data->cur_chip;
196
2a8626a9
SAS
197 if (drv_data->ssp_type == CE4100_SSP)
198 return;
199
a7bb3909 200 if (chip->cs_control) {
2b2562d3 201 chip->cs_control(PXA2XX_CS_DEASSERT);
a7bb3909
EM
202 return;
203 }
204
a0d2642e 205 if (gpio_is_valid(chip->gpio_cs)) {
a7bb3909 206 gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted);
a0d2642e
MW
207 return;
208 }
209
210 lpss_ssp_cs_control(drv_data, false);
a7bb3909
EM
211}
212
cd7bed00 213int pxa2xx_spi_flush(struct driver_data *drv_data)
e0c9905e
SS
214{
215 unsigned long limit = loops_per_jiffy << 1;
216
cf43369d 217 void __iomem *reg = drv_data->ioaddr;
e0c9905e
SS
218
219 do {
220 while (read_SSSR(reg) & SSSR_RNE) {
221 read_SSDR(reg);
222 }
306c68aa 223 } while ((read_SSSR(reg) & SSSR_BSY) && --limit);
2a8626a9 224 write_SSSR_CS(drv_data, SSSR_ROR);
e0c9905e
SS
225
226 return limit;
227}
228
8d94cc50 229static int null_writer(struct driver_data *drv_data)
e0c9905e 230{
cf43369d 231 void __iomem *reg = drv_data->ioaddr;
9708c121 232 u8 n_bytes = drv_data->n_bytes;
e0c9905e 233
4a25605f 234 if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
8d94cc50
SS
235 || (drv_data->tx == drv_data->tx_end))
236 return 0;
237
238 write_SSDR(0, reg);
239 drv_data->tx += n_bytes;
240
241 return 1;
e0c9905e
SS
242}
243
8d94cc50 244static int null_reader(struct driver_data *drv_data)
e0c9905e 245{
cf43369d 246 void __iomem *reg = drv_data->ioaddr;
9708c121 247 u8 n_bytes = drv_data->n_bytes;
e0c9905e
SS
248
249 while ((read_SSSR(reg) & SSSR_RNE)
8d94cc50 250 && (drv_data->rx < drv_data->rx_end)) {
e0c9905e
SS
251 read_SSDR(reg);
252 drv_data->rx += n_bytes;
253 }
8d94cc50
SS
254
255 return drv_data->rx == drv_data->rx_end;
e0c9905e
SS
256}
257
8d94cc50 258static int u8_writer(struct driver_data *drv_data)
e0c9905e 259{
cf43369d 260 void __iomem *reg = drv_data->ioaddr;
e0c9905e 261
4a25605f 262 if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
8d94cc50
SS
263 || (drv_data->tx == drv_data->tx_end))
264 return 0;
265
266 write_SSDR(*(u8 *)(drv_data->tx), reg);
267 ++drv_data->tx;
268
269 return 1;
e0c9905e
SS
270}
271
8d94cc50 272static int u8_reader(struct driver_data *drv_data)
e0c9905e 273{
cf43369d 274 void __iomem *reg = drv_data->ioaddr;
e0c9905e
SS
275
276 while ((read_SSSR(reg) & SSSR_RNE)
8d94cc50 277 && (drv_data->rx < drv_data->rx_end)) {
e0c9905e
SS
278 *(u8 *)(drv_data->rx) = read_SSDR(reg);
279 ++drv_data->rx;
280 }
8d94cc50
SS
281
282 return drv_data->rx == drv_data->rx_end;
e0c9905e
SS
283}
284
8d94cc50 285static int u16_writer(struct driver_data *drv_data)
e0c9905e 286{
cf43369d 287 void __iomem *reg = drv_data->ioaddr;
e0c9905e 288
4a25605f 289 if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
8d94cc50
SS
290 || (drv_data->tx == drv_data->tx_end))
291 return 0;
292
293 write_SSDR(*(u16 *)(drv_data->tx), reg);
294 drv_data->tx += 2;
295
296 return 1;
e0c9905e
SS
297}
298
8d94cc50 299static int u16_reader(struct driver_data *drv_data)
e0c9905e 300{
cf43369d 301 void __iomem *reg = drv_data->ioaddr;
e0c9905e
SS
302
303 while ((read_SSSR(reg) & SSSR_RNE)
8d94cc50 304 && (drv_data->rx < drv_data->rx_end)) {
e0c9905e
SS
305 *(u16 *)(drv_data->rx) = read_SSDR(reg);
306 drv_data->rx += 2;
307 }
8d94cc50
SS
308
309 return drv_data->rx == drv_data->rx_end;
e0c9905e 310}
8d94cc50
SS
311
312static int u32_writer(struct driver_data *drv_data)
e0c9905e 313{
cf43369d 314 void __iomem *reg = drv_data->ioaddr;
e0c9905e 315
4a25605f 316 if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
8d94cc50
SS
317 || (drv_data->tx == drv_data->tx_end))
318 return 0;
319
320 write_SSDR(*(u32 *)(drv_data->tx), reg);
321 drv_data->tx += 4;
322
323 return 1;
e0c9905e
SS
324}
325
8d94cc50 326static int u32_reader(struct driver_data *drv_data)
e0c9905e 327{
cf43369d 328 void __iomem *reg = drv_data->ioaddr;
e0c9905e
SS
329
330 while ((read_SSSR(reg) & SSSR_RNE)
8d94cc50 331 && (drv_data->rx < drv_data->rx_end)) {
e0c9905e
SS
332 *(u32 *)(drv_data->rx) = read_SSDR(reg);
333 drv_data->rx += 4;
334 }
8d94cc50
SS
335
336 return drv_data->rx == drv_data->rx_end;
e0c9905e
SS
337}
338
cd7bed00 339void *pxa2xx_spi_next_transfer(struct driver_data *drv_data)
e0c9905e
SS
340{
341 struct spi_message *msg = drv_data->cur_msg;
342 struct spi_transfer *trans = drv_data->cur_transfer;
343
344 /* Move to next transfer */
345 if (trans->transfer_list.next != &msg->transfers) {
346 drv_data->cur_transfer =
347 list_entry(trans->transfer_list.next,
348 struct spi_transfer,
349 transfer_list);
350 return RUNNING_STATE;
351 } else
352 return DONE_STATE;
353}
354
e0c9905e 355/* caller already set message->status; dma and pio irqs are blocked */
5daa3ba0 356static void giveback(struct driver_data *drv_data)
e0c9905e
SS
357{
358 struct spi_transfer* last_transfer;
5daa3ba0 359 struct spi_message *msg;
e0c9905e 360
5daa3ba0
SS
361 msg = drv_data->cur_msg;
362 drv_data->cur_msg = NULL;
363 drv_data->cur_transfer = NULL;
5daa3ba0 364
23e2c2aa 365 last_transfer = list_last_entry(&msg->transfers, struct spi_transfer,
e0c9905e
SS
366 transfer_list);
367
8423597d
NF
368 /* Delay if requested before any change in chip select */
369 if (last_transfer->delay_usecs)
370 udelay(last_transfer->delay_usecs);
371
372 /* Drop chip select UNLESS cs_change is true or we are returning
373 * a message with an error, or next message is for another chip
374 */
e0c9905e 375 if (!last_transfer->cs_change)
a7bb3909 376 cs_deassert(drv_data);
8423597d
NF
377 else {
378 struct spi_message *next_msg;
379
380 /* Holding of cs was hinted, but we need to make sure
381 * the next message is for the same chip. Don't waste
382 * time with the following tests unless this was hinted.
383 *
384 * We cannot postpone this until pump_messages, because
385 * after calling msg->complete (below) the driver that
386 * sent the current message could be unloaded, which
387 * could invalidate the cs_control() callback...
388 */
389
390 /* get a pointer to the next message, if any */
7f86bde9 391 next_msg = spi_get_next_queued_message(drv_data->master);
8423597d
NF
392
393 /* see if the next and current messages point
394 * to the same chip
395 */
396 if (next_msg && next_msg->spi != msg->spi)
397 next_msg = NULL;
398 if (!next_msg || msg->state == ERROR_STATE)
a7bb3909 399 cs_deassert(drv_data);
8423597d 400 }
e0c9905e 401
7f86bde9 402 spi_finalize_current_message(drv_data->master);
a7bb3909 403 drv_data->cur_chip = NULL;
e0c9905e
SS
404}
405
579d3bb2
SAS
406static void reset_sccr1(struct driver_data *drv_data)
407{
408 void __iomem *reg = drv_data->ioaddr;
409 struct chip_data *chip = drv_data->cur_chip;
410 u32 sccr1_reg;
411
412 sccr1_reg = read_SSCR1(reg) & ~drv_data->int_cr1;
413 sccr1_reg &= ~SSCR1_RFT;
414 sccr1_reg |= chip->threshold;
415 write_SSCR1(sccr1_reg, reg);
416}
417
8d94cc50 418static void int_error_stop(struct driver_data *drv_data, const char* msg)
e0c9905e 419{
cf43369d 420 void __iomem *reg = drv_data->ioaddr;
e0c9905e 421
8d94cc50 422 /* Stop and reset SSP */
2a8626a9 423 write_SSSR_CS(drv_data, drv_data->clear_sr);
579d3bb2 424 reset_sccr1(drv_data);
2a8626a9 425 if (!pxa25x_ssp_comp(drv_data))
8d94cc50 426 write_SSTO(0, reg);
cd7bed00 427 pxa2xx_spi_flush(drv_data);
8d94cc50 428 write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg);
e0c9905e 429
8d94cc50 430 dev_err(&drv_data->pdev->dev, "%s\n", msg);
e0c9905e 431
8d94cc50
SS
432 drv_data->cur_msg->state = ERROR_STATE;
433 tasklet_schedule(&drv_data->pump_transfers);
434}
5daa3ba0 435
8d94cc50
SS
436static void int_transfer_complete(struct driver_data *drv_data)
437{
cf43369d 438 void __iomem *reg = drv_data->ioaddr;
e0c9905e 439
8d94cc50 440 /* Stop SSP */
2a8626a9 441 write_SSSR_CS(drv_data, drv_data->clear_sr);
579d3bb2 442 reset_sccr1(drv_data);
2a8626a9 443 if (!pxa25x_ssp_comp(drv_data))
8d94cc50 444 write_SSTO(0, reg);
e0c9905e 445
25985edc 446 /* Update total byte transferred return count actual bytes read */
8d94cc50
SS
447 drv_data->cur_msg->actual_length += drv_data->len -
448 (drv_data->rx_end - drv_data->rx);
e0c9905e 449
8423597d
NF
450 /* Transfer delays and chip select release are
451 * handled in pump_transfers or giveback
452 */
e0c9905e 453
8d94cc50 454 /* Move to next transfer */
cd7bed00 455 drv_data->cur_msg->state = pxa2xx_spi_next_transfer(drv_data);
e0c9905e 456
8d94cc50
SS
457 /* Schedule transfer tasklet */
458 tasklet_schedule(&drv_data->pump_transfers);
459}
e0c9905e 460
8d94cc50
SS
461static irqreturn_t interrupt_transfer(struct driver_data *drv_data)
462{
cf43369d 463 void __iomem *reg = drv_data->ioaddr;
e0c9905e 464
8d94cc50
SS
465 u32 irq_mask = (read_SSCR1(reg) & SSCR1_TIE) ?
466 drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS;
e0c9905e 467
8d94cc50 468 u32 irq_status = read_SSSR(reg) & irq_mask;
e0c9905e 469
8d94cc50
SS
470 if (irq_status & SSSR_ROR) {
471 int_error_stop(drv_data, "interrupt_transfer: fifo overrun");
472 return IRQ_HANDLED;
473 }
e0c9905e 474
8d94cc50
SS
475 if (irq_status & SSSR_TINT) {
476 write_SSSR(SSSR_TINT, reg);
477 if (drv_data->read(drv_data)) {
478 int_transfer_complete(drv_data);
479 return IRQ_HANDLED;
480 }
481 }
e0c9905e 482
8d94cc50
SS
483 /* Drain rx fifo, Fill tx fifo and prevent overruns */
484 do {
485 if (drv_data->read(drv_data)) {
486 int_transfer_complete(drv_data);
487 return IRQ_HANDLED;
488 }
489 } while (drv_data->write(drv_data));
e0c9905e 490
8d94cc50
SS
491 if (drv_data->read(drv_data)) {
492 int_transfer_complete(drv_data);
493 return IRQ_HANDLED;
494 }
e0c9905e 495
8d94cc50 496 if (drv_data->tx == drv_data->tx_end) {
579d3bb2
SAS
497 u32 bytes_left;
498 u32 sccr1_reg;
499
500 sccr1_reg = read_SSCR1(reg);
501 sccr1_reg &= ~SSCR1_TIE;
502
503 /*
504 * PXA25x_SSP has no timeout, set up rx threshould for the
25985edc 505 * remaining RX bytes.
579d3bb2 506 */
2a8626a9 507 if (pxa25x_ssp_comp(drv_data)) {
579d3bb2
SAS
508
509 sccr1_reg &= ~SSCR1_RFT;
510
511 bytes_left = drv_data->rx_end - drv_data->rx;
512 switch (drv_data->n_bytes) {
513 case 4:
514 bytes_left >>= 1;
515 case 2:
516 bytes_left >>= 1;
8d94cc50 517 }
579d3bb2
SAS
518
519 if (bytes_left > RX_THRESH_DFLT)
520 bytes_left = RX_THRESH_DFLT;
521
522 sccr1_reg |= SSCR1_RxTresh(bytes_left);
e0c9905e 523 }
579d3bb2 524 write_SSCR1(sccr1_reg, reg);
e0c9905e
SS
525 }
526
5daa3ba0
SS
527 /* We did something */
528 return IRQ_HANDLED;
e0c9905e
SS
529}
530
7d12e780 531static irqreturn_t ssp_int(int irq, void *dev_id)
e0c9905e 532{
c7bec5ab 533 struct driver_data *drv_data = dev_id;
cf43369d 534 void __iomem *reg = drv_data->ioaddr;
7d94a505 535 u32 sccr1_reg;
49cbb1e0
SAS
536 u32 mask = drv_data->mask_sr;
537 u32 status;
538
7d94a505
MW
539 /*
540 * The IRQ might be shared with other peripherals so we must first
541 * check that are we RPM suspended or not. If we are we assume that
542 * the IRQ was not for us (we shouldn't be RPM suspended when the
543 * interrupt is enabled).
544 */
545 if (pm_runtime_suspended(&drv_data->pdev->dev))
546 return IRQ_NONE;
547
269e4a41
MW
548 /*
549 * If the device is not yet in RPM suspended state and we get an
550 * interrupt that is meant for another device, check if status bits
551 * are all set to one. That means that the device is already
552 * powered off.
553 */
49cbb1e0 554 status = read_SSSR(reg);
269e4a41
MW
555 if (status == ~0)
556 return IRQ_NONE;
557
558 sccr1_reg = read_SSCR1(reg);
49cbb1e0
SAS
559
560 /* Ignore possible writes if we don't need to write */
561 if (!(sccr1_reg & SSCR1_TIE))
562 mask &= ~SSSR_TFS;
563
564 if (!(status & mask))
565 return IRQ_NONE;
e0c9905e
SS
566
567 if (!drv_data->cur_msg) {
5daa3ba0
SS
568
569 write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg);
570 write_SSCR1(read_SSCR1(reg) & ~drv_data->int_cr1, reg);
2a8626a9 571 if (!pxa25x_ssp_comp(drv_data))
5daa3ba0 572 write_SSTO(0, reg);
2a8626a9 573 write_SSSR_CS(drv_data, drv_data->clear_sr);
5daa3ba0 574
f6bd03a7
JN
575 dev_err(&drv_data->pdev->dev,
576 "bad message state in interrupt handler\n");
5daa3ba0 577
e0c9905e
SS
578 /* Never fail */
579 return IRQ_HANDLED;
580 }
581
582 return drv_data->transfer_handler(drv_data);
583}
584
3343b7a6 585static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate)
2f1a74e5 586{
3343b7a6
MW
587 unsigned long ssp_clk = drv_data->max_clk_rate;
588 const struct ssp_device *ssp = drv_data->ssp;
589
590 rate = min_t(int, ssp_clk, rate);
2f1a74e5 591
2a8626a9 592 if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP)
2f1a74e5 593 return ((ssp_clk / (2 * rate) - 1) & 0xff) << 8;
594 else
595 return ((ssp_clk / rate - 1) & 0xfff) << 8;
596}
597
e0c9905e
SS
598static void pump_transfers(unsigned long data)
599{
600 struct driver_data *drv_data = (struct driver_data *)data;
601 struct spi_message *message = NULL;
602 struct spi_transfer *transfer = NULL;
603 struct spi_transfer *previous = NULL;
604 struct chip_data *chip = NULL;
cf43369d 605 void __iomem *reg = drv_data->ioaddr;
9708c121
SS
606 u32 clk_div = 0;
607 u8 bits = 0;
608 u32 speed = 0;
609 u32 cr0;
8d94cc50
SS
610 u32 cr1;
611 u32 dma_thresh = drv_data->cur_chip->dma_threshold;
612 u32 dma_burst = drv_data->cur_chip->dma_burst_size;
e0c9905e
SS
613
614 /* Get current state information */
615 message = drv_data->cur_msg;
616 transfer = drv_data->cur_transfer;
617 chip = drv_data->cur_chip;
618
619 /* Handle for abort */
620 if (message->state == ERROR_STATE) {
621 message->status = -EIO;
5daa3ba0 622 giveback(drv_data);
e0c9905e
SS
623 return;
624 }
625
626 /* Handle end of message */
627 if (message->state == DONE_STATE) {
628 message->status = 0;
5daa3ba0 629 giveback(drv_data);
e0c9905e
SS
630 return;
631 }
632
8423597d 633 /* Delay if requested at end of transfer before CS change */
e0c9905e
SS
634 if (message->state == RUNNING_STATE) {
635 previous = list_entry(transfer->transfer_list.prev,
636 struct spi_transfer,
637 transfer_list);
638 if (previous->delay_usecs)
639 udelay(previous->delay_usecs);
8423597d
NF
640
641 /* Drop chip select only if cs_change is requested */
642 if (previous->cs_change)
a7bb3909 643 cs_deassert(drv_data);
e0c9905e
SS
644 }
645
cd7bed00
MW
646 /* Check if we can DMA this transfer */
647 if (!pxa2xx_spi_dma_is_possible(transfer->len) && chip->enable_dma) {
7e964455
NF
648
649 /* reject already-mapped transfers; PIO won't always work */
650 if (message->is_dma_mapped
651 || transfer->rx_dma || transfer->tx_dma) {
652 dev_err(&drv_data->pdev->dev,
f6bd03a7
JN
653 "pump_transfers: mapped transfer length of "
654 "%u is greater than %d\n",
7e964455
NF
655 transfer->len, MAX_DMA_LEN);
656 message->status = -EINVAL;
657 giveback(drv_data);
658 return;
659 }
660
661 /* warn ... we force this to PIO mode */
f6bd03a7
JN
662 dev_warn_ratelimited(&message->spi->dev,
663 "pump_transfers: DMA disabled for transfer length %ld "
664 "greater than %d\n",
665 (long)drv_data->len, MAX_DMA_LEN);
8d94cc50
SS
666 }
667
e0c9905e 668 /* Setup the transfer state based on the type of transfer */
cd7bed00 669 if (pxa2xx_spi_flush(drv_data) == 0) {
e0c9905e
SS
670 dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
671 message->status = -EIO;
5daa3ba0 672 giveback(drv_data);
e0c9905e
SS
673 return;
674 }
9708c121 675 drv_data->n_bytes = chip->n_bytes;
e0c9905e
SS
676 drv_data->tx = (void *)transfer->tx_buf;
677 drv_data->tx_end = drv_data->tx + transfer->len;
678 drv_data->rx = transfer->rx_buf;
679 drv_data->rx_end = drv_data->rx + transfer->len;
680 drv_data->rx_dma = transfer->rx_dma;
681 drv_data->tx_dma = transfer->tx_dma;
cd7bed00 682 drv_data->len = transfer->len;
e0c9905e
SS
683 drv_data->write = drv_data->tx ? chip->write : null_writer;
684 drv_data->read = drv_data->rx ? chip->read : null_reader;
9708c121
SS
685
686 /* Change speed and bit per word on a per transfer */
8d94cc50 687 cr0 = chip->cr0;
9708c121
SS
688 if (transfer->speed_hz || transfer->bits_per_word) {
689
9708c121
SS
690 bits = chip->bits_per_word;
691 speed = chip->speed_hz;
692
693 if (transfer->speed_hz)
694 speed = transfer->speed_hz;
695
696 if (transfer->bits_per_word)
697 bits = transfer->bits_per_word;
698
3343b7a6 699 clk_div = ssp_get_clk_div(drv_data, speed);
9708c121
SS
700
701 if (bits <= 8) {
702 drv_data->n_bytes = 1;
9708c121
SS
703 drv_data->read = drv_data->read != null_reader ?
704 u8_reader : null_reader;
705 drv_data->write = drv_data->write != null_writer ?
706 u8_writer : null_writer;
707 } else if (bits <= 16) {
708 drv_data->n_bytes = 2;
9708c121
SS
709 drv_data->read = drv_data->read != null_reader ?
710 u16_reader : null_reader;
711 drv_data->write = drv_data->write != null_writer ?
712 u16_writer : null_writer;
713 } else if (bits <= 32) {
714 drv_data->n_bytes = 4;
9708c121
SS
715 drv_data->read = drv_data->read != null_reader ?
716 u32_reader : null_reader;
717 drv_data->write = drv_data->write != null_writer ?
718 u32_writer : null_writer;
719 }
8d94cc50
SS
720 /* if bits/word is changed in dma mode, then must check the
721 * thresholds and burst also */
722 if (chip->enable_dma) {
cd7bed00
MW
723 if (pxa2xx_spi_set_dma_burst_and_threshold(chip,
724 message->spi,
8d94cc50
SS
725 bits, &dma_burst,
726 &dma_thresh))
f6bd03a7
JN
727 dev_warn_ratelimited(&message->spi->dev,
728 "pump_transfers: DMA burst size reduced to match bits_per_word\n");
8d94cc50 729 }
9708c121
SS
730
731 cr0 = clk_div
732 | SSCR0_Motorola
5daa3ba0 733 | SSCR0_DataSize(bits > 16 ? bits - 16 : bits)
9708c121
SS
734 | SSCR0_SSE
735 | (bits > 16 ? SSCR0_EDSS : 0);
9708c121
SS
736 }
737
e0c9905e
SS
738 message->state = RUNNING_STATE;
739
7e964455 740 drv_data->dma_mapped = 0;
cd7bed00
MW
741 if (pxa2xx_spi_dma_is_possible(drv_data->len))
742 drv_data->dma_mapped = pxa2xx_spi_map_dma_buffers(drv_data);
7e964455 743 if (drv_data->dma_mapped) {
e0c9905e
SS
744
745 /* Ensure we have the correct interrupt handler */
cd7bed00
MW
746 drv_data->transfer_handler = pxa2xx_spi_dma_transfer;
747
748 pxa2xx_spi_dma_prepare(drv_data, dma_burst);
e0c9905e 749
8d94cc50
SS
750 /* Clear status and start DMA engine */
751 cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1;
e0c9905e 752 write_SSSR(drv_data->clear_sr, reg);
cd7bed00
MW
753
754 pxa2xx_spi_dma_start(drv_data);
e0c9905e
SS
755 } else {
756 /* Ensure we have the correct interrupt handler */
757 drv_data->transfer_handler = interrupt_transfer;
758
8d94cc50
SS
759 /* Clear status */
760 cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1;
2a8626a9 761 write_SSSR_CS(drv_data, drv_data->clear_sr);
8d94cc50
SS
762 }
763
a0d2642e
MW
764 if (is_lpss_ssp(drv_data)) {
765 if ((read_SSIRF(reg) & 0xff) != chip->lpss_rx_threshold)
766 write_SSIRF(chip->lpss_rx_threshold, reg);
767 if ((read_SSITF(reg) & 0xffff) != chip->lpss_tx_threshold)
768 write_SSITF(chip->lpss_tx_threshold, reg);
769 }
770
8d94cc50
SS
771 /* see if we need to reload the config registers */
772 if ((read_SSCR0(reg) != cr0)
773 || (read_SSCR1(reg) & SSCR1_CHANGE_MASK) !=
774 (cr1 & SSCR1_CHANGE_MASK)) {
775
b97c74bd 776 /* stop the SSP, and update the other bits */
8d94cc50 777 write_SSCR0(cr0 & ~SSCR0_SSE, reg);
2a8626a9 778 if (!pxa25x_ssp_comp(drv_data))
e0c9905e 779 write_SSTO(chip->timeout, reg);
b97c74bd
NF
780 /* first set CR1 without interrupt and service enables */
781 write_SSCR1(cr1 & SSCR1_CHANGE_MASK, reg);
782 /* restart the SSP */
8d94cc50 783 write_SSCR0(cr0, reg);
b97c74bd 784
8d94cc50 785 } else {
2a8626a9 786 if (!pxa25x_ssp_comp(drv_data))
8d94cc50 787 write_SSTO(chip->timeout, reg);
e0c9905e 788 }
b97c74bd 789
a7bb3909 790 cs_assert(drv_data);
b97c74bd
NF
791
792 /* after chip select, release the data by enabling service
793 * requests and interrupts, without changing any mode bits */
794 write_SSCR1(cr1, reg);
e0c9905e
SS
795}
796
7f86bde9
MW
797static int pxa2xx_spi_transfer_one_message(struct spi_master *master,
798 struct spi_message *msg)
e0c9905e 799{
7f86bde9 800 struct driver_data *drv_data = spi_master_get_devdata(master);
e0c9905e 801
7f86bde9 802 drv_data->cur_msg = msg;
e0c9905e
SS
803 /* Initial message state*/
804 drv_data->cur_msg->state = START_STATE;
805 drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
806 struct spi_transfer,
807 transfer_list);
808
8d94cc50
SS
809 /* prepare to setup the SSP, in pump_transfers, using the per
810 * chip configuration */
e0c9905e 811 drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
e0c9905e
SS
812
813 /* Mark as busy and launch transfers */
814 tasklet_schedule(&drv_data->pump_transfers);
e0c9905e
SS
815 return 0;
816}
817
7d94a505
MW
818static int pxa2xx_spi_unprepare_transfer(struct spi_master *master)
819{
820 struct driver_data *drv_data = spi_master_get_devdata(master);
821
822 /* Disable the SSP now */
823 write_SSCR0(read_SSCR0(drv_data->ioaddr) & ~SSCR0_SSE,
824 drv_data->ioaddr);
825
7d94a505
MW
826 return 0;
827}
828
a7bb3909
EM
829static int setup_cs(struct spi_device *spi, struct chip_data *chip,
830 struct pxa2xx_spi_chip *chip_info)
831{
832 int err = 0;
833
834 if (chip == NULL || chip_info == NULL)
835 return 0;
836
837 /* NOTE: setup() can be called multiple times, possibly with
838 * different chip_info, release previously requested GPIO
839 */
840 if (gpio_is_valid(chip->gpio_cs))
841 gpio_free(chip->gpio_cs);
842
843 /* If (*cs_control) is provided, ignore GPIO chip select */
844 if (chip_info->cs_control) {
845 chip->cs_control = chip_info->cs_control;
846 return 0;
847 }
848
849 if (gpio_is_valid(chip_info->gpio_cs)) {
850 err = gpio_request(chip_info->gpio_cs, "SPI_CS");
851 if (err) {
f6bd03a7
JN
852 dev_err(&spi->dev, "failed to request chip select GPIO%d\n",
853 chip_info->gpio_cs);
a7bb3909
EM
854 return err;
855 }
856
857 chip->gpio_cs = chip_info->gpio_cs;
858 chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
859
860 err = gpio_direction_output(chip->gpio_cs,
861 !chip->gpio_cs_inverted);
862 }
863
864 return err;
865}
866
e0c9905e
SS
867static int setup(struct spi_device *spi)
868{
869 struct pxa2xx_spi_chip *chip_info = NULL;
870 struct chip_data *chip;
871 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
872 unsigned int clk_div;
a0d2642e
MW
873 uint tx_thres, tx_hi_thres, rx_thres;
874
875 if (is_lpss_ssp(drv_data)) {
876 tx_thres = LPSS_TX_LOTHRESH_DFLT;
877 tx_hi_thres = LPSS_TX_HITHRESH_DFLT;
878 rx_thres = LPSS_RX_THRESH_DFLT;
879 } else {
880 tx_thres = TX_THRESH_DFLT;
881 tx_hi_thres = 0;
882 rx_thres = RX_THRESH_DFLT;
883 }
e0c9905e 884
8d94cc50 885 /* Only alloc on first setup */
e0c9905e 886 chip = spi_get_ctldata(spi);
8d94cc50 887 if (!chip) {
e0c9905e 888 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
8d94cc50
SS
889 if (!chip) {
890 dev_err(&spi->dev,
891 "failed setup: can't allocate chip data\n");
e0c9905e 892 return -ENOMEM;
8d94cc50 893 }
e0c9905e 894
2a8626a9
SAS
895 if (drv_data->ssp_type == CE4100_SSP) {
896 if (spi->chip_select > 4) {
f6bd03a7
JN
897 dev_err(&spi->dev,
898 "failed setup: cs number must not be > 4.\n");
2a8626a9
SAS
899 kfree(chip);
900 return -EINVAL;
901 }
902
903 chip->frm = spi->chip_select;
904 } else
905 chip->gpio_cs = -1;
e0c9905e 906 chip->enable_dma = 0;
f1f640a9 907 chip->timeout = TIMOUT_DFLT;
e0c9905e
SS
908 }
909
8d94cc50
SS
910 /* protocol drivers may change the chip settings, so...
911 * if chip_info exists, use it */
912 chip_info = spi->controller_data;
913
e0c9905e 914 /* chip_info isn't always needed */
8d94cc50 915 chip->cr1 = 0;
e0c9905e 916 if (chip_info) {
f1f640a9
VS
917 if (chip_info->timeout)
918 chip->timeout = chip_info->timeout;
919 if (chip_info->tx_threshold)
920 tx_thres = chip_info->tx_threshold;
a0d2642e
MW
921 if (chip_info->tx_hi_threshold)
922 tx_hi_thres = chip_info->tx_hi_threshold;
f1f640a9
VS
923 if (chip_info->rx_threshold)
924 rx_thres = chip_info->rx_threshold;
925 chip->enable_dma = drv_data->master_info->enable_dma;
e0c9905e 926 chip->dma_threshold = 0;
e0c9905e
SS
927 if (chip_info->enable_loopback)
928 chip->cr1 = SSCR1_LBM;
a3496855
MW
929 } else if (ACPI_HANDLE(&spi->dev)) {
930 /*
931 * Slave devices enumerated from ACPI namespace don't
932 * usually have chip_info but we still might want to use
933 * DMA with them.
934 */
935 chip->enable_dma = drv_data->master_info->enable_dma;
e0c9905e
SS
936 }
937
f1f640a9
VS
938 chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) |
939 (SSCR1_TxTresh(tx_thres) & SSCR1_TFT);
940
a0d2642e
MW
941 chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres);
942 chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres)
943 | SSITF_TxHiThresh(tx_hi_thres);
944
8d94cc50
SS
945 /* set dma burst and threshold outside of chip_info path so that if
946 * chip_info goes away after setting chip->enable_dma, the
947 * burst and threshold can still respond to changes in bits_per_word */
948 if (chip->enable_dma) {
949 /* set up legal burst and threshold for dma */
cd7bed00
MW
950 if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi,
951 spi->bits_per_word,
8d94cc50
SS
952 &chip->dma_burst_size,
953 &chip->dma_threshold)) {
f6bd03a7
JN
954 dev_warn(&spi->dev,
955 "in setup: DMA burst size reduced to match bits_per_word\n");
8d94cc50
SS
956 }
957 }
958
3343b7a6 959 clk_div = ssp_get_clk_div(drv_data, spi->max_speed_hz);
9708c121 960 chip->speed_hz = spi->max_speed_hz;
e0c9905e
SS
961
962 chip->cr0 = clk_div
963 | SSCR0_Motorola
5daa3ba0
SS
964 | SSCR0_DataSize(spi->bits_per_word > 16 ?
965 spi->bits_per_word - 16 : spi->bits_per_word)
e0c9905e
SS
966 | SSCR0_SSE
967 | (spi->bits_per_word > 16 ? SSCR0_EDSS : 0);
7f6ee1ad
JC
968 chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH);
969 chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0)
970 | (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0);
e0c9905e 971
b833172f
MW
972 if (spi->mode & SPI_LOOP)
973 chip->cr1 |= SSCR1_LBM;
974
e0c9905e 975 /* NOTE: PXA25x_SSP _could_ use external clocking ... */
2a8626a9 976 if (!pxa25x_ssp_comp(drv_data))
7d077197 977 dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
3343b7a6 978 drv_data->max_clk_rate
c9840daa
EM
979 / (1 + ((chip->cr0 & SSCR0_SCR(0xfff)) >> 8)),
980 chip->enable_dma ? "DMA" : "PIO");
e0c9905e 981 else
7d077197 982 dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
3343b7a6 983 drv_data->max_clk_rate / 2
c9840daa
EM
984 / (1 + ((chip->cr0 & SSCR0_SCR(0x0ff)) >> 8)),
985 chip->enable_dma ? "DMA" : "PIO");
e0c9905e
SS
986
987 if (spi->bits_per_word <= 8) {
988 chip->n_bytes = 1;
e0c9905e
SS
989 chip->read = u8_reader;
990 chip->write = u8_writer;
991 } else if (spi->bits_per_word <= 16) {
992 chip->n_bytes = 2;
e0c9905e
SS
993 chip->read = u16_reader;
994 chip->write = u16_writer;
995 } else if (spi->bits_per_word <= 32) {
996 chip->cr0 |= SSCR0_EDSS;
997 chip->n_bytes = 4;
e0c9905e
SS
998 chip->read = u32_reader;
999 chip->write = u32_writer;
e0c9905e 1000 }
9708c121 1001 chip->bits_per_word = spi->bits_per_word;
e0c9905e
SS
1002
1003 spi_set_ctldata(spi, chip);
1004
2a8626a9
SAS
1005 if (drv_data->ssp_type == CE4100_SSP)
1006 return 0;
1007
a7bb3909 1008 return setup_cs(spi, chip, chip_info);
e0c9905e
SS
1009}
1010
0ffa0285 1011static void cleanup(struct spi_device *spi)
e0c9905e 1012{
0ffa0285 1013 struct chip_data *chip = spi_get_ctldata(spi);
2a8626a9 1014 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
e0c9905e 1015
7348d82a
DR
1016 if (!chip)
1017 return;
1018
2a8626a9 1019 if (drv_data->ssp_type != CE4100_SSP && gpio_is_valid(chip->gpio_cs))
a7bb3909
EM
1020 gpio_free(chip->gpio_cs);
1021
e0c9905e
SS
1022 kfree(chip);
1023}
1024
a3496855 1025#ifdef CONFIG_ACPI
a3496855
MW
1026static struct pxa2xx_spi_master *
1027pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
1028{
1029 struct pxa2xx_spi_master *pdata;
a3496855
MW
1030 struct acpi_device *adev;
1031 struct ssp_device *ssp;
1032 struct resource *res;
1033 int devid;
1034
1035 if (!ACPI_HANDLE(&pdev->dev) ||
1036 acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev))
1037 return NULL;
1038
cc0ee987 1039 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
a3496855
MW
1040 if (!pdata) {
1041 dev_err(&pdev->dev,
1042 "failed to allocate memory for platform data\n");
1043 return NULL;
1044 }
1045
1046 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1047 if (!res)
1048 return NULL;
1049
1050 ssp = &pdata->ssp;
1051
1052 ssp->phys_base = res->start;
cbfd6a21
SK
1053 ssp->mmio_base = devm_ioremap_resource(&pdev->dev, res);
1054 if (IS_ERR(ssp->mmio_base))
6dc81f6f 1055 return NULL;
a3496855
MW
1056
1057 ssp->clk = devm_clk_get(&pdev->dev, NULL);
1058 ssp->irq = platform_get_irq(pdev, 0);
1059 ssp->type = LPSS_SSP;
1060 ssp->pdev = pdev;
1061
1062 ssp->port_id = -1;
1063 if (adev->pnp.unique_id && !kstrtoint(adev->pnp.unique_id, 0, &devid))
1064 ssp->port_id = devid;
1065
1066 pdata->num_chipselect = 1;
cddb339b 1067 pdata->enable_dma = true;
483c3191
MW
1068 pdata->tx_chan_id = -1;
1069 pdata->rx_chan_id = -1;
a3496855
MW
1070
1071 return pdata;
1072}
1073
1074static struct acpi_device_id pxa2xx_spi_acpi_match[] = {
1075 { "INT33C0", 0 },
1076 { "INT33C1", 0 },
54acbd96
MW
1077 { "INT3430", 0 },
1078 { "INT3431", 0 },
4b30f2a1 1079 { "80860F0E", 0 },
a3496855
MW
1080 { },
1081};
1082MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match);
1083#else
1084static inline struct pxa2xx_spi_master *
1085pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
1086{
1087 return NULL;
1088}
1089#endif
1090
fd4a319b 1091static int pxa2xx_spi_probe(struct platform_device *pdev)
e0c9905e
SS
1092{
1093 struct device *dev = &pdev->dev;
1094 struct pxa2xx_spi_master *platform_info;
1095 struct spi_master *master;
65a00a20 1096 struct driver_data *drv_data;
2f1a74e5 1097 struct ssp_device *ssp;
65a00a20 1098 int status;
e0c9905e 1099
851bacf5
MW
1100 platform_info = dev_get_platdata(dev);
1101 if (!platform_info) {
a3496855
MW
1102 platform_info = pxa2xx_spi_acpi_get_pdata(pdev);
1103 if (!platform_info) {
1104 dev_err(&pdev->dev, "missing platform data\n");
1105 return -ENODEV;
1106 }
851bacf5 1107 }
e0c9905e 1108
baffe169 1109 ssp = pxa_ssp_request(pdev->id, pdev->name);
851bacf5
MW
1110 if (!ssp)
1111 ssp = &platform_info->ssp;
1112
1113 if (!ssp->mmio_base) {
1114 dev_err(&pdev->dev, "failed to get ssp\n");
e0c9905e
SS
1115 return -ENODEV;
1116 }
1117
1118 /* Allocate master with space for drv_data and null dma buffer */
1119 master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
1120 if (!master) {
65a00a20 1121 dev_err(&pdev->dev, "cannot alloc spi_master\n");
baffe169 1122 pxa_ssp_free(ssp);
e0c9905e
SS
1123 return -ENOMEM;
1124 }
1125 drv_data = spi_master_get_devdata(master);
1126 drv_data->master = master;
1127 drv_data->master_info = platform_info;
1128 drv_data->pdev = pdev;
2f1a74e5 1129 drv_data->ssp = ssp;
e0c9905e 1130
21486af0 1131 master->dev.parent = &pdev->dev;
21486af0 1132 master->dev.of_node = pdev->dev.of_node;
e7db06b5 1133 /* the spi->mode bits understood by this driver: */
b833172f 1134 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP;
e7db06b5 1135
851bacf5 1136 master->bus_num = ssp->port_id;
e0c9905e 1137 master->num_chipselect = platform_info->num_chipselect;
7ad0ba91 1138 master->dma_alignment = DMA_ALIGNMENT;
e0c9905e
SS
1139 master->cleanup = cleanup;
1140 master->setup = setup;
7f86bde9 1141 master->transfer_one_message = pxa2xx_spi_transfer_one_message;
7d94a505 1142 master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer;
7dd62787 1143 master->auto_runtime_pm = true;
e0c9905e 1144
2f1a74e5 1145 drv_data->ssp_type = ssp->type;
2b9b84f4 1146 drv_data->null_dma_buf = (u32 *)PTR_ALIGN(&drv_data[1], DMA_ALIGNMENT);
e0c9905e 1147
2f1a74e5 1148 drv_data->ioaddr = ssp->mmio_base;
1149 drv_data->ssdr_physical = ssp->phys_base + SSDR;
2a8626a9 1150 if (pxa25x_ssp_comp(drv_data)) {
24778be2 1151 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
e0c9905e
SS
1152 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE;
1153 drv_data->dma_cr1 = 0;
1154 drv_data->clear_sr = SSSR_ROR;
1155 drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR;
1156 } else {
24778be2 1157 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
e0c9905e 1158 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE;
5928808e 1159 drv_data->dma_cr1 = DEFAULT_DMA_CR1;
e0c9905e
SS
1160 drv_data->clear_sr = SSSR_ROR | SSSR_TINT;
1161 drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR;
1162 }
1163
49cbb1e0
SAS
1164 status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev),
1165 drv_data);
e0c9905e 1166 if (status < 0) {
65a00a20 1167 dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq);
e0c9905e
SS
1168 goto out_error_master_alloc;
1169 }
1170
1171 /* Setup DMA if requested */
1172 drv_data->tx_channel = -1;
1173 drv_data->rx_channel = -1;
1174 if (platform_info->enable_dma) {
cd7bed00
MW
1175 status = pxa2xx_spi_dma_setup(drv_data);
1176 if (status) {
cddb339b 1177 dev_dbg(dev, "no DMA channels available, using PIO\n");
cd7bed00 1178 platform_info->enable_dma = false;
e0c9905e 1179 }
e0c9905e
SS
1180 }
1181
1182 /* Enable SOC clock */
3343b7a6
MW
1183 clk_prepare_enable(ssp->clk);
1184
1185 drv_data->max_clk_rate = clk_get_rate(ssp->clk);
e0c9905e
SS
1186
1187 /* Load default SSP configuration */
1188 write_SSCR0(0, drv_data->ioaddr);
f1f640a9
VS
1189 write_SSCR1(SSCR1_RxTresh(RX_THRESH_DFLT) |
1190 SSCR1_TxTresh(TX_THRESH_DFLT),
1191 drv_data->ioaddr);
c9840daa 1192 write_SSCR0(SSCR0_SCR(2)
e0c9905e
SS
1193 | SSCR0_Motorola
1194 | SSCR0_DataSize(8),
1195 drv_data->ioaddr);
2a8626a9 1196 if (!pxa25x_ssp_comp(drv_data))
e0c9905e
SS
1197 write_SSTO(0, drv_data->ioaddr);
1198 write_SSPSP(0, drv_data->ioaddr);
1199
a0d2642e
MW
1200 lpss_ssp_setup(drv_data);
1201
7f86bde9
MW
1202 tasklet_init(&drv_data->pump_transfers, pump_transfers,
1203 (unsigned long)drv_data);
e0c9905e
SS
1204
1205 /* Register with the SPI framework */
1206 platform_set_drvdata(pdev, drv_data);
a807fcd0 1207 status = devm_spi_register_master(&pdev->dev, master);
e0c9905e
SS
1208 if (status != 0) {
1209 dev_err(&pdev->dev, "problem registering spi master\n");
7f86bde9 1210 goto out_error_clock_enabled;
e0c9905e
SS
1211 }
1212
7d94a505
MW
1213 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1214 pm_runtime_use_autosuspend(&pdev->dev);
1215 pm_runtime_set_active(&pdev->dev);
1216 pm_runtime_enable(&pdev->dev);
1217
e0c9905e
SS
1218 return status;
1219
e0c9905e 1220out_error_clock_enabled:
3343b7a6 1221 clk_disable_unprepare(ssp->clk);
cd7bed00 1222 pxa2xx_spi_dma_release(drv_data);
2f1a74e5 1223 free_irq(ssp->irq, drv_data);
e0c9905e
SS
1224
1225out_error_master_alloc:
1226 spi_master_put(master);
baffe169 1227 pxa_ssp_free(ssp);
e0c9905e
SS
1228 return status;
1229}
1230
1231static int pxa2xx_spi_remove(struct platform_device *pdev)
1232{
1233 struct driver_data *drv_data = platform_get_drvdata(pdev);
51e911e2 1234 struct ssp_device *ssp;
e0c9905e
SS
1235
1236 if (!drv_data)
1237 return 0;
51e911e2 1238 ssp = drv_data->ssp;
e0c9905e 1239
7d94a505
MW
1240 pm_runtime_get_sync(&pdev->dev);
1241
e0c9905e
SS
1242 /* Disable the SSP at the peripheral and SOC level */
1243 write_SSCR0(0, drv_data->ioaddr);
3343b7a6 1244 clk_disable_unprepare(ssp->clk);
e0c9905e
SS
1245
1246 /* Release DMA */
cd7bed00
MW
1247 if (drv_data->master_info->enable_dma)
1248 pxa2xx_spi_dma_release(drv_data);
e0c9905e 1249
7d94a505
MW
1250 pm_runtime_put_noidle(&pdev->dev);
1251 pm_runtime_disable(&pdev->dev);
1252
e0c9905e 1253 /* Release IRQ */
2f1a74e5 1254 free_irq(ssp->irq, drv_data);
1255
1256 /* Release SSP */
baffe169 1257 pxa_ssp_free(ssp);
e0c9905e 1258
e0c9905e
SS
1259 return 0;
1260}
1261
1262static void pxa2xx_spi_shutdown(struct platform_device *pdev)
1263{
1264 int status = 0;
1265
1266 if ((status = pxa2xx_spi_remove(pdev)) != 0)
1267 dev_err(&pdev->dev, "shutdown failed with %d\n", status);
1268}
1269
382cebb0 1270#ifdef CONFIG_PM_SLEEP
86d2593a 1271static int pxa2xx_spi_suspend(struct device *dev)
e0c9905e 1272{
86d2593a 1273 struct driver_data *drv_data = dev_get_drvdata(dev);
2f1a74e5 1274 struct ssp_device *ssp = drv_data->ssp;
e0c9905e
SS
1275 int status = 0;
1276
7f86bde9 1277 status = spi_master_suspend(drv_data->master);
e0c9905e
SS
1278 if (status != 0)
1279 return status;
1280 write_SSCR0(0, drv_data->ioaddr);
3343b7a6 1281 clk_disable_unprepare(ssp->clk);
e0c9905e
SS
1282
1283 return 0;
1284}
1285
86d2593a 1286static int pxa2xx_spi_resume(struct device *dev)
e0c9905e 1287{
86d2593a 1288 struct driver_data *drv_data = dev_get_drvdata(dev);
2f1a74e5 1289 struct ssp_device *ssp = drv_data->ssp;
e0c9905e
SS
1290 int status = 0;
1291
cd7bed00 1292 pxa2xx_spi_dma_resume(drv_data);
148da331 1293
e0c9905e 1294 /* Enable the SSP clock */
3343b7a6 1295 clk_prepare_enable(ssp->clk);
e0c9905e 1296
c50325f7
CCE
1297 /* Restore LPSS private register bits */
1298 lpss_ssp_setup(drv_data);
1299
e0c9905e 1300 /* Start the queue running */
7f86bde9 1301 status = spi_master_resume(drv_data->master);
e0c9905e 1302 if (status != 0) {
86d2593a 1303 dev_err(dev, "problem starting queue (%d)\n", status);
e0c9905e
SS
1304 return status;
1305 }
1306
1307 return 0;
1308}
7d94a505
MW
1309#endif
1310
1311#ifdef CONFIG_PM_RUNTIME
1312static int pxa2xx_spi_runtime_suspend(struct device *dev)
1313{
1314 struct driver_data *drv_data = dev_get_drvdata(dev);
1315
1316 clk_disable_unprepare(drv_data->ssp->clk);
1317 return 0;
1318}
1319
1320static int pxa2xx_spi_runtime_resume(struct device *dev)
1321{
1322 struct driver_data *drv_data = dev_get_drvdata(dev);
1323
1324 clk_prepare_enable(drv_data->ssp->clk);
1325 return 0;
1326}
1327#endif
86d2593a 1328
47145210 1329static const struct dev_pm_ops pxa2xx_spi_pm_ops = {
7d94a505
MW
1330 SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume)
1331 SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend,
1332 pxa2xx_spi_runtime_resume, NULL)
86d2593a 1333};
e0c9905e
SS
1334
1335static struct platform_driver driver = {
1336 .driver = {
86d2593a
MR
1337 .name = "pxa2xx-spi",
1338 .owner = THIS_MODULE,
86d2593a 1339 .pm = &pxa2xx_spi_pm_ops,
a3496855 1340 .acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match),
e0c9905e 1341 },
fbd29a14 1342 .probe = pxa2xx_spi_probe,
d1e44d9c 1343 .remove = pxa2xx_spi_remove,
e0c9905e 1344 .shutdown = pxa2xx_spi_shutdown,
e0c9905e
SS
1345};
1346
1347static int __init pxa2xx_spi_init(void)
1348{
fbd29a14 1349 return platform_driver_register(&driver);
e0c9905e 1350}
5b61a749 1351subsys_initcall(pxa2xx_spi_init);
e0c9905e
SS
1352
1353static void __exit pxa2xx_spi_exit(void)
1354{
1355 platform_driver_unregister(&driver);
1356}
1357module_exit(pxa2xx_spi_exit);