]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/spi/spi-pxa2xx.c
spi/pxa2xx: fix compile warning in pxa2xx_spi_acpi_get_pdata()
[mirror_ubuntu-bionic-kernel.git] / drivers / spi / spi-pxa2xx.c
CommitLineData
e0c9905e
SS
1/*
2 * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
a0d2642e 3 * Copyright (C) 2013, Intel Corporation
e0c9905e
SS
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
18 */
19
20#include <linux/init.h>
21#include <linux/module.h>
22#include <linux/device.h>
23#include <linux/ioport.h>
24#include <linux/errno.h>
cbfd6a21 25#include <linux/err.h>
e0c9905e
SS
26#include <linux/interrupt.h>
27#include <linux/platform_device.h>
8348c259 28#include <linux/spi/pxa2xx_spi.h>
e0c9905e
SS
29#include <linux/spi/spi.h>
30#include <linux/workqueue.h>
e0c9905e 31#include <linux/delay.h>
a7bb3909 32#include <linux/gpio.h>
5a0e3ad6 33#include <linux/slab.h>
3343b7a6 34#include <linux/clk.h>
7d94a505 35#include <linux/pm_runtime.h>
a3496855 36#include <linux/acpi.h>
e0c9905e
SS
37
38#include <asm/io.h>
39#include <asm/irq.h>
e0c9905e 40#include <asm/delay.h>
e0c9905e 41
cd7bed00 42#include "spi-pxa2xx.h"
e0c9905e
SS
43
44MODULE_AUTHOR("Stephen Street");
037cdafe 45MODULE_DESCRIPTION("PXA2xx SSP SPI Controller");
e0c9905e 46MODULE_LICENSE("GPL");
7e38c3c4 47MODULE_ALIAS("platform:pxa2xx-spi");
e0c9905e
SS
48
49#define MAX_BUSES 3
50
f1f640a9
VS
51#define TIMOUT_DFLT 1000
52
b97c74bd
NF
53/*
54 * for testing SSCR1 changes that require SSP restart, basically
55 * everything except the service and interrupt enables, the pxa270 developer
56 * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this
57 * list, but the PXA255 dev man says all bits without really meaning the
58 * service and interrupt enables
59 */
60#define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
8d94cc50 61 | SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
b97c74bd
NF
62 | SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
63 | SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
64 | SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \
65 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
8d94cc50 66
a0d2642e
MW
67#define LPSS_RX_THRESH_DFLT 64
68#define LPSS_TX_LOTHRESH_DFLT 160
69#define LPSS_TX_HITHRESH_DFLT 224
70
71/* Offset from drv_data->lpss_base */
0054e28d 72#define SSP_REG 0x0c
a0d2642e
MW
73#define SPI_CS_CONTROL 0x18
74#define SPI_CS_CONTROL_SW_MODE BIT(0)
75#define SPI_CS_CONTROL_CS_HIGH BIT(1)
76
77static bool is_lpss_ssp(const struct driver_data *drv_data)
78{
79 return drv_data->ssp_type == LPSS_SSP;
80}
81
82/*
83 * Read and write LPSS SSP private registers. Caller must first check that
84 * is_lpss_ssp() returns true before these can be called.
85 */
86static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset)
87{
88 WARN_ON(!drv_data->lpss_base);
89 return readl(drv_data->lpss_base + offset);
90}
91
92static void __lpss_ssp_write_priv(struct driver_data *drv_data,
93 unsigned offset, u32 value)
94{
95 WARN_ON(!drv_data->lpss_base);
96 writel(value, drv_data->lpss_base + offset);
97}
98
99/*
100 * lpss_ssp_setup - perform LPSS SSP specific setup
101 * @drv_data: pointer to the driver private data
102 *
103 * Perform LPSS SSP specific setup. This function must be called first if
104 * one is going to use LPSS SSP private registers.
105 */
106static void lpss_ssp_setup(struct driver_data *drv_data)
107{
108 unsigned offset = 0x400;
109 u32 value, orig;
110
111 if (!is_lpss_ssp(drv_data))
112 return;
113
114 /*
115 * Perform auto-detection of the LPSS SSP private registers. They
116 * can be either at 1k or 2k offset from the base address.
117 */
118 orig = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
119
120 value = orig | SPI_CS_CONTROL_SW_MODE;
121 writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL);
122 value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
123 if (value != (orig | SPI_CS_CONTROL_SW_MODE)) {
124 offset = 0x800;
125 goto detection_done;
126 }
127
128 value &= ~SPI_CS_CONTROL_SW_MODE;
129 writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL);
130 value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL);
131 if (value != orig) {
132 offset = 0x800;
133 goto detection_done;
134 }
135
136detection_done:
137 /* Now set the LPSS base */
138 drv_data->lpss_base = drv_data->ioaddr + offset;
139
140 /* Enable software chip select control */
141 value = SPI_CS_CONTROL_SW_MODE | SPI_CS_CONTROL_CS_HIGH;
142 __lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value);
0054e28d
MW
143
144 /* Enable multiblock DMA transfers */
145 if (drv_data->master_info->enable_dma)
146 __lpss_ssp_write_priv(drv_data, SSP_REG, 1);
a0d2642e
MW
147}
148
149static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable)
150{
151 u32 value;
152
153 if (!is_lpss_ssp(drv_data))
154 return;
155
156 value = __lpss_ssp_read_priv(drv_data, SPI_CS_CONTROL);
157 if (enable)
158 value &= ~SPI_CS_CONTROL_CS_HIGH;
159 else
160 value |= SPI_CS_CONTROL_CS_HIGH;
161 __lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value);
162}
163
a7bb3909
EM
164static void cs_assert(struct driver_data *drv_data)
165{
166 struct chip_data *chip = drv_data->cur_chip;
167
2a8626a9
SAS
168 if (drv_data->ssp_type == CE4100_SSP) {
169 write_SSSR(drv_data->cur_chip->frm, drv_data->ioaddr);
170 return;
171 }
172
a7bb3909
EM
173 if (chip->cs_control) {
174 chip->cs_control(PXA2XX_CS_ASSERT);
175 return;
176 }
177
a0d2642e 178 if (gpio_is_valid(chip->gpio_cs)) {
a7bb3909 179 gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted);
a0d2642e
MW
180 return;
181 }
182
183 lpss_ssp_cs_control(drv_data, true);
a7bb3909
EM
184}
185
186static void cs_deassert(struct driver_data *drv_data)
187{
188 struct chip_data *chip = drv_data->cur_chip;
189
2a8626a9
SAS
190 if (drv_data->ssp_type == CE4100_SSP)
191 return;
192
a7bb3909 193 if (chip->cs_control) {
2b2562d3 194 chip->cs_control(PXA2XX_CS_DEASSERT);
a7bb3909
EM
195 return;
196 }
197
a0d2642e 198 if (gpio_is_valid(chip->gpio_cs)) {
a7bb3909 199 gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted);
a0d2642e
MW
200 return;
201 }
202
203 lpss_ssp_cs_control(drv_data, false);
a7bb3909
EM
204}
205
cd7bed00 206int pxa2xx_spi_flush(struct driver_data *drv_data)
e0c9905e
SS
207{
208 unsigned long limit = loops_per_jiffy << 1;
209
cf43369d 210 void __iomem *reg = drv_data->ioaddr;
e0c9905e
SS
211
212 do {
213 while (read_SSSR(reg) & SSSR_RNE) {
214 read_SSDR(reg);
215 }
306c68aa 216 } while ((read_SSSR(reg) & SSSR_BSY) && --limit);
2a8626a9 217 write_SSSR_CS(drv_data, SSSR_ROR);
e0c9905e
SS
218
219 return limit;
220}
221
8d94cc50 222static int null_writer(struct driver_data *drv_data)
e0c9905e 223{
cf43369d 224 void __iomem *reg = drv_data->ioaddr;
9708c121 225 u8 n_bytes = drv_data->n_bytes;
e0c9905e 226
4a25605f 227 if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
8d94cc50
SS
228 || (drv_data->tx == drv_data->tx_end))
229 return 0;
230
231 write_SSDR(0, reg);
232 drv_data->tx += n_bytes;
233
234 return 1;
e0c9905e
SS
235}
236
8d94cc50 237static int null_reader(struct driver_data *drv_data)
e0c9905e 238{
cf43369d 239 void __iomem *reg = drv_data->ioaddr;
9708c121 240 u8 n_bytes = drv_data->n_bytes;
e0c9905e
SS
241
242 while ((read_SSSR(reg) & SSSR_RNE)
8d94cc50 243 && (drv_data->rx < drv_data->rx_end)) {
e0c9905e
SS
244 read_SSDR(reg);
245 drv_data->rx += n_bytes;
246 }
8d94cc50
SS
247
248 return drv_data->rx == drv_data->rx_end;
e0c9905e
SS
249}
250
8d94cc50 251static int u8_writer(struct driver_data *drv_data)
e0c9905e 252{
cf43369d 253 void __iomem *reg = drv_data->ioaddr;
e0c9905e 254
4a25605f 255 if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
8d94cc50
SS
256 || (drv_data->tx == drv_data->tx_end))
257 return 0;
258
259 write_SSDR(*(u8 *)(drv_data->tx), reg);
260 ++drv_data->tx;
261
262 return 1;
e0c9905e
SS
263}
264
8d94cc50 265static int u8_reader(struct driver_data *drv_data)
e0c9905e 266{
cf43369d 267 void __iomem *reg = drv_data->ioaddr;
e0c9905e
SS
268
269 while ((read_SSSR(reg) & SSSR_RNE)
8d94cc50 270 && (drv_data->rx < drv_data->rx_end)) {
e0c9905e
SS
271 *(u8 *)(drv_data->rx) = read_SSDR(reg);
272 ++drv_data->rx;
273 }
8d94cc50
SS
274
275 return drv_data->rx == drv_data->rx_end;
e0c9905e
SS
276}
277
8d94cc50 278static int u16_writer(struct driver_data *drv_data)
e0c9905e 279{
cf43369d 280 void __iomem *reg = drv_data->ioaddr;
e0c9905e 281
4a25605f 282 if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
8d94cc50
SS
283 || (drv_data->tx == drv_data->tx_end))
284 return 0;
285
286 write_SSDR(*(u16 *)(drv_data->tx), reg);
287 drv_data->tx += 2;
288
289 return 1;
e0c9905e
SS
290}
291
8d94cc50 292static int u16_reader(struct driver_data *drv_data)
e0c9905e 293{
cf43369d 294 void __iomem *reg = drv_data->ioaddr;
e0c9905e
SS
295
296 while ((read_SSSR(reg) & SSSR_RNE)
8d94cc50 297 && (drv_data->rx < drv_data->rx_end)) {
e0c9905e
SS
298 *(u16 *)(drv_data->rx) = read_SSDR(reg);
299 drv_data->rx += 2;
300 }
8d94cc50
SS
301
302 return drv_data->rx == drv_data->rx_end;
e0c9905e 303}
8d94cc50
SS
304
305static int u32_writer(struct driver_data *drv_data)
e0c9905e 306{
cf43369d 307 void __iomem *reg = drv_data->ioaddr;
e0c9905e 308
4a25605f 309 if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK)
8d94cc50
SS
310 || (drv_data->tx == drv_data->tx_end))
311 return 0;
312
313 write_SSDR(*(u32 *)(drv_data->tx), reg);
314 drv_data->tx += 4;
315
316 return 1;
e0c9905e
SS
317}
318
8d94cc50 319static int u32_reader(struct driver_data *drv_data)
e0c9905e 320{
cf43369d 321 void __iomem *reg = drv_data->ioaddr;
e0c9905e
SS
322
323 while ((read_SSSR(reg) & SSSR_RNE)
8d94cc50 324 && (drv_data->rx < drv_data->rx_end)) {
e0c9905e
SS
325 *(u32 *)(drv_data->rx) = read_SSDR(reg);
326 drv_data->rx += 4;
327 }
8d94cc50
SS
328
329 return drv_data->rx == drv_data->rx_end;
e0c9905e
SS
330}
331
cd7bed00 332void *pxa2xx_spi_next_transfer(struct driver_data *drv_data)
e0c9905e
SS
333{
334 struct spi_message *msg = drv_data->cur_msg;
335 struct spi_transfer *trans = drv_data->cur_transfer;
336
337 /* Move to next transfer */
338 if (trans->transfer_list.next != &msg->transfers) {
339 drv_data->cur_transfer =
340 list_entry(trans->transfer_list.next,
341 struct spi_transfer,
342 transfer_list);
343 return RUNNING_STATE;
344 } else
345 return DONE_STATE;
346}
347
e0c9905e 348/* caller already set message->status; dma and pio irqs are blocked */
5daa3ba0 349static void giveback(struct driver_data *drv_data)
e0c9905e
SS
350{
351 struct spi_transfer* last_transfer;
5daa3ba0 352 struct spi_message *msg;
e0c9905e 353
5daa3ba0
SS
354 msg = drv_data->cur_msg;
355 drv_data->cur_msg = NULL;
356 drv_data->cur_transfer = NULL;
5daa3ba0
SS
357
358 last_transfer = list_entry(msg->transfers.prev,
e0c9905e
SS
359 struct spi_transfer,
360 transfer_list);
361
8423597d
NF
362 /* Delay if requested before any change in chip select */
363 if (last_transfer->delay_usecs)
364 udelay(last_transfer->delay_usecs);
365
366 /* Drop chip select UNLESS cs_change is true or we are returning
367 * a message with an error, or next message is for another chip
368 */
e0c9905e 369 if (!last_transfer->cs_change)
a7bb3909 370 cs_deassert(drv_data);
8423597d
NF
371 else {
372 struct spi_message *next_msg;
373
374 /* Holding of cs was hinted, but we need to make sure
375 * the next message is for the same chip. Don't waste
376 * time with the following tests unless this was hinted.
377 *
378 * We cannot postpone this until pump_messages, because
379 * after calling msg->complete (below) the driver that
380 * sent the current message could be unloaded, which
381 * could invalidate the cs_control() callback...
382 */
383
384 /* get a pointer to the next message, if any */
7f86bde9 385 next_msg = spi_get_next_queued_message(drv_data->master);
8423597d
NF
386
387 /* see if the next and current messages point
388 * to the same chip
389 */
390 if (next_msg && next_msg->spi != msg->spi)
391 next_msg = NULL;
392 if (!next_msg || msg->state == ERROR_STATE)
a7bb3909 393 cs_deassert(drv_data);
8423597d 394 }
e0c9905e 395
7f86bde9 396 spi_finalize_current_message(drv_data->master);
a7bb3909 397 drv_data->cur_chip = NULL;
e0c9905e
SS
398}
399
579d3bb2
SAS
400static void reset_sccr1(struct driver_data *drv_data)
401{
402 void __iomem *reg = drv_data->ioaddr;
403 struct chip_data *chip = drv_data->cur_chip;
404 u32 sccr1_reg;
405
406 sccr1_reg = read_SSCR1(reg) & ~drv_data->int_cr1;
407 sccr1_reg &= ~SSCR1_RFT;
408 sccr1_reg |= chip->threshold;
409 write_SSCR1(sccr1_reg, reg);
410}
411
8d94cc50 412static void int_error_stop(struct driver_data *drv_data, const char* msg)
e0c9905e 413{
cf43369d 414 void __iomem *reg = drv_data->ioaddr;
e0c9905e 415
8d94cc50 416 /* Stop and reset SSP */
2a8626a9 417 write_SSSR_CS(drv_data, drv_data->clear_sr);
579d3bb2 418 reset_sccr1(drv_data);
2a8626a9 419 if (!pxa25x_ssp_comp(drv_data))
8d94cc50 420 write_SSTO(0, reg);
cd7bed00 421 pxa2xx_spi_flush(drv_data);
8d94cc50 422 write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg);
e0c9905e 423
8d94cc50 424 dev_err(&drv_data->pdev->dev, "%s\n", msg);
e0c9905e 425
8d94cc50
SS
426 drv_data->cur_msg->state = ERROR_STATE;
427 tasklet_schedule(&drv_data->pump_transfers);
428}
5daa3ba0 429
8d94cc50
SS
430static void int_transfer_complete(struct driver_data *drv_data)
431{
cf43369d 432 void __iomem *reg = drv_data->ioaddr;
e0c9905e 433
8d94cc50 434 /* Stop SSP */
2a8626a9 435 write_SSSR_CS(drv_data, drv_data->clear_sr);
579d3bb2 436 reset_sccr1(drv_data);
2a8626a9 437 if (!pxa25x_ssp_comp(drv_data))
8d94cc50 438 write_SSTO(0, reg);
e0c9905e 439
25985edc 440 /* Update total byte transferred return count actual bytes read */
8d94cc50
SS
441 drv_data->cur_msg->actual_length += drv_data->len -
442 (drv_data->rx_end - drv_data->rx);
e0c9905e 443
8423597d
NF
444 /* Transfer delays and chip select release are
445 * handled in pump_transfers or giveback
446 */
e0c9905e 447
8d94cc50 448 /* Move to next transfer */
cd7bed00 449 drv_data->cur_msg->state = pxa2xx_spi_next_transfer(drv_data);
e0c9905e 450
8d94cc50
SS
451 /* Schedule transfer tasklet */
452 tasklet_schedule(&drv_data->pump_transfers);
453}
e0c9905e 454
8d94cc50
SS
455static irqreturn_t interrupt_transfer(struct driver_data *drv_data)
456{
cf43369d 457 void __iomem *reg = drv_data->ioaddr;
e0c9905e 458
8d94cc50
SS
459 u32 irq_mask = (read_SSCR1(reg) & SSCR1_TIE) ?
460 drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS;
e0c9905e 461
8d94cc50 462 u32 irq_status = read_SSSR(reg) & irq_mask;
e0c9905e 463
8d94cc50
SS
464 if (irq_status & SSSR_ROR) {
465 int_error_stop(drv_data, "interrupt_transfer: fifo overrun");
466 return IRQ_HANDLED;
467 }
e0c9905e 468
8d94cc50
SS
469 if (irq_status & SSSR_TINT) {
470 write_SSSR(SSSR_TINT, reg);
471 if (drv_data->read(drv_data)) {
472 int_transfer_complete(drv_data);
473 return IRQ_HANDLED;
474 }
475 }
e0c9905e 476
8d94cc50
SS
477 /* Drain rx fifo, Fill tx fifo and prevent overruns */
478 do {
479 if (drv_data->read(drv_data)) {
480 int_transfer_complete(drv_data);
481 return IRQ_HANDLED;
482 }
483 } while (drv_data->write(drv_data));
e0c9905e 484
8d94cc50
SS
485 if (drv_data->read(drv_data)) {
486 int_transfer_complete(drv_data);
487 return IRQ_HANDLED;
488 }
e0c9905e 489
8d94cc50 490 if (drv_data->tx == drv_data->tx_end) {
579d3bb2
SAS
491 u32 bytes_left;
492 u32 sccr1_reg;
493
494 sccr1_reg = read_SSCR1(reg);
495 sccr1_reg &= ~SSCR1_TIE;
496
497 /*
498 * PXA25x_SSP has no timeout, set up rx threshould for the
25985edc 499 * remaining RX bytes.
579d3bb2 500 */
2a8626a9 501 if (pxa25x_ssp_comp(drv_data)) {
579d3bb2
SAS
502
503 sccr1_reg &= ~SSCR1_RFT;
504
505 bytes_left = drv_data->rx_end - drv_data->rx;
506 switch (drv_data->n_bytes) {
507 case 4:
508 bytes_left >>= 1;
509 case 2:
510 bytes_left >>= 1;
8d94cc50 511 }
579d3bb2
SAS
512
513 if (bytes_left > RX_THRESH_DFLT)
514 bytes_left = RX_THRESH_DFLT;
515
516 sccr1_reg |= SSCR1_RxTresh(bytes_left);
e0c9905e 517 }
579d3bb2 518 write_SSCR1(sccr1_reg, reg);
e0c9905e
SS
519 }
520
5daa3ba0
SS
521 /* We did something */
522 return IRQ_HANDLED;
e0c9905e
SS
523}
524
7d12e780 525static irqreturn_t ssp_int(int irq, void *dev_id)
e0c9905e 526{
c7bec5ab 527 struct driver_data *drv_data = dev_id;
cf43369d 528 void __iomem *reg = drv_data->ioaddr;
7d94a505 529 u32 sccr1_reg;
49cbb1e0
SAS
530 u32 mask = drv_data->mask_sr;
531 u32 status;
532
7d94a505
MW
533 /*
534 * The IRQ might be shared with other peripherals so we must first
535 * check that are we RPM suspended or not. If we are we assume that
536 * the IRQ was not for us (we shouldn't be RPM suspended when the
537 * interrupt is enabled).
538 */
539 if (pm_runtime_suspended(&drv_data->pdev->dev))
540 return IRQ_NONE;
541
542 sccr1_reg = read_SSCR1(reg);
49cbb1e0
SAS
543 status = read_SSSR(reg);
544
545 /* Ignore possible writes if we don't need to write */
546 if (!(sccr1_reg & SSCR1_TIE))
547 mask &= ~SSSR_TFS;
548
549 if (!(status & mask))
550 return IRQ_NONE;
e0c9905e
SS
551
552 if (!drv_data->cur_msg) {
5daa3ba0
SS
553
554 write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg);
555 write_SSCR1(read_SSCR1(reg) & ~drv_data->int_cr1, reg);
2a8626a9 556 if (!pxa25x_ssp_comp(drv_data))
5daa3ba0 557 write_SSTO(0, reg);
2a8626a9 558 write_SSSR_CS(drv_data, drv_data->clear_sr);
5daa3ba0 559
e0c9905e 560 dev_err(&drv_data->pdev->dev, "bad message state "
8d94cc50 561 "in interrupt handler\n");
5daa3ba0 562
e0c9905e
SS
563 /* Never fail */
564 return IRQ_HANDLED;
565 }
566
567 return drv_data->transfer_handler(drv_data);
568}
569
3343b7a6 570static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate)
2f1a74e5 571{
3343b7a6
MW
572 unsigned long ssp_clk = drv_data->max_clk_rate;
573 const struct ssp_device *ssp = drv_data->ssp;
574
575 rate = min_t(int, ssp_clk, rate);
2f1a74e5 576
2a8626a9 577 if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP)
2f1a74e5 578 return ((ssp_clk / (2 * rate) - 1) & 0xff) << 8;
579 else
580 return ((ssp_clk / rate - 1) & 0xfff) << 8;
581}
582
e0c9905e
SS
583static void pump_transfers(unsigned long data)
584{
585 struct driver_data *drv_data = (struct driver_data *)data;
586 struct spi_message *message = NULL;
587 struct spi_transfer *transfer = NULL;
588 struct spi_transfer *previous = NULL;
589 struct chip_data *chip = NULL;
cf43369d 590 void __iomem *reg = drv_data->ioaddr;
9708c121
SS
591 u32 clk_div = 0;
592 u8 bits = 0;
593 u32 speed = 0;
594 u32 cr0;
8d94cc50
SS
595 u32 cr1;
596 u32 dma_thresh = drv_data->cur_chip->dma_threshold;
597 u32 dma_burst = drv_data->cur_chip->dma_burst_size;
e0c9905e
SS
598
599 /* Get current state information */
600 message = drv_data->cur_msg;
601 transfer = drv_data->cur_transfer;
602 chip = drv_data->cur_chip;
603
604 /* Handle for abort */
605 if (message->state == ERROR_STATE) {
606 message->status = -EIO;
5daa3ba0 607 giveback(drv_data);
e0c9905e
SS
608 return;
609 }
610
611 /* Handle end of message */
612 if (message->state == DONE_STATE) {
613 message->status = 0;
5daa3ba0 614 giveback(drv_data);
e0c9905e
SS
615 return;
616 }
617
8423597d 618 /* Delay if requested at end of transfer before CS change */
e0c9905e
SS
619 if (message->state == RUNNING_STATE) {
620 previous = list_entry(transfer->transfer_list.prev,
621 struct spi_transfer,
622 transfer_list);
623 if (previous->delay_usecs)
624 udelay(previous->delay_usecs);
8423597d
NF
625
626 /* Drop chip select only if cs_change is requested */
627 if (previous->cs_change)
a7bb3909 628 cs_deassert(drv_data);
e0c9905e
SS
629 }
630
cd7bed00
MW
631 /* Check if we can DMA this transfer */
632 if (!pxa2xx_spi_dma_is_possible(transfer->len) && chip->enable_dma) {
7e964455
NF
633
634 /* reject already-mapped transfers; PIO won't always work */
635 if (message->is_dma_mapped
636 || transfer->rx_dma || transfer->tx_dma) {
637 dev_err(&drv_data->pdev->dev,
638 "pump_transfers: mapped transfer length "
20b918dc 639 "of %u is greater than %d\n",
7e964455
NF
640 transfer->len, MAX_DMA_LEN);
641 message->status = -EINVAL;
642 giveback(drv_data);
643 return;
644 }
645
646 /* warn ... we force this to PIO mode */
647 if (printk_ratelimit())
648 dev_warn(&message->spi->dev, "pump_transfers: "
649 "DMA disabled for transfer length %ld "
650 "greater than %d\n",
651 (long)drv_data->len, MAX_DMA_LEN);
8d94cc50
SS
652 }
653
e0c9905e 654 /* Setup the transfer state based on the type of transfer */
cd7bed00 655 if (pxa2xx_spi_flush(drv_data) == 0) {
e0c9905e
SS
656 dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
657 message->status = -EIO;
5daa3ba0 658 giveback(drv_data);
e0c9905e
SS
659 return;
660 }
9708c121 661 drv_data->n_bytes = chip->n_bytes;
e0c9905e
SS
662 drv_data->tx = (void *)transfer->tx_buf;
663 drv_data->tx_end = drv_data->tx + transfer->len;
664 drv_data->rx = transfer->rx_buf;
665 drv_data->rx_end = drv_data->rx + transfer->len;
666 drv_data->rx_dma = transfer->rx_dma;
667 drv_data->tx_dma = transfer->tx_dma;
cd7bed00 668 drv_data->len = transfer->len;
e0c9905e
SS
669 drv_data->write = drv_data->tx ? chip->write : null_writer;
670 drv_data->read = drv_data->rx ? chip->read : null_reader;
9708c121
SS
671
672 /* Change speed and bit per word on a per transfer */
8d94cc50 673 cr0 = chip->cr0;
9708c121
SS
674 if (transfer->speed_hz || transfer->bits_per_word) {
675
9708c121
SS
676 bits = chip->bits_per_word;
677 speed = chip->speed_hz;
678
679 if (transfer->speed_hz)
680 speed = transfer->speed_hz;
681
682 if (transfer->bits_per_word)
683 bits = transfer->bits_per_word;
684
3343b7a6 685 clk_div = ssp_get_clk_div(drv_data, speed);
9708c121
SS
686
687 if (bits <= 8) {
688 drv_data->n_bytes = 1;
9708c121
SS
689 drv_data->read = drv_data->read != null_reader ?
690 u8_reader : null_reader;
691 drv_data->write = drv_data->write != null_writer ?
692 u8_writer : null_writer;
693 } else if (bits <= 16) {
694 drv_data->n_bytes = 2;
9708c121
SS
695 drv_data->read = drv_data->read != null_reader ?
696 u16_reader : null_reader;
697 drv_data->write = drv_data->write != null_writer ?
698 u16_writer : null_writer;
699 } else if (bits <= 32) {
700 drv_data->n_bytes = 4;
9708c121
SS
701 drv_data->read = drv_data->read != null_reader ?
702 u32_reader : null_reader;
703 drv_data->write = drv_data->write != null_writer ?
704 u32_writer : null_writer;
705 }
8d94cc50
SS
706 /* if bits/word is changed in dma mode, then must check the
707 * thresholds and burst also */
708 if (chip->enable_dma) {
cd7bed00
MW
709 if (pxa2xx_spi_set_dma_burst_and_threshold(chip,
710 message->spi,
8d94cc50
SS
711 bits, &dma_burst,
712 &dma_thresh))
713 if (printk_ratelimit())
714 dev_warn(&message->spi->dev,
7e964455 715 "pump_transfers: "
8d94cc50
SS
716 "DMA burst size reduced to "
717 "match bits_per_word\n");
718 }
9708c121
SS
719
720 cr0 = clk_div
721 | SSCR0_Motorola
5daa3ba0 722 | SSCR0_DataSize(bits > 16 ? bits - 16 : bits)
9708c121
SS
723 | SSCR0_SSE
724 | (bits > 16 ? SSCR0_EDSS : 0);
9708c121
SS
725 }
726
e0c9905e
SS
727 message->state = RUNNING_STATE;
728
7e964455 729 drv_data->dma_mapped = 0;
cd7bed00
MW
730 if (pxa2xx_spi_dma_is_possible(drv_data->len))
731 drv_data->dma_mapped = pxa2xx_spi_map_dma_buffers(drv_data);
7e964455 732 if (drv_data->dma_mapped) {
e0c9905e
SS
733
734 /* Ensure we have the correct interrupt handler */
cd7bed00
MW
735 drv_data->transfer_handler = pxa2xx_spi_dma_transfer;
736
737 pxa2xx_spi_dma_prepare(drv_data, dma_burst);
e0c9905e 738
8d94cc50
SS
739 /* Clear status and start DMA engine */
740 cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1;
e0c9905e 741 write_SSSR(drv_data->clear_sr, reg);
cd7bed00
MW
742
743 pxa2xx_spi_dma_start(drv_data);
e0c9905e
SS
744 } else {
745 /* Ensure we have the correct interrupt handler */
746 drv_data->transfer_handler = interrupt_transfer;
747
8d94cc50
SS
748 /* Clear status */
749 cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1;
2a8626a9 750 write_SSSR_CS(drv_data, drv_data->clear_sr);
8d94cc50
SS
751 }
752
a0d2642e
MW
753 if (is_lpss_ssp(drv_data)) {
754 if ((read_SSIRF(reg) & 0xff) != chip->lpss_rx_threshold)
755 write_SSIRF(chip->lpss_rx_threshold, reg);
756 if ((read_SSITF(reg) & 0xffff) != chip->lpss_tx_threshold)
757 write_SSITF(chip->lpss_tx_threshold, reg);
758 }
759
8d94cc50
SS
760 /* see if we need to reload the config registers */
761 if ((read_SSCR0(reg) != cr0)
762 || (read_SSCR1(reg) & SSCR1_CHANGE_MASK) !=
763 (cr1 & SSCR1_CHANGE_MASK)) {
764
b97c74bd 765 /* stop the SSP, and update the other bits */
8d94cc50 766 write_SSCR0(cr0 & ~SSCR0_SSE, reg);
2a8626a9 767 if (!pxa25x_ssp_comp(drv_data))
e0c9905e 768 write_SSTO(chip->timeout, reg);
b97c74bd
NF
769 /* first set CR1 without interrupt and service enables */
770 write_SSCR1(cr1 & SSCR1_CHANGE_MASK, reg);
771 /* restart the SSP */
8d94cc50 772 write_SSCR0(cr0, reg);
b97c74bd 773
8d94cc50 774 } else {
2a8626a9 775 if (!pxa25x_ssp_comp(drv_data))
8d94cc50 776 write_SSTO(chip->timeout, reg);
e0c9905e 777 }
b97c74bd 778
a7bb3909 779 cs_assert(drv_data);
b97c74bd
NF
780
781 /* after chip select, release the data by enabling service
782 * requests and interrupts, without changing any mode bits */
783 write_SSCR1(cr1, reg);
e0c9905e
SS
784}
785
7f86bde9
MW
786static int pxa2xx_spi_transfer_one_message(struct spi_master *master,
787 struct spi_message *msg)
e0c9905e 788{
7f86bde9 789 struct driver_data *drv_data = spi_master_get_devdata(master);
e0c9905e 790
7f86bde9 791 drv_data->cur_msg = msg;
e0c9905e
SS
792 /* Initial message state*/
793 drv_data->cur_msg->state = START_STATE;
794 drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
795 struct spi_transfer,
796 transfer_list);
797
8d94cc50
SS
798 /* prepare to setup the SSP, in pump_transfers, using the per
799 * chip configuration */
e0c9905e 800 drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
e0c9905e
SS
801
802 /* Mark as busy and launch transfers */
803 tasklet_schedule(&drv_data->pump_transfers);
e0c9905e
SS
804 return 0;
805}
806
7d94a505
MW
807static int pxa2xx_spi_prepare_transfer(struct spi_master *master)
808{
809 struct driver_data *drv_data = spi_master_get_devdata(master);
810
811 pm_runtime_get_sync(&drv_data->pdev->dev);
812 return 0;
813}
814
815static int pxa2xx_spi_unprepare_transfer(struct spi_master *master)
816{
817 struct driver_data *drv_data = spi_master_get_devdata(master);
818
819 /* Disable the SSP now */
820 write_SSCR0(read_SSCR0(drv_data->ioaddr) & ~SSCR0_SSE,
821 drv_data->ioaddr);
822
823 pm_runtime_mark_last_busy(&drv_data->pdev->dev);
824 pm_runtime_put_autosuspend(&drv_data->pdev->dev);
825 return 0;
826}
827
a7bb3909
EM
828static int setup_cs(struct spi_device *spi, struct chip_data *chip,
829 struct pxa2xx_spi_chip *chip_info)
830{
831 int err = 0;
832
833 if (chip == NULL || chip_info == NULL)
834 return 0;
835
836 /* NOTE: setup() can be called multiple times, possibly with
837 * different chip_info, release previously requested GPIO
838 */
839 if (gpio_is_valid(chip->gpio_cs))
840 gpio_free(chip->gpio_cs);
841
842 /* If (*cs_control) is provided, ignore GPIO chip select */
843 if (chip_info->cs_control) {
844 chip->cs_control = chip_info->cs_control;
845 return 0;
846 }
847
848 if (gpio_is_valid(chip_info->gpio_cs)) {
849 err = gpio_request(chip_info->gpio_cs, "SPI_CS");
850 if (err) {
851 dev_err(&spi->dev, "failed to request chip select "
852 "GPIO%d\n", chip_info->gpio_cs);
853 return err;
854 }
855
856 chip->gpio_cs = chip_info->gpio_cs;
857 chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
858
859 err = gpio_direction_output(chip->gpio_cs,
860 !chip->gpio_cs_inverted);
861 }
862
863 return err;
864}
865
e0c9905e
SS
866static int setup(struct spi_device *spi)
867{
868 struct pxa2xx_spi_chip *chip_info = NULL;
869 struct chip_data *chip;
870 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
871 unsigned int clk_div;
a0d2642e
MW
872 uint tx_thres, tx_hi_thres, rx_thres;
873
874 if (is_lpss_ssp(drv_data)) {
875 tx_thres = LPSS_TX_LOTHRESH_DFLT;
876 tx_hi_thres = LPSS_TX_HITHRESH_DFLT;
877 rx_thres = LPSS_RX_THRESH_DFLT;
878 } else {
879 tx_thres = TX_THRESH_DFLT;
880 tx_hi_thres = 0;
881 rx_thres = RX_THRESH_DFLT;
882 }
e0c9905e 883
2a8626a9 884 if (!pxa25x_ssp_comp(drv_data)
8d94cc50
SS
885 && (spi->bits_per_word < 4 || spi->bits_per_word > 32)) {
886 dev_err(&spi->dev, "failed setup: ssp_type=%d, bits/wrd=%d "
887 "b/w not 4-32 for type non-PXA25x_SSP\n",
888 drv_data->ssp_type, spi->bits_per_word);
e0c9905e 889 return -EINVAL;
2a8626a9 890 } else if (pxa25x_ssp_comp(drv_data)
8d94cc50
SS
891 && (spi->bits_per_word < 4
892 || spi->bits_per_word > 16)) {
893 dev_err(&spi->dev, "failed setup: ssp_type=%d, bits/wrd=%d "
894 "b/w not 4-16 for type PXA25x_SSP\n",
895 drv_data->ssp_type, spi->bits_per_word);
e0c9905e 896 return -EINVAL;
8d94cc50 897 }
e0c9905e 898
8d94cc50 899 /* Only alloc on first setup */
e0c9905e 900 chip = spi_get_ctldata(spi);
8d94cc50 901 if (!chip) {
e0c9905e 902 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
8d94cc50
SS
903 if (!chip) {
904 dev_err(&spi->dev,
905 "failed setup: can't allocate chip data\n");
e0c9905e 906 return -ENOMEM;
8d94cc50 907 }
e0c9905e 908
2a8626a9
SAS
909 if (drv_data->ssp_type == CE4100_SSP) {
910 if (spi->chip_select > 4) {
911 dev_err(&spi->dev, "failed setup: "
912 "cs number must not be > 4.\n");
913 kfree(chip);
914 return -EINVAL;
915 }
916
917 chip->frm = spi->chip_select;
918 } else
919 chip->gpio_cs = -1;
e0c9905e 920 chip->enable_dma = 0;
f1f640a9 921 chip->timeout = TIMOUT_DFLT;
e0c9905e
SS
922 }
923
8d94cc50
SS
924 /* protocol drivers may change the chip settings, so...
925 * if chip_info exists, use it */
926 chip_info = spi->controller_data;
927
e0c9905e 928 /* chip_info isn't always needed */
8d94cc50 929 chip->cr1 = 0;
e0c9905e 930 if (chip_info) {
f1f640a9
VS
931 if (chip_info->timeout)
932 chip->timeout = chip_info->timeout;
933 if (chip_info->tx_threshold)
934 tx_thres = chip_info->tx_threshold;
a0d2642e
MW
935 if (chip_info->tx_hi_threshold)
936 tx_hi_thres = chip_info->tx_hi_threshold;
f1f640a9
VS
937 if (chip_info->rx_threshold)
938 rx_thres = chip_info->rx_threshold;
939 chip->enable_dma = drv_data->master_info->enable_dma;
e0c9905e 940 chip->dma_threshold = 0;
e0c9905e
SS
941 if (chip_info->enable_loopback)
942 chip->cr1 = SSCR1_LBM;
a3496855
MW
943 } else if (ACPI_HANDLE(&spi->dev)) {
944 /*
945 * Slave devices enumerated from ACPI namespace don't
946 * usually have chip_info but we still might want to use
947 * DMA with them.
948 */
949 chip->enable_dma = drv_data->master_info->enable_dma;
e0c9905e
SS
950 }
951
f1f640a9
VS
952 chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) |
953 (SSCR1_TxTresh(tx_thres) & SSCR1_TFT);
954
a0d2642e
MW
955 chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres);
956 chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres)
957 | SSITF_TxHiThresh(tx_hi_thres);
958
8d94cc50
SS
959 /* set dma burst and threshold outside of chip_info path so that if
960 * chip_info goes away after setting chip->enable_dma, the
961 * burst and threshold can still respond to changes in bits_per_word */
962 if (chip->enable_dma) {
963 /* set up legal burst and threshold for dma */
cd7bed00
MW
964 if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi,
965 spi->bits_per_word,
8d94cc50
SS
966 &chip->dma_burst_size,
967 &chip->dma_threshold)) {
968 dev_warn(&spi->dev, "in setup: DMA burst size reduced "
969 "to match bits_per_word\n");
970 }
971 }
972
3343b7a6 973 clk_div = ssp_get_clk_div(drv_data, spi->max_speed_hz);
9708c121 974 chip->speed_hz = spi->max_speed_hz;
e0c9905e
SS
975
976 chip->cr0 = clk_div
977 | SSCR0_Motorola
5daa3ba0
SS
978 | SSCR0_DataSize(spi->bits_per_word > 16 ?
979 spi->bits_per_word - 16 : spi->bits_per_word)
e0c9905e
SS
980 | SSCR0_SSE
981 | (spi->bits_per_word > 16 ? SSCR0_EDSS : 0);
7f6ee1ad
JC
982 chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH);
983 chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0)
984 | (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0);
e0c9905e 985
b833172f
MW
986 if (spi->mode & SPI_LOOP)
987 chip->cr1 |= SSCR1_LBM;
988
e0c9905e 989 /* NOTE: PXA25x_SSP _could_ use external clocking ... */
2a8626a9 990 if (!pxa25x_ssp_comp(drv_data))
7d077197 991 dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
3343b7a6 992 drv_data->max_clk_rate
c9840daa
EM
993 / (1 + ((chip->cr0 & SSCR0_SCR(0xfff)) >> 8)),
994 chip->enable_dma ? "DMA" : "PIO");
e0c9905e 995 else
7d077197 996 dev_dbg(&spi->dev, "%ld Hz actual, %s\n",
3343b7a6 997 drv_data->max_clk_rate / 2
c9840daa
EM
998 / (1 + ((chip->cr0 & SSCR0_SCR(0x0ff)) >> 8)),
999 chip->enable_dma ? "DMA" : "PIO");
e0c9905e
SS
1000
1001 if (spi->bits_per_word <= 8) {
1002 chip->n_bytes = 1;
e0c9905e
SS
1003 chip->read = u8_reader;
1004 chip->write = u8_writer;
1005 } else if (spi->bits_per_word <= 16) {
1006 chip->n_bytes = 2;
e0c9905e
SS
1007 chip->read = u16_reader;
1008 chip->write = u16_writer;
1009 } else if (spi->bits_per_word <= 32) {
1010 chip->cr0 |= SSCR0_EDSS;
1011 chip->n_bytes = 4;
e0c9905e
SS
1012 chip->read = u32_reader;
1013 chip->write = u32_writer;
1014 } else {
1015 dev_err(&spi->dev, "invalid wordsize\n");
e0c9905e
SS
1016 return -ENODEV;
1017 }
9708c121 1018 chip->bits_per_word = spi->bits_per_word;
e0c9905e
SS
1019
1020 spi_set_ctldata(spi, chip);
1021
2a8626a9
SAS
1022 if (drv_data->ssp_type == CE4100_SSP)
1023 return 0;
1024
a7bb3909 1025 return setup_cs(spi, chip, chip_info);
e0c9905e
SS
1026}
1027
0ffa0285 1028static void cleanup(struct spi_device *spi)
e0c9905e 1029{
0ffa0285 1030 struct chip_data *chip = spi_get_ctldata(spi);
2a8626a9 1031 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
e0c9905e 1032
7348d82a
DR
1033 if (!chip)
1034 return;
1035
2a8626a9 1036 if (drv_data->ssp_type != CE4100_SSP && gpio_is_valid(chip->gpio_cs))
a7bb3909
EM
1037 gpio_free(chip->gpio_cs);
1038
e0c9905e
SS
1039 kfree(chip);
1040}
1041
a3496855
MW
1042#ifdef CONFIG_ACPI
1043static int pxa2xx_spi_acpi_add_dma(struct acpi_resource *res, void *data)
1044{
1045 struct pxa2xx_spi_master *pdata = data;
1046
1047 if (res->type == ACPI_RESOURCE_TYPE_FIXED_DMA) {
1048 const struct acpi_resource_fixed_dma *dma;
1049
1050 dma = &res->data.fixed_dma;
1051 if (pdata->tx_slave_id < 0) {
1052 pdata->tx_slave_id = dma->request_lines;
1053 pdata->tx_chan_id = dma->channels;
1054 } else if (pdata->rx_slave_id < 0) {
1055 pdata->rx_slave_id = dma->request_lines;
1056 pdata->rx_chan_id = dma->channels;
1057 }
1058 }
1059
1060 /* Tell the ACPI core to skip this resource */
1061 return 1;
1062}
1063
1064static struct pxa2xx_spi_master *
1065pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
1066{
1067 struct pxa2xx_spi_master *pdata;
1068 struct list_head resource_list;
1069 struct acpi_device *adev;
1070 struct ssp_device *ssp;
1071 struct resource *res;
1072 int devid;
1073
1074 if (!ACPI_HANDLE(&pdev->dev) ||
1075 acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev))
1076 return NULL;
1077
1078 pdata = devm_kzalloc(&pdev->dev, sizeof(*ssp), GFP_KERNEL);
1079 if (!pdata) {
1080 dev_err(&pdev->dev,
1081 "failed to allocate memory for platform data\n");
1082 return NULL;
1083 }
1084
1085 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1086 if (!res)
1087 return NULL;
1088
1089 ssp = &pdata->ssp;
1090
1091 ssp->phys_base = res->start;
cbfd6a21
SK
1092 ssp->mmio_base = devm_ioremap_resource(&pdev->dev, res);
1093 if (IS_ERR(ssp->mmio_base))
6dc81f6f 1094 return NULL;
a3496855
MW
1095
1096 ssp->clk = devm_clk_get(&pdev->dev, NULL);
1097 ssp->irq = platform_get_irq(pdev, 0);
1098 ssp->type = LPSS_SSP;
1099 ssp->pdev = pdev;
1100
1101 ssp->port_id = -1;
1102 if (adev->pnp.unique_id && !kstrtoint(adev->pnp.unique_id, 0, &devid))
1103 ssp->port_id = devid;
1104
1105 pdata->num_chipselect = 1;
1106 pdata->rx_slave_id = -1;
1107 pdata->tx_slave_id = -1;
1108
1109 INIT_LIST_HEAD(&resource_list);
1110 acpi_dev_get_resources(adev, &resource_list, pxa2xx_spi_acpi_add_dma,
1111 pdata);
1112 acpi_dev_free_resource_list(&resource_list);
1113
1114 pdata->enable_dma = pdata->rx_slave_id >= 0 && pdata->tx_slave_id >= 0;
1115
1116 return pdata;
1117}
1118
1119static struct acpi_device_id pxa2xx_spi_acpi_match[] = {
1120 { "INT33C0", 0 },
1121 { "INT33C1", 0 },
1122 { },
1123};
1124MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match);
1125#else
1126static inline struct pxa2xx_spi_master *
1127pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev)
1128{
1129 return NULL;
1130}
1131#endif
1132
fd4a319b 1133static int pxa2xx_spi_probe(struct platform_device *pdev)
e0c9905e
SS
1134{
1135 struct device *dev = &pdev->dev;
1136 struct pxa2xx_spi_master *platform_info;
1137 struct spi_master *master;
65a00a20 1138 struct driver_data *drv_data;
2f1a74e5 1139 struct ssp_device *ssp;
65a00a20 1140 int status;
e0c9905e 1141
851bacf5
MW
1142 platform_info = dev_get_platdata(dev);
1143 if (!platform_info) {
a3496855
MW
1144 platform_info = pxa2xx_spi_acpi_get_pdata(pdev);
1145 if (!platform_info) {
1146 dev_err(&pdev->dev, "missing platform data\n");
1147 return -ENODEV;
1148 }
851bacf5 1149 }
e0c9905e 1150
baffe169 1151 ssp = pxa_ssp_request(pdev->id, pdev->name);
851bacf5
MW
1152 if (!ssp)
1153 ssp = &platform_info->ssp;
1154
1155 if (!ssp->mmio_base) {
1156 dev_err(&pdev->dev, "failed to get ssp\n");
e0c9905e
SS
1157 return -ENODEV;
1158 }
1159
1160 /* Allocate master with space for drv_data and null dma buffer */
1161 master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
1162 if (!master) {
65a00a20 1163 dev_err(&pdev->dev, "cannot alloc spi_master\n");
baffe169 1164 pxa_ssp_free(ssp);
e0c9905e
SS
1165 return -ENOMEM;
1166 }
1167 drv_data = spi_master_get_devdata(master);
1168 drv_data->master = master;
1169 drv_data->master_info = platform_info;
1170 drv_data->pdev = pdev;
2f1a74e5 1171 drv_data->ssp = ssp;
e0c9905e 1172
21486af0 1173 master->dev.parent = &pdev->dev;
21486af0 1174 master->dev.of_node = pdev->dev.of_node;
e7db06b5 1175 /* the spi->mode bits understood by this driver: */
b833172f 1176 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP;
e7db06b5 1177
851bacf5 1178 master->bus_num = ssp->port_id;
e0c9905e 1179 master->num_chipselect = platform_info->num_chipselect;
7ad0ba91 1180 master->dma_alignment = DMA_ALIGNMENT;
e0c9905e
SS
1181 master->cleanup = cleanup;
1182 master->setup = setup;
7f86bde9 1183 master->transfer_one_message = pxa2xx_spi_transfer_one_message;
7d94a505
MW
1184 master->prepare_transfer_hardware = pxa2xx_spi_prepare_transfer;
1185 master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer;
e0c9905e 1186
2f1a74e5 1187 drv_data->ssp_type = ssp->type;
2b9b84f4 1188 drv_data->null_dma_buf = (u32 *)PTR_ALIGN(&drv_data[1], DMA_ALIGNMENT);
e0c9905e 1189
2f1a74e5 1190 drv_data->ioaddr = ssp->mmio_base;
1191 drv_data->ssdr_physical = ssp->phys_base + SSDR;
2a8626a9 1192 if (pxa25x_ssp_comp(drv_data)) {
e0c9905e
SS
1193 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE;
1194 drv_data->dma_cr1 = 0;
1195 drv_data->clear_sr = SSSR_ROR;
1196 drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR;
1197 } else {
1198 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE;
5928808e 1199 drv_data->dma_cr1 = DEFAULT_DMA_CR1;
e0c9905e
SS
1200 drv_data->clear_sr = SSSR_ROR | SSSR_TINT;
1201 drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR;
1202 }
1203
49cbb1e0
SAS
1204 status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev),
1205 drv_data);
e0c9905e 1206 if (status < 0) {
65a00a20 1207 dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq);
e0c9905e
SS
1208 goto out_error_master_alloc;
1209 }
1210
1211 /* Setup DMA if requested */
1212 drv_data->tx_channel = -1;
1213 drv_data->rx_channel = -1;
1214 if (platform_info->enable_dma) {
cd7bed00
MW
1215 status = pxa2xx_spi_dma_setup(drv_data);
1216 if (status) {
1217 dev_warn(dev, "failed to setup DMA, using PIO\n");
1218 platform_info->enable_dma = false;
e0c9905e 1219 }
e0c9905e
SS
1220 }
1221
1222 /* Enable SOC clock */
3343b7a6
MW
1223 clk_prepare_enable(ssp->clk);
1224
1225 drv_data->max_clk_rate = clk_get_rate(ssp->clk);
e0c9905e
SS
1226
1227 /* Load default SSP configuration */
1228 write_SSCR0(0, drv_data->ioaddr);
f1f640a9
VS
1229 write_SSCR1(SSCR1_RxTresh(RX_THRESH_DFLT) |
1230 SSCR1_TxTresh(TX_THRESH_DFLT),
1231 drv_data->ioaddr);
c9840daa 1232 write_SSCR0(SSCR0_SCR(2)
e0c9905e
SS
1233 | SSCR0_Motorola
1234 | SSCR0_DataSize(8),
1235 drv_data->ioaddr);
2a8626a9 1236 if (!pxa25x_ssp_comp(drv_data))
e0c9905e
SS
1237 write_SSTO(0, drv_data->ioaddr);
1238 write_SSPSP(0, drv_data->ioaddr);
1239
a0d2642e
MW
1240 lpss_ssp_setup(drv_data);
1241
7f86bde9
MW
1242 tasklet_init(&drv_data->pump_transfers, pump_transfers,
1243 (unsigned long)drv_data);
e0c9905e
SS
1244
1245 /* Register with the SPI framework */
1246 platform_set_drvdata(pdev, drv_data);
1247 status = spi_register_master(master);
1248 if (status != 0) {
1249 dev_err(&pdev->dev, "problem registering spi master\n");
7f86bde9 1250 goto out_error_clock_enabled;
e0c9905e
SS
1251 }
1252
7d94a505
MW
1253 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1254 pm_runtime_use_autosuspend(&pdev->dev);
1255 pm_runtime_set_active(&pdev->dev);
1256 pm_runtime_enable(&pdev->dev);
1257
e0c9905e
SS
1258 return status;
1259
e0c9905e 1260out_error_clock_enabled:
3343b7a6 1261 clk_disable_unprepare(ssp->clk);
cd7bed00 1262 pxa2xx_spi_dma_release(drv_data);
2f1a74e5 1263 free_irq(ssp->irq, drv_data);
e0c9905e
SS
1264
1265out_error_master_alloc:
1266 spi_master_put(master);
baffe169 1267 pxa_ssp_free(ssp);
e0c9905e
SS
1268 return status;
1269}
1270
1271static int pxa2xx_spi_remove(struct platform_device *pdev)
1272{
1273 struct driver_data *drv_data = platform_get_drvdata(pdev);
51e911e2 1274 struct ssp_device *ssp;
e0c9905e
SS
1275
1276 if (!drv_data)
1277 return 0;
51e911e2 1278 ssp = drv_data->ssp;
e0c9905e 1279
7d94a505
MW
1280 pm_runtime_get_sync(&pdev->dev);
1281
e0c9905e
SS
1282 /* Disable the SSP at the peripheral and SOC level */
1283 write_SSCR0(0, drv_data->ioaddr);
3343b7a6 1284 clk_disable_unprepare(ssp->clk);
e0c9905e
SS
1285
1286 /* Release DMA */
cd7bed00
MW
1287 if (drv_data->master_info->enable_dma)
1288 pxa2xx_spi_dma_release(drv_data);
e0c9905e 1289
7d94a505
MW
1290 pm_runtime_put_noidle(&pdev->dev);
1291 pm_runtime_disable(&pdev->dev);
1292
e0c9905e 1293 /* Release IRQ */
2f1a74e5 1294 free_irq(ssp->irq, drv_data);
1295
1296 /* Release SSP */
baffe169 1297 pxa_ssp_free(ssp);
e0c9905e
SS
1298
1299 /* Disconnect from the SPI framework */
1300 spi_unregister_master(drv_data->master);
1301
1302 /* Prevent double remove */
1303 platform_set_drvdata(pdev, NULL);
1304
1305 return 0;
1306}
1307
1308static void pxa2xx_spi_shutdown(struct platform_device *pdev)
1309{
1310 int status = 0;
1311
1312 if ((status = pxa2xx_spi_remove(pdev)) != 0)
1313 dev_err(&pdev->dev, "shutdown failed with %d\n", status);
1314}
1315
1316#ifdef CONFIG_PM
86d2593a 1317static int pxa2xx_spi_suspend(struct device *dev)
e0c9905e 1318{
86d2593a 1319 struct driver_data *drv_data = dev_get_drvdata(dev);
2f1a74e5 1320 struct ssp_device *ssp = drv_data->ssp;
e0c9905e
SS
1321 int status = 0;
1322
7f86bde9 1323 status = spi_master_suspend(drv_data->master);
e0c9905e
SS
1324 if (status != 0)
1325 return status;
1326 write_SSCR0(0, drv_data->ioaddr);
3343b7a6 1327 clk_disable_unprepare(ssp->clk);
e0c9905e
SS
1328
1329 return 0;
1330}
1331
86d2593a 1332static int pxa2xx_spi_resume(struct device *dev)
e0c9905e 1333{
86d2593a 1334 struct driver_data *drv_data = dev_get_drvdata(dev);
2f1a74e5 1335 struct ssp_device *ssp = drv_data->ssp;
e0c9905e
SS
1336 int status = 0;
1337
cd7bed00 1338 pxa2xx_spi_dma_resume(drv_data);
148da331 1339
e0c9905e 1340 /* Enable the SSP clock */
3343b7a6 1341 clk_prepare_enable(ssp->clk);
e0c9905e
SS
1342
1343 /* Start the queue running */
7f86bde9 1344 status = spi_master_resume(drv_data->master);
e0c9905e 1345 if (status != 0) {
86d2593a 1346 dev_err(dev, "problem starting queue (%d)\n", status);
e0c9905e
SS
1347 return status;
1348 }
1349
1350 return 0;
1351}
7d94a505
MW
1352#endif
1353
1354#ifdef CONFIG_PM_RUNTIME
1355static int pxa2xx_spi_runtime_suspend(struct device *dev)
1356{
1357 struct driver_data *drv_data = dev_get_drvdata(dev);
1358
1359 clk_disable_unprepare(drv_data->ssp->clk);
1360 return 0;
1361}
1362
1363static int pxa2xx_spi_runtime_resume(struct device *dev)
1364{
1365 struct driver_data *drv_data = dev_get_drvdata(dev);
1366
1367 clk_prepare_enable(drv_data->ssp->clk);
1368 return 0;
1369}
1370#endif
86d2593a 1371
47145210 1372static const struct dev_pm_ops pxa2xx_spi_pm_ops = {
7d94a505
MW
1373 SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume)
1374 SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend,
1375 pxa2xx_spi_runtime_resume, NULL)
86d2593a 1376};
e0c9905e
SS
1377
1378static struct platform_driver driver = {
1379 .driver = {
86d2593a
MR
1380 .name = "pxa2xx-spi",
1381 .owner = THIS_MODULE,
86d2593a 1382 .pm = &pxa2xx_spi_pm_ops,
a3496855 1383 .acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match),
e0c9905e 1384 },
fbd29a14 1385 .probe = pxa2xx_spi_probe,
d1e44d9c 1386 .remove = pxa2xx_spi_remove,
e0c9905e 1387 .shutdown = pxa2xx_spi_shutdown,
e0c9905e
SS
1388};
1389
1390static int __init pxa2xx_spi_init(void)
1391{
fbd29a14 1392 return platform_driver_register(&driver);
e0c9905e 1393}
5b61a749 1394subsys_initcall(pxa2xx_spi_init);
e0c9905e
SS
1395
1396static void __exit pxa2xx_spi_exit(void)
1397{
1398 platform_driver_unregister(&driver);
1399}
1400module_exit(pxa2xx_spi_exit);