]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/spi/spi-xilinx.c
spi/xilinx: Simplify data read from the Rx FIFO
[mirror_ubuntu-artful-kernel.git] / drivers / spi / spi-xilinx.c
CommitLineData
ae918c02 1/*
ae918c02
AK
2 * Xilinx SPI controller driver (master mode only)
3 *
4 * Author: MontaVista Software, Inc.
5 * source@mvista.com
6 *
8fd8821b
GL
7 * Copyright (c) 2010 Secret Lab Technologies, Ltd.
8 * Copyright (c) 2009 Intel Corporation
9 * 2002-2007 (c) MontaVista Software, Inc.
10
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
ae918c02
AK
14 */
15
16#include <linux/module.h>
ae918c02 17#include <linux/interrupt.h>
eae6cb31 18#include <linux/of.h>
8fd8821b 19#include <linux/platform_device.h>
ae918c02
AK
20#include <linux/spi/spi.h>
21#include <linux/spi/spi_bitbang.h>
d5af91a1 22#include <linux/spi/xilinx_spi.h>
eae6cb31 23#include <linux/io.h>
d5af91a1 24
fc3ba952 25#define XILINX_SPI_NAME "xilinx_spi"
ae918c02
AK
26
27/* Register definitions as per "OPB Serial Peripheral Interface (SPI) (v1.00e)
28 * Product Specification", DS464
29 */
c9da2e12 30#define XSPI_CR_OFFSET 0x60 /* Control Register */
ae918c02 31
082339bc 32#define XSPI_CR_LOOP 0x01
ae918c02
AK
33#define XSPI_CR_ENABLE 0x02
34#define XSPI_CR_MASTER_MODE 0x04
35#define XSPI_CR_CPOL 0x08
36#define XSPI_CR_CPHA 0x10
bca690db 37#define XSPI_CR_MODE_MASK (XSPI_CR_CPHA | XSPI_CR_CPOL | \
0240f945 38 XSPI_CR_LSB_FIRST | XSPI_CR_LOOP)
ae918c02
AK
39#define XSPI_CR_TXFIFO_RESET 0x20
40#define XSPI_CR_RXFIFO_RESET 0x40
41#define XSPI_CR_MANUAL_SSELECT 0x80
42#define XSPI_CR_TRANS_INHIBIT 0x100
c9da2e12 43#define XSPI_CR_LSB_FIRST 0x200
ae918c02 44
c9da2e12 45#define XSPI_SR_OFFSET 0x64 /* Status Register */
ae918c02
AK
46
47#define XSPI_SR_RX_EMPTY_MASK 0x01 /* Receive FIFO is empty */
48#define XSPI_SR_RX_FULL_MASK 0x02 /* Receive FIFO is full */
49#define XSPI_SR_TX_EMPTY_MASK 0x04 /* Transmit FIFO is empty */
50#define XSPI_SR_TX_FULL_MASK 0x08 /* Transmit FIFO is full */
51#define XSPI_SR_MODE_FAULT_MASK 0x10 /* Mode fault error */
52
c9da2e12
RR
53#define XSPI_TXD_OFFSET 0x68 /* Data Transmit Register */
54#define XSPI_RXD_OFFSET 0x6c /* Data Receive Register */
ae918c02
AK
55
56#define XSPI_SSR_OFFSET 0x70 /* 32-bit Slave Select Register */
57
58/* Register definitions as per "OPB IPIF (v3.01c) Product Specification", DS414
59 * IPIF registers are 32 bit
60 */
61#define XIPIF_V123B_DGIER_OFFSET 0x1c /* IPIF global int enable reg */
62#define XIPIF_V123B_GINTR_ENABLE 0x80000000
63
64#define XIPIF_V123B_IISR_OFFSET 0x20 /* IPIF interrupt status reg */
65#define XIPIF_V123B_IIER_OFFSET 0x28 /* IPIF interrupt enable reg */
66
67#define XSPI_INTR_MODE_FAULT 0x01 /* Mode fault error */
68#define XSPI_INTR_SLAVE_MODE_FAULT 0x02 /* Selected as slave while
69 * disabled */
70#define XSPI_INTR_TX_EMPTY 0x04 /* TxFIFO is empty */
71#define XSPI_INTR_TX_UNDERRUN 0x08 /* TxFIFO was underrun */
72#define XSPI_INTR_RX_FULL 0x10 /* RxFIFO is full */
73#define XSPI_INTR_RX_OVERRUN 0x20 /* RxFIFO was overrun */
c9da2e12 74#define XSPI_INTR_TX_HALF_EMPTY 0x40 /* TxFIFO is half empty */
ae918c02
AK
75
76#define XIPIF_V123B_RESETR_OFFSET 0x40 /* IPIF reset register */
77#define XIPIF_V123B_RESET_MASK 0x0a /* the value to write */
78
79struct xilinx_spi {
80 /* bitbang has to be first */
81 struct spi_bitbang bitbang;
82 struct completion done;
ae918c02
AK
83 void __iomem *regs; /* virt. address of the control registers */
84
9ca1273b 85 int irq;
ae918c02 86
ae918c02
AK
87 u8 *rx_ptr; /* pointer in the Tx buffer */
88 const u8 *tx_ptr; /* pointer in the Rx buffer */
89 int remaining_bytes; /* the number of bytes left to transfer */
c9da2e12 90 u8 bits_per_word;
6ff8672a
JH
91 unsigned int (*read_fn)(void __iomem *);
92 void (*write_fn)(u32, void __iomem *);
93 void (*tx_fn)(struct xilinx_spi *);
94 void (*rx_fn)(struct xilinx_spi *);
ae918c02
AK
95};
96
97782149
PM
97static void xspi_write32(u32 val, void __iomem *addr)
98{
99 iowrite32(val, addr);
100}
101
102static unsigned int xspi_read32(void __iomem *addr)
103{
104 return ioread32(addr);
105}
106
107static void xspi_write32_be(u32 val, void __iomem *addr)
108{
109 iowrite32be(val, addr);
110}
111
112static unsigned int xspi_read32_be(void __iomem *addr)
113{
114 return ioread32be(addr);
115}
116
c9da2e12
RR
117static void xspi_tx8(struct xilinx_spi *xspi)
118{
119 xspi->write_fn(*xspi->tx_ptr, xspi->regs + XSPI_TXD_OFFSET);
120 xspi->tx_ptr++;
121}
122
123static void xspi_tx16(struct xilinx_spi *xspi)
124{
125 xspi->write_fn(*(u16 *)(xspi->tx_ptr), xspi->regs + XSPI_TXD_OFFSET);
126 xspi->tx_ptr += 2;
127}
128
129static void xspi_tx32(struct xilinx_spi *xspi)
130{
131 xspi->write_fn(*(u32 *)(xspi->tx_ptr), xspi->regs + XSPI_TXD_OFFSET);
132 xspi->tx_ptr += 4;
133}
134
135static void xspi_rx8(struct xilinx_spi *xspi)
136{
137 u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET);
138 if (xspi->rx_ptr) {
139 *xspi->rx_ptr = data & 0xff;
140 xspi->rx_ptr++;
141 }
142}
143
144static void xspi_rx16(struct xilinx_spi *xspi)
145{
146 u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET);
147 if (xspi->rx_ptr) {
148 *(u16 *)(xspi->rx_ptr) = data & 0xffff;
149 xspi->rx_ptr += 2;
150 }
151}
152
153static void xspi_rx32(struct xilinx_spi *xspi)
154{
155 u32 data = xspi->read_fn(xspi->regs + XSPI_RXD_OFFSET);
156 if (xspi->rx_ptr) {
157 *(u32 *)(xspi->rx_ptr) = data;
158 xspi->rx_ptr += 4;
159 }
160}
161
86fc5935 162static void xspi_init_hw(struct xilinx_spi *xspi)
ae918c02 163{
86fc5935
RR
164 void __iomem *regs_base = xspi->regs;
165
ae918c02 166 /* Reset the SPI device */
86fc5935
RR
167 xspi->write_fn(XIPIF_V123B_RESET_MASK,
168 regs_base + XIPIF_V123B_RESETR_OFFSET);
ae918c02 169 /* Disable all the interrupts just in case */
86fc5935 170 xspi->write_fn(0, regs_base + XIPIF_V123B_IIER_OFFSET);
ae918c02 171 /* Enable the global IPIF interrupt */
86fc5935
RR
172 xspi->write_fn(XIPIF_V123B_GINTR_ENABLE,
173 regs_base + XIPIF_V123B_DGIER_OFFSET);
ae918c02 174 /* Deselect the slave on the SPI bus */
86fc5935 175 xspi->write_fn(0xffff, regs_base + XSPI_SSR_OFFSET);
ae918c02
AK
176 /* Disable the transmitter, enable Manual Slave Select Assertion,
177 * put SPI controller into master mode, and enable it */
86fc5935 178 xspi->write_fn(XSPI_CR_TRANS_INHIBIT | XSPI_CR_MANUAL_SSELECT |
c9da2e12
RR
179 XSPI_CR_MASTER_MODE | XSPI_CR_ENABLE | XSPI_CR_TXFIFO_RESET |
180 XSPI_CR_RXFIFO_RESET, regs_base + XSPI_CR_OFFSET);
ae918c02
AK
181}
182
183static void xilinx_spi_chipselect(struct spi_device *spi, int is_on)
184{
185 struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
186
187 if (is_on == BITBANG_CS_INACTIVE) {
188 /* Deselect the slave on the SPI bus */
86fc5935 189 xspi->write_fn(0xffff, xspi->regs + XSPI_SSR_OFFSET);
ae918c02
AK
190 } else if (is_on == BITBANG_CS_ACTIVE) {
191 /* Set the SPI clock phase and polarity */
86fc5935 192 u16 cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET)
ae918c02
AK
193 & ~XSPI_CR_MODE_MASK;
194 if (spi->mode & SPI_CPHA)
195 cr |= XSPI_CR_CPHA;
196 if (spi->mode & SPI_CPOL)
197 cr |= XSPI_CR_CPOL;
bca690db
RRD
198 if (spi->mode & SPI_LSB_FIRST)
199 cr |= XSPI_CR_LSB_FIRST;
0240f945
RRD
200 if (spi->mode & SPI_LOOP)
201 cr |= XSPI_CR_LOOP;
86fc5935 202 xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET);
ae918c02
AK
203
204 /* We do not check spi->max_speed_hz here as the SPI clock
205 * frequency is not software programmable (the IP block design
206 * parameter)
207 */
208
209 /* Activate the chip select */
86fc5935
RR
210 xspi->write_fn(~(0x0001 << spi->chip_select),
211 xspi->regs + XSPI_SSR_OFFSET);
ae918c02
AK
212 }
213}
214
215/* spi_bitbang requires custom setup_transfer() to be defined if there is a
9bf46f6d 216 * custom txrx_bufs().
ae918c02
AK
217 */
218static int xilinx_spi_setup_transfer(struct spi_device *spi,
219 struct spi_transfer *t)
220{
ae918c02
AK
221 return 0;
222}
223
c5d348df 224static int xilinx_spi_fill_tx_fifo(struct xilinx_spi *xspi)
ae918c02
AK
225{
226 u8 sr;
c5d348df 227 int n_words = 0;
ae918c02
AK
228
229 /* Fill the Tx FIFO with as many bytes as possible */
86fc5935 230 sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET);
ae918c02 231 while ((sr & XSPI_SR_TX_FULL_MASK) == 0 && xspi->remaining_bytes > 0) {
86fc5935 232 if (xspi->tx_ptr)
c9da2e12 233 xspi->tx_fn(xspi);
86fc5935
RR
234 else
235 xspi->write_fn(0, xspi->regs + XSPI_TXD_OFFSET);
c9da2e12 236 xspi->remaining_bytes -= xspi->bits_per_word / 8;
86fc5935 237 sr = xspi->read_fn(xspi->regs + XSPI_SR_OFFSET);
c5d348df 238 n_words++;
ae918c02 239 }
c5d348df
RRD
240
241 return n_words;
ae918c02
AK
242}
243
244static int xilinx_spi_txrx_bufs(struct spi_device *spi, struct spi_transfer *t)
245{
246 struct xilinx_spi *xspi = spi_master_get_devdata(spi->master);
247 u32 ipif_ier;
ae918c02
AK
248
249 /* We get here with transmitter inhibited */
250
251 xspi->tx_ptr = t->tx_buf;
252 xspi->rx_ptr = t->rx_buf;
253 xspi->remaining_bytes = t->len;
16735d02 254 reinit_completion(&xspi->done);
ae918c02 255
ae918c02
AK
256
257 /* Enable the transmit empty interrupt, which we use to determine
258 * progress on the transmission.
259 */
86fc5935
RR
260 ipif_ier = xspi->read_fn(xspi->regs + XIPIF_V123B_IIER_OFFSET);
261 xspi->write_fn(ipif_ier | XSPI_INTR_TX_EMPTY,
262 xspi->regs + XIPIF_V123B_IIER_OFFSET);
ae918c02 263
68c315bb
PC
264 for (;;) {
265 u16 cr;
c5d348df 266 int n_words;
68c315bb 267
c5d348df 268 n_words = xilinx_spi_fill_tx_fifo(xspi);
68c315bb
PC
269
270 /* Start the transfer by not inhibiting the transmitter any
271 * longer
272 */
273 cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET) &
274 ~XSPI_CR_TRANS_INHIBIT;
275 xspi->write_fn(cr, xspi->regs + XSPI_CR_OFFSET);
276
277 wait_for_completion(&xspi->done);
278
279 /* A transmit has just completed. Process received data and
280 * check for more data to transmit. Always inhibit the
281 * transmitter while the Isr refills the transmit register/FIFO,
282 * or make sure it is stopped if we're done.
283 */
284 cr = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET);
285 xspi->write_fn(cr | XSPI_CR_TRANS_INHIBIT,
286 xspi->regs + XSPI_CR_OFFSET);
287
288 /* Read out all the data from the Rx FIFO */
c5d348df 289 while (n_words--)
68c315bb 290 xspi->rx_fn(xspi);
ae918c02 291
68c315bb 292 /* See if there is more data to send */
e33d085d 293 if (xspi->remaining_bytes <= 0)
68c315bb
PC
294 break;
295 }
ae918c02
AK
296
297 /* Disable the transmit empty interrupt */
86fc5935 298 xspi->write_fn(ipif_ier, xspi->regs + XIPIF_V123B_IIER_OFFSET);
ae918c02
AK
299
300 return t->len - xspi->remaining_bytes;
301}
302
303
304/* This driver supports single master mode only. Hence Tx FIFO Empty
305 * is the only interrupt we care about.
306 * Receive FIFO Overrun, Transmit FIFO Underrun, Mode Fault, and Slave Mode
307 * Fault are not to happen.
308 */
309static irqreturn_t xilinx_spi_irq(int irq, void *dev_id)
310{
311 struct xilinx_spi *xspi = dev_id;
312 u32 ipif_isr;
313
314 /* Get the IPIF interrupts, and clear them immediately */
86fc5935
RR
315 ipif_isr = xspi->read_fn(xspi->regs + XIPIF_V123B_IISR_OFFSET);
316 xspi->write_fn(ipif_isr, xspi->regs + XIPIF_V123B_IISR_OFFSET);
ae918c02
AK
317
318 if (ipif_isr & XSPI_INTR_TX_EMPTY) { /* Transmission completed */
68c315bb 319 complete(&xspi->done);
ae918c02
AK
320 }
321
322 return IRQ_HANDLED;
323}
324
eae6cb31
GL
325static const struct of_device_id xilinx_spi_of_match[] = {
326 { .compatible = "xlnx,xps-spi-2.00.a", },
327 { .compatible = "xlnx,xps-spi-2.00.b", },
328 {}
329};
330MODULE_DEVICE_TABLE(of, xilinx_spi_of_match);
eae6cb31 331
7cb2abd0 332static int xilinx_spi_probe(struct platform_device *pdev)
ae918c02 333{
ae918c02 334 struct xilinx_spi *xspi;
d81c0bbb 335 struct xspi_platform_data *pdata;
ad3fdbca 336 struct resource *res;
7b3b7432 337 int ret, num_cs = 0, bits_per_word = 8;
d81c0bbb 338 struct spi_master *master;
082339bc 339 u32 tmp;
d81c0bbb
MB
340 u8 i;
341
8074cf06 342 pdata = dev_get_platdata(&pdev->dev);
d81c0bbb
MB
343 if (pdata) {
344 num_cs = pdata->num_chipselect;
345 bits_per_word = pdata->bits_per_word;
be3acdff
MS
346 } else {
347 of_property_read_u32(pdev->dev.of_node, "xlnx,num-ss-bits",
348 &num_cs);
d81c0bbb 349 }
ae918c02 350
d81c0bbb 351 if (!num_cs) {
7cb2abd0
MB
352 dev_err(&pdev->dev,
353 "Missing slave select configuration data\n");
d81c0bbb
MB
354 return -EINVAL;
355 }
356
7cb2abd0 357 master = spi_alloc_master(&pdev->dev, sizeof(struct xilinx_spi));
d5af91a1 358 if (!master)
d81c0bbb 359 return -ENODEV;
ae918c02 360
e7db06b5 361 /* the spi->mode bits understood by this driver: */
0240f945 362 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST | SPI_LOOP;
e7db06b5 363
ae918c02 364 xspi = spi_master_get_devdata(master);
94c69f76 365 xspi->bitbang.master = master;
ae918c02
AK
366 xspi->bitbang.chipselect = xilinx_spi_chipselect;
367 xspi->bitbang.setup_transfer = xilinx_spi_setup_transfer;
368 xspi->bitbang.txrx_bufs = xilinx_spi_txrx_bufs;
ae918c02
AK
369 init_completion(&xspi->done);
370
ad3fdbca
MS
371 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
372 xspi->regs = devm_ioremap_resource(&pdev->dev, res);
c40537d0
MB
373 if (IS_ERR(xspi->regs)) {
374 ret = PTR_ERR(xspi->regs);
ae918c02 375 goto put_master;
ae918c02
AK
376 }
377
4b153a21 378 master->bus_num = pdev->id;
91565c40 379 master->num_chipselect = num_cs;
7cb2abd0 380 master->dev.of_node = pdev->dev.of_node;
082339bc
MS
381
382 /*
383 * Detect endianess on the IP via loop bit in CR. Detection
384 * must be done before reset is sent because incorrect reset
385 * value generates error interrupt.
386 * Setup little endian helper functions first and try to use them
387 * and check if bit was correctly setup or not.
388 */
389 xspi->read_fn = xspi_read32;
390 xspi->write_fn = xspi_write32;
391
392 xspi->write_fn(XSPI_CR_LOOP, xspi->regs + XSPI_CR_OFFSET);
393 tmp = xspi->read_fn(xspi->regs + XSPI_CR_OFFSET);
394 tmp &= XSPI_CR_LOOP;
395 if (tmp != XSPI_CR_LOOP) {
97782149
PM
396 xspi->read_fn = xspi_read32_be;
397 xspi->write_fn = xspi_write32_be;
86fc5935 398 }
082339bc 399
9bf46f6d 400 master->bits_per_word_mask = SPI_BPW_MASK(bits_per_word);
91565c40 401 xspi->bits_per_word = bits_per_word;
c9da2e12
RR
402 if (xspi->bits_per_word == 8) {
403 xspi->tx_fn = xspi_tx8;
404 xspi->rx_fn = xspi_rx8;
405 } else if (xspi->bits_per_word == 16) {
406 xspi->tx_fn = xspi_tx16;
407 xspi->rx_fn = xspi_rx16;
408 } else if (xspi->bits_per_word == 32) {
409 xspi->tx_fn = xspi_tx32;
410 xspi->rx_fn = xspi_rx32;
d81c0bbb
MB
411 } else {
412 ret = -EINVAL;
c40537d0 413 goto put_master;
d81c0bbb 414 }
ae918c02
AK
415
416 /* SPI controller initializations */
86fc5935 417 xspi_init_hw(xspi);
ae918c02 418
7b3b7432
MS
419 xspi->irq = platform_get_irq(pdev, 0);
420 if (xspi->irq < 0) {
421 ret = xspi->irq;
422 goto put_master;
423 }
424
ae918c02 425 /* Register for SPI Interrupt */
7b3b7432
MS
426 ret = devm_request_irq(&pdev->dev, xspi->irq, xilinx_spi_irq, 0,
427 dev_name(&pdev->dev), xspi);
d5af91a1 428 if (ret)
c40537d0 429 goto put_master;
ae918c02 430
d5af91a1
RR
431 ret = spi_bitbang_start(&xspi->bitbang);
432 if (ret) {
7cb2abd0 433 dev_err(&pdev->dev, "spi_bitbang_start FAILED\n");
7b3b7432 434 goto put_master;
eae6cb31
GL
435 }
436
7cb2abd0 437 dev_info(&pdev->dev, "at 0x%08llX mapped to 0x%p, irq=%d\n",
ad3fdbca 438 (unsigned long long)res->start, xspi->regs, xspi->irq);
8fd8821b 439
eae6cb31
GL
440 if (pdata) {
441 for (i = 0; i < pdata->num_devices; i++)
442 spi_new_device(master, pdata->devices + i);
443 }
8fd8821b 444
7cb2abd0 445 platform_set_drvdata(pdev, master);
8fd8821b 446 return 0;
ae918c02 447
ae918c02
AK
448put_master:
449 spi_master_put(master);
d81c0bbb
MB
450
451 return ret;
8fd8821b
GL
452}
453
7cb2abd0 454static int xilinx_spi_remove(struct platform_device *pdev)
8fd8821b 455{
7cb2abd0 456 struct spi_master *master = platform_get_drvdata(pdev);
d81c0bbb 457 struct xilinx_spi *xspi = spi_master_get_devdata(master);
7b3b7432 458 void __iomem *regs_base = xspi->regs;
ae918c02
AK
459
460 spi_bitbang_stop(&xspi->bitbang);
7b3b7432
MS
461
462 /* Disable all the interrupts just in case */
463 xspi->write_fn(0, regs_base + XIPIF_V123B_IIER_OFFSET);
464 /* Disable the global IPIF interrupt */
465 xspi->write_fn(0, regs_base + XIPIF_V123B_DGIER_OFFSET);
ff82c587 466
d5af91a1 467 spi_master_put(xspi->bitbang.master);
8fd8821b
GL
468
469 return 0;
470}
471
472/* work with hotplug and coldplug */
473MODULE_ALIAS("platform:" XILINX_SPI_NAME);
474
475static struct platform_driver xilinx_spi_driver = {
476 .probe = xilinx_spi_probe,
fd4a319b 477 .remove = xilinx_spi_remove,
8fd8821b
GL
478 .driver = {
479 .name = XILINX_SPI_NAME,
eae6cb31 480 .of_match_table = xilinx_spi_of_match,
8fd8821b
GL
481 },
482};
940ab889 483module_platform_driver(xilinx_spi_driver);
8fd8821b 484
ae918c02
AK
485MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
486MODULE_DESCRIPTION("Xilinx SPI driver");
487MODULE_LICENSE("GPL");