]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/spi/spi_bfin5xx.c
Blackfin SPI Driver: Add GPIO controlled SPI Slave Select support
[mirror_ubuntu-artful-kernel.git] / drivers / spi / spi_bfin5xx.c
CommitLineData
a5f6abd4 1/*
26fdc1f0 2 * Blackfin On-Chip SPI Driver
a5f6abd4 3 *
131b17d4 4 * Copyright 2004-2007 Analog Devices Inc.
a5f6abd4 5 *
26fdc1f0 6 * Enter bugs at http://blackfin.uclinux.org/
a5f6abd4 7 *
26fdc1f0 8 * Licensed under the GPL-2 or later.
a5f6abd4
WB
9 */
10
11#include <linux/init.h>
12#include <linux/module.h>
131b17d4 13#include <linux/delay.h>
a5f6abd4 14#include <linux/device.h>
131b17d4 15#include <linux/io.h>
a5f6abd4 16#include <linux/ioport.h>
131b17d4 17#include <linux/irq.h>
a5f6abd4
WB
18#include <linux/errno.h>
19#include <linux/interrupt.h>
20#include <linux/platform_device.h>
21#include <linux/dma-mapping.h>
22#include <linux/spi/spi.h>
23#include <linux/workqueue.h>
a5f6abd4 24
a5f6abd4 25#include <asm/dma.h>
131b17d4 26#include <asm/portmux.h>
a5f6abd4 27#include <asm/bfin5xx_spi.h>
8cf5858c
VM
28#include <asm/cacheflush.h>
29
a32c691d
BW
30#define DRV_NAME "bfin-spi"
31#define DRV_AUTHOR "Bryan Wu, Luke Yang"
138f97cd 32#define DRV_DESC "Blackfin on-chip SPI Controller Driver"
a32c691d
BW
33#define DRV_VERSION "1.0"
34
35MODULE_AUTHOR(DRV_AUTHOR);
36MODULE_DESCRIPTION(DRV_DESC);
a5f6abd4
WB
37MODULE_LICENSE("GPL");
38
bb90eb00 39#define IS_DMA_ALIGNED(x) (((u32)(x)&0x07) == 0)
a5f6abd4 40
bb90eb00
BW
41#define START_STATE ((void *)0)
42#define RUNNING_STATE ((void *)1)
43#define DONE_STATE ((void *)2)
44#define ERROR_STATE ((void *)-1)
45#define QUEUE_RUNNING 0
46#define QUEUE_STOPPED 1
a5f6abd4
WB
47
48struct driver_data {
49 /* Driver model hookup */
50 struct platform_device *pdev;
51
52 /* SPI framework hookup */
53 struct spi_master *master;
54
bb90eb00 55 /* Regs base of SPI controller */
f452126c 56 void __iomem *regs_base;
bb90eb00 57
003d9226
BW
58 /* Pin request list */
59 u16 *pin_req;
60
a5f6abd4
WB
61 /* BFIN hookup */
62 struct bfin5xx_spi_master *master_info;
63
64 /* Driver message queue */
65 struct workqueue_struct *workqueue;
66 struct work_struct pump_messages;
67 spinlock_t lock;
68 struct list_head queue;
69 int busy;
70 int run;
71
72 /* Message Transfer pump */
73 struct tasklet_struct pump_transfers;
74
75 /* Current message transfer state info */
76 struct spi_message *cur_msg;
77 struct spi_transfer *cur_transfer;
78 struct chip_data *cur_chip;
79 size_t len_in_bytes;
80 size_t len;
81 void *tx;
82 void *tx_end;
83 void *rx;
84 void *rx_end;
bb90eb00
BW
85
86 /* DMA stuffs */
87 int dma_channel;
a5f6abd4 88 int dma_mapped;
bb90eb00 89 int dma_requested;
a5f6abd4
WB
90 dma_addr_t rx_dma;
91 dma_addr_t tx_dma;
bb90eb00 92
a5f6abd4
WB
93 size_t rx_map_len;
94 size_t tx_map_len;
95 u8 n_bytes;
fad91c89 96 int cs_change;
a5f6abd4
WB
97 void (*write) (struct driver_data *);
98 void (*read) (struct driver_data *);
99 void (*duplex) (struct driver_data *);
100};
101
102struct chip_data {
103 u16 ctl_reg;
104 u16 baud;
105 u16 flag;
106
107 u8 chip_select_num;
108 u8 n_bytes;
88b40369 109 u8 width; /* 0 or 1 */
a5f6abd4
WB
110 u8 enable_dma;
111 u8 bits_per_word; /* 8 or 16 */
112 u8 cs_change_per_word;
62310e51 113 u16 cs_chg_udelay; /* Some devices require > 255usec delay */
42c78b2b 114 u32 cs_gpio;
a5f6abd4
WB
115 void (*write) (struct driver_data *);
116 void (*read) (struct driver_data *);
117 void (*duplex) (struct driver_data *);
118};
119
bb90eb00
BW
120#define DEFINE_SPI_REG(reg, off) \
121static inline u16 read_##reg(struct driver_data *drv_data) \
122 { return bfin_read16(drv_data->regs_base + off); } \
123static inline void write_##reg(struct driver_data *drv_data, u16 v) \
124 { bfin_write16(drv_data->regs_base + off, v); }
125
126DEFINE_SPI_REG(CTRL, 0x00)
127DEFINE_SPI_REG(FLAG, 0x04)
128DEFINE_SPI_REG(STAT, 0x08)
129DEFINE_SPI_REG(TDBR, 0x0C)
130DEFINE_SPI_REG(RDBR, 0x10)
131DEFINE_SPI_REG(BAUD, 0x14)
132DEFINE_SPI_REG(SHAW, 0x18)
133
88b40369 134static void bfin_spi_enable(struct driver_data *drv_data)
a5f6abd4
WB
135{
136 u16 cr;
137
bb90eb00
BW
138 cr = read_CTRL(drv_data);
139 write_CTRL(drv_data, (cr | BIT_CTL_ENABLE));
a5f6abd4
WB
140}
141
88b40369 142static void bfin_spi_disable(struct driver_data *drv_data)
a5f6abd4
WB
143{
144 u16 cr;
145
bb90eb00
BW
146 cr = read_CTRL(drv_data);
147 write_CTRL(drv_data, (cr & (~BIT_CTL_ENABLE)));
a5f6abd4
WB
148}
149
150/* Caculate the SPI_BAUD register value based on input HZ */
151static u16 hz_to_spi_baud(u32 speed_hz)
152{
153 u_long sclk = get_sclk();
154 u16 spi_baud = (sclk / (2 * speed_hz));
155
156 if ((sclk % (2 * speed_hz)) > 0)
157 spi_baud++;
158
7513e006
MH
159 if (spi_baud < MIN_SPI_BAUD_VAL)
160 spi_baud = MIN_SPI_BAUD_VAL;
161
a5f6abd4
WB
162 return spi_baud;
163}
164
138f97cd 165static int bfin_spi_flush(struct driver_data *drv_data)
a5f6abd4
WB
166{
167 unsigned long limit = loops_per_jiffy << 1;
168
169 /* wait for stop and clear stat */
bb90eb00 170 while (!(read_STAT(drv_data) & BIT_STAT_SPIF) && limit--)
d8c05008 171 cpu_relax();
a5f6abd4 172
bb90eb00 173 write_STAT(drv_data, BIT_STAT_CLR);
a5f6abd4
WB
174
175 return limit;
176}
177
fad91c89 178/* Chip select operation functions for cs_change flag */
138f97cd 179static void bfin_spi_cs_active(struct driver_data *drv_data, struct chip_data *chip)
fad91c89 180{
42c78b2b
MH
181 if (likely(chip->chip_select_num)) {
182 u16 flag = read_FLAG(drv_data);
fad91c89 183
42c78b2b
MH
184 flag |= chip->flag;
185 flag &= ~(chip->flag << 8);
fad91c89 186
42c78b2b
MH
187 write_FLAG(drv_data, flag);
188 } else {
189 gpio_set_value(chip->cs_gpio, 0);
190 }
fad91c89
BW
191}
192
138f97cd 193static void bfin_spi_cs_deactive(struct driver_data *drv_data, struct chip_data *chip)
fad91c89 194{
42c78b2b
MH
195 if (likely(chip->chip_select_num)) {
196 u16 flag = read_FLAG(drv_data);
fad91c89 197
42c78b2b
MH
198 flag &= ~chip->flag;
199 flag |= (chip->flag << 8);
fad91c89 200
42c78b2b
MH
201 write_FLAG(drv_data, flag);
202 } else {
203 gpio_set_value(chip->cs_gpio, 1);
204 }
62310e51
BW
205
206 /* Move delay here for consistency */
207 if (chip->cs_chg_udelay)
208 udelay(chip->cs_chg_udelay);
fad91c89
BW
209}
210
a5f6abd4 211/* stop controller and re-config current chip*/
138f97cd 212static void bfin_spi_restore_state(struct driver_data *drv_data)
a5f6abd4
WB
213{
214 struct chip_data *chip = drv_data->cur_chip;
12e17c42 215
a5f6abd4 216 /* Clear status and disable clock */
bb90eb00 217 write_STAT(drv_data, BIT_STAT_CLR);
a5f6abd4 218 bfin_spi_disable(drv_data);
88b40369 219 dev_dbg(&drv_data->pdev->dev, "restoring spi ctl state\n");
a5f6abd4 220
5fec5b5a 221 /* Load the registers */
bb90eb00 222 write_CTRL(drv_data, chip->ctl_reg);
092e1fda 223 write_BAUD(drv_data, chip->baud);
cc487e73
SZ
224
225 bfin_spi_enable(drv_data);
138f97cd 226 bfin_spi_cs_active(drv_data, chip);
a5f6abd4
WB
227}
228
229/* used to kick off transfer in rx mode */
138f97cd 230static unsigned short bfin_spi_dummy_read(struct driver_data *drv_data)
a5f6abd4
WB
231{
232 unsigned short tmp;
bb90eb00 233 tmp = read_RDBR(drv_data);
a5f6abd4
WB
234 return tmp;
235}
236
138f97cd 237static void bfin_spi_null_writer(struct driver_data *drv_data)
a5f6abd4
WB
238{
239 u8 n_bytes = drv_data->n_bytes;
240
241 while (drv_data->tx < drv_data->tx_end) {
bb90eb00
BW
242 write_TDBR(drv_data, 0);
243 while ((read_STAT(drv_data) & BIT_STAT_TXS))
d8c05008 244 cpu_relax();
a5f6abd4
WB
245 drv_data->tx += n_bytes;
246 }
247}
248
138f97cd 249static void bfin_spi_null_reader(struct driver_data *drv_data)
a5f6abd4
WB
250{
251 u8 n_bytes = drv_data->n_bytes;
138f97cd 252 bfin_spi_dummy_read(drv_data);
a5f6abd4
WB
253
254 while (drv_data->rx < drv_data->rx_end) {
bb90eb00 255 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
d8c05008 256 cpu_relax();
138f97cd 257 bfin_spi_dummy_read(drv_data);
a5f6abd4
WB
258 drv_data->rx += n_bytes;
259 }
260}
261
138f97cd 262static void bfin_spi_u8_writer(struct driver_data *drv_data)
a5f6abd4 263{
131b17d4 264 dev_dbg(&drv_data->pdev->dev,
bb90eb00 265 "cr8-s is 0x%x\n", read_STAT(drv_data));
cc487e73 266
a5f6abd4 267 while (drv_data->tx < drv_data->tx_end) {
bb90eb00
BW
268 write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
269 while (read_STAT(drv_data) & BIT_STAT_TXS)
d8c05008 270 cpu_relax();
a5f6abd4
WB
271 ++drv_data->tx;
272 }
13f3e642
SZ
273
274 /* poll for SPI completion before return */
275 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
276 cpu_relax();
a5f6abd4
WB
277}
278
138f97cd 279static void bfin_spi_u8_cs_chg_writer(struct driver_data *drv_data)
a5f6abd4
WB
280{
281 struct chip_data *chip = drv_data->cur_chip;
282
283 while (drv_data->tx < drv_data->tx_end) {
138f97cd 284 bfin_spi_cs_active(drv_data, chip);
a5f6abd4 285
bb90eb00
BW
286 write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
287 while (read_STAT(drv_data) & BIT_STAT_TXS)
d8c05008 288 cpu_relax();
e26aa015
BW
289 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
290 cpu_relax();
62310e51 291
138f97cd 292 bfin_spi_cs_deactive(drv_data, chip);
5fec5b5a 293
a5f6abd4
WB
294 ++drv_data->tx;
295 }
a5f6abd4
WB
296}
297
138f97cd 298static void bfin_spi_u8_reader(struct driver_data *drv_data)
a5f6abd4 299{
131b17d4 300 dev_dbg(&drv_data->pdev->dev,
bb90eb00 301 "cr-8 is 0x%x\n", read_STAT(drv_data));
a5f6abd4 302
3f479a65 303 /* poll for SPI completion before start */
bb90eb00 304 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
d8c05008 305 cpu_relax();
3f479a65 306
a5f6abd4 307 /* clear TDBR buffer before read(else it will be shifted out) */
bb90eb00 308 write_TDBR(drv_data, 0xFFFF);
a5f6abd4 309
138f97cd 310 bfin_spi_dummy_read(drv_data);
cc487e73 311
a5f6abd4 312 while (drv_data->rx < drv_data->rx_end - 1) {
bb90eb00 313 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
d8c05008 314 cpu_relax();
bb90eb00 315 *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
a5f6abd4
WB
316 ++drv_data->rx;
317 }
318
bb90eb00 319 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
d8c05008 320 cpu_relax();
bb90eb00 321 *(u8 *) (drv_data->rx) = read_SHAW(drv_data);
a5f6abd4
WB
322 ++drv_data->rx;
323}
324
138f97cd 325static void bfin_spi_u8_cs_chg_reader(struct driver_data *drv_data)
a5f6abd4
WB
326{
327 struct chip_data *chip = drv_data->cur_chip;
328
e26aa015 329 while (drv_data->rx < drv_data->rx_end) {
138f97cd 330 bfin_spi_cs_active(drv_data, chip);
e26aa015 331 read_RDBR(drv_data); /* kick off */
a5f6abd4 332
e26aa015
BW
333 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
334 cpu_relax();
335 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
336 cpu_relax();
cc487e73 337
e26aa015 338 *(u8 *) (drv_data->rx) = read_SHAW(drv_data);
138f97cd 339 bfin_spi_cs_deactive(drv_data, chip);
5fec5b5a 340
a5f6abd4
WB
341 ++drv_data->rx;
342 }
a5f6abd4
WB
343}
344
138f97cd 345static void bfin_spi_u8_duplex(struct driver_data *drv_data)
a5f6abd4
WB
346{
347 /* in duplex mode, clk is triggered by writing of TDBR */
348 while (drv_data->rx < drv_data->rx_end) {
bb90eb00 349 write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
4fd432d9 350 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
d8c05008 351 cpu_relax();
bb90eb00 352 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
d8c05008 353 cpu_relax();
bb90eb00 354 *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
a5f6abd4
WB
355 ++drv_data->rx;
356 ++drv_data->tx;
357 }
358}
359
138f97cd 360static void bfin_spi_u8_cs_chg_duplex(struct driver_data *drv_data)
a5f6abd4
WB
361{
362 struct chip_data *chip = drv_data->cur_chip;
363
364 while (drv_data->rx < drv_data->rx_end) {
138f97cd 365 bfin_spi_cs_active(drv_data, chip);
5fec5b5a 366
bb90eb00 367 write_TDBR(drv_data, (*(u8 *) (drv_data->tx)));
e26aa015
BW
368
369 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
d8c05008 370 cpu_relax();
bb90eb00 371 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
d8c05008 372 cpu_relax();
bb90eb00 373 *(u8 *) (drv_data->rx) = read_RDBR(drv_data);
62310e51 374
138f97cd 375 bfin_spi_cs_deactive(drv_data, chip);
5fec5b5a 376
a5f6abd4
WB
377 ++drv_data->rx;
378 ++drv_data->tx;
379 }
a5f6abd4
WB
380}
381
138f97cd 382static void bfin_spi_u16_writer(struct driver_data *drv_data)
a5f6abd4 383{
131b17d4 384 dev_dbg(&drv_data->pdev->dev,
bb90eb00 385 "cr16 is 0x%x\n", read_STAT(drv_data));
88b40369 386
a5f6abd4 387 while (drv_data->tx < drv_data->tx_end) {
bb90eb00
BW
388 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
389 while ((read_STAT(drv_data) & BIT_STAT_TXS))
d8c05008 390 cpu_relax();
a5f6abd4
WB
391 drv_data->tx += 2;
392 }
13f3e642
SZ
393
394 /* poll for SPI completion before return */
395 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
396 cpu_relax();
a5f6abd4
WB
397}
398
138f97cd 399static void bfin_spi_u16_cs_chg_writer(struct driver_data *drv_data)
a5f6abd4
WB
400{
401 struct chip_data *chip = drv_data->cur_chip;
402
403 while (drv_data->tx < drv_data->tx_end) {
138f97cd 404 bfin_spi_cs_active(drv_data, chip);
a5f6abd4 405
bb90eb00
BW
406 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
407 while ((read_STAT(drv_data) & BIT_STAT_TXS))
d8c05008 408 cpu_relax();
13f3e642
SZ
409 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
410 cpu_relax();
62310e51 411
138f97cd 412 bfin_spi_cs_deactive(drv_data, chip);
5fec5b5a 413
a5f6abd4
WB
414 drv_data->tx += 2;
415 }
a5f6abd4
WB
416}
417
138f97cd 418static void bfin_spi_u16_reader(struct driver_data *drv_data)
a5f6abd4 419{
88b40369 420 dev_dbg(&drv_data->pdev->dev,
bb90eb00 421 "cr-16 is 0x%x\n", read_STAT(drv_data));
cc487e73 422
3f479a65 423 /* poll for SPI completion before start */
bb90eb00 424 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
d8c05008 425 cpu_relax();
3f479a65 426
cc487e73 427 /* clear TDBR buffer before read(else it will be shifted out) */
bb90eb00 428 write_TDBR(drv_data, 0xFFFF);
cc487e73 429
138f97cd 430 bfin_spi_dummy_read(drv_data);
a5f6abd4
WB
431
432 while (drv_data->rx < (drv_data->rx_end - 2)) {
bb90eb00 433 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
d8c05008 434 cpu_relax();
bb90eb00 435 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
a5f6abd4
WB
436 drv_data->rx += 2;
437 }
438
bb90eb00 439 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
d8c05008 440 cpu_relax();
bb90eb00 441 *(u16 *) (drv_data->rx) = read_SHAW(drv_data);
a5f6abd4
WB
442 drv_data->rx += 2;
443}
444
138f97cd 445static void bfin_spi_u16_cs_chg_reader(struct driver_data *drv_data)
a5f6abd4
WB
446{
447 struct chip_data *chip = drv_data->cur_chip;
448
3f479a65 449 /* poll for SPI completion before start */
bb90eb00 450 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
d8c05008 451 cpu_relax();
3f479a65 452
cc487e73 453 /* clear TDBR buffer before read(else it will be shifted out) */
bb90eb00 454 write_TDBR(drv_data, 0xFFFF);
a5f6abd4 455
138f97cd
MF
456 bfin_spi_cs_active(drv_data, chip);
457 bfin_spi_dummy_read(drv_data);
cc487e73 458
c3061abb 459 while (drv_data->rx < drv_data->rx_end - 2) {
138f97cd 460 bfin_spi_cs_deactive(drv_data, chip);
5fec5b5a 461
bb90eb00 462 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
d8c05008 463 cpu_relax();
138f97cd 464 bfin_spi_cs_active(drv_data, chip);
bb90eb00 465 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
a5f6abd4
WB
466 drv_data->rx += 2;
467 }
138f97cd 468 bfin_spi_cs_deactive(drv_data, chip);
cc487e73 469
bb90eb00 470 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
d8c05008 471 cpu_relax();
bb90eb00 472 *(u16 *) (drv_data->rx) = read_SHAW(drv_data);
cc487e73 473 drv_data->rx += 2;
a5f6abd4
WB
474}
475
138f97cd 476static void bfin_spi_u16_duplex(struct driver_data *drv_data)
a5f6abd4
WB
477{
478 /* in duplex mode, clk is triggered by writing of TDBR */
479 while (drv_data->tx < drv_data->tx_end) {
bb90eb00 480 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
4fd432d9 481 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
d8c05008 482 cpu_relax();
bb90eb00 483 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
d8c05008 484 cpu_relax();
bb90eb00 485 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
a5f6abd4
WB
486 drv_data->rx += 2;
487 drv_data->tx += 2;
488 }
489}
490
138f97cd 491static void bfin_spi_u16_cs_chg_duplex(struct driver_data *drv_data)
a5f6abd4
WB
492{
493 struct chip_data *chip = drv_data->cur_chip;
494
495 while (drv_data->tx < drv_data->tx_end) {
138f97cd 496 bfin_spi_cs_active(drv_data, chip);
a5f6abd4 497
bb90eb00 498 write_TDBR(drv_data, (*(u16 *) (drv_data->tx)));
4fd432d9 499 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
d8c05008 500 cpu_relax();
bb90eb00 501 while (!(read_STAT(drv_data) & BIT_STAT_RXS))
d8c05008 502 cpu_relax();
bb90eb00 503 *(u16 *) (drv_data->rx) = read_RDBR(drv_data);
62310e51 504
138f97cd 505 bfin_spi_cs_deactive(drv_data, chip);
5fec5b5a 506
a5f6abd4
WB
507 drv_data->rx += 2;
508 drv_data->tx += 2;
509 }
a5f6abd4
WB
510}
511
512/* test if ther is more transfer to be done */
138f97cd 513static void *bfin_spi_next_transfer(struct driver_data *drv_data)
a5f6abd4
WB
514{
515 struct spi_message *msg = drv_data->cur_msg;
516 struct spi_transfer *trans = drv_data->cur_transfer;
517
518 /* Move to next transfer */
519 if (trans->transfer_list.next != &msg->transfers) {
520 drv_data->cur_transfer =
521 list_entry(trans->transfer_list.next,
522 struct spi_transfer, transfer_list);
523 return RUNNING_STATE;
524 } else
525 return DONE_STATE;
526}
527
528/*
529 * caller already set message->status;
530 * dma and pio irqs are blocked give finished message back
531 */
138f97cd 532static void bfin_spi_giveback(struct driver_data *drv_data)
a5f6abd4 533{
fad91c89 534 struct chip_data *chip = drv_data->cur_chip;
a5f6abd4
WB
535 struct spi_transfer *last_transfer;
536 unsigned long flags;
537 struct spi_message *msg;
538
539 spin_lock_irqsave(&drv_data->lock, flags);
540 msg = drv_data->cur_msg;
541 drv_data->cur_msg = NULL;
542 drv_data->cur_transfer = NULL;
543 drv_data->cur_chip = NULL;
544 queue_work(drv_data->workqueue, &drv_data->pump_messages);
545 spin_unlock_irqrestore(&drv_data->lock, flags);
546
547 last_transfer = list_entry(msg->transfers.prev,
548 struct spi_transfer, transfer_list);
549
550 msg->state = NULL;
551
fad91c89 552 if (!drv_data->cs_change)
138f97cd 553 bfin_spi_cs_deactive(drv_data, chip);
fad91c89 554
b9b2a76a
YL
555 /* Not stop spi in autobuffer mode */
556 if (drv_data->tx_dma != 0xFFFF)
557 bfin_spi_disable(drv_data);
558
a5f6abd4
WB
559 if (msg->complete)
560 msg->complete(msg->context);
561}
562
138f97cd 563static irqreturn_t bfin_spi_dma_irq_handler(int irq, void *dev_id)
a5f6abd4 564{
15aafa2f 565 struct driver_data *drv_data = dev_id;
fad91c89 566 struct chip_data *chip = drv_data->cur_chip;
bb90eb00 567 struct spi_message *msg = drv_data->cur_msg;
aaaf939c 568 unsigned long timeout;
d24bd1d0 569 unsigned short dmastat = get_dma_curr_irqstat(drv_data->dma_channel);
04b95d2f 570 u16 spistat = read_STAT(drv_data);
a5f6abd4 571
d24bd1d0
MF
572 dev_dbg(&drv_data->pdev->dev,
573 "in dma_irq_handler dmastat:0x%x spistat:0x%x\n",
574 dmastat, spistat);
575
bb90eb00 576 clear_dma_irqstat(drv_data->dma_channel);
a5f6abd4 577
d6fe89b0 578 /* Wait for DMA to complete */
bb90eb00 579 while (get_dma_curr_irqstat(drv_data->dma_channel) & DMA_RUN)
d8c05008 580 cpu_relax();
d6fe89b0 581
a5f6abd4 582 /*
d6fe89b0
BW
583 * wait for the last transaction shifted out. HRM states:
584 * at this point there may still be data in the SPI DMA FIFO waiting
585 * to be transmitted ... software needs to poll TXS in the SPI_STAT
586 * register until it goes low for 2 successive reads
a5f6abd4
WB
587 */
588 if (drv_data->tx != NULL) {
bb90eb00
BW
589 while ((read_STAT(drv_data) & TXS) ||
590 (read_STAT(drv_data) & TXS))
d8c05008 591 cpu_relax();
a5f6abd4
WB
592 }
593
aaaf939c
MF
594 dev_dbg(&drv_data->pdev->dev,
595 "in dma_irq_handler dmastat:0x%x spistat:0x%x\n",
596 dmastat, read_STAT(drv_data));
597
598 timeout = jiffies + HZ;
bb90eb00 599 while (!(read_STAT(drv_data) & SPIF))
aaaf939c
MF
600 if (!time_before(jiffies, timeout)) {
601 dev_warn(&drv_data->pdev->dev, "timeout waiting for SPIF");
602 break;
603 } else
604 cpu_relax();
a5f6abd4 605
40a2945b 606 if ((dmastat & DMA_ERR) && (spistat & RBSY)) {
04b95d2f
MF
607 msg->state = ERROR_STATE;
608 dev_err(&drv_data->pdev->dev, "dma receive: fifo/buffer overflow\n");
609 } else {
610 msg->actual_length += drv_data->len_in_bytes;
a5f6abd4 611
04b95d2f 612 if (drv_data->cs_change)
138f97cd 613 bfin_spi_cs_deactive(drv_data, chip);
fad91c89 614
04b95d2f 615 /* Move to next transfer */
138f97cd 616 msg->state = bfin_spi_next_transfer(drv_data);
04b95d2f 617 }
a5f6abd4
WB
618
619 /* Schedule transfer tasklet */
620 tasklet_schedule(&drv_data->pump_transfers);
621
622 /* free the irq handler before next transfer */
88b40369
BW
623 dev_dbg(&drv_data->pdev->dev,
624 "disable dma channel irq%d\n",
bb90eb00
BW
625 drv_data->dma_channel);
626 dma_disable_irq(drv_data->dma_channel);
a5f6abd4
WB
627
628 return IRQ_HANDLED;
629}
630
138f97cd 631static void bfin_spi_pump_transfers(unsigned long data)
a5f6abd4
WB
632{
633 struct driver_data *drv_data = (struct driver_data *)data;
634 struct spi_message *message = NULL;
635 struct spi_transfer *transfer = NULL;
636 struct spi_transfer *previous = NULL;
637 struct chip_data *chip = NULL;
88b40369
BW
638 u8 width;
639 u16 cr, dma_width, dma_config;
a5f6abd4 640 u32 tranf_success = 1;
8eeb12e5 641 u8 full_duplex = 0;
a5f6abd4
WB
642
643 /* Get current state information */
644 message = drv_data->cur_msg;
645 transfer = drv_data->cur_transfer;
646 chip = drv_data->cur_chip;
092e1fda 647
a5f6abd4
WB
648 /*
649 * if msg is error or done, report it back using complete() callback
650 */
651
652 /* Handle for abort */
653 if (message->state == ERROR_STATE) {
d24bd1d0 654 dev_dbg(&drv_data->pdev->dev, "transfer: we've hit an error\n");
a5f6abd4 655 message->status = -EIO;
138f97cd 656 bfin_spi_giveback(drv_data);
a5f6abd4
WB
657 return;
658 }
659
660 /* Handle end of message */
661 if (message->state == DONE_STATE) {
d24bd1d0 662 dev_dbg(&drv_data->pdev->dev, "transfer: all done!\n");
a5f6abd4 663 message->status = 0;
138f97cd 664 bfin_spi_giveback(drv_data);
a5f6abd4
WB
665 return;
666 }
667
668 /* Delay if requested at end of transfer */
669 if (message->state == RUNNING_STATE) {
d24bd1d0 670 dev_dbg(&drv_data->pdev->dev, "transfer: still running ...\n");
a5f6abd4
WB
671 previous = list_entry(transfer->transfer_list.prev,
672 struct spi_transfer, transfer_list);
673 if (previous->delay_usecs)
674 udelay(previous->delay_usecs);
675 }
676
677 /* Setup the transfer state based on the type of transfer */
138f97cd 678 if (bfin_spi_flush(drv_data) == 0) {
a5f6abd4
WB
679 dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
680 message->status = -EIO;
138f97cd 681 bfin_spi_giveback(drv_data);
a5f6abd4
WB
682 return;
683 }
684
685 if (transfer->tx_buf != NULL) {
686 drv_data->tx = (void *)transfer->tx_buf;
687 drv_data->tx_end = drv_data->tx + transfer->len;
88b40369
BW
688 dev_dbg(&drv_data->pdev->dev, "tx_buf is %p, tx_end is %p\n",
689 transfer->tx_buf, drv_data->tx_end);
a5f6abd4
WB
690 } else {
691 drv_data->tx = NULL;
692 }
693
694 if (transfer->rx_buf != NULL) {
8eeb12e5 695 full_duplex = transfer->tx_buf != NULL;
a5f6abd4
WB
696 drv_data->rx = transfer->rx_buf;
697 drv_data->rx_end = drv_data->rx + transfer->len;
88b40369
BW
698 dev_dbg(&drv_data->pdev->dev, "rx_buf is %p, rx_end is %p\n",
699 transfer->rx_buf, drv_data->rx_end);
a5f6abd4
WB
700 } else {
701 drv_data->rx = NULL;
702 }
703
704 drv_data->rx_dma = transfer->rx_dma;
705 drv_data->tx_dma = transfer->tx_dma;
706 drv_data->len_in_bytes = transfer->len;
fad91c89 707 drv_data->cs_change = transfer->cs_change;
a5f6abd4 708
092e1fda
BW
709 /* Bits per word setup */
710 switch (transfer->bits_per_word) {
711 case 8:
712 drv_data->n_bytes = 1;
713 width = CFG_SPI_WORDSIZE8;
714 drv_data->read = chip->cs_change_per_word ?
138f97cd 715 bfin_spi_u8_cs_chg_reader : bfin_spi_u8_reader;
092e1fda 716 drv_data->write = chip->cs_change_per_word ?
138f97cd 717 bfin_spi_u8_cs_chg_writer : bfin_spi_u8_writer;
092e1fda 718 drv_data->duplex = chip->cs_change_per_word ?
138f97cd 719 bfin_spi_u8_cs_chg_duplex : bfin_spi_u8_duplex;
092e1fda
BW
720 break;
721
722 case 16:
723 drv_data->n_bytes = 2;
724 width = CFG_SPI_WORDSIZE16;
725 drv_data->read = chip->cs_change_per_word ?
138f97cd 726 bfin_spi_u16_cs_chg_reader : bfin_spi_u16_reader;
092e1fda 727 drv_data->write = chip->cs_change_per_word ?
138f97cd 728 bfin_spi_u16_cs_chg_writer : bfin_spi_u16_writer;
092e1fda 729 drv_data->duplex = chip->cs_change_per_word ?
138f97cd 730 bfin_spi_u16_cs_chg_duplex : bfin_spi_u16_duplex;
092e1fda
BW
731 break;
732
733 default:
734 /* No change, the same as default setting */
735 drv_data->n_bytes = chip->n_bytes;
736 width = chip->width;
138f97cd
MF
737 drv_data->write = drv_data->tx ? chip->write : bfin_spi_null_writer;
738 drv_data->read = drv_data->rx ? chip->read : bfin_spi_null_reader;
739 drv_data->duplex = chip->duplex ? chip->duplex : bfin_spi_null_writer;
092e1fda
BW
740 break;
741 }
742 cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
743 cr |= (width << 8);
744 write_CTRL(drv_data, cr);
745
a5f6abd4
WB
746 if (width == CFG_SPI_WORDSIZE16) {
747 drv_data->len = (transfer->len) >> 1;
748 } else {
749 drv_data->len = transfer->len;
750 }
4fb98efa
MF
751 dev_dbg(&drv_data->pdev->dev,
752 "transfer: drv_data->write is %p, chip->write is %p, null_wr is %p\n",
138f97cd 753 drv_data->write, chip->write, bfin_spi_null_writer);
a5f6abd4
WB
754
755 /* speed and width has been set on per message */
756 message->state = RUNNING_STATE;
757 dma_config = 0;
758
092e1fda
BW
759 /* Speed setup (surely valid because already checked) */
760 if (transfer->speed_hz)
761 write_BAUD(drv_data, hz_to_spi_baud(transfer->speed_hz));
762 else
763 write_BAUD(drv_data, chip->baud);
764
bb90eb00
BW
765 write_STAT(drv_data, BIT_STAT_CLR);
766 cr = (read_CTRL(drv_data) & (~BIT_CTL_TIMOD));
b9b2a76a 767 if (drv_data->cs_change)
138f97cd 768 bfin_spi_cs_active(drv_data, chip);
a5f6abd4 769
88b40369
BW
770 dev_dbg(&drv_data->pdev->dev,
771 "now pumping a transfer: width is %d, len is %d\n",
772 width, transfer->len);
a5f6abd4
WB
773
774 /*
8cf5858c
VM
775 * Try to map dma buffer and do a dma transfer. If successful use,
776 * different way to r/w according to the enable_dma settings and if
777 * we are not doing a full duplex transfer (since the hardware does
778 * not support full duplex DMA transfers).
a5f6abd4 779 */
8eeb12e5
VM
780 if (!full_duplex && drv_data->cur_chip->enable_dma
781 && drv_data->len > 6) {
a5f6abd4 782
11d6f599 783 unsigned long dma_start_addr, flags;
7aec3566 784
bb90eb00
BW
785 disable_dma(drv_data->dma_channel);
786 clear_dma_irqstat(drv_data->dma_channel);
a5f6abd4
WB
787
788 /* config dma channel */
88b40369 789 dev_dbg(&drv_data->pdev->dev, "doing dma transfer\n");
7aec3566 790 set_dma_x_count(drv_data->dma_channel, drv_data->len);
a5f6abd4 791 if (width == CFG_SPI_WORDSIZE16) {
bb90eb00 792 set_dma_x_modify(drv_data->dma_channel, 2);
a5f6abd4
WB
793 dma_width = WDSIZE_16;
794 } else {
bb90eb00 795 set_dma_x_modify(drv_data->dma_channel, 1);
a5f6abd4
WB
796 dma_width = WDSIZE_8;
797 }
798
3f479a65 799 /* poll for SPI completion before start */
bb90eb00 800 while (!(read_STAT(drv_data) & BIT_STAT_SPIF))
d8c05008 801 cpu_relax();
3f479a65 802
a5f6abd4
WB
803 /* dirty hack for autobuffer DMA mode */
804 if (drv_data->tx_dma == 0xFFFF) {
88b40369
BW
805 dev_dbg(&drv_data->pdev->dev,
806 "doing autobuffer DMA out.\n");
a5f6abd4
WB
807
808 /* no irq in autobuffer mode */
809 dma_config =
810 (DMAFLOW_AUTO | RESTART | dma_width | DI_EN);
bb90eb00
BW
811 set_dma_config(drv_data->dma_channel, dma_config);
812 set_dma_start_addr(drv_data->dma_channel,
a32c691d 813 (unsigned long)drv_data->tx);
bb90eb00 814 enable_dma(drv_data->dma_channel);
a5f6abd4 815
07612e5f 816 /* start SPI transfer */
11d6f599 817 write_CTRL(drv_data, cr | BIT_CTL_TIMOD_DMA_TX);
07612e5f
SZ
818
819 /* just return here, there can only be one transfer
820 * in this mode
821 */
a5f6abd4 822 message->status = 0;
138f97cd 823 bfin_spi_giveback(drv_data);
a5f6abd4
WB
824 return;
825 }
826
827 /* In dma mode, rx or tx must be NULL in one transfer */
7aec3566 828 dma_config = (RESTART | dma_width | DI_EN);
a5f6abd4
WB
829 if (drv_data->rx != NULL) {
830 /* set transfer mode, and enable SPI */
d24bd1d0
MF
831 dev_dbg(&drv_data->pdev->dev, "doing DMA in to %p (size %zx)\n",
832 drv_data->rx, drv_data->len_in_bytes);
a5f6abd4 833
8cf5858c
VM
834 /* invalidate caches, if needed */
835 if (bfin_addr_dcachable((unsigned long) drv_data->rx))
836 invalidate_dcache_range((unsigned long) drv_data->rx,
837 (unsigned long) (drv_data->rx +
ace32865 838 drv_data->len_in_bytes));
8cf5858c 839
a5f6abd4 840 /* clear tx reg soformer data is not shifted out */
bb90eb00 841 write_TDBR(drv_data, 0xFFFF);
a5f6abd4 842
7aec3566
MF
843 dma_config |= WNR;
844 dma_start_addr = (unsigned long)drv_data->rx;
b31e27a6 845 cr |= BIT_CTL_TIMOD_DMA_RX | BIT_CTL_SENDOPT;
07612e5f 846
a5f6abd4 847 } else if (drv_data->tx != NULL) {
88b40369 848 dev_dbg(&drv_data->pdev->dev, "doing DMA out.\n");
a5f6abd4 849
8cf5858c
VM
850 /* flush caches, if needed */
851 if (bfin_addr_dcachable((unsigned long) drv_data->tx))
852 flush_dcache_range((unsigned long) drv_data->tx,
853 (unsigned long) (drv_data->tx +
ace32865 854 drv_data->len_in_bytes));
8cf5858c 855
7aec3566 856 dma_start_addr = (unsigned long)drv_data->tx;
b31e27a6 857 cr |= BIT_CTL_TIMOD_DMA_TX;
7aec3566
MF
858
859 } else
860 BUG();
861
11d6f599
MF
862 /* oh man, here there be monsters ... and i dont mean the
863 * fluffy cute ones from pixar, i mean the kind that'll eat
864 * your data, kick your dog, and love it all. do *not* try
865 * and change these lines unless you (1) heavily test DMA
866 * with SPI flashes on a loaded system (e.g. ping floods),
867 * (2) know just how broken the DMA engine interaction with
868 * the SPI peripheral is, and (3) have someone else to blame
869 * when you screw it all up anyways.
870 */
7aec3566 871 set_dma_start_addr(drv_data->dma_channel, dma_start_addr);
11d6f599
MF
872 set_dma_config(drv_data->dma_channel, dma_config);
873 local_irq_save(flags);
a963ea83 874 SSYNC();
11d6f599 875 write_CTRL(drv_data, cr);
a963ea83 876 enable_dma(drv_data->dma_channel);
11d6f599
MF
877 dma_enable_irq(drv_data->dma_channel);
878 local_irq_restore(flags);
07612e5f 879
a5f6abd4
WB
880 } else {
881 /* IO mode write then read */
88b40369 882 dev_dbg(&drv_data->pdev->dev, "doing IO transfer\n");
a5f6abd4 883
8eeb12e5 884 if (full_duplex) {
a5f6abd4
WB
885 /* full duplex mode */
886 BUG_ON((drv_data->tx_end - drv_data->tx) !=
887 (drv_data->rx_end - drv_data->rx));
88b40369
BW
888 dev_dbg(&drv_data->pdev->dev,
889 "IO duplex: cr is 0x%x\n", cr);
a5f6abd4 890
cc487e73 891 /* set SPI transfer mode */
bb90eb00 892 write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
a5f6abd4
WB
893
894 drv_data->duplex(drv_data);
895
896 if (drv_data->tx != drv_data->tx_end)
897 tranf_success = 0;
898 } else if (drv_data->tx != NULL) {
899 /* write only half duplex */
131b17d4 900 dev_dbg(&drv_data->pdev->dev,
88b40369 901 "IO write: cr is 0x%x\n", cr);
a5f6abd4 902
cc487e73 903 /* set SPI transfer mode */
bb90eb00 904 write_CTRL(drv_data, (cr | CFG_SPI_WRITE));
a5f6abd4
WB
905
906 drv_data->write(drv_data);
907
908 if (drv_data->tx != drv_data->tx_end)
909 tranf_success = 0;
910 } else if (drv_data->rx != NULL) {
911 /* read only half duplex */
131b17d4 912 dev_dbg(&drv_data->pdev->dev,
88b40369 913 "IO read: cr is 0x%x\n", cr);
a5f6abd4 914
cc487e73 915 /* set SPI transfer mode */
bb90eb00 916 write_CTRL(drv_data, (cr | CFG_SPI_READ));
a5f6abd4
WB
917
918 drv_data->read(drv_data);
919 if (drv_data->rx != drv_data->rx_end)
920 tranf_success = 0;
921 }
922
923 if (!tranf_success) {
131b17d4 924 dev_dbg(&drv_data->pdev->dev,
88b40369 925 "IO write error!\n");
a5f6abd4
WB
926 message->state = ERROR_STATE;
927 } else {
928 /* Update total byte transfered */
ace32865 929 message->actual_length += drv_data->len_in_bytes;
a5f6abd4 930 /* Move to next transfer of this msg */
138f97cd 931 message->state = bfin_spi_next_transfer(drv_data);
b9b2a76a 932 if (drv_data->cs_change)
138f97cd 933 bfin_spi_cs_deactive(drv_data, chip);
a5f6abd4 934 }
a5f6abd4
WB
935 /* Schedule next transfer tasklet */
936 tasklet_schedule(&drv_data->pump_transfers);
937
938 }
939}
940
941/* pop a msg from queue and kick off real transfer */
138f97cd 942static void bfin_spi_pump_messages(struct work_struct *work)
a5f6abd4 943{
131b17d4 944 struct driver_data *drv_data;
a5f6abd4
WB
945 unsigned long flags;
946
131b17d4
BW
947 drv_data = container_of(work, struct driver_data, pump_messages);
948
a5f6abd4
WB
949 /* Lock queue and check for queue work */
950 spin_lock_irqsave(&drv_data->lock, flags);
951 if (list_empty(&drv_data->queue) || drv_data->run == QUEUE_STOPPED) {
952 /* pumper kicked off but no work to do */
953 drv_data->busy = 0;
954 spin_unlock_irqrestore(&drv_data->lock, flags);
955 return;
956 }
957
958 /* Make sure we are not already running a message */
959 if (drv_data->cur_msg) {
960 spin_unlock_irqrestore(&drv_data->lock, flags);
961 return;
962 }
963
964 /* Extract head of queue */
965 drv_data->cur_msg = list_entry(drv_data->queue.next,
966 struct spi_message, queue);
5fec5b5a
BW
967
968 /* Setup the SSP using the per chip configuration */
969 drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
138f97cd 970 bfin_spi_restore_state(drv_data);
5fec5b5a 971
a5f6abd4
WB
972 list_del_init(&drv_data->cur_msg->queue);
973
974 /* Initial message state */
975 drv_data->cur_msg->state = START_STATE;
976 drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
977 struct spi_transfer, transfer_list);
978
5fec5b5a
BW
979 dev_dbg(&drv_data->pdev->dev, "got a message to pump, "
980 "state is set to: baud %d, flag 0x%x, ctl 0x%x\n",
981 drv_data->cur_chip->baud, drv_data->cur_chip->flag,
982 drv_data->cur_chip->ctl_reg);
131b17d4
BW
983
984 dev_dbg(&drv_data->pdev->dev,
88b40369
BW
985 "the first transfer len is %d\n",
986 drv_data->cur_transfer->len);
a5f6abd4
WB
987
988 /* Mark as busy and launch transfers */
989 tasklet_schedule(&drv_data->pump_transfers);
990
991 drv_data->busy = 1;
992 spin_unlock_irqrestore(&drv_data->lock, flags);
993}
994
995/*
996 * got a msg to transfer, queue it in drv_data->queue.
997 * And kick off message pumper
998 */
138f97cd 999static int bfin_spi_transfer(struct spi_device *spi, struct spi_message *msg)
a5f6abd4
WB
1000{
1001 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
1002 unsigned long flags;
1003
1004 spin_lock_irqsave(&drv_data->lock, flags);
1005
1006 if (drv_data->run == QUEUE_STOPPED) {
1007 spin_unlock_irqrestore(&drv_data->lock, flags);
1008 return -ESHUTDOWN;
1009 }
1010
1011 msg->actual_length = 0;
1012 msg->status = -EINPROGRESS;
1013 msg->state = START_STATE;
1014
88b40369 1015 dev_dbg(&spi->dev, "adding an msg in transfer() \n");
a5f6abd4
WB
1016 list_add_tail(&msg->queue, &drv_data->queue);
1017
1018 if (drv_data->run == QUEUE_RUNNING && !drv_data->busy)
1019 queue_work(drv_data->workqueue, &drv_data->pump_messages);
1020
1021 spin_unlock_irqrestore(&drv_data->lock, flags);
1022
1023 return 0;
1024}
1025
12e17c42
SZ
1026#define MAX_SPI_SSEL 7
1027
4160bde2 1028static u16 ssel[][MAX_SPI_SSEL] = {
12e17c42
SZ
1029 {P_SPI0_SSEL1, P_SPI0_SSEL2, P_SPI0_SSEL3,
1030 P_SPI0_SSEL4, P_SPI0_SSEL5,
1031 P_SPI0_SSEL6, P_SPI0_SSEL7},
1032
1033 {P_SPI1_SSEL1, P_SPI1_SSEL2, P_SPI1_SSEL3,
1034 P_SPI1_SSEL4, P_SPI1_SSEL5,
1035 P_SPI1_SSEL6, P_SPI1_SSEL7},
1036
1037 {P_SPI2_SSEL1, P_SPI2_SSEL2, P_SPI2_SSEL3,
1038 P_SPI2_SSEL4, P_SPI2_SSEL5,
1039 P_SPI2_SSEL6, P_SPI2_SSEL7},
1040};
1041
a5f6abd4 1042/* first setup for new devices */
138f97cd 1043static int bfin_spi_setup(struct spi_device *spi)
a5f6abd4
WB
1044{
1045 struct bfin5xx_spi_chip *chip_info = NULL;
1046 struct chip_data *chip;
1047 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
42c78b2b 1048 int ret;
a5f6abd4
WB
1049
1050 /* Abort device setup if requested features are not supported */
1051 if (spi->mode & ~(SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST)) {
1052 dev_err(&spi->dev, "requested mode not fully supported\n");
1053 return -EINVAL;
1054 }
1055
1056 /* Zero (the default) here means 8 bits */
1057 if (!spi->bits_per_word)
1058 spi->bits_per_word = 8;
1059
1060 if (spi->bits_per_word != 8 && spi->bits_per_word != 16)
1061 return -EINVAL;
1062
1063 /* Only alloc (or use chip_info) on first setup */
1064 chip = spi_get_ctldata(spi);
1065 if (chip == NULL) {
1066 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
1067 if (!chip)
1068 return -ENOMEM;
1069
1070 chip->enable_dma = 0;
1071 chip_info = spi->controller_data;
1072 }
1073
1074 /* chip_info isn't always needed */
1075 if (chip_info) {
2ed35516
MF
1076 /* Make sure people stop trying to set fields via ctl_reg
1077 * when they should actually be using common SPI framework.
1078 * Currently we let through: WOM EMISO PSSE GM SZ TIMOD.
1079 * Not sure if a user actually needs/uses any of these,
1080 * but let's assume (for now) they do.
1081 */
1082 if (chip_info->ctl_reg & (SPE|MSTR|CPOL|CPHA|LSBF|SIZE)) {
1083 dev_err(&spi->dev, "do not set bits in ctl_reg "
1084 "that the SPI framework manages\n");
1085 return -EINVAL;
1086 }
1087
a5f6abd4
WB
1088 chip->enable_dma = chip_info->enable_dma != 0
1089 && drv_data->master_info->enable_dma;
1090 chip->ctl_reg = chip_info->ctl_reg;
1091 chip->bits_per_word = chip_info->bits_per_word;
1092 chip->cs_change_per_word = chip_info->cs_change_per_word;
1093 chip->cs_chg_udelay = chip_info->cs_chg_udelay;
42c78b2b 1094 chip->cs_gpio = chip_info->cs_gpio;
a5f6abd4
WB
1095 }
1096
1097 /* translate common spi framework into our register */
1098 if (spi->mode & SPI_CPOL)
1099 chip->ctl_reg |= CPOL;
1100 if (spi->mode & SPI_CPHA)
1101 chip->ctl_reg |= CPHA;
1102 if (spi->mode & SPI_LSB_FIRST)
1103 chip->ctl_reg |= LSBF;
1104 /* we dont support running in slave mode (yet?) */
1105 chip->ctl_reg |= MSTR;
1106
1107 /*
1108 * if any one SPI chip is registered and wants DMA, request the
1109 * DMA channel for it
1110 */
bb90eb00 1111 if (chip->enable_dma && !drv_data->dma_requested) {
a5f6abd4 1112 /* register dma irq handler */
59bfcc66 1113 if (request_dma(drv_data->dma_channel, "BFIN_SPI_DMA") < 0) {
88b40369
BW
1114 dev_dbg(&spi->dev,
1115 "Unable to request BlackFin SPI DMA channel\n");
a5f6abd4
WB
1116 return -ENODEV;
1117 }
bb90eb00 1118 if (set_dma_callback(drv_data->dma_channel,
138f97cd 1119 bfin_spi_dma_irq_handler, drv_data) < 0) {
88b40369 1120 dev_dbg(&spi->dev, "Unable to set dma callback\n");
a5f6abd4
WB
1121 return -EPERM;
1122 }
bb90eb00
BW
1123 dma_disable_irq(drv_data->dma_channel);
1124 drv_data->dma_requested = 1;
a5f6abd4
WB
1125 }
1126
1127 /*
1128 * Notice: for blackfin, the speed_hz is the value of register
1129 * SPI_BAUD, not the real baudrate
1130 */
1131 chip->baud = hz_to_spi_baud(spi->max_speed_hz);
2cf36834 1132 chip->flag = 1 << (spi->chip_select);
a5f6abd4
WB
1133 chip->chip_select_num = spi->chip_select;
1134
42c78b2b
MH
1135 if (chip->chip_select_num == 0) {
1136 ret = gpio_request(chip->cs_gpio, spi->modalias);
1137 if (ret) {
1138 if (drv_data->dma_requested)
1139 free_dma(drv_data->dma_channel);
1140 return ret;
1141 }
1142 gpio_direction_output(chip->cs_gpio, 1);
1143 }
1144
a5f6abd4
WB
1145 switch (chip->bits_per_word) {
1146 case 8:
1147 chip->n_bytes = 1;
1148 chip->width = CFG_SPI_WORDSIZE8;
1149 chip->read = chip->cs_change_per_word ?
138f97cd 1150 bfin_spi_u8_cs_chg_reader : bfin_spi_u8_reader;
a5f6abd4 1151 chip->write = chip->cs_change_per_word ?
138f97cd 1152 bfin_spi_u8_cs_chg_writer : bfin_spi_u8_writer;
a5f6abd4 1153 chip->duplex = chip->cs_change_per_word ?
138f97cd 1154 bfin_spi_u8_cs_chg_duplex : bfin_spi_u8_duplex;
a5f6abd4
WB
1155 break;
1156
1157 case 16:
1158 chip->n_bytes = 2;
1159 chip->width = CFG_SPI_WORDSIZE16;
1160 chip->read = chip->cs_change_per_word ?
138f97cd 1161 bfin_spi_u16_cs_chg_reader : bfin_spi_u16_reader;
a5f6abd4 1162 chip->write = chip->cs_change_per_word ?
138f97cd 1163 bfin_spi_u16_cs_chg_writer : bfin_spi_u16_writer;
a5f6abd4 1164 chip->duplex = chip->cs_change_per_word ?
138f97cd 1165 bfin_spi_u16_cs_chg_duplex : bfin_spi_u16_duplex;
a5f6abd4
WB
1166 break;
1167
1168 default:
1169 dev_err(&spi->dev, "%d bits_per_word is not supported\n",
1170 chip->bits_per_word);
138f97cd
MF
1171 if (chip_info)
1172 kfree(chip);
a5f6abd4
WB
1173 return -ENODEV;
1174 }
1175
898eb71c 1176 dev_dbg(&spi->dev, "setup spi chip %s, width is %d, dma is %d\n",
a5f6abd4 1177 spi->modalias, chip->width, chip->enable_dma);
88b40369 1178 dev_dbg(&spi->dev, "ctl_reg is 0x%x, flag_reg is 0x%x\n",
a5f6abd4
WB
1179 chip->ctl_reg, chip->flag);
1180
1181 spi_set_ctldata(spi, chip);
1182
12e17c42
SZ
1183 dev_dbg(&spi->dev, "chip select number is %d\n", chip->chip_select_num);
1184 if ((chip->chip_select_num > 0)
1185 && (chip->chip_select_num <= spi->master->num_chipselect))
1186 peripheral_request(ssel[spi->master->bus_num]
aab0d83e 1187 [chip->chip_select_num-1], spi->modalias);
12e17c42 1188
138f97cd 1189 bfin_spi_cs_deactive(drv_data, chip);
07612e5f 1190
a5f6abd4
WB
1191 return 0;
1192}
1193
1194/*
1195 * callback for spi framework.
1196 * clean driver specific data
1197 */
138f97cd 1198static void bfin_spi_cleanup(struct spi_device *spi)
a5f6abd4 1199{
27bb9e79 1200 struct chip_data *chip = spi_get_ctldata(spi);
a5f6abd4 1201
e7d02e3c
MF
1202 if (!chip)
1203 return;
1204
12e17c42
SZ
1205 if ((chip->chip_select_num > 0)
1206 && (chip->chip_select_num <= spi->master->num_chipselect))
1207 peripheral_free(ssel[spi->master->bus_num]
1208 [chip->chip_select_num-1]);
1209
42c78b2b
MH
1210 if (chip->chip_select_num == 0)
1211 gpio_free(chip->cs_gpio);
1212
a5f6abd4
WB
1213 kfree(chip);
1214}
1215
138f97cd 1216static inline int bfin_spi_init_queue(struct driver_data *drv_data)
a5f6abd4
WB
1217{
1218 INIT_LIST_HEAD(&drv_data->queue);
1219 spin_lock_init(&drv_data->lock);
1220
1221 drv_data->run = QUEUE_STOPPED;
1222 drv_data->busy = 0;
1223
1224 /* init transfer tasklet */
1225 tasklet_init(&drv_data->pump_transfers,
138f97cd 1226 bfin_spi_pump_transfers, (unsigned long)drv_data);
a5f6abd4
WB
1227
1228 /* init messages workqueue */
138f97cd 1229 INIT_WORK(&drv_data->pump_messages, bfin_spi_pump_messages);
6c7377ab
KS
1230 drv_data->workqueue = create_singlethread_workqueue(
1231 dev_name(drv_data->master->dev.parent));
a5f6abd4
WB
1232 if (drv_data->workqueue == NULL)
1233 return -EBUSY;
1234
1235 return 0;
1236}
1237
138f97cd 1238static inline int bfin_spi_start_queue(struct driver_data *drv_data)
a5f6abd4
WB
1239{
1240 unsigned long flags;
1241
1242 spin_lock_irqsave(&drv_data->lock, flags);
1243
1244 if (drv_data->run == QUEUE_RUNNING || drv_data->busy) {
1245 spin_unlock_irqrestore(&drv_data->lock, flags);
1246 return -EBUSY;
1247 }
1248
1249 drv_data->run = QUEUE_RUNNING;
1250 drv_data->cur_msg = NULL;
1251 drv_data->cur_transfer = NULL;
1252 drv_data->cur_chip = NULL;
1253 spin_unlock_irqrestore(&drv_data->lock, flags);
1254
1255 queue_work(drv_data->workqueue, &drv_data->pump_messages);
1256
1257 return 0;
1258}
1259
138f97cd 1260static inline int bfin_spi_stop_queue(struct driver_data *drv_data)
a5f6abd4
WB
1261{
1262 unsigned long flags;
1263 unsigned limit = 500;
1264 int status = 0;
1265
1266 spin_lock_irqsave(&drv_data->lock, flags);
1267
1268 /*
1269 * This is a bit lame, but is optimized for the common execution path.
1270 * A wait_queue on the drv_data->busy could be used, but then the common
1271 * execution path (pump_messages) would be required to call wake_up or
1272 * friends on every SPI message. Do this instead
1273 */
1274 drv_data->run = QUEUE_STOPPED;
1275 while (!list_empty(&drv_data->queue) && drv_data->busy && limit--) {
1276 spin_unlock_irqrestore(&drv_data->lock, flags);
1277 msleep(10);
1278 spin_lock_irqsave(&drv_data->lock, flags);
1279 }
1280
1281 if (!list_empty(&drv_data->queue) || drv_data->busy)
1282 status = -EBUSY;
1283
1284 spin_unlock_irqrestore(&drv_data->lock, flags);
1285
1286 return status;
1287}
1288
138f97cd 1289static inline int bfin_spi_destroy_queue(struct driver_data *drv_data)
a5f6abd4
WB
1290{
1291 int status;
1292
138f97cd 1293 status = bfin_spi_stop_queue(drv_data);
a5f6abd4
WB
1294 if (status != 0)
1295 return status;
1296
1297 destroy_workqueue(drv_data->workqueue);
1298
1299 return 0;
1300}
1301
138f97cd 1302static int __init bfin_spi_probe(struct platform_device *pdev)
a5f6abd4
WB
1303{
1304 struct device *dev = &pdev->dev;
1305 struct bfin5xx_spi_master *platform_info;
1306 struct spi_master *master;
1307 struct driver_data *drv_data = 0;
a32c691d 1308 struct resource *res;
a5f6abd4
WB
1309 int status = 0;
1310
1311 platform_info = dev->platform_data;
1312
1313 /* Allocate master with space for drv_data */
1314 master = spi_alloc_master(dev, sizeof(struct driver_data) + 16);
1315 if (!master) {
1316 dev_err(&pdev->dev, "can not alloc spi_master\n");
1317 return -ENOMEM;
1318 }
131b17d4 1319
a5f6abd4
WB
1320 drv_data = spi_master_get_devdata(master);
1321 drv_data->master = master;
1322 drv_data->master_info = platform_info;
1323 drv_data->pdev = pdev;
003d9226 1324 drv_data->pin_req = platform_info->pin_req;
a5f6abd4
WB
1325
1326 master->bus_num = pdev->id;
1327 master->num_chipselect = platform_info->num_chipselect;
138f97cd
MF
1328 master->cleanup = bfin_spi_cleanup;
1329 master->setup = bfin_spi_setup;
1330 master->transfer = bfin_spi_transfer;
a5f6abd4 1331
a32c691d
BW
1332 /* Find and map our resources */
1333 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1334 if (res == NULL) {
1335 dev_err(dev, "Cannot get IORESOURCE_MEM\n");
1336 status = -ENOENT;
1337 goto out_error_get_res;
1338 }
1339
f452126c
BW
1340 drv_data->regs_base = ioremap(res->start, (res->end - res->start + 1));
1341 if (drv_data->regs_base == NULL) {
a32c691d
BW
1342 dev_err(dev, "Cannot map IO\n");
1343 status = -ENXIO;
1344 goto out_error_ioremap;
1345 }
1346
bb90eb00
BW
1347 drv_data->dma_channel = platform_get_irq(pdev, 0);
1348 if (drv_data->dma_channel < 0) {
a32c691d
BW
1349 dev_err(dev, "No DMA channel specified\n");
1350 status = -ENOENT;
1351 goto out_error_no_dma_ch;
1352 }
1353
a5f6abd4 1354 /* Initial and start queue */
138f97cd 1355 status = bfin_spi_init_queue(drv_data);
a5f6abd4 1356 if (status != 0) {
a32c691d 1357 dev_err(dev, "problem initializing queue\n");
a5f6abd4
WB
1358 goto out_error_queue_alloc;
1359 }
a32c691d 1360
138f97cd 1361 status = bfin_spi_start_queue(drv_data);
a5f6abd4 1362 if (status != 0) {
a32c691d 1363 dev_err(dev, "problem starting queue\n");
a5f6abd4
WB
1364 goto out_error_queue_alloc;
1365 }
1366
f9e522ca
VM
1367 status = peripheral_request_list(drv_data->pin_req, DRV_NAME);
1368 if (status != 0) {
1369 dev_err(&pdev->dev, ": Requesting Peripherals failed\n");
1370 goto out_error_queue_alloc;
1371 }
1372
a5f6abd4
WB
1373 /* Register with the SPI framework */
1374 platform_set_drvdata(pdev, drv_data);
1375 status = spi_register_master(master);
1376 if (status != 0) {
a32c691d 1377 dev_err(dev, "problem registering spi master\n");
a5f6abd4
WB
1378 goto out_error_queue_alloc;
1379 }
a32c691d 1380
f452126c 1381 dev_info(dev, "%s, Version %s, regs_base@%p, dma channel@%d\n",
bb90eb00
BW
1382 DRV_DESC, DRV_VERSION, drv_data->regs_base,
1383 drv_data->dma_channel);
a5f6abd4
WB
1384 return status;
1385
cc2f81a6 1386out_error_queue_alloc:
138f97cd 1387 bfin_spi_destroy_queue(drv_data);
a32c691d 1388out_error_no_dma_ch:
bb90eb00 1389 iounmap((void *) drv_data->regs_base);
a32c691d
BW
1390out_error_ioremap:
1391out_error_get_res:
a5f6abd4 1392 spi_master_put(master);
cc2f81a6 1393
a5f6abd4
WB
1394 return status;
1395}
1396
1397/* stop hardware and remove the driver */
138f97cd 1398static int __devexit bfin_spi_remove(struct platform_device *pdev)
a5f6abd4
WB
1399{
1400 struct driver_data *drv_data = platform_get_drvdata(pdev);
1401 int status = 0;
1402
1403 if (!drv_data)
1404 return 0;
1405
1406 /* Remove the queue */
138f97cd 1407 status = bfin_spi_destroy_queue(drv_data);
a5f6abd4
WB
1408 if (status != 0)
1409 return status;
1410
1411 /* Disable the SSP at the peripheral and SOC level */
1412 bfin_spi_disable(drv_data);
1413
1414 /* Release DMA */
1415 if (drv_data->master_info->enable_dma) {
bb90eb00
BW
1416 if (dma_channel_active(drv_data->dma_channel))
1417 free_dma(drv_data->dma_channel);
a5f6abd4
WB
1418 }
1419
1420 /* Disconnect from the SPI framework */
1421 spi_unregister_master(drv_data->master);
1422
003d9226 1423 peripheral_free_list(drv_data->pin_req);
cc2f81a6 1424
a5f6abd4
WB
1425 /* Prevent double remove */
1426 platform_set_drvdata(pdev, NULL);
1427
1428 return 0;
1429}
1430
1431#ifdef CONFIG_PM
138f97cd 1432static int bfin_spi_suspend(struct platform_device *pdev, pm_message_t state)
a5f6abd4
WB
1433{
1434 struct driver_data *drv_data = platform_get_drvdata(pdev);
1435 int status = 0;
1436
138f97cd 1437 status = bfin_spi_stop_queue(drv_data);
a5f6abd4
WB
1438 if (status != 0)
1439 return status;
1440
1441 /* stop hardware */
1442 bfin_spi_disable(drv_data);
1443
1444 return 0;
1445}
1446
138f97cd 1447static int bfin_spi_resume(struct platform_device *pdev)
a5f6abd4
WB
1448{
1449 struct driver_data *drv_data = platform_get_drvdata(pdev);
1450 int status = 0;
1451
1452 /* Enable the SPI interface */
1453 bfin_spi_enable(drv_data);
1454
1455 /* Start the queue running */
138f97cd 1456 status = bfin_spi_start_queue(drv_data);
a5f6abd4
WB
1457 if (status != 0) {
1458 dev_err(&pdev->dev, "problem starting queue (%d)\n", status);
1459 return status;
1460 }
1461
1462 return 0;
1463}
1464#else
138f97cd
MF
1465#define bfin_spi_suspend NULL
1466#define bfin_spi_resume NULL
a5f6abd4
WB
1467#endif /* CONFIG_PM */
1468
7e38c3c4 1469MODULE_ALIAS("platform:bfin-spi");
138f97cd 1470static struct platform_driver bfin_spi_driver = {
fc3ba952 1471 .driver = {
a32c691d 1472 .name = DRV_NAME,
88b40369
BW
1473 .owner = THIS_MODULE,
1474 },
138f97cd
MF
1475 .suspend = bfin_spi_suspend,
1476 .resume = bfin_spi_resume,
1477 .remove = __devexit_p(bfin_spi_remove),
a5f6abd4
WB
1478};
1479
138f97cd 1480static int __init bfin_spi_init(void)
a5f6abd4 1481{
138f97cd 1482 return platform_driver_probe(&bfin_spi_driver, bfin_spi_probe);
a5f6abd4 1483}
138f97cd 1484module_init(bfin_spi_init);
a5f6abd4 1485
138f97cd 1486static void __exit bfin_spi_exit(void)
a5f6abd4 1487{
138f97cd 1488 platform_driver_unregister(&bfin_spi_driver);
a5f6abd4 1489}
138f97cd 1490module_exit(bfin_spi_exit);