]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blame - drivers/tty/serial/bcm63xx_uart.c
Merge remote-tracking branches 'asoc/topic/ac97', 'asoc/topic/ac97-mfd', 'asoc/topic...
[mirror_ubuntu-focal-kernel.git] / drivers / tty / serial / bcm63xx_uart.c
CommitLineData
9fcd66e5
MB
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Derived from many drivers using generic_serial interface.
7 *
8 * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
9 *
10 * Serial driver for BCM63xx integrated UART.
11 *
12 * Hardware flow control was _not_ tested since I only have RX/TX on
13 * my board.
14 */
15
16#if defined(CONFIG_SERIAL_BCM63XX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
17#define SUPPORT_SYSRQ
18#endif
19
20#include <linux/kernel.h>
21#include <linux/platform_device.h>
22#include <linux/init.h>
23#include <linux/delay.h>
24#include <linux/module.h>
25#include <linux/console.h>
26#include <linux/clk.h>
27#include <linux/tty.h>
28#include <linux/tty_flip.h>
29#include <linux/sysrq.h>
30#include <linux/serial.h>
31#include <linux/serial_core.h>
d29e0d04 32#include <linux/serial_bcm63xx.h>
f04430ce 33#include <linux/io.h>
9277285f 34#include <linux/of.h>
9fcd66e5 35
6a2c7eab 36#define BCM63XX_NR_UARTS 2
9fcd66e5
MB
37
38static struct uart_port ports[BCM63XX_NR_UARTS];
39
40/*
41 * rx interrupt mask / stat
42 *
43 * mask:
44 * - rx fifo full
45 * - rx fifo above threshold
46 * - rx fifo not empty for too long
47 */
48#define UART_RX_INT_MASK (UART_IR_MASK(UART_IR_RXOVER) | \
49 UART_IR_MASK(UART_IR_RXTHRESH) | \
50 UART_IR_MASK(UART_IR_RXTIMEOUT))
51
52#define UART_RX_INT_STAT (UART_IR_STAT(UART_IR_RXOVER) | \
53 UART_IR_STAT(UART_IR_RXTHRESH) | \
54 UART_IR_STAT(UART_IR_RXTIMEOUT))
55
56/*
57 * tx interrupt mask / stat
58 *
59 * mask:
60 * - tx fifo empty
61 * - tx fifo below threshold
62 */
63#define UART_TX_INT_MASK (UART_IR_MASK(UART_IR_TXEMPTY) | \
64 UART_IR_MASK(UART_IR_TXTRESH))
65
66#define UART_TX_INT_STAT (UART_IR_STAT(UART_IR_TXEMPTY) | \
67 UART_IR_STAT(UART_IR_TXTRESH))
68
69/*
70 * external input interrupt
71 *
72 * mask: any edge on CTS, DCD
73 */
74#define UART_EXTINP_INT_MASK (UART_EXTINP_IRMASK(UART_EXTINP_IR_CTS) | \
75 UART_EXTINP_IRMASK(UART_EXTINP_IR_DCD))
76
77/*
78 * handy uart register accessor
79 */
80static inline unsigned int bcm_uart_readl(struct uart_port *port,
81 unsigned int offset)
82{
99cf9790 83 return __raw_readl(port->membase + offset);
9fcd66e5
MB
84}
85
86static inline void bcm_uart_writel(struct uart_port *port,
87 unsigned int value, unsigned int offset)
88{
99cf9790 89 __raw_writel(value, port->membase + offset);
9fcd66e5
MB
90}
91
92/*
93 * serial core request to check if uart tx fifo is empty
94 */
95static unsigned int bcm_uart_tx_empty(struct uart_port *port)
96{
97 unsigned int val;
98
99 val = bcm_uart_readl(port, UART_IR_REG);
100 return (val & UART_IR_STAT(UART_IR_TXEMPTY)) ? 1 : 0;
101}
102
103/*
104 * serial core request to set RTS and DTR pin state and loopback mode
105 */
106static void bcm_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
107{
108 unsigned int val;
109
110 val = bcm_uart_readl(port, UART_MCTL_REG);
111 val &= ~(UART_MCTL_DTR_MASK | UART_MCTL_RTS_MASK);
112 /* invert of written value is reflected on the pin */
113 if (!(mctrl & TIOCM_DTR))
114 val |= UART_MCTL_DTR_MASK;
115 if (!(mctrl & TIOCM_RTS))
116 val |= UART_MCTL_RTS_MASK;
117 bcm_uart_writel(port, val, UART_MCTL_REG);
118
119 val = bcm_uart_readl(port, UART_CTL_REG);
120 if (mctrl & TIOCM_LOOP)
121 val |= UART_CTL_LOOPBACK_MASK;
122 else
123 val &= ~UART_CTL_LOOPBACK_MASK;
124 bcm_uart_writel(port, val, UART_CTL_REG);
125}
126
127/*
128 * serial core request to return RI, CTS, DCD and DSR pin state
129 */
130static unsigned int bcm_uart_get_mctrl(struct uart_port *port)
131{
132 unsigned int val, mctrl;
133
134 mctrl = 0;
135 val = bcm_uart_readl(port, UART_EXTINP_REG);
136 if (val & UART_EXTINP_RI_MASK)
137 mctrl |= TIOCM_RI;
138 if (val & UART_EXTINP_CTS_MASK)
139 mctrl |= TIOCM_CTS;
140 if (val & UART_EXTINP_DCD_MASK)
141 mctrl |= TIOCM_CD;
142 if (val & UART_EXTINP_DSR_MASK)
143 mctrl |= TIOCM_DSR;
144 return mctrl;
145}
146
147/*
148 * serial core request to disable tx ASAP (used for flow control)
149 */
150static void bcm_uart_stop_tx(struct uart_port *port)
151{
152 unsigned int val;
153
154 val = bcm_uart_readl(port, UART_CTL_REG);
155 val &= ~(UART_CTL_TXEN_MASK);
156 bcm_uart_writel(port, val, UART_CTL_REG);
157
158 val = bcm_uart_readl(port, UART_IR_REG);
159 val &= ~UART_TX_INT_MASK;
160 bcm_uart_writel(port, val, UART_IR_REG);
161}
162
163/*
164 * serial core request to (re)enable tx
165 */
166static void bcm_uart_start_tx(struct uart_port *port)
167{
168 unsigned int val;
169
170 val = bcm_uart_readl(port, UART_IR_REG);
171 val |= UART_TX_INT_MASK;
172 bcm_uart_writel(port, val, UART_IR_REG);
173
174 val = bcm_uart_readl(port, UART_CTL_REG);
175 val |= UART_CTL_TXEN_MASK;
176 bcm_uart_writel(port, val, UART_CTL_REG);
177}
178
179/*
180 * serial core request to stop rx, called before port shutdown
181 */
182static void bcm_uart_stop_rx(struct uart_port *port)
183{
184 unsigned int val;
185
186 val = bcm_uart_readl(port, UART_IR_REG);
187 val &= ~UART_RX_INT_MASK;
188 bcm_uart_writel(port, val, UART_IR_REG);
189}
190
191/*
192 * serial core request to enable modem status interrupt reporting
193 */
194static void bcm_uart_enable_ms(struct uart_port *port)
195{
196 unsigned int val;
197
198 val = bcm_uart_readl(port, UART_IR_REG);
199 val |= UART_IR_MASK(UART_IR_EXTIP);
200 bcm_uart_writel(port, val, UART_IR_REG);
201}
202
203/*
204 * serial core request to start/stop emitting break char
205 */
206static void bcm_uart_break_ctl(struct uart_port *port, int ctl)
207{
208 unsigned long flags;
209 unsigned int val;
210
211 spin_lock_irqsave(&port->lock, flags);
212
213 val = bcm_uart_readl(port, UART_CTL_REG);
214 if (ctl)
215 val |= UART_CTL_XMITBRK_MASK;
216 else
217 val &= ~UART_CTL_XMITBRK_MASK;
218 bcm_uart_writel(port, val, UART_CTL_REG);
219
220 spin_unlock_irqrestore(&port->lock, flags);
221}
222
223/*
224 * return port type in string format
225 */
226static const char *bcm_uart_type(struct uart_port *port)
227{
228 return (port->type == PORT_BCM63XX) ? "bcm63xx_uart" : NULL;
229}
230
231/*
232 * read all chars in rx fifo and send them to core
233 */
234static void bcm_uart_do_rx(struct uart_port *port)
235{
064256fe 236 struct tty_port *tty_port = &port->state->port;
9fcd66e5
MB
237 unsigned int max_count;
238
239 /* limit number of char read in interrupt, should not be
240 * higher than fifo size anyway since we're much faster than
241 * serial port */
242 max_count = 32;
9fcd66e5
MB
243 do {
244 unsigned int iestat, c, cstat;
245 char flag;
246
247 /* get overrun/fifo empty information from ier
248 * register */
249 iestat = bcm_uart_readl(port, UART_IR_REG);
3bc46b31
MB
250
251 if (unlikely(iestat & UART_IR_STAT(UART_IR_RXOVER))) {
252 unsigned int val;
253
254 /* fifo reset is required to clear
255 * interrupt */
256 val = bcm_uart_readl(port, UART_CTL_REG);
257 val |= UART_CTL_RSTRXFIFO_MASK;
258 bcm_uart_writel(port, val, UART_CTL_REG);
259
260 port->icount.overrun++;
064256fe 261 tty_insert_flip_char(tty_port, 0, TTY_OVERRUN);
3bc46b31
MB
262 }
263
9fcd66e5
MB
264 if (!(iestat & UART_IR_STAT(UART_IR_RXNOTEMPTY)))
265 break;
266
267 cstat = c = bcm_uart_readl(port, UART_FIFO_REG);
268 port->icount.rx++;
269 flag = TTY_NORMAL;
270 c &= 0xff;
271
272 if (unlikely((cstat & UART_FIFO_ANYERR_MASK))) {
273 /* do stats first */
274 if (cstat & UART_FIFO_BRKDET_MASK) {
275 port->icount.brk++;
276 if (uart_handle_break(port))
277 continue;
278 }
279
280 if (cstat & UART_FIFO_PARERR_MASK)
281 port->icount.parity++;
282 if (cstat & UART_FIFO_FRAMEERR_MASK)
283 port->icount.frame++;
284
285 /* update flag wrt read_status_mask */
286 cstat &= port->read_status_mask;
287 if (cstat & UART_FIFO_BRKDET_MASK)
288 flag = TTY_BREAK;
289 if (cstat & UART_FIFO_FRAMEERR_MASK)
290 flag = TTY_FRAME;
291 if (cstat & UART_FIFO_PARERR_MASK)
292 flag = TTY_PARITY;
293 }
294
295 if (uart_handle_sysrq_char(port, c))
296 continue;
297
9fcd66e5
MB
298
299 if ((cstat & port->ignore_status_mask) == 0)
064256fe 300 tty_insert_flip_char(tty_port, c, flag);
9fcd66e5
MB
301
302 } while (--max_count);
303
b4d49924 304 spin_unlock(&port->lock);
064256fe 305 tty_flip_buffer_push(tty_port);
b4d49924 306 spin_lock(&port->lock);
9fcd66e5
MB
307}
308
309/*
310 * fill tx fifo with chars to send, stop when fifo is about to be full
311 * or when all chars have been sent.
312 */
313static void bcm_uart_do_tx(struct uart_port *port)
314{
315 struct circ_buf *xmit;
316 unsigned int val, max_count;
317
318 if (port->x_char) {
319 bcm_uart_writel(port, port->x_char, UART_FIFO_REG);
320 port->icount.tx++;
321 port->x_char = 0;
322 return;
323 }
324
325 if (uart_tx_stopped(port)) {
326 bcm_uart_stop_tx(port);
327 return;
328 }
329
b037179f 330 xmit = &port->state->xmit;
9fcd66e5
MB
331 if (uart_circ_empty(xmit))
332 goto txq_empty;
333
334 val = bcm_uart_readl(port, UART_MCTL_REG);
335 val = (val & UART_MCTL_TXFIFOFILL_MASK) >> UART_MCTL_TXFIFOFILL_SHIFT;
336 max_count = port->fifosize - val;
337
338 while (max_count--) {
339 unsigned int c;
340
341 c = xmit->buf[xmit->tail];
342 bcm_uart_writel(port, c, UART_FIFO_REG);
343 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
344 port->icount.tx++;
345 if (uart_circ_empty(xmit))
346 break;
347 }
348
349 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
350 uart_write_wakeup(port);
351
352 if (uart_circ_empty(xmit))
353 goto txq_empty;
354 return;
355
356txq_empty:
357 /* nothing to send, disable transmit interrupt */
358 val = bcm_uart_readl(port, UART_IR_REG);
359 val &= ~UART_TX_INT_MASK;
360 bcm_uart_writel(port, val, UART_IR_REG);
361 return;
362}
363
364/*
365 * process uart interrupt
366 */
367static irqreturn_t bcm_uart_interrupt(int irq, void *dev_id)
368{
369 struct uart_port *port;
370 unsigned int irqstat;
371
372 port = dev_id;
373 spin_lock(&port->lock);
374
375 irqstat = bcm_uart_readl(port, UART_IR_REG);
376 if (irqstat & UART_RX_INT_STAT)
377 bcm_uart_do_rx(port);
378
379 if (irqstat & UART_TX_INT_STAT)
380 bcm_uart_do_tx(port);
381
382 if (irqstat & UART_IR_MASK(UART_IR_EXTIP)) {
383 unsigned int estat;
384
385 estat = bcm_uart_readl(port, UART_EXTINP_REG);
386 if (estat & UART_EXTINP_IRSTAT(UART_EXTINP_IR_CTS))
387 uart_handle_cts_change(port,
388 estat & UART_EXTINP_CTS_MASK);
389 if (estat & UART_EXTINP_IRSTAT(UART_EXTINP_IR_DCD))
390 uart_handle_dcd_change(port,
391 estat & UART_EXTINP_DCD_MASK);
392 }
393
394 spin_unlock(&port->lock);
395 return IRQ_HANDLED;
396}
397
398/*
399 * enable rx & tx operation on uart
400 */
401static void bcm_uart_enable(struct uart_port *port)
402{
403 unsigned int val;
404
405 val = bcm_uart_readl(port, UART_CTL_REG);
406 val |= (UART_CTL_BRGEN_MASK | UART_CTL_TXEN_MASK | UART_CTL_RXEN_MASK);
407 bcm_uart_writel(port, val, UART_CTL_REG);
408}
409
410/*
411 * disable rx & tx operation on uart
412 */
413static void bcm_uart_disable(struct uart_port *port)
414{
415 unsigned int val;
416
417 val = bcm_uart_readl(port, UART_CTL_REG);
418 val &= ~(UART_CTL_BRGEN_MASK | UART_CTL_TXEN_MASK |
419 UART_CTL_RXEN_MASK);
420 bcm_uart_writel(port, val, UART_CTL_REG);
421}
422
423/*
424 * clear all unread data in rx fifo and unsent data in tx fifo
425 */
426static void bcm_uart_flush(struct uart_port *port)
427{
428 unsigned int val;
429
430 /* empty rx and tx fifo */
431 val = bcm_uart_readl(port, UART_CTL_REG);
432 val |= UART_CTL_RSTRXFIFO_MASK | UART_CTL_RSTTXFIFO_MASK;
433 bcm_uart_writel(port, val, UART_CTL_REG);
434
435 /* read any pending char to make sure all irq status are
436 * cleared */
437 (void)bcm_uart_readl(port, UART_FIFO_REG);
438}
439
440/*
441 * serial core request to initialize uart and start rx operation
442 */
443static int bcm_uart_startup(struct uart_port *port)
444{
445 unsigned int val;
446 int ret;
447
448 /* mask all irq and flush port */
449 bcm_uart_disable(port);
450 bcm_uart_writel(port, 0, UART_IR_REG);
451 bcm_uart_flush(port);
452
453 /* clear any pending external input interrupt */
454 (void)bcm_uart_readl(port, UART_EXTINP_REG);
455
456 /* set rx/tx fifo thresh to fifo half size */
457 val = bcm_uart_readl(port, UART_MCTL_REG);
458 val &= ~(UART_MCTL_RXFIFOTHRESH_MASK | UART_MCTL_TXFIFOTHRESH_MASK);
459 val |= (port->fifosize / 2) << UART_MCTL_RXFIFOTHRESH_SHIFT;
460 val |= (port->fifosize / 2) << UART_MCTL_TXFIFOTHRESH_SHIFT;
461 bcm_uart_writel(port, val, UART_MCTL_REG);
462
463 /* set rx fifo timeout to 1 char time */
464 val = bcm_uart_readl(port, UART_CTL_REG);
465 val &= ~UART_CTL_RXTMOUTCNT_MASK;
466 val |= 1 << UART_CTL_RXTMOUTCNT_SHIFT;
467 bcm_uart_writel(port, val, UART_CTL_REG);
468
469 /* report any edge on dcd and cts */
470 val = UART_EXTINP_INT_MASK;
471 val |= UART_EXTINP_DCD_NOSENSE_MASK;
472 val |= UART_EXTINP_CTS_NOSENSE_MASK;
473 bcm_uart_writel(port, val, UART_EXTINP_REG);
474
475 /* register irq and enable rx interrupts */
476 ret = request_irq(port->irq, bcm_uart_interrupt, 0,
83f7fa6c 477 dev_name(port->dev), port);
9fcd66e5
MB
478 if (ret)
479 return ret;
480 bcm_uart_writel(port, UART_RX_INT_MASK, UART_IR_REG);
481 bcm_uart_enable(port);
482 return 0;
483}
484
485/*
486 * serial core request to flush & disable uart
487 */
488static void bcm_uart_shutdown(struct uart_port *port)
489{
490 unsigned long flags;
491
492 spin_lock_irqsave(&port->lock, flags);
493 bcm_uart_writel(port, 0, UART_IR_REG);
494 spin_unlock_irqrestore(&port->lock, flags);
495
496 bcm_uart_disable(port);
497 bcm_uart_flush(port);
498 free_irq(port->irq, port);
499}
500
501/*
502 * serial core request to change current uart setting
503 */
504static void bcm_uart_set_termios(struct uart_port *port,
505 struct ktermios *new,
506 struct ktermios *old)
507{
508 unsigned int ctl, baud, quot, ier;
509 unsigned long flags;
0e5ec414 510 int tries;
9fcd66e5
MB
511
512 spin_lock_irqsave(&port->lock, flags);
513
0e5ec414
RE
514 /* Drain the hot tub fully before we power it off for the winter. */
515 for (tries = 3; !bcm_uart_tx_empty(port) && tries; tries--)
516 mdelay(10);
517
9fcd66e5
MB
518 /* disable uart while changing speed */
519 bcm_uart_disable(port);
520 bcm_uart_flush(port);
521
522 /* update Control register */
523 ctl = bcm_uart_readl(port, UART_CTL_REG);
524 ctl &= ~UART_CTL_BITSPERSYM_MASK;
525
526 switch (new->c_cflag & CSIZE) {
527 case CS5:
528 ctl |= (0 << UART_CTL_BITSPERSYM_SHIFT);
529 break;
530 case CS6:
531 ctl |= (1 << UART_CTL_BITSPERSYM_SHIFT);
532 break;
533 case CS7:
534 ctl |= (2 << UART_CTL_BITSPERSYM_SHIFT);
535 break;
536 default:
537 ctl |= (3 << UART_CTL_BITSPERSYM_SHIFT);
538 break;
539 }
540
541 ctl &= ~UART_CTL_STOPBITS_MASK;
542 if (new->c_cflag & CSTOPB)
543 ctl |= UART_CTL_STOPBITS_2;
544 else
545 ctl |= UART_CTL_STOPBITS_1;
546
547 ctl &= ~(UART_CTL_RXPAREN_MASK | UART_CTL_TXPAREN_MASK);
548 if (new->c_cflag & PARENB)
549 ctl |= (UART_CTL_RXPAREN_MASK | UART_CTL_TXPAREN_MASK);
550 ctl &= ~(UART_CTL_RXPAREVEN_MASK | UART_CTL_TXPAREVEN_MASK);
551 if (new->c_cflag & PARODD)
552 ctl |= (UART_CTL_RXPAREVEN_MASK | UART_CTL_TXPAREVEN_MASK);
553 bcm_uart_writel(port, ctl, UART_CTL_REG);
554
555 /* update Baudword register */
556 baud = uart_get_baud_rate(port, new, old, 0, port->uartclk / 16);
557 quot = uart_get_divisor(port, baud) - 1;
558 bcm_uart_writel(port, quot, UART_BAUD_REG);
559
560 /* update Interrupt register */
561 ier = bcm_uart_readl(port, UART_IR_REG);
562
563 ier &= ~UART_IR_MASK(UART_IR_EXTIP);
564 if (UART_ENABLE_MS(port, new->c_cflag))
565 ier |= UART_IR_MASK(UART_IR_EXTIP);
566
567 bcm_uart_writel(port, ier, UART_IR_REG);
568
569 /* update read/ignore mask */
570 port->read_status_mask = UART_FIFO_VALID_MASK;
571 if (new->c_iflag & INPCK) {
572 port->read_status_mask |= UART_FIFO_FRAMEERR_MASK;
573 port->read_status_mask |= UART_FIFO_PARERR_MASK;
574 }
ef8b9ddc 575 if (new->c_iflag & (IGNBRK | BRKINT))
9fcd66e5
MB
576 port->read_status_mask |= UART_FIFO_BRKDET_MASK;
577
578 port->ignore_status_mask = 0;
579 if (new->c_iflag & IGNPAR)
580 port->ignore_status_mask |= UART_FIFO_PARERR_MASK;
581 if (new->c_iflag & IGNBRK)
582 port->ignore_status_mask |= UART_FIFO_BRKDET_MASK;
583 if (!(new->c_cflag & CREAD))
584 port->ignore_status_mask |= UART_FIFO_VALID_MASK;
585
586 uart_update_timeout(port, new->c_cflag, baud);
587 bcm_uart_enable(port);
588 spin_unlock_irqrestore(&port->lock, flags);
589}
590
591/*
592 * serial core request to claim uart iomem
593 */
594static int bcm_uart_request_port(struct uart_port *port)
595{
e979f3b7 596 /* UARTs always present */
9fcd66e5
MB
597 return 0;
598}
599
600/*
601 * serial core request to release uart iomem
602 */
603static void bcm_uart_release_port(struct uart_port *port)
604{
e979f3b7 605 /* Nothing to release ... */
9fcd66e5
MB
606}
607
608/*
609 * serial core request to do any port required autoconfiguration
610 */
611static void bcm_uart_config_port(struct uart_port *port, int flags)
612{
613 if (flags & UART_CONFIG_TYPE) {
614 if (bcm_uart_request_port(port))
615 return;
616 port->type = PORT_BCM63XX;
617 }
618}
619
620/*
621 * serial core request to check that port information in serinfo are
622 * suitable
623 */
624static int bcm_uart_verify_port(struct uart_port *port,
625 struct serial_struct *serinfo)
626{
627 if (port->type != PORT_BCM63XX)
628 return -EINVAL;
629 if (port->irq != serinfo->irq)
630 return -EINVAL;
631 if (port->iotype != serinfo->io_type)
632 return -EINVAL;
633 if (port->mapbase != (unsigned long)serinfo->iomem_base)
634 return -EINVAL;
635 return 0;
636}
637
638/* serial core callbacks */
1f1d8703 639static const struct uart_ops bcm_uart_ops = {
9fcd66e5
MB
640 .tx_empty = bcm_uart_tx_empty,
641 .get_mctrl = bcm_uart_get_mctrl,
642 .set_mctrl = bcm_uart_set_mctrl,
643 .start_tx = bcm_uart_start_tx,
644 .stop_tx = bcm_uart_stop_tx,
645 .stop_rx = bcm_uart_stop_rx,
646 .enable_ms = bcm_uart_enable_ms,
647 .break_ctl = bcm_uart_break_ctl,
648 .startup = bcm_uart_startup,
649 .shutdown = bcm_uart_shutdown,
650 .set_termios = bcm_uart_set_termios,
651 .type = bcm_uart_type,
652 .release_port = bcm_uart_release_port,
653 .request_port = bcm_uart_request_port,
654 .config_port = bcm_uart_config_port,
655 .verify_port = bcm_uart_verify_port,
656};
657
658
659
660#ifdef CONFIG_SERIAL_BCM63XX_CONSOLE
1a5b34eb 661static void wait_for_xmitr(struct uart_port *port)
9fcd66e5
MB
662{
663 unsigned int tmout;
664
665 /* Wait up to 10ms for the character(s) to be sent. */
666 tmout = 10000;
667 while (--tmout) {
668 unsigned int val;
669
670 val = bcm_uart_readl(port, UART_IR_REG);
671 if (val & UART_IR_STAT(UART_IR_TXEMPTY))
672 break;
673 udelay(1);
674 }
675
676 /* Wait up to 1s for flow control if necessary */
677 if (port->flags & UPF_CONS_FLOW) {
678 tmout = 1000000;
679 while (--tmout) {
680 unsigned int val;
681
682 val = bcm_uart_readl(port, UART_EXTINP_REG);
683 if (val & UART_EXTINP_CTS_MASK)
684 break;
685 udelay(1);
686 }
687 }
688}
689
690/*
691 * output given char
692 */
693static void bcm_console_putchar(struct uart_port *port, int ch)
694{
695 wait_for_xmitr(port);
696 bcm_uart_writel(port, ch, UART_FIFO_REG);
697}
698
699/*
700 * console core request to output given string
701 */
702static void bcm_console_write(struct console *co, const char *s,
703 unsigned int count)
704{
705 struct uart_port *port;
706 unsigned long flags;
707 int locked;
708
709 port = &ports[co->index];
710
711 local_irq_save(flags);
712 if (port->sysrq) {
713 /* bcm_uart_interrupt() already took the lock */
714 locked = 0;
715 } else if (oops_in_progress) {
716 locked = spin_trylock(&port->lock);
717 } else {
718 spin_lock(&port->lock);
719 locked = 1;
720 }
721
722 /* call helper to deal with \r\n */
723 uart_console_write(port, s, count, bcm_console_putchar);
724
725 /* and wait for char to be transmitted */
726 wait_for_xmitr(port);
727
728 if (locked)
729 spin_unlock(&port->lock);
730 local_irq_restore(flags);
731}
732
733/*
734 * console core request to setup given console, find matching uart
735 * port and setup it.
736 */
737static int bcm_console_setup(struct console *co, char *options)
738{
739 struct uart_port *port;
740 int baud = 9600;
741 int bits = 8;
742 int parity = 'n';
743 int flow = 'n';
744
745 if (co->index < 0 || co->index >= BCM63XX_NR_UARTS)
746 return -EINVAL;
747 port = &ports[co->index];
748 if (!port->membase)
749 return -ENODEV;
750 if (options)
751 uart_parse_options(options, &baud, &parity, &bits, &flow);
752
753 return uart_set_options(port, co, baud, parity, bits, flow);
754}
755
756static struct uart_driver bcm_uart_driver;
757
758static struct console bcm63xx_console = {
759 .name = "ttyS",
760 .write = bcm_console_write,
761 .device = uart_console_device,
762 .setup = bcm_console_setup,
763 .flags = CON_PRINTBUFFER,
764 .index = -1,
765 .data = &bcm_uart_driver,
766};
767
768static int __init bcm63xx_console_init(void)
769{
770 register_console(&bcm63xx_console);
771 return 0;
772}
773
774console_initcall(bcm63xx_console_init);
775
1ab8e4b1
KC
776static void bcm_early_write(struct console *con, const char *s, unsigned n)
777{
778 struct earlycon_device *dev = con->data;
779
780 uart_console_write(&dev->port, s, n, bcm_console_putchar);
781 wait_for_xmitr(&dev->port);
782}
783
784static int __init bcm_early_console_setup(struct earlycon_device *device,
785 const char *opt)
786{
787 if (!device->port.membase)
788 return -ENODEV;
789
790 device->con->write = bcm_early_write;
791 return 0;
792}
793
794OF_EARLYCON_DECLARE(bcm63xx_uart, "brcm,bcm6345-uart", bcm_early_console_setup);
795
9fcd66e5
MB
796#define BCM63XX_CONSOLE (&bcm63xx_console)
797#else
798#define BCM63XX_CONSOLE NULL
799#endif /* CONFIG_SERIAL_BCM63XX_CONSOLE */
800
801static struct uart_driver bcm_uart_driver = {
802 .owner = THIS_MODULE,
803 .driver_name = "bcm63xx_uart",
804 .dev_name = "ttyS",
805 .major = TTY_MAJOR,
806 .minor = 64,
6a2c7eab 807 .nr = BCM63XX_NR_UARTS,
9fcd66e5
MB
808 .cons = BCM63XX_CONSOLE,
809};
810
811/*
812 * platform driver probe/remove callback
813 */
9671f099 814static int bcm_uart_probe(struct platform_device *pdev)
9fcd66e5
MB
815{
816 struct resource *res_mem, *res_irq;
817 struct uart_port *port;
818 struct clk *clk;
819 int ret;
820
a5938866
JG
821 if (pdev->dev.of_node) {
822 pdev->id = of_alias_get_id(pdev->dev.of_node, "serial");
823
824 if (pdev->id < 0)
825 pdev->id = of_alias_get_id(pdev->dev.of_node, "uart");
826 }
9277285f 827
9fcd66e5
MB
828 if (pdev->id < 0 || pdev->id >= BCM63XX_NR_UARTS)
829 return -EINVAL;
830
e979f3b7
KC
831 port = &ports[pdev->id];
832 if (port->membase)
9fcd66e5 833 return -EBUSY;
e979f3b7 834 memset(port, 0, sizeof(*port));
9fcd66e5
MB
835
836 res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
837 if (!res_mem)
838 return -ENODEV;
839
e979f3b7
KC
840 port->mapbase = res_mem->start;
841 port->membase = devm_ioremap_resource(&pdev->dev, res_mem);
842 if (IS_ERR(port->membase))
843 return PTR_ERR(port->membase);
844
9fcd66e5
MB
845 res_irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
846 if (!res_irq)
847 return -ENODEV;
848
048c1df7
KC
849 clk = pdev->dev.of_node ? of_clk_get(pdev->dev.of_node, 0) :
850 clk_get(&pdev->dev, "periph");
9fcd66e5
MB
851 if (IS_ERR(clk))
852 return -ENODEV;
853
9fcd66e5 854 port->iotype = UPIO_MEM;
9fcd66e5
MB
855 port->irq = res_irq->start;
856 port->ops = &bcm_uart_ops;
857 port->flags = UPF_BOOT_AUTOCONF;
858 port->dev = &pdev->dev;
859 port->fifosize = 16;
860 port->uartclk = clk_get_rate(clk) / 2;
6a2c7eab 861 port->line = pdev->id;
9fcd66e5
MB
862 clk_put(clk);
863
864 ret = uart_add_one_port(&bcm_uart_driver, port);
865 if (ret) {
16420ad0 866 ports[pdev->id].membase = NULL;
9fcd66e5
MB
867 return ret;
868 }
869 platform_set_drvdata(pdev, port);
870 return 0;
871}
872
ae8d8a14 873static int bcm_uart_remove(struct platform_device *pdev)
9fcd66e5
MB
874{
875 struct uart_port *port;
876
877 port = platform_get_drvdata(pdev);
878 uart_remove_one_port(&bcm_uart_driver, port);
9fcd66e5 879 /* mark port as free */
16420ad0 880 ports[pdev->id].membase = NULL;
9fcd66e5
MB
881 return 0;
882}
883
9277285f
FF
884static const struct of_device_id bcm63xx_of_match[] = {
885 { .compatible = "brcm,bcm6345-uart" },
886 { /* sentinel */ }
887};
888MODULE_DEVICE_TABLE(of, bcm63xx_of_match);
889
9fcd66e5
MB
890/*
891 * platform driver stuff
892 */
893static struct platform_driver bcm_uart_platform_driver = {
894 .probe = bcm_uart_probe,
2d47b716 895 .remove = bcm_uart_remove,
9fcd66e5 896 .driver = {
9fcd66e5 897 .name = "bcm63xx_uart",
9277285f 898 .of_match_table = bcm63xx_of_match,
9fcd66e5
MB
899 },
900};
901
902static int __init bcm_uart_init(void)
903{
904 int ret;
905
906 ret = uart_register_driver(&bcm_uart_driver);
907 if (ret)
908 return ret;
909
910 ret = platform_driver_register(&bcm_uart_platform_driver);
911 if (ret)
912 uart_unregister_driver(&bcm_uart_driver);
913
914 return ret;
915}
916
917static void __exit bcm_uart_exit(void)
918{
919 platform_driver_unregister(&bcm_uart_platform_driver);
920 uart_unregister_driver(&bcm_uart_driver);
921}
922
923module_init(bcm_uart_init);
924module_exit(bcm_uart_exit);
925
926MODULE_AUTHOR("Maxime Bizon <mbizon@freebox.fr>");
4137cd9b 927MODULE_DESCRIPTION("Broadcom 63xx integrated uart driver");
9fcd66e5 928MODULE_LICENSE("GPL");