]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/tty/serial/xilinx_uartps.c
tty: xuartps: Use spinlock to serialize HW access
[mirror_ubuntu-artful-kernel.git] / drivers / tty / serial / xilinx_uartps.c
CommitLineData
61ec9016 1/*
d9bb3fb1 2 * Cadence UART driver (found in Xilinx Zynq)
61ec9016 3 *
e555a211 4 * 2011 - 2014 (C) Xilinx Inc.
61ec9016
JL
5 *
6 * This program is free software; you can redistribute it
7 * and/or modify it under the terms of the GNU General Public
8 * License as published by the Free Software Foundation;
9 * either version 2 of the License, or (at your option) any
10 * later version.
d9bb3fb1
SB
11 *
12 * This driver has originally been pushed by Xilinx using a Zynq-branding. This
13 * still shows in the naming of this file, the kconfig symbols and some symbols
14 * in the code.
61ec9016
JL
15 */
16
0c0c47bc
VL
17#if defined(CONFIG_SERIAL_XILINX_PS_UART_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
18#define SUPPORT_SYSRQ
19#endif
20
61ec9016 21#include <linux/platform_device.h>
ee160a38 22#include <linux/serial.h>
0c0c47bc 23#include <linux/console.h>
61ec9016 24#include <linux/serial_core.h>
30e1e285 25#include <linux/slab.h>
ee160a38
JS
26#include <linux/tty.h>
27#include <linux/tty_flip.h>
2326669c 28#include <linux/clk.h>
61ec9016
JL
29#include <linux/irq.h>
30#include <linux/io.h>
31#include <linux/of.h>
578b9ce0 32#include <linux/module.h>
61ec9016 33
d9bb3fb1
SB
34#define CDNS_UART_TTY_NAME "ttyPS"
35#define CDNS_UART_NAME "xuartps"
36#define CDNS_UART_MAJOR 0 /* use dynamic node allocation */
37#define CDNS_UART_MINOR 0 /* works best with devtmpfs */
38#define CDNS_UART_NR_PORTS 2
39#define CDNS_UART_FIFO_SIZE 64 /* FIFO size */
9646e4fe 40#define CDNS_UART_REGISTER_SPACE 0x1000
61ec9016 41
85baf542
S
42/* Rx Trigger level */
43static int rx_trigger_level = 56;
44module_param(rx_trigger_level, uint, S_IRUGO);
45MODULE_PARM_DESC(rx_trigger_level, "Rx trigger level, 1-63 bytes");
46
47/* Rx Timeout */
48static int rx_timeout = 10;
49module_param(rx_timeout, uint, S_IRUGO);
50MODULE_PARM_DESC(rx_timeout, "Rx timeout, 1-255");
51
e555a211 52/* Register offsets for the UART. */
d9bb3fb1
SB
53#define CDNS_UART_CR_OFFSET 0x00 /* Control Register */
54#define CDNS_UART_MR_OFFSET 0x04 /* Mode Register */
55#define CDNS_UART_IER_OFFSET 0x08 /* Interrupt Enable */
56#define CDNS_UART_IDR_OFFSET 0x0C /* Interrupt Disable */
57#define CDNS_UART_IMR_OFFSET 0x10 /* Interrupt Mask */
58#define CDNS_UART_ISR_OFFSET 0x14 /* Interrupt Status */
59#define CDNS_UART_BAUDGEN_OFFSET 0x18 /* Baud Rate Generator */
60#define CDNS_UART_RXTOUT_OFFSET 0x1C /* RX Timeout */
61#define CDNS_UART_RXWM_OFFSET 0x20 /* RX FIFO Trigger Level */
62#define CDNS_UART_MODEMCR_OFFSET 0x24 /* Modem Control */
63#define CDNS_UART_MODEMSR_OFFSET 0x28 /* Modem Status */
64#define CDNS_UART_SR_OFFSET 0x2C /* Channel Status */
65#define CDNS_UART_FIFO_OFFSET 0x30 /* FIFO */
66#define CDNS_UART_BAUDDIV_OFFSET 0x34 /* Baud Rate Divider */
67#define CDNS_UART_FLOWDEL_OFFSET 0x38 /* Flow Delay */
68#define CDNS_UART_IRRX_PWIDTH_OFFSET 0x3C /* IR Min Received Pulse Width */
69#define CDNS_UART_IRTX_PWIDTH_OFFSET 0x40 /* IR Transmitted pulse Width */
70#define CDNS_UART_TXWM_OFFSET 0x44 /* TX FIFO Trigger Level */
e555a211
SB
71
72/* Control Register Bit Definitions */
d9bb3fb1
SB
73#define CDNS_UART_CR_STOPBRK 0x00000100 /* Stop TX break */
74#define CDNS_UART_CR_STARTBRK 0x00000080 /* Set TX break */
75#define CDNS_UART_CR_TX_DIS 0x00000020 /* TX disabled. */
76#define CDNS_UART_CR_TX_EN 0x00000010 /* TX enabled */
77#define CDNS_UART_CR_RX_DIS 0x00000008 /* RX disabled. */
78#define CDNS_UART_CR_RX_EN 0x00000004 /* RX enabled */
79#define CDNS_UART_CR_TXRST 0x00000002 /* TX logic reset */
80#define CDNS_UART_CR_RXRST 0x00000001 /* RX logic reset */
81#define CDNS_UART_CR_RST_TO 0x00000040 /* Restart Timeout Counter */
61ec9016 82
e555a211
SB
83/*
84 * Mode Register:
61ec9016
JL
85 * The mode register (MR) defines the mode of transfer as well as the data
86 * format. If this register is modified during transmission or reception,
87 * data validity cannot be guaranteed.
61ec9016 88 */
d9bb3fb1
SB
89#define CDNS_UART_MR_CLKSEL 0x00000001 /* Pre-scalar selection */
90#define CDNS_UART_MR_CHMODE_L_LOOP 0x00000200 /* Local loop back mode */
91#define CDNS_UART_MR_CHMODE_NORM 0x00000000 /* Normal mode */
61ec9016 92
d9bb3fb1
SB
93#define CDNS_UART_MR_STOPMODE_2_BIT 0x00000080 /* 2 stop bits */
94#define CDNS_UART_MR_STOPMODE_1_BIT 0x00000000 /* 1 stop bit */
61ec9016 95
d9bb3fb1
SB
96#define CDNS_UART_MR_PARITY_NONE 0x00000020 /* No parity mode */
97#define CDNS_UART_MR_PARITY_MARK 0x00000018 /* Mark parity mode */
98#define CDNS_UART_MR_PARITY_SPACE 0x00000010 /* Space parity mode */
99#define CDNS_UART_MR_PARITY_ODD 0x00000008 /* Odd parity mode */
100#define CDNS_UART_MR_PARITY_EVEN 0x00000000 /* Even parity mode */
61ec9016 101
d9bb3fb1
SB
102#define CDNS_UART_MR_CHARLEN_6_BIT 0x00000006 /* 6 bits data */
103#define CDNS_UART_MR_CHARLEN_7_BIT 0x00000004 /* 7 bits data */
104#define CDNS_UART_MR_CHARLEN_8_BIT 0x00000000 /* 8 bits data */
61ec9016 105
e555a211
SB
106/*
107 * Interrupt Registers:
61ec9016
JL
108 * Interrupt control logic uses the interrupt enable register (IER) and the
109 * interrupt disable register (IDR) to set the value of the bits in the
110 * interrupt mask register (IMR). The IMR determines whether to pass an
111 * interrupt to the interrupt status register (ISR).
112 * Writing a 1 to IER Enables an interrupt, writing a 1 to IDR disables an
113 * interrupt. IMR and ISR are read only, and IER and IDR are write only.
114 * Reading either IER or IDR returns 0x00.
61ec9016
JL
115 * All four registers have the same bit definitions.
116 */
d9bb3fb1
SB
117#define CDNS_UART_IXR_TOUT 0x00000100 /* RX Timeout error interrupt */
118#define CDNS_UART_IXR_PARITY 0x00000080 /* Parity error interrupt */
119#define CDNS_UART_IXR_FRAMING 0x00000040 /* Framing error interrupt */
120#define CDNS_UART_IXR_OVERRUN 0x00000020 /* Overrun error interrupt */
121#define CDNS_UART_IXR_TXFULL 0x00000010 /* TX FIFO Full interrupt */
122#define CDNS_UART_IXR_TXEMPTY 0x00000008 /* TX FIFO empty interrupt */
123#define CDNS_UART_ISR_RXEMPTY 0x00000002 /* RX FIFO empty interrupt */
124#define CDNS_UART_IXR_RXTRIG 0x00000001 /* RX FIFO trigger interrupt */
125#define CDNS_UART_IXR_RXFULL 0x00000004 /* RX FIFO full interrupt. */
126#define CDNS_UART_IXR_RXEMPTY 0x00000002 /* RX FIFO empty interrupt. */
127#define CDNS_UART_IXR_MASK 0x00001FFF /* Valid bit mask */
61ec9016 128
0c0c47bc 129/* Goes in read_status_mask for break detection as the HW doesn't do it*/
d9bb3fb1 130#define CDNS_UART_IXR_BRK 0x80000000
0c0c47bc 131
19038ad9
LPC
132/*
133 * Modem Control register:
134 * The read/write Modem Control register controls the interface with the modem
135 * or data set, or a peripheral device emulating a modem.
136 */
137#define CDNS_UART_MODEMCR_FCM 0x00000020 /* Automatic flow control mode */
138#define CDNS_UART_MODEMCR_RTS 0x00000002 /* Request to send output control */
139#define CDNS_UART_MODEMCR_DTR 0x00000001 /* Data Terminal Ready */
140
e555a211
SB
141/*
142 * Channel Status Register:
61ec9016
JL
143 * The channel status register (CSR) is provided to enable the control logic
144 * to monitor the status of bits in the channel interrupt status register,
145 * even if these are masked out by the interrupt mask register.
146 */
d9bb3fb1
SB
147#define CDNS_UART_SR_RXEMPTY 0x00000002 /* RX FIFO empty */
148#define CDNS_UART_SR_TXEMPTY 0x00000008 /* TX FIFO empty */
149#define CDNS_UART_SR_TXFULL 0x00000010 /* TX FIFO full */
150#define CDNS_UART_SR_RXTRIG 0x00000001 /* Rx Trigger */
61ec9016 151
e6b39bfd 152/* baud dividers min/max values */
d9bb3fb1
SB
153#define CDNS_UART_BDIV_MIN 4
154#define CDNS_UART_BDIV_MAX 255
155#define CDNS_UART_CD_MAX 65535
e6b39bfd 156
30e1e285 157/**
d9bb3fb1 158 * struct cdns_uart - device data
489810a1 159 * @port: Pointer to the UART port
d9bb3fb1
SB
160 * @uartclk: Reference clock
161 * @pclk: APB clock
489810a1
MS
162 * @baud: Current baud rate
163 * @clk_rate_change_nb: Notifier block for clock changes
30e1e285 164 */
d9bb3fb1 165struct cdns_uart {
c4b0510c 166 struct uart_port *port;
d9bb3fb1
SB
167 struct clk *uartclk;
168 struct clk *pclk;
c4b0510c
SB
169 unsigned int baud;
170 struct notifier_block clk_rate_change_nb;
30e1e285 171};
d9bb3fb1
SB
172#define to_cdns_uart(_nb) container_of(_nb, struct cdns_uart, \
173 clk_rate_change_nb);
30e1e285 174
61ec9016 175/**
d9bb3fb1 176 * cdns_uart_isr - Interrupt handler
61ec9016
JL
177 * @irq: Irq number
178 * @dev_id: Id of the port
179 *
489810a1
MS
180 * Return: IRQHANDLED
181 */
d9bb3fb1 182static irqreturn_t cdns_uart_isr(int irq, void *dev_id)
61ec9016
JL
183{
184 struct uart_port *port = (struct uart_port *)dev_id;
61ec9016
JL
185 unsigned long flags;
186 unsigned int isrstatus, numbytes;
187 unsigned int data;
188 char status = TTY_NORMAL;
189
61ec9016
JL
190 spin_lock_irqsave(&port->lock, flags);
191
192 /* Read the interrupt status register to determine which
193 * interrupt(s) is/are active.
194 */
19f22efd 195 isrstatus = readl(port->membase + CDNS_UART_ISR_OFFSET);
61ec9016 196
0c0c47bc
VL
197 /*
198 * There is no hardware break detection, so we interpret framing
199 * error with all-zeros data as a break sequence. Most of the time,
200 * there's another non-zero byte at the end of the sequence.
201 */
d9bb3fb1 202 if (isrstatus & CDNS_UART_IXR_FRAMING) {
19f22efd 203 while (!(readl(port->membase + CDNS_UART_SR_OFFSET) &
d9bb3fb1 204 CDNS_UART_SR_RXEMPTY)) {
19f22efd 205 if (!readl(port->membase + CDNS_UART_FIFO_OFFSET)) {
d9bb3fb1
SB
206 port->read_status_mask |= CDNS_UART_IXR_BRK;
207 isrstatus &= ~CDNS_UART_IXR_FRAMING;
0c0c47bc
VL
208 }
209 }
19f22efd
TB
210 writel(CDNS_UART_IXR_FRAMING,
211 port->membase + CDNS_UART_ISR_OFFSET);
0c0c47bc
VL
212 }
213
61ec9016 214 /* drop byte with parity error if IGNPAR specified */
d9bb3fb1
SB
215 if (isrstatus & port->ignore_status_mask & CDNS_UART_IXR_PARITY)
216 isrstatus &= ~(CDNS_UART_IXR_RXTRIG | CDNS_UART_IXR_TOUT);
61ec9016
JL
217
218 isrstatus &= port->read_status_mask;
219 isrstatus &= ~port->ignore_status_mask;
220
d9bb3fb1
SB
221 if ((isrstatus & CDNS_UART_IXR_TOUT) ||
222 (isrstatus & CDNS_UART_IXR_RXTRIG)) {
61ec9016 223 /* Receive Timeout Interrupt */
19f22efd
TB
224 while (!(readl(port->membase + CDNS_UART_SR_OFFSET) &
225 CDNS_UART_SR_RXEMPTY)) {
226 data = readl(port->membase + CDNS_UART_FIFO_OFFSET);
0c0c47bc
VL
227
228 /* Non-NULL byte after BREAK is garbage (99%) */
229 if (data && (port->read_status_mask &
d9bb3fb1
SB
230 CDNS_UART_IXR_BRK)) {
231 port->read_status_mask &= ~CDNS_UART_IXR_BRK;
0c0c47bc
VL
232 port->icount.brk++;
233 if (uart_handle_break(port))
234 continue;
235 }
236
c2db11ec 237#ifdef SUPPORT_SYSRQ
0c0c47bc
VL
238 /*
239 * uart_handle_sysrq_char() doesn't work if
240 * spinlocked, for some reason
241 */
242 if (port->sysrq) {
243 spin_unlock(&port->lock);
244 if (uart_handle_sysrq_char(port,
245 (unsigned char)data)) {
246 spin_lock(&port->lock);
247 continue;
248 }
249 spin_lock(&port->lock);
250 }
c2db11ec 251#endif
0c0c47bc 252
61ec9016
JL
253 port->icount.rx++;
254
d9bb3fb1 255 if (isrstatus & CDNS_UART_IXR_PARITY) {
61ec9016
JL
256 port->icount.parity++;
257 status = TTY_PARITY;
d9bb3fb1 258 } else if (isrstatus & CDNS_UART_IXR_FRAMING) {
61ec9016
JL
259 port->icount.frame++;
260 status = TTY_FRAME;
d9bb3fb1 261 } else if (isrstatus & CDNS_UART_IXR_OVERRUN) {
61ec9016 262 port->icount.overrun++;
e555a211 263 }
61ec9016 264
d9bb3fb1 265 uart_insert_char(port, isrstatus, CDNS_UART_IXR_OVERRUN,
2e124b4a 266 data, status);
61ec9016
JL
267 }
268 spin_unlock(&port->lock);
2e124b4a 269 tty_flip_buffer_push(&port->state->port);
61ec9016
JL
270 spin_lock(&port->lock);
271 }
272
273 /* Dispatch an appropriate handler */
d9bb3fb1 274 if ((isrstatus & CDNS_UART_IXR_TXEMPTY) == CDNS_UART_IXR_TXEMPTY) {
61ec9016 275 if (uart_circ_empty(&port->state->xmit)) {
19f22efd
TB
276 writel(CDNS_UART_IXR_TXEMPTY,
277 port->membase + CDNS_UART_IDR_OFFSET);
61ec9016
JL
278 } else {
279 numbytes = port->fifosize;
280 /* Break if no more data available in the UART buffer */
281 while (numbytes--) {
282 if (uart_circ_empty(&port->state->xmit))
283 break;
284 /* Get the data from the UART circular buffer
d9bb3fb1 285 * and write it to the cdns_uart's TX_FIFO
61ec9016
JL
286 * register.
287 */
19f22efd
TB
288 writel(port->state->xmit.buf[
289 port->state->xmit.tail],
290 port->membase + CDNS_UART_FIFO_OFFSET);
61ec9016
JL
291
292 port->icount.tx++;
293
294 /* Adjust the tail of the UART buffer and wrap
295 * the buffer if it reaches limit.
296 */
297 port->state->xmit.tail =
e555a211 298 (port->state->xmit.tail + 1) &
61ec9016
JL
299 (UART_XMIT_SIZE - 1);
300 }
301
302 if (uart_circ_chars_pending(
303 &port->state->xmit) < WAKEUP_CHARS)
304 uart_write_wakeup(port);
305 }
306 }
307
19f22efd 308 writel(isrstatus, port->membase + CDNS_UART_ISR_OFFSET);
61ec9016
JL
309
310 /* be sure to release the lock and tty before leaving */
311 spin_unlock_irqrestore(&port->lock, flags);
61ec9016
JL
312
313 return IRQ_HANDLED;
314}
315
316/**
d9bb3fb1 317 * cdns_uart_calc_baud_divs - Calculate baud rate divisors
e6b39bfd
SB
318 * @clk: UART module input clock
319 * @baud: Desired baud rate
320 * @rbdiv: BDIV value (return value)
321 * @rcd: CD value (return value)
322 * @div8: Value for clk_sel bit in mod (return value)
489810a1 323 * Return: baud rate, requested baud when possible, or actual baud when there
e6b39bfd
SB
324 * was too much error, zero if no valid divisors are found.
325 *
326 * Formula to obtain baud rate is
327 * baud_tx/rx rate = clk/CD * (BDIV + 1)
328 * input_clk = (Uart User Defined Clock or Apb Clock)
329 * depends on UCLKEN in MR Reg
330 * clk = input_clk or input_clk/8;
331 * depends on CLKS in MR reg
332 * CD and BDIV depends on values in
333 * baud rate generate register
334 * baud rate clock divisor register
335 */
d9bb3fb1
SB
336static unsigned int cdns_uart_calc_baud_divs(unsigned int clk,
337 unsigned int baud, u32 *rbdiv, u32 *rcd, int *div8)
61ec9016 338{
e6b39bfd
SB
339 u32 cd, bdiv;
340 unsigned int calc_baud;
341 unsigned int bestbaud = 0;
61ec9016 342 unsigned int bauderror;
e6b39bfd 343 unsigned int besterror = ~0;
61ec9016 344
d9bb3fb1 345 if (baud < clk / ((CDNS_UART_BDIV_MAX + 1) * CDNS_UART_CD_MAX)) {
e6b39bfd
SB
346 *div8 = 1;
347 clk /= 8;
348 } else {
349 *div8 = 0;
350 }
61ec9016 351
d9bb3fb1 352 for (bdiv = CDNS_UART_BDIV_MIN; bdiv <= CDNS_UART_BDIV_MAX; bdiv++) {
e6b39bfd 353 cd = DIV_ROUND_CLOSEST(clk, baud * (bdiv + 1));
d9bb3fb1 354 if (cd < 1 || cd > CDNS_UART_CD_MAX)
61ec9016
JL
355 continue;
356
e6b39bfd 357 calc_baud = clk / (cd * (bdiv + 1));
61ec9016
JL
358
359 if (baud > calc_baud)
360 bauderror = baud - calc_baud;
361 else
362 bauderror = calc_baud - baud;
363
e6b39bfd
SB
364 if (besterror > bauderror) {
365 *rbdiv = bdiv;
366 *rcd = cd;
367 bestbaud = calc_baud;
368 besterror = bauderror;
61ec9016
JL
369 }
370 }
e6b39bfd
SB
371 /* use the values when percent error is acceptable */
372 if (((besterror * 100) / baud) < 3)
373 bestbaud = baud;
374
375 return bestbaud;
376}
61ec9016 377
e6b39bfd 378/**
d9bb3fb1 379 * cdns_uart_set_baud_rate - Calculate and set the baud rate
e6b39bfd
SB
380 * @port: Handle to the uart port structure
381 * @baud: Baud rate to set
489810a1 382 * Return: baud rate, requested baud when possible, or actual baud when there
e6b39bfd
SB
383 * was too much error, zero if no valid divisors are found.
384 */
d9bb3fb1 385static unsigned int cdns_uart_set_baud_rate(struct uart_port *port,
e6b39bfd
SB
386 unsigned int baud)
387{
388 unsigned int calc_baud;
d54b181e 389 u32 cd = 0, bdiv = 0;
e6b39bfd
SB
390 u32 mreg;
391 int div8;
d9bb3fb1 392 struct cdns_uart *cdns_uart = port->private_data;
e6b39bfd 393
d9bb3fb1 394 calc_baud = cdns_uart_calc_baud_divs(port->uartclk, baud, &bdiv, &cd,
e6b39bfd
SB
395 &div8);
396
397 /* Write new divisors to hardware */
19f22efd 398 mreg = readl(port->membase + CDNS_UART_MR_OFFSET);
e6b39bfd 399 if (div8)
d9bb3fb1 400 mreg |= CDNS_UART_MR_CLKSEL;
e6b39bfd 401 else
d9bb3fb1 402 mreg &= ~CDNS_UART_MR_CLKSEL;
19f22efd
TB
403 writel(mreg, port->membase + CDNS_UART_MR_OFFSET);
404 writel(cd, port->membase + CDNS_UART_BAUDGEN_OFFSET);
405 writel(bdiv, port->membase + CDNS_UART_BAUDDIV_OFFSET);
d9bb3fb1 406 cdns_uart->baud = baud;
61ec9016
JL
407
408 return calc_baud;
409}
410
7ac57347 411#ifdef CONFIG_COMMON_CLK
c4b0510c 412/**
d9bb3fb1 413 * cdns_uart_clk_notitifer_cb - Clock notifier callback
c4b0510c
SB
414 * @nb: Notifier block
415 * @event: Notify event
416 * @data: Notifier data
e555a211 417 * Return: NOTIFY_OK or NOTIFY_DONE on success, NOTIFY_BAD on error.
c4b0510c 418 */
d9bb3fb1 419static int cdns_uart_clk_notifier_cb(struct notifier_block *nb,
c4b0510c
SB
420 unsigned long event, void *data)
421{
422 u32 ctrl_reg;
423 struct uart_port *port;
424 int locked = 0;
425 struct clk_notifier_data *ndata = data;
426 unsigned long flags = 0;
d9bb3fb1 427 struct cdns_uart *cdns_uart = to_cdns_uart(nb);
c4b0510c 428
d9bb3fb1 429 port = cdns_uart->port;
c4b0510c
SB
430 if (port->suspended)
431 return NOTIFY_OK;
432
433 switch (event) {
434 case PRE_RATE_CHANGE:
435 {
e555a211 436 u32 bdiv, cd;
c4b0510c
SB
437 int div8;
438
439 /*
440 * Find out if current baud-rate can be achieved with new clock
441 * frequency.
442 */
d9bb3fb1 443 if (!cdns_uart_calc_baud_divs(ndata->new_rate, cdns_uart->baud,
5ce15d2d
SB
444 &bdiv, &cd, &div8)) {
445 dev_warn(port->dev, "clock rate change rejected\n");
c4b0510c 446 return NOTIFY_BAD;
5ce15d2d 447 }
c4b0510c 448
d9bb3fb1 449 spin_lock_irqsave(&cdns_uart->port->lock, flags);
c4b0510c
SB
450
451 /* Disable the TX and RX to set baud rate */
19f22efd 452 ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET);
d9bb3fb1 453 ctrl_reg |= CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS;
19f22efd 454 writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET);
c4b0510c 455
d9bb3fb1 456 spin_unlock_irqrestore(&cdns_uart->port->lock, flags);
c4b0510c
SB
457
458 return NOTIFY_OK;
459 }
460 case POST_RATE_CHANGE:
461 /*
462 * Set clk dividers to generate correct baud with new clock
463 * frequency.
464 */
465
d9bb3fb1 466 spin_lock_irqsave(&cdns_uart->port->lock, flags);
c4b0510c
SB
467
468 locked = 1;
469 port->uartclk = ndata->new_rate;
470
d9bb3fb1
SB
471 cdns_uart->baud = cdns_uart_set_baud_rate(cdns_uart->port,
472 cdns_uart->baud);
c4b0510c
SB
473 /* fall through */
474 case ABORT_RATE_CHANGE:
475 if (!locked)
d9bb3fb1 476 spin_lock_irqsave(&cdns_uart->port->lock, flags);
c4b0510c
SB
477
478 /* Set TX/RX Reset */
19f22efd 479 ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET);
d9bb3fb1 480 ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST;
19f22efd 481 writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET);
c4b0510c 482
19f22efd 483 while (readl(port->membase + CDNS_UART_CR_OFFSET) &
d9bb3fb1 484 (CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST))
c4b0510c
SB
485 cpu_relax();
486
487 /*
488 * Clear the RX disable and TX disable bits and then set the TX
489 * enable bit and RX enable bit to enable the transmitter and
490 * receiver.
491 */
19f22efd
TB
492 writel(rx_timeout, port->membase + CDNS_UART_RXTOUT_OFFSET);
493 ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET);
d9bb3fb1
SB
494 ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS);
495 ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN;
19f22efd 496 writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET);
c4b0510c 497
d9bb3fb1 498 spin_unlock_irqrestore(&cdns_uart->port->lock, flags);
c4b0510c
SB
499
500 return NOTIFY_OK;
501 default:
502 return NOTIFY_DONE;
503 }
504}
7ac57347 505#endif
c4b0510c 506
61ec9016 507/**
d9bb3fb1 508 * cdns_uart_start_tx - Start transmitting bytes
61ec9016 509 * @port: Handle to the uart port structure
489810a1 510 */
d9bb3fb1 511static void cdns_uart_start_tx(struct uart_port *port)
61ec9016
JL
512{
513 unsigned int status, numbytes = port->fifosize;
514
515 if (uart_circ_empty(&port->state->xmit) || uart_tx_stopped(port))
516 return;
517
e3538c37
SB
518 /*
519 * Set the TX enable bit and clear the TX disable bit to enable the
61ec9016
JL
520 * transmitter.
521 */
e3538c37
SB
522 status = readl(port->membase + CDNS_UART_CR_OFFSET);
523 status &= ~CDNS_UART_CR_TX_DIS;
524 status |= CDNS_UART_CR_TX_EN;
525 writel(status, port->membase + CDNS_UART_CR_OFFSET);
61ec9016 526
19f22efd 527 while (numbytes-- && ((readl(port->membase + CDNS_UART_SR_OFFSET) &
d9bb3fb1 528 CDNS_UART_SR_TXFULL)) != CDNS_UART_SR_TXFULL) {
61ec9016
JL
529 /* Break if no more data available in the UART buffer */
530 if (uart_circ_empty(&port->state->xmit))
531 break;
532
533 /* Get the data from the UART circular buffer and
d9bb3fb1 534 * write it to the cdns_uart's TX_FIFO register.
61ec9016 535 */
19f22efd
TB
536 writel(port->state->xmit.buf[port->state->xmit.tail],
537 port->membase + CDNS_UART_FIFO_OFFSET);
61ec9016
JL
538 port->icount.tx++;
539
540 /* Adjust the tail of the UART buffer and wrap
541 * the buffer if it reaches limit.
542 */
543 port->state->xmit.tail = (port->state->xmit.tail + 1) &
544 (UART_XMIT_SIZE - 1);
545 }
19f22efd 546 writel(CDNS_UART_IXR_TXEMPTY, port->membase + CDNS_UART_ISR_OFFSET);
61ec9016 547 /* Enable the TX Empty interrupt */
19f22efd 548 writel(CDNS_UART_IXR_TXEMPTY, port->membase + CDNS_UART_IER_OFFSET);
61ec9016
JL
549
550 if (uart_circ_chars_pending(&port->state->xmit) < WAKEUP_CHARS)
551 uart_write_wakeup(port);
552}
553
554/**
d9bb3fb1 555 * cdns_uart_stop_tx - Stop TX
61ec9016 556 * @port: Handle to the uart port structure
489810a1 557 */
d9bb3fb1 558static void cdns_uart_stop_tx(struct uart_port *port)
61ec9016
JL
559{
560 unsigned int regval;
561
19f22efd 562 regval = readl(port->membase + CDNS_UART_CR_OFFSET);
d9bb3fb1 563 regval |= CDNS_UART_CR_TX_DIS;
61ec9016 564 /* Disable the transmitter */
19f22efd 565 writel(regval, port->membase + CDNS_UART_CR_OFFSET);
61ec9016
JL
566}
567
568/**
d9bb3fb1 569 * cdns_uart_stop_rx - Stop RX
61ec9016 570 * @port: Handle to the uart port structure
489810a1 571 */
d9bb3fb1 572static void cdns_uart_stop_rx(struct uart_port *port)
61ec9016
JL
573{
574 unsigned int regval;
575
19f22efd 576 regval = readl(port->membase + CDNS_UART_CR_OFFSET);
d9bb3fb1 577 regval |= CDNS_UART_CR_RX_DIS;
61ec9016 578 /* Disable the receiver */
19f22efd 579 writel(regval, port->membase + CDNS_UART_CR_OFFSET);
61ec9016
JL
580}
581
582/**
d9bb3fb1 583 * cdns_uart_tx_empty - Check whether TX is empty
61ec9016
JL
584 * @port: Handle to the uart port structure
585 *
489810a1
MS
586 * Return: TIOCSER_TEMT on success, 0 otherwise
587 */
d9bb3fb1 588static unsigned int cdns_uart_tx_empty(struct uart_port *port)
61ec9016
JL
589{
590 unsigned int status;
591
19f22efd
TB
592 status = readl(port->membase + CDNS_UART_SR_OFFSET) &
593 CDNS_UART_SR_TXEMPTY;
61ec9016
JL
594 return status ? TIOCSER_TEMT : 0;
595}
596
597/**
d9bb3fb1 598 * cdns_uart_break_ctl - Based on the input ctl we have to start or stop
61ec9016
JL
599 * transmitting char breaks
600 * @port: Handle to the uart port structure
601 * @ctl: Value based on which start or stop decision is taken
489810a1 602 */
d9bb3fb1 603static void cdns_uart_break_ctl(struct uart_port *port, int ctl)
61ec9016
JL
604{
605 unsigned int status;
606 unsigned long flags;
607
608 spin_lock_irqsave(&port->lock, flags);
609
19f22efd 610 status = readl(port->membase + CDNS_UART_CR_OFFSET);
61ec9016
JL
611
612 if (ctl == -1)
19f22efd
TB
613 writel(CDNS_UART_CR_STARTBRK | status,
614 port->membase + CDNS_UART_CR_OFFSET);
61ec9016 615 else {
d9bb3fb1 616 if ((status & CDNS_UART_CR_STOPBRK) == 0)
19f22efd
TB
617 writel(CDNS_UART_CR_STOPBRK | status,
618 port->membase + CDNS_UART_CR_OFFSET);
61ec9016
JL
619 }
620 spin_unlock_irqrestore(&port->lock, flags);
621}
622
623/**
d9bb3fb1 624 * cdns_uart_set_termios - termios operations, handling data length, parity,
61ec9016
JL
625 * stop bits, flow control, baud rate
626 * @port: Handle to the uart port structure
627 * @termios: Handle to the input termios structure
628 * @old: Values of the previously saved termios structure
489810a1 629 */
d9bb3fb1 630static void cdns_uart_set_termios(struct uart_port *port,
61ec9016
JL
631 struct ktermios *termios, struct ktermios *old)
632{
633 unsigned int cval = 0;
e6b39bfd 634 unsigned int baud, minbaud, maxbaud;
61ec9016
JL
635 unsigned long flags;
636 unsigned int ctrl_reg, mode_reg;
637
638 spin_lock_irqsave(&port->lock, flags);
639
6ecde472 640 /* Wait for the transmit FIFO to empty before making changes */
19f22efd
TB
641 if (!(readl(port->membase + CDNS_UART_CR_OFFSET) &
642 CDNS_UART_CR_TX_DIS)) {
643 while (!(readl(port->membase + CDNS_UART_SR_OFFSET) &
6ecde472
NR
644 CDNS_UART_SR_TXEMPTY)) {
645 cpu_relax();
646 }
61ec9016
JL
647 }
648
649 /* Disable the TX and RX to set baud rate */
19f22efd 650 ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET);
d9bb3fb1 651 ctrl_reg |= CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS;
19f22efd 652 writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET);
61ec9016 653
e6b39bfd
SB
654 /*
655 * Min baud rate = 6bps and Max Baud Rate is 10Mbps for 100Mhz clk
656 * min and max baud should be calculated here based on port->uartclk.
657 * this way we get a valid baud and can safely call set_baud()
658 */
d9bb3fb1
SB
659 minbaud = port->uartclk /
660 ((CDNS_UART_BDIV_MAX + 1) * CDNS_UART_CD_MAX * 8);
661 maxbaud = port->uartclk / (CDNS_UART_BDIV_MIN + 1);
e6b39bfd 662 baud = uart_get_baud_rate(port, termios, old, minbaud, maxbaud);
d9bb3fb1 663 baud = cdns_uart_set_baud_rate(port, baud);
61ec9016
JL
664 if (tty_termios_baud_rate(termios))
665 tty_termios_encode_baud_rate(termios, baud, baud);
666
e555a211 667 /* Update the per-port timeout. */
61ec9016
JL
668 uart_update_timeout(port, termios->c_cflag, baud);
669
670 /* Set TX/RX Reset */
19f22efd 671 ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET);
d9bb3fb1 672 ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST;
19f22efd 673 writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET);
61ec9016 674
e555a211
SB
675 /*
676 * Clear the RX disable and TX disable bits and then set the TX enable
61ec9016
JL
677 * bit and RX enable bit to enable the transmitter and receiver.
678 */
19f22efd 679 ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET);
d9bb3fb1
SB
680 ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS);
681 ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN;
19f22efd 682 writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET);
61ec9016 683
19f22efd 684 writel(rx_timeout, port->membase + CDNS_UART_RXTOUT_OFFSET);
61ec9016 685
d9bb3fb1
SB
686 port->read_status_mask = CDNS_UART_IXR_TXEMPTY | CDNS_UART_IXR_RXTRIG |
687 CDNS_UART_IXR_OVERRUN | CDNS_UART_IXR_TOUT;
61ec9016
JL
688 port->ignore_status_mask = 0;
689
690 if (termios->c_iflag & INPCK)
d9bb3fb1
SB
691 port->read_status_mask |= CDNS_UART_IXR_PARITY |
692 CDNS_UART_IXR_FRAMING;
61ec9016
JL
693
694 if (termios->c_iflag & IGNPAR)
d9bb3fb1
SB
695 port->ignore_status_mask |= CDNS_UART_IXR_PARITY |
696 CDNS_UART_IXR_FRAMING | CDNS_UART_IXR_OVERRUN;
61ec9016
JL
697
698 /* ignore all characters if CREAD is not set */
699 if ((termios->c_cflag & CREAD) == 0)
d9bb3fb1
SB
700 port->ignore_status_mask |= CDNS_UART_IXR_RXTRIG |
701 CDNS_UART_IXR_TOUT | CDNS_UART_IXR_PARITY |
702 CDNS_UART_IXR_FRAMING | CDNS_UART_IXR_OVERRUN;
61ec9016 703
19f22efd 704 mode_reg = readl(port->membase + CDNS_UART_MR_OFFSET);
61ec9016
JL
705
706 /* Handling Data Size */
707 switch (termios->c_cflag & CSIZE) {
708 case CS6:
d9bb3fb1 709 cval |= CDNS_UART_MR_CHARLEN_6_BIT;
61ec9016
JL
710 break;
711 case CS7:
d9bb3fb1 712 cval |= CDNS_UART_MR_CHARLEN_7_BIT;
61ec9016
JL
713 break;
714 default:
715 case CS8:
d9bb3fb1 716 cval |= CDNS_UART_MR_CHARLEN_8_BIT;
61ec9016
JL
717 termios->c_cflag &= ~CSIZE;
718 termios->c_cflag |= CS8;
719 break;
720 }
721
722 /* Handling Parity and Stop Bits length */
723 if (termios->c_cflag & CSTOPB)
d9bb3fb1 724 cval |= CDNS_UART_MR_STOPMODE_2_BIT; /* 2 STOP bits */
61ec9016 725 else
d9bb3fb1 726 cval |= CDNS_UART_MR_STOPMODE_1_BIT; /* 1 STOP bit */
61ec9016
JL
727
728 if (termios->c_cflag & PARENB) {
729 /* Mark or Space parity */
730 if (termios->c_cflag & CMSPAR) {
731 if (termios->c_cflag & PARODD)
d9bb3fb1 732 cval |= CDNS_UART_MR_PARITY_MARK;
61ec9016 733 else
d9bb3fb1 734 cval |= CDNS_UART_MR_PARITY_SPACE;
e6b39bfd
SB
735 } else {
736 if (termios->c_cflag & PARODD)
d9bb3fb1 737 cval |= CDNS_UART_MR_PARITY_ODD;
61ec9016 738 else
d9bb3fb1 739 cval |= CDNS_UART_MR_PARITY_EVEN;
e6b39bfd
SB
740 }
741 } else {
d9bb3fb1 742 cval |= CDNS_UART_MR_PARITY_NONE;
e6b39bfd
SB
743 }
744 cval |= mode_reg & 1;
19f22efd 745 writel(cval, port->membase + CDNS_UART_MR_OFFSET);
61ec9016
JL
746
747 spin_unlock_irqrestore(&port->lock, flags);
748}
749
750/**
d9bb3fb1 751 * cdns_uart_startup - Called when an application opens a cdns_uart port
61ec9016
JL
752 * @port: Handle to the uart port structure
753 *
e555a211 754 * Return: 0 on success, negative errno otherwise
489810a1 755 */
d9bb3fb1 756static int cdns_uart_startup(struct uart_port *port)
61ec9016
JL
757{
758 unsigned int retval = 0, status = 0;
759
d9bb3fb1 760 retval = request_irq(port->irq, cdns_uart_isr, 0, CDNS_UART_NAME,
61ec9016
JL
761 (void *)port);
762 if (retval)
763 return retval;
764
765 /* Disable the TX and RX */
19f22efd
TB
766 writel(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS,
767 port->membase + CDNS_UART_CR_OFFSET);
61ec9016
JL
768
769 /* Set the Control Register with TX/RX Enable, TX/RX Reset,
770 * no break chars.
771 */
19f22efd
TB
772 writel(CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST,
773 port->membase + CDNS_UART_CR_OFFSET);
61ec9016 774
19f22efd 775 status = readl(port->membase + CDNS_UART_CR_OFFSET);
61ec9016
JL
776
777 /* Clear the RX disable and TX disable bits and then set the TX enable
778 * bit and RX enable bit to enable the transmitter and receiver.
779 */
19f22efd 780 writel((status & ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS))
d9bb3fb1 781 | (CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN |
19f22efd
TB
782 CDNS_UART_CR_STOPBRK),
783 port->membase + CDNS_UART_CR_OFFSET);
61ec9016
JL
784
785 /* Set the Mode Register with normal mode,8 data bits,1 stop bit,
786 * no parity.
787 */
19f22efd 788 writel(CDNS_UART_MR_CHMODE_NORM | CDNS_UART_MR_STOPMODE_1_BIT
d9bb3fb1 789 | CDNS_UART_MR_PARITY_NONE | CDNS_UART_MR_CHARLEN_8_BIT,
19f22efd 790 port->membase + CDNS_UART_MR_OFFSET);
61ec9016 791
85baf542
S
792 /*
793 * Set the RX FIFO Trigger level to use most of the FIFO, but it
794 * can be tuned with a module parameter
795 */
19f22efd 796 writel(rx_trigger_level, port->membase + CDNS_UART_RXWM_OFFSET);
61ec9016 797
85baf542
S
798 /*
799 * Receive Timeout register is enabled but it
800 * can be tuned with a module parameter
801 */
19f22efd 802 writel(rx_timeout, port->membase + CDNS_UART_RXTOUT_OFFSET);
61ec9016 803
855f6fd9 804 /* Clear out any pending interrupts before enabling them */
19f22efd
TB
805 writel(readl(port->membase + CDNS_UART_ISR_OFFSET),
806 port->membase + CDNS_UART_ISR_OFFSET);
61ec9016
JL
807
808 /* Set the Interrupt Registers with desired interrupts */
19f22efd 809 writel(CDNS_UART_IXR_TXEMPTY | CDNS_UART_IXR_PARITY |
d9bb3fb1
SB
810 CDNS_UART_IXR_FRAMING | CDNS_UART_IXR_OVERRUN |
811 CDNS_UART_IXR_RXTRIG | CDNS_UART_IXR_TOUT,
19f22efd 812 port->membase + CDNS_UART_IER_OFFSET);
61ec9016
JL
813
814 return retval;
815}
816
817/**
d9bb3fb1 818 * cdns_uart_shutdown - Called when an application closes a cdns_uart port
61ec9016 819 * @port: Handle to the uart port structure
489810a1 820 */
d9bb3fb1 821static void cdns_uart_shutdown(struct uart_port *port)
61ec9016
JL
822{
823 int status;
824
825 /* Disable interrupts */
19f22efd
TB
826 status = readl(port->membase + CDNS_UART_IMR_OFFSET);
827 writel(status, port->membase + CDNS_UART_IDR_OFFSET);
61ec9016
JL
828
829 /* Disable the TX and RX */
19f22efd
TB
830 writel(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS,
831 port->membase + CDNS_UART_CR_OFFSET);
61ec9016
JL
832 free_irq(port->irq, port);
833}
834
835/**
d9bb3fb1 836 * cdns_uart_type - Set UART type to cdns_uart port
61ec9016
JL
837 * @port: Handle to the uart port structure
838 *
489810a1
MS
839 * Return: string on success, NULL otherwise
840 */
d9bb3fb1 841static const char *cdns_uart_type(struct uart_port *port)
61ec9016 842{
d9bb3fb1 843 return port->type == PORT_XUARTPS ? CDNS_UART_NAME : NULL;
61ec9016
JL
844}
845
846/**
d9bb3fb1 847 * cdns_uart_verify_port - Verify the port params
61ec9016
JL
848 * @port: Handle to the uart port structure
849 * @ser: Handle to the structure whose members are compared
850 *
e555a211 851 * Return: 0 on success, negative errno otherwise.
489810a1 852 */
d9bb3fb1 853static int cdns_uart_verify_port(struct uart_port *port,
61ec9016
JL
854 struct serial_struct *ser)
855{
856 if (ser->type != PORT_UNKNOWN && ser->type != PORT_XUARTPS)
857 return -EINVAL;
858 if (port->irq != ser->irq)
859 return -EINVAL;
860 if (ser->io_type != UPIO_MEM)
861 return -EINVAL;
862 if (port->iobase != ser->port)
863 return -EINVAL;
864 if (ser->hub6 != 0)
865 return -EINVAL;
866 return 0;
867}
868
869/**
d9bb3fb1
SB
870 * cdns_uart_request_port - Claim the memory region attached to cdns_uart port,
871 * called when the driver adds a cdns_uart port via
61ec9016
JL
872 * uart_add_one_port()
873 * @port: Handle to the uart port structure
874 *
e555a211 875 * Return: 0 on success, negative errno otherwise.
489810a1 876 */
d9bb3fb1 877static int cdns_uart_request_port(struct uart_port *port)
61ec9016 878{
d9bb3fb1
SB
879 if (!request_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE,
880 CDNS_UART_NAME)) {
61ec9016
JL
881 return -ENOMEM;
882 }
883
d9bb3fb1 884 port->membase = ioremap(port->mapbase, CDNS_UART_REGISTER_SPACE);
61ec9016
JL
885 if (!port->membase) {
886 dev_err(port->dev, "Unable to map registers\n");
d9bb3fb1 887 release_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE);
61ec9016
JL
888 return -ENOMEM;
889 }
890 return 0;
891}
892
893/**
d9bb3fb1 894 * cdns_uart_release_port - Release UART port
61ec9016 895 * @port: Handle to the uart port structure
e555a211 896 *
d9bb3fb1
SB
897 * Release the memory region attached to a cdns_uart port. Called when the
898 * driver removes a cdns_uart port via uart_remove_one_port().
489810a1 899 */
d9bb3fb1 900static void cdns_uart_release_port(struct uart_port *port)
61ec9016 901{
d9bb3fb1 902 release_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE);
61ec9016
JL
903 iounmap(port->membase);
904 port->membase = NULL;
905}
906
907/**
d9bb3fb1 908 * cdns_uart_config_port - Configure UART port
61ec9016
JL
909 * @port: Handle to the uart port structure
910 * @flags: If any
489810a1 911 */
d9bb3fb1 912static void cdns_uart_config_port(struct uart_port *port, int flags)
61ec9016 913{
d9bb3fb1 914 if (flags & UART_CONFIG_TYPE && cdns_uart_request_port(port) == 0)
61ec9016
JL
915 port->type = PORT_XUARTPS;
916}
917
918/**
d9bb3fb1 919 * cdns_uart_get_mctrl - Get the modem control state
61ec9016
JL
920 * @port: Handle to the uart port structure
921 *
489810a1
MS
922 * Return: the modem control state
923 */
d9bb3fb1 924static unsigned int cdns_uart_get_mctrl(struct uart_port *port)
61ec9016
JL
925{
926 return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
927}
928
d9bb3fb1 929static void cdns_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
61ec9016 930{
19038ad9
LPC
931 u32 val;
932
19f22efd 933 val = readl(port->membase + CDNS_UART_MODEMCR_OFFSET);
19038ad9
LPC
934
935 val &= ~(CDNS_UART_MODEMCR_RTS | CDNS_UART_MODEMCR_DTR);
936
937 if (mctrl & TIOCM_RTS)
938 val |= CDNS_UART_MODEMCR_RTS;
939 if (mctrl & TIOCM_DTR)
940 val |= CDNS_UART_MODEMCR_DTR;
941
19f22efd 942 writel(val, port->membase + CDNS_UART_MODEMCR_OFFSET);
61ec9016
JL
943}
944
6ee04c6c 945#ifdef CONFIG_CONSOLE_POLL
d9bb3fb1 946static int cdns_uart_poll_get_char(struct uart_port *port)
6ee04c6c 947{
6ee04c6c 948 int c;
f0f54a80 949 unsigned long flags;
6ee04c6c 950
f0f54a80 951 spin_lock_irqsave(&port->lock, flags);
6ee04c6c
VL
952
953 /* Check if FIFO is empty */
19f22efd 954 if (readl(port->membase + CDNS_UART_SR_OFFSET) & CDNS_UART_SR_RXEMPTY)
6ee04c6c
VL
955 c = NO_POLL_CHAR;
956 else /* Read a character */
19f22efd
TB
957 c = (unsigned char) readl(
958 port->membase + CDNS_UART_FIFO_OFFSET);
6ee04c6c 959
f0f54a80 960 spin_unlock_irqrestore(&port->lock, flags);
6ee04c6c
VL
961
962 return c;
963}
964
d9bb3fb1 965static void cdns_uart_poll_put_char(struct uart_port *port, unsigned char c)
6ee04c6c 966{
f0f54a80 967 unsigned long flags;
6ee04c6c 968
f0f54a80 969 spin_lock_irqsave(&port->lock, flags);
6ee04c6c
VL
970
971 /* Wait until FIFO is empty */
19f22efd
TB
972 while (!(readl(port->membase + CDNS_UART_SR_OFFSET) &
973 CDNS_UART_SR_TXEMPTY))
6ee04c6c
VL
974 cpu_relax();
975
976 /* Write a character */
19f22efd 977 writel(c, port->membase + CDNS_UART_FIFO_OFFSET);
6ee04c6c
VL
978
979 /* Wait until FIFO is empty */
19f22efd
TB
980 while (!(readl(port->membase + CDNS_UART_SR_OFFSET) &
981 CDNS_UART_SR_TXEMPTY))
6ee04c6c
VL
982 cpu_relax();
983
f0f54a80 984 spin_unlock_irqrestore(&port->lock, flags);
6ee04c6c
VL
985
986 return;
987}
988#endif
989
d9bb3fb1
SB
990static struct uart_ops cdns_uart_ops = {
991 .set_mctrl = cdns_uart_set_mctrl,
992 .get_mctrl = cdns_uart_get_mctrl,
d9bb3fb1
SB
993 .start_tx = cdns_uart_start_tx,
994 .stop_tx = cdns_uart_stop_tx,
995 .stop_rx = cdns_uart_stop_rx,
996 .tx_empty = cdns_uart_tx_empty,
997 .break_ctl = cdns_uart_break_ctl,
998 .set_termios = cdns_uart_set_termios,
999 .startup = cdns_uart_startup,
1000 .shutdown = cdns_uart_shutdown,
1001 .type = cdns_uart_type,
1002 .verify_port = cdns_uart_verify_port,
1003 .request_port = cdns_uart_request_port,
1004 .release_port = cdns_uart_release_port,
1005 .config_port = cdns_uart_config_port,
6ee04c6c 1006#ifdef CONFIG_CONSOLE_POLL
d9bb3fb1
SB
1007 .poll_get_char = cdns_uart_poll_get_char,
1008 .poll_put_char = cdns_uart_poll_put_char,
6ee04c6c 1009#endif
61ec9016
JL
1010};
1011
6db6df0e 1012static struct uart_port cdns_uart_port[CDNS_UART_NR_PORTS];
61ec9016
JL
1013
1014/**
d9bb3fb1 1015 * cdns_uart_get_port - Configure the port from platform device resource info
928e9263
MS
1016 * @id: Port id
1017 *
489810a1
MS
1018 * Return: a pointer to a uart_port or NULL for failure
1019 */
d9bb3fb1 1020static struct uart_port *cdns_uart_get_port(int id)
61ec9016
JL
1021{
1022 struct uart_port *port;
61ec9016 1023
928e9263 1024 /* Try the given port id if failed use default method */
d9bb3fb1 1025 if (cdns_uart_port[id].mapbase != 0) {
928e9263 1026 /* Find the next unused port */
d9bb3fb1
SB
1027 for (id = 0; id < CDNS_UART_NR_PORTS; id++)
1028 if (cdns_uart_port[id].mapbase == 0)
928e9263
MS
1029 break;
1030 }
61ec9016 1031
d9bb3fb1 1032 if (id >= CDNS_UART_NR_PORTS)
61ec9016
JL
1033 return NULL;
1034
d9bb3fb1 1035 port = &cdns_uart_port[id];
61ec9016
JL
1036
1037 /* At this point, we've got an empty uart_port struct, initialize it */
1038 spin_lock_init(&port->lock);
1039 port->membase = NULL;
61ec9016
JL
1040 port->irq = 0;
1041 port->type = PORT_UNKNOWN;
1042 port->iotype = UPIO_MEM32;
1043 port->flags = UPF_BOOT_AUTOCONF;
d9bb3fb1
SB
1044 port->ops = &cdns_uart_ops;
1045 port->fifosize = CDNS_UART_FIFO_SIZE;
61ec9016
JL
1046 port->line = id;
1047 port->dev = NULL;
1048 return port;
1049}
1050
61ec9016
JL
1051#ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
1052/**
d9bb3fb1 1053 * cdns_uart_console_wait_tx - Wait for the TX to be full
61ec9016 1054 * @port: Handle to the uart port structure
489810a1 1055 */
d9bb3fb1 1056static void cdns_uart_console_wait_tx(struct uart_port *port)
61ec9016 1057{
19f22efd
TB
1058 while (!(readl(port->membase + CDNS_UART_SR_OFFSET) &
1059 CDNS_UART_SR_TXEMPTY))
61ec9016
JL
1060 barrier();
1061}
1062
1063/**
d9bb3fb1 1064 * cdns_uart_console_putchar - write the character to the FIFO buffer
61ec9016
JL
1065 * @port: Handle to the uart port structure
1066 * @ch: Character to be written
489810a1 1067 */
d9bb3fb1 1068static void cdns_uart_console_putchar(struct uart_port *port, int ch)
61ec9016 1069{
d9bb3fb1 1070 cdns_uart_console_wait_tx(port);
19f22efd 1071 writel(ch, port->membase + CDNS_UART_FIFO_OFFSET);
61ec9016
JL
1072}
1073
54585ba0
MY
1074static void __init cdns_early_write(struct console *con, const char *s,
1075 unsigned n)
6fa62fc4
MS
1076{
1077 struct earlycon_device *dev = con->data;
1078
1079 uart_console_write(&dev->port, s, n, cdns_uart_console_putchar);
1080}
1081
1082static int __init cdns_early_console_setup(struct earlycon_device *device,
1083 const char *opt)
1084{
1085 if (!device->port.membase)
1086 return -ENODEV;
1087
1088 device->con->write = cdns_early_write;
1089
1090 return 0;
1091}
1092EARLYCON_DECLARE(cdns, cdns_early_console_setup);
1093
61ec9016 1094/**
d9bb3fb1 1095 * cdns_uart_console_write - perform write operation
489810a1 1096 * @co: Console handle
61ec9016
JL
1097 * @s: Pointer to character array
1098 * @count: No of characters
489810a1 1099 */
d9bb3fb1 1100static void cdns_uart_console_write(struct console *co, const char *s,
61ec9016
JL
1101 unsigned int count)
1102{
d9bb3fb1 1103 struct uart_port *port = &cdns_uart_port[co->index];
61ec9016 1104 unsigned long flags;
d3755f5e 1105 unsigned int imr, ctrl;
61ec9016
JL
1106 int locked = 1;
1107
1108 if (oops_in_progress)
1109 locked = spin_trylock_irqsave(&port->lock, flags);
1110 else
1111 spin_lock_irqsave(&port->lock, flags);
1112
1113 /* save and disable interrupt */
19f22efd
TB
1114 imr = readl(port->membase + CDNS_UART_IMR_OFFSET);
1115 writel(imr, port->membase + CDNS_UART_IDR_OFFSET);
61ec9016 1116
d3755f5e
LPC
1117 /*
1118 * Make sure that the tx part is enabled. Set the TX enable bit and
1119 * clear the TX disable bit to enable the transmitter.
1120 */
19f22efd 1121 ctrl = readl(port->membase + CDNS_UART_CR_OFFSET);
e3538c37
SB
1122 ctrl &= ~CDNS_UART_CR_TX_DIS;
1123 ctrl |= CDNS_UART_CR_TX_EN;
1124 writel(ctrl, port->membase + CDNS_UART_CR_OFFSET);
d3755f5e 1125
d9bb3fb1
SB
1126 uart_console_write(port, s, count, cdns_uart_console_putchar);
1127 cdns_uart_console_wait_tx(port);
61ec9016 1128
19f22efd 1129 writel(ctrl, port->membase + CDNS_UART_CR_OFFSET);
d3755f5e 1130
b494a5fa 1131 /* restore interrupt state */
19f22efd 1132 writel(imr, port->membase + CDNS_UART_IER_OFFSET);
61ec9016
JL
1133
1134 if (locked)
1135 spin_unlock_irqrestore(&port->lock, flags);
1136}
1137
1138/**
d9bb3fb1 1139 * cdns_uart_console_setup - Initialize the uart to default config
61ec9016
JL
1140 * @co: Console handle
1141 * @options: Initial settings of uart
1142 *
e555a211 1143 * Return: 0 on success, negative errno otherwise.
489810a1 1144 */
d9bb3fb1 1145static int __init cdns_uart_console_setup(struct console *co, char *options)
61ec9016 1146{
d9bb3fb1 1147 struct uart_port *port = &cdns_uart_port[co->index];
61ec9016
JL
1148 int baud = 9600;
1149 int bits = 8;
1150 int parity = 'n';
1151 int flow = 'n';
1152
d9bb3fb1 1153 if (co->index < 0 || co->index >= CDNS_UART_NR_PORTS)
61ec9016
JL
1154 return -EINVAL;
1155
136debf7 1156 if (!port->membase) {
f6415491
PC
1157 pr_debug("console on " CDNS_UART_TTY_NAME "%i not present\n",
1158 co->index);
61ec9016
JL
1159 return -ENODEV;
1160 }
1161
1162 if (options)
1163 uart_parse_options(options, &baud, &parity, &bits, &flow);
1164
1165 return uart_set_options(port, co, baud, parity, bits, flow);
1166}
1167
d9bb3fb1 1168static struct uart_driver cdns_uart_uart_driver;
61ec9016 1169
d9bb3fb1
SB
1170static struct console cdns_uart_console = {
1171 .name = CDNS_UART_TTY_NAME,
1172 .write = cdns_uart_console_write,
61ec9016 1173 .device = uart_console_device,
d9bb3fb1 1174 .setup = cdns_uart_console_setup,
61ec9016
JL
1175 .flags = CON_PRINTBUFFER,
1176 .index = -1, /* Specified on the cmdline (e.g. console=ttyPS ) */
d9bb3fb1 1177 .data = &cdns_uart_uart_driver,
61ec9016
JL
1178};
1179
1180/**
d9bb3fb1 1181 * cdns_uart_console_init - Initialization call
61ec9016 1182 *
e555a211 1183 * Return: 0 on success, negative errno otherwise
489810a1 1184 */
d9bb3fb1 1185static int __init cdns_uart_console_init(void)
61ec9016 1186{
d9bb3fb1 1187 register_console(&cdns_uart_console);
61ec9016
JL
1188 return 0;
1189}
1190
d9bb3fb1 1191console_initcall(cdns_uart_console_init);
61ec9016
JL
1192
1193#endif /* CONFIG_SERIAL_XILINX_PS_UART_CONSOLE */
1194
d9bb3fb1 1195static struct uart_driver cdns_uart_uart_driver = {
e555a211 1196 .owner = THIS_MODULE,
d9bb3fb1
SB
1197 .driver_name = CDNS_UART_NAME,
1198 .dev_name = CDNS_UART_TTY_NAME,
1199 .major = CDNS_UART_MAJOR,
1200 .minor = CDNS_UART_MINOR,
1201 .nr = CDNS_UART_NR_PORTS,
d3641f64 1202#ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
d9bb3fb1 1203 .cons = &cdns_uart_console,
d3641f64
SB
1204#endif
1205};
1206
4b47d9aa
SB
1207#ifdef CONFIG_PM_SLEEP
1208/**
d9bb3fb1 1209 * cdns_uart_suspend - suspend event
4b47d9aa
SB
1210 * @device: Pointer to the device structure
1211 *
489810a1 1212 * Return: 0
4b47d9aa 1213 */
d9bb3fb1 1214static int cdns_uart_suspend(struct device *device)
4b47d9aa
SB
1215{
1216 struct uart_port *port = dev_get_drvdata(device);
1217 struct tty_struct *tty;
1218 struct device *tty_dev;
1219 int may_wake = 0;
1220
1221 /* Get the tty which could be NULL so don't assume it's valid */
1222 tty = tty_port_tty_get(&port->state->port);
1223 if (tty) {
1224 tty_dev = tty->dev;
1225 may_wake = device_may_wakeup(tty_dev);
1226 tty_kref_put(tty);
1227 }
1228
1229 /*
1230 * Call the API provided in serial_core.c file which handles
1231 * the suspend.
1232 */
d9bb3fb1 1233 uart_suspend_port(&cdns_uart_uart_driver, port);
4b47d9aa 1234 if (console_suspend_enabled && !may_wake) {
d9bb3fb1 1235 struct cdns_uart *cdns_uart = port->private_data;
4b47d9aa 1236
d9bb3fb1
SB
1237 clk_disable(cdns_uart->uartclk);
1238 clk_disable(cdns_uart->pclk);
4b47d9aa
SB
1239 } else {
1240 unsigned long flags = 0;
1241
1242 spin_lock_irqsave(&port->lock, flags);
1243 /* Empty the receive FIFO 1st before making changes */
19f22efd 1244 while (!(readl(port->membase + CDNS_UART_SR_OFFSET) &
d9bb3fb1 1245 CDNS_UART_SR_RXEMPTY))
19f22efd 1246 readl(port->membase + CDNS_UART_FIFO_OFFSET);
4b47d9aa 1247 /* set RX trigger level to 1 */
19f22efd 1248 writel(1, port->membase + CDNS_UART_RXWM_OFFSET);
4b47d9aa 1249 /* disable RX timeout interrups */
19f22efd
TB
1250 writel(CDNS_UART_IXR_TOUT,
1251 port->membase + CDNS_UART_IDR_OFFSET);
4b47d9aa
SB
1252 spin_unlock_irqrestore(&port->lock, flags);
1253 }
1254
1255 return 0;
1256}
1257
1258/**
d9bb3fb1 1259 * cdns_uart_resume - Resume after a previous suspend
4b47d9aa
SB
1260 * @device: Pointer to the device structure
1261 *
489810a1 1262 * Return: 0
4b47d9aa 1263 */
d9bb3fb1 1264static int cdns_uart_resume(struct device *device)
4b47d9aa
SB
1265{
1266 struct uart_port *port = dev_get_drvdata(device);
1267 unsigned long flags = 0;
1268 u32 ctrl_reg;
1269 struct tty_struct *tty;
1270 struct device *tty_dev;
1271 int may_wake = 0;
1272
1273 /* Get the tty which could be NULL so don't assume it's valid */
1274 tty = tty_port_tty_get(&port->state->port);
1275 if (tty) {
1276 tty_dev = tty->dev;
1277 may_wake = device_may_wakeup(tty_dev);
1278 tty_kref_put(tty);
1279 }
1280
1281 if (console_suspend_enabled && !may_wake) {
d9bb3fb1 1282 struct cdns_uart *cdns_uart = port->private_data;
4b47d9aa 1283
d9bb3fb1
SB
1284 clk_enable(cdns_uart->pclk);
1285 clk_enable(cdns_uart->uartclk);
4b47d9aa
SB
1286
1287 spin_lock_irqsave(&port->lock, flags);
1288
1289 /* Set TX/RX Reset */
19f22efd 1290 ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET);
d9bb3fb1 1291 ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST;
19f22efd
TB
1292 writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET);
1293 while (readl(port->membase + CDNS_UART_CR_OFFSET) &
d9bb3fb1 1294 (CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST))
4b47d9aa
SB
1295 cpu_relax();
1296
1297 /* restore rx timeout value */
19f22efd 1298 writel(rx_timeout, port->membase + CDNS_UART_RXTOUT_OFFSET);
4b47d9aa 1299 /* Enable Tx/Rx */
19f22efd 1300 ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET);
d9bb3fb1
SB
1301 ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS);
1302 ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN;
19f22efd 1303 writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET);
4b47d9aa
SB
1304
1305 spin_unlock_irqrestore(&port->lock, flags);
1306 } else {
1307 spin_lock_irqsave(&port->lock, flags);
1308 /* restore original rx trigger level */
19f22efd
TB
1309 writel(rx_trigger_level,
1310 port->membase + CDNS_UART_RXWM_OFFSET);
4b47d9aa 1311 /* enable RX timeout interrupt */
19f22efd
TB
1312 writel(CDNS_UART_IXR_TOUT,
1313 port->membase + CDNS_UART_IER_OFFSET);
4b47d9aa
SB
1314 spin_unlock_irqrestore(&port->lock, flags);
1315 }
1316
d9bb3fb1 1317 return uart_resume_port(&cdns_uart_uart_driver, port);
4b47d9aa
SB
1318}
1319#endif /* ! CONFIG_PM_SLEEP */
1320
d9bb3fb1
SB
1321static SIMPLE_DEV_PM_OPS(cdns_uart_dev_pm_ops, cdns_uart_suspend,
1322 cdns_uart_resume);
4b47d9aa 1323
61ec9016 1324/**
d9bb3fb1 1325 * cdns_uart_probe - Platform driver probe
61ec9016
JL
1326 * @pdev: Pointer to the platform device structure
1327 *
e555a211 1328 * Return: 0 on success, negative errno otherwise
489810a1 1329 */
d9bb3fb1 1330static int cdns_uart_probe(struct platform_device *pdev)
61ec9016 1331{
5c90c07b 1332 int rc, id, irq;
61ec9016 1333 struct uart_port *port;
5c90c07b 1334 struct resource *res;
d9bb3fb1 1335 struct cdns_uart *cdns_uart_data;
61ec9016 1336
d9bb3fb1 1337 cdns_uart_data = devm_kzalloc(&pdev->dev, sizeof(*cdns_uart_data),
c03cae17 1338 GFP_KERNEL);
d9bb3fb1 1339 if (!cdns_uart_data)
30e1e285
SB
1340 return -ENOMEM;
1341
d9bb3fb1
SB
1342 cdns_uart_data->pclk = devm_clk_get(&pdev->dev, "pclk");
1343 if (IS_ERR(cdns_uart_data->pclk)) {
1344 cdns_uart_data->pclk = devm_clk_get(&pdev->dev, "aper_clk");
1345 if (!IS_ERR(cdns_uart_data->pclk))
1346 dev_err(&pdev->dev, "clock name 'aper_clk' is deprecated.\n");
1347 }
1348 if (IS_ERR(cdns_uart_data->pclk)) {
1349 dev_err(&pdev->dev, "pclk clock not found.\n");
1350 return PTR_ERR(cdns_uart_data->pclk);
1351 }
1352
1353 cdns_uart_data->uartclk = devm_clk_get(&pdev->dev, "uart_clk");
1354 if (IS_ERR(cdns_uart_data->uartclk)) {
1355 cdns_uart_data->uartclk = devm_clk_get(&pdev->dev, "ref_clk");
1356 if (!IS_ERR(cdns_uart_data->uartclk))
1357 dev_err(&pdev->dev, "clock name 'ref_clk' is deprecated.\n");
30e1e285 1358 }
d9bb3fb1
SB
1359 if (IS_ERR(cdns_uart_data->uartclk)) {
1360 dev_err(&pdev->dev, "uart_clk clock not found.\n");
1361 return PTR_ERR(cdns_uart_data->uartclk);
2326669c
JC
1362 }
1363
d9bb3fb1 1364 rc = clk_prepare_enable(cdns_uart_data->pclk);
30e1e285 1365 if (rc) {
d9bb3fb1 1366 dev_err(&pdev->dev, "Unable to enable pclk clock.\n");
c03cae17 1367 return rc;
30e1e285 1368 }
d9bb3fb1 1369 rc = clk_prepare_enable(cdns_uart_data->uartclk);
2326669c 1370 if (rc) {
30e1e285 1371 dev_err(&pdev->dev, "Unable to enable device clock.\n");
d9bb3fb1 1372 goto err_out_clk_dis_pclk;
61ec9016
JL
1373 }
1374
1375 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
30e1e285
SB
1376 if (!res) {
1377 rc = -ENODEV;
1378 goto err_out_clk_disable;
1379 }
61ec9016 1380
5c90c07b
MS
1381 irq = platform_get_irq(pdev, 0);
1382 if (irq <= 0) {
1383 rc = -ENXIO;
30e1e285
SB
1384 goto err_out_clk_disable;
1385 }
61ec9016 1386
7ac57347 1387#ifdef CONFIG_COMMON_CLK
d9bb3fb1
SB
1388 cdns_uart_data->clk_rate_change_nb.notifier_call =
1389 cdns_uart_clk_notifier_cb;
1390 if (clk_notifier_register(cdns_uart_data->uartclk,
1391 &cdns_uart_data->clk_rate_change_nb))
c4b0510c 1392 dev_warn(&pdev->dev, "Unable to register clock notifier.\n");
7ac57347 1393#endif
928e9263
MS
1394 /* Look for a serialN alias */
1395 id = of_alias_get_id(pdev->dev.of_node, "serial");
1396 if (id < 0)
1397 id = 0;
c4b0510c 1398
61ec9016 1399 /* Initialize the port structure */
d9bb3fb1 1400 port = cdns_uart_get_port(id);
61ec9016
JL
1401
1402 if (!port) {
1403 dev_err(&pdev->dev, "Cannot get uart_port structure\n");
30e1e285 1404 rc = -ENODEV;
c4b0510c 1405 goto err_out_notif_unreg;
61ec9016
JL
1406 } else {
1407 /* Register the port.
1408 * This function also registers this device with the tty layer
1409 * and triggers invocation of the config_port() entry point.
1410 */
1411 port->mapbase = res->start;
5c90c07b 1412 port->irq = irq;
61ec9016 1413 port->dev = &pdev->dev;
d9bb3fb1
SB
1414 port->uartclk = clk_get_rate(cdns_uart_data->uartclk);
1415 port->private_data = cdns_uart_data;
1416 cdns_uart_data->port = port;
696faedd 1417 platform_set_drvdata(pdev, port);
d9bb3fb1 1418 rc = uart_add_one_port(&cdns_uart_uart_driver, port);
61ec9016
JL
1419 if (rc) {
1420 dev_err(&pdev->dev,
1421 "uart_add_one_port() failed; err=%i\n", rc);
c4b0510c 1422 goto err_out_notif_unreg;
61ec9016
JL
1423 }
1424 return 0;
1425 }
30e1e285 1426
c4b0510c 1427err_out_notif_unreg:
7ac57347 1428#ifdef CONFIG_COMMON_CLK
d9bb3fb1
SB
1429 clk_notifier_unregister(cdns_uart_data->uartclk,
1430 &cdns_uart_data->clk_rate_change_nb);
7ac57347 1431#endif
30e1e285 1432err_out_clk_disable:
d9bb3fb1
SB
1433 clk_disable_unprepare(cdns_uart_data->uartclk);
1434err_out_clk_dis_pclk:
1435 clk_disable_unprepare(cdns_uart_data->pclk);
30e1e285
SB
1436
1437 return rc;
61ec9016
JL
1438}
1439
1440/**
d9bb3fb1 1441 * cdns_uart_remove - called when the platform driver is unregistered
61ec9016
JL
1442 * @pdev: Pointer to the platform device structure
1443 *
e555a211 1444 * Return: 0 on success, negative errno otherwise
489810a1 1445 */
d9bb3fb1 1446static int cdns_uart_remove(struct platform_device *pdev)
61ec9016 1447{
696faedd 1448 struct uart_port *port = platform_get_drvdata(pdev);
d9bb3fb1 1449 struct cdns_uart *cdns_uart_data = port->private_data;
2326669c 1450 int rc;
61ec9016 1451
d9bb3fb1 1452 /* Remove the cdns_uart port from the serial core */
7ac57347 1453#ifdef CONFIG_COMMON_CLK
d9bb3fb1
SB
1454 clk_notifier_unregister(cdns_uart_data->uartclk,
1455 &cdns_uart_data->clk_rate_change_nb);
7ac57347 1456#endif
d9bb3fb1 1457 rc = uart_remove_one_port(&cdns_uart_uart_driver, port);
2326669c 1458 port->mapbase = 0;
d9bb3fb1
SB
1459 clk_disable_unprepare(cdns_uart_data->uartclk);
1460 clk_disable_unprepare(cdns_uart_data->pclk);
61ec9016
JL
1461 return rc;
1462}
1463
61ec9016 1464/* Match table for of_platform binding */
ed0bb232 1465static const struct of_device_id cdns_uart_of_match[] = {
61ec9016 1466 { .compatible = "xlnx,xuartps", },
d9bb3fb1 1467 { .compatible = "cdns,uart-r1p8", },
61ec9016
JL
1468 {}
1469};
d9bb3fb1 1470MODULE_DEVICE_TABLE(of, cdns_uart_of_match);
61ec9016 1471
d9bb3fb1
SB
1472static struct platform_driver cdns_uart_platform_driver = {
1473 .probe = cdns_uart_probe,
1474 .remove = cdns_uart_remove,
61ec9016 1475 .driver = {
d9bb3fb1
SB
1476 .name = CDNS_UART_NAME,
1477 .of_match_table = cdns_uart_of_match,
1478 .pm = &cdns_uart_dev_pm_ops,
61ec9016
JL
1479 },
1480};
1481
d9bb3fb1 1482static int __init cdns_uart_init(void)
61ec9016
JL
1483{
1484 int retval = 0;
1485
d9bb3fb1
SB
1486 /* Register the cdns_uart driver with the serial core */
1487 retval = uart_register_driver(&cdns_uart_uart_driver);
61ec9016
JL
1488 if (retval)
1489 return retval;
1490
1491 /* Register the platform driver */
d9bb3fb1 1492 retval = platform_driver_register(&cdns_uart_platform_driver);
61ec9016 1493 if (retval)
d9bb3fb1 1494 uart_unregister_driver(&cdns_uart_uart_driver);
61ec9016
JL
1495
1496 return retval;
1497}
1498
d9bb3fb1 1499static void __exit cdns_uart_exit(void)
61ec9016 1500{
61ec9016 1501 /* Unregister the platform driver */
d9bb3fb1 1502 platform_driver_unregister(&cdns_uart_platform_driver);
61ec9016 1503
d9bb3fb1
SB
1504 /* Unregister the cdns_uart driver */
1505 uart_unregister_driver(&cdns_uart_uart_driver);
61ec9016
JL
1506}
1507
d9bb3fb1
SB
1508module_init(cdns_uart_init);
1509module_exit(cdns_uart_exit);
61ec9016 1510
d9bb3fb1 1511MODULE_DESCRIPTION("Driver for Cadence UART");
61ec9016
JL
1512MODULE_AUTHOR("Xilinx Inc.");
1513MODULE_LICENSE("GPL");