]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/usb/dwc3/core.c
usb: dwc3: add P3 in U2 SS inactive quirk
[mirror_ubuntu-artful-kernel.git] / drivers / usb / dwc3 / core.c
CommitLineData
72246da4
FB
1/**
2 * core.c - DesignWare USB3 DRD Controller Core file
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
72246da4
FB
5 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
5945f789
FB
9 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
72246da4 12 *
5945f789
FB
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
72246da4 17 *
5945f789
FB
18 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
72246da4
FB
20 */
21
fa0ea13e 22#include <linux/version.h>
a72e658b 23#include <linux/module.h>
72246da4
FB
24#include <linux/kernel.h>
25#include <linux/slab.h>
26#include <linux/spinlock.h>
27#include <linux/platform_device.h>
28#include <linux/pm_runtime.h>
29#include <linux/interrupt.h>
30#include <linux/ioport.h>
31#include <linux/io.h>
32#include <linux/list.h>
33#include <linux/delay.h>
34#include <linux/dma-mapping.h>
457e84b6 35#include <linux/of.h>
404905a6 36#include <linux/acpi.h>
72246da4
FB
37
38#include <linux/usb/ch9.h>
39#include <linux/usb/gadget.h>
f7e846f0 40#include <linux/usb/of.h>
a45c82b8 41#include <linux/usb/otg.h>
72246da4 42
6462cbd5 43#include "platform_data.h"
72246da4
FB
44#include "core.h"
45#include "gadget.h"
46#include "io.h"
47
48#include "debug.h"
49
8300dd23
FB
50/* -------------------------------------------------------------------------- */
51
3140e8cb
SAS
52void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
53{
54 u32 reg;
55
56 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
57 reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
58 reg |= DWC3_GCTL_PRTCAPDIR(mode);
59 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
60}
8300dd23 61
72246da4
FB
62/**
63 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
64 * @dwc: pointer to our context structure
65 */
57303488 66static int dwc3_core_soft_reset(struct dwc3 *dwc)
72246da4
FB
67{
68 u32 reg;
57303488 69 int ret;
72246da4
FB
70
71 /* Before Resetting PHY, put Core in Reset */
72 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
73 reg |= DWC3_GCTL_CORESOFTRESET;
74 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
75
76 /* Assert USB3 PHY reset */
77 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
78 reg |= DWC3_GUSB3PIPECTL_PHYSOFTRST;
79 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
80
81 /* Assert USB2 PHY reset */
82 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
83 reg |= DWC3_GUSB2PHYCFG_PHYSOFTRST;
84 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
85
51e1e7bc
FB
86 usb_phy_init(dwc->usb2_phy);
87 usb_phy_init(dwc->usb3_phy);
57303488
KVA
88 ret = phy_init(dwc->usb2_generic_phy);
89 if (ret < 0)
90 return ret;
91
92 ret = phy_init(dwc->usb3_generic_phy);
93 if (ret < 0) {
94 phy_exit(dwc->usb2_generic_phy);
95 return ret;
96 }
72246da4
FB
97 mdelay(100);
98
99 /* Clear USB3 PHY reset */
100 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
101 reg &= ~DWC3_GUSB3PIPECTL_PHYSOFTRST;
102 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
103
104 /* Clear USB2 PHY reset */
105 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
106 reg &= ~DWC3_GUSB2PHYCFG_PHYSOFTRST;
107 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
108
45627ac6
PA
109 mdelay(100);
110
72246da4
FB
111 /* After PHYs are stable we can take Core out of reset state */
112 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
113 reg &= ~DWC3_GCTL_CORESOFTRESET;
114 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
57303488
KVA
115
116 return 0;
72246da4
FB
117}
118
119/**
120 * dwc3_free_one_event_buffer - Frees one event buffer
121 * @dwc: Pointer to our controller context structure
122 * @evt: Pointer to event buffer to be freed
123 */
124static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
125 struct dwc3_event_buffer *evt)
126{
127 dma_free_coherent(dwc->dev, evt->length, evt->buf, evt->dma);
72246da4
FB
128}
129
130/**
1d046793 131 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
72246da4
FB
132 * @dwc: Pointer to our controller context structure
133 * @length: size of the event buffer
134 *
1d046793 135 * Returns a pointer to the allocated event buffer structure on success
72246da4
FB
136 * otherwise ERR_PTR(errno).
137 */
67d0b500
FB
138static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
139 unsigned length)
72246da4
FB
140{
141 struct dwc3_event_buffer *evt;
142
380f0d28 143 evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
72246da4
FB
144 if (!evt)
145 return ERR_PTR(-ENOMEM);
146
147 evt->dwc = dwc;
148 evt->length = length;
149 evt->buf = dma_alloc_coherent(dwc->dev, length,
150 &evt->dma, GFP_KERNEL);
e32672f0 151 if (!evt->buf)
72246da4 152 return ERR_PTR(-ENOMEM);
72246da4
FB
153
154 return evt;
155}
156
157/**
158 * dwc3_free_event_buffers - frees all allocated event buffers
159 * @dwc: Pointer to our controller context structure
160 */
161static void dwc3_free_event_buffers(struct dwc3 *dwc)
162{
163 struct dwc3_event_buffer *evt;
164 int i;
165
9f622b2a 166 for (i = 0; i < dwc->num_event_buffers; i++) {
72246da4 167 evt = dwc->ev_buffs[i];
64b6c8a7 168 if (evt)
72246da4 169 dwc3_free_one_event_buffer(dwc, evt);
72246da4
FB
170 }
171}
172
173/**
174 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
1d046793 175 * @dwc: pointer to our controller context structure
72246da4
FB
176 * @length: size of event buffer
177 *
1d046793 178 * Returns 0 on success otherwise negative errno. In the error case, dwc
72246da4
FB
179 * may contain some buffers allocated but not all which were requested.
180 */
41ac7b3a 181static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
72246da4 182{
9f622b2a 183 int num;
72246da4
FB
184 int i;
185
9f622b2a
FB
186 num = DWC3_NUM_INT(dwc->hwparams.hwparams1);
187 dwc->num_event_buffers = num;
188
380f0d28
FB
189 dwc->ev_buffs = devm_kzalloc(dwc->dev, sizeof(*dwc->ev_buffs) * num,
190 GFP_KERNEL);
734d5a53 191 if (!dwc->ev_buffs)
457d3f21 192 return -ENOMEM;
457d3f21 193
72246da4
FB
194 for (i = 0; i < num; i++) {
195 struct dwc3_event_buffer *evt;
196
197 evt = dwc3_alloc_one_event_buffer(dwc, length);
198 if (IS_ERR(evt)) {
199 dev_err(dwc->dev, "can't allocate event buffer\n");
200 return PTR_ERR(evt);
201 }
202 dwc->ev_buffs[i] = evt;
203 }
204
205 return 0;
206}
207
208/**
209 * dwc3_event_buffers_setup - setup our allocated event buffers
1d046793 210 * @dwc: pointer to our controller context structure
72246da4
FB
211 *
212 * Returns 0 on success otherwise negative errno.
213 */
7acd85e0 214static int dwc3_event_buffers_setup(struct dwc3 *dwc)
72246da4
FB
215{
216 struct dwc3_event_buffer *evt;
217 int n;
218
9f622b2a 219 for (n = 0; n < dwc->num_event_buffers; n++) {
72246da4
FB
220 evt = dwc->ev_buffs[n];
221 dev_dbg(dwc->dev, "Event buf %p dma %08llx length %d\n",
222 evt->buf, (unsigned long long) evt->dma,
223 evt->length);
224
7acd85e0
PZ
225 evt->lpos = 0;
226
72246da4
FB
227 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n),
228 lower_32_bits(evt->dma));
229 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n),
230 upper_32_bits(evt->dma));
231 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n),
68d6a01b 232 DWC3_GEVNTSIZ_SIZE(evt->length));
72246da4
FB
233 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
234 }
235
236 return 0;
237}
238
239static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
240{
241 struct dwc3_event_buffer *evt;
242 int n;
243
9f622b2a 244 for (n = 0; n < dwc->num_event_buffers; n++) {
72246da4 245 evt = dwc->ev_buffs[n];
7acd85e0
PZ
246
247 evt->lpos = 0;
248
72246da4
FB
249 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n), 0);
250 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n), 0);
68d6a01b
FB
251 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n), DWC3_GEVNTSIZ_INTMASK
252 | DWC3_GEVNTSIZ_SIZE(0));
72246da4
FB
253 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
254 }
255}
256
0ffcaf37
FB
257static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
258{
259 if (!dwc->has_hibernation)
260 return 0;
261
262 if (!dwc->nr_scratch)
263 return 0;
264
265 dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
266 DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
267 if (!dwc->scratchbuf)
268 return -ENOMEM;
269
270 return 0;
271}
272
273static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
274{
275 dma_addr_t scratch_addr;
276 u32 param;
277 int ret;
278
279 if (!dwc->has_hibernation)
280 return 0;
281
282 if (!dwc->nr_scratch)
283 return 0;
284
285 /* should never fall here */
286 if (!WARN_ON(dwc->scratchbuf))
287 return 0;
288
289 scratch_addr = dma_map_single(dwc->dev, dwc->scratchbuf,
290 dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
291 DMA_BIDIRECTIONAL);
292 if (dma_mapping_error(dwc->dev, scratch_addr)) {
293 dev_err(dwc->dev, "failed to map scratch buffer\n");
294 ret = -EFAULT;
295 goto err0;
296 }
297
298 dwc->scratch_addr = scratch_addr;
299
300 param = lower_32_bits(scratch_addr);
301
302 ret = dwc3_send_gadget_generic_command(dwc,
303 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
304 if (ret < 0)
305 goto err1;
306
307 param = upper_32_bits(scratch_addr);
308
309 ret = dwc3_send_gadget_generic_command(dwc,
310 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
311 if (ret < 0)
312 goto err1;
313
314 return 0;
315
316err1:
317 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
318 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
319
320err0:
321 return ret;
322}
323
324static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
325{
326 if (!dwc->has_hibernation)
327 return;
328
329 if (!dwc->nr_scratch)
330 return;
331
332 /* should never fall here */
333 if (!WARN_ON(dwc->scratchbuf))
334 return;
335
336 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
337 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
338 kfree(dwc->scratchbuf);
339}
340
789451f6
FB
341static void dwc3_core_num_eps(struct dwc3 *dwc)
342{
343 struct dwc3_hwparams *parms = &dwc->hwparams;
344
345 dwc->num_in_eps = DWC3_NUM_IN_EPS(parms);
346 dwc->num_out_eps = DWC3_NUM_EPS(parms) - dwc->num_in_eps;
347
348 dev_vdbg(dwc->dev, "found %d IN and %d OUT endpoints\n",
349 dwc->num_in_eps, dwc->num_out_eps);
350}
351
41ac7b3a 352static void dwc3_cache_hwparams(struct dwc3 *dwc)
26ceca97
FB
353{
354 struct dwc3_hwparams *parms = &dwc->hwparams;
355
356 parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
357 parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
358 parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
359 parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
360 parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
361 parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
362 parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
363 parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
364 parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
365}
366
b5a65c40
HR
367/**
368 * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
369 * @dwc: Pointer to our controller context structure
370 */
371static void dwc3_phy_setup(struct dwc3 *dwc)
372{
373 u32 reg;
374
375 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
376
377 if (dwc->u2ss_inp3_quirk)
378 reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;
379
380 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
381
382 mdelay(100);
383}
384
72246da4
FB
385/**
386 * dwc3_core_init - Low-level initialization of DWC3 Core
387 * @dwc: Pointer to our controller context structure
388 *
389 * Returns 0 on success otherwise negative errno.
390 */
41ac7b3a 391static int dwc3_core_init(struct dwc3 *dwc)
72246da4
FB
392{
393 unsigned long timeout;
0ffcaf37 394 u32 hwparams4 = dwc->hwparams.hwparams4;
72246da4
FB
395 u32 reg;
396 int ret;
397
7650bd74
SAS
398 reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
399 /* This should read as U3 followed by revision number */
400 if ((reg & DWC3_GSNPSID_MASK) != 0x55330000) {
401 dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
402 ret = -ENODEV;
403 goto err0;
404 }
248b122b 405 dwc->revision = reg;
7650bd74 406
fa0ea13e
FB
407 /*
408 * Write Linux Version Code to our GUID register so it's easy to figure
409 * out which kernel version a bug was found.
410 */
411 dwc3_writel(dwc->regs, DWC3_GUID, LINUX_VERSION_CODE);
412
0e1e5c47
PZ
413 /* Handle USB2.0-only core configuration */
414 if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
415 DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
416 if (dwc->maximum_speed == USB_SPEED_SUPER)
417 dwc->maximum_speed = USB_SPEED_HIGH;
418 }
419
72246da4
FB
420 /* issue device SoftReset too */
421 timeout = jiffies + msecs_to_jiffies(500);
422 dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_CSFTRST);
423 do {
424 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
425 if (!(reg & DWC3_DCTL_CSFTRST))
426 break;
427
428 if (time_after(jiffies, timeout)) {
429 dev_err(dwc->dev, "Reset Timed Out\n");
430 ret = -ETIMEDOUT;
431 goto err0;
432 }
433
434 cpu_relax();
435 } while (true);
436
57303488
KVA
437 ret = dwc3_core_soft_reset(dwc);
438 if (ret)
439 goto err0;
58a0f23f 440
4878a028 441 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
3e87c42a 442 reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
4878a028 443
164d7731 444 switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
4878a028 445 case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
32a4a135
FB
446 /**
447 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
448 * issue which would cause xHCI compliance tests to fail.
449 *
450 * Because of that we cannot enable clock gating on such
451 * configurations.
452 *
453 * Refers to:
454 *
455 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
456 * SOF/ITP Mode Used
457 */
458 if ((dwc->dr_mode == USB_DR_MODE_HOST ||
459 dwc->dr_mode == USB_DR_MODE_OTG) &&
460 (dwc->revision >= DWC3_REVISION_210A &&
461 dwc->revision <= DWC3_REVISION_250A))
462 reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
463 else
464 reg &= ~DWC3_GCTL_DSBLCLKGTNG;
4878a028 465 break;
0ffcaf37
FB
466 case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
467 /* enable hibernation here */
468 dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
2eac3992
HR
469
470 /*
471 * REVISIT Enabling this bit so that host-mode hibernation
472 * will work. Device-mode hibernation is not yet implemented.
473 */
474 reg |= DWC3_GCTL_GBLHIBERNATIONEN;
0ffcaf37 475 break;
4878a028
SAS
476 default:
477 dev_dbg(dwc->dev, "No power optimization available\n");
478 }
479
946bd579
HR
480 /* check if current dwc3 is on simulation board */
481 if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
482 dev_dbg(dwc->dev, "it is on FPGA board\n");
483 dwc->is_fpga = true;
484 }
485
3b81221a
HR
486 WARN_ONCE(dwc->disable_scramble_quirk && !dwc->is_fpga,
487 "disable_scramble cannot be used on non-FPGA builds\n");
488
489 if (dwc->disable_scramble_quirk && dwc->is_fpga)
490 reg |= DWC3_GCTL_DISSCRAMBLE;
491 else
492 reg &= ~DWC3_GCTL_DISSCRAMBLE;
493
9a5b2f31
HR
494 if (dwc->u2exit_lfps_quirk)
495 reg |= DWC3_GCTL_U2EXIT_LFPS;
496
4878a028
SAS
497 /*
498 * WORKAROUND: DWC3 revisions <1.90a have a bug
1d046793 499 * where the device can fail to connect at SuperSpeed
4878a028 500 * and falls back to high-speed mode which causes
1d046793 501 * the device to enter a Connect/Disconnect loop
4878a028
SAS
502 */
503 if (dwc->revision < DWC3_REVISION_190A)
504 reg |= DWC3_GCTL_U2RSTECN;
505
789451f6
FB
506 dwc3_core_num_eps(dwc);
507
4878a028
SAS
508 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
509
b5a65c40
HR
510 dwc3_phy_setup(dwc);
511
0ffcaf37
FB
512 ret = dwc3_alloc_scratch_buffers(dwc);
513 if (ret)
514 goto err1;
515
516 ret = dwc3_setup_scratch_buffers(dwc);
517 if (ret)
518 goto err2;
519
72246da4
FB
520 return 0;
521
0ffcaf37
FB
522err2:
523 dwc3_free_scratch_buffers(dwc);
524
525err1:
526 usb_phy_shutdown(dwc->usb2_phy);
527 usb_phy_shutdown(dwc->usb3_phy);
57303488
KVA
528 phy_exit(dwc->usb2_generic_phy);
529 phy_exit(dwc->usb3_generic_phy);
0ffcaf37 530
72246da4
FB
531err0:
532 return ret;
533}
534
535static void dwc3_core_exit(struct dwc3 *dwc)
536{
0ffcaf37 537 dwc3_free_scratch_buffers(dwc);
01b8daf7
VG
538 usb_phy_shutdown(dwc->usb2_phy);
539 usb_phy_shutdown(dwc->usb3_phy);
57303488
KVA
540 phy_exit(dwc->usb2_generic_phy);
541 phy_exit(dwc->usb3_generic_phy);
72246da4
FB
542}
543
3c9f94ac 544static int dwc3_core_get_phy(struct dwc3 *dwc)
72246da4 545{
3c9f94ac 546 struct device *dev = dwc->dev;
941ea361 547 struct device_node *node = dev->of_node;
3c9f94ac 548 int ret;
72246da4 549
5088b6f5
KVA
550 if (node) {
551 dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
552 dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
bb674907
FB
553 } else {
554 dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
555 dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
5088b6f5
KVA
556 }
557
d105e7f8
FB
558 if (IS_ERR(dwc->usb2_phy)) {
559 ret = PTR_ERR(dwc->usb2_phy);
122f06e6
KVA
560 if (ret == -ENXIO || ret == -ENODEV) {
561 dwc->usb2_phy = NULL;
562 } else if (ret == -EPROBE_DEFER) {
d105e7f8 563 return ret;
122f06e6
KVA
564 } else {
565 dev_err(dev, "no usb2 phy configured\n");
566 return ret;
567 }
51e1e7bc
FB
568 }
569
d105e7f8 570 if (IS_ERR(dwc->usb3_phy)) {
315955d7 571 ret = PTR_ERR(dwc->usb3_phy);
122f06e6
KVA
572 if (ret == -ENXIO || ret == -ENODEV) {
573 dwc->usb3_phy = NULL;
574 } else if (ret == -EPROBE_DEFER) {
d105e7f8 575 return ret;
122f06e6
KVA
576 } else {
577 dev_err(dev, "no usb3 phy configured\n");
578 return ret;
579 }
51e1e7bc
FB
580 }
581
57303488
KVA
582 dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
583 if (IS_ERR(dwc->usb2_generic_phy)) {
584 ret = PTR_ERR(dwc->usb2_generic_phy);
585 if (ret == -ENOSYS || ret == -ENODEV) {
586 dwc->usb2_generic_phy = NULL;
587 } else if (ret == -EPROBE_DEFER) {
588 return ret;
589 } else {
590 dev_err(dev, "no usb2 phy configured\n");
591 return ret;
592 }
593 }
594
595 dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
596 if (IS_ERR(dwc->usb3_generic_phy)) {
597 ret = PTR_ERR(dwc->usb3_generic_phy);
598 if (ret == -ENOSYS || ret == -ENODEV) {
599 dwc->usb3_generic_phy = NULL;
600 } else if (ret == -EPROBE_DEFER) {
601 return ret;
602 } else {
603 dev_err(dev, "no usb3 phy configured\n");
604 return ret;
605 }
606 }
607
3c9f94ac
FB
608 return 0;
609}
610
5f94adfe
FB
611static int dwc3_core_init_mode(struct dwc3 *dwc)
612{
613 struct device *dev = dwc->dev;
614 int ret;
615
616 switch (dwc->dr_mode) {
617 case USB_DR_MODE_PERIPHERAL:
618 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
619 ret = dwc3_gadget_init(dwc);
620 if (ret) {
621 dev_err(dev, "failed to initialize gadget\n");
622 return ret;
623 }
624 break;
625 case USB_DR_MODE_HOST:
626 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_HOST);
627 ret = dwc3_host_init(dwc);
628 if (ret) {
629 dev_err(dev, "failed to initialize host\n");
630 return ret;
631 }
632 break;
633 case USB_DR_MODE_OTG:
634 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
635 ret = dwc3_host_init(dwc);
636 if (ret) {
637 dev_err(dev, "failed to initialize host\n");
638 return ret;
639 }
640
641 ret = dwc3_gadget_init(dwc);
642 if (ret) {
643 dev_err(dev, "failed to initialize gadget\n");
644 return ret;
645 }
646 break;
647 default:
648 dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
649 return -EINVAL;
650 }
651
652 return 0;
653}
654
655static void dwc3_core_exit_mode(struct dwc3 *dwc)
656{
657 switch (dwc->dr_mode) {
658 case USB_DR_MODE_PERIPHERAL:
659 dwc3_gadget_exit(dwc);
660 break;
661 case USB_DR_MODE_HOST:
662 dwc3_host_exit(dwc);
663 break;
664 case USB_DR_MODE_OTG:
665 dwc3_host_exit(dwc);
666 dwc3_gadget_exit(dwc);
667 break;
668 default:
669 /* do nothing */
670 break;
671 }
672}
673
3c9f94ac
FB
674#define DWC3_ALIGN_MASK (16 - 1)
675
676static int dwc3_probe(struct platform_device *pdev)
677{
678 struct device *dev = &pdev->dev;
679 struct dwc3_platform_data *pdata = dev_get_platdata(dev);
680 struct device_node *node = dev->of_node;
681 struct resource *res;
682 struct dwc3 *dwc;
80caf7d2 683 u8 lpm_nyet_threshold;
3c9f94ac 684
b09e99ee 685 int ret;
3c9f94ac
FB
686
687 void __iomem *regs;
688 void *mem;
689
690 mem = devm_kzalloc(dev, sizeof(*dwc) + DWC3_ALIGN_MASK, GFP_KERNEL);
734d5a53 691 if (!mem)
3c9f94ac 692 return -ENOMEM;
734d5a53 693
3c9f94ac
FB
694 dwc = PTR_ALIGN(mem, DWC3_ALIGN_MASK + 1);
695 dwc->mem = mem;
696 dwc->dev = dev;
697
698 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
699 if (!res) {
700 dev_err(dev, "missing IRQ\n");
701 return -ENODEV;
702 }
703 dwc->xhci_resources[1].start = res->start;
704 dwc->xhci_resources[1].end = res->end;
705 dwc->xhci_resources[1].flags = res->flags;
706 dwc->xhci_resources[1].name = res->name;
707
708 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
709 if (!res) {
710 dev_err(dev, "missing memory resource\n");
711 return -ENODEV;
712 }
713
f32a5e23
VG
714 dwc->xhci_resources[0].start = res->start;
715 dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
716 DWC3_XHCI_REGS_END;
717 dwc->xhci_resources[0].flags = res->flags;
718 dwc->xhci_resources[0].name = res->name;
719
720 res->start += DWC3_GLOBALS_REGS_START;
721
722 /*
723 * Request memory region but exclude xHCI regs,
724 * since it will be requested by the xhci-plat driver.
725 */
726 regs = devm_ioremap_resource(dev, res);
727 if (IS_ERR(regs))
728 return PTR_ERR(regs);
729
730 dwc->regs = regs;
731 dwc->regs_size = resource_size(res);
732 /*
733 * restore res->start back to its original value so that,
734 * in case the probe is deferred, we don't end up getting error in
735 * request the memory region the next time probe is called.
736 */
737 res->start -= DWC3_GLOBALS_REGS_START;
738
80caf7d2
HR
739 /* default to highest possible threshold */
740 lpm_nyet_threshold = 0xff;
741
3c9f94ac
FB
742 if (node) {
743 dwc->maximum_speed = of_usb_get_maximum_speed(node);
80caf7d2
HR
744 dwc->has_lpm_erratum = of_property_read_bool(node,
745 "snps,has-lpm-erratum");
746 of_property_read_u8(node, "snps,lpm-nyet-threshold",
747 &lpm_nyet_threshold);
3c9f94ac 748
80caf7d2
HR
749 dwc->needs_fifo_resize = of_property_read_bool(node,
750 "tx-fifo-resize");
3c9f94ac 751 dwc->dr_mode = of_usb_get_dr_mode(node);
3b81221a
HR
752
753 dwc->disable_scramble_quirk = of_property_read_bool(node,
754 "snps,disable_scramble_quirk");
9a5b2f31
HR
755 dwc->u2exit_lfps_quirk = of_property_read_bool(node,
756 "snps,u2exit_lfps_quirk");
b5a65c40
HR
757 dwc->u2ss_inp3_quirk = of_property_read_bool(node,
758 "snps,u2ss_inp3_quirk");
3c9f94ac
FB
759 } else if (pdata) {
760 dwc->maximum_speed = pdata->maximum_speed;
80caf7d2
HR
761 dwc->has_lpm_erratum = pdata->has_lpm_erratum;
762 if (pdata->lpm_nyet_threshold)
763 lpm_nyet_threshold = pdata->lpm_nyet_threshold;
3c9f94ac
FB
764
765 dwc->needs_fifo_resize = pdata->tx_fifo_resize;
766 dwc->dr_mode = pdata->dr_mode;
3b81221a
HR
767
768 dwc->disable_scramble_quirk = pdata->disable_scramble_quirk;
9a5b2f31 769 dwc->u2exit_lfps_quirk = pdata->u2exit_lfps_quirk;
b5a65c40 770 dwc->u2ss_inp3_quirk = pdata->u2ss_inp3_quirk;
3c9f94ac
FB
771 }
772
773 /* default to superspeed if no maximum_speed passed */
774 if (dwc->maximum_speed == USB_SPEED_UNKNOWN)
775 dwc->maximum_speed = USB_SPEED_SUPER;
776
80caf7d2
HR
777 dwc->lpm_nyet_threshold = lpm_nyet_threshold;
778
3c9f94ac
FB
779 ret = dwc3_core_get_phy(dwc);
780 if (ret)
781 return ret;
782
72246da4
FB
783 spin_lock_init(&dwc->lock);
784 platform_set_drvdata(pdev, dwc);
785
19bacdc9
HK
786 if (!dev->dma_mask) {
787 dev->dma_mask = dev->parent->dma_mask;
788 dev->dma_parms = dev->parent->dma_parms;
789 dma_set_coherent_mask(dev, dev->parent->coherent_dma_mask);
790 }
ddff14f1 791
802ca850
CP
792 pm_runtime_enable(dev);
793 pm_runtime_get_sync(dev);
794 pm_runtime_forbid(dev);
72246da4 795
4fd24483
KVA
796 dwc3_cache_hwparams(dwc);
797
3921426b
FB
798 ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
799 if (ret) {
800 dev_err(dwc->dev, "failed to allocate event buffers\n");
801 ret = -ENOMEM;
802 goto err0;
803 }
804
32a4a135
FB
805 if (IS_ENABLED(CONFIG_USB_DWC3_HOST))
806 dwc->dr_mode = USB_DR_MODE_HOST;
807 else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET))
808 dwc->dr_mode = USB_DR_MODE_PERIPHERAL;
809
810 if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
811 dwc->dr_mode = USB_DR_MODE_OTG;
812
72246da4
FB
813 ret = dwc3_core_init(dwc);
814 if (ret) {
802ca850 815 dev_err(dev, "failed to initialize core\n");
3921426b 816 goto err0;
72246da4
FB
817 }
818
3088f108
KVA
819 usb_phy_set_suspend(dwc->usb2_phy, 0);
820 usb_phy_set_suspend(dwc->usb3_phy, 0);
57303488
KVA
821 ret = phy_power_on(dwc->usb2_generic_phy);
822 if (ret < 0)
823 goto err1;
824
825 ret = phy_power_on(dwc->usb3_generic_phy);
826 if (ret < 0)
827 goto err_usb2phy_power;
3088f108 828
f122d33e
FB
829 ret = dwc3_event_buffers_setup(dwc);
830 if (ret) {
831 dev_err(dwc->dev, "failed to setup event buffers\n");
57303488 832 goto err_usb3phy_power;
f122d33e
FB
833 }
834
5f94adfe
FB
835 ret = dwc3_core_init_mode(dwc);
836 if (ret)
f122d33e 837 goto err2;
72246da4
FB
838
839 ret = dwc3_debugfs_init(dwc);
840 if (ret) {
802ca850 841 dev_err(dev, "failed to initialize debugfs\n");
f122d33e 842 goto err3;
72246da4
FB
843 }
844
802ca850 845 pm_runtime_allow(dev);
72246da4
FB
846
847 return 0;
848
f122d33e 849err3:
5f94adfe 850 dwc3_core_exit_mode(dwc);
72246da4 851
f122d33e
FB
852err2:
853 dwc3_event_buffers_cleanup(dwc);
854
57303488
KVA
855err_usb3phy_power:
856 phy_power_off(dwc->usb3_generic_phy);
857
858err_usb2phy_power:
859 phy_power_off(dwc->usb2_generic_phy);
860
72246da4 861err1:
501fae51
KVA
862 usb_phy_set_suspend(dwc->usb2_phy, 1);
863 usb_phy_set_suspend(dwc->usb3_phy, 1);
802ca850 864 dwc3_core_exit(dwc);
72246da4 865
3921426b
FB
866err0:
867 dwc3_free_event_buffers(dwc);
868
72246da4
FB
869 return ret;
870}
871
fb4e98ab 872static int dwc3_remove(struct platform_device *pdev)
72246da4 873{
72246da4 874 struct dwc3 *dwc = platform_get_drvdata(pdev);
72246da4 875
dc99f16f
FB
876 dwc3_debugfs_exit(dwc);
877 dwc3_core_exit_mode(dwc);
878 dwc3_event_buffers_cleanup(dwc);
879 dwc3_free_event_buffers(dwc);
880
8ba007a9
KVA
881 usb_phy_set_suspend(dwc->usb2_phy, 1);
882 usb_phy_set_suspend(dwc->usb3_phy, 1);
57303488
KVA
883 phy_power_off(dwc->usb2_generic_phy);
884 phy_power_off(dwc->usb3_generic_phy);
8ba007a9 885
72246da4 886 dwc3_core_exit(dwc);
72246da4 887
16b972a5 888 pm_runtime_put_sync(&pdev->dev);
72246da4
FB
889 pm_runtime_disable(&pdev->dev);
890
72246da4
FB
891 return 0;
892}
893
19fda7cd 894#ifdef CONFIG_PM_SLEEP
7415f17c
FB
895static int dwc3_suspend(struct device *dev)
896{
897 struct dwc3 *dwc = dev_get_drvdata(dev);
898 unsigned long flags;
899
900 spin_lock_irqsave(&dwc->lock, flags);
901
a45c82b8
RK
902 switch (dwc->dr_mode) {
903 case USB_DR_MODE_PERIPHERAL:
904 case USB_DR_MODE_OTG:
7415f17c
FB
905 dwc3_gadget_suspend(dwc);
906 /* FALLTHROUGH */
a45c82b8 907 case USB_DR_MODE_HOST:
7415f17c 908 default:
0b0231aa 909 dwc3_event_buffers_cleanup(dwc);
7415f17c
FB
910 break;
911 }
912
913 dwc->gctl = dwc3_readl(dwc->regs, DWC3_GCTL);
914 spin_unlock_irqrestore(&dwc->lock, flags);
915
916 usb_phy_shutdown(dwc->usb3_phy);
917 usb_phy_shutdown(dwc->usb2_phy);
57303488
KVA
918 phy_exit(dwc->usb2_generic_phy);
919 phy_exit(dwc->usb3_generic_phy);
7415f17c
FB
920
921 return 0;
922}
923
924static int dwc3_resume(struct device *dev)
925{
926 struct dwc3 *dwc = dev_get_drvdata(dev);
927 unsigned long flags;
57303488 928 int ret;
7415f17c
FB
929
930 usb_phy_init(dwc->usb3_phy);
931 usb_phy_init(dwc->usb2_phy);
57303488
KVA
932 ret = phy_init(dwc->usb2_generic_phy);
933 if (ret < 0)
934 return ret;
935
936 ret = phy_init(dwc->usb3_generic_phy);
937 if (ret < 0)
938 goto err_usb2phy_init;
7415f17c
FB
939
940 spin_lock_irqsave(&dwc->lock, flags);
941
0b0231aa 942 dwc3_event_buffers_setup(dwc);
7415f17c
FB
943 dwc3_writel(dwc->regs, DWC3_GCTL, dwc->gctl);
944
a45c82b8
RK
945 switch (dwc->dr_mode) {
946 case USB_DR_MODE_PERIPHERAL:
947 case USB_DR_MODE_OTG:
7415f17c
FB
948 dwc3_gadget_resume(dwc);
949 /* FALLTHROUGH */
a45c82b8 950 case USB_DR_MODE_HOST:
7415f17c
FB
951 default:
952 /* do nothing */
953 break;
954 }
955
956 spin_unlock_irqrestore(&dwc->lock, flags);
957
958 pm_runtime_disable(dev);
959 pm_runtime_set_active(dev);
960 pm_runtime_enable(dev);
961
962 return 0;
57303488
KVA
963
964err_usb2phy_init:
965 phy_exit(dwc->usb2_generic_phy);
966
967 return ret;
7415f17c
FB
968}
969
970static const struct dev_pm_ops dwc3_dev_pm_ops = {
7415f17c
FB
971 SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
972};
973
974#define DWC3_PM_OPS &(dwc3_dev_pm_ops)
975#else
976#define DWC3_PM_OPS NULL
977#endif
978
5088b6f5
KVA
979#ifdef CONFIG_OF
980static const struct of_device_id of_dwc3_match[] = {
22a5aa17
FB
981 {
982 .compatible = "snps,dwc3"
983 },
5088b6f5
KVA
984 {
985 .compatible = "synopsys,dwc3"
986 },
987 { },
988};
989MODULE_DEVICE_TABLE(of, of_dwc3_match);
990#endif
991
404905a6
HK
992#ifdef CONFIG_ACPI
993
994#define ACPI_ID_INTEL_BSW "808622B7"
995
996static const struct acpi_device_id dwc3_acpi_match[] = {
997 { ACPI_ID_INTEL_BSW, 0 },
998 { },
999};
1000MODULE_DEVICE_TABLE(acpi, dwc3_acpi_match);
1001#endif
1002
72246da4
FB
1003static struct platform_driver dwc3_driver = {
1004 .probe = dwc3_probe,
7690417d 1005 .remove = dwc3_remove,
72246da4
FB
1006 .driver = {
1007 .name = "dwc3",
5088b6f5 1008 .of_match_table = of_match_ptr(of_dwc3_match),
404905a6 1009 .acpi_match_table = ACPI_PTR(dwc3_acpi_match),
7415f17c 1010 .pm = DWC3_PM_OPS,
72246da4 1011 },
72246da4
FB
1012};
1013
b1116dcc
TK
1014module_platform_driver(dwc3_driver);
1015
7ae4fc4d 1016MODULE_ALIAS("platform:dwc3");
72246da4 1017MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
5945f789 1018MODULE_LICENSE("GPL v2");
72246da4 1019MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");