]> git.proxmox.com Git - mirror_ubuntu-eoan-kernel.git/blame - drivers/usb/dwc3/core.h
USB: DWC3: Generate interrupt on each TRB as default option
[mirror_ubuntu-eoan-kernel.git] / drivers / usb / dwc3 / core.h
CommitLineData
72246da4
FB
1/**
2 * core.h - DesignWare USB3 DRD Core Header
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
72246da4
FB
5 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions, and the following disclaimer,
14 * without modification.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. The names of the above-listed copyright holders may not be used
19 * to endorse or promote products derived from this software without
20 * specific prior written permission.
21 *
22 * ALTERNATIVELY, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2, as published by the Free
24 * Software Foundation.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
27 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
28 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
30 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
31 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
32 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
33 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
34 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
35 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
36 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
37 */
38
39#ifndef __DRIVERS_USB_DWC3_CORE_H
40#define __DRIVERS_USB_DWC3_CORE_H
41
42#include <linux/device.h>
43#include <linux/spinlock.h>
d07e8819 44#include <linux/ioport.h>
72246da4
FB
45#include <linux/list.h>
46#include <linux/dma-mapping.h>
47#include <linux/mm.h>
48#include <linux/debugfs.h>
49
50#include <linux/usb/ch9.h>
51#include <linux/usb/gadget.h>
52
53/* Global constants */
3ef35faf 54#define DWC3_EP0_BOUNCE_SIZE 512
72246da4 55#define DWC3_ENDPOINTS_NUM 32
51249dca 56#define DWC3_XHCI_RESOURCES_NUM 2
72246da4 57
72246da4
FB
58#define DWC3_EVENT_BUFFERS_SIZE PAGE_SIZE
59#define DWC3_EVENT_TYPE_MASK 0xfe
60
61#define DWC3_EVENT_TYPE_DEV 0
62#define DWC3_EVENT_TYPE_CARKIT 3
63#define DWC3_EVENT_TYPE_I2C 4
64
65#define DWC3_DEVICE_EVENT_DISCONNECT 0
66#define DWC3_DEVICE_EVENT_RESET 1
67#define DWC3_DEVICE_EVENT_CONNECT_DONE 2
68#define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
69#define DWC3_DEVICE_EVENT_WAKEUP 4
2c61a8ef 70#define DWC3_DEVICE_EVENT_HIBER_REQ 5
72246da4
FB
71#define DWC3_DEVICE_EVENT_EOPF 6
72#define DWC3_DEVICE_EVENT_SOF 7
73#define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
74#define DWC3_DEVICE_EVENT_CMD_CMPL 10
75#define DWC3_DEVICE_EVENT_OVERFLOW 11
76
77#define DWC3_GEVNTCOUNT_MASK 0xfffc
78#define DWC3_GSNPSID_MASK 0xffff0000
79#define DWC3_GSNPSREV_MASK 0xffff
80
51249dca
IS
81/* DWC3 registers memory space boundries */
82#define DWC3_XHCI_REGS_START 0x0
83#define DWC3_XHCI_REGS_END 0x7fff
84#define DWC3_GLOBALS_REGS_START 0xc100
85#define DWC3_GLOBALS_REGS_END 0xc6ff
86#define DWC3_DEVICE_REGS_START 0xc700
87#define DWC3_DEVICE_REGS_END 0xcbff
88#define DWC3_OTG_REGS_START 0xcc00
89#define DWC3_OTG_REGS_END 0xccff
90
72246da4
FB
91/* Global Registers */
92#define DWC3_GSBUSCFG0 0xc100
93#define DWC3_GSBUSCFG1 0xc104
94#define DWC3_GTXTHRCFG 0xc108
95#define DWC3_GRXTHRCFG 0xc10c
96#define DWC3_GCTL 0xc110
97#define DWC3_GEVTEN 0xc114
98#define DWC3_GSTS 0xc118
99#define DWC3_GSNPSID 0xc120
100#define DWC3_GGPIO 0xc124
101#define DWC3_GUID 0xc128
102#define DWC3_GUCTL 0xc12c
103#define DWC3_GBUSERRADDR0 0xc130
104#define DWC3_GBUSERRADDR1 0xc134
105#define DWC3_GPRTBIMAP0 0xc138
106#define DWC3_GPRTBIMAP1 0xc13c
107#define DWC3_GHWPARAMS0 0xc140
108#define DWC3_GHWPARAMS1 0xc144
109#define DWC3_GHWPARAMS2 0xc148
110#define DWC3_GHWPARAMS3 0xc14c
111#define DWC3_GHWPARAMS4 0xc150
112#define DWC3_GHWPARAMS5 0xc154
113#define DWC3_GHWPARAMS6 0xc158
114#define DWC3_GHWPARAMS7 0xc15c
115#define DWC3_GDBGFIFOSPACE 0xc160
116#define DWC3_GDBGLTSSM 0xc164
117#define DWC3_GPRTBIMAP_HS0 0xc180
118#define DWC3_GPRTBIMAP_HS1 0xc184
119#define DWC3_GPRTBIMAP_FS0 0xc188
120#define DWC3_GPRTBIMAP_FS1 0xc18c
121
122#define DWC3_GUSB2PHYCFG(n) (0xc200 + (n * 0x04))
123#define DWC3_GUSB2I2CCTL(n) (0xc240 + (n * 0x04))
124
125#define DWC3_GUSB2PHYACC(n) (0xc280 + (n * 0x04))
126
127#define DWC3_GUSB3PIPECTL(n) (0xc2c0 + (n * 0x04))
128
129#define DWC3_GTXFIFOSIZ(n) (0xc300 + (n * 0x04))
130#define DWC3_GRXFIFOSIZ(n) (0xc380 + (n * 0x04))
131
132#define DWC3_GEVNTADRLO(n) (0xc400 + (n * 0x10))
133#define DWC3_GEVNTADRHI(n) (0xc404 + (n * 0x10))
134#define DWC3_GEVNTSIZ(n) (0xc408 + (n * 0x10))
135#define DWC3_GEVNTCOUNT(n) (0xc40c + (n * 0x10))
136
137#define DWC3_GHWPARAMS8 0xc600
138
139/* Device Registers */
140#define DWC3_DCFG 0xc700
141#define DWC3_DCTL 0xc704
142#define DWC3_DEVTEN 0xc708
143#define DWC3_DSTS 0xc70c
144#define DWC3_DGCMDPAR 0xc710
145#define DWC3_DGCMD 0xc714
146#define DWC3_DALEPENA 0xc720
147#define DWC3_DEPCMDPAR2(n) (0xc800 + (n * 0x10))
148#define DWC3_DEPCMDPAR1(n) (0xc804 + (n * 0x10))
149#define DWC3_DEPCMDPAR0(n) (0xc808 + (n * 0x10))
150#define DWC3_DEPCMD(n) (0xc80c + (n * 0x10))
151
152/* OTG Registers */
153#define DWC3_OCFG 0xcc00
154#define DWC3_OCTL 0xcc04
155#define DWC3_OEVTEN 0xcc08
156#define DWC3_OSTS 0xcc0C
157
158/* Bit fields */
159
160/* Global Configuration Register */
1d046793 161#define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
f4aadbe4 162#define DWC3_GCTL_U2RSTECN (1 << 16)
1d046793 163#define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
72246da4
FB
164#define DWC3_GCTL_CLK_BUS (0)
165#define DWC3_GCTL_CLK_PIPE (1)
166#define DWC3_GCTL_CLK_PIPEHALF (2)
167#define DWC3_GCTL_CLK_MASK (3)
168
0b9fe32d 169#define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
1d046793 170#define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
72246da4
FB
171#define DWC3_GCTL_PRTCAP_HOST 1
172#define DWC3_GCTL_PRTCAP_DEVICE 2
173#define DWC3_GCTL_PRTCAP_OTG 3
174
2c61a8ef
PZ
175#define DWC3_GCTL_CORESOFTRESET (1 << 11)
176#define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
177#define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
178#define DWC3_GCTL_DISSCRAMBLE (1 << 3)
179#define DWC3_GCTL_GBLHIBERNATIONEN (1 << 1)
180#define DWC3_GCTL_DSBLCLKGTNG (1 << 0)
72246da4
FB
181
182/* Global USB2 PHY Configuration Register */
2c61a8ef
PZ
183#define DWC3_GUSB2PHYCFG_PHYSOFTRST (1 << 31)
184#define DWC3_GUSB2PHYCFG_SUSPHY (1 << 6)
72246da4
FB
185
186/* Global USB3 PIPE Control Register */
2c61a8ef
PZ
187#define DWC3_GUSB3PIPECTL_PHYSOFTRST (1 << 31)
188#define DWC3_GUSB3PIPECTL_SUSPHY (1 << 17)
72246da4 189
457e84b6 190/* Global TX Fifo Size Register */
2c61a8ef
PZ
191#define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
192#define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
457e84b6 193
aabb7075 194/* Global HWPARAMS1 Register */
1d046793 195#define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
aabb7075
FB
196#define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
197#define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
2c61a8ef
PZ
198#define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
199#define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
200#define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
201
202/* Global HWPARAMS4 Register */
203#define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
204#define DWC3_MAX_HIBER_SCRATCHBUFS 15
aabb7075 205
72246da4 206/* Device Configuration Register */
e6a3b5e2 207#define DWC3_DCFG_LPM_CAP (1 << 22)
72246da4
FB
208#define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
209#define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
210
211#define DWC3_DCFG_SPEED_MASK (7 << 0)
212#define DWC3_DCFG_SUPERSPEED (4 << 0)
213#define DWC3_DCFG_HIGHSPEED (0 << 0)
214#define DWC3_DCFG_FULLSPEED2 (1 << 0)
215#define DWC3_DCFG_LOWSPEED (2 << 0)
216#define DWC3_DCFG_FULLSPEED1 (3 << 0)
217
2c61a8ef
PZ
218#define DWC3_DCFG_LPM_CAP (1 << 22)
219
72246da4
FB
220/* Device Control Register */
221#define DWC3_DCTL_RUN_STOP (1 << 31)
222#define DWC3_DCTL_CSFTRST (1 << 30)
223#define DWC3_DCTL_LSFTRST (1 << 29)
224
225#define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
226#define DWC3_DCTL_HIRD_THRES(n) (((n) & DWC3_DCTL_HIRD_THRES_MASK) >> 24)
227
228#define DWC3_DCTL_APPL1RES (1 << 23)
229
2c61a8ef
PZ
230/* These apply for core versions 1.87a and earlier */
231#define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
232#define DWC3_DCTL_TRGTULST(n) ((n) << 17)
233#define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
234#define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
235#define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
236#define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
237#define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
238
239/* These apply for core versions 1.94a and later */
240#define DWC3_DCTL_KEEP_CONNECT (1 << 19)
241#define DWC3_DCTL_L1_HIBER_EN (1 << 18)
242#define DWC3_DCTL_CRS (1 << 17)
243#define DWC3_DCTL_CSS (1 << 16)
8db7ed15 244
72246da4
FB
245#define DWC3_DCTL_INITU2ENA (1 << 12)
246#define DWC3_DCTL_ACCEPTU2ENA (1 << 11)
247#define DWC3_DCTL_INITU1ENA (1 << 10)
248#define DWC3_DCTL_ACCEPTU1ENA (1 << 9)
249#define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
250
251#define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
252#define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
253
254#define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
255#define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
256#define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
257#define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
258#define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
259#define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
260#define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
261
262/* Device Event Enable Register */
263#define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN (1 << 12)
264#define DWC3_DEVTEN_EVNTOVERFLOWEN (1 << 11)
265#define DWC3_DEVTEN_CMDCMPLTEN (1 << 10)
266#define DWC3_DEVTEN_ERRTICERREN (1 << 9)
267#define DWC3_DEVTEN_SOFEN (1 << 7)
268#define DWC3_DEVTEN_EOPFEN (1 << 6)
2c61a8ef 269#define DWC3_DEVTEN_HIBERNATIONREQEVTEN (1 << 5)
72246da4
FB
270#define DWC3_DEVTEN_WKUPEVTEN (1 << 4)
271#define DWC3_DEVTEN_ULSTCNGEN (1 << 3)
272#define DWC3_DEVTEN_CONNECTDONEEN (1 << 2)
273#define DWC3_DEVTEN_USBRSTEN (1 << 1)
274#define DWC3_DEVTEN_DISCONNEVTEN (1 << 0)
275
276/* Device Status Register */
2c61a8ef
PZ
277#define DWC3_DSTS_DCNRD (1 << 29)
278
279/* This applies for core versions 1.87a and earlier */
72246da4 280#define DWC3_DSTS_PWRUPREQ (1 << 24)
2c61a8ef
PZ
281
282/* These apply for core versions 1.94a and later */
283#define DWC3_DSTS_RSS (1 << 25)
284#define DWC3_DSTS_SSS (1 << 24)
285
72246da4
FB
286#define DWC3_DSTS_COREIDLE (1 << 23)
287#define DWC3_DSTS_DEVCTRLHLT (1 << 22)
288
289#define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
290#define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
291
292#define DWC3_DSTS_RXFIFOEMPTY (1 << 17)
293
294#define DWC3_DSTS_SOFFN_MASK (0x3ff << 3)
295#define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
296
297#define DWC3_DSTS_CONNECTSPD (7 << 0)
298
299#define DWC3_DSTS_SUPERSPEED (4 << 0)
300#define DWC3_DSTS_HIGHSPEED (0 << 0)
301#define DWC3_DSTS_FULLSPEED2 (1 << 0)
302#define DWC3_DSTS_LOWSPEED (2 << 0)
303#define DWC3_DSTS_FULLSPEED1 (3 << 0)
304
305/* Device Generic Command Register */
306#define DWC3_DGCMD_SET_LMP 0x01
307#define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
308#define DWC3_DGCMD_XMIT_FUNCTION 0x03
2c61a8ef
PZ
309
310/* These apply for core versions 1.94a and later */
311#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
312#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
313
72246da4
FB
314#define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
315#define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
316#define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
317#define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
318
b09bb642
FB
319#define DWC3_DGCMD_STATUS(n) (((n) >> 15) & 1)
320#define DWC3_DGCMD_CMDACT (1 << 10)
2c61a8ef
PZ
321#define DWC3_DGCMD_CMDIOC (1 << 8)
322
323/* Device Generic Command Parameter Register */
324#define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT (1 << 0)
325#define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
326#define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
327#define DWC3_DGCMDPAR_TX_FIFO (1 << 5)
328#define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
329#define DWC3_DGCMDPAR_LOOPBACK_ENA (1 << 0)
b09bb642 330
72246da4
FB
331/* Device Endpoint Command Register */
332#define DWC3_DEPCMD_PARAM_SHIFT 16
1d046793
PZ
333#define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
334#define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
b09bb642 335#define DWC3_DEPCMD_STATUS(x) (((x) >> 15) & 1)
72246da4
FB
336#define DWC3_DEPCMD_HIPRI_FORCERM (1 << 11)
337#define DWC3_DEPCMD_CMDACT (1 << 10)
338#define DWC3_DEPCMD_CMDIOC (1 << 8)
339
340#define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
341#define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
342#define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
343#define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
344#define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
345#define DWC3_DEPCMD_SETSTALL (0x04 << 0)
2c61a8ef 346/* This applies for core versions 1.90a and earlier */
72246da4 347#define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
2c61a8ef
PZ
348/* This applies for core versions 1.94a and later */
349#define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
72246da4
FB
350#define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
351#define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
352
353/* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
354#define DWC3_DALEPENA_EP(n) (1 << n)
355
356#define DWC3_DEPCMD_TYPE_CONTROL 0
357#define DWC3_DEPCMD_TYPE_ISOC 1
358#define DWC3_DEPCMD_TYPE_BULK 2
359#define DWC3_DEPCMD_TYPE_INTR 3
360
361/* Structures */
362
f6bafc6a 363struct dwc3_trb;
72246da4
FB
364
365/**
366 * struct dwc3_event_buffer - Software event buffer representation
367 * @list: a list of event buffers
368 * @buf: _THE_ buffer
369 * @length: size of this buffer
370 * @dma: dma_addr_t
371 * @dwc: pointer to DWC controller
372 */
373struct dwc3_event_buffer {
374 void *buf;
375 unsigned length;
376 unsigned int lpos;
377
378 dma_addr_t dma;
379
380 struct dwc3 *dwc;
381};
382
383#define DWC3_EP_FLAG_STALLED (1 << 0)
384#define DWC3_EP_FLAG_WEDGED (1 << 1)
385
386#define DWC3_EP_DIRECTION_TX true
387#define DWC3_EP_DIRECTION_RX false
388
389#define DWC3_TRB_NUM 32
390#define DWC3_TRB_MASK (DWC3_TRB_NUM - 1)
391
392/**
393 * struct dwc3_ep - device side endpoint representation
394 * @endpoint: usb endpoint
395 * @request_list: list of requests for this endpoint
396 * @req_queued: list of requests on this ep which have TRBs setup
397 * @trb_pool: array of transaction buffers
398 * @trb_pool_dma: dma address of @trb_pool
399 * @free_slot: next slot which is going to be used
400 * @busy_slot: first slot which is owned by HW
401 * @desc: usb_endpoint_descriptor pointer
402 * @dwc: pointer to DWC controller
403 * @flags: endpoint flags (wedged, stalled, ...)
404 * @current_trb: index of current used trb
405 * @number: endpoint number (1 - 15)
406 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
407 * @res_trans_idx: Resource transfer index
408 * @interval: the intervall on which the ISOC transfer is started
409 * @name: a human readable name e.g. ep1out-bulk
410 * @direction: true for TX, false for RX
879631aa 411 * @stream_capable: true when streams are enabled
72246da4
FB
412 */
413struct dwc3_ep {
414 struct usb_ep endpoint;
415 struct list_head request_list;
416 struct list_head req_queued;
417
f6bafc6a 418 struct dwc3_trb *trb_pool;
72246da4
FB
419 dma_addr_t trb_pool_dma;
420 u32 free_slot;
421 u32 busy_slot;
c90bfaec 422 const struct usb_ss_ep_comp_descriptor *comp_desc;
72246da4
FB
423 struct dwc3 *dwc;
424
425 unsigned flags;
426#define DWC3_EP_ENABLED (1 << 0)
427#define DWC3_EP_STALL (1 << 1)
428#define DWC3_EP_WEDGE (1 << 2)
429#define DWC3_EP_BUSY (1 << 4)
430#define DWC3_EP_PENDING_REQUEST (1 << 5)
72246da4 431
984f66a6
FB
432 /* This last one is specific to EP0 */
433#define DWC3_EP0_DIR_IN (1 << 31)
434
72246da4
FB
435 unsigned current_trb;
436
437 u8 number;
438 u8 type;
439 u8 res_trans_idx;
440 u32 interval;
441
442 char name[20];
443
444 unsigned direction:1;
879631aa 445 unsigned stream_capable:1;
72246da4
FB
446};
447
448enum dwc3_phy {
449 DWC3_PHY_UNKNOWN = 0,
450 DWC3_PHY_USB3,
451 DWC3_PHY_USB2,
452};
453
b53c772d
FB
454enum dwc3_ep0_next {
455 DWC3_EP0_UNKNOWN = 0,
456 DWC3_EP0_COMPLETE,
457 DWC3_EP0_NRDY_SETUP,
458 DWC3_EP0_NRDY_DATA,
459 DWC3_EP0_NRDY_STATUS,
460};
461
72246da4
FB
462enum dwc3_ep0_state {
463 EP0_UNCONNECTED = 0,
c7fcdeb2
FB
464 EP0_SETUP_PHASE,
465 EP0_DATA_PHASE,
466 EP0_STATUS_PHASE,
72246da4
FB
467};
468
469enum dwc3_link_state {
470 /* In SuperSpeed */
471 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
472 DWC3_LINK_STATE_U1 = 0x01,
473 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
474 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
475 DWC3_LINK_STATE_SS_DIS = 0x04,
476 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
477 DWC3_LINK_STATE_SS_INACT = 0x06,
478 DWC3_LINK_STATE_POLL = 0x07,
479 DWC3_LINK_STATE_RECOV = 0x08,
480 DWC3_LINK_STATE_HRESET = 0x09,
481 DWC3_LINK_STATE_CMPLY = 0x0a,
482 DWC3_LINK_STATE_LPBK = 0x0b,
2c61a8ef
PZ
483 DWC3_LINK_STATE_RESET = 0x0e,
484 DWC3_LINK_STATE_RESUME = 0x0f,
72246da4
FB
485 DWC3_LINK_STATE_MASK = 0x0f,
486};
487
488enum dwc3_device_state {
489 DWC3_DEFAULT_STATE,
490 DWC3_ADDRESS_STATE,
491 DWC3_CONFIGURED_STATE,
492};
493
f6bafc6a
FB
494/* TRB Length, PCM and Status */
495#define DWC3_TRB_SIZE_MASK (0x00ffffff)
496#define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
497#define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
498#define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28) >> 28))
499
500#define DWC3_TRBSTS_OK 0
501#define DWC3_TRBSTS_MISSED_ISOC 1
502#define DWC3_TRBSTS_SETUP_PENDING 2
2c61a8ef 503#define DWC3_TRB_STS_XFER_IN_PROG 4
f6bafc6a
FB
504
505/* TRB Control */
506#define DWC3_TRB_CTRL_HWO (1 << 0)
507#define DWC3_TRB_CTRL_LST (1 << 1)
508#define DWC3_TRB_CTRL_CHN (1 << 2)
509#define DWC3_TRB_CTRL_CSP (1 << 3)
510#define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
511#define DWC3_TRB_CTRL_ISP_IMI (1 << 10)
512#define DWC3_TRB_CTRL_IOC (1 << 11)
513#define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
514
515#define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
516#define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
517#define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
518#define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
519#define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
520#define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
521#define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
522#define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
72246da4
FB
523
524/**
f6bafc6a 525 * struct dwc3_trb - transfer request block (hw format)
72246da4
FB
526 * @bpl: DW0-3
527 * @bph: DW4-7
528 * @size: DW8-B
529 * @trl: DWC-F
530 */
f6bafc6a
FB
531struct dwc3_trb {
532 u32 bpl;
533 u32 bph;
534 u32 size;
535 u32 ctrl;
72246da4
FB
536} __packed;
537
a3299499
FB
538/**
539 * dwc3_hwparams - copy of HWPARAMS registers
540 * @hwparams0 - GHWPARAMS0
541 * @hwparams1 - GHWPARAMS1
542 * @hwparams2 - GHWPARAMS2
543 * @hwparams3 - GHWPARAMS3
544 * @hwparams4 - GHWPARAMS4
545 * @hwparams5 - GHWPARAMS5
546 * @hwparams6 - GHWPARAMS6
547 * @hwparams7 - GHWPARAMS7
548 * @hwparams8 - GHWPARAMS8
549 */
550struct dwc3_hwparams {
551 u32 hwparams0;
552 u32 hwparams1;
553 u32 hwparams2;
554 u32 hwparams3;
555 u32 hwparams4;
556 u32 hwparams5;
557 u32 hwparams6;
558 u32 hwparams7;
559 u32 hwparams8;
560};
561
0949e99b
FB
562/* HWPARAMS0 */
563#define DWC3_MODE(n) ((n) & 0x7)
564
565#define DWC3_MODE_DEVICE 0
566#define DWC3_MODE_HOST 1
567#define DWC3_MODE_DRD 2
568#define DWC3_MODE_HUB 3
569
457e84b6
FB
570#define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
571
0949e99b 572/* HWPARAMS1 */
457e84b6
FB
573#define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
574
575/* HWPARAMS7 */
576#define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
9f622b2a 577
e0ce0b0a
SAS
578struct dwc3_request {
579 struct usb_request request;
580 struct list_head list;
581 struct dwc3_ep *dep;
582
583 u8 epnum;
f6bafc6a 584 struct dwc3_trb *trb;
e0ce0b0a
SAS
585 dma_addr_t trb_dma;
586
587 unsigned direction:1;
588 unsigned mapped:1;
589 unsigned queued:1;
590};
591
2c61a8ef
PZ
592/*
593 * struct dwc3_scratchpad_array - hibernation scratchpad array
594 * (format defined by hw)
595 */
596struct dwc3_scratchpad_array {
597 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
598};
599
72246da4
FB
600/**
601 * struct dwc3 - representation of our controller
91db07dc
FB
602 * @ctrl_req: usb control request which is used for ep0
603 * @ep0_trb: trb which is used for the ctrl_req
5812b1c2 604 * @ep0_bounce: bounce buffer for ep0
91db07dc
FB
605 * @setup_buf: used while precessing STD USB requests
606 * @ctrl_req_addr: dma address of ctrl_req
607 * @ep0_trb: dma address of ep0_trb
608 * @ep0_usb_req: dummy req used while handling STD USB requests
5812b1c2 609 * @ep0_bounce_addr: dma address of ep0_bounce
72246da4
FB
610 * @lock: for synchronizing
611 * @dev: pointer to our struct device
d07e8819 612 * @xhci: pointer to our xHCI child
72246da4
FB
613 * @event_buffer_list: a list of event buffers
614 * @gadget: device side representation of the peripheral controller
615 * @gadget_driver: pointer to the gadget driver
616 * @regs: base address for our registers
617 * @regs_size: address space size
618 * @irq: IRQ number
9f622b2a 619 * @num_event_buffers: calculated number of event buffers
fae2b904 620 * @u1u2: only used on revisions <1.83a for workaround
6c167fc9 621 * @maximum_speed: maximum speed requested (mainly for testing purposes)
72246da4 622 * @revision: revision register contents
0949e99b 623 * @mode: mode of operation
72246da4
FB
624 * @is_selfpowered: true when we are selfpowered
625 * @three_stage_setup: set if we perform a three phase setup
5812b1c2 626 * @ep0_bounced: true when we used bounce buffer
55f3fba6 627 * @ep0_expect_in: true when we expect a DATA IN transfer
b23c8439 628 * @start_config_issued: true when StartConfig command has been issued
df62df56 629 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
457e84b6
FB
630 * @needs_fifo_resize: not all users might want fifo resizing, flag it
631 * @resize_fifos: tells us it's ok to reconfigure our TxFIFO sizes.
c12a0d86 632 * @isoch_delay: wValue from Set Isochronous Delay request;
865e09e7
FB
633 * @u2sel: parameter from Set SEL request.
634 * @u2pel: parameter from Set SEL request.
635 * @u1sel: parameter from Set SEL request.
636 * @u1pel: parameter from Set SEL request.
b53c772d 637 * @ep0_next_event: hold the next expected event
72246da4
FB
638 * @ep0state: state of endpoint zero
639 * @link_state: link state
640 * @speed: device speed (super, high, full, low)
641 * @mem: points to start of memory which is used for this struct.
a3299499 642 * @hwparams: copy of hwparams registers
72246da4
FB
643 * @root: debugfs root folder pointer
644 */
645struct dwc3 {
646 struct usb_ctrlrequest *ctrl_req;
f6bafc6a 647 struct dwc3_trb *ep0_trb;
5812b1c2 648 void *ep0_bounce;
72246da4
FB
649 u8 *setup_buf;
650 dma_addr_t ctrl_req_addr;
651 dma_addr_t ep0_trb_addr;
5812b1c2 652 dma_addr_t ep0_bounce_addr;
e0ce0b0a 653 struct dwc3_request ep0_usb_req;
72246da4
FB
654 /* device lock */
655 spinlock_t lock;
656 struct device *dev;
657
d07e8819 658 struct platform_device *xhci;
51249dca 659 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
d07e8819 660
457d3f21 661 struct dwc3_event_buffer **ev_buffs;
72246da4
FB
662 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
663
664 struct usb_gadget gadget;
665 struct usb_gadget_driver *gadget_driver;
666
667 void __iomem *regs;
668 size_t regs_size;
669
9f622b2a 670 u32 num_event_buffers;
fae2b904 671 u32 u1u2;
6c167fc9 672 u32 maximum_speed;
72246da4 673 u32 revision;
0949e99b 674 u32 mode;
72246da4
FB
675
676#define DWC3_REVISION_173A 0x5533173a
677#define DWC3_REVISION_175A 0x5533175a
678#define DWC3_REVISION_180A 0x5533180a
679#define DWC3_REVISION_183A 0x5533183a
680#define DWC3_REVISION_185A 0x5533185a
2c61a8ef 681#define DWC3_REVISION_187A 0x5533187a
72246da4
FB
682#define DWC3_REVISION_188A 0x5533188a
683#define DWC3_REVISION_190A 0x5533190a
2c61a8ef 684#define DWC3_REVISION_194A 0x5533194a
1522d703
FB
685#define DWC3_REVISION_200A 0x5533200a
686#define DWC3_REVISION_202A 0x5533202a
687#define DWC3_REVISION_210A 0x5533210a
688#define DWC3_REVISION_220A 0x5533220a
72246da4
FB
689
690 unsigned is_selfpowered:1;
691 unsigned three_stage_setup:1;
5812b1c2 692 unsigned ep0_bounced:1;
55f3fba6 693 unsigned ep0_expect_in:1;
b23c8439 694 unsigned start_config_issued:1;
df62df56 695 unsigned setup_packet_pending:1;
5bdb1dcc 696 unsigned delayed_status:1;
457e84b6
FB
697 unsigned needs_fifo_resize:1;
698 unsigned resize_fifos:1;
72246da4 699
b53c772d 700 enum dwc3_ep0_next ep0_next_event;
72246da4
FB
701 enum dwc3_ep0_state ep0state;
702 enum dwc3_link_state link_state;
703 enum dwc3_device_state dev_state;
704
c12a0d86 705 u16 isoch_delay;
865e09e7
FB
706 u16 u2sel;
707 u16 u2pel;
708 u8 u1sel;
709 u8 u1pel;
710
72246da4 711 u8 speed;
865e09e7 712
72246da4
FB
713 void *mem;
714
a3299499 715 struct dwc3_hwparams hwparams;
72246da4 716 struct dentry *root;
3b637367
GC
717
718 u8 test_mode;
719 u8 test_mode_nr;
72246da4
FB
720};
721
722/* -------------------------------------------------------------------------- */
723
72246da4
FB
724/* -------------------------------------------------------------------------- */
725
726struct dwc3_event_type {
727 u32 is_devspec:1;
728 u32 type:6;
729 u32 reserved8_31:25;
730} __packed;
731
732#define DWC3_DEPEVT_XFERCOMPLETE 0x01
733#define DWC3_DEPEVT_XFERINPROGRESS 0x02
734#define DWC3_DEPEVT_XFERNOTREADY 0x03
735#define DWC3_DEPEVT_RXTXFIFOEVT 0x04
736#define DWC3_DEPEVT_STREAMEVT 0x06
737#define DWC3_DEPEVT_EPCMDCMPLT 0x07
738
739/**
740 * struct dwc3_event_depvt - Device Endpoint Events
741 * @one_bit: indicates this is an endpoint event (not used)
742 * @endpoint_number: number of the endpoint
743 * @endpoint_event: The event we have:
744 * 0x00 - Reserved
745 * 0x01 - XferComplete
746 * 0x02 - XferInProgress
747 * 0x03 - XferNotReady
748 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
749 * 0x05 - Reserved
750 * 0x06 - StreamEvt
751 * 0x07 - EPCmdCmplt
752 * @reserved11_10: Reserved, don't use.
753 * @status: Indicates the status of the event. Refer to databook for
754 * more information.
755 * @parameters: Parameters of the current event. Refer to databook for
756 * more information.
757 */
758struct dwc3_event_depevt {
759 u32 one_bit:1;
760 u32 endpoint_number:5;
761 u32 endpoint_event:4;
762 u32 reserved11_10:2;
763 u32 status:4;
40aa41fb
FB
764
765/* Within XferNotReady */
766#define DEPEVT_STATUS_TRANSFER_ACTIVE (1 << 3)
767
768/* Within XferComplete */
1d046793
PZ
769#define DEPEVT_STATUS_BUSERR (1 << 0)
770#define DEPEVT_STATUS_SHORT (1 << 1)
771#define DEPEVT_STATUS_IOC (1 << 2)
72246da4 772#define DEPEVT_STATUS_LST (1 << 3)
dc137f01 773
879631aa
FB
774/* Stream event only */
775#define DEPEVT_STREAMEVT_FOUND 1
776#define DEPEVT_STREAMEVT_NOTFOUND 2
777
dc137f01
FB
778/* Control-only Status */
779#define DEPEVT_STATUS_CONTROL_SETUP 0
780#define DEPEVT_STATUS_CONTROL_DATA 1
781#define DEPEVT_STATUS_CONTROL_STATUS 2
782
72246da4
FB
783 u32 parameters:16;
784} __packed;
785
786/**
787 * struct dwc3_event_devt - Device Events
788 * @one_bit: indicates this is a non-endpoint event (not used)
789 * @device_event: indicates it's a device event. Should read as 0x00
790 * @type: indicates the type of device event.
791 * 0 - DisconnEvt
792 * 1 - USBRst
793 * 2 - ConnectDone
794 * 3 - ULStChng
795 * 4 - WkUpEvt
796 * 5 - Reserved
797 * 6 - EOPF
798 * 7 - SOF
799 * 8 - Reserved
800 * 9 - ErrticErr
801 * 10 - CmdCmplt
802 * 11 - EvntOverflow
803 * 12 - VndrDevTstRcved
804 * @reserved15_12: Reserved, not used
805 * @event_info: Information about this event
806 * @reserved31_24: Reserved, not used
807 */
808struct dwc3_event_devt {
809 u32 one_bit:1;
810 u32 device_event:7;
811 u32 type:4;
812 u32 reserved15_12:4;
813 u32 event_info:8;
814 u32 reserved31_24:8;
815} __packed;
816
817/**
818 * struct dwc3_event_gevt - Other Core Events
819 * @one_bit: indicates this is a non-endpoint event (not used)
820 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
821 * @phy_port_number: self-explanatory
822 * @reserved31_12: Reserved, not used.
823 */
824struct dwc3_event_gevt {
825 u32 one_bit:1;
826 u32 device_event:7;
827 u32 phy_port_number:4;
828 u32 reserved31_12:20;
829} __packed;
830
831/**
832 * union dwc3_event - representation of Event Buffer contents
833 * @raw: raw 32-bit event
834 * @type: the type of the event
835 * @depevt: Device Endpoint Event
836 * @devt: Device Event
837 * @gevt: Global Event
838 */
839union dwc3_event {
840 u32 raw;
841 struct dwc3_event_type type;
842 struct dwc3_event_depevt depevt;
843 struct dwc3_event_devt devt;
844 struct dwc3_event_gevt gevt;
845};
846
847/*
848 * DWC3 Features to be used as Driver Data
849 */
850
851#define DWC3_HAS_PERIPHERAL BIT(0)
852#define DWC3_HAS_XHCI BIT(1)
853#define DWC3_HAS_OTG BIT(3)
854
d07e8819 855/* prototypes */
3140e8cb 856void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
457e84b6 857int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc);
3140e8cb 858
d07e8819
FB
859int dwc3_host_init(struct dwc3 *dwc);
860void dwc3_host_exit(struct dwc3 *dwc);
861
f80b45e7
FB
862int dwc3_gadget_init(struct dwc3 *dwc);
863void dwc3_gadget_exit(struct dwc3 *dwc);
864
8300dd23
FB
865extern int dwc3_get_device_id(void);
866extern void dwc3_put_device_id(int id);
867
72246da4 868#endif /* __DRIVERS_USB_DWC3_CORE_H */