]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blame - drivers/usb/dwc3/core.h
usb: dwc3: add request p1p2p3 quirk
[mirror_ubuntu-focal-kernel.git] / drivers / usb / dwc3 / core.h
CommitLineData
72246da4
FB
1/**
2 * core.h - DesignWare USB3 DRD Core Header
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
72246da4
FB
5 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
5945f789
FB
9 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
72246da4 12 *
5945f789
FB
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
72246da4
FB
17 */
18
19#ifndef __DRIVERS_USB_DWC3_CORE_H
20#define __DRIVERS_USB_DWC3_CORE_H
21
22#include <linux/device.h>
23#include <linux/spinlock.h>
d07e8819 24#include <linux/ioport.h>
72246da4
FB
25#include <linux/list.h>
26#include <linux/dma-mapping.h>
27#include <linux/mm.h>
28#include <linux/debugfs.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
a45c82b8 32#include <linux/usb/otg.h>
72246da4 33
57303488
KVA
34#include <linux/phy/phy.h>
35
2c4cbe6e
FB
36#define DWC3_MSG_MAX 500
37
72246da4 38/* Global constants */
3ef35faf 39#define DWC3_EP0_BOUNCE_SIZE 512
72246da4 40#define DWC3_ENDPOINTS_NUM 32
51249dca 41#define DWC3_XHCI_RESOURCES_NUM 2
72246da4 42
0ffcaf37 43#define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */
5da93478
FB
44#define DWC3_EVENT_SIZE 4 /* bytes */
45#define DWC3_EVENT_MAX_NUM 64 /* 2 events/endpoint */
46#define DWC3_EVENT_BUFFERS_SIZE (DWC3_EVENT_SIZE * DWC3_EVENT_MAX_NUM)
72246da4
FB
47#define DWC3_EVENT_TYPE_MASK 0xfe
48
49#define DWC3_EVENT_TYPE_DEV 0
50#define DWC3_EVENT_TYPE_CARKIT 3
51#define DWC3_EVENT_TYPE_I2C 4
52
53#define DWC3_DEVICE_EVENT_DISCONNECT 0
54#define DWC3_DEVICE_EVENT_RESET 1
55#define DWC3_DEVICE_EVENT_CONNECT_DONE 2
56#define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
57#define DWC3_DEVICE_EVENT_WAKEUP 4
2c61a8ef 58#define DWC3_DEVICE_EVENT_HIBER_REQ 5
72246da4
FB
59#define DWC3_DEVICE_EVENT_EOPF 6
60#define DWC3_DEVICE_EVENT_SOF 7
61#define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
62#define DWC3_DEVICE_EVENT_CMD_CMPL 10
63#define DWC3_DEVICE_EVENT_OVERFLOW 11
64
65#define DWC3_GEVNTCOUNT_MASK 0xfffc
66#define DWC3_GSNPSID_MASK 0xffff0000
67#define DWC3_GSNPSREV_MASK 0xffff
68
51249dca
IS
69/* DWC3 registers memory space boundries */
70#define DWC3_XHCI_REGS_START 0x0
71#define DWC3_XHCI_REGS_END 0x7fff
72#define DWC3_GLOBALS_REGS_START 0xc100
73#define DWC3_GLOBALS_REGS_END 0xc6ff
74#define DWC3_DEVICE_REGS_START 0xc700
75#define DWC3_DEVICE_REGS_END 0xcbff
76#define DWC3_OTG_REGS_START 0xcc00
77#define DWC3_OTG_REGS_END 0xccff
78
72246da4
FB
79/* Global Registers */
80#define DWC3_GSBUSCFG0 0xc100
81#define DWC3_GSBUSCFG1 0xc104
82#define DWC3_GTXTHRCFG 0xc108
83#define DWC3_GRXTHRCFG 0xc10c
84#define DWC3_GCTL 0xc110
85#define DWC3_GEVTEN 0xc114
86#define DWC3_GSTS 0xc118
87#define DWC3_GSNPSID 0xc120
88#define DWC3_GGPIO 0xc124
89#define DWC3_GUID 0xc128
90#define DWC3_GUCTL 0xc12c
91#define DWC3_GBUSERRADDR0 0xc130
92#define DWC3_GBUSERRADDR1 0xc134
93#define DWC3_GPRTBIMAP0 0xc138
94#define DWC3_GPRTBIMAP1 0xc13c
95#define DWC3_GHWPARAMS0 0xc140
96#define DWC3_GHWPARAMS1 0xc144
97#define DWC3_GHWPARAMS2 0xc148
98#define DWC3_GHWPARAMS3 0xc14c
99#define DWC3_GHWPARAMS4 0xc150
100#define DWC3_GHWPARAMS5 0xc154
101#define DWC3_GHWPARAMS6 0xc158
102#define DWC3_GHWPARAMS7 0xc15c
103#define DWC3_GDBGFIFOSPACE 0xc160
104#define DWC3_GDBGLTSSM 0xc164
105#define DWC3_GPRTBIMAP_HS0 0xc180
106#define DWC3_GPRTBIMAP_HS1 0xc184
107#define DWC3_GPRTBIMAP_FS0 0xc188
108#define DWC3_GPRTBIMAP_FS1 0xc18c
109
110#define DWC3_GUSB2PHYCFG(n) (0xc200 + (n * 0x04))
111#define DWC3_GUSB2I2CCTL(n) (0xc240 + (n * 0x04))
112
113#define DWC3_GUSB2PHYACC(n) (0xc280 + (n * 0x04))
114
115#define DWC3_GUSB3PIPECTL(n) (0xc2c0 + (n * 0x04))
116
117#define DWC3_GTXFIFOSIZ(n) (0xc300 + (n * 0x04))
118#define DWC3_GRXFIFOSIZ(n) (0xc380 + (n * 0x04))
119
120#define DWC3_GEVNTADRLO(n) (0xc400 + (n * 0x10))
121#define DWC3_GEVNTADRHI(n) (0xc404 + (n * 0x10))
122#define DWC3_GEVNTSIZ(n) (0xc408 + (n * 0x10))
123#define DWC3_GEVNTCOUNT(n) (0xc40c + (n * 0x10))
124
125#define DWC3_GHWPARAMS8 0xc600
126
127/* Device Registers */
128#define DWC3_DCFG 0xc700
129#define DWC3_DCTL 0xc704
130#define DWC3_DEVTEN 0xc708
131#define DWC3_DSTS 0xc70c
132#define DWC3_DGCMDPAR 0xc710
133#define DWC3_DGCMD 0xc714
134#define DWC3_DALEPENA 0xc720
135#define DWC3_DEPCMDPAR2(n) (0xc800 + (n * 0x10))
136#define DWC3_DEPCMDPAR1(n) (0xc804 + (n * 0x10))
137#define DWC3_DEPCMDPAR0(n) (0xc808 + (n * 0x10))
138#define DWC3_DEPCMD(n) (0xc80c + (n * 0x10))
139
140/* OTG Registers */
141#define DWC3_OCFG 0xcc00
142#define DWC3_OCTL 0xcc04
d4436c3a
GC
143#define DWC3_OEVT 0xcc08
144#define DWC3_OEVTEN 0xcc0C
145#define DWC3_OSTS 0xcc10
72246da4
FB
146
147/* Bit fields */
148
149/* Global Configuration Register */
1d046793 150#define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
f4aadbe4 151#define DWC3_GCTL_U2RSTECN (1 << 16)
1d046793 152#define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
72246da4
FB
153#define DWC3_GCTL_CLK_BUS (0)
154#define DWC3_GCTL_CLK_PIPE (1)
155#define DWC3_GCTL_CLK_PIPEHALF (2)
156#define DWC3_GCTL_CLK_MASK (3)
157
0b9fe32d 158#define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
1d046793 159#define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
72246da4
FB
160#define DWC3_GCTL_PRTCAP_HOST 1
161#define DWC3_GCTL_PRTCAP_DEVICE 2
162#define DWC3_GCTL_PRTCAP_OTG 3
163
2c61a8ef 164#define DWC3_GCTL_CORESOFTRESET (1 << 11)
183ca111 165#define DWC3_GCTL_SOFITPSYNC (1 << 10)
2c61a8ef
PZ
166#define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
167#define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
168#define DWC3_GCTL_DISSCRAMBLE (1 << 3)
9a5b2f31 169#define DWC3_GCTL_U2EXIT_LFPS (1 << 2)
2c61a8ef
PZ
170#define DWC3_GCTL_GBLHIBERNATIONEN (1 << 1)
171#define DWC3_GCTL_DSBLCLKGTNG (1 << 0)
72246da4
FB
172
173/* Global USB2 PHY Configuration Register */
2c61a8ef
PZ
174#define DWC3_GUSB2PHYCFG_PHYSOFTRST (1 << 31)
175#define DWC3_GUSB2PHYCFG_SUSPHY (1 << 6)
72246da4
FB
176
177/* Global USB3 PIPE Control Register */
2c61a8ef 178#define DWC3_GUSB3PIPECTL_PHYSOFTRST (1 << 31)
b5a65c40 179#define DWC3_GUSB3PIPECTL_U2SSINP3OK (1 << 29)
df31f5b3 180#define DWC3_GUSB3PIPECTL_REQP1P2P3 (1 << 24)
2c61a8ef 181#define DWC3_GUSB3PIPECTL_SUSPHY (1 << 17)
72246da4 182
457e84b6 183/* Global TX Fifo Size Register */
2c61a8ef
PZ
184#define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
185#define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
457e84b6 186
68d6a01b
FB
187/* Global Event Size Registers */
188#define DWC3_GEVNTSIZ_INTMASK (1 << 31)
189#define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff)
190
aabb7075 191/* Global HWPARAMS1 Register */
1d046793 192#define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
aabb7075
FB
193#define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
194#define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
2c61a8ef
PZ
195#define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
196#define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
197#define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
198
0e1e5c47
PZ
199/* Global HWPARAMS3 Register */
200#define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3)
201#define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0
202#define DWC3_GHWPARAMS3_SSPHY_IFC_ENA 1
203#define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2)
204#define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0
205#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1
206#define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2
207#define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3
208#define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4)
209#define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0
210#define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1
211
2c61a8ef
PZ
212/* Global HWPARAMS4 Register */
213#define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
214#define DWC3_MAX_HIBER_SCRATCHBUFS 15
aabb7075 215
946bd579
HR
216/* Global HWPARAMS6 Register */
217#define DWC3_GHWPARAMS6_EN_FPGA (1 << 7)
218
72246da4
FB
219/* Device Configuration Register */
220#define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
221#define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
222
223#define DWC3_DCFG_SPEED_MASK (7 << 0)
224#define DWC3_DCFG_SUPERSPEED (4 << 0)
225#define DWC3_DCFG_HIGHSPEED (0 << 0)
226#define DWC3_DCFG_FULLSPEED2 (1 << 0)
227#define DWC3_DCFG_LOWSPEED (2 << 0)
228#define DWC3_DCFG_FULLSPEED1 (3 << 0)
229
2c61a8ef
PZ
230#define DWC3_DCFG_LPM_CAP (1 << 22)
231
72246da4
FB
232/* Device Control Register */
233#define DWC3_DCTL_RUN_STOP (1 << 31)
234#define DWC3_DCTL_CSFTRST (1 << 30)
235#define DWC3_DCTL_LSFTRST (1 << 29)
236
237#define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
7e39b817 238#define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
72246da4
FB
239
240#define DWC3_DCTL_APPL1RES (1 << 23)
241
2c61a8ef
PZ
242/* These apply for core versions 1.87a and earlier */
243#define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
244#define DWC3_DCTL_TRGTULST(n) ((n) << 17)
245#define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
246#define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
247#define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
248#define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
249#define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
250
251/* These apply for core versions 1.94a and later */
80caf7d2
HR
252#define DWC3_DCTL_LPM_ERRATA_MASK DWC3_DCTL_LPM_ERRATA(0xf)
253#define DWC3_DCTL_LPM_ERRATA(n) ((n) << 20)
8db7ed15 254
80caf7d2
HR
255#define DWC3_DCTL_KEEP_CONNECT (1 << 19)
256#define DWC3_DCTL_L1_HIBER_EN (1 << 18)
257#define DWC3_DCTL_CRS (1 << 17)
258#define DWC3_DCTL_CSS (1 << 16)
259
260#define DWC3_DCTL_INITU2ENA (1 << 12)
261#define DWC3_DCTL_ACCEPTU2ENA (1 << 11)
262#define DWC3_DCTL_INITU1ENA (1 << 10)
263#define DWC3_DCTL_ACCEPTU1ENA (1 << 9)
264#define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
72246da4
FB
265
266#define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
267#define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
268
269#define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
270#define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
271#define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
272#define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
273#define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
274#define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
275#define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
276
277/* Device Event Enable Register */
278#define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN (1 << 12)
279#define DWC3_DEVTEN_EVNTOVERFLOWEN (1 << 11)
280#define DWC3_DEVTEN_CMDCMPLTEN (1 << 10)
281#define DWC3_DEVTEN_ERRTICERREN (1 << 9)
282#define DWC3_DEVTEN_SOFEN (1 << 7)
283#define DWC3_DEVTEN_EOPFEN (1 << 6)
2c61a8ef 284#define DWC3_DEVTEN_HIBERNATIONREQEVTEN (1 << 5)
72246da4
FB
285#define DWC3_DEVTEN_WKUPEVTEN (1 << 4)
286#define DWC3_DEVTEN_ULSTCNGEN (1 << 3)
287#define DWC3_DEVTEN_CONNECTDONEEN (1 << 2)
288#define DWC3_DEVTEN_USBRSTEN (1 << 1)
289#define DWC3_DEVTEN_DISCONNEVTEN (1 << 0)
290
291/* Device Status Register */
2c61a8ef
PZ
292#define DWC3_DSTS_DCNRD (1 << 29)
293
294/* This applies for core versions 1.87a and earlier */
72246da4 295#define DWC3_DSTS_PWRUPREQ (1 << 24)
2c61a8ef
PZ
296
297/* These apply for core versions 1.94a and later */
298#define DWC3_DSTS_RSS (1 << 25)
299#define DWC3_DSTS_SSS (1 << 24)
300
72246da4
FB
301#define DWC3_DSTS_COREIDLE (1 << 23)
302#define DWC3_DSTS_DEVCTRLHLT (1 << 22)
303
304#define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
305#define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
306
307#define DWC3_DSTS_RXFIFOEMPTY (1 << 17)
308
d05b8182 309#define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
72246da4
FB
310#define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
311
312#define DWC3_DSTS_CONNECTSPD (7 << 0)
313
314#define DWC3_DSTS_SUPERSPEED (4 << 0)
315#define DWC3_DSTS_HIGHSPEED (0 << 0)
316#define DWC3_DSTS_FULLSPEED2 (1 << 0)
317#define DWC3_DSTS_LOWSPEED (2 << 0)
318#define DWC3_DSTS_FULLSPEED1 (3 << 0)
319
320/* Device Generic Command Register */
321#define DWC3_DGCMD_SET_LMP 0x01
322#define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
323#define DWC3_DGCMD_XMIT_FUNCTION 0x03
2c61a8ef
PZ
324
325/* These apply for core versions 1.94a and later */
326#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
327#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
328
72246da4
FB
329#define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
330#define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
331#define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
332#define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
333
b09bb642
FB
334#define DWC3_DGCMD_STATUS(n) (((n) >> 15) & 1)
335#define DWC3_DGCMD_CMDACT (1 << 10)
2c61a8ef
PZ
336#define DWC3_DGCMD_CMDIOC (1 << 8)
337
338/* Device Generic Command Parameter Register */
339#define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT (1 << 0)
340#define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
341#define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
342#define DWC3_DGCMDPAR_TX_FIFO (1 << 5)
343#define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
344#define DWC3_DGCMDPAR_LOOPBACK_ENA (1 << 0)
b09bb642 345
72246da4
FB
346/* Device Endpoint Command Register */
347#define DWC3_DEPCMD_PARAM_SHIFT 16
1d046793 348#define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
835fadb4 349#define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
b09bb642 350#define DWC3_DEPCMD_STATUS(x) (((x) >> 15) & 1)
72246da4
FB
351#define DWC3_DEPCMD_HIPRI_FORCERM (1 << 11)
352#define DWC3_DEPCMD_CMDACT (1 << 10)
353#define DWC3_DEPCMD_CMDIOC (1 << 8)
354
355#define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
356#define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
357#define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
358#define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
359#define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
360#define DWC3_DEPCMD_SETSTALL (0x04 << 0)
2c61a8ef 361/* This applies for core versions 1.90a and earlier */
72246da4 362#define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
2c61a8ef
PZ
363/* This applies for core versions 1.94a and later */
364#define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
72246da4
FB
365#define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
366#define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
367
368/* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
369#define DWC3_DALEPENA_EP(n) (1 << n)
370
371#define DWC3_DEPCMD_TYPE_CONTROL 0
372#define DWC3_DEPCMD_TYPE_ISOC 1
373#define DWC3_DEPCMD_TYPE_BULK 2
374#define DWC3_DEPCMD_TYPE_INTR 3
375
376/* Structures */
377
f6bafc6a 378struct dwc3_trb;
72246da4
FB
379
380/**
381 * struct dwc3_event_buffer - Software event buffer representation
72246da4
FB
382 * @buf: _THE_ buffer
383 * @length: size of this buffer
abed4118 384 * @lpos: event offset
60d04bbe 385 * @count: cache of last read event count register
abed4118 386 * @flags: flags related to this event buffer
72246da4
FB
387 * @dma: dma_addr_t
388 * @dwc: pointer to DWC controller
389 */
390struct dwc3_event_buffer {
391 void *buf;
392 unsigned length;
393 unsigned int lpos;
60d04bbe 394 unsigned int count;
abed4118
FB
395 unsigned int flags;
396
397#define DWC3_EVENT_PENDING BIT(0)
72246da4
FB
398
399 dma_addr_t dma;
400
401 struct dwc3 *dwc;
402};
403
404#define DWC3_EP_FLAG_STALLED (1 << 0)
405#define DWC3_EP_FLAG_WEDGED (1 << 1)
406
407#define DWC3_EP_DIRECTION_TX true
408#define DWC3_EP_DIRECTION_RX false
409
410#define DWC3_TRB_NUM 32
411#define DWC3_TRB_MASK (DWC3_TRB_NUM - 1)
412
413/**
414 * struct dwc3_ep - device side endpoint representation
415 * @endpoint: usb endpoint
416 * @request_list: list of requests for this endpoint
417 * @req_queued: list of requests on this ep which have TRBs setup
418 * @trb_pool: array of transaction buffers
419 * @trb_pool_dma: dma address of @trb_pool
420 * @free_slot: next slot which is going to be used
421 * @busy_slot: first slot which is owned by HW
422 * @desc: usb_endpoint_descriptor pointer
423 * @dwc: pointer to DWC controller
4cfcf876 424 * @saved_state: ep state saved during hibernation
72246da4
FB
425 * @flags: endpoint flags (wedged, stalled, ...)
426 * @current_trb: index of current used trb
427 * @number: endpoint number (1 - 15)
428 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
b4996a86 429 * @resource_index: Resource transfer index
c75f52fb 430 * @interval: the interval on which the ISOC transfer is started
72246da4
FB
431 * @name: a human readable name e.g. ep1out-bulk
432 * @direction: true for TX, false for RX
879631aa 433 * @stream_capable: true when streams are enabled
72246da4
FB
434 */
435struct dwc3_ep {
436 struct usb_ep endpoint;
437 struct list_head request_list;
438 struct list_head req_queued;
439
f6bafc6a 440 struct dwc3_trb *trb_pool;
72246da4
FB
441 dma_addr_t trb_pool_dma;
442 u32 free_slot;
443 u32 busy_slot;
c90bfaec 444 const struct usb_ss_ep_comp_descriptor *comp_desc;
72246da4
FB
445 struct dwc3 *dwc;
446
4cfcf876 447 u32 saved_state;
72246da4
FB
448 unsigned flags;
449#define DWC3_EP_ENABLED (1 << 0)
450#define DWC3_EP_STALL (1 << 1)
451#define DWC3_EP_WEDGE (1 << 2)
452#define DWC3_EP_BUSY (1 << 4)
453#define DWC3_EP_PENDING_REQUEST (1 << 5)
d6d6ec7b 454#define DWC3_EP_MISSED_ISOC (1 << 6)
72246da4 455
984f66a6
FB
456 /* This last one is specific to EP0 */
457#define DWC3_EP0_DIR_IN (1 << 31)
458
72246da4
FB
459 unsigned current_trb;
460
461 u8 number;
462 u8 type;
b4996a86 463 u8 resource_index;
72246da4
FB
464 u32 interval;
465
466 char name[20];
467
468 unsigned direction:1;
879631aa 469 unsigned stream_capable:1;
72246da4
FB
470};
471
472enum dwc3_phy {
473 DWC3_PHY_UNKNOWN = 0,
474 DWC3_PHY_USB3,
475 DWC3_PHY_USB2,
476};
477
b53c772d
FB
478enum dwc3_ep0_next {
479 DWC3_EP0_UNKNOWN = 0,
480 DWC3_EP0_COMPLETE,
b53c772d
FB
481 DWC3_EP0_NRDY_DATA,
482 DWC3_EP0_NRDY_STATUS,
483};
484
72246da4
FB
485enum dwc3_ep0_state {
486 EP0_UNCONNECTED = 0,
c7fcdeb2
FB
487 EP0_SETUP_PHASE,
488 EP0_DATA_PHASE,
489 EP0_STATUS_PHASE,
72246da4
FB
490};
491
492enum dwc3_link_state {
493 /* In SuperSpeed */
494 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
495 DWC3_LINK_STATE_U1 = 0x01,
496 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
497 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
498 DWC3_LINK_STATE_SS_DIS = 0x04,
499 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
500 DWC3_LINK_STATE_SS_INACT = 0x06,
501 DWC3_LINK_STATE_POLL = 0x07,
502 DWC3_LINK_STATE_RECOV = 0x08,
503 DWC3_LINK_STATE_HRESET = 0x09,
504 DWC3_LINK_STATE_CMPLY = 0x0a,
505 DWC3_LINK_STATE_LPBK = 0x0b,
2c61a8ef
PZ
506 DWC3_LINK_STATE_RESET = 0x0e,
507 DWC3_LINK_STATE_RESUME = 0x0f,
72246da4
FB
508 DWC3_LINK_STATE_MASK = 0x0f,
509};
510
f6bafc6a
FB
511/* TRB Length, PCM and Status */
512#define DWC3_TRB_SIZE_MASK (0x00ffffff)
513#define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
514#define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
389f2828 515#define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
f6bafc6a
FB
516
517#define DWC3_TRBSTS_OK 0
518#define DWC3_TRBSTS_MISSED_ISOC 1
519#define DWC3_TRBSTS_SETUP_PENDING 2
2c61a8ef 520#define DWC3_TRB_STS_XFER_IN_PROG 4
f6bafc6a
FB
521
522/* TRB Control */
523#define DWC3_TRB_CTRL_HWO (1 << 0)
524#define DWC3_TRB_CTRL_LST (1 << 1)
525#define DWC3_TRB_CTRL_CHN (1 << 2)
526#define DWC3_TRB_CTRL_CSP (1 << 3)
527#define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
528#define DWC3_TRB_CTRL_ISP_IMI (1 << 10)
529#define DWC3_TRB_CTRL_IOC (1 << 11)
530#define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
531
532#define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
533#define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
534#define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
535#define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
536#define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
537#define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
538#define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
539#define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
72246da4
FB
540
541/**
f6bafc6a 542 * struct dwc3_trb - transfer request block (hw format)
72246da4
FB
543 * @bpl: DW0-3
544 * @bph: DW4-7
545 * @size: DW8-B
546 * @trl: DWC-F
547 */
f6bafc6a
FB
548struct dwc3_trb {
549 u32 bpl;
550 u32 bph;
551 u32 size;
552 u32 ctrl;
72246da4
FB
553} __packed;
554
a3299499
FB
555/**
556 * dwc3_hwparams - copy of HWPARAMS registers
557 * @hwparams0 - GHWPARAMS0
558 * @hwparams1 - GHWPARAMS1
559 * @hwparams2 - GHWPARAMS2
560 * @hwparams3 - GHWPARAMS3
561 * @hwparams4 - GHWPARAMS4
562 * @hwparams5 - GHWPARAMS5
563 * @hwparams6 - GHWPARAMS6
564 * @hwparams7 - GHWPARAMS7
565 * @hwparams8 - GHWPARAMS8
566 */
567struct dwc3_hwparams {
568 u32 hwparams0;
569 u32 hwparams1;
570 u32 hwparams2;
571 u32 hwparams3;
572 u32 hwparams4;
573 u32 hwparams5;
574 u32 hwparams6;
575 u32 hwparams7;
576 u32 hwparams8;
577};
578
0949e99b
FB
579/* HWPARAMS0 */
580#define DWC3_MODE(n) ((n) & 0x7)
581
457e84b6
FB
582#define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
583
0949e99b 584/* HWPARAMS1 */
457e84b6
FB
585#define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
586
789451f6
FB
587/* HWPARAMS3 */
588#define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
589#define DWC3_NUM_EPS_MASK (0x3f << 12)
590#define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
591 (DWC3_NUM_EPS_MASK)) >> 12)
592#define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
593 (DWC3_NUM_IN_EPS_MASK)) >> 18)
594
457e84b6
FB
595/* HWPARAMS7 */
596#define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
9f622b2a 597
e0ce0b0a
SAS
598struct dwc3_request {
599 struct usb_request request;
600 struct list_head list;
601 struct dwc3_ep *dep;
e5ba5ec8 602 u32 start_slot;
e0ce0b0a
SAS
603
604 u8 epnum;
f6bafc6a 605 struct dwc3_trb *trb;
e0ce0b0a
SAS
606 dma_addr_t trb_dma;
607
608 unsigned direction:1;
609 unsigned mapped:1;
610 unsigned queued:1;
611};
612
2c61a8ef
PZ
613/*
614 * struct dwc3_scratchpad_array - hibernation scratchpad array
615 * (format defined by hw)
616 */
617struct dwc3_scratchpad_array {
618 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
619};
620
72246da4
FB
621/**
622 * struct dwc3 - representation of our controller
91db07dc
FB
623 * @ctrl_req: usb control request which is used for ep0
624 * @ep0_trb: trb which is used for the ctrl_req
5812b1c2 625 * @ep0_bounce: bounce buffer for ep0
91db07dc
FB
626 * @setup_buf: used while precessing STD USB requests
627 * @ctrl_req_addr: dma address of ctrl_req
628 * @ep0_trb: dma address of ep0_trb
629 * @ep0_usb_req: dummy req used while handling STD USB requests
5812b1c2 630 * @ep0_bounce_addr: dma address of ep0_bounce
0ffcaf37 631 * @scratch_addr: dma address of scratchbuf
72246da4
FB
632 * @lock: for synchronizing
633 * @dev: pointer to our struct device
d07e8819 634 * @xhci: pointer to our xHCI child
72246da4
FB
635 * @event_buffer_list: a list of event buffers
636 * @gadget: device side representation of the peripheral controller
637 * @gadget_driver: pointer to the gadget driver
638 * @regs: base address for our registers
639 * @regs_size: address space size
0ffcaf37 640 * @nr_scratch: number of scratch buffers
9f622b2a 641 * @num_event_buffers: calculated number of event buffers
fae2b904 642 * @u1u2: only used on revisions <1.83a for workaround
6c167fc9 643 * @maximum_speed: maximum speed requested (mainly for testing purposes)
72246da4 644 * @revision: revision register contents
a45c82b8 645 * @dr_mode: requested mode of operation
51e1e7bc
FB
646 * @usb2_phy: pointer to USB2 PHY
647 * @usb3_phy: pointer to USB3 PHY
57303488
KVA
648 * @usb2_generic_phy: pointer to USB2 PHY
649 * @usb3_generic_phy: pointer to USB3 PHY
7415f17c
FB
650 * @dcfg: saved contents of DCFG register
651 * @gctl: saved contents of GCTL register
c12a0d86 652 * @isoch_delay: wValue from Set Isochronous Delay request;
865e09e7
FB
653 * @u2sel: parameter from Set SEL request.
654 * @u2pel: parameter from Set SEL request.
655 * @u1sel: parameter from Set SEL request.
656 * @u1pel: parameter from Set SEL request.
789451f6
FB
657 * @num_out_eps: number of out endpoints
658 * @num_in_eps: number of in endpoints
b53c772d 659 * @ep0_next_event: hold the next expected event
72246da4
FB
660 * @ep0state: state of endpoint zero
661 * @link_state: link state
662 * @speed: device speed (super, high, full, low)
663 * @mem: points to start of memory which is used for this struct.
a3299499 664 * @hwparams: copy of hwparams registers
72246da4 665 * @root: debugfs root folder pointer
f2b685d5
FB
666 * @regset: debugfs pointer to regdump file
667 * @test_mode: true when we're entering a USB test mode
668 * @test_mode_nr: test feature selector
80caf7d2 669 * @lpm_nyet_threshold: LPM NYET response threshold
f2b685d5
FB
670 * @delayed_status: true when gadget driver asks for delayed status
671 * @ep0_bounced: true when we used bounce buffer
672 * @ep0_expect_in: true when we expect a DATA IN transfer
81bc5599 673 * @has_hibernation: true when dwc3 was configured with Hibernation
80caf7d2
HR
674 * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that
675 * there's now way for software to detect this in runtime.
f2b685d5 676 * @is_selfpowered: true when we are selfpowered
946bd579 677 * @is_fpga: true when we are using the FPGA board
f2b685d5
FB
678 * @needs_fifo_resize: not all users might want fifo resizing, flag it
679 * @pullups_connected: true when Run/Stop bit is set
680 * @resize_fifos: tells us it's ok to reconfigure our TxFIFO sizes.
681 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
682 * @start_config_issued: true when StartConfig command has been issued
683 * @three_stage_setup: set if we perform a three phase setup
3b81221a 684 * @disable_scramble_quirk: set if we enable the disable scramble quirk
9a5b2f31 685 * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk
b5a65c40 686 * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk
df31f5b3 687 * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk
72246da4
FB
688 */
689struct dwc3 {
690 struct usb_ctrlrequest *ctrl_req;
f6bafc6a 691 struct dwc3_trb *ep0_trb;
5812b1c2 692 void *ep0_bounce;
0ffcaf37 693 void *scratchbuf;
72246da4
FB
694 u8 *setup_buf;
695 dma_addr_t ctrl_req_addr;
696 dma_addr_t ep0_trb_addr;
5812b1c2 697 dma_addr_t ep0_bounce_addr;
0ffcaf37 698 dma_addr_t scratch_addr;
e0ce0b0a 699 struct dwc3_request ep0_usb_req;
789451f6 700
72246da4
FB
701 /* device lock */
702 spinlock_t lock;
789451f6 703
72246da4
FB
704 struct device *dev;
705
d07e8819 706 struct platform_device *xhci;
51249dca 707 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
d07e8819 708
457d3f21 709 struct dwc3_event_buffer **ev_buffs;
72246da4
FB
710 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
711
712 struct usb_gadget gadget;
713 struct usb_gadget_driver *gadget_driver;
714
51e1e7bc
FB
715 struct usb_phy *usb2_phy;
716 struct usb_phy *usb3_phy;
717
57303488
KVA
718 struct phy *usb2_generic_phy;
719 struct phy *usb3_generic_phy;
720
72246da4
FB
721 void __iomem *regs;
722 size_t regs_size;
723
a45c82b8
RK
724 enum usb_dr_mode dr_mode;
725
7415f17c
FB
726 /* used for suspend/resume */
727 u32 dcfg;
728 u32 gctl;
729
0ffcaf37 730 u32 nr_scratch;
9f622b2a 731 u32 num_event_buffers;
fae2b904 732 u32 u1u2;
6c167fc9 733 u32 maximum_speed;
72246da4
FB
734 u32 revision;
735
736#define DWC3_REVISION_173A 0x5533173a
737#define DWC3_REVISION_175A 0x5533175a
738#define DWC3_REVISION_180A 0x5533180a
739#define DWC3_REVISION_183A 0x5533183a
740#define DWC3_REVISION_185A 0x5533185a
2c61a8ef 741#define DWC3_REVISION_187A 0x5533187a
72246da4
FB
742#define DWC3_REVISION_188A 0x5533188a
743#define DWC3_REVISION_190A 0x5533190a
2c61a8ef 744#define DWC3_REVISION_194A 0x5533194a
1522d703
FB
745#define DWC3_REVISION_200A 0x5533200a
746#define DWC3_REVISION_202A 0x5533202a
747#define DWC3_REVISION_210A 0x5533210a
748#define DWC3_REVISION_220A 0x5533220a
7ac6a593
FB
749#define DWC3_REVISION_230A 0x5533230a
750#define DWC3_REVISION_240A 0x5533240a
751#define DWC3_REVISION_250A 0x5533250a
dbf5aaf7
FB
752#define DWC3_REVISION_260A 0x5533260a
753#define DWC3_REVISION_270A 0x5533270a
754#define DWC3_REVISION_280A 0x5533280a
72246da4 755
b53c772d 756 enum dwc3_ep0_next ep0_next_event;
72246da4
FB
757 enum dwc3_ep0_state ep0state;
758 enum dwc3_link_state link_state;
72246da4 759
c12a0d86 760 u16 isoch_delay;
865e09e7
FB
761 u16 u2sel;
762 u16 u2pel;
763 u8 u1sel;
764 u8 u1pel;
765
72246da4 766 u8 speed;
865e09e7 767
789451f6
FB
768 u8 num_out_eps;
769 u8 num_in_eps;
770
72246da4
FB
771 void *mem;
772
a3299499 773 struct dwc3_hwparams hwparams;
72246da4 774 struct dentry *root;
d7668024 775 struct debugfs_regset32 *regset;
3b637367
GC
776
777 u8 test_mode;
778 u8 test_mode_nr;
80caf7d2 779 u8 lpm_nyet_threshold;
f2b685d5
FB
780
781 unsigned delayed_status:1;
782 unsigned ep0_bounced:1;
783 unsigned ep0_expect_in:1;
81bc5599 784 unsigned has_hibernation:1;
80caf7d2 785 unsigned has_lpm_erratum:1;
f2b685d5 786 unsigned is_selfpowered:1;
946bd579 787 unsigned is_fpga:1;
f2b685d5
FB
788 unsigned needs_fifo_resize:1;
789 unsigned pullups_connected:1;
790 unsigned resize_fifos:1;
791 unsigned setup_packet_pending:1;
792 unsigned start_config_issued:1;
793 unsigned three_stage_setup:1;
3b81221a
HR
794
795 unsigned disable_scramble_quirk:1;
9a5b2f31 796 unsigned u2exit_lfps_quirk:1;
b5a65c40 797 unsigned u2ss_inp3_quirk:1;
df31f5b3 798 unsigned req_p1p2p3_quirk:1;
72246da4
FB
799};
800
801/* -------------------------------------------------------------------------- */
802
72246da4
FB
803/* -------------------------------------------------------------------------- */
804
805struct dwc3_event_type {
806 u32 is_devspec:1;
1974d494
HR
807 u32 type:7;
808 u32 reserved8_31:24;
72246da4
FB
809} __packed;
810
811#define DWC3_DEPEVT_XFERCOMPLETE 0x01
812#define DWC3_DEPEVT_XFERINPROGRESS 0x02
813#define DWC3_DEPEVT_XFERNOTREADY 0x03
814#define DWC3_DEPEVT_RXTXFIFOEVT 0x04
815#define DWC3_DEPEVT_STREAMEVT 0x06
816#define DWC3_DEPEVT_EPCMDCMPLT 0x07
817
818/**
819 * struct dwc3_event_depvt - Device Endpoint Events
820 * @one_bit: indicates this is an endpoint event (not used)
821 * @endpoint_number: number of the endpoint
822 * @endpoint_event: The event we have:
823 * 0x00 - Reserved
824 * 0x01 - XferComplete
825 * 0x02 - XferInProgress
826 * 0x03 - XferNotReady
827 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
828 * 0x05 - Reserved
829 * 0x06 - StreamEvt
830 * 0x07 - EPCmdCmplt
831 * @reserved11_10: Reserved, don't use.
832 * @status: Indicates the status of the event. Refer to databook for
833 * more information.
834 * @parameters: Parameters of the current event. Refer to databook for
835 * more information.
836 */
837struct dwc3_event_depevt {
838 u32 one_bit:1;
839 u32 endpoint_number:5;
840 u32 endpoint_event:4;
841 u32 reserved11_10:2;
842 u32 status:4;
40aa41fb
FB
843
844/* Within XferNotReady */
845#define DEPEVT_STATUS_TRANSFER_ACTIVE (1 << 3)
846
847/* Within XferComplete */
1d046793
PZ
848#define DEPEVT_STATUS_BUSERR (1 << 0)
849#define DEPEVT_STATUS_SHORT (1 << 1)
850#define DEPEVT_STATUS_IOC (1 << 2)
72246da4 851#define DEPEVT_STATUS_LST (1 << 3)
dc137f01 852
879631aa
FB
853/* Stream event only */
854#define DEPEVT_STREAMEVT_FOUND 1
855#define DEPEVT_STREAMEVT_NOTFOUND 2
856
dc137f01 857/* Control-only Status */
dc137f01
FB
858#define DEPEVT_STATUS_CONTROL_DATA 1
859#define DEPEVT_STATUS_CONTROL_STATUS 2
860
72246da4
FB
861 u32 parameters:16;
862} __packed;
863
864/**
865 * struct dwc3_event_devt - Device Events
866 * @one_bit: indicates this is a non-endpoint event (not used)
867 * @device_event: indicates it's a device event. Should read as 0x00
868 * @type: indicates the type of device event.
869 * 0 - DisconnEvt
870 * 1 - USBRst
871 * 2 - ConnectDone
872 * 3 - ULStChng
873 * 4 - WkUpEvt
874 * 5 - Reserved
875 * 6 - EOPF
876 * 7 - SOF
877 * 8 - Reserved
878 * 9 - ErrticErr
879 * 10 - CmdCmplt
880 * 11 - EvntOverflow
881 * 12 - VndrDevTstRcved
882 * @reserved15_12: Reserved, not used
883 * @event_info: Information about this event
06f9b6e5 884 * @reserved31_25: Reserved, not used
72246da4
FB
885 */
886struct dwc3_event_devt {
887 u32 one_bit:1;
888 u32 device_event:7;
889 u32 type:4;
890 u32 reserved15_12:4;
06f9b6e5
HR
891 u32 event_info:9;
892 u32 reserved31_25:7;
72246da4
FB
893} __packed;
894
895/**
896 * struct dwc3_event_gevt - Other Core Events
897 * @one_bit: indicates this is a non-endpoint event (not used)
898 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
899 * @phy_port_number: self-explanatory
900 * @reserved31_12: Reserved, not used.
901 */
902struct dwc3_event_gevt {
903 u32 one_bit:1;
904 u32 device_event:7;
905 u32 phy_port_number:4;
906 u32 reserved31_12:20;
907} __packed;
908
909/**
910 * union dwc3_event - representation of Event Buffer contents
911 * @raw: raw 32-bit event
912 * @type: the type of the event
913 * @depevt: Device Endpoint Event
914 * @devt: Device Event
915 * @gevt: Global Event
916 */
917union dwc3_event {
918 u32 raw;
919 struct dwc3_event_type type;
920 struct dwc3_event_depevt depevt;
921 struct dwc3_event_devt devt;
922 struct dwc3_event_gevt gevt;
923};
924
61018305
FB
925/**
926 * struct dwc3_gadget_ep_cmd_params - representation of endpoint command
927 * parameters
928 * @param2: third parameter
929 * @param1: second parameter
930 * @param0: first parameter
931 */
932struct dwc3_gadget_ep_cmd_params {
933 u32 param2;
934 u32 param1;
935 u32 param0;
936};
937
72246da4
FB
938/*
939 * DWC3 Features to be used as Driver Data
940 */
941
942#define DWC3_HAS_PERIPHERAL BIT(0)
943#define DWC3_HAS_XHCI BIT(1)
944#define DWC3_HAS_OTG BIT(3)
945
d07e8819 946/* prototypes */
3140e8cb 947void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
457e84b6 948int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc);
3140e8cb 949
388e5c51 950#if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
d07e8819
FB
951int dwc3_host_init(struct dwc3 *dwc);
952void dwc3_host_exit(struct dwc3 *dwc);
388e5c51
VG
953#else
954static inline int dwc3_host_init(struct dwc3 *dwc)
955{ return 0; }
956static inline void dwc3_host_exit(struct dwc3 *dwc)
957{ }
958#endif
959
960#if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
f80b45e7
FB
961int dwc3_gadget_init(struct dwc3 *dwc);
962void dwc3_gadget_exit(struct dwc3 *dwc);
61018305
FB
963int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode);
964int dwc3_gadget_get_link_state(struct dwc3 *dwc);
965int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state);
966int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
967 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params);
3ece0ec4 968int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param);
388e5c51
VG
969#else
970static inline int dwc3_gadget_init(struct dwc3 *dwc)
971{ return 0; }
972static inline void dwc3_gadget_exit(struct dwc3 *dwc)
973{ }
61018305
FB
974static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
975{ return 0; }
976static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc)
977{ return 0; }
978static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc,
979 enum dwc3_link_state state)
980{ return 0; }
981
982static inline int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
983 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
984{ return 0; }
985static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc,
986 int cmd, u32 param)
987{ return 0; }
388e5c51 988#endif
f80b45e7 989
7415f17c
FB
990/* power management interface */
991#if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
7415f17c
FB
992int dwc3_gadget_suspend(struct dwc3 *dwc);
993int dwc3_gadget_resume(struct dwc3 *dwc);
994#else
7415f17c
FB
995static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
996{
997 return 0;
998}
999
1000static inline int dwc3_gadget_resume(struct dwc3 *dwc)
1001{
1002 return 0;
1003}
1004#endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
1005
72246da4 1006#endif /* __DRIVERS_USB_DWC3_CORE_H */