]>
Commit | Line | Data |
---|---|---|
5fd54ace | 1 | // SPDX-License-Identifier: GPL-2.0 |
bfad65ee | 2 | /* |
72246da4 FB |
3 | * core.h - DesignWare USB3 DRD Core Header |
4 | * | |
5 | * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com | |
72246da4 FB |
6 | * |
7 | * Authors: Felipe Balbi <balbi@ti.com>, | |
8 | * Sebastian Andrzej Siewior <bigeasy@linutronix.de> | |
72246da4 FB |
9 | */ |
10 | ||
11 | #ifndef __DRIVERS_USB_DWC3_CORE_H | |
12 | #define __DRIVERS_USB_DWC3_CORE_H | |
13 | ||
14 | #include <linux/device.h> | |
15 | #include <linux/spinlock.h> | |
d07e8819 | 16 | #include <linux/ioport.h> |
72246da4 | 17 | #include <linux/list.h> |
ff3f0789 | 18 | #include <linux/bitops.h> |
72246da4 FB |
19 | #include <linux/dma-mapping.h> |
20 | #include <linux/mm.h> | |
21 | #include <linux/debugfs.h> | |
76a638f8 | 22 | #include <linux/wait.h> |
41ce1456 | 23 | #include <linux/workqueue.h> |
72246da4 FB |
24 | |
25 | #include <linux/usb/ch9.h> | |
26 | #include <linux/usb/gadget.h> | |
a45c82b8 | 27 | #include <linux/usb/otg.h> |
88bc9d19 | 28 | #include <linux/ulpi/interface.h> |
72246da4 | 29 | |
57303488 KVA |
30 | #include <linux/phy/phy.h> |
31 | ||
2c4cbe6e FB |
32 | #define DWC3_MSG_MAX 500 |
33 | ||
72246da4 | 34 | /* Global constants */ |
bb014736 | 35 | #define DWC3_PULL_UP_TIMEOUT 500 /* ms */ |
905dc04e | 36 | #define DWC3_BOUNCE_SIZE 1024 /* size of a superspeed bulk */ |
4199c5f8 | 37 | #define DWC3_EP0_SETUP_SIZE 512 |
72246da4 | 38 | #define DWC3_ENDPOINTS_NUM 32 |
51249dca | 39 | #define DWC3_XHCI_RESOURCES_NUM 2 |
72246da4 | 40 | |
0ffcaf37 | 41 | #define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */ |
e71d363d | 42 | #define DWC3_EVENT_BUFFERS_SIZE 4096 |
72246da4 FB |
43 | #define DWC3_EVENT_TYPE_MASK 0xfe |
44 | ||
45 | #define DWC3_EVENT_TYPE_DEV 0 | |
46 | #define DWC3_EVENT_TYPE_CARKIT 3 | |
47 | #define DWC3_EVENT_TYPE_I2C 4 | |
48 | ||
49 | #define DWC3_DEVICE_EVENT_DISCONNECT 0 | |
50 | #define DWC3_DEVICE_EVENT_RESET 1 | |
51 | #define DWC3_DEVICE_EVENT_CONNECT_DONE 2 | |
52 | #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3 | |
53 | #define DWC3_DEVICE_EVENT_WAKEUP 4 | |
2c61a8ef | 54 | #define DWC3_DEVICE_EVENT_HIBER_REQ 5 |
72246da4 FB |
55 | #define DWC3_DEVICE_EVENT_EOPF 6 |
56 | #define DWC3_DEVICE_EVENT_SOF 7 | |
57 | #define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9 | |
58 | #define DWC3_DEVICE_EVENT_CMD_CMPL 10 | |
59 | #define DWC3_DEVICE_EVENT_OVERFLOW 11 | |
60 | ||
61 | #define DWC3_GEVNTCOUNT_MASK 0xfffc | |
ff3f0789 | 62 | #define DWC3_GEVNTCOUNT_EHB BIT(31) |
72246da4 FB |
63 | #define DWC3_GSNPSID_MASK 0xffff0000 |
64 | #define DWC3_GSNPSREV_MASK 0xffff | |
65 | ||
51249dca IS |
66 | /* DWC3 registers memory space boundries */ |
67 | #define DWC3_XHCI_REGS_START 0x0 | |
68 | #define DWC3_XHCI_REGS_END 0x7fff | |
69 | #define DWC3_GLOBALS_REGS_START 0xc100 | |
70 | #define DWC3_GLOBALS_REGS_END 0xc6ff | |
71 | #define DWC3_DEVICE_REGS_START 0xc700 | |
72 | #define DWC3_DEVICE_REGS_END 0xcbff | |
73 | #define DWC3_OTG_REGS_START 0xcc00 | |
74 | #define DWC3_OTG_REGS_END 0xccff | |
75 | ||
72246da4 FB |
76 | /* Global Registers */ |
77 | #define DWC3_GSBUSCFG0 0xc100 | |
78 | #define DWC3_GSBUSCFG1 0xc104 | |
79 | #define DWC3_GTXTHRCFG 0xc108 | |
80 | #define DWC3_GRXTHRCFG 0xc10c | |
81 | #define DWC3_GCTL 0xc110 | |
82 | #define DWC3_GEVTEN 0xc114 | |
83 | #define DWC3_GSTS 0xc118 | |
475c8beb | 84 | #define DWC3_GUCTL1 0xc11c |
72246da4 FB |
85 | #define DWC3_GSNPSID 0xc120 |
86 | #define DWC3_GGPIO 0xc124 | |
87 | #define DWC3_GUID 0xc128 | |
88 | #define DWC3_GUCTL 0xc12c | |
89 | #define DWC3_GBUSERRADDR0 0xc130 | |
90 | #define DWC3_GBUSERRADDR1 0xc134 | |
91 | #define DWC3_GPRTBIMAP0 0xc138 | |
92 | #define DWC3_GPRTBIMAP1 0xc13c | |
93 | #define DWC3_GHWPARAMS0 0xc140 | |
94 | #define DWC3_GHWPARAMS1 0xc144 | |
95 | #define DWC3_GHWPARAMS2 0xc148 | |
96 | #define DWC3_GHWPARAMS3 0xc14c | |
97 | #define DWC3_GHWPARAMS4 0xc150 | |
98 | #define DWC3_GHWPARAMS5 0xc154 | |
99 | #define DWC3_GHWPARAMS6 0xc158 | |
100 | #define DWC3_GHWPARAMS7 0xc15c | |
101 | #define DWC3_GDBGFIFOSPACE 0xc160 | |
102 | #define DWC3_GDBGLTSSM 0xc164 | |
103 | #define DWC3_GPRTBIMAP_HS0 0xc180 | |
104 | #define DWC3_GPRTBIMAP_HS1 0xc184 | |
105 | #define DWC3_GPRTBIMAP_FS0 0xc188 | |
106 | #define DWC3_GPRTBIMAP_FS1 0xc18c | |
06281d46 | 107 | #define DWC3_GUCTL2 0xc19c |
72246da4 | 108 | |
690fb371 JY |
109 | #define DWC3_VER_NUMBER 0xc1a0 |
110 | #define DWC3_VER_TYPE 0xc1a4 | |
111 | ||
8261bd4e RQ |
112 | #define DWC3_GUSB2PHYCFG(n) (0xc200 + ((n) * 0x04)) |
113 | #define DWC3_GUSB2I2CCTL(n) (0xc240 + ((n) * 0x04)) | |
72246da4 | 114 | |
8261bd4e | 115 | #define DWC3_GUSB2PHYACC(n) (0xc280 + ((n) * 0x04)) |
72246da4 | 116 | |
8261bd4e | 117 | #define DWC3_GUSB3PIPECTL(n) (0xc2c0 + ((n) * 0x04)) |
72246da4 | 118 | |
8261bd4e RQ |
119 | #define DWC3_GTXFIFOSIZ(n) (0xc300 + ((n) * 0x04)) |
120 | #define DWC3_GRXFIFOSIZ(n) (0xc380 + ((n) * 0x04)) | |
72246da4 | 121 | |
8261bd4e RQ |
122 | #define DWC3_GEVNTADRLO(n) (0xc400 + ((n) * 0x10)) |
123 | #define DWC3_GEVNTADRHI(n) (0xc404 + ((n) * 0x10)) | |
124 | #define DWC3_GEVNTSIZ(n) (0xc408 + ((n) * 0x10)) | |
125 | #define DWC3_GEVNTCOUNT(n) (0xc40c + ((n) * 0x10)) | |
72246da4 FB |
126 | |
127 | #define DWC3_GHWPARAMS8 0xc600 | |
db2be4e9 | 128 | #define DWC3_GFLADJ 0xc630 |
72246da4 FB |
129 | |
130 | /* Device Registers */ | |
131 | #define DWC3_DCFG 0xc700 | |
132 | #define DWC3_DCTL 0xc704 | |
133 | #define DWC3_DEVTEN 0xc708 | |
134 | #define DWC3_DSTS 0xc70c | |
135 | #define DWC3_DGCMDPAR 0xc710 | |
136 | #define DWC3_DGCMD 0xc714 | |
137 | #define DWC3_DALEPENA 0xc720 | |
2eb88016 | 138 | |
8261bd4e | 139 | #define DWC3_DEP_BASE(n) (0xc800 + ((n) * 0x10)) |
2eb88016 FB |
140 | #define DWC3_DEPCMDPAR2 0x00 |
141 | #define DWC3_DEPCMDPAR1 0x04 | |
142 | #define DWC3_DEPCMDPAR0 0x08 | |
143 | #define DWC3_DEPCMD 0x0c | |
72246da4 | 144 | |
8261bd4e | 145 | #define DWC3_DEV_IMOD(n) (0xca00 + ((n) * 0x4)) |
cf40b86b | 146 | |
72246da4 FB |
147 | /* OTG Registers */ |
148 | #define DWC3_OCFG 0xcc00 | |
149 | #define DWC3_OCTL 0xcc04 | |
d4436c3a GC |
150 | #define DWC3_OEVT 0xcc08 |
151 | #define DWC3_OEVTEN 0xcc0C | |
152 | #define DWC3_OSTS 0xcc10 | |
72246da4 FB |
153 | |
154 | /* Bit fields */ | |
155 | ||
cf6d867d FB |
156 | /* Global Debug Queue/FIFO Space Available Register */ |
157 | #define DWC3_GDBGFIFOSPACE_NUM(n) ((n) & 0x1f) | |
158 | #define DWC3_GDBGFIFOSPACE_TYPE(n) (((n) << 5) & 0x1e0) | |
159 | #define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff) | |
160 | ||
8b074f6a TN |
161 | #define DWC3_TXFIFOQ 0 |
162 | #define DWC3_RXFIFOQ 1 | |
163 | #define DWC3_TXREQQ 2 | |
164 | #define DWC3_RXREQQ 3 | |
165 | #define DWC3_RXINFOQ 4 | |
166 | #define DWC3_PSTATQ 5 | |
167 | #define DWC3_DESCFETCHQ 6 | |
168 | #define DWC3_EVENTQ 7 | |
169 | #define DWC3_AUXEVENTQ 8 | |
cf6d867d | 170 | |
2a58f9c1 FB |
171 | /* Global RX Threshold Configuration Register */ |
172 | #define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19) | |
173 | #define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24) | |
ff3f0789 | 174 | #define DWC3_GRXTHRCFG_PKTCNTSEL BIT(29) |
2a58f9c1 | 175 | |
72246da4 | 176 | /* Global Configuration Register */ |
1d046793 | 177 | #define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19) |
ff3f0789 | 178 | #define DWC3_GCTL_U2RSTECN BIT(16) |
1d046793 | 179 | #define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6) |
72246da4 FB |
180 | #define DWC3_GCTL_CLK_BUS (0) |
181 | #define DWC3_GCTL_CLK_PIPE (1) | |
182 | #define DWC3_GCTL_CLK_PIPEHALF (2) | |
183 | #define DWC3_GCTL_CLK_MASK (3) | |
184 | ||
0b9fe32d | 185 | #define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12) |
1d046793 | 186 | #define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12) |
72246da4 FB |
187 | #define DWC3_GCTL_PRTCAP_HOST 1 |
188 | #define DWC3_GCTL_PRTCAP_DEVICE 2 | |
189 | #define DWC3_GCTL_PRTCAP_OTG 3 | |
190 | ||
ff3f0789 RQ |
191 | #define DWC3_GCTL_CORESOFTRESET BIT(11) |
192 | #define DWC3_GCTL_SOFITPSYNC BIT(10) | |
2c61a8ef PZ |
193 | #define DWC3_GCTL_SCALEDOWN(n) ((n) << 4) |
194 | #define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3) | |
ff3f0789 RQ |
195 | #define DWC3_GCTL_DISSCRAMBLE BIT(3) |
196 | #define DWC3_GCTL_U2EXIT_LFPS BIT(2) | |
197 | #define DWC3_GCTL_GBLHIBERNATIONEN BIT(1) | |
198 | #define DWC3_GCTL_DSBLCLKGTNG BIT(0) | |
72246da4 | 199 | |
0bb39ca1 | 200 | /* Global User Control 1 Register */ |
65db7a0c | 201 | #define DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS BIT(28) |
ff3f0789 | 202 | #define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW BIT(24) |
0bb39ca1 | 203 | |
72246da4 | 204 | /* Global USB2 PHY Configuration Register */ |
ff3f0789 RQ |
205 | #define DWC3_GUSB2PHYCFG_PHYSOFTRST BIT(31) |
206 | #define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS BIT(30) | |
207 | #define DWC3_GUSB2PHYCFG_SUSPHY BIT(6) | |
208 | #define DWC3_GUSB2PHYCFG_ULPI_UTMI BIT(4) | |
209 | #define DWC3_GUSB2PHYCFG_ENBLSLPM BIT(8) | |
32f2ed86 WW |
210 | #define DWC3_GUSB2PHYCFG_PHYIF(n) (n << 3) |
211 | #define DWC3_GUSB2PHYCFG_PHYIF_MASK DWC3_GUSB2PHYCFG_PHYIF(1) | |
212 | #define DWC3_GUSB2PHYCFG_USBTRDTIM(n) (n << 10) | |
213 | #define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK DWC3_GUSB2PHYCFG_USBTRDTIM(0xf) | |
214 | #define USBTRDTIM_UTMI_8_BIT 9 | |
215 | #define USBTRDTIM_UTMI_16_BIT 5 | |
216 | #define UTMI_PHYIF_16_BIT 1 | |
217 | #define UTMI_PHYIF_8_BIT 0 | |
72246da4 | 218 | |
b5699eee | 219 | /* Global USB2 PHY Vendor Control Register */ |
ff3f0789 RQ |
220 | #define DWC3_GUSB2PHYACC_NEWREGREQ BIT(25) |
221 | #define DWC3_GUSB2PHYACC_BUSY BIT(23) | |
222 | #define DWC3_GUSB2PHYACC_WRITE BIT(22) | |
b5699eee HK |
223 | #define DWC3_GUSB2PHYACC_ADDR(n) (n << 16) |
224 | #define DWC3_GUSB2PHYACC_EXTEND_ADDR(n) (n << 8) | |
225 | #define DWC3_GUSB2PHYACC_DATA(n) (n & 0xff) | |
226 | ||
72246da4 | 227 | /* Global USB3 PIPE Control Register */ |
ff3f0789 RQ |
228 | #define DWC3_GUSB3PIPECTL_PHYSOFTRST BIT(31) |
229 | #define DWC3_GUSB3PIPECTL_U2SSINP3OK BIT(29) | |
230 | #define DWC3_GUSB3PIPECTL_DISRXDETINP3 BIT(28) | |
231 | #define DWC3_GUSB3PIPECTL_UX_EXIT_PX BIT(27) | |
232 | #define DWC3_GUSB3PIPECTL_REQP1P2P3 BIT(24) | |
a2a1d0f5 HR |
233 | #define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19) |
234 | #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7) | |
235 | #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1) | |
ff3f0789 RQ |
236 | #define DWC3_GUSB3PIPECTL_DEPOCHANGE BIT(18) |
237 | #define DWC3_GUSB3PIPECTL_SUSPHY BIT(17) | |
238 | #define DWC3_GUSB3PIPECTL_LFPSFILT BIT(9) | |
239 | #define DWC3_GUSB3PIPECTL_RX_DETOPOLL BIT(8) | |
6b6a0c9a HR |
240 | #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3) |
241 | #define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1) | |
72246da4 | 242 | |
457e84b6 | 243 | /* Global TX Fifo Size Register */ |
f193207c TN |
244 | #define DWC31_GTXFIFOSIZ_TXFRAMNUM BIT(15) /* DWC_usb31 only */ |
245 | #define DWC31_GTXFIFOSIZ_TXFDEF(n) ((n) & 0x7fff) /* DWC_usb31 only */ | |
2c61a8ef PZ |
246 | #define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff) |
247 | #define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000) | |
457e84b6 | 248 | |
68d6a01b | 249 | /* Global Event Size Registers */ |
ff3f0789 | 250 | #define DWC3_GEVNTSIZ_INTMASK BIT(31) |
68d6a01b FB |
251 | #define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff) |
252 | ||
4e99472b | 253 | /* Global HWPARAMS0 Register */ |
9d6173e1 TN |
254 | #define DWC3_GHWPARAMS0_MODE(n) ((n) & 0x3) |
255 | #define DWC3_GHWPARAMS0_MODE_GADGET 0 | |
256 | #define DWC3_GHWPARAMS0_MODE_HOST 1 | |
257 | #define DWC3_GHWPARAMS0_MODE_DRD 2 | |
4e99472b FB |
258 | #define DWC3_GHWPARAMS0_MBUS_TYPE(n) (((n) >> 3) & 0x7) |
259 | #define DWC3_GHWPARAMS0_SBUS_TYPE(n) (((n) >> 6) & 0x3) | |
260 | #define DWC3_GHWPARAMS0_MDWIDTH(n) (((n) >> 8) & 0xff) | |
261 | #define DWC3_GHWPARAMS0_SDWIDTH(n) (((n) >> 16) & 0xff) | |
262 | #define DWC3_GHWPARAMS0_AWIDTH(n) (((n) >> 24) & 0xff) | |
263 | ||
aabb7075 | 264 | /* Global HWPARAMS1 Register */ |
1d046793 | 265 | #define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24) |
aabb7075 FB |
266 | #define DWC3_GHWPARAMS1_EN_PWROPT_NO 0 |
267 | #define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1 | |
2c61a8ef PZ |
268 | #define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2 |
269 | #define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24) | |
270 | #define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3) | |
271 | ||
0e1e5c47 PZ |
272 | /* Global HWPARAMS3 Register */ |
273 | #define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3) | |
274 | #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0 | |
1f38f88a JY |
275 | #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1 1 |
276 | #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2 2 /* DWC_usb31 only */ | |
0e1e5c47 PZ |
277 | #define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2) |
278 | #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0 | |
279 | #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1 | |
280 | #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2 | |
281 | #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3 | |
282 | #define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4) | |
283 | #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0 | |
284 | #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1 | |
285 | ||
2c61a8ef PZ |
286 | /* Global HWPARAMS4 Register */ |
287 | #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13) | |
288 | #define DWC3_MAX_HIBER_SCRATCHBUFS 15 | |
aabb7075 | 289 | |
946bd579 | 290 | /* Global HWPARAMS6 Register */ |
ff3f0789 | 291 | #define DWC3_GHWPARAMS6_EN_FPGA BIT(7) |
946bd579 | 292 | |
4e99472b FB |
293 | /* Global HWPARAMS7 Register */ |
294 | #define DWC3_GHWPARAMS7_RAM1_DEPTH(n) ((n) & 0xffff) | |
295 | #define DWC3_GHWPARAMS7_RAM2_DEPTH(n) (((n) >> 16) & 0xffff) | |
296 | ||
db2be4e9 | 297 | /* Global Frame Length Adjustment Register */ |
ff3f0789 | 298 | #define DWC3_GFLADJ_30MHZ_SDBND_SEL BIT(7) |
db2be4e9 NB |
299 | #define DWC3_GFLADJ_30MHZ_MASK 0x3f |
300 | ||
06281d46 | 301 | /* Global User Control Register 2 */ |
ff3f0789 | 302 | #define DWC3_GUCTL2_RST_ACTBITLATER BIT(14) |
06281d46 | 303 | |
72246da4 FB |
304 | /* Device Configuration Register */ |
305 | #define DWC3_DCFG_DEVADDR(addr) ((addr) << 3) | |
306 | #define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f) | |
307 | ||
308 | #define DWC3_DCFG_SPEED_MASK (7 << 0) | |
1f38f88a | 309 | #define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */ |
72246da4 FB |
310 | #define DWC3_DCFG_SUPERSPEED (4 << 0) |
311 | #define DWC3_DCFG_HIGHSPEED (0 << 0) | |
ff3f0789 | 312 | #define DWC3_DCFG_FULLSPEED BIT(0) |
72246da4 | 313 | #define DWC3_DCFG_LOWSPEED (2 << 0) |
72246da4 | 314 | |
676e3497 | 315 | #define DWC3_DCFG_NUMP_SHIFT 17 |
97398612 | 316 | #define DWC3_DCFG_NUMP(n) (((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f) |
676e3497 | 317 | #define DWC3_DCFG_NUMP_MASK (0x1f << DWC3_DCFG_NUMP_SHIFT) |
ff3f0789 | 318 | #define DWC3_DCFG_LPM_CAP BIT(22) |
2c61a8ef | 319 | |
72246da4 | 320 | /* Device Control Register */ |
ff3f0789 RQ |
321 | #define DWC3_DCTL_RUN_STOP BIT(31) |
322 | #define DWC3_DCTL_CSFTRST BIT(30) | |
323 | #define DWC3_DCTL_LSFTRST BIT(29) | |
72246da4 FB |
324 | |
325 | #define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24) | |
7e39b817 | 326 | #define DWC3_DCTL_HIRD_THRES(n) ((n) << 24) |
72246da4 | 327 | |
ff3f0789 | 328 | #define DWC3_DCTL_APPL1RES BIT(23) |
72246da4 | 329 | |
2c61a8ef PZ |
330 | /* These apply for core versions 1.87a and earlier */ |
331 | #define DWC3_DCTL_TRGTULST_MASK (0x0f << 17) | |
332 | #define DWC3_DCTL_TRGTULST(n) ((n) << 17) | |
333 | #define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2)) | |
334 | #define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3)) | |
335 | #define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4)) | |
336 | #define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5)) | |
337 | #define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6)) | |
338 | ||
339 | /* These apply for core versions 1.94a and later */ | |
80caf7d2 HR |
340 | #define DWC3_DCTL_LPM_ERRATA_MASK DWC3_DCTL_LPM_ERRATA(0xf) |
341 | #define DWC3_DCTL_LPM_ERRATA(n) ((n) << 20) | |
8db7ed15 | 342 | |
ff3f0789 RQ |
343 | #define DWC3_DCTL_KEEP_CONNECT BIT(19) |
344 | #define DWC3_DCTL_L1_HIBER_EN BIT(18) | |
345 | #define DWC3_DCTL_CRS BIT(17) | |
346 | #define DWC3_DCTL_CSS BIT(16) | |
80caf7d2 | 347 | |
ff3f0789 RQ |
348 | #define DWC3_DCTL_INITU2ENA BIT(12) |
349 | #define DWC3_DCTL_ACCEPTU2ENA BIT(11) | |
350 | #define DWC3_DCTL_INITU1ENA BIT(10) | |
351 | #define DWC3_DCTL_ACCEPTU1ENA BIT(9) | |
80caf7d2 | 352 | #define DWC3_DCTL_TSTCTRL_MASK (0xf << 1) |
72246da4 FB |
353 | |
354 | #define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5) | |
355 | #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK) | |
356 | ||
357 | #define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0)) | |
358 | #define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4)) | |
359 | #define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5)) | |
360 | #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6)) | |
361 | #define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8)) | |
362 | #define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10)) | |
363 | #define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11)) | |
364 | ||
365 | /* Device Event Enable Register */ | |
ff3f0789 RQ |
366 | #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN BIT(12) |
367 | #define DWC3_DEVTEN_EVNTOVERFLOWEN BIT(11) | |
368 | #define DWC3_DEVTEN_CMDCMPLTEN BIT(10) | |
369 | #define DWC3_DEVTEN_ERRTICERREN BIT(9) | |
370 | #define DWC3_DEVTEN_SOFEN BIT(7) | |
371 | #define DWC3_DEVTEN_EOPFEN BIT(6) | |
372 | #define DWC3_DEVTEN_HIBERNATIONREQEVTEN BIT(5) | |
373 | #define DWC3_DEVTEN_WKUPEVTEN BIT(4) | |
374 | #define DWC3_DEVTEN_ULSTCNGEN BIT(3) | |
375 | #define DWC3_DEVTEN_CONNECTDONEEN BIT(2) | |
376 | #define DWC3_DEVTEN_USBRSTEN BIT(1) | |
377 | #define DWC3_DEVTEN_DISCONNEVTEN BIT(0) | |
72246da4 FB |
378 | |
379 | /* Device Status Register */ | |
ff3f0789 | 380 | #define DWC3_DSTS_DCNRD BIT(29) |
2c61a8ef PZ |
381 | |
382 | /* This applies for core versions 1.87a and earlier */ | |
ff3f0789 | 383 | #define DWC3_DSTS_PWRUPREQ BIT(24) |
2c61a8ef PZ |
384 | |
385 | /* These apply for core versions 1.94a and later */ | |
ff3f0789 RQ |
386 | #define DWC3_DSTS_RSS BIT(25) |
387 | #define DWC3_DSTS_SSS BIT(24) | |
2c61a8ef | 388 | |
ff3f0789 RQ |
389 | #define DWC3_DSTS_COREIDLE BIT(23) |
390 | #define DWC3_DSTS_DEVCTRLHLT BIT(22) | |
72246da4 FB |
391 | |
392 | #define DWC3_DSTS_USBLNKST_MASK (0x0f << 18) | |
393 | #define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18) | |
394 | ||
ff3f0789 | 395 | #define DWC3_DSTS_RXFIFOEMPTY BIT(17) |
72246da4 | 396 | |
d05b8182 | 397 | #define DWC3_DSTS_SOFFN_MASK (0x3fff << 3) |
72246da4 FB |
398 | #define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3) |
399 | ||
400 | #define DWC3_DSTS_CONNECTSPD (7 << 0) | |
401 | ||
1f38f88a | 402 | #define DWC3_DSTS_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */ |
72246da4 FB |
403 | #define DWC3_DSTS_SUPERSPEED (4 << 0) |
404 | #define DWC3_DSTS_HIGHSPEED (0 << 0) | |
ff3f0789 | 405 | #define DWC3_DSTS_FULLSPEED BIT(0) |
72246da4 | 406 | #define DWC3_DSTS_LOWSPEED (2 << 0) |
72246da4 FB |
407 | |
408 | /* Device Generic Command Register */ | |
409 | #define DWC3_DGCMD_SET_LMP 0x01 | |
410 | #define DWC3_DGCMD_SET_PERIODIC_PAR 0x02 | |
411 | #define DWC3_DGCMD_XMIT_FUNCTION 0x03 | |
2c61a8ef PZ |
412 | |
413 | /* These apply for core versions 1.94a and later */ | |
414 | #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04 | |
415 | #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05 | |
416 | ||
72246da4 FB |
417 | #define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09 |
418 | #define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a | |
419 | #define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c | |
420 | #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10 | |
421 | ||
459e210c | 422 | #define DWC3_DGCMD_STATUS(n) (((n) >> 12) & 0x0F) |
ff3f0789 RQ |
423 | #define DWC3_DGCMD_CMDACT BIT(10) |
424 | #define DWC3_DGCMD_CMDIOC BIT(8) | |
2c61a8ef PZ |
425 | |
426 | /* Device Generic Command Parameter Register */ | |
ff3f0789 | 427 | #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT BIT(0) |
2c61a8ef PZ |
428 | #define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0) |
429 | #define DWC3_DGCMDPAR_RX_FIFO (0 << 5) | |
ff3f0789 | 430 | #define DWC3_DGCMDPAR_TX_FIFO BIT(5) |
2c61a8ef | 431 | #define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0) |
ff3f0789 | 432 | #define DWC3_DGCMDPAR_LOOPBACK_ENA BIT(0) |
b09bb642 | 433 | |
72246da4 FB |
434 | /* Device Endpoint Command Register */ |
435 | #define DWC3_DEPCMD_PARAM_SHIFT 16 | |
1d046793 | 436 | #define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT) |
835fadb4 | 437 | #define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f) |
459e210c | 438 | #define DWC3_DEPCMD_STATUS(x) (((x) >> 12) & 0x0F) |
ff3f0789 RQ |
439 | #define DWC3_DEPCMD_HIPRI_FORCERM BIT(11) |
440 | #define DWC3_DEPCMD_CLEARPENDIN BIT(11) | |
441 | #define DWC3_DEPCMD_CMDACT BIT(10) | |
442 | #define DWC3_DEPCMD_CMDIOC BIT(8) | |
72246da4 FB |
443 | |
444 | #define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0) | |
445 | #define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0) | |
446 | #define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0) | |
447 | #define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0) | |
448 | #define DWC3_DEPCMD_CLEARSTALL (0x05 << 0) | |
449 | #define DWC3_DEPCMD_SETSTALL (0x04 << 0) | |
2c61a8ef | 450 | /* This applies for core versions 1.90a and earlier */ |
72246da4 | 451 | #define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0) |
2c61a8ef PZ |
452 | /* This applies for core versions 1.94a and later */ |
453 | #define DWC3_DEPCMD_GETEPSTATE (0x03 << 0) | |
72246da4 FB |
454 | #define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0) |
455 | #define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0) | |
456 | ||
5999914f FB |
457 | #define DWC3_DEPCMD_CMD(x) ((x) & 0xf) |
458 | ||
72246da4 | 459 | /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */ |
ff3f0789 | 460 | #define DWC3_DALEPENA_EP(n) BIT(n) |
72246da4 FB |
461 | |
462 | #define DWC3_DEPCMD_TYPE_CONTROL 0 | |
463 | #define DWC3_DEPCMD_TYPE_ISOC 1 | |
464 | #define DWC3_DEPCMD_TYPE_BULK 2 | |
465 | #define DWC3_DEPCMD_TYPE_INTR 3 | |
466 | ||
cf40b86b JY |
467 | #define DWC3_DEV_IMOD_COUNT_SHIFT 16 |
468 | #define DWC3_DEV_IMOD_COUNT_MASK (0xffff << 16) | |
469 | #define DWC3_DEV_IMOD_INTERVAL_SHIFT 0 | |
470 | #define DWC3_DEV_IMOD_INTERVAL_MASK (0xffff << 0) | |
471 | ||
72246da4 FB |
472 | /* Structures */ |
473 | ||
f6bafc6a | 474 | struct dwc3_trb; |
72246da4 FB |
475 | |
476 | /** | |
477 | * struct dwc3_event_buffer - Software event buffer representation | |
72246da4 | 478 | * @buf: _THE_ buffer |
d9fa4c63 | 479 | * @cache: The buffer cache used in the threaded interrupt |
72246da4 | 480 | * @length: size of this buffer |
abed4118 | 481 | * @lpos: event offset |
60d04bbe | 482 | * @count: cache of last read event count register |
abed4118 | 483 | * @flags: flags related to this event buffer |
72246da4 FB |
484 | * @dma: dma_addr_t |
485 | * @dwc: pointer to DWC controller | |
486 | */ | |
487 | struct dwc3_event_buffer { | |
488 | void *buf; | |
d9fa4c63 | 489 | void *cache; |
72246da4 FB |
490 | unsigned length; |
491 | unsigned int lpos; | |
60d04bbe | 492 | unsigned int count; |
abed4118 FB |
493 | unsigned int flags; |
494 | ||
495 | #define DWC3_EVENT_PENDING BIT(0) | |
72246da4 FB |
496 | |
497 | dma_addr_t dma; | |
498 | ||
499 | struct dwc3 *dwc; | |
500 | }; | |
501 | ||
ff3f0789 RQ |
502 | #define DWC3_EP_FLAG_STALLED BIT(0) |
503 | #define DWC3_EP_FLAG_WEDGED BIT(1) | |
72246da4 FB |
504 | |
505 | #define DWC3_EP_DIRECTION_TX true | |
506 | #define DWC3_EP_DIRECTION_RX false | |
507 | ||
8495036e | 508 | #define DWC3_TRB_NUM 256 |
72246da4 FB |
509 | |
510 | /** | |
511 | * struct dwc3_ep - device side endpoint representation | |
512 | * @endpoint: usb endpoint | |
aa3342c8 FB |
513 | * @pending_list: list of pending requests for this endpoint |
514 | * @started_list: list of started requests on this endpoint | |
76a638f8 | 515 | * @wait_end_transfer: wait_queue_head_t for waiting on End Transfer complete |
74674cbf | 516 | * @lock: spinlock for endpoint request queue traversal |
2eb88016 | 517 | * @regs: pointer to first endpoint register |
72246da4 FB |
518 | * @trb_pool: array of transaction buffers |
519 | * @trb_pool_dma: dma address of @trb_pool | |
53fd8818 FB |
520 | * @trb_enqueue: enqueue 'pointer' into TRB array |
521 | * @trb_dequeue: dequeue 'pointer' into TRB array | |
72246da4 | 522 | * @dwc: pointer to DWC controller |
4cfcf876 | 523 | * @saved_state: ep state saved during hibernation |
72246da4 | 524 | * @flags: endpoint flags (wedged, stalled, ...) |
72246da4 FB |
525 | * @number: endpoint number (1 - 15) |
526 | * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK | |
b4996a86 | 527 | * @resource_index: Resource transfer index |
502a37b9 | 528 | * @frame_number: set to the frame number we want this transfer to start (ISOC) |
c75f52fb | 529 | * @interval: the interval on which the ISOC transfer is started |
68d34c8a FB |
530 | * @allocated_requests: number of requests allocated |
531 | * @queued_requests: number of requests queued for transfer | |
72246da4 FB |
532 | * @name: a human readable name e.g. ep1out-bulk |
533 | * @direction: true for TX, false for RX | |
879631aa | 534 | * @stream_capable: true when streams are enabled |
72246da4 FB |
535 | */ |
536 | struct dwc3_ep { | |
537 | struct usb_ep endpoint; | |
aa3342c8 FB |
538 | struct list_head pending_list; |
539 | struct list_head started_list; | |
72246da4 | 540 | |
76a638f8 BW |
541 | wait_queue_head_t wait_end_transfer; |
542 | ||
74674cbf | 543 | spinlock_t lock; |
2eb88016 FB |
544 | void __iomem *regs; |
545 | ||
f6bafc6a | 546 | struct dwc3_trb *trb_pool; |
72246da4 | 547 | dma_addr_t trb_pool_dma; |
72246da4 FB |
548 | struct dwc3 *dwc; |
549 | ||
4cfcf876 | 550 | u32 saved_state; |
72246da4 | 551 | unsigned flags; |
ff3f0789 RQ |
552 | #define DWC3_EP_ENABLED BIT(0) |
553 | #define DWC3_EP_STALL BIT(1) | |
554 | #define DWC3_EP_WEDGE BIT(2) | |
555 | #define DWC3_EP_BUSY BIT(4) | |
556 | #define DWC3_EP_PENDING_REQUEST BIT(5) | |
557 | #define DWC3_EP_MISSED_ISOC BIT(6) | |
558 | #define DWC3_EP_END_TRANSFER_PENDING BIT(7) | |
559 | #define DWC3_EP_TRANSFER_STARTED BIT(8) | |
72246da4 | 560 | |
984f66a6 | 561 | /* This last one is specific to EP0 */ |
ff3f0789 | 562 | #define DWC3_EP0_DIR_IN BIT(31) |
984f66a6 | 563 | |
c28f8259 FB |
564 | /* |
565 | * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will | |
566 | * use a u8 type here. If anybody decides to increase number of TRBs to | |
567 | * anything larger than 256 - I can't see why people would want to do | |
568 | * this though - then this type needs to be changed. | |
569 | * | |
570 | * By using u8 types we ensure that our % operator when incrementing | |
571 | * enqueue and dequeue get optimized away by the compiler. | |
572 | */ | |
573 | u8 trb_enqueue; | |
574 | u8 trb_dequeue; | |
575 | ||
72246da4 FB |
576 | u8 number; |
577 | u8 type; | |
b4996a86 | 578 | u8 resource_index; |
68d34c8a FB |
579 | u32 allocated_requests; |
580 | u32 queued_requests; | |
502a37b9 | 581 | u32 frame_number; |
72246da4 FB |
582 | u32 interval; |
583 | ||
584 | char name[20]; | |
585 | ||
586 | unsigned direction:1; | |
879631aa | 587 | unsigned stream_capable:1; |
72246da4 FB |
588 | }; |
589 | ||
590 | enum dwc3_phy { | |
591 | DWC3_PHY_UNKNOWN = 0, | |
592 | DWC3_PHY_USB3, | |
593 | DWC3_PHY_USB2, | |
594 | }; | |
595 | ||
b53c772d FB |
596 | enum dwc3_ep0_next { |
597 | DWC3_EP0_UNKNOWN = 0, | |
598 | DWC3_EP0_COMPLETE, | |
b53c772d FB |
599 | DWC3_EP0_NRDY_DATA, |
600 | DWC3_EP0_NRDY_STATUS, | |
601 | }; | |
602 | ||
72246da4 FB |
603 | enum dwc3_ep0_state { |
604 | EP0_UNCONNECTED = 0, | |
c7fcdeb2 FB |
605 | EP0_SETUP_PHASE, |
606 | EP0_DATA_PHASE, | |
607 | EP0_STATUS_PHASE, | |
72246da4 FB |
608 | }; |
609 | ||
610 | enum dwc3_link_state { | |
611 | /* In SuperSpeed */ | |
612 | DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */ | |
613 | DWC3_LINK_STATE_U1 = 0x01, | |
614 | DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */ | |
615 | DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */ | |
616 | DWC3_LINK_STATE_SS_DIS = 0x04, | |
617 | DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */ | |
618 | DWC3_LINK_STATE_SS_INACT = 0x06, | |
619 | DWC3_LINK_STATE_POLL = 0x07, | |
620 | DWC3_LINK_STATE_RECOV = 0x08, | |
621 | DWC3_LINK_STATE_HRESET = 0x09, | |
622 | DWC3_LINK_STATE_CMPLY = 0x0a, | |
623 | DWC3_LINK_STATE_LPBK = 0x0b, | |
2c61a8ef PZ |
624 | DWC3_LINK_STATE_RESET = 0x0e, |
625 | DWC3_LINK_STATE_RESUME = 0x0f, | |
72246da4 FB |
626 | DWC3_LINK_STATE_MASK = 0x0f, |
627 | }; | |
628 | ||
f6bafc6a FB |
629 | /* TRB Length, PCM and Status */ |
630 | #define DWC3_TRB_SIZE_MASK (0x00ffffff) | |
631 | #define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK) | |
632 | #define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24) | |
389f2828 | 633 | #define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28) |
f6bafc6a FB |
634 | |
635 | #define DWC3_TRBSTS_OK 0 | |
636 | #define DWC3_TRBSTS_MISSED_ISOC 1 | |
637 | #define DWC3_TRBSTS_SETUP_PENDING 2 | |
2c61a8ef | 638 | #define DWC3_TRB_STS_XFER_IN_PROG 4 |
f6bafc6a FB |
639 | |
640 | /* TRB Control */ | |
ff3f0789 RQ |
641 | #define DWC3_TRB_CTRL_HWO BIT(0) |
642 | #define DWC3_TRB_CTRL_LST BIT(1) | |
643 | #define DWC3_TRB_CTRL_CHN BIT(2) | |
644 | #define DWC3_TRB_CTRL_CSP BIT(3) | |
f6bafc6a | 645 | #define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4) |
ff3f0789 RQ |
646 | #define DWC3_TRB_CTRL_ISP_IMI BIT(10) |
647 | #define DWC3_TRB_CTRL_IOC BIT(11) | |
f6bafc6a FB |
648 | #define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14) |
649 | ||
b058f3e8 | 650 | #define DWC3_TRBCTL_TYPE(n) ((n) & (0x3f << 4)) |
f6bafc6a FB |
651 | #define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1) |
652 | #define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2) | |
653 | #define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3) | |
654 | #define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4) | |
655 | #define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5) | |
656 | #define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6) | |
657 | #define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7) | |
658 | #define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8) | |
72246da4 FB |
659 | |
660 | /** | |
f6bafc6a | 661 | * struct dwc3_trb - transfer request block (hw format) |
72246da4 FB |
662 | * @bpl: DW0-3 |
663 | * @bph: DW4-7 | |
664 | * @size: DW8-B | |
bfad65ee | 665 | * @ctrl: DWC-F |
72246da4 | 666 | */ |
f6bafc6a FB |
667 | struct dwc3_trb { |
668 | u32 bpl; | |
669 | u32 bph; | |
670 | u32 size; | |
671 | u32 ctrl; | |
72246da4 FB |
672 | } __packed; |
673 | ||
a3299499 | 674 | /** |
bfad65ee FB |
675 | * struct dwc3_hwparams - copy of HWPARAMS registers |
676 | * @hwparams0: GHWPARAMS0 | |
677 | * @hwparams1: GHWPARAMS1 | |
678 | * @hwparams2: GHWPARAMS2 | |
679 | * @hwparams3: GHWPARAMS3 | |
680 | * @hwparams4: GHWPARAMS4 | |
681 | * @hwparams5: GHWPARAMS5 | |
682 | * @hwparams6: GHWPARAMS6 | |
683 | * @hwparams7: GHWPARAMS7 | |
684 | * @hwparams8: GHWPARAMS8 | |
a3299499 FB |
685 | */ |
686 | struct dwc3_hwparams { | |
687 | u32 hwparams0; | |
688 | u32 hwparams1; | |
689 | u32 hwparams2; | |
690 | u32 hwparams3; | |
691 | u32 hwparams4; | |
692 | u32 hwparams5; | |
693 | u32 hwparams6; | |
694 | u32 hwparams7; | |
695 | u32 hwparams8; | |
696 | }; | |
697 | ||
0949e99b FB |
698 | /* HWPARAMS0 */ |
699 | #define DWC3_MODE(n) ((n) & 0x7) | |
700 | ||
457e84b6 FB |
701 | #define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8) |
702 | ||
0949e99b | 703 | /* HWPARAMS1 */ |
457e84b6 FB |
704 | #define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15) |
705 | ||
789451f6 FB |
706 | /* HWPARAMS3 */ |
707 | #define DWC3_NUM_IN_EPS_MASK (0x1f << 18) | |
708 | #define DWC3_NUM_EPS_MASK (0x3f << 12) | |
709 | #define DWC3_NUM_EPS(p) (((p)->hwparams3 & \ | |
710 | (DWC3_NUM_EPS_MASK)) >> 12) | |
711 | #define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \ | |
712 | (DWC3_NUM_IN_EPS_MASK)) >> 18) | |
713 | ||
457e84b6 FB |
714 | /* HWPARAMS7 */ |
715 | #define DWC3_RAM1_DEPTH(n) ((n) & 0xffff) | |
9f622b2a | 716 | |
5ef68c56 FB |
717 | /** |
718 | * struct dwc3_request - representation of a transfer request | |
719 | * @request: struct usb_request to be transferred | |
720 | * @list: a list_head used for request queueing | |
721 | * @dep: struct dwc3_ep owning this request | |
0b3e4af3 FB |
722 | * @sg: pointer to first incomplete sg |
723 | * @num_pending_sgs: counter to pending sgs | |
e62c5bc5 | 724 | * @remaining: amount of data remaining |
5ef68c56 FB |
725 | * @epnum: endpoint number to which this request refers |
726 | * @trb: pointer to struct dwc3_trb | |
727 | * @trb_dma: DMA address of @trb | |
c6267a51 | 728 | * @unaligned: true for OUT endpoints with length not divisible by maxp |
5ef68c56 FB |
729 | * @direction: IN or OUT direction flag |
730 | * @mapped: true when request has been dma-mapped | |
bfad65ee FB |
731 | * @started: request is started |
732 | * @zero: wants a ZLP | |
5ef68c56 | 733 | */ |
e0ce0b0a SAS |
734 | struct dwc3_request { |
735 | struct usb_request request; | |
736 | struct list_head list; | |
737 | struct dwc3_ep *dep; | |
0b3e4af3 | 738 | struct scatterlist *sg; |
e0ce0b0a | 739 | |
0b3e4af3 | 740 | unsigned num_pending_sgs; |
e62c5bc5 | 741 | unsigned remaining; |
e0ce0b0a | 742 | u8 epnum; |
f6bafc6a | 743 | struct dwc3_trb *trb; |
e0ce0b0a SAS |
744 | dma_addr_t trb_dma; |
745 | ||
c6267a51 | 746 | unsigned unaligned:1; |
e0ce0b0a SAS |
747 | unsigned direction:1; |
748 | unsigned mapped:1; | |
aa3342c8 | 749 | unsigned started:1; |
d6e5a549 | 750 | unsigned zero:1; |
e0ce0b0a SAS |
751 | }; |
752 | ||
2c61a8ef PZ |
753 | /* |
754 | * struct dwc3_scratchpad_array - hibernation scratchpad array | |
755 | * (format defined by hw) | |
756 | */ | |
757 | struct dwc3_scratchpad_array { | |
758 | __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS]; | |
759 | }; | |
760 | ||
72246da4 FB |
761 | /** |
762 | * struct dwc3 - representation of our controller | |
bfad65ee | 763 | * @drd_work: workqueue used for role swapping |
91db07dc | 764 | * @ep0_trb: trb which is used for the ctrl_req |
bfad65ee FB |
765 | * @bounce: address of bounce buffer |
766 | * @scratchbuf: address of scratch buffer | |
91db07dc | 767 | * @setup_buf: used while precessing STD USB requests |
bfad65ee FB |
768 | * @ep0_trb_addr: dma address of @ep0_trb |
769 | * @bounce_addr: dma address of @bounce | |
91db07dc | 770 | * @ep0_usb_req: dummy req used while handling STD USB requests |
0ffcaf37 | 771 | * @scratch_addr: dma address of scratchbuf |
bb014736 | 772 | * @ep0_in_setup: one control transfer is completed and enter setup phase |
72246da4 FB |
773 | * @lock: for synchronizing |
774 | * @dev: pointer to our struct device | |
bfad65ee | 775 | * @sysdev: pointer to the DMA-capable device |
d07e8819 | 776 | * @xhci: pointer to our xHCI child |
bfad65ee FB |
777 | * @xhci_resources: struct resources for our @xhci child |
778 | * @ev_buf: struct dwc3_event_buffer pointer | |
779 | * @eps: endpoint array | |
72246da4 FB |
780 | * @gadget: device side representation of the peripheral controller |
781 | * @gadget_driver: pointer to the gadget driver | |
782 | * @regs: base address for our registers | |
783 | * @regs_size: address space size | |
bcdb3272 | 784 | * @fladj: frame length adjustment |
3f308d17 | 785 | * @irq_gadget: peripheral controller's IRQ number |
0ffcaf37 | 786 | * @nr_scratch: number of scratch buffers |
fae2b904 | 787 | * @u1u2: only used on revisions <1.83a for workaround |
6c167fc9 | 788 | * @maximum_speed: maximum speed requested (mainly for testing purposes) |
72246da4 | 789 | * @revision: revision register contents |
a45c82b8 | 790 | * @dr_mode: requested mode of operation |
6b3261a2 | 791 | * @current_dr_role: current role of operation when in dual-role mode |
41ce1456 | 792 | * @desired_dr_role: desired role of operation when in dual-role mode |
9840354f RQ |
793 | * @edev: extcon handle |
794 | * @edev_nb: extcon notifier | |
32f2ed86 WW |
795 | * @hsphy_mode: UTMI phy mode, one of following: |
796 | * - USBPHY_INTERFACE_MODE_UTMI | |
797 | * - USBPHY_INTERFACE_MODE_UTMIW | |
51e1e7bc FB |
798 | * @usb2_phy: pointer to USB2 PHY |
799 | * @usb3_phy: pointer to USB3 PHY | |
57303488 KVA |
800 | * @usb2_generic_phy: pointer to USB2 PHY |
801 | * @usb3_generic_phy: pointer to USB3 PHY | |
88bc9d19 | 802 | * @ulpi: pointer to ulpi interface |
c12a0d86 | 803 | * @isoch_delay: wValue from Set Isochronous Delay request; |
865e09e7 FB |
804 | * @u2sel: parameter from Set SEL request. |
805 | * @u2pel: parameter from Set SEL request. | |
806 | * @u1sel: parameter from Set SEL request. | |
807 | * @u1pel: parameter from Set SEL request. | |
47d3946e | 808 | * @num_eps: number of endpoints |
b53c772d | 809 | * @ep0_next_event: hold the next expected event |
72246da4 FB |
810 | * @ep0state: state of endpoint zero |
811 | * @link_state: link state | |
812 | * @speed: device speed (super, high, full, low) | |
a3299499 | 813 | * @hwparams: copy of hwparams registers |
72246da4 | 814 | * @root: debugfs root folder pointer |
f2b685d5 FB |
815 | * @regset: debugfs pointer to regdump file |
816 | * @test_mode: true when we're entering a USB test mode | |
817 | * @test_mode_nr: test feature selector | |
80caf7d2 | 818 | * @lpm_nyet_threshold: LPM NYET response threshold |
460d098c | 819 | * @hird_threshold: HIRD threshold |
3e10a2ce | 820 | * @hsphy_interface: "utmi" or "ulpi" |
fc8bb91b | 821 | * @connected: true when we're connected to a host, false otherwise |
f2b685d5 FB |
822 | * @delayed_status: true when gadget driver asks for delayed status |
823 | * @ep0_bounced: true when we used bounce buffer | |
824 | * @ep0_expect_in: true when we expect a DATA IN transfer | |
81bc5599 | 825 | * @has_hibernation: true when dwc3 was configured with Hibernation |
d64ff406 | 826 | * @sysdev_is_parent: true when dwc3 device has a parent driver |
80caf7d2 HR |
827 | * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that |
828 | * there's now way for software to detect this in runtime. | |
460d098c HR |
829 | * @is_utmi_l1_suspend: the core asserts output signal |
830 | * 0 - utmi_sleep_n | |
831 | * 1 - utmi_l1_suspend_n | |
946bd579 | 832 | * @is_fpga: true when we are using the FPGA board |
fc8bb91b | 833 | * @pending_events: true when we have pending IRQs to be handled |
f2b685d5 | 834 | * @pullups_connected: true when Run/Stop bit is set |
f2b685d5 | 835 | * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround |
f2b685d5 | 836 | * @three_stage_setup: set if we perform a three phase setup |
eac68e8f | 837 | * @usb3_lpm_capable: set if hadrware supports Link Power Management |
3b81221a | 838 | * @disable_scramble_quirk: set if we enable the disable scramble quirk |
9a5b2f31 | 839 | * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk |
b5a65c40 | 840 | * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk |
df31f5b3 | 841 | * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk |
a2a1d0f5 | 842 | * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk |
41c06ffd | 843 | * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk |
fb67afca | 844 | * @lfps_filter_quirk: set if we enable LFPS filter quirk |
14f4ac53 | 845 | * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk |
59acfa20 | 846 | * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy |
0effe0a3 | 847 | * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy |
ec791d14 JY |
848 | * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG, |
849 | * disabling the suspend signal to the PHY. | |
bfad65ee | 850 | * @dis_rxdet_inp3_quirk: set if we disable Rx.Detect in P3 |
16199f33 WW |
851 | * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists |
852 | * in GUSB2PHYCFG, specify that USB2 PHY doesn't | |
853 | * provide a free-running PHY clock. | |
00fe081d WW |
854 | * @dis_del_phy_power_chg_quirk: set if we disable delay phy power |
855 | * change quirk. | |
65db7a0c WW |
856 | * @dis_tx_ipgap_linecheck_quirk: set if we disable u2mac linestate |
857 | * check during HS transmit. | |
6b6a0c9a HR |
858 | * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk |
859 | * @tx_de_emphasis: Tx de-emphasis value | |
860 | * 0 - -6dB de-emphasis | |
861 | * 1 - -3.5dB de-emphasis | |
862 | * 2 - No de-emphasis | |
863 | * 3 - Reserved | |
cf40b86b JY |
864 | * @imod_interval: set the interrupt moderation interval in 250ns |
865 | * increments or 0 to disable. | |
72246da4 FB |
866 | */ |
867 | struct dwc3 { | |
41ce1456 | 868 | struct work_struct drd_work; |
f6bafc6a | 869 | struct dwc3_trb *ep0_trb; |
905dc04e | 870 | void *bounce; |
0ffcaf37 | 871 | void *scratchbuf; |
72246da4 | 872 | u8 *setup_buf; |
72246da4 | 873 | dma_addr_t ep0_trb_addr; |
905dc04e | 874 | dma_addr_t bounce_addr; |
0ffcaf37 | 875 | dma_addr_t scratch_addr; |
e0ce0b0a | 876 | struct dwc3_request ep0_usb_req; |
bb014736 | 877 | struct completion ep0_in_setup; |
789451f6 | 878 | |
72246da4 FB |
879 | /* device lock */ |
880 | spinlock_t lock; | |
789451f6 | 881 | |
72246da4 | 882 | struct device *dev; |
d64ff406 | 883 | struct device *sysdev; |
72246da4 | 884 | |
d07e8819 | 885 | struct platform_device *xhci; |
51249dca | 886 | struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM]; |
d07e8819 | 887 | |
696c8b12 | 888 | struct dwc3_event_buffer *ev_buf; |
72246da4 FB |
889 | struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM]; |
890 | ||
891 | struct usb_gadget gadget; | |
892 | struct usb_gadget_driver *gadget_driver; | |
893 | ||
51e1e7bc FB |
894 | struct usb_phy *usb2_phy; |
895 | struct usb_phy *usb3_phy; | |
896 | ||
57303488 KVA |
897 | struct phy *usb2_generic_phy; |
898 | struct phy *usb3_generic_phy; | |
899 | ||
88bc9d19 HK |
900 | struct ulpi *ulpi; |
901 | ||
72246da4 FB |
902 | void __iomem *regs; |
903 | size_t regs_size; | |
904 | ||
a45c82b8 | 905 | enum usb_dr_mode dr_mode; |
6b3261a2 | 906 | u32 current_dr_role; |
41ce1456 | 907 | u32 desired_dr_role; |
9840354f RQ |
908 | struct extcon_dev *edev; |
909 | struct notifier_block edev_nb; | |
32f2ed86 | 910 | enum usb_phy_interface hsphy_mode; |
a45c82b8 | 911 | |
bcdb3272 | 912 | u32 fladj; |
3f308d17 | 913 | u32 irq_gadget; |
0ffcaf37 | 914 | u32 nr_scratch; |
fae2b904 | 915 | u32 u1u2; |
6c167fc9 | 916 | u32 maximum_speed; |
690fb371 JY |
917 | |
918 | /* | |
919 | * All 3.1 IP version constants are greater than the 3.0 IP | |
920 | * version constants. This works for most version checks in | |
921 | * dwc3. However, in the future, this may not apply as | |
922 | * features may be developed on newer versions of the 3.0 IP | |
923 | * that are not in the 3.1 IP. | |
924 | */ | |
72246da4 FB |
925 | u32 revision; |
926 | ||
927 | #define DWC3_REVISION_173A 0x5533173a | |
928 | #define DWC3_REVISION_175A 0x5533175a | |
929 | #define DWC3_REVISION_180A 0x5533180a | |
930 | #define DWC3_REVISION_183A 0x5533183a | |
931 | #define DWC3_REVISION_185A 0x5533185a | |
2c61a8ef | 932 | #define DWC3_REVISION_187A 0x5533187a |
72246da4 FB |
933 | #define DWC3_REVISION_188A 0x5533188a |
934 | #define DWC3_REVISION_190A 0x5533190a | |
2c61a8ef | 935 | #define DWC3_REVISION_194A 0x5533194a |
1522d703 FB |
936 | #define DWC3_REVISION_200A 0x5533200a |
937 | #define DWC3_REVISION_202A 0x5533202a | |
938 | #define DWC3_REVISION_210A 0x5533210a | |
939 | #define DWC3_REVISION_220A 0x5533220a | |
7ac6a593 FB |
940 | #define DWC3_REVISION_230A 0x5533230a |
941 | #define DWC3_REVISION_240A 0x5533240a | |
942 | #define DWC3_REVISION_250A 0x5533250a | |
dbf5aaf7 FB |
943 | #define DWC3_REVISION_260A 0x5533260a |
944 | #define DWC3_REVISION_270A 0x5533270a | |
945 | #define DWC3_REVISION_280A 0x5533280a | |
0bb39ca1 | 946 | #define DWC3_REVISION_290A 0x5533290a |
512e4757 JY |
947 | #define DWC3_REVISION_300A 0x5533300a |
948 | #define DWC3_REVISION_310A 0x5533310a | |
72246da4 | 949 | |
690fb371 JY |
950 | /* |
951 | * NOTICE: we're using bit 31 as a "is usb 3.1" flag. This is really | |
952 | * just so dwc31 revisions are always larger than dwc3. | |
953 | */ | |
954 | #define DWC3_REVISION_IS_DWC31 0x80000000 | |
e77c5614 | 955 | #define DWC3_USB31_REVISION_110A (0x3131302a | DWC3_REVISION_IS_DWC31) |
cf40b86b | 956 | #define DWC3_USB31_REVISION_120A (0x3132302a | DWC3_REVISION_IS_DWC31) |
690fb371 | 957 | |
b53c772d | 958 | enum dwc3_ep0_next ep0_next_event; |
72246da4 FB |
959 | enum dwc3_ep0_state ep0state; |
960 | enum dwc3_link_state link_state; | |
72246da4 | 961 | |
c12a0d86 | 962 | u16 isoch_delay; |
865e09e7 FB |
963 | u16 u2sel; |
964 | u16 u2pel; | |
965 | u8 u1sel; | |
966 | u8 u1pel; | |
967 | ||
72246da4 | 968 | u8 speed; |
865e09e7 | 969 | |
47d3946e | 970 | u8 num_eps; |
789451f6 | 971 | |
a3299499 | 972 | struct dwc3_hwparams hwparams; |
72246da4 | 973 | struct dentry *root; |
d7668024 | 974 | struct debugfs_regset32 *regset; |
3b637367 GC |
975 | |
976 | u8 test_mode; | |
977 | u8 test_mode_nr; | |
80caf7d2 | 978 | u8 lpm_nyet_threshold; |
460d098c | 979 | u8 hird_threshold; |
f2b685d5 | 980 | |
3e10a2ce HK |
981 | const char *hsphy_interface; |
982 | ||
fc8bb91b | 983 | unsigned connected:1; |
f2b685d5 FB |
984 | unsigned delayed_status:1; |
985 | unsigned ep0_bounced:1; | |
986 | unsigned ep0_expect_in:1; | |
81bc5599 | 987 | unsigned has_hibernation:1; |
d64ff406 | 988 | unsigned sysdev_is_parent:1; |
80caf7d2 | 989 | unsigned has_lpm_erratum:1; |
460d098c | 990 | unsigned is_utmi_l1_suspend:1; |
946bd579 | 991 | unsigned is_fpga:1; |
fc8bb91b | 992 | unsigned pending_events:1; |
f2b685d5 | 993 | unsigned pullups_connected:1; |
f2b685d5 | 994 | unsigned setup_packet_pending:1; |
f2b685d5 | 995 | unsigned three_stage_setup:1; |
eac68e8f | 996 | unsigned usb3_lpm_capable:1; |
3b81221a HR |
997 | |
998 | unsigned disable_scramble_quirk:1; | |
9a5b2f31 | 999 | unsigned u2exit_lfps_quirk:1; |
b5a65c40 | 1000 | unsigned u2ss_inp3_quirk:1; |
df31f5b3 | 1001 | unsigned req_p1p2p3_quirk:1; |
a2a1d0f5 | 1002 | unsigned del_p1p2p3_quirk:1; |
41c06ffd | 1003 | unsigned del_phy_power_chg_quirk:1; |
fb67afca | 1004 | unsigned lfps_filter_quirk:1; |
14f4ac53 | 1005 | unsigned rx_detect_poll_quirk:1; |
59acfa20 | 1006 | unsigned dis_u3_susphy_quirk:1; |
0effe0a3 | 1007 | unsigned dis_u2_susphy_quirk:1; |
ec791d14 | 1008 | unsigned dis_enblslpm_quirk:1; |
e58dd357 | 1009 | unsigned dis_rxdet_inp3_quirk:1; |
16199f33 | 1010 | unsigned dis_u2_freeclk_exists_quirk:1; |
00fe081d | 1011 | unsigned dis_del_phy_power_chg_quirk:1; |
65db7a0c | 1012 | unsigned dis_tx_ipgap_linecheck_quirk:1; |
6b6a0c9a HR |
1013 | |
1014 | unsigned tx_de_emphasis_quirk:1; | |
1015 | unsigned tx_de_emphasis:2; | |
cf40b86b JY |
1016 | |
1017 | u16 imod_interval; | |
72246da4 FB |
1018 | }; |
1019 | ||
41ce1456 | 1020 | #define work_to_dwc(w) (container_of((w), struct dwc3, drd_work)) |
72246da4 | 1021 | |
72246da4 FB |
1022 | /* -------------------------------------------------------------------------- */ |
1023 | ||
1024 | struct dwc3_event_type { | |
1025 | u32 is_devspec:1; | |
1974d494 HR |
1026 | u32 type:7; |
1027 | u32 reserved8_31:24; | |
72246da4 FB |
1028 | } __packed; |
1029 | ||
1030 | #define DWC3_DEPEVT_XFERCOMPLETE 0x01 | |
1031 | #define DWC3_DEPEVT_XFERINPROGRESS 0x02 | |
1032 | #define DWC3_DEPEVT_XFERNOTREADY 0x03 | |
1033 | #define DWC3_DEPEVT_RXTXFIFOEVT 0x04 | |
1034 | #define DWC3_DEPEVT_STREAMEVT 0x06 | |
1035 | #define DWC3_DEPEVT_EPCMDCMPLT 0x07 | |
1036 | ||
1037 | /** | |
1038 | * struct dwc3_event_depvt - Device Endpoint Events | |
1039 | * @one_bit: indicates this is an endpoint event (not used) | |
1040 | * @endpoint_number: number of the endpoint | |
1041 | * @endpoint_event: The event we have: | |
1042 | * 0x00 - Reserved | |
1043 | * 0x01 - XferComplete | |
1044 | * 0x02 - XferInProgress | |
1045 | * 0x03 - XferNotReady | |
1046 | * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun) | |
1047 | * 0x05 - Reserved | |
1048 | * 0x06 - StreamEvt | |
1049 | * 0x07 - EPCmdCmplt | |
1050 | * @reserved11_10: Reserved, don't use. | |
1051 | * @status: Indicates the status of the event. Refer to databook for | |
1052 | * more information. | |
1053 | * @parameters: Parameters of the current event. Refer to databook for | |
1054 | * more information. | |
1055 | */ | |
1056 | struct dwc3_event_depevt { | |
1057 | u32 one_bit:1; | |
1058 | u32 endpoint_number:5; | |
1059 | u32 endpoint_event:4; | |
1060 | u32 reserved11_10:2; | |
1061 | u32 status:4; | |
40aa41fb FB |
1062 | |
1063 | /* Within XferNotReady */ | |
ff3f0789 | 1064 | #define DEPEVT_STATUS_TRANSFER_ACTIVE BIT(3) |
40aa41fb FB |
1065 | |
1066 | /* Within XferComplete */ | |
ff3f0789 RQ |
1067 | #define DEPEVT_STATUS_BUSERR BIT(0) |
1068 | #define DEPEVT_STATUS_SHORT BIT(1) | |
1069 | #define DEPEVT_STATUS_IOC BIT(2) | |
1070 | #define DEPEVT_STATUS_LST BIT(3) | |
dc137f01 | 1071 | |
879631aa FB |
1072 | /* Stream event only */ |
1073 | #define DEPEVT_STREAMEVT_FOUND 1 | |
1074 | #define DEPEVT_STREAMEVT_NOTFOUND 2 | |
1075 | ||
dc137f01 | 1076 | /* Control-only Status */ |
dc137f01 FB |
1077 | #define DEPEVT_STATUS_CONTROL_DATA 1 |
1078 | #define DEPEVT_STATUS_CONTROL_STATUS 2 | |
45a2af2f | 1079 | #define DEPEVT_STATUS_CONTROL_PHASE(n) ((n) & 3) |
dc137f01 | 1080 | |
7b9cc7a2 KL |
1081 | /* In response to Start Transfer */ |
1082 | #define DEPEVT_TRANSFER_NO_RESOURCE 1 | |
1083 | #define DEPEVT_TRANSFER_BUS_EXPIRY 2 | |
1084 | ||
72246da4 | 1085 | u32 parameters:16; |
76a638f8 BW |
1086 | |
1087 | /* For Command Complete Events */ | |
1088 | #define DEPEVT_PARAMETER_CMD(n) (((n) & (0xf << 8)) >> 8) | |
72246da4 FB |
1089 | } __packed; |
1090 | ||
1091 | /** | |
1092 | * struct dwc3_event_devt - Device Events | |
1093 | * @one_bit: indicates this is a non-endpoint event (not used) | |
1094 | * @device_event: indicates it's a device event. Should read as 0x00 | |
1095 | * @type: indicates the type of device event. | |
1096 | * 0 - DisconnEvt | |
1097 | * 1 - USBRst | |
1098 | * 2 - ConnectDone | |
1099 | * 3 - ULStChng | |
1100 | * 4 - WkUpEvt | |
1101 | * 5 - Reserved | |
1102 | * 6 - EOPF | |
1103 | * 7 - SOF | |
1104 | * 8 - Reserved | |
1105 | * 9 - ErrticErr | |
1106 | * 10 - CmdCmplt | |
1107 | * 11 - EvntOverflow | |
1108 | * 12 - VndrDevTstRcved | |
1109 | * @reserved15_12: Reserved, not used | |
1110 | * @event_info: Information about this event | |
06f9b6e5 | 1111 | * @reserved31_25: Reserved, not used |
72246da4 FB |
1112 | */ |
1113 | struct dwc3_event_devt { | |
1114 | u32 one_bit:1; | |
1115 | u32 device_event:7; | |
1116 | u32 type:4; | |
1117 | u32 reserved15_12:4; | |
06f9b6e5 HR |
1118 | u32 event_info:9; |
1119 | u32 reserved31_25:7; | |
72246da4 FB |
1120 | } __packed; |
1121 | ||
1122 | /** | |
1123 | * struct dwc3_event_gevt - Other Core Events | |
1124 | * @one_bit: indicates this is a non-endpoint event (not used) | |
1125 | * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event. | |
1126 | * @phy_port_number: self-explanatory | |
1127 | * @reserved31_12: Reserved, not used. | |
1128 | */ | |
1129 | struct dwc3_event_gevt { | |
1130 | u32 one_bit:1; | |
1131 | u32 device_event:7; | |
1132 | u32 phy_port_number:4; | |
1133 | u32 reserved31_12:20; | |
1134 | } __packed; | |
1135 | ||
1136 | /** | |
1137 | * union dwc3_event - representation of Event Buffer contents | |
1138 | * @raw: raw 32-bit event | |
1139 | * @type: the type of the event | |
1140 | * @depevt: Device Endpoint Event | |
1141 | * @devt: Device Event | |
1142 | * @gevt: Global Event | |
1143 | */ | |
1144 | union dwc3_event { | |
1145 | u32 raw; | |
1146 | struct dwc3_event_type type; | |
1147 | struct dwc3_event_depevt depevt; | |
1148 | struct dwc3_event_devt devt; | |
1149 | struct dwc3_event_gevt gevt; | |
1150 | }; | |
1151 | ||
61018305 FB |
1152 | /** |
1153 | * struct dwc3_gadget_ep_cmd_params - representation of endpoint command | |
1154 | * parameters | |
1155 | * @param2: third parameter | |
1156 | * @param1: second parameter | |
1157 | * @param0: first parameter | |
1158 | */ | |
1159 | struct dwc3_gadget_ep_cmd_params { | |
1160 | u32 param2; | |
1161 | u32 param1; | |
1162 | u32 param0; | |
1163 | }; | |
1164 | ||
72246da4 FB |
1165 | /* |
1166 | * DWC3 Features to be used as Driver Data | |
1167 | */ | |
1168 | ||
1169 | #define DWC3_HAS_PERIPHERAL BIT(0) | |
1170 | #define DWC3_HAS_XHCI BIT(1) | |
1171 | #define DWC3_HAS_OTG BIT(3) | |
1172 | ||
d07e8819 | 1173 | /* prototypes */ |
3140e8cb | 1174 | void dwc3_set_mode(struct dwc3 *dwc, u32 mode); |
cf6d867d | 1175 | u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type); |
3140e8cb | 1176 | |
a987a906 JY |
1177 | /* check whether we are on the DWC_usb3 core */ |
1178 | static inline bool dwc3_is_usb3(struct dwc3 *dwc) | |
1179 | { | |
1180 | return !(dwc->revision & DWC3_REVISION_IS_DWC31); | |
1181 | } | |
1182 | ||
c4137a9c JY |
1183 | /* check whether we are on the DWC_usb31 core */ |
1184 | static inline bool dwc3_is_usb31(struct dwc3 *dwc) | |
1185 | { | |
1186 | return !!(dwc->revision & DWC3_REVISION_IS_DWC31); | |
1187 | } | |
1188 | ||
cf40b86b JY |
1189 | bool dwc3_has_imod(struct dwc3 *dwc); |
1190 | ||
388e5c51 | 1191 | #if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE) |
d07e8819 FB |
1192 | int dwc3_host_init(struct dwc3 *dwc); |
1193 | void dwc3_host_exit(struct dwc3 *dwc); | |
388e5c51 VG |
1194 | #else |
1195 | static inline int dwc3_host_init(struct dwc3 *dwc) | |
1196 | { return 0; } | |
1197 | static inline void dwc3_host_exit(struct dwc3 *dwc) | |
1198 | { } | |
1199 | #endif | |
1200 | ||
1201 | #if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE) | |
f80b45e7 FB |
1202 | int dwc3_gadget_init(struct dwc3 *dwc); |
1203 | void dwc3_gadget_exit(struct dwc3 *dwc); | |
61018305 FB |
1204 | int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode); |
1205 | int dwc3_gadget_get_link_state(struct dwc3 *dwc); | |
1206 | int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state); | |
2cd4718d FB |
1207 | int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd, |
1208 | struct dwc3_gadget_ep_cmd_params *params); | |
3ece0ec4 | 1209 | int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param); |
388e5c51 VG |
1210 | #else |
1211 | static inline int dwc3_gadget_init(struct dwc3 *dwc) | |
1212 | { return 0; } | |
1213 | static inline void dwc3_gadget_exit(struct dwc3 *dwc) | |
1214 | { } | |
61018305 FB |
1215 | static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode) |
1216 | { return 0; } | |
1217 | static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc) | |
1218 | { return 0; } | |
1219 | static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc, | |
1220 | enum dwc3_link_state state) | |
1221 | { return 0; } | |
1222 | ||
2cd4718d FB |
1223 | static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd, |
1224 | struct dwc3_gadget_ep_cmd_params *params) | |
61018305 FB |
1225 | { return 0; } |
1226 | static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc, | |
1227 | int cmd, u32 param) | |
1228 | { return 0; } | |
388e5c51 | 1229 | #endif |
f80b45e7 | 1230 | |
9840354f RQ |
1231 | #if IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE) |
1232 | int dwc3_drd_init(struct dwc3 *dwc); | |
1233 | void dwc3_drd_exit(struct dwc3 *dwc); | |
1234 | #else | |
1235 | static inline int dwc3_drd_init(struct dwc3 *dwc) | |
1236 | { return 0; } | |
1237 | static inline void dwc3_drd_exit(struct dwc3 *dwc) | |
1238 | { } | |
1239 | #endif | |
1240 | ||
7415f17c FB |
1241 | /* power management interface */ |
1242 | #if !IS_ENABLED(CONFIG_USB_DWC3_HOST) | |
7415f17c FB |
1243 | int dwc3_gadget_suspend(struct dwc3 *dwc); |
1244 | int dwc3_gadget_resume(struct dwc3 *dwc); | |
fc8bb91b | 1245 | void dwc3_gadget_process_pending_events(struct dwc3 *dwc); |
7415f17c | 1246 | #else |
7415f17c FB |
1247 | static inline int dwc3_gadget_suspend(struct dwc3 *dwc) |
1248 | { | |
1249 | return 0; | |
1250 | } | |
1251 | ||
1252 | static inline int dwc3_gadget_resume(struct dwc3 *dwc) | |
1253 | { | |
1254 | return 0; | |
1255 | } | |
fc8bb91b FB |
1256 | |
1257 | static inline void dwc3_gadget_process_pending_events(struct dwc3 *dwc) | |
1258 | { | |
1259 | } | |
7415f17c FB |
1260 | #endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */ |
1261 | ||
88bc9d19 HK |
1262 | #if IS_ENABLED(CONFIG_USB_DWC3_ULPI) |
1263 | int dwc3_ulpi_init(struct dwc3 *dwc); | |
1264 | void dwc3_ulpi_exit(struct dwc3 *dwc); | |
1265 | #else | |
1266 | static inline int dwc3_ulpi_init(struct dwc3 *dwc) | |
1267 | { return 0; } | |
1268 | static inline void dwc3_ulpi_exit(struct dwc3 *dwc) | |
1269 | { } | |
1270 | #endif | |
1271 | ||
72246da4 | 1272 | #endif /* __DRIVERS_USB_DWC3_CORE_H */ |