]> git.proxmox.com Git - mirror_ubuntu-focal-kernel.git/blame - drivers/usb/dwc3/core.h
usb: dwc3: gadget: don't enable LPM early
[mirror_ubuntu-focal-kernel.git] / drivers / usb / dwc3 / core.h
CommitLineData
72246da4
FB
1/**
2 * core.h - DesignWare USB3 DRD Core Header
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
72246da4
FB
5 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
5945f789
FB
9 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
72246da4 12 *
5945f789
FB
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
72246da4
FB
17 */
18
19#ifndef __DRIVERS_USB_DWC3_CORE_H
20#define __DRIVERS_USB_DWC3_CORE_H
21
22#include <linux/device.h>
23#include <linux/spinlock.h>
d07e8819 24#include <linux/ioport.h>
72246da4
FB
25#include <linux/list.h>
26#include <linux/dma-mapping.h>
27#include <linux/mm.h>
28#include <linux/debugfs.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
a45c82b8 32#include <linux/usb/otg.h>
72246da4
FB
33
34/* Global constants */
3ef35faf 35#define DWC3_EP0_BOUNCE_SIZE 512
72246da4 36#define DWC3_ENDPOINTS_NUM 32
51249dca 37#define DWC3_XHCI_RESOURCES_NUM 2
72246da4 38
5da93478
FB
39#define DWC3_EVENT_SIZE 4 /* bytes */
40#define DWC3_EVENT_MAX_NUM 64 /* 2 events/endpoint */
41#define DWC3_EVENT_BUFFERS_SIZE (DWC3_EVENT_SIZE * DWC3_EVENT_MAX_NUM)
72246da4
FB
42#define DWC3_EVENT_TYPE_MASK 0xfe
43
44#define DWC3_EVENT_TYPE_DEV 0
45#define DWC3_EVENT_TYPE_CARKIT 3
46#define DWC3_EVENT_TYPE_I2C 4
47
48#define DWC3_DEVICE_EVENT_DISCONNECT 0
49#define DWC3_DEVICE_EVENT_RESET 1
50#define DWC3_DEVICE_EVENT_CONNECT_DONE 2
51#define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3
52#define DWC3_DEVICE_EVENT_WAKEUP 4
2c61a8ef 53#define DWC3_DEVICE_EVENT_HIBER_REQ 5
72246da4
FB
54#define DWC3_DEVICE_EVENT_EOPF 6
55#define DWC3_DEVICE_EVENT_SOF 7
56#define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9
57#define DWC3_DEVICE_EVENT_CMD_CMPL 10
58#define DWC3_DEVICE_EVENT_OVERFLOW 11
59
60#define DWC3_GEVNTCOUNT_MASK 0xfffc
61#define DWC3_GSNPSID_MASK 0xffff0000
62#define DWC3_GSNPSREV_MASK 0xffff
63
51249dca
IS
64/* DWC3 registers memory space boundries */
65#define DWC3_XHCI_REGS_START 0x0
66#define DWC3_XHCI_REGS_END 0x7fff
67#define DWC3_GLOBALS_REGS_START 0xc100
68#define DWC3_GLOBALS_REGS_END 0xc6ff
69#define DWC3_DEVICE_REGS_START 0xc700
70#define DWC3_DEVICE_REGS_END 0xcbff
71#define DWC3_OTG_REGS_START 0xcc00
72#define DWC3_OTG_REGS_END 0xccff
73
72246da4
FB
74/* Global Registers */
75#define DWC3_GSBUSCFG0 0xc100
76#define DWC3_GSBUSCFG1 0xc104
77#define DWC3_GTXTHRCFG 0xc108
78#define DWC3_GRXTHRCFG 0xc10c
79#define DWC3_GCTL 0xc110
80#define DWC3_GEVTEN 0xc114
81#define DWC3_GSTS 0xc118
82#define DWC3_GSNPSID 0xc120
83#define DWC3_GGPIO 0xc124
84#define DWC3_GUID 0xc128
85#define DWC3_GUCTL 0xc12c
86#define DWC3_GBUSERRADDR0 0xc130
87#define DWC3_GBUSERRADDR1 0xc134
88#define DWC3_GPRTBIMAP0 0xc138
89#define DWC3_GPRTBIMAP1 0xc13c
90#define DWC3_GHWPARAMS0 0xc140
91#define DWC3_GHWPARAMS1 0xc144
92#define DWC3_GHWPARAMS2 0xc148
93#define DWC3_GHWPARAMS3 0xc14c
94#define DWC3_GHWPARAMS4 0xc150
95#define DWC3_GHWPARAMS5 0xc154
96#define DWC3_GHWPARAMS6 0xc158
97#define DWC3_GHWPARAMS7 0xc15c
98#define DWC3_GDBGFIFOSPACE 0xc160
99#define DWC3_GDBGLTSSM 0xc164
100#define DWC3_GPRTBIMAP_HS0 0xc180
101#define DWC3_GPRTBIMAP_HS1 0xc184
102#define DWC3_GPRTBIMAP_FS0 0xc188
103#define DWC3_GPRTBIMAP_FS1 0xc18c
104
105#define DWC3_GUSB2PHYCFG(n) (0xc200 + (n * 0x04))
106#define DWC3_GUSB2I2CCTL(n) (0xc240 + (n * 0x04))
107
108#define DWC3_GUSB2PHYACC(n) (0xc280 + (n * 0x04))
109
110#define DWC3_GUSB3PIPECTL(n) (0xc2c0 + (n * 0x04))
111
112#define DWC3_GTXFIFOSIZ(n) (0xc300 + (n * 0x04))
113#define DWC3_GRXFIFOSIZ(n) (0xc380 + (n * 0x04))
114
115#define DWC3_GEVNTADRLO(n) (0xc400 + (n * 0x10))
116#define DWC3_GEVNTADRHI(n) (0xc404 + (n * 0x10))
117#define DWC3_GEVNTSIZ(n) (0xc408 + (n * 0x10))
118#define DWC3_GEVNTCOUNT(n) (0xc40c + (n * 0x10))
119
120#define DWC3_GHWPARAMS8 0xc600
121
122/* Device Registers */
123#define DWC3_DCFG 0xc700
124#define DWC3_DCTL 0xc704
125#define DWC3_DEVTEN 0xc708
126#define DWC3_DSTS 0xc70c
127#define DWC3_DGCMDPAR 0xc710
128#define DWC3_DGCMD 0xc714
129#define DWC3_DALEPENA 0xc720
130#define DWC3_DEPCMDPAR2(n) (0xc800 + (n * 0x10))
131#define DWC3_DEPCMDPAR1(n) (0xc804 + (n * 0x10))
132#define DWC3_DEPCMDPAR0(n) (0xc808 + (n * 0x10))
133#define DWC3_DEPCMD(n) (0xc80c + (n * 0x10))
134
135/* OTG Registers */
136#define DWC3_OCFG 0xcc00
137#define DWC3_OCTL 0xcc04
d4436c3a
GC
138#define DWC3_OEVT 0xcc08
139#define DWC3_OEVTEN 0xcc0C
140#define DWC3_OSTS 0xcc10
72246da4
FB
141
142/* Bit fields */
143
144/* Global Configuration Register */
1d046793 145#define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19)
f4aadbe4 146#define DWC3_GCTL_U2RSTECN (1 << 16)
1d046793 147#define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6)
72246da4
FB
148#define DWC3_GCTL_CLK_BUS (0)
149#define DWC3_GCTL_CLK_PIPE (1)
150#define DWC3_GCTL_CLK_PIPEHALF (2)
151#define DWC3_GCTL_CLK_MASK (3)
152
0b9fe32d 153#define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12)
1d046793 154#define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12)
72246da4
FB
155#define DWC3_GCTL_PRTCAP_HOST 1
156#define DWC3_GCTL_PRTCAP_DEVICE 2
157#define DWC3_GCTL_PRTCAP_OTG 3
158
2c61a8ef
PZ
159#define DWC3_GCTL_CORESOFTRESET (1 << 11)
160#define DWC3_GCTL_SCALEDOWN(n) ((n) << 4)
161#define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3)
162#define DWC3_GCTL_DISSCRAMBLE (1 << 3)
163#define DWC3_GCTL_GBLHIBERNATIONEN (1 << 1)
164#define DWC3_GCTL_DSBLCLKGTNG (1 << 0)
72246da4
FB
165
166/* Global USB2 PHY Configuration Register */
2c61a8ef
PZ
167#define DWC3_GUSB2PHYCFG_PHYSOFTRST (1 << 31)
168#define DWC3_GUSB2PHYCFG_SUSPHY (1 << 6)
72246da4
FB
169
170/* Global USB3 PIPE Control Register */
2c61a8ef
PZ
171#define DWC3_GUSB3PIPECTL_PHYSOFTRST (1 << 31)
172#define DWC3_GUSB3PIPECTL_SUSPHY (1 << 17)
72246da4 173
457e84b6 174/* Global TX Fifo Size Register */
2c61a8ef
PZ
175#define DWC3_GTXFIFOSIZ_TXFDEF(n) ((n) & 0xffff)
176#define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000)
457e84b6 177
aabb7075 178/* Global HWPARAMS1 Register */
1d046793 179#define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24)
aabb7075
FB
180#define DWC3_GHWPARAMS1_EN_PWROPT_NO 0
181#define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1
2c61a8ef
PZ
182#define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2
183#define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24)
184#define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3)
185
186/* Global HWPARAMS4 Register */
187#define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13)
188#define DWC3_MAX_HIBER_SCRATCHBUFS 15
aabb7075 189
72246da4
FB
190/* Device Configuration Register */
191#define DWC3_DCFG_DEVADDR(addr) ((addr) << 3)
192#define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f)
193
194#define DWC3_DCFG_SPEED_MASK (7 << 0)
195#define DWC3_DCFG_SUPERSPEED (4 << 0)
196#define DWC3_DCFG_HIGHSPEED (0 << 0)
197#define DWC3_DCFG_FULLSPEED2 (1 << 0)
198#define DWC3_DCFG_LOWSPEED (2 << 0)
199#define DWC3_DCFG_FULLSPEED1 (3 << 0)
200
2c61a8ef
PZ
201#define DWC3_DCFG_LPM_CAP (1 << 22)
202
72246da4
FB
203/* Device Control Register */
204#define DWC3_DCTL_RUN_STOP (1 << 31)
205#define DWC3_DCTL_CSFTRST (1 << 30)
206#define DWC3_DCTL_LSFTRST (1 << 29)
207
208#define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24)
7e39b817 209#define DWC3_DCTL_HIRD_THRES(n) ((n) << 24)
72246da4
FB
210
211#define DWC3_DCTL_APPL1RES (1 << 23)
212
2c61a8ef
PZ
213/* These apply for core versions 1.87a and earlier */
214#define DWC3_DCTL_TRGTULST_MASK (0x0f << 17)
215#define DWC3_DCTL_TRGTULST(n) ((n) << 17)
216#define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2))
217#define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3))
218#define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4))
219#define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5))
220#define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6))
221
222/* These apply for core versions 1.94a and later */
223#define DWC3_DCTL_KEEP_CONNECT (1 << 19)
224#define DWC3_DCTL_L1_HIBER_EN (1 << 18)
225#define DWC3_DCTL_CRS (1 << 17)
226#define DWC3_DCTL_CSS (1 << 16)
8db7ed15 227
72246da4
FB
228#define DWC3_DCTL_INITU2ENA (1 << 12)
229#define DWC3_DCTL_ACCEPTU2ENA (1 << 11)
230#define DWC3_DCTL_INITU1ENA (1 << 10)
231#define DWC3_DCTL_ACCEPTU1ENA (1 << 9)
232#define DWC3_DCTL_TSTCTRL_MASK (0xf << 1)
233
234#define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5)
235#define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK)
236
237#define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0))
238#define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4))
239#define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5))
240#define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6))
241#define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8))
242#define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10))
243#define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11))
244
245/* Device Event Enable Register */
246#define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN (1 << 12)
247#define DWC3_DEVTEN_EVNTOVERFLOWEN (1 << 11)
248#define DWC3_DEVTEN_CMDCMPLTEN (1 << 10)
249#define DWC3_DEVTEN_ERRTICERREN (1 << 9)
250#define DWC3_DEVTEN_SOFEN (1 << 7)
251#define DWC3_DEVTEN_EOPFEN (1 << 6)
2c61a8ef 252#define DWC3_DEVTEN_HIBERNATIONREQEVTEN (1 << 5)
72246da4
FB
253#define DWC3_DEVTEN_WKUPEVTEN (1 << 4)
254#define DWC3_DEVTEN_ULSTCNGEN (1 << 3)
255#define DWC3_DEVTEN_CONNECTDONEEN (1 << 2)
256#define DWC3_DEVTEN_USBRSTEN (1 << 1)
257#define DWC3_DEVTEN_DISCONNEVTEN (1 << 0)
258
259/* Device Status Register */
2c61a8ef
PZ
260#define DWC3_DSTS_DCNRD (1 << 29)
261
262/* This applies for core versions 1.87a and earlier */
72246da4 263#define DWC3_DSTS_PWRUPREQ (1 << 24)
2c61a8ef
PZ
264
265/* These apply for core versions 1.94a and later */
266#define DWC3_DSTS_RSS (1 << 25)
267#define DWC3_DSTS_SSS (1 << 24)
268
72246da4
FB
269#define DWC3_DSTS_COREIDLE (1 << 23)
270#define DWC3_DSTS_DEVCTRLHLT (1 << 22)
271
272#define DWC3_DSTS_USBLNKST_MASK (0x0f << 18)
273#define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18)
274
275#define DWC3_DSTS_RXFIFOEMPTY (1 << 17)
276
d05b8182 277#define DWC3_DSTS_SOFFN_MASK (0x3fff << 3)
72246da4
FB
278#define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3)
279
280#define DWC3_DSTS_CONNECTSPD (7 << 0)
281
282#define DWC3_DSTS_SUPERSPEED (4 << 0)
283#define DWC3_DSTS_HIGHSPEED (0 << 0)
284#define DWC3_DSTS_FULLSPEED2 (1 << 0)
285#define DWC3_DSTS_LOWSPEED (2 << 0)
286#define DWC3_DSTS_FULLSPEED1 (3 << 0)
287
288/* Device Generic Command Register */
289#define DWC3_DGCMD_SET_LMP 0x01
290#define DWC3_DGCMD_SET_PERIODIC_PAR 0x02
291#define DWC3_DGCMD_XMIT_FUNCTION 0x03
2c61a8ef
PZ
292
293/* These apply for core versions 1.94a and later */
294#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04
295#define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05
296
72246da4
FB
297#define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09
298#define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a
299#define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c
300#define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10
301
b09bb642
FB
302#define DWC3_DGCMD_STATUS(n) (((n) >> 15) & 1)
303#define DWC3_DGCMD_CMDACT (1 << 10)
2c61a8ef
PZ
304#define DWC3_DGCMD_CMDIOC (1 << 8)
305
306/* Device Generic Command Parameter Register */
307#define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT (1 << 0)
308#define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0)
309#define DWC3_DGCMDPAR_RX_FIFO (0 << 5)
310#define DWC3_DGCMDPAR_TX_FIFO (1 << 5)
311#define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0)
312#define DWC3_DGCMDPAR_LOOPBACK_ENA (1 << 0)
b09bb642 313
72246da4
FB
314/* Device Endpoint Command Register */
315#define DWC3_DEPCMD_PARAM_SHIFT 16
1d046793
PZ
316#define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT)
317#define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f)
b09bb642 318#define DWC3_DEPCMD_STATUS(x) (((x) >> 15) & 1)
72246da4
FB
319#define DWC3_DEPCMD_HIPRI_FORCERM (1 << 11)
320#define DWC3_DEPCMD_CMDACT (1 << 10)
321#define DWC3_DEPCMD_CMDIOC (1 << 8)
322
323#define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0)
324#define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0)
325#define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0)
326#define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0)
327#define DWC3_DEPCMD_CLEARSTALL (0x05 << 0)
328#define DWC3_DEPCMD_SETSTALL (0x04 << 0)
2c61a8ef 329/* This applies for core versions 1.90a and earlier */
72246da4 330#define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0)
2c61a8ef
PZ
331/* This applies for core versions 1.94a and later */
332#define DWC3_DEPCMD_GETEPSTATE (0x03 << 0)
72246da4
FB
333#define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0)
334#define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0)
335
336/* The EP number goes 0..31 so ep0 is always out and ep1 is always in */
337#define DWC3_DALEPENA_EP(n) (1 << n)
338
339#define DWC3_DEPCMD_TYPE_CONTROL 0
340#define DWC3_DEPCMD_TYPE_ISOC 1
341#define DWC3_DEPCMD_TYPE_BULK 2
342#define DWC3_DEPCMD_TYPE_INTR 3
343
344/* Structures */
345
f6bafc6a 346struct dwc3_trb;
72246da4
FB
347
348/**
349 * struct dwc3_event_buffer - Software event buffer representation
72246da4
FB
350 * @buf: _THE_ buffer
351 * @length: size of this buffer
abed4118 352 * @lpos: event offset
60d04bbe 353 * @count: cache of last read event count register
abed4118 354 * @flags: flags related to this event buffer
72246da4
FB
355 * @dma: dma_addr_t
356 * @dwc: pointer to DWC controller
357 */
358struct dwc3_event_buffer {
359 void *buf;
360 unsigned length;
361 unsigned int lpos;
60d04bbe 362 unsigned int count;
abed4118
FB
363 unsigned int flags;
364
365#define DWC3_EVENT_PENDING BIT(0)
72246da4
FB
366
367 dma_addr_t dma;
368
369 struct dwc3 *dwc;
370};
371
372#define DWC3_EP_FLAG_STALLED (1 << 0)
373#define DWC3_EP_FLAG_WEDGED (1 << 1)
374
375#define DWC3_EP_DIRECTION_TX true
376#define DWC3_EP_DIRECTION_RX false
377
378#define DWC3_TRB_NUM 32
379#define DWC3_TRB_MASK (DWC3_TRB_NUM - 1)
380
381/**
382 * struct dwc3_ep - device side endpoint representation
383 * @endpoint: usb endpoint
384 * @request_list: list of requests for this endpoint
385 * @req_queued: list of requests on this ep which have TRBs setup
386 * @trb_pool: array of transaction buffers
387 * @trb_pool_dma: dma address of @trb_pool
388 * @free_slot: next slot which is going to be used
389 * @busy_slot: first slot which is owned by HW
390 * @desc: usb_endpoint_descriptor pointer
391 * @dwc: pointer to DWC controller
392 * @flags: endpoint flags (wedged, stalled, ...)
393 * @current_trb: index of current used trb
394 * @number: endpoint number (1 - 15)
395 * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK
b4996a86 396 * @resource_index: Resource transfer index
72246da4
FB
397 * @interval: the intervall on which the ISOC transfer is started
398 * @name: a human readable name e.g. ep1out-bulk
399 * @direction: true for TX, false for RX
879631aa 400 * @stream_capable: true when streams are enabled
72246da4
FB
401 */
402struct dwc3_ep {
403 struct usb_ep endpoint;
404 struct list_head request_list;
405 struct list_head req_queued;
406
f6bafc6a 407 struct dwc3_trb *trb_pool;
72246da4
FB
408 dma_addr_t trb_pool_dma;
409 u32 free_slot;
410 u32 busy_slot;
c90bfaec 411 const struct usb_ss_ep_comp_descriptor *comp_desc;
72246da4
FB
412 struct dwc3 *dwc;
413
414 unsigned flags;
415#define DWC3_EP_ENABLED (1 << 0)
416#define DWC3_EP_STALL (1 << 1)
417#define DWC3_EP_WEDGE (1 << 2)
418#define DWC3_EP_BUSY (1 << 4)
419#define DWC3_EP_PENDING_REQUEST (1 << 5)
d6d6ec7b 420#define DWC3_EP_MISSED_ISOC (1 << 6)
72246da4 421
984f66a6
FB
422 /* This last one is specific to EP0 */
423#define DWC3_EP0_DIR_IN (1 << 31)
424
72246da4
FB
425 unsigned current_trb;
426
427 u8 number;
428 u8 type;
b4996a86 429 u8 resource_index;
72246da4
FB
430 u32 interval;
431
432 char name[20];
433
434 unsigned direction:1;
879631aa 435 unsigned stream_capable:1;
72246da4
FB
436};
437
438enum dwc3_phy {
439 DWC3_PHY_UNKNOWN = 0,
440 DWC3_PHY_USB3,
441 DWC3_PHY_USB2,
442};
443
b53c772d
FB
444enum dwc3_ep0_next {
445 DWC3_EP0_UNKNOWN = 0,
446 DWC3_EP0_COMPLETE,
b53c772d
FB
447 DWC3_EP0_NRDY_DATA,
448 DWC3_EP0_NRDY_STATUS,
449};
450
72246da4
FB
451enum dwc3_ep0_state {
452 EP0_UNCONNECTED = 0,
c7fcdeb2
FB
453 EP0_SETUP_PHASE,
454 EP0_DATA_PHASE,
455 EP0_STATUS_PHASE,
72246da4
FB
456};
457
458enum dwc3_link_state {
459 /* In SuperSpeed */
460 DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */
461 DWC3_LINK_STATE_U1 = 0x01,
462 DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */
463 DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */
464 DWC3_LINK_STATE_SS_DIS = 0x04,
465 DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */
466 DWC3_LINK_STATE_SS_INACT = 0x06,
467 DWC3_LINK_STATE_POLL = 0x07,
468 DWC3_LINK_STATE_RECOV = 0x08,
469 DWC3_LINK_STATE_HRESET = 0x09,
470 DWC3_LINK_STATE_CMPLY = 0x0a,
471 DWC3_LINK_STATE_LPBK = 0x0b,
2c61a8ef
PZ
472 DWC3_LINK_STATE_RESET = 0x0e,
473 DWC3_LINK_STATE_RESUME = 0x0f,
72246da4
FB
474 DWC3_LINK_STATE_MASK = 0x0f,
475};
476
f6bafc6a
FB
477/* TRB Length, PCM and Status */
478#define DWC3_TRB_SIZE_MASK (0x00ffffff)
479#define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK)
480#define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24)
389f2828 481#define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28)
f6bafc6a
FB
482
483#define DWC3_TRBSTS_OK 0
484#define DWC3_TRBSTS_MISSED_ISOC 1
485#define DWC3_TRBSTS_SETUP_PENDING 2
2c61a8ef 486#define DWC3_TRB_STS_XFER_IN_PROG 4
f6bafc6a
FB
487
488/* TRB Control */
489#define DWC3_TRB_CTRL_HWO (1 << 0)
490#define DWC3_TRB_CTRL_LST (1 << 1)
491#define DWC3_TRB_CTRL_CHN (1 << 2)
492#define DWC3_TRB_CTRL_CSP (1 << 3)
493#define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4)
494#define DWC3_TRB_CTRL_ISP_IMI (1 << 10)
495#define DWC3_TRB_CTRL_IOC (1 << 11)
496#define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14)
497
498#define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1)
499#define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2)
500#define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3)
501#define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4)
502#define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5)
503#define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6)
504#define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7)
505#define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8)
72246da4
FB
506
507/**
f6bafc6a 508 * struct dwc3_trb - transfer request block (hw format)
72246da4
FB
509 * @bpl: DW0-3
510 * @bph: DW4-7
511 * @size: DW8-B
512 * @trl: DWC-F
513 */
f6bafc6a
FB
514struct dwc3_trb {
515 u32 bpl;
516 u32 bph;
517 u32 size;
518 u32 ctrl;
72246da4
FB
519} __packed;
520
a3299499
FB
521/**
522 * dwc3_hwparams - copy of HWPARAMS registers
523 * @hwparams0 - GHWPARAMS0
524 * @hwparams1 - GHWPARAMS1
525 * @hwparams2 - GHWPARAMS2
526 * @hwparams3 - GHWPARAMS3
527 * @hwparams4 - GHWPARAMS4
528 * @hwparams5 - GHWPARAMS5
529 * @hwparams6 - GHWPARAMS6
530 * @hwparams7 - GHWPARAMS7
531 * @hwparams8 - GHWPARAMS8
532 */
533struct dwc3_hwparams {
534 u32 hwparams0;
535 u32 hwparams1;
536 u32 hwparams2;
537 u32 hwparams3;
538 u32 hwparams4;
539 u32 hwparams5;
540 u32 hwparams6;
541 u32 hwparams7;
542 u32 hwparams8;
543};
544
0949e99b
FB
545/* HWPARAMS0 */
546#define DWC3_MODE(n) ((n) & 0x7)
547
457e84b6
FB
548#define DWC3_MDWIDTH(n) (((n) & 0xff00) >> 8)
549
0949e99b 550/* HWPARAMS1 */
457e84b6
FB
551#define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15)
552
789451f6
FB
553/* HWPARAMS3 */
554#define DWC3_NUM_IN_EPS_MASK (0x1f << 18)
555#define DWC3_NUM_EPS_MASK (0x3f << 12)
556#define DWC3_NUM_EPS(p) (((p)->hwparams3 & \
557 (DWC3_NUM_EPS_MASK)) >> 12)
558#define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \
559 (DWC3_NUM_IN_EPS_MASK)) >> 18)
560
457e84b6
FB
561/* HWPARAMS7 */
562#define DWC3_RAM1_DEPTH(n) ((n) & 0xffff)
9f622b2a 563
e0ce0b0a
SAS
564struct dwc3_request {
565 struct usb_request request;
566 struct list_head list;
567 struct dwc3_ep *dep;
e5ba5ec8 568 u32 start_slot;
e0ce0b0a
SAS
569
570 u8 epnum;
f6bafc6a 571 struct dwc3_trb *trb;
e0ce0b0a
SAS
572 dma_addr_t trb_dma;
573
574 unsigned direction:1;
575 unsigned mapped:1;
576 unsigned queued:1;
577};
578
2c61a8ef
PZ
579/*
580 * struct dwc3_scratchpad_array - hibernation scratchpad array
581 * (format defined by hw)
582 */
583struct dwc3_scratchpad_array {
584 __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS];
585};
586
72246da4
FB
587/**
588 * struct dwc3 - representation of our controller
91db07dc
FB
589 * @ctrl_req: usb control request which is used for ep0
590 * @ep0_trb: trb which is used for the ctrl_req
5812b1c2 591 * @ep0_bounce: bounce buffer for ep0
91db07dc
FB
592 * @setup_buf: used while precessing STD USB requests
593 * @ctrl_req_addr: dma address of ctrl_req
594 * @ep0_trb: dma address of ep0_trb
595 * @ep0_usb_req: dummy req used while handling STD USB requests
5812b1c2 596 * @ep0_bounce_addr: dma address of ep0_bounce
72246da4
FB
597 * @lock: for synchronizing
598 * @dev: pointer to our struct device
d07e8819 599 * @xhci: pointer to our xHCI child
72246da4
FB
600 * @event_buffer_list: a list of event buffers
601 * @gadget: device side representation of the peripheral controller
602 * @gadget_driver: pointer to the gadget driver
603 * @regs: base address for our registers
604 * @regs_size: address space size
9f622b2a 605 * @num_event_buffers: calculated number of event buffers
fae2b904 606 * @u1u2: only used on revisions <1.83a for workaround
6c167fc9 607 * @maximum_speed: maximum speed requested (mainly for testing purposes)
72246da4 608 * @revision: revision register contents
a45c82b8 609 * @dr_mode: requested mode of operation
51e1e7bc
FB
610 * @usb2_phy: pointer to USB2 PHY
611 * @usb3_phy: pointer to USB3 PHY
7415f17c
FB
612 * @dcfg: saved contents of DCFG register
613 * @gctl: saved contents of GCTL register
72246da4
FB
614 * @is_selfpowered: true when we are selfpowered
615 * @three_stage_setup: set if we perform a three phase setup
5812b1c2 616 * @ep0_bounced: true when we used bounce buffer
55f3fba6 617 * @ep0_expect_in: true when we expect a DATA IN transfer
b23c8439 618 * @start_config_issued: true when StartConfig command has been issued
df62df56 619 * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround
457e84b6
FB
620 * @needs_fifo_resize: not all users might want fifo resizing, flag it
621 * @resize_fifos: tells us it's ok to reconfigure our TxFIFO sizes.
c12a0d86 622 * @isoch_delay: wValue from Set Isochronous Delay request;
865e09e7
FB
623 * @u2sel: parameter from Set SEL request.
624 * @u2pel: parameter from Set SEL request.
625 * @u1sel: parameter from Set SEL request.
626 * @u1pel: parameter from Set SEL request.
789451f6
FB
627 * @num_out_eps: number of out endpoints
628 * @num_in_eps: number of in endpoints
b53c772d 629 * @ep0_next_event: hold the next expected event
72246da4
FB
630 * @ep0state: state of endpoint zero
631 * @link_state: link state
632 * @speed: device speed (super, high, full, low)
633 * @mem: points to start of memory which is used for this struct.
a3299499 634 * @hwparams: copy of hwparams registers
72246da4
FB
635 * @root: debugfs root folder pointer
636 */
637struct dwc3 {
638 struct usb_ctrlrequest *ctrl_req;
f6bafc6a 639 struct dwc3_trb *ep0_trb;
5812b1c2 640 void *ep0_bounce;
72246da4
FB
641 u8 *setup_buf;
642 dma_addr_t ctrl_req_addr;
643 dma_addr_t ep0_trb_addr;
5812b1c2 644 dma_addr_t ep0_bounce_addr;
e0ce0b0a 645 struct dwc3_request ep0_usb_req;
789451f6 646
72246da4
FB
647 /* device lock */
648 spinlock_t lock;
789451f6 649
72246da4
FB
650 struct device *dev;
651
d07e8819 652 struct platform_device *xhci;
51249dca 653 struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM];
d07e8819 654
457d3f21 655 struct dwc3_event_buffer **ev_buffs;
72246da4
FB
656 struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM];
657
658 struct usb_gadget gadget;
659 struct usb_gadget_driver *gadget_driver;
660
51e1e7bc
FB
661 struct usb_phy *usb2_phy;
662 struct usb_phy *usb3_phy;
663
72246da4
FB
664 void __iomem *regs;
665 size_t regs_size;
666
a45c82b8
RK
667 enum usb_dr_mode dr_mode;
668
7415f17c
FB
669 /* used for suspend/resume */
670 u32 dcfg;
671 u32 gctl;
672
9f622b2a 673 u32 num_event_buffers;
fae2b904 674 u32 u1u2;
6c167fc9 675 u32 maximum_speed;
72246da4
FB
676 u32 revision;
677
678#define DWC3_REVISION_173A 0x5533173a
679#define DWC3_REVISION_175A 0x5533175a
680#define DWC3_REVISION_180A 0x5533180a
681#define DWC3_REVISION_183A 0x5533183a
682#define DWC3_REVISION_185A 0x5533185a
2c61a8ef 683#define DWC3_REVISION_187A 0x5533187a
72246da4
FB
684#define DWC3_REVISION_188A 0x5533188a
685#define DWC3_REVISION_190A 0x5533190a
2c61a8ef 686#define DWC3_REVISION_194A 0x5533194a
1522d703
FB
687#define DWC3_REVISION_200A 0x5533200a
688#define DWC3_REVISION_202A 0x5533202a
689#define DWC3_REVISION_210A 0x5533210a
690#define DWC3_REVISION_220A 0x5533220a
7ac6a593
FB
691#define DWC3_REVISION_230A 0x5533230a
692#define DWC3_REVISION_240A 0x5533240a
693#define DWC3_REVISION_250A 0x5533250a
72246da4
FB
694
695 unsigned is_selfpowered:1;
696 unsigned three_stage_setup:1;
5812b1c2 697 unsigned ep0_bounced:1;
55f3fba6 698 unsigned ep0_expect_in:1;
b23c8439 699 unsigned start_config_issued:1;
df62df56 700 unsigned setup_packet_pending:1;
5bdb1dcc 701 unsigned delayed_status:1;
457e84b6
FB
702 unsigned needs_fifo_resize:1;
703 unsigned resize_fifos:1;
9fcb3bd8 704 unsigned pullups_connected:1;
72246da4 705
b53c772d 706 enum dwc3_ep0_next ep0_next_event;
72246da4
FB
707 enum dwc3_ep0_state ep0state;
708 enum dwc3_link_state link_state;
72246da4 709
c12a0d86 710 u16 isoch_delay;
865e09e7
FB
711 u16 u2sel;
712 u16 u2pel;
713 u8 u1sel;
714 u8 u1pel;
715
72246da4 716 u8 speed;
865e09e7 717
789451f6
FB
718 u8 num_out_eps;
719 u8 num_in_eps;
720
72246da4
FB
721 void *mem;
722
a3299499 723 struct dwc3_hwparams hwparams;
72246da4 724 struct dentry *root;
d7668024 725 struct debugfs_regset32 *regset;
3b637367
GC
726
727 u8 test_mode;
728 u8 test_mode_nr;
72246da4
FB
729};
730
731/* -------------------------------------------------------------------------- */
732
72246da4
FB
733/* -------------------------------------------------------------------------- */
734
735struct dwc3_event_type {
736 u32 is_devspec:1;
1974d494
HR
737 u32 type:7;
738 u32 reserved8_31:24;
72246da4
FB
739} __packed;
740
741#define DWC3_DEPEVT_XFERCOMPLETE 0x01
742#define DWC3_DEPEVT_XFERINPROGRESS 0x02
743#define DWC3_DEPEVT_XFERNOTREADY 0x03
744#define DWC3_DEPEVT_RXTXFIFOEVT 0x04
745#define DWC3_DEPEVT_STREAMEVT 0x06
746#define DWC3_DEPEVT_EPCMDCMPLT 0x07
747
748/**
749 * struct dwc3_event_depvt - Device Endpoint Events
750 * @one_bit: indicates this is an endpoint event (not used)
751 * @endpoint_number: number of the endpoint
752 * @endpoint_event: The event we have:
753 * 0x00 - Reserved
754 * 0x01 - XferComplete
755 * 0x02 - XferInProgress
756 * 0x03 - XferNotReady
757 * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun)
758 * 0x05 - Reserved
759 * 0x06 - StreamEvt
760 * 0x07 - EPCmdCmplt
761 * @reserved11_10: Reserved, don't use.
762 * @status: Indicates the status of the event. Refer to databook for
763 * more information.
764 * @parameters: Parameters of the current event. Refer to databook for
765 * more information.
766 */
767struct dwc3_event_depevt {
768 u32 one_bit:1;
769 u32 endpoint_number:5;
770 u32 endpoint_event:4;
771 u32 reserved11_10:2;
772 u32 status:4;
40aa41fb
FB
773
774/* Within XferNotReady */
775#define DEPEVT_STATUS_TRANSFER_ACTIVE (1 << 3)
776
777/* Within XferComplete */
1d046793
PZ
778#define DEPEVT_STATUS_BUSERR (1 << 0)
779#define DEPEVT_STATUS_SHORT (1 << 1)
780#define DEPEVT_STATUS_IOC (1 << 2)
72246da4 781#define DEPEVT_STATUS_LST (1 << 3)
dc137f01 782
879631aa
FB
783/* Stream event only */
784#define DEPEVT_STREAMEVT_FOUND 1
785#define DEPEVT_STREAMEVT_NOTFOUND 2
786
dc137f01 787/* Control-only Status */
dc137f01
FB
788#define DEPEVT_STATUS_CONTROL_DATA 1
789#define DEPEVT_STATUS_CONTROL_STATUS 2
790
72246da4
FB
791 u32 parameters:16;
792} __packed;
793
794/**
795 * struct dwc3_event_devt - Device Events
796 * @one_bit: indicates this is a non-endpoint event (not used)
797 * @device_event: indicates it's a device event. Should read as 0x00
798 * @type: indicates the type of device event.
799 * 0 - DisconnEvt
800 * 1 - USBRst
801 * 2 - ConnectDone
802 * 3 - ULStChng
803 * 4 - WkUpEvt
804 * 5 - Reserved
805 * 6 - EOPF
806 * 7 - SOF
807 * 8 - Reserved
808 * 9 - ErrticErr
809 * 10 - CmdCmplt
810 * 11 - EvntOverflow
811 * 12 - VndrDevTstRcved
812 * @reserved15_12: Reserved, not used
813 * @event_info: Information about this event
814 * @reserved31_24: Reserved, not used
815 */
816struct dwc3_event_devt {
817 u32 one_bit:1;
818 u32 device_event:7;
819 u32 type:4;
820 u32 reserved15_12:4;
821 u32 event_info:8;
822 u32 reserved31_24:8;
823} __packed;
824
825/**
826 * struct dwc3_event_gevt - Other Core Events
827 * @one_bit: indicates this is a non-endpoint event (not used)
828 * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event.
829 * @phy_port_number: self-explanatory
830 * @reserved31_12: Reserved, not used.
831 */
832struct dwc3_event_gevt {
833 u32 one_bit:1;
834 u32 device_event:7;
835 u32 phy_port_number:4;
836 u32 reserved31_12:20;
837} __packed;
838
839/**
840 * union dwc3_event - representation of Event Buffer contents
841 * @raw: raw 32-bit event
842 * @type: the type of the event
843 * @depevt: Device Endpoint Event
844 * @devt: Device Event
845 * @gevt: Global Event
846 */
847union dwc3_event {
848 u32 raw;
849 struct dwc3_event_type type;
850 struct dwc3_event_depevt depevt;
851 struct dwc3_event_devt devt;
852 struct dwc3_event_gevt gevt;
853};
854
855/*
856 * DWC3 Features to be used as Driver Data
857 */
858
859#define DWC3_HAS_PERIPHERAL BIT(0)
860#define DWC3_HAS_XHCI BIT(1)
861#define DWC3_HAS_OTG BIT(3)
862
d07e8819 863/* prototypes */
3140e8cb 864void dwc3_set_mode(struct dwc3 *dwc, u32 mode);
457e84b6 865int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc);
3140e8cb 866
388e5c51 867#if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
d07e8819
FB
868int dwc3_host_init(struct dwc3 *dwc);
869void dwc3_host_exit(struct dwc3 *dwc);
388e5c51
VG
870#else
871static inline int dwc3_host_init(struct dwc3 *dwc)
872{ return 0; }
873static inline void dwc3_host_exit(struct dwc3 *dwc)
874{ }
875#endif
876
877#if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE)
f80b45e7
FB
878int dwc3_gadget_init(struct dwc3 *dwc);
879void dwc3_gadget_exit(struct dwc3 *dwc);
388e5c51
VG
880#else
881static inline int dwc3_gadget_init(struct dwc3 *dwc)
882{ return 0; }
883static inline void dwc3_gadget_exit(struct dwc3 *dwc)
884{ }
885#endif
f80b45e7 886
7415f17c
FB
887/* power management interface */
888#if !IS_ENABLED(CONFIG_USB_DWC3_HOST)
889int dwc3_gadget_prepare(struct dwc3 *dwc);
890void dwc3_gadget_complete(struct dwc3 *dwc);
891int dwc3_gadget_suspend(struct dwc3 *dwc);
892int dwc3_gadget_resume(struct dwc3 *dwc);
893#else
894static inline int dwc3_gadget_prepare(struct dwc3 *dwc)
895{
896 return 0;
897}
898
899static inline void dwc3_gadget_complete(struct dwc3 *dwc)
900{
901}
902
903static inline int dwc3_gadget_suspend(struct dwc3 *dwc)
904{
905 return 0;
906}
907
908static inline int dwc3_gadget_resume(struct dwc3 *dwc)
909{
910 return 0;
911}
912#endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */
913
72246da4 914#endif /* __DRIVERS_USB_DWC3_CORE_H */