]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/usb/dwc3/gadget.c
usb: dwc3: gadget: interrupt on ring full too
[mirror_ubuntu-artful-kernel.git] / drivers / usb / dwc3 / gadget.c
CommitLineData
72246da4
FB
1/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
72246da4
FB
5 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
5945f789
FB
9 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
72246da4 12 *
5945f789
FB
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
72246da4
FB
17 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
80977dc9 33#include "debug.h"
72246da4
FB
34#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
04a9bfcd
FB
38/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
911f1f88
PZ
71/**
72 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
8598bde7
FB
87/**
88 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
aee63e3c 93 * return 0 on success or -ETIMEDOUT.
8598bde7
FB
94 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
aee63e3c 97 int retries = 10000;
8598bde7
FB
98 u32 reg;
99
802fde98
PZ
100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
8598bde7
FB
117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
802fde98
PZ
124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
8598bde7 131 /* wait for a change in DSTS */
aed430e5 132 retries = 10000;
8598bde7
FB
133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
8598bde7
FB
136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
aee63e3c 139 udelay(5);
8598bde7
FB
140 }
141
73815280
FB
142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
8598bde7
FB
144
145 return -ETIMEDOUT;
146}
147
dca0119c
JY
148/**
149 * dwc3_ep_inc_trb() - Increment a TRB index.
150 * @index - Pointer to the TRB index to increment.
151 *
152 * The index should never point to the link TRB. After incrementing,
153 * if it is point to the link TRB, wrap around to the beginning. The
154 * link TRB is always at the last TRB entry.
155 */
156static void dwc3_ep_inc_trb(u8 *index)
457e84b6 157{
dca0119c
JY
158 (*index)++;
159 if (*index == (DWC3_TRB_NUM - 1))
160 *index = 0;
ef966b9d 161}
457e84b6 162
dca0119c 163static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
ef966b9d 164{
dca0119c 165 dwc3_ep_inc_trb(&dep->trb_enqueue);
ef966b9d 166}
457e84b6 167
dca0119c 168static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
ef966b9d 169{
dca0119c 170 dwc3_ep_inc_trb(&dep->trb_dequeue);
457e84b6
FB
171}
172
72246da4
FB
173void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
174 int status)
175{
176 struct dwc3 *dwc = dep->dwc;
177
737f1ae2 178 req->started = false;
72246da4 179 list_del(&req->list);
eeb720fb 180 req->trb = NULL;
72246da4
FB
181
182 if (req->request.status == -EINPROGRESS)
183 req->request.status = status;
184
0416e494
PA
185 if (dwc->ep0_bounced && dep->number == 0)
186 dwc->ep0_bounced = false;
187 else
188 usb_gadget_unmap_request(&dwc->gadget, &req->request,
189 req->direction);
72246da4 190
2c4cbe6e 191 trace_dwc3_gadget_giveback(req);
72246da4
FB
192
193 spin_unlock(&dwc->lock);
304f7e5e 194 usb_gadget_giveback_request(&dep->endpoint, &req->request);
72246da4 195 spin_lock(&dwc->lock);
fc8bb91b
FB
196
197 if (dep->number > 1)
198 pm_runtime_put(dwc->dev);
72246da4
FB
199}
200
3ece0ec4 201int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
b09bb642
FB
202{
203 u32 timeout = 500;
71f7e702 204 int status = 0;
0fe886cd 205 int ret = 0;
b09bb642
FB
206 u32 reg;
207
208 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
209 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
210
211 do {
212 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
213 if (!(reg & DWC3_DGCMD_CMDACT)) {
71f7e702
FB
214 status = DWC3_DGCMD_STATUS(reg);
215 if (status)
0fe886cd
FB
216 ret = -EINVAL;
217 break;
b09bb642 218 }
0fe886cd
FB
219 } while (timeout--);
220
221 if (!timeout) {
0fe886cd 222 ret = -ETIMEDOUT;
71f7e702 223 status = -ETIMEDOUT;
0fe886cd
FB
224 }
225
71f7e702
FB
226 trace_dwc3_gadget_generic_cmd(cmd, param, status);
227
0fe886cd 228 return ret;
b09bb642
FB
229}
230
c36d8e94
FB
231static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
232
2cd4718d
FB
233int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
234 struct dwc3_gadget_ep_cmd_params *params)
72246da4 235{
2cd4718d 236 struct dwc3 *dwc = dep->dwc;
61d58242 237 u32 timeout = 500;
72246da4
FB
238 u32 reg;
239
0933df15 240 int cmd_status = 0;
2b0f11df 241 int susphy = false;
c0ca324d 242 int ret = -EINVAL;
72246da4 243
2b0f11df
FB
244 /*
245 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
246 * we're issuing an endpoint command, we must check if
247 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
248 *
249 * We will also set SUSPHY bit to what it was before returning as stated
250 * by the same section on Synopsys databook.
251 */
ab2a92e7
FB
252 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
253 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
254 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
255 susphy = true;
256 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
257 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
258 }
2b0f11df
FB
259 }
260
c36d8e94
FB
261 if (cmd == DWC3_DEPCMD_STARTTRANSFER) {
262 int needs_wakeup;
263
264 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
265 dwc->link_state == DWC3_LINK_STATE_U2 ||
266 dwc->link_state == DWC3_LINK_STATE_U3);
267
268 if (unlikely(needs_wakeup)) {
269 ret = __dwc3_gadget_wakeup(dwc);
270 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
271 ret);
272 }
273 }
274
2eb88016
FB
275 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
276 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
277 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
72246da4 278
2eb88016 279 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd | DWC3_DEPCMD_CMDACT);
72246da4 280 do {
2eb88016 281 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
72246da4 282 if (!(reg & DWC3_DEPCMD_CMDACT)) {
0933df15 283 cmd_status = DWC3_DEPCMD_STATUS(reg);
7b9cc7a2 284
7b9cc7a2
KL
285 switch (cmd_status) {
286 case 0:
287 ret = 0;
288 break;
289 case DEPEVT_TRANSFER_NO_RESOURCE:
7b9cc7a2 290 ret = -EINVAL;
c0ca324d 291 break;
7b9cc7a2
KL
292 case DEPEVT_TRANSFER_BUS_EXPIRY:
293 /*
294 * SW issues START TRANSFER command to
295 * isochronous ep with future frame interval. If
296 * future interval time has already passed when
297 * core receives the command, it will respond
298 * with an error status of 'Bus Expiry'.
299 *
300 * Instead of always returning -EINVAL, let's
301 * give a hint to the gadget driver that this is
302 * the case by returning -EAGAIN.
303 */
7b9cc7a2
KL
304 ret = -EAGAIN;
305 break;
306 default:
307 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
308 }
309
c0ca324d 310 break;
72246da4 311 }
f6bb225b 312 } while (--timeout);
72246da4 313
f6bb225b 314 if (timeout == 0) {
f6bb225b 315 ret = -ETIMEDOUT;
0933df15 316 cmd_status = -ETIMEDOUT;
f6bb225b 317 }
c0ca324d 318
0933df15
FB
319 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
320
2b0f11df
FB
321 if (unlikely(susphy)) {
322 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
323 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
324 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
325 }
326
c0ca324d 327 return ret;
72246da4
FB
328}
329
50c763f8
JY
330static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
331{
332 struct dwc3 *dwc = dep->dwc;
333 struct dwc3_gadget_ep_cmd_params params;
334 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
335
336 /*
337 * As of core revision 2.60a the recommended programming model
338 * is to set the ClearPendIN bit when issuing a Clear Stall EP
339 * command for IN endpoints. This is to prevent an issue where
340 * some (non-compliant) hosts may not send ACK TPs for pending
341 * IN transfers due to a mishandled error condition. Synopsys
342 * STAR 9000614252.
343 */
344 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A))
345 cmd |= DWC3_DEPCMD_CLEARPENDIN;
346
347 memset(&params, 0, sizeof(params));
348
2cd4718d 349 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
50c763f8
JY
350}
351
72246da4 352static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
f6bafc6a 353 struct dwc3_trb *trb)
72246da4 354{
c439ef87 355 u32 offset = (char *) trb - (char *) dep->trb_pool;
72246da4
FB
356
357 return dep->trb_pool_dma + offset;
358}
359
360static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
361{
362 struct dwc3 *dwc = dep->dwc;
363
364 if (dep->trb_pool)
365 return 0;
366
72246da4
FB
367 dep->trb_pool = dma_alloc_coherent(dwc->dev,
368 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
369 &dep->trb_pool_dma, GFP_KERNEL);
370 if (!dep->trb_pool) {
371 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
372 dep->name);
373 return -ENOMEM;
374 }
375
376 return 0;
377}
378
379static void dwc3_free_trb_pool(struct dwc3_ep *dep)
380{
381 struct dwc3 *dwc = dep->dwc;
382
383 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
384 dep->trb_pool, dep->trb_pool_dma);
385
386 dep->trb_pool = NULL;
387 dep->trb_pool_dma = 0;
388}
389
c4509601
JY
390static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
391
392/**
393 * dwc3_gadget_start_config - Configure EP resources
394 * @dwc: pointer to our controller context structure
395 * @dep: endpoint that is being enabled
396 *
397 * The assignment of transfer resources cannot perfectly follow the
398 * data book due to the fact that the controller driver does not have
399 * all knowledge of the configuration in advance. It is given this
400 * information piecemeal by the composite gadget framework after every
401 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
402 * programming model in this scenario can cause errors. For two
403 * reasons:
404 *
405 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
406 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
407 * multiple interfaces.
408 *
409 * 2) The databook does not mention doing more DEPXFERCFG for new
410 * endpoint on alt setting (8.1.6).
411 *
412 * The following simplified method is used instead:
413 *
414 * All hardware endpoints can be assigned a transfer resource and this
415 * setting will stay persistent until either a core reset or
416 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
417 * do DEPXFERCFG for every hardware endpoint as well. We are
418 * guaranteed that there are as many transfer resources as endpoints.
419 *
420 * This function is called for each endpoint when it is being enabled
421 * but is triggered only when called for EP0-out, which always happens
422 * first, and which should only happen in one of the above conditions.
423 */
72246da4
FB
424static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
425{
426 struct dwc3_gadget_ep_cmd_params params;
427 u32 cmd;
c4509601
JY
428 int i;
429 int ret;
430
431 if (dep->number)
432 return 0;
72246da4
FB
433
434 memset(&params, 0x00, sizeof(params));
c4509601 435 cmd = DWC3_DEPCMD_DEPSTARTCFG;
72246da4 436
2cd4718d 437 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
c4509601
JY
438 if (ret)
439 return ret;
440
441 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
442 struct dwc3_ep *dep = dwc->eps[i];
72246da4 443
c4509601
JY
444 if (!dep)
445 continue;
446
447 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
448 if (ret)
449 return ret;
72246da4
FB
450 }
451
452 return 0;
453}
454
455static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
c90bfaec 456 const struct usb_endpoint_descriptor *desc,
4b345c9a 457 const struct usb_ss_ep_comp_descriptor *comp_desc,
21e64bf2 458 bool modify, bool restore)
72246da4
FB
459{
460 struct dwc3_gadget_ep_cmd_params params;
461
21e64bf2
FB
462 if (dev_WARN_ONCE(dwc->dev, modify && restore,
463 "Can't modify and restore\n"))
464 return -EINVAL;
465
72246da4
FB
466 memset(&params, 0x00, sizeof(params));
467
dc1c70a7 468 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
d2e9a13a
CP
469 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
470
471 /* Burst size is only needed in SuperSpeed mode */
ee5cd41c 472 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
676e3497 473 u32 burst = dep->endpoint.maxburst;
676e3497 474 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
d2e9a13a 475 }
72246da4 476
21e64bf2
FB
477 if (modify) {
478 params.param0 |= DWC3_DEPCFG_ACTION_MODIFY;
479 } else if (restore) {
265b70a7
PZ
480 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
481 params.param2 |= dep->saved_state;
21e64bf2
FB
482 } else {
483 params.param0 |= DWC3_DEPCFG_ACTION_INIT;
265b70a7
PZ
484 }
485
4bc48c97
FB
486 if (usb_endpoint_xfer_control(desc))
487 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
13fa2e69
FB
488
489 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
490 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
72246da4 491
18b7ede5 492 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
dc1c70a7
FB
493 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
494 | DWC3_DEPCFG_STREAM_EVENT_EN;
879631aa
FB
495 dep->stream_capable = true;
496 }
497
0b93a4c8 498 if (!usb_endpoint_xfer_control(desc))
dc1c70a7 499 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
72246da4
FB
500
501 /*
502 * We are doing 1:1 mapping for endpoints, meaning
503 * Physical Endpoints 2 maps to Logical Endpoint 2 and
504 * so on. We consider the direction bit as part of the physical
505 * endpoint number. So USB endpoint 0x81 is 0x03.
506 */
dc1c70a7 507 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
72246da4
FB
508
509 /*
510 * We must use the lower 16 TX FIFOs even though
511 * HW might have more
512 */
513 if (dep->direction)
dc1c70a7 514 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
72246da4
FB
515
516 if (desc->bInterval) {
dc1c70a7 517 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
72246da4
FB
518 dep->interval = 1 << (desc->bInterval - 1);
519 }
520
2cd4718d 521 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
72246da4
FB
522}
523
524static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
525{
526 struct dwc3_gadget_ep_cmd_params params;
527
528 memset(&params, 0x00, sizeof(params));
529
dc1c70a7 530 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
72246da4 531
2cd4718d
FB
532 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
533 &params);
72246da4
FB
534}
535
536/**
537 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
538 * @dep: endpoint to be initialized
539 * @desc: USB Endpoint Descriptor
540 *
541 * Caller should take care of locking
542 */
543static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
c90bfaec 544 const struct usb_endpoint_descriptor *desc,
4b345c9a 545 const struct usb_ss_ep_comp_descriptor *comp_desc,
21e64bf2 546 bool modify, bool restore)
72246da4
FB
547{
548 struct dwc3 *dwc = dep->dwc;
549 u32 reg;
b09e99ee 550 int ret;
72246da4 551
73815280 552 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
ff62d6b6 553
72246da4
FB
554 if (!(dep->flags & DWC3_EP_ENABLED)) {
555 ret = dwc3_gadget_start_config(dwc, dep);
556 if (ret)
557 return ret;
558 }
559
21e64bf2 560 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, modify,
265b70a7 561 restore);
72246da4
FB
562 if (ret)
563 return ret;
564
565 if (!(dep->flags & DWC3_EP_ENABLED)) {
f6bafc6a
FB
566 struct dwc3_trb *trb_st_hw;
567 struct dwc3_trb *trb_link;
72246da4 568
16e78db7 569 dep->endpoint.desc = desc;
c90bfaec 570 dep->comp_desc = comp_desc;
72246da4
FB
571 dep->type = usb_endpoint_type(desc);
572 dep->flags |= DWC3_EP_ENABLED;
573
574 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
575 reg |= DWC3_DALEPENA_EP(dep->number);
576 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
577
36b68aae 578 if (usb_endpoint_xfer_control(desc))
7ab373aa 579 return 0;
72246da4 580
0d25744a
JY
581 /* Initialize the TRB ring */
582 dep->trb_dequeue = 0;
583 dep->trb_enqueue = 0;
584 memset(dep->trb_pool, 0,
585 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
586
36b68aae 587 /* Link TRB. The HWO bit is never reset */
72246da4
FB
588 trb_st_hw = &dep->trb_pool[0];
589
f6bafc6a 590 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
f6bafc6a
FB
591 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
592 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
593 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
594 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
72246da4
FB
595 }
596
597 return 0;
598}
599
b992e681 600static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
624407f9 601static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
72246da4
FB
602{
603 struct dwc3_request *req;
604
0e146028 605 dwc3_stop_active_transfer(dwc, dep->number, true);
624407f9 606
0e146028
FB
607 /* - giveback all requests to gadget driver */
608 while (!list_empty(&dep->started_list)) {
609 req = next_request(&dep->started_list);
1591633e 610
0e146028 611 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
ea53b882
FB
612 }
613
aa3342c8
FB
614 while (!list_empty(&dep->pending_list)) {
615 req = next_request(&dep->pending_list);
72246da4 616
624407f9 617 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
72246da4 618 }
72246da4
FB
619}
620
621/**
622 * __dwc3_gadget_ep_disable - Disables a HW endpoint
623 * @dep: the endpoint to disable
624 *
624407f9
SAS
625 * This function also removes requests which are currently processed ny the
626 * hardware and those which are not yet scheduled.
627 * Caller should take care of locking.
72246da4 628 */
72246da4
FB
629static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
630{
631 struct dwc3 *dwc = dep->dwc;
632 u32 reg;
633
7eaeac5c
FB
634 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
635
624407f9 636 dwc3_remove_requests(dwc, dep);
72246da4 637
687ef981
FB
638 /* make sure HW endpoint isn't stalled */
639 if (dep->flags & DWC3_EP_STALL)
7a608559 640 __dwc3_gadget_ep_set_halt(dep, 0, false);
687ef981 641
72246da4
FB
642 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
643 reg &= ~DWC3_DALEPENA_EP(dep->number);
644 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
645
879631aa 646 dep->stream_capable = false;
f9c56cdd 647 dep->endpoint.desc = NULL;
c90bfaec 648 dep->comp_desc = NULL;
72246da4 649 dep->type = 0;
879631aa 650 dep->flags = 0;
72246da4
FB
651
652 return 0;
653}
654
655/* -------------------------------------------------------------------------- */
656
657static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
658 const struct usb_endpoint_descriptor *desc)
659{
660 return -EINVAL;
661}
662
663static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
664{
665 return -EINVAL;
666}
667
668/* -------------------------------------------------------------------------- */
669
670static int dwc3_gadget_ep_enable(struct usb_ep *ep,
671 const struct usb_endpoint_descriptor *desc)
672{
673 struct dwc3_ep *dep;
674 struct dwc3 *dwc;
675 unsigned long flags;
676 int ret;
677
678 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
679 pr_debug("dwc3: invalid parameters\n");
680 return -EINVAL;
681 }
682
683 if (!desc->wMaxPacketSize) {
684 pr_debug("dwc3: missing wMaxPacketSize\n");
685 return -EINVAL;
686 }
687
688 dep = to_dwc3_ep(ep);
689 dwc = dep->dwc;
690
95ca961c
FB
691 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
692 "%s is already enabled\n",
693 dep->name))
c6f83f38 694 return 0;
c6f83f38 695
72246da4 696 spin_lock_irqsave(&dwc->lock, flags);
265b70a7 697 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
72246da4
FB
698 spin_unlock_irqrestore(&dwc->lock, flags);
699
700 return ret;
701}
702
703static int dwc3_gadget_ep_disable(struct usb_ep *ep)
704{
705 struct dwc3_ep *dep;
706 struct dwc3 *dwc;
707 unsigned long flags;
708 int ret;
709
710 if (!ep) {
711 pr_debug("dwc3: invalid parameters\n");
712 return -EINVAL;
713 }
714
715 dep = to_dwc3_ep(ep);
716 dwc = dep->dwc;
717
95ca961c
FB
718 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
719 "%s is already disabled\n",
720 dep->name))
72246da4 721 return 0;
72246da4 722
72246da4
FB
723 spin_lock_irqsave(&dwc->lock, flags);
724 ret = __dwc3_gadget_ep_disable(dep);
725 spin_unlock_irqrestore(&dwc->lock, flags);
726
727 return ret;
728}
729
730static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
731 gfp_t gfp_flags)
732{
733 struct dwc3_request *req;
734 struct dwc3_ep *dep = to_dwc3_ep(ep);
72246da4
FB
735
736 req = kzalloc(sizeof(*req), gfp_flags);
734d5a53 737 if (!req)
72246da4 738 return NULL;
72246da4
FB
739
740 req->epnum = dep->number;
741 req->dep = dep;
72246da4 742
68d34c8a
FB
743 dep->allocated_requests++;
744
2c4cbe6e
FB
745 trace_dwc3_alloc_request(req);
746
72246da4
FB
747 return &req->request;
748}
749
750static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
751 struct usb_request *request)
752{
753 struct dwc3_request *req = to_dwc3_request(request);
68d34c8a 754 struct dwc3_ep *dep = to_dwc3_ep(ep);
72246da4 755
68d34c8a 756 dep->allocated_requests--;
2c4cbe6e 757 trace_dwc3_free_request(req);
72246da4
FB
758 kfree(req);
759}
760
2c78c029
FB
761static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep);
762
c71fc37c
FB
763/**
764 * dwc3_prepare_one_trb - setup one TRB from one request
765 * @dep: endpoint for which this request is prepared
766 * @req: dwc3_request pointer
767 */
68e823e2 768static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
eeb720fb 769 struct dwc3_request *req, dma_addr_t dma,
4bc48c97 770 unsigned length, unsigned chain, unsigned node)
c71fc37c 771{
f6bafc6a 772 struct dwc3_trb *trb;
c71fc37c 773
4bc48c97 774 dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s",
eeb720fb 775 dep->name, req, (unsigned long long) dma,
4bc48c97 776 length, chain ? " chain" : "");
915e202a 777
4faf7550 778 trb = &dep->trb_pool[dep->trb_enqueue];
c71fc37c 779
eeb720fb 780 if (!req->trb) {
aa3342c8 781 dwc3_gadget_move_started_request(req);
f6bafc6a
FB
782 req->trb = trb;
783 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
4faf7550 784 req->first_trb_index = dep->trb_enqueue;
eeb720fb 785 }
c71fc37c 786
ef966b9d 787 dwc3_ep_inc_enq(dep);
e5ba5ec8 788
f6bafc6a
FB
789 trb->size = DWC3_TRB_SIZE_LENGTH(length);
790 trb->bpl = lower_32_bits(dma);
791 trb->bph = upper_32_bits(dma);
c71fc37c 792
16e78db7 793 switch (usb_endpoint_type(dep->endpoint.desc)) {
c71fc37c 794 case USB_ENDPOINT_XFER_CONTROL:
f6bafc6a 795 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
c71fc37c
FB
796 break;
797
798 case USB_ENDPOINT_XFER_ISOC:
e5ba5ec8
PA
799 if (!node)
800 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
801 else
802 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
ca4d44ea
FB
803
804 /* always enable Interrupt on Missed ISOC */
805 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
c71fc37c
FB
806 break;
807
808 case USB_ENDPOINT_XFER_BULK:
809 case USB_ENDPOINT_XFER_INT:
f6bafc6a 810 trb->ctrl = DWC3_TRBCTL_NORMAL;
c71fc37c
FB
811 break;
812 default:
813 /*
814 * This is only possible with faulty memory because we
815 * checked it already :)
816 */
817 BUG();
818 }
819
ca4d44ea
FB
820 /* always enable Continue on Short Packet */
821 trb->ctrl |= DWC3_TRB_CTRL_CSP;
f3af3651 822
2c78c029
FB
823 if ((!req->request.no_interrupt && !chain) ||
824 (dwc3_calc_trbs_left(dep) == 0))
ca4d44ea 825 trb->ctrl |= DWC3_TRB_CTRL_IOC | DWC3_TRB_CTRL_ISP_IMI;
f3af3651 826
e5ba5ec8
PA
827 if (chain)
828 trb->ctrl |= DWC3_TRB_CTRL_CHN;
829
16e78db7 830 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
f6bafc6a 831 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
c71fc37c 832
f6bafc6a 833 trb->ctrl |= DWC3_TRB_CTRL_HWO;
2c4cbe6e 834
68d34c8a
FB
835 dep->queued_requests++;
836
2c4cbe6e 837 trace_dwc3_prepare_trb(dep, trb);
c71fc37c
FB
838}
839
361572b5
JY
840/**
841 * dwc3_ep_prev_trb() - Returns the previous TRB in the ring
842 * @dep: The endpoint with the TRB ring
843 * @index: The index of the current TRB in the ring
844 *
845 * Returns the TRB prior to the one pointed to by the index. If the
846 * index is 0, we will wrap backwards, skip the link TRB, and return
847 * the one just before that.
848 */
849static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
850{
45438a0c
FB
851 u8 tmp = index;
852
853 if (!tmp)
854 tmp = DWC3_TRB_NUM - 1;
361572b5 855
45438a0c 856 return &dep->trb_pool[tmp - 1];
361572b5
JY
857}
858
c4233573
FB
859static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
860{
861 struct dwc3_trb *tmp;
32db3d94 862 u8 trbs_left;
c4233573
FB
863
864 /*
865 * If enqueue & dequeue are equal than it is either full or empty.
866 *
867 * One way to know for sure is if the TRB right before us has HWO bit
868 * set or not. If it has, then we're definitely full and can't fit any
869 * more transfers in our ring.
870 */
871 if (dep->trb_enqueue == dep->trb_dequeue) {
361572b5
JY
872 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
873 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
874 return 0;
c4233573
FB
875
876 return DWC3_TRB_NUM - 1;
877 }
878
32db3d94 879 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
3de2685f 880 trbs_left &= (DWC3_TRB_NUM - 1);
32db3d94 881
7d0a038b
JY
882 if (dep->trb_dequeue < dep->trb_enqueue)
883 trbs_left--;
884
32db3d94 885 return trbs_left;
c4233573
FB
886}
887
5ee85d89 888static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
4bc48c97 889 struct dwc3_request *req, unsigned int trbs_left)
5ee85d89
FB
890{
891 struct usb_request *request = &req->request;
892 struct scatterlist *sg = request->sg;
893 struct scatterlist *s;
5ee85d89
FB
894 unsigned int length;
895 dma_addr_t dma;
896 int i;
897
898 for_each_sg(sg, s, request->num_mapped_sgs, i) {
899 unsigned chain = true;
900
901 length = sg_dma_len(s);
902 dma = sg_dma_address(s);
903
4bc48c97 904 if (sg_is_last(s))
5ee85d89
FB
905 chain = false;
906
907 dwc3_prepare_one_trb(dep, req, dma, length,
4bc48c97 908 chain, i);
5ee85d89 909
4bc48c97 910 if (!trbs_left--)
5ee85d89
FB
911 break;
912 }
913}
914
915static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
4bc48c97 916 struct dwc3_request *req, unsigned int trbs_left)
5ee85d89 917{
5ee85d89
FB
918 unsigned int length;
919 dma_addr_t dma;
920
921 dma = req->request.dma;
922 length = req->request.length;
923
5ee85d89 924 dwc3_prepare_one_trb(dep, req, dma, length,
4bc48c97 925 false, 0);
5ee85d89
FB
926}
927
72246da4
FB
928/*
929 * dwc3_prepare_trbs - setup TRBs from requests
930 * @dep: endpoint for which requests are being prepared
72246da4 931 *
1d046793
PZ
932 * The function goes through the requests list and sets up TRBs for the
933 * transfers. The function returns once there are no more TRBs available or
934 * it runs out of requests.
72246da4 935 */
c4233573 936static void dwc3_prepare_trbs(struct dwc3_ep *dep)
72246da4 937{
68e823e2 938 struct dwc3_request *req, *n;
72246da4
FB
939 u32 trbs_left;
940
941 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
942
c4233573 943 trbs_left = dwc3_calc_trbs_left(dep);
89bc856e
JY
944 if (!trbs_left)
945 return;
72246da4 946
aa3342c8 947 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
5ee85d89 948 if (req->request.num_mapped_sgs > 0)
4bc48c97 949 dwc3_prepare_one_trb_sg(dep, req, trbs_left--);
5ee85d89 950 else
4bc48c97 951 dwc3_prepare_one_trb_linear(dep, req, trbs_left--);
72246da4 952
5ee85d89
FB
953 if (!trbs_left)
954 return;
72246da4 955 }
72246da4
FB
956}
957
4fae2e3e 958static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
72246da4
FB
959{
960 struct dwc3_gadget_ep_cmd_params params;
961 struct dwc3_request *req;
962 struct dwc3 *dwc = dep->dwc;
4fae2e3e 963 int starting;
72246da4
FB
964 int ret;
965 u32 cmd;
966
4fae2e3e 967 starting = !(dep->flags & DWC3_EP_BUSY);
72246da4 968
4fae2e3e
FB
969 dwc3_prepare_trbs(dep);
970 req = next_request(&dep->started_list);
72246da4
FB
971 if (!req) {
972 dep->flags |= DWC3_EP_PENDING_REQUEST;
973 return 0;
974 }
975
976 memset(&params, 0, sizeof(params));
72246da4 977
4fae2e3e 978 if (starting) {
1877d6c9
PA
979 params.param0 = upper_32_bits(req->trb_dma);
980 params.param1 = lower_32_bits(req->trb_dma);
b6b1c6db
FB
981 cmd = DWC3_DEPCMD_STARTTRANSFER |
982 DWC3_DEPCMD_PARAM(cmd_param);
1877d6c9 983 } else {
b6b1c6db
FB
984 cmd = DWC3_DEPCMD_UPDATETRANSFER |
985 DWC3_DEPCMD_PARAM(dep->resource_index);
1877d6c9 986 }
72246da4 987
2cd4718d 988 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
72246da4 989 if (ret < 0) {
72246da4
FB
990 /*
991 * FIXME we need to iterate over the list of requests
992 * here and stop, unmap, free and del each of the linked
1d046793 993 * requests instead of what we do now.
72246da4 994 */
0fc9a1be
FB
995 usb_gadget_unmap_request(&dwc->gadget, &req->request,
996 req->direction);
72246da4
FB
997 list_del(&req->list);
998 return ret;
999 }
1000
1001 dep->flags |= DWC3_EP_BUSY;
25b8ff68 1002
4fae2e3e 1003 if (starting) {
2eb88016 1004 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
b4996a86 1005 WARN_ON_ONCE(!dep->resource_index);
f898ae09 1006 }
25b8ff68 1007
72246da4
FB
1008 return 0;
1009}
1010
d6d6ec7b
PA
1011static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1012 struct dwc3_ep *dep, u32 cur_uf)
1013{
1014 u32 uf;
1015
aa3342c8 1016 if (list_empty(&dep->pending_list)) {
73815280
FB
1017 dwc3_trace(trace_dwc3_gadget,
1018 "ISOC ep %s run out for requests",
1019 dep->name);
f4a53c55 1020 dep->flags |= DWC3_EP_PENDING_REQUEST;
d6d6ec7b
PA
1021 return;
1022 }
1023
1024 /* 4 micro frames in the future */
1025 uf = cur_uf + dep->interval * 4;
1026
4fae2e3e 1027 __dwc3_gadget_kick_transfer(dep, uf);
d6d6ec7b
PA
1028}
1029
1030static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1031 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1032{
1033 u32 cur_uf, mask;
1034
1035 mask = ~(dep->interval - 1);
1036 cur_uf = event->parameters & mask;
1037
1038 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1039}
1040
72246da4
FB
1041static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1042{
0fc9a1be
FB
1043 struct dwc3 *dwc = dep->dwc;
1044 int ret;
1045
bb423984 1046 if (!dep->endpoint.desc) {
ec5e795c 1047 dwc3_trace(trace_dwc3_gadget,
60cfb37a 1048 "trying to queue request %p to disabled %s",
bb423984
FB
1049 &req->request, dep->endpoint.name);
1050 return -ESHUTDOWN;
1051 }
1052
1053 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1054 &req->request, req->dep->name)) {
60cfb37a 1055 dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'",
ec5e795c 1056 &req->request, req->dep->name);
bb423984
FB
1057 return -EINVAL;
1058 }
1059
fc8bb91b
FB
1060 pm_runtime_get(dwc->dev);
1061
72246da4
FB
1062 req->request.actual = 0;
1063 req->request.status = -EINPROGRESS;
1064 req->direction = dep->direction;
1065 req->epnum = dep->number;
1066
fe84f522
FB
1067 trace_dwc3_ep_queue(req);
1068
0fc9a1be
FB
1069 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1070 dep->direction);
1071 if (ret)
1072 return ret;
1073
aa3342c8 1074 list_add_tail(&req->list, &dep->pending_list);
72246da4 1075
b511e5e7 1076 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
08a36b54
FB
1077 dep->flags & DWC3_EP_PENDING_REQUEST) {
1078 if (list_empty(&dep->started_list)) {
1079 dwc3_stop_active_transfer(dwc, dep->number, true);
1080 dep->flags = DWC3_EP_ENABLED;
1081 }
1082 return 0;
a0925324 1083 }
72246da4 1084
08a36b54 1085 ret = __dwc3_gadget_kick_transfer(dep, 0);
a8f32817 1086 if (ret && ret != -EBUSY)
ec5e795c 1087 dwc3_trace(trace_dwc3_gadget,
60cfb37a 1088 "%s: failed to kick transfers",
a8f32817
FB
1089 dep->name);
1090 if (ret == -EBUSY)
1091 ret = 0;
1092
1093 return ret;
72246da4
FB
1094}
1095
04c03d10
FB
1096static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1097 struct usb_request *request)
1098{
1099 dwc3_gadget_ep_free_request(ep, request);
1100}
1101
1102static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1103{
1104 struct dwc3_request *req;
1105 struct usb_request *request;
1106 struct usb_ep *ep = &dep->endpoint;
1107
60cfb37a 1108 dwc3_trace(trace_dwc3_gadget, "queueing ZLP");
04c03d10
FB
1109 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1110 if (!request)
1111 return -ENOMEM;
1112
1113 request->length = 0;
1114 request->buf = dwc->zlp_buf;
1115 request->complete = __dwc3_gadget_ep_zlp_complete;
1116
1117 req = to_dwc3_request(request);
1118
1119 return __dwc3_gadget_ep_queue(dep, req);
1120}
1121
72246da4
FB
1122static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1123 gfp_t gfp_flags)
1124{
1125 struct dwc3_request *req = to_dwc3_request(request);
1126 struct dwc3_ep *dep = to_dwc3_ep(ep);
1127 struct dwc3 *dwc = dep->dwc;
1128
1129 unsigned long flags;
1130
1131 int ret;
1132
fdee4eba 1133 spin_lock_irqsave(&dwc->lock, flags);
72246da4 1134 ret = __dwc3_gadget_ep_queue(dep, req);
04c03d10
FB
1135
1136 /*
1137 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1138 * setting request->zero, instead of doing magic, we will just queue an
1139 * extra usb_request ourselves so that it gets handled the same way as
1140 * any other request.
1141 */
d9261898
JY
1142 if (ret == 0 && request->zero && request->length &&
1143 (request->length % ep->maxpacket == 0))
04c03d10
FB
1144 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1145
72246da4
FB
1146 spin_unlock_irqrestore(&dwc->lock, flags);
1147
1148 return ret;
1149}
1150
1151static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1152 struct usb_request *request)
1153{
1154 struct dwc3_request *req = to_dwc3_request(request);
1155 struct dwc3_request *r = NULL;
1156
1157 struct dwc3_ep *dep = to_dwc3_ep(ep);
1158 struct dwc3 *dwc = dep->dwc;
1159
1160 unsigned long flags;
1161 int ret = 0;
1162
2c4cbe6e
FB
1163 trace_dwc3_ep_dequeue(req);
1164
72246da4
FB
1165 spin_lock_irqsave(&dwc->lock, flags);
1166
aa3342c8 1167 list_for_each_entry(r, &dep->pending_list, list) {
72246da4
FB
1168 if (r == req)
1169 break;
1170 }
1171
1172 if (r != req) {
aa3342c8 1173 list_for_each_entry(r, &dep->started_list, list) {
72246da4
FB
1174 if (r == req)
1175 break;
1176 }
1177 if (r == req) {
1178 /* wait until it is processed */
b992e681 1179 dwc3_stop_active_transfer(dwc, dep->number, true);
e8d4e8be 1180 goto out1;
72246da4
FB
1181 }
1182 dev_err(dwc->dev, "request %p was not queued to %s\n",
1183 request, ep->name);
1184 ret = -EINVAL;
1185 goto out0;
1186 }
1187
e8d4e8be 1188out1:
72246da4
FB
1189 /* giveback the request */
1190 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1191
1192out0:
1193 spin_unlock_irqrestore(&dwc->lock, flags);
1194
1195 return ret;
1196}
1197
7a608559 1198int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
72246da4
FB
1199{
1200 struct dwc3_gadget_ep_cmd_params params;
1201 struct dwc3 *dwc = dep->dwc;
1202 int ret;
1203
5ad02fb8
FB
1204 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1205 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1206 return -EINVAL;
1207 }
1208
72246da4
FB
1209 memset(&params, 0x00, sizeof(params));
1210
1211 if (value) {
69450c4d
FB
1212 struct dwc3_trb *trb;
1213
1214 unsigned transfer_in_flight;
1215 unsigned started;
1216
1217 if (dep->number > 1)
1218 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1219 else
1220 trb = &dwc->ep0_trb[dep->trb_enqueue];
1221
1222 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1223 started = !list_empty(&dep->started_list);
1224
1225 if (!protocol && ((dep->direction && transfer_in_flight) ||
1226 (!dep->direction && started))) {
ec5e795c 1227 dwc3_trace(trace_dwc3_gadget,
052ba52e 1228 "%s: pending request, cannot halt",
7a608559
FB
1229 dep->name);
1230 return -EAGAIN;
1231 }
1232
2cd4718d
FB
1233 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1234 &params);
72246da4 1235 if (ret)
3f89204b 1236 dev_err(dwc->dev, "failed to set STALL on %s\n",
72246da4
FB
1237 dep->name);
1238 else
1239 dep->flags |= DWC3_EP_STALL;
1240 } else {
2cd4718d 1241
50c763f8 1242 ret = dwc3_send_clear_stall_ep_cmd(dep);
72246da4 1243 if (ret)
3f89204b 1244 dev_err(dwc->dev, "failed to clear STALL on %s\n",
72246da4
FB
1245 dep->name);
1246 else
a535d81c 1247 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
72246da4 1248 }
5275455a 1249
72246da4
FB
1250 return ret;
1251}
1252
1253static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1254{
1255 struct dwc3_ep *dep = to_dwc3_ep(ep);
1256 struct dwc3 *dwc = dep->dwc;
1257
1258 unsigned long flags;
1259
1260 int ret;
1261
1262 spin_lock_irqsave(&dwc->lock, flags);
7a608559 1263 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
72246da4
FB
1264 spin_unlock_irqrestore(&dwc->lock, flags);
1265
1266 return ret;
1267}
1268
1269static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1270{
1271 struct dwc3_ep *dep = to_dwc3_ep(ep);
249a4569
PZ
1272 struct dwc3 *dwc = dep->dwc;
1273 unsigned long flags;
95aa4e8d 1274 int ret;
72246da4 1275
249a4569 1276 spin_lock_irqsave(&dwc->lock, flags);
72246da4
FB
1277 dep->flags |= DWC3_EP_WEDGE;
1278
08f0d966 1279 if (dep->number == 0 || dep->number == 1)
95aa4e8d 1280 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
08f0d966 1281 else
7a608559 1282 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
95aa4e8d
FB
1283 spin_unlock_irqrestore(&dwc->lock, flags);
1284
1285 return ret;
72246da4
FB
1286}
1287
1288/* -------------------------------------------------------------------------- */
1289
1290static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1291 .bLength = USB_DT_ENDPOINT_SIZE,
1292 .bDescriptorType = USB_DT_ENDPOINT,
1293 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1294};
1295
1296static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1297 .enable = dwc3_gadget_ep0_enable,
1298 .disable = dwc3_gadget_ep0_disable,
1299 .alloc_request = dwc3_gadget_ep_alloc_request,
1300 .free_request = dwc3_gadget_ep_free_request,
1301 .queue = dwc3_gadget_ep0_queue,
1302 .dequeue = dwc3_gadget_ep_dequeue,
08f0d966 1303 .set_halt = dwc3_gadget_ep0_set_halt,
72246da4
FB
1304 .set_wedge = dwc3_gadget_ep_set_wedge,
1305};
1306
1307static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1308 .enable = dwc3_gadget_ep_enable,
1309 .disable = dwc3_gadget_ep_disable,
1310 .alloc_request = dwc3_gadget_ep_alloc_request,
1311 .free_request = dwc3_gadget_ep_free_request,
1312 .queue = dwc3_gadget_ep_queue,
1313 .dequeue = dwc3_gadget_ep_dequeue,
1314 .set_halt = dwc3_gadget_ep_set_halt,
1315 .set_wedge = dwc3_gadget_ep_set_wedge,
1316};
1317
1318/* -------------------------------------------------------------------------- */
1319
1320static int dwc3_gadget_get_frame(struct usb_gadget *g)
1321{
1322 struct dwc3 *dwc = gadget_to_dwc(g);
1323 u32 reg;
1324
1325 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1326 return DWC3_DSTS_SOFFN(reg);
1327}
1328
218ef7b6 1329static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
72246da4 1330{
72246da4 1331 unsigned long timeout;
72246da4 1332
218ef7b6 1333 int ret;
72246da4
FB
1334 u32 reg;
1335
72246da4
FB
1336 u8 link_state;
1337 u8 speed;
1338
72246da4
FB
1339 /*
1340 * According to the Databook Remote wakeup request should
1341 * be issued only when the device is in early suspend state.
1342 *
1343 * We can check that via USB Link State bits in DSTS register.
1344 */
1345 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1346
1347 speed = reg & DWC3_DSTS_CONNECTSPD;
ee5cd41c
JY
1348 if ((speed == DWC3_DSTS_SUPERSPEED) ||
1349 (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
60cfb37a 1350 dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed");
6b742899 1351 return 0;
72246da4
FB
1352 }
1353
1354 link_state = DWC3_DSTS_USBLNKST(reg);
1355
1356 switch (link_state) {
1357 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1358 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1359 break;
1360 default:
ec5e795c 1361 dwc3_trace(trace_dwc3_gadget,
60cfb37a 1362 "can't wakeup from '%s'",
ec5e795c 1363 dwc3_gadget_link_string(link_state));
218ef7b6 1364 return -EINVAL;
72246da4
FB
1365 }
1366
8598bde7
FB
1367 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1368 if (ret < 0) {
1369 dev_err(dwc->dev, "failed to put link in Recovery\n");
218ef7b6 1370 return ret;
8598bde7 1371 }
72246da4 1372
802fde98
PZ
1373 /* Recent versions do this automatically */
1374 if (dwc->revision < DWC3_REVISION_194A) {
1375 /* write zeroes to Link Change Request */
fcc023c7 1376 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
802fde98
PZ
1377 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1378 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1379 }
72246da4 1380
1d046793 1381 /* poll until Link State changes to ON */
72246da4
FB
1382 timeout = jiffies + msecs_to_jiffies(100);
1383
1d046793 1384 while (!time_after(jiffies, timeout)) {
72246da4
FB
1385 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1386
1387 /* in HS, means ON */
1388 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1389 break;
1390 }
1391
1392 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1393 dev_err(dwc->dev, "failed to send remote wakeup\n");
218ef7b6 1394 return -EINVAL;
72246da4
FB
1395 }
1396
218ef7b6
FB
1397 return 0;
1398}
1399
1400static int dwc3_gadget_wakeup(struct usb_gadget *g)
1401{
1402 struct dwc3 *dwc = gadget_to_dwc(g);
1403 unsigned long flags;
1404 int ret;
1405
1406 spin_lock_irqsave(&dwc->lock, flags);
1407 ret = __dwc3_gadget_wakeup(dwc);
72246da4
FB
1408 spin_unlock_irqrestore(&dwc->lock, flags);
1409
1410 return ret;
1411}
1412
1413static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1414 int is_selfpowered)
1415{
1416 struct dwc3 *dwc = gadget_to_dwc(g);
249a4569 1417 unsigned long flags;
72246da4 1418
249a4569 1419 spin_lock_irqsave(&dwc->lock, flags);
bcdea503 1420 g->is_selfpowered = !!is_selfpowered;
249a4569 1421 spin_unlock_irqrestore(&dwc->lock, flags);
72246da4
FB
1422
1423 return 0;
1424}
1425
7b2a0368 1426static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
72246da4
FB
1427{
1428 u32 reg;
61d58242 1429 u32 timeout = 500;
72246da4 1430
fc8bb91b
FB
1431 if (pm_runtime_suspended(dwc->dev))
1432 return 0;
1433
72246da4 1434 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
8db7ed15 1435 if (is_on) {
802fde98
PZ
1436 if (dwc->revision <= DWC3_REVISION_187A) {
1437 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1438 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1439 }
1440
1441 if (dwc->revision >= DWC3_REVISION_194A)
1442 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1443 reg |= DWC3_DCTL_RUN_STOP;
7b2a0368
FB
1444
1445 if (dwc->has_hibernation)
1446 reg |= DWC3_DCTL_KEEP_CONNECT;
1447
9fcb3bd8 1448 dwc->pullups_connected = true;
8db7ed15 1449 } else {
72246da4 1450 reg &= ~DWC3_DCTL_RUN_STOP;
7b2a0368
FB
1451
1452 if (dwc->has_hibernation && !suspend)
1453 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1454
9fcb3bd8 1455 dwc->pullups_connected = false;
8db7ed15 1456 }
72246da4
FB
1457
1458 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1459
1460 do {
1461 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
b6d4e16e
FB
1462 reg &= DWC3_DSTS_DEVCTRLHLT;
1463 } while (--timeout && !(!is_on ^ !reg));
f2df679b
FB
1464
1465 if (!timeout)
1466 return -ETIMEDOUT;
72246da4 1467
73815280 1468 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
72246da4
FB
1469 dwc->gadget_driver
1470 ? dwc->gadget_driver->function : "no-function",
1471 is_on ? "connect" : "disconnect");
6f17f74b
PA
1472
1473 return 0;
72246da4
FB
1474}
1475
1476static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1477{
1478 struct dwc3 *dwc = gadget_to_dwc(g);
1479 unsigned long flags;
6f17f74b 1480 int ret;
72246da4
FB
1481
1482 is_on = !!is_on;
1483
1484 spin_lock_irqsave(&dwc->lock, flags);
7b2a0368 1485 ret = dwc3_gadget_run_stop(dwc, is_on, false);
72246da4
FB
1486 spin_unlock_irqrestore(&dwc->lock, flags);
1487
6f17f74b 1488 return ret;
72246da4
FB
1489}
1490
8698e2ac
FB
1491static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1492{
1493 u32 reg;
1494
1495 /* Enable all but Start and End of Frame IRQs */
1496 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1497 DWC3_DEVTEN_EVNTOVERFLOWEN |
1498 DWC3_DEVTEN_CMDCMPLTEN |
1499 DWC3_DEVTEN_ERRTICERREN |
1500 DWC3_DEVTEN_WKUPEVTEN |
1501 DWC3_DEVTEN_ULSTCNGEN |
1502 DWC3_DEVTEN_CONNECTDONEEN |
1503 DWC3_DEVTEN_USBRSTEN |
1504 DWC3_DEVTEN_DISCONNEVTEN);
1505
1506 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1507}
1508
1509static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1510{
1511 /* mask all interrupts */
1512 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1513}
1514
1515static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
b15a762f 1516static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
8698e2ac 1517
4e99472b
FB
1518/**
1519 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
1520 * dwc: pointer to our context structure
1521 *
1522 * The following looks like complex but it's actually very simple. In order to
1523 * calculate the number of packets we can burst at once on OUT transfers, we're
1524 * gonna use RxFIFO size.
1525 *
1526 * To calculate RxFIFO size we need two numbers:
1527 * MDWIDTH = size, in bits, of the internal memory bus
1528 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1529 *
1530 * Given these two numbers, the formula is simple:
1531 *
1532 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1533 *
1534 * 24 bytes is for 3x SETUP packets
1535 * 16 bytes is a clock domain crossing tolerance
1536 *
1537 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1538 */
1539static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1540{
1541 u32 ram2_depth;
1542 u32 mdwidth;
1543 u32 nump;
1544 u32 reg;
1545
1546 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1547 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1548
1549 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1550 nump = min_t(u32, nump, 16);
1551
1552 /* update NumP */
1553 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1554 reg &= ~DWC3_DCFG_NUMP_MASK;
1555 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1556 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1557}
1558
d7be2952 1559static int __dwc3_gadget_start(struct dwc3 *dwc)
72246da4 1560{
72246da4 1561 struct dwc3_ep *dep;
72246da4
FB
1562 int ret = 0;
1563 u32 reg;
1564
72246da4
FB
1565 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1566 reg &= ~(DWC3_DCFG_SPEED_MASK);
07e7f47b
FB
1567
1568 /**
1569 * WORKAROUND: DWC3 revision < 2.20a have an issue
1570 * which would cause metastability state on Run/Stop
1571 * bit if we try to force the IP to USB2-only mode.
1572 *
1573 * Because of that, we cannot configure the IP to any
1574 * speed other than the SuperSpeed
1575 *
1576 * Refers to:
1577 *
1578 * STAR#9000525659: Clock Domain Crossing on DCTL in
1579 * USB 2.0 Mode
1580 */
f7e846f0 1581 if (dwc->revision < DWC3_REVISION_220A) {
07e7f47b 1582 reg |= DWC3_DCFG_SUPERSPEED;
f7e846f0
FB
1583 } else {
1584 switch (dwc->maximum_speed) {
1585 case USB_SPEED_LOW:
2da9ad76 1586 reg |= DWC3_DCFG_LOWSPEED;
f7e846f0
FB
1587 break;
1588 case USB_SPEED_FULL:
2da9ad76 1589 reg |= DWC3_DCFG_FULLSPEED1;
f7e846f0
FB
1590 break;
1591 case USB_SPEED_HIGH:
2da9ad76 1592 reg |= DWC3_DCFG_HIGHSPEED;
f7e846f0 1593 break;
7580862b 1594 case USB_SPEED_SUPER_PLUS:
2da9ad76 1595 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
7580862b 1596 break;
f7e846f0 1597 default:
77966eb8
JY
1598 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1599 dwc->maximum_speed);
1600 /* fall through */
1601 case USB_SPEED_SUPER:
1602 reg |= DWC3_DCFG_SUPERSPEED;
1603 break;
f7e846f0
FB
1604 }
1605 }
72246da4
FB
1606 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1607
2a58f9c1
FB
1608 /*
1609 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1610 * field instead of letting dwc3 itself calculate that automatically.
1611 *
1612 * This way, we maximize the chances that we'll be able to get several
1613 * bursts of data without going through any sort of endpoint throttling.
1614 */
1615 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1616 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1617 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1618
4e99472b
FB
1619 dwc3_gadget_setup_nump(dwc);
1620
72246da4
FB
1621 /* Start with SuperSpeed Default */
1622 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1623
1624 dep = dwc->eps[0];
265b70a7
PZ
1625 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1626 false);
72246da4
FB
1627 if (ret) {
1628 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
d7be2952 1629 goto err0;
72246da4
FB
1630 }
1631
1632 dep = dwc->eps[1];
265b70a7
PZ
1633 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1634 false);
72246da4
FB
1635 if (ret) {
1636 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
d7be2952 1637 goto err1;
72246da4
FB
1638 }
1639
1640 /* begin to receive SETUP packets */
c7fcdeb2 1641 dwc->ep0state = EP0_SETUP_PHASE;
72246da4
FB
1642 dwc3_ep0_out_start(dwc);
1643
8698e2ac
FB
1644 dwc3_gadget_enable_irq(dwc);
1645
72246da4
FB
1646 return 0;
1647
b0d7ffd4 1648err1:
d7be2952 1649 __dwc3_gadget_ep_disable(dwc->eps[0]);
b0d7ffd4
FB
1650
1651err0:
72246da4
FB
1652 return ret;
1653}
1654
d7be2952
FB
1655static int dwc3_gadget_start(struct usb_gadget *g,
1656 struct usb_gadget_driver *driver)
72246da4
FB
1657{
1658 struct dwc3 *dwc = gadget_to_dwc(g);
1659 unsigned long flags;
d7be2952 1660 int ret = 0;
8698e2ac 1661 int irq;
72246da4 1662
9522def4 1663 irq = dwc->irq_gadget;
d7be2952
FB
1664 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1665 IRQF_SHARED, "dwc3", dwc->ev_buf);
1666 if (ret) {
1667 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1668 irq, ret);
1669 goto err0;
1670 }
1671
72246da4 1672 spin_lock_irqsave(&dwc->lock, flags);
d7be2952
FB
1673 if (dwc->gadget_driver) {
1674 dev_err(dwc->dev, "%s is already bound to %s\n",
1675 dwc->gadget.name,
1676 dwc->gadget_driver->driver.name);
1677 ret = -EBUSY;
1678 goto err1;
1679 }
1680
1681 dwc->gadget_driver = driver;
1682
fc8bb91b
FB
1683 if (pm_runtime_active(dwc->dev))
1684 __dwc3_gadget_start(dwc);
1685
d7be2952
FB
1686 spin_unlock_irqrestore(&dwc->lock, flags);
1687
1688 return 0;
1689
1690err1:
1691 spin_unlock_irqrestore(&dwc->lock, flags);
1692 free_irq(irq, dwc);
1693
1694err0:
1695 return ret;
1696}
72246da4 1697
d7be2952
FB
1698static void __dwc3_gadget_stop(struct dwc3 *dwc)
1699{
da1410be
BW
1700 if (pm_runtime_suspended(dwc->dev))
1701 return;
1702
8698e2ac 1703 dwc3_gadget_disable_irq(dwc);
72246da4
FB
1704 __dwc3_gadget_ep_disable(dwc->eps[0]);
1705 __dwc3_gadget_ep_disable(dwc->eps[1]);
d7be2952 1706}
72246da4 1707
d7be2952
FB
1708static int dwc3_gadget_stop(struct usb_gadget *g)
1709{
1710 struct dwc3 *dwc = gadget_to_dwc(g);
1711 unsigned long flags;
72246da4 1712
d7be2952
FB
1713 spin_lock_irqsave(&dwc->lock, flags);
1714 __dwc3_gadget_stop(dwc);
1715 dwc->gadget_driver = NULL;
72246da4
FB
1716 spin_unlock_irqrestore(&dwc->lock, flags);
1717
3f308d17 1718 free_irq(dwc->irq_gadget, dwc->ev_buf);
b0d7ffd4 1719
72246da4
FB
1720 return 0;
1721}
802fde98 1722
72246da4
FB
1723static const struct usb_gadget_ops dwc3_gadget_ops = {
1724 .get_frame = dwc3_gadget_get_frame,
1725 .wakeup = dwc3_gadget_wakeup,
1726 .set_selfpowered = dwc3_gadget_set_selfpowered,
1727 .pullup = dwc3_gadget_pullup,
1728 .udc_start = dwc3_gadget_start,
1729 .udc_stop = dwc3_gadget_stop,
1730};
1731
1732/* -------------------------------------------------------------------------- */
1733
6a1e3ef4
FB
1734static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1735 u8 num, u32 direction)
72246da4
FB
1736{
1737 struct dwc3_ep *dep;
6a1e3ef4 1738 u8 i;
72246da4 1739
6a1e3ef4 1740 for (i = 0; i < num; i++) {
d07fa665 1741 u8 epnum = (i << 1) | (direction ? 1 : 0);
72246da4 1742
72246da4 1743 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
734d5a53 1744 if (!dep)
72246da4 1745 return -ENOMEM;
72246da4
FB
1746
1747 dep->dwc = dwc;
1748 dep->number = epnum;
9aa62ae4 1749 dep->direction = !!direction;
2eb88016 1750 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
72246da4
FB
1751 dwc->eps[epnum] = dep;
1752
1753 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1754 (epnum & 1) ? "in" : "out");
6a1e3ef4 1755
72246da4 1756 dep->endpoint.name = dep->name;
74674cbf 1757 spin_lock_init(&dep->lock);
72246da4 1758
73815280 1759 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
653df35e 1760
72246da4 1761 if (epnum == 0 || epnum == 1) {
e117e742 1762 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
6048e4c6 1763 dep->endpoint.maxburst = 1;
72246da4
FB
1764 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1765 if (!epnum)
1766 dwc->gadget.ep0 = &dep->endpoint;
1767 } else {
1768 int ret;
1769
e117e742 1770 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
12d36c16 1771 dep->endpoint.max_streams = 15;
72246da4
FB
1772 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1773 list_add_tail(&dep->endpoint.ep_list,
1774 &dwc->gadget.ep_list);
1775
1776 ret = dwc3_alloc_trb_pool(dep);
25b8ff68 1777 if (ret)
72246da4 1778 return ret;
72246da4 1779 }
25b8ff68 1780
a474d3b7
RB
1781 if (epnum == 0 || epnum == 1) {
1782 dep->endpoint.caps.type_control = true;
1783 } else {
1784 dep->endpoint.caps.type_iso = true;
1785 dep->endpoint.caps.type_bulk = true;
1786 dep->endpoint.caps.type_int = true;
1787 }
1788
1789 dep->endpoint.caps.dir_in = !!direction;
1790 dep->endpoint.caps.dir_out = !direction;
1791
aa3342c8
FB
1792 INIT_LIST_HEAD(&dep->pending_list);
1793 INIT_LIST_HEAD(&dep->started_list);
72246da4
FB
1794 }
1795
1796 return 0;
1797}
1798
6a1e3ef4
FB
1799static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1800{
1801 int ret;
1802
1803 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1804
1805 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1806 if (ret < 0) {
73815280
FB
1807 dwc3_trace(trace_dwc3_gadget,
1808 "failed to allocate OUT endpoints");
6a1e3ef4
FB
1809 return ret;
1810 }
1811
1812 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1813 if (ret < 0) {
73815280
FB
1814 dwc3_trace(trace_dwc3_gadget,
1815 "failed to allocate IN endpoints");
6a1e3ef4
FB
1816 return ret;
1817 }
1818
1819 return 0;
1820}
1821
72246da4
FB
1822static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1823{
1824 struct dwc3_ep *dep;
1825 u8 epnum;
1826
1827 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1828 dep = dwc->eps[epnum];
6a1e3ef4
FB
1829 if (!dep)
1830 continue;
5bf8fae3
GC
1831 /*
1832 * Physical endpoints 0 and 1 are special; they form the
1833 * bi-directional USB endpoint 0.
1834 *
1835 * For those two physical endpoints, we don't allocate a TRB
1836 * pool nor do we add them the endpoints list. Due to that, we
1837 * shouldn't do these two operations otherwise we would end up
1838 * with all sorts of bugs when removing dwc3.ko.
1839 */
1840 if (epnum != 0 && epnum != 1) {
1841 dwc3_free_trb_pool(dep);
72246da4 1842 list_del(&dep->endpoint.ep_list);
5bf8fae3 1843 }
72246da4
FB
1844
1845 kfree(dep);
1846 }
1847}
1848
72246da4 1849/* -------------------------------------------------------------------------- */
e5caff68 1850
e5ba5ec8
PA
1851static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1852 struct dwc3_request *req, struct dwc3_trb *trb,
e5b36ae2
FB
1853 const struct dwc3_event_depevt *event, int status,
1854 int chain)
72246da4 1855{
72246da4
FB
1856 unsigned int count;
1857 unsigned int s_pkt = 0;
d6d6ec7b 1858 unsigned int trb_status;
72246da4 1859
68d34c8a 1860 dep->queued_requests--;
2c4cbe6e
FB
1861 trace_dwc3_complete_trb(dep, trb);
1862
e5b36ae2
FB
1863 /*
1864 * If we're in the middle of series of chained TRBs and we
1865 * receive a short transfer along the way, DWC3 will skip
1866 * through all TRBs including the last TRB in the chain (the
1867 * where CHN bit is zero. DWC3 will also avoid clearing HWO
1868 * bit and SW has to do it manually.
1869 *
1870 * We're going to do that here to avoid problems of HW trying
1871 * to use bogus TRBs for transfers.
1872 */
1873 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
1874 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1875
e5ba5ec8 1876 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
a0ad85ae 1877 return 1;
e5b36ae2 1878
e5ba5ec8
PA
1879 count = trb->size & DWC3_TRB_SIZE_MASK;
1880
1881 if (dep->direction) {
1882 if (count) {
1883 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1884 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
ec5e795c 1885 dwc3_trace(trace_dwc3_gadget,
60cfb37a 1886 "%s: incomplete IN transfer",
e5ba5ec8
PA
1887 dep->name);
1888 /*
1889 * If missed isoc occurred and there is
1890 * no request queued then issue END
1891 * TRANSFER, so that core generates
1892 * next xfernotready and we will issue
1893 * a fresh START TRANSFER.
1894 * If there are still queued request
1895 * then wait, do not issue either END
1896 * or UPDATE TRANSFER, just attach next
aa3342c8 1897 * request in pending_list during
e5ba5ec8
PA
1898 * giveback.If any future queued request
1899 * is successfully transferred then we
1900 * will issue UPDATE TRANSFER for all
aa3342c8 1901 * request in the pending_list.
e5ba5ec8
PA
1902 */
1903 dep->flags |= DWC3_EP_MISSED_ISOC;
1904 } else {
1905 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1906 dep->name);
1907 status = -ECONNRESET;
1908 }
1909 } else {
1910 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1911 }
1912 } else {
1913 if (count && (event->status & DEPEVT_STATUS_SHORT))
1914 s_pkt = 1;
1915 }
1916
7c705dfe 1917 if (s_pkt && !chain)
e5ba5ec8
PA
1918 return 1;
1919 if ((event->status & DEPEVT_STATUS_LST) &&
1920 (trb->ctrl & (DWC3_TRB_CTRL_LST |
1921 DWC3_TRB_CTRL_HWO)))
1922 return 1;
1923 if ((event->status & DEPEVT_STATUS_IOC) &&
1924 (trb->ctrl & DWC3_TRB_CTRL_IOC))
1925 return 1;
1926 return 0;
1927}
1928
1929static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
1930 const struct dwc3_event_depevt *event, int status)
1931{
31162af4 1932 struct dwc3_request *req, *n;
e5ba5ec8 1933 struct dwc3_trb *trb;
c7de5734 1934 int count = 0;
e5ba5ec8
PA
1935 int ret;
1936
31162af4 1937 list_for_each_entry_safe(req, n, &dep->started_list, list) {
e5b36ae2 1938
31162af4 1939 int chain;
ac7bdcc1 1940
e5b36ae2 1941 chain = req->request.num_mapped_sgs > 0;
31162af4
FB
1942 if (chain) {
1943 struct scatterlist *sg = req->request.sg;
1944 struct scatterlist *s;
1945 unsigned int i;
1946
1947 for_each_sg(sg, s, req->request.num_mapped_sgs, i) {
1948 trb = &dep->trb_pool[dep->trb_dequeue];
1949 count += trb->size & DWC3_TRB_SIZE_MASK;
1950 dwc3_ep_inc_deq(dep);
1951
1952 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
1953 event, status, chain);
1954 }
1955 } else {
737f1ae2 1956 trb = &dep->trb_pool[dep->trb_dequeue];
c7de5734 1957 count += trb->size & DWC3_TRB_SIZE_MASK;
737f1ae2 1958 dwc3_ep_inc_deq(dep);
c7de5734 1959
d115d705 1960 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
e5b36ae2 1961 event, status, chain);
31162af4 1962 }
d115d705 1963
c7de5734
FB
1964 /*
1965 * We assume here we will always receive the entire data block
1966 * which we should receive. Meaning, if we program RX to
1967 * receive 4K but we receive only 2K, we assume that's all we
1968 * should receive and we simply bounce the request back to the
1969 * gadget driver for further processing.
1970 */
1971 req->request.actual += req->request.length - count;
d115d705 1972 dwc3_gadget_giveback(dep, req, status);
e5ba5ec8
PA
1973
1974 if (ret)
72246da4 1975 break;
31162af4 1976 }
72246da4 1977
4cb42217
FB
1978 /*
1979 * Our endpoint might get disabled by another thread during
1980 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
1981 * early on so DWC3_EP_BUSY flag gets cleared
1982 */
1983 if (!dep->endpoint.desc)
1984 return 1;
1985
cdc359dd 1986 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
aa3342c8
FB
1987 list_empty(&dep->started_list)) {
1988 if (list_empty(&dep->pending_list)) {
cdc359dd
PA
1989 /*
1990 * If there is no entry in request list then do
1991 * not issue END TRANSFER now. Just set PENDING
1992 * flag, so that END TRANSFER is issued when an
1993 * entry is added into request list.
1994 */
1995 dep->flags = DWC3_EP_PENDING_REQUEST;
1996 } else {
b992e681 1997 dwc3_stop_active_transfer(dwc, dep->number, true);
cdc359dd
PA
1998 dep->flags = DWC3_EP_ENABLED;
1999 }
7efea86c
PA
2000 return 1;
2001 }
2002
9cad39fe
KL
2003 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
2004 if ((event->status & DEPEVT_STATUS_IOC) &&
2005 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2006 return 0;
72246da4
FB
2007 return 1;
2008}
2009
2010static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
029d97ff 2011 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
72246da4
FB
2012{
2013 unsigned status = 0;
2014 int clean_busy;
e18b7975
FB
2015 u32 is_xfer_complete;
2016
2017 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
72246da4
FB
2018
2019 if (event->status & DEPEVT_STATUS_BUSERR)
2020 status = -ECONNRESET;
2021
1d046793 2022 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
4cb42217 2023 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
e18b7975 2024 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
72246da4 2025 dep->flags &= ~DWC3_EP_BUSY;
fae2b904
FB
2026
2027 /*
2028 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2029 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2030 */
2031 if (dwc->revision < DWC3_REVISION_183A) {
2032 u32 reg;
2033 int i;
2034
2035 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
348e026f 2036 dep = dwc->eps[i];
fae2b904
FB
2037
2038 if (!(dep->flags & DWC3_EP_ENABLED))
2039 continue;
2040
aa3342c8 2041 if (!list_empty(&dep->started_list))
fae2b904
FB
2042 return;
2043 }
2044
2045 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2046 reg |= dwc->u1u2;
2047 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2048
2049 dwc->u1u2 = 0;
2050 }
8a1a9c9e 2051
4cb42217
FB
2052 /*
2053 * Our endpoint might get disabled by another thread during
2054 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2055 * early on so DWC3_EP_BUSY flag gets cleared
2056 */
2057 if (!dep->endpoint.desc)
2058 return;
2059
e6e709b7 2060 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
8a1a9c9e
FB
2061 int ret;
2062
4fae2e3e 2063 ret = __dwc3_gadget_kick_transfer(dep, 0);
8a1a9c9e
FB
2064 if (!ret || ret == -EBUSY)
2065 return;
2066 }
72246da4
FB
2067}
2068
72246da4
FB
2069static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2070 const struct dwc3_event_depevt *event)
2071{
2072 struct dwc3_ep *dep;
2073 u8 epnum = event->endpoint_number;
2074
2075 dep = dwc->eps[epnum];
2076
3336abb5
FB
2077 if (!(dep->flags & DWC3_EP_ENABLED))
2078 return;
2079
72246da4
FB
2080 if (epnum == 0 || epnum == 1) {
2081 dwc3_ep0_interrupt(dwc, event);
2082 return;
2083 }
2084
2085 switch (event->endpoint_event) {
2086 case DWC3_DEPEVT_XFERCOMPLETE:
b4996a86 2087 dep->resource_index = 0;
c2df85ca 2088
16e78db7 2089 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
ec5e795c 2090 dwc3_trace(trace_dwc3_gadget,
60cfb37a 2091 "%s is an Isochronous endpoint",
72246da4
FB
2092 dep->name);
2093 return;
2094 }
2095
029d97ff 2096 dwc3_endpoint_transfer_complete(dwc, dep, event);
72246da4
FB
2097 break;
2098 case DWC3_DEPEVT_XFERINPROGRESS:
029d97ff 2099 dwc3_endpoint_transfer_complete(dwc, dep, event);
72246da4
FB
2100 break;
2101 case DWC3_DEPEVT_XFERNOTREADY:
16e78db7 2102 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
72246da4
FB
2103 dwc3_gadget_start_isoc(dwc, dep, event);
2104 } else {
6bb4fe12 2105 int active;
72246da4
FB
2106 int ret;
2107
6bb4fe12
FB
2108 active = event->status & DEPEVT_STATUS_TRANSFER_ACTIVE;
2109
73815280 2110 dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
6bb4fe12 2111 dep->name, active ? "Transfer Active"
72246da4
FB
2112 : "Transfer Not Active");
2113
4fae2e3e 2114 ret = __dwc3_gadget_kick_transfer(dep, 0);
72246da4
FB
2115 if (!ret || ret == -EBUSY)
2116 return;
2117
ec5e795c 2118 dwc3_trace(trace_dwc3_gadget,
60cfb37a 2119 "%s: failed to kick transfers",
72246da4
FB
2120 dep->name);
2121 }
2122
879631aa
FB
2123 break;
2124 case DWC3_DEPEVT_STREAMEVT:
16e78db7 2125 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
879631aa
FB
2126 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2127 dep->name);
2128 return;
2129 }
2130
2131 switch (event->status) {
2132 case DEPEVT_STREAMEVT_FOUND:
73815280
FB
2133 dwc3_trace(trace_dwc3_gadget,
2134 "Stream %d found and started",
879631aa
FB
2135 event->parameters);
2136
2137 break;
2138 case DEPEVT_STREAMEVT_NOTFOUND:
2139 /* FALLTHROUGH */
2140 default:
ec5e795c 2141 dwc3_trace(trace_dwc3_gadget,
60cfb37a 2142 "unable to find suitable stream");
879631aa 2143 }
72246da4
FB
2144 break;
2145 case DWC3_DEPEVT_RXTXFIFOEVT:
60cfb37a 2146 dwc3_trace(trace_dwc3_gadget, "%s FIFO Overrun", dep->name);
72246da4 2147 break;
72246da4 2148 case DWC3_DEPEVT_EPCMDCMPLT:
73815280 2149 dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
72246da4
FB
2150 break;
2151 }
2152}
2153
2154static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2155{
2156 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2157 spin_unlock(&dwc->lock);
2158 dwc->gadget_driver->disconnect(&dwc->gadget);
2159 spin_lock(&dwc->lock);
2160 }
2161}
2162
bc5ba2e0
FB
2163static void dwc3_suspend_gadget(struct dwc3 *dwc)
2164{
73a30bfc 2165 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
bc5ba2e0
FB
2166 spin_unlock(&dwc->lock);
2167 dwc->gadget_driver->suspend(&dwc->gadget);
2168 spin_lock(&dwc->lock);
2169 }
2170}
2171
2172static void dwc3_resume_gadget(struct dwc3 *dwc)
2173{
73a30bfc 2174 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
bc5ba2e0
FB
2175 spin_unlock(&dwc->lock);
2176 dwc->gadget_driver->resume(&dwc->gadget);
5c7b3b02 2177 spin_lock(&dwc->lock);
8e74475b
FB
2178 }
2179}
2180
2181static void dwc3_reset_gadget(struct dwc3 *dwc)
2182{
2183 if (!dwc->gadget_driver)
2184 return;
2185
2186 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2187 spin_unlock(&dwc->lock);
2188 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
bc5ba2e0
FB
2189 spin_lock(&dwc->lock);
2190 }
2191}
2192
b992e681 2193static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
72246da4
FB
2194{
2195 struct dwc3_ep *dep;
2196 struct dwc3_gadget_ep_cmd_params params;
2197 u32 cmd;
2198 int ret;
2199
2200 dep = dwc->eps[epnum];
2201
b4996a86 2202 if (!dep->resource_index)
3daf74d7
PA
2203 return;
2204
57911504
PA
2205 /*
2206 * NOTICE: We are violating what the Databook says about the
2207 * EndTransfer command. Ideally we would _always_ wait for the
2208 * EndTransfer Command Completion IRQ, but that's causing too
2209 * much trouble synchronizing between us and gadget driver.
2210 *
2211 * We have discussed this with the IP Provider and it was
2212 * suggested to giveback all requests here, but give HW some
2213 * extra time to synchronize with the interconnect. We're using
dc93b41a 2214 * an arbitrary 100us delay for that.
57911504
PA
2215 *
2216 * Note also that a similar handling was tested by Synopsys
2217 * (thanks a lot Paul) and nothing bad has come out of it.
2218 * In short, what we're doing is:
2219 *
2220 * - Issue EndTransfer WITH CMDIOC bit set
2221 * - Wait 100us
2222 */
2223
3daf74d7 2224 cmd = DWC3_DEPCMD_ENDTRANSFER;
b992e681
PZ
2225 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2226 cmd |= DWC3_DEPCMD_CMDIOC;
b4996a86 2227 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
3daf74d7 2228 memset(&params, 0, sizeof(params));
2cd4718d 2229 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
3daf74d7 2230 WARN_ON_ONCE(ret);
b4996a86 2231 dep->resource_index = 0;
041d81f4 2232 dep->flags &= ~DWC3_EP_BUSY;
57911504 2233 udelay(100);
72246da4
FB
2234}
2235
2236static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2237{
2238 u32 epnum;
2239
2240 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2241 struct dwc3_ep *dep;
2242
2243 dep = dwc->eps[epnum];
6a1e3ef4
FB
2244 if (!dep)
2245 continue;
2246
72246da4
FB
2247 if (!(dep->flags & DWC3_EP_ENABLED))
2248 continue;
2249
624407f9 2250 dwc3_remove_requests(dwc, dep);
72246da4
FB
2251 }
2252}
2253
2254static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2255{
2256 u32 epnum;
2257
2258 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2259 struct dwc3_ep *dep;
72246da4
FB
2260 int ret;
2261
2262 dep = dwc->eps[epnum];
6a1e3ef4
FB
2263 if (!dep)
2264 continue;
72246da4
FB
2265
2266 if (!(dep->flags & DWC3_EP_STALL))
2267 continue;
2268
2269 dep->flags &= ~DWC3_EP_STALL;
2270
50c763f8 2271 ret = dwc3_send_clear_stall_ep_cmd(dep);
72246da4
FB
2272 WARN_ON_ONCE(ret);
2273 }
2274}
2275
2276static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2277{
c4430a26
FB
2278 int reg;
2279
72246da4
FB
2280 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2281 reg &= ~DWC3_DCTL_INITU1ENA;
2282 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2283
2284 reg &= ~DWC3_DCTL_INITU2ENA;
2285 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
72246da4 2286
72246da4
FB
2287 dwc3_disconnect_gadget(dwc);
2288
2289 dwc->gadget.speed = USB_SPEED_UNKNOWN;
df62df56 2290 dwc->setup_packet_pending = false;
06a374ed 2291 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
fc8bb91b
FB
2292
2293 dwc->connected = false;
72246da4
FB
2294}
2295
72246da4
FB
2296static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2297{
2298 u32 reg;
2299
fc8bb91b
FB
2300 dwc->connected = true;
2301
df62df56
FB
2302 /*
2303 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2304 * would cause a missing Disconnect Event if there's a
2305 * pending Setup Packet in the FIFO.
2306 *
2307 * There's no suggested workaround on the official Bug
2308 * report, which states that "unless the driver/application
2309 * is doing any special handling of a disconnect event,
2310 * there is no functional issue".
2311 *
2312 * Unfortunately, it turns out that we _do_ some special
2313 * handling of a disconnect event, namely complete all
2314 * pending transfers, notify gadget driver of the
2315 * disconnection, and so on.
2316 *
2317 * Our suggested workaround is to follow the Disconnect
2318 * Event steps here, instead, based on a setup_packet_pending
b5d335e5
FB
2319 * flag. Such flag gets set whenever we have a SETUP_PENDING
2320 * status for EP0 TRBs and gets cleared on XferComplete for the
df62df56
FB
2321 * same endpoint.
2322 *
2323 * Refers to:
2324 *
2325 * STAR#9000466709: RTL: Device : Disconnect event not
2326 * generated if setup packet pending in FIFO
2327 */
2328 if (dwc->revision < DWC3_REVISION_188A) {
2329 if (dwc->setup_packet_pending)
2330 dwc3_gadget_disconnect_interrupt(dwc);
2331 }
2332
8e74475b 2333 dwc3_reset_gadget(dwc);
72246da4
FB
2334
2335 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2336 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2337 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
3b637367 2338 dwc->test_mode = false;
72246da4
FB
2339
2340 dwc3_stop_active_transfers(dwc);
2341 dwc3_clear_stall_all_ep(dwc);
2342
2343 /* Reset device address to zero */
2344 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2345 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2346 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
72246da4
FB
2347}
2348
2349static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2350{
2351 u32 reg;
2352 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2353
2354 /*
2355 * We change the clock only at SS but I dunno why I would want to do
2356 * this. Maybe it becomes part of the power saving plan.
2357 */
2358
ee5cd41c
JY
2359 if ((speed != DWC3_DSTS_SUPERSPEED) &&
2360 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
72246da4
FB
2361 return;
2362
2363 /*
2364 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2365 * each time on Connect Done.
2366 */
2367 if (!usb30_clock)
2368 return;
2369
2370 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2371 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2372 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2373}
2374
72246da4
FB
2375static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2376{
72246da4
FB
2377 struct dwc3_ep *dep;
2378 int ret;
2379 u32 reg;
2380 u8 speed;
2381
72246da4
FB
2382 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2383 speed = reg & DWC3_DSTS_CONNECTSPD;
2384 dwc->speed = speed;
2385
2386 dwc3_update_ram_clk_sel(dwc, speed);
2387
2388 switch (speed) {
2da9ad76 2389 case DWC3_DSTS_SUPERSPEED_PLUS:
7580862b
JY
2390 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2391 dwc->gadget.ep0->maxpacket = 512;
2392 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2393 break;
2da9ad76 2394 case DWC3_DSTS_SUPERSPEED:
05870c5b
FB
2395 /*
2396 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2397 * would cause a missing USB3 Reset event.
2398 *
2399 * In such situations, we should force a USB3 Reset
2400 * event by calling our dwc3_gadget_reset_interrupt()
2401 * routine.
2402 *
2403 * Refers to:
2404 *
2405 * STAR#9000483510: RTL: SS : USB3 reset event may
2406 * not be generated always when the link enters poll
2407 */
2408 if (dwc->revision < DWC3_REVISION_190A)
2409 dwc3_gadget_reset_interrupt(dwc);
2410
72246da4
FB
2411 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2412 dwc->gadget.ep0->maxpacket = 512;
2413 dwc->gadget.speed = USB_SPEED_SUPER;
2414 break;
2da9ad76 2415 case DWC3_DSTS_HIGHSPEED:
72246da4
FB
2416 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2417 dwc->gadget.ep0->maxpacket = 64;
2418 dwc->gadget.speed = USB_SPEED_HIGH;
2419 break;
2da9ad76
JY
2420 case DWC3_DSTS_FULLSPEED2:
2421 case DWC3_DSTS_FULLSPEED1:
72246da4
FB
2422 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2423 dwc->gadget.ep0->maxpacket = 64;
2424 dwc->gadget.speed = USB_SPEED_FULL;
2425 break;
2da9ad76 2426 case DWC3_DSTS_LOWSPEED:
72246da4
FB
2427 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2428 dwc->gadget.ep0->maxpacket = 8;
2429 dwc->gadget.speed = USB_SPEED_LOW;
2430 break;
2431 }
2432
2b758350
PA
2433 /* Enable USB2 LPM Capability */
2434
ee5cd41c 2435 if ((dwc->revision > DWC3_REVISION_194A) &&
2da9ad76
JY
2436 (speed != DWC3_DSTS_SUPERSPEED) &&
2437 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
2b758350
PA
2438 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2439 reg |= DWC3_DCFG_LPM_CAP;
2440 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2441
2442 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2443 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2444
460d098c 2445 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
2b758350 2446
80caf7d2
HR
2447 /*
2448 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2449 * DCFG.LPMCap is set, core responses with an ACK and the
2450 * BESL value in the LPM token is less than or equal to LPM
2451 * NYET threshold.
2452 */
2453 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2454 && dwc->has_lpm_erratum,
2455 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2456
2457 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2458 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2459
356363bf
FB
2460 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2461 } else {
2462 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2463 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2b758350
PA
2464 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2465 }
2466
72246da4 2467 dep = dwc->eps[0];
265b70a7
PZ
2468 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2469 false);
72246da4
FB
2470 if (ret) {
2471 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2472 return;
2473 }
2474
2475 dep = dwc->eps[1];
265b70a7
PZ
2476 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2477 false);
72246da4
FB
2478 if (ret) {
2479 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2480 return;
2481 }
2482
2483 /*
2484 * Configure PHY via GUSB3PIPECTLn if required.
2485 *
2486 * Update GTXFIFOSIZn
2487 *
2488 * In both cases reset values should be sufficient.
2489 */
2490}
2491
2492static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2493{
72246da4
FB
2494 /*
2495 * TODO take core out of low power mode when that's
2496 * implemented.
2497 */
2498
ad14d4e0
JL
2499 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2500 spin_unlock(&dwc->lock);
2501 dwc->gadget_driver->resume(&dwc->gadget);
2502 spin_lock(&dwc->lock);
2503 }
72246da4
FB
2504}
2505
2506static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2507 unsigned int evtinfo)
2508{
fae2b904 2509 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
0b0cc1cd
FB
2510 unsigned int pwropt;
2511
2512 /*
2513 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2514 * Hibernation mode enabled which would show up when device detects
2515 * host-initiated U3 exit.
2516 *
2517 * In that case, device will generate a Link State Change Interrupt
2518 * from U3 to RESUME which is only necessary if Hibernation is
2519 * configured in.
2520 *
2521 * There are no functional changes due to such spurious event and we
2522 * just need to ignore it.
2523 *
2524 * Refers to:
2525 *
2526 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2527 * operational mode
2528 */
2529 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2530 if ((dwc->revision < DWC3_REVISION_250A) &&
2531 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2532 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2533 (next == DWC3_LINK_STATE_RESUME)) {
73815280
FB
2534 dwc3_trace(trace_dwc3_gadget,
2535 "ignoring transition U3 -> Resume");
0b0cc1cd
FB
2536 return;
2537 }
2538 }
fae2b904
FB
2539
2540 /*
2541 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2542 * on the link partner, the USB session might do multiple entry/exit
2543 * of low power states before a transfer takes place.
2544 *
2545 * Due to this problem, we might experience lower throughput. The
2546 * suggested workaround is to disable DCTL[12:9] bits if we're
2547 * transitioning from U1/U2 to U0 and enable those bits again
2548 * after a transfer completes and there are no pending transfers
2549 * on any of the enabled endpoints.
2550 *
2551 * This is the first half of that workaround.
2552 *
2553 * Refers to:
2554 *
2555 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2556 * core send LGO_Ux entering U0
2557 */
2558 if (dwc->revision < DWC3_REVISION_183A) {
2559 if (next == DWC3_LINK_STATE_U0) {
2560 u32 u1u2;
2561 u32 reg;
2562
2563 switch (dwc->link_state) {
2564 case DWC3_LINK_STATE_U1:
2565 case DWC3_LINK_STATE_U2:
2566 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2567 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2568 | DWC3_DCTL_ACCEPTU2ENA
2569 | DWC3_DCTL_INITU1ENA
2570 | DWC3_DCTL_ACCEPTU1ENA);
2571
2572 if (!dwc->u1u2)
2573 dwc->u1u2 = reg & u1u2;
2574
2575 reg &= ~u1u2;
2576
2577 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2578 break;
2579 default:
2580 /* do nothing */
2581 break;
2582 }
2583 }
2584 }
2585
bc5ba2e0
FB
2586 switch (next) {
2587 case DWC3_LINK_STATE_U1:
2588 if (dwc->speed == USB_SPEED_SUPER)
2589 dwc3_suspend_gadget(dwc);
2590 break;
2591 case DWC3_LINK_STATE_U2:
2592 case DWC3_LINK_STATE_U3:
2593 dwc3_suspend_gadget(dwc);
2594 break;
2595 case DWC3_LINK_STATE_RESUME:
2596 dwc3_resume_gadget(dwc);
2597 break;
2598 default:
2599 /* do nothing */
2600 break;
2601 }
2602
e57ebc1d 2603 dwc->link_state = next;
72246da4
FB
2604}
2605
72704f87
BW
2606static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
2607 unsigned int evtinfo)
2608{
2609 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2610
2611 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
2612 dwc3_suspend_gadget(dwc);
2613
2614 dwc->link_state = next;
2615}
2616
e1dadd3b
FB
2617static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2618 unsigned int evtinfo)
2619{
2620 unsigned int is_ss = evtinfo & BIT(4);
2621
2622 /**
2623 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2624 * have a known issue which can cause USB CV TD.9.23 to fail
2625 * randomly.
2626 *
2627 * Because of this issue, core could generate bogus hibernation
2628 * events which SW needs to ignore.
2629 *
2630 * Refers to:
2631 *
2632 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2633 * Device Fallback from SuperSpeed
2634 */
2635 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2636 return;
2637
2638 /* enter hibernation here */
2639}
2640
72246da4
FB
2641static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2642 const struct dwc3_event_devt *event)
2643{
2644 switch (event->type) {
2645 case DWC3_DEVICE_EVENT_DISCONNECT:
2646 dwc3_gadget_disconnect_interrupt(dwc);
2647 break;
2648 case DWC3_DEVICE_EVENT_RESET:
2649 dwc3_gadget_reset_interrupt(dwc);
2650 break;
2651 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2652 dwc3_gadget_conndone_interrupt(dwc);
2653 break;
2654 case DWC3_DEVICE_EVENT_WAKEUP:
2655 dwc3_gadget_wakeup_interrupt(dwc);
2656 break;
e1dadd3b
FB
2657 case DWC3_DEVICE_EVENT_HIBER_REQ:
2658 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2659 "unexpected hibernation event\n"))
2660 break;
2661
2662 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2663 break;
72246da4
FB
2664 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2665 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2666 break;
2667 case DWC3_DEVICE_EVENT_EOPF:
72704f87
BW
2668 /* It changed to be suspend event for version 2.30a and above */
2669 if (dwc->revision < DWC3_REVISION_230A) {
2670 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
2671 } else {
2672 dwc3_trace(trace_dwc3_gadget, "U3/L1-L2 Suspend Event");
2673
2674 /*
2675 * Ignore suspend event until the gadget enters into
2676 * USB_STATE_CONFIGURED state.
2677 */
2678 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
2679 dwc3_gadget_suspend_interrupt(dwc,
2680 event->event_info);
2681 }
72246da4
FB
2682 break;
2683 case DWC3_DEVICE_EVENT_SOF:
73815280 2684 dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
72246da4
FB
2685 break;
2686 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
73815280 2687 dwc3_trace(trace_dwc3_gadget, "Erratic Error");
72246da4
FB
2688 break;
2689 case DWC3_DEVICE_EVENT_CMD_CMPL:
73815280 2690 dwc3_trace(trace_dwc3_gadget, "Command Complete");
72246da4
FB
2691 break;
2692 case DWC3_DEVICE_EVENT_OVERFLOW:
73815280 2693 dwc3_trace(trace_dwc3_gadget, "Overflow");
72246da4
FB
2694 break;
2695 default:
e9f2aa87 2696 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
72246da4
FB
2697 }
2698}
2699
2700static void dwc3_process_event_entry(struct dwc3 *dwc,
2701 const union dwc3_event *event)
2702{
2c4cbe6e
FB
2703 trace_dwc3_event(event->raw);
2704
72246da4
FB
2705 /* Endpoint IRQ, handle it and return early */
2706 if (event->type.is_devspec == 0) {
2707 /* depevt */
2708 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2709 }
2710
2711 switch (event->type.type) {
2712 case DWC3_EVENT_TYPE_DEV:
2713 dwc3_gadget_interrupt(dwc, &event->devt);
2714 break;
2715 /* REVISIT what to do with Carkit and I2C events ? */
2716 default:
2717 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2718 }
2719}
2720
dea520a4 2721static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
b15a762f 2722{
dea520a4 2723 struct dwc3 *dwc = evt->dwc;
b15a762f 2724 irqreturn_t ret = IRQ_NONE;
f42f2447 2725 int left;
e8adfc30 2726 u32 reg;
b15a762f 2727
f42f2447 2728 left = evt->count;
b15a762f 2729
f42f2447
FB
2730 if (!(evt->flags & DWC3_EVENT_PENDING))
2731 return IRQ_NONE;
b15a762f 2732
f42f2447
FB
2733 while (left > 0) {
2734 union dwc3_event event;
b15a762f 2735
f42f2447 2736 event.raw = *(u32 *) (evt->buf + evt->lpos);
b15a762f 2737
f42f2447 2738 dwc3_process_event_entry(dwc, &event);
b15a762f 2739
f42f2447
FB
2740 /*
2741 * FIXME we wrap around correctly to the next entry as
2742 * almost all entries are 4 bytes in size. There is one
2743 * entry which has 12 bytes which is a regular entry
2744 * followed by 8 bytes data. ATM I don't know how
2745 * things are organized if we get next to the a
2746 * boundary so I worry about that once we try to handle
2747 * that.
2748 */
2749 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2750 left -= 4;
b15a762f 2751
660e9bde 2752 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
f42f2447 2753 }
b15a762f 2754
f42f2447
FB
2755 evt->count = 0;
2756 evt->flags &= ~DWC3_EVENT_PENDING;
2757 ret = IRQ_HANDLED;
b15a762f 2758
f42f2447 2759 /* Unmask interrupt */
660e9bde 2760 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
f42f2447 2761 reg &= ~DWC3_GEVNTSIZ_INTMASK;
660e9bde 2762 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
b15a762f 2763
f42f2447
FB
2764 return ret;
2765}
e8adfc30 2766
dea520a4 2767static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
f42f2447 2768{
dea520a4
FB
2769 struct dwc3_event_buffer *evt = _evt;
2770 struct dwc3 *dwc = evt->dwc;
e5f68b4a 2771 unsigned long flags;
f42f2447 2772 irqreturn_t ret = IRQ_NONE;
f42f2447 2773
e5f68b4a 2774 spin_lock_irqsave(&dwc->lock, flags);
dea520a4 2775 ret = dwc3_process_event_buf(evt);
e5f68b4a 2776 spin_unlock_irqrestore(&dwc->lock, flags);
b15a762f
FB
2777
2778 return ret;
2779}
2780
dea520a4 2781static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
72246da4 2782{
dea520a4 2783 struct dwc3 *dwc = evt->dwc;
72246da4 2784 u32 count;
e8adfc30 2785 u32 reg;
72246da4 2786
fc8bb91b
FB
2787 if (pm_runtime_suspended(dwc->dev)) {
2788 pm_runtime_get(dwc->dev);
2789 disable_irq_nosync(dwc->irq_gadget);
2790 dwc->pending_events = true;
2791 return IRQ_HANDLED;
2792 }
2793
660e9bde 2794 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
72246da4
FB
2795 count &= DWC3_GEVNTCOUNT_MASK;
2796 if (!count)
2797 return IRQ_NONE;
2798
b15a762f
FB
2799 evt->count = count;
2800 evt->flags |= DWC3_EVENT_PENDING;
72246da4 2801
e8adfc30 2802 /* Mask interrupt */
660e9bde 2803 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
e8adfc30 2804 reg |= DWC3_GEVNTSIZ_INTMASK;
660e9bde 2805 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
e8adfc30 2806
b15a762f 2807 return IRQ_WAKE_THREAD;
72246da4
FB
2808}
2809
dea520a4 2810static irqreturn_t dwc3_interrupt(int irq, void *_evt)
72246da4 2811{
dea520a4 2812 struct dwc3_event_buffer *evt = _evt;
72246da4 2813
dea520a4 2814 return dwc3_check_event_buf(evt);
72246da4
FB
2815}
2816
2817/**
2818 * dwc3_gadget_init - Initializes gadget related registers
1d046793 2819 * @dwc: pointer to our controller context structure
72246da4
FB
2820 *
2821 * Returns 0 on success otherwise negative errno.
2822 */
41ac7b3a 2823int dwc3_gadget_init(struct dwc3 *dwc)
72246da4 2824{
9522def4
RQ
2825 int ret, irq;
2826 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
2827
2828 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
2829 if (irq == -EPROBE_DEFER)
2830 return irq;
2831
2832 if (irq <= 0) {
2833 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
2834 if (irq == -EPROBE_DEFER)
2835 return irq;
2836
2837 if (irq <= 0) {
2838 irq = platform_get_irq(dwc3_pdev, 0);
2839 if (irq <= 0) {
2840 if (irq != -EPROBE_DEFER) {
2841 dev_err(dwc->dev,
2842 "missing peripheral IRQ\n");
2843 }
2844 if (!irq)
2845 irq = -EINVAL;
2846 return irq;
2847 }
2848 }
2849 }
2850
2851 dwc->irq_gadget = irq;
72246da4
FB
2852
2853 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2854 &dwc->ctrl_req_addr, GFP_KERNEL);
2855 if (!dwc->ctrl_req) {
2856 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2857 ret = -ENOMEM;
2858 goto err0;
2859 }
2860
2abd9d5f 2861 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
72246da4
FB
2862 &dwc->ep0_trb_addr, GFP_KERNEL);
2863 if (!dwc->ep0_trb) {
2864 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2865 ret = -ENOMEM;
2866 goto err1;
2867 }
2868
3ef35faf 2869 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
72246da4 2870 if (!dwc->setup_buf) {
72246da4
FB
2871 ret = -ENOMEM;
2872 goto err2;
2873 }
2874
5812b1c2 2875 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
3ef35faf
FB
2876 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2877 GFP_KERNEL);
5812b1c2
FB
2878 if (!dwc->ep0_bounce) {
2879 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2880 ret = -ENOMEM;
2881 goto err3;
2882 }
2883
04c03d10
FB
2884 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
2885 if (!dwc->zlp_buf) {
2886 ret = -ENOMEM;
2887 goto err4;
2888 }
2889
72246da4 2890 dwc->gadget.ops = &dwc3_gadget_ops;
72246da4 2891 dwc->gadget.speed = USB_SPEED_UNKNOWN;
eeb720fb 2892 dwc->gadget.sg_supported = true;
72246da4 2893 dwc->gadget.name = "dwc3-gadget";
6a4290cc 2894 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
72246da4 2895
b9e51b2b
BM
2896 /*
2897 * FIXME We might be setting max_speed to <SUPER, however versions
2898 * <2.20a of dwc3 have an issue with metastability (documented
2899 * elsewhere in this driver) which tells us we can't set max speed to
2900 * anything lower than SUPER.
2901 *
2902 * Because gadget.max_speed is only used by composite.c and function
2903 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
2904 * to happen so we avoid sending SuperSpeed Capability descriptor
2905 * together with our BOS descriptor as that could confuse host into
2906 * thinking we can handle super speed.
2907 *
2908 * Note that, in fact, we won't even support GetBOS requests when speed
2909 * is less than super speed because we don't have means, yet, to tell
2910 * composite.c that we are USB 2.0 + LPM ECN.
2911 */
2912 if (dwc->revision < DWC3_REVISION_220A)
2913 dwc3_trace(trace_dwc3_gadget,
60cfb37a 2914 "Changing max_speed on rev %08x",
b9e51b2b
BM
2915 dwc->revision);
2916
2917 dwc->gadget.max_speed = dwc->maximum_speed;
2918
a4b9d94b
DC
2919 /*
2920 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2921 * on ep out.
2922 */
2923 dwc->gadget.quirk_ep_out_aligned_size = true;
2924
72246da4
FB
2925 /*
2926 * REVISIT: Here we should clear all pending IRQs to be
2927 * sure we're starting from a well known location.
2928 */
2929
2930 ret = dwc3_gadget_init_endpoints(dwc);
2931 if (ret)
04c03d10 2932 goto err5;
72246da4 2933
72246da4
FB
2934 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2935 if (ret) {
2936 dev_err(dwc->dev, "failed to register udc\n");
04c03d10 2937 goto err5;
72246da4
FB
2938 }
2939
2940 return 0;
2941
04c03d10
FB
2942err5:
2943 kfree(dwc->zlp_buf);
2944
5812b1c2 2945err4:
e1f80467 2946 dwc3_gadget_free_endpoints(dwc);
3ef35faf
FB
2947 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2948 dwc->ep0_bounce, dwc->ep0_bounce_addr);
5812b1c2 2949
72246da4 2950err3:
0fc9a1be 2951 kfree(dwc->setup_buf);
72246da4
FB
2952
2953err2:
2954 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2955 dwc->ep0_trb, dwc->ep0_trb_addr);
2956
2957err1:
2958 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2959 dwc->ctrl_req, dwc->ctrl_req_addr);
2960
2961err0:
2962 return ret;
2963}
2964
7415f17c
FB
2965/* -------------------------------------------------------------------------- */
2966
72246da4
FB
2967void dwc3_gadget_exit(struct dwc3 *dwc)
2968{
72246da4 2969 usb_del_gadget_udc(&dwc->gadget);
72246da4 2970
72246da4
FB
2971 dwc3_gadget_free_endpoints(dwc);
2972
3ef35faf
FB
2973 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2974 dwc->ep0_bounce, dwc->ep0_bounce_addr);
5812b1c2 2975
0fc9a1be 2976 kfree(dwc->setup_buf);
04c03d10 2977 kfree(dwc->zlp_buf);
72246da4
FB
2978
2979 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2980 dwc->ep0_trb, dwc->ep0_trb_addr);
2981
2982 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2983 dwc->ctrl_req, dwc->ctrl_req_addr);
72246da4 2984}
7415f17c 2985
0b0231aa 2986int dwc3_gadget_suspend(struct dwc3 *dwc)
7415f17c 2987{
9f8a67b6
FB
2988 int ret;
2989
9772b47a
RQ
2990 if (!dwc->gadget_driver)
2991 return 0;
2992
9f8a67b6
FB
2993 ret = dwc3_gadget_run_stop(dwc, false, false);
2994 if (ret < 0)
2995 return ret;
7415f17c 2996
9f8a67b6
FB
2997 dwc3_disconnect_gadget(dwc);
2998 __dwc3_gadget_stop(dwc);
7415f17c
FB
2999
3000 return 0;
3001}
3002
3003int dwc3_gadget_resume(struct dwc3 *dwc)
3004{
7415f17c
FB
3005 int ret;
3006
9772b47a
RQ
3007 if (!dwc->gadget_driver)
3008 return 0;
3009
9f8a67b6
FB
3010 ret = __dwc3_gadget_start(dwc);
3011 if (ret < 0)
7415f17c
FB
3012 goto err0;
3013
9f8a67b6
FB
3014 ret = dwc3_gadget_run_stop(dwc, true, false);
3015 if (ret < 0)
7415f17c
FB
3016 goto err1;
3017
7415f17c
FB
3018 return 0;
3019
3020err1:
9f8a67b6 3021 __dwc3_gadget_stop(dwc);
7415f17c
FB
3022
3023err0:
3024 return ret;
3025}
fc8bb91b
FB
3026
3027void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3028{
3029 if (dwc->pending_events) {
3030 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3031 dwc->pending_events = false;
3032 enable_irq(dwc->irq_gadget);
3033 }
3034}