]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/usb/dwc3/gadget.c
usb: gadget: udc-core: independent registration of gadgets and gadget drivers
[mirror_ubuntu-artful-kernel.git] / drivers / usb / dwc3 / gadget.c
CommitLineData
72246da4
FB
1/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
72246da4
FB
5 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
5945f789
FB
9 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
72246da4 12 *
5945f789
FB
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
72246da4
FB
17 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
80977dc9 33#include "debug.h"
72246da4
FB
34#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
04a9bfcd
FB
38/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
911f1f88
PZ
71/**
72 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
8598bde7
FB
87/**
88 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
aee63e3c 93 * return 0 on success or -ETIMEDOUT.
8598bde7
FB
94 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
aee63e3c 97 int retries = 10000;
8598bde7
FB
98 u32 reg;
99
802fde98
PZ
100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
8598bde7
FB
117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
802fde98
PZ
124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
8598bde7 131 /* wait for a change in DSTS */
aed430e5 132 retries = 10000;
8598bde7
FB
133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
8598bde7
FB
136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
aee63e3c 139 udelay(5);
8598bde7
FB
140 }
141
73815280
FB
142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
8598bde7
FB
144
145 return -ETIMEDOUT;
146}
147
457e84b6
FB
148/**
149 * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
150 * @dwc: pointer to our context structure
151 *
152 * This function will a best effort FIFO allocation in order
153 * to improve FIFO usage and throughput, while still allowing
154 * us to enable as many endpoints as possible.
155 *
156 * Keep in mind that this operation will be highly dependent
157 * on the configured size for RAM1 - which contains TxFifo -,
158 * the amount of endpoints enabled on coreConsultant tool, and
159 * the width of the Master Bus.
160 *
161 * In the ideal world, we would always be able to satisfy the
162 * following equation:
163 *
164 * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \
165 * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes
166 *
167 * Unfortunately, due to many variables that's not always the case.
168 */
169int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc)
170{
171 int last_fifo_depth = 0;
172 int ram1_depth;
173 int fifo_size;
174 int mdwidth;
175 int num;
176
177 if (!dwc->needs_fifo_resize)
178 return 0;
179
180 ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
181 mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
182
183 /* MDWIDTH is represented in bits, we need it in bytes */
184 mdwidth >>= 3;
185
186 /*
187 * FIXME For now we will only allocate 1 wMaxPacketSize space
188 * for each enabled endpoint, later patches will come to
189 * improve this algorithm so that we better use the internal
190 * FIFO space
191 */
32702e96
JP
192 for (num = 0; num < dwc->num_in_eps; num++) {
193 /* bit0 indicates direction; 1 means IN ep */
194 struct dwc3_ep *dep = dwc->eps[(num << 1) | 1];
2e81c36a 195 int mult = 1;
457e84b6
FB
196 int tmp;
197
457e84b6
FB
198 if (!(dep->flags & DWC3_EP_ENABLED))
199 continue;
200
16e78db7
IS
201 if (usb_endpoint_xfer_bulk(dep->endpoint.desc)
202 || usb_endpoint_xfer_isoc(dep->endpoint.desc))
2e81c36a
FB
203 mult = 3;
204
205 /*
206 * REVISIT: the following assumes we will always have enough
207 * space available on the FIFO RAM for all possible use cases.
208 * Make sure that's true somehow and change FIFO allocation
209 * accordingly.
210 *
211 * If we have Bulk or Isochronous endpoints, we want
212 * them to be able to be very, very fast. So we're giving
213 * those endpoints a fifo_size which is enough for 3 full
214 * packets
215 */
216 tmp = mult * (dep->endpoint.maxpacket + mdwidth);
457e84b6
FB
217 tmp += mdwidth;
218
219 fifo_size = DIV_ROUND_UP(tmp, mdwidth);
2e81c36a 220
457e84b6
FB
221 fifo_size |= (last_fifo_depth << 16);
222
73815280 223 dwc3_trace(trace_dwc3_gadget, "%s: Fifo Addr %04x Size %d",
457e84b6
FB
224 dep->name, last_fifo_depth, fifo_size & 0xffff);
225
32702e96 226 dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(num), fifo_size);
457e84b6
FB
227
228 last_fifo_depth += (fifo_size & 0xffff);
229 }
230
231 return 0;
232}
233
72246da4
FB
234void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
235 int status)
236{
237 struct dwc3 *dwc = dep->dwc;
e5ba5ec8 238 int i;
72246da4
FB
239
240 if (req->queued) {
e5ba5ec8
PA
241 i = 0;
242 do {
eeb720fb 243 dep->busy_slot++;
e5ba5ec8
PA
244 /*
245 * Skip LINK TRB. We can't use req->trb and check for
246 * DWC3_TRBCTL_LINK_TRB because it points the TRB we
247 * just completed (not the LINK TRB).
248 */
249 if (((dep->busy_slot & DWC3_TRB_MASK) ==
250 DWC3_TRB_NUM- 1) &&
16e78db7 251 usb_endpoint_xfer_isoc(dep->endpoint.desc))
e5ba5ec8
PA
252 dep->busy_slot++;
253 } while(++i < req->request.num_mapped_sgs);
c9fda7d6 254 req->queued = false;
72246da4
FB
255 }
256 list_del(&req->list);
eeb720fb 257 req->trb = NULL;
72246da4
FB
258
259 if (req->request.status == -EINPROGRESS)
260 req->request.status = status;
261
0416e494
PA
262 if (dwc->ep0_bounced && dep->number == 0)
263 dwc->ep0_bounced = false;
264 else
265 usb_gadget_unmap_request(&dwc->gadget, &req->request,
266 req->direction);
72246da4 267
2c4cbe6e 268 trace_dwc3_gadget_giveback(req);
72246da4
FB
269
270 spin_unlock(&dwc->lock);
304f7e5e 271 usb_gadget_giveback_request(&dep->endpoint, &req->request);
72246da4
FB
272 spin_lock(&dwc->lock);
273}
274
3ece0ec4 275int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
b09bb642
FB
276{
277 u32 timeout = 500;
278 u32 reg;
279
2c4cbe6e 280 trace_dwc3_gadget_generic_cmd(cmd, param);
427c3df6 281
b09bb642
FB
282 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
283 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
284
285 do {
286 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
287 if (!(reg & DWC3_DGCMD_CMDACT)) {
73815280
FB
288 dwc3_trace(trace_dwc3_gadget,
289 "Command Complete --> %d",
b09bb642 290 DWC3_DGCMD_STATUS(reg));
891b1dc0
SSB
291 if (DWC3_DGCMD_STATUS(reg))
292 return -EINVAL;
b09bb642
FB
293 return 0;
294 }
295
296 /*
297 * We can't sleep here, because it's also called from
298 * interrupt context.
299 */
300 timeout--;
73815280
FB
301 if (!timeout) {
302 dwc3_trace(trace_dwc3_gadget,
303 "Command Timed Out");
b09bb642 304 return -ETIMEDOUT;
73815280 305 }
b09bb642
FB
306 udelay(1);
307 } while (1);
308}
309
72246da4
FB
310int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
311 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
312{
313 struct dwc3_ep *dep = dwc->eps[ep];
61d58242 314 u32 timeout = 500;
72246da4
FB
315 u32 reg;
316
2c4cbe6e 317 trace_dwc3_gadget_ep_cmd(dep, cmd, params);
72246da4 318
dc1c70a7
FB
319 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
320 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
321 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
72246da4
FB
322
323 dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
324 do {
325 reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
326 if (!(reg & DWC3_DEPCMD_CMDACT)) {
73815280
FB
327 dwc3_trace(trace_dwc3_gadget,
328 "Command Complete --> %d",
164f6e14 329 DWC3_DEPCMD_STATUS(reg));
76e838c9
SSB
330 if (DWC3_DEPCMD_STATUS(reg))
331 return -EINVAL;
72246da4
FB
332 return 0;
333 }
334
335 /*
72246da4
FB
336 * We can't sleep here, because it is also called from
337 * interrupt context.
338 */
339 timeout--;
73815280
FB
340 if (!timeout) {
341 dwc3_trace(trace_dwc3_gadget,
342 "Command Timed Out");
72246da4 343 return -ETIMEDOUT;
73815280 344 }
72246da4 345
61d58242 346 udelay(1);
72246da4
FB
347 } while (1);
348}
349
350static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
f6bafc6a 351 struct dwc3_trb *trb)
72246da4 352{
c439ef87 353 u32 offset = (char *) trb - (char *) dep->trb_pool;
72246da4
FB
354
355 return dep->trb_pool_dma + offset;
356}
357
358static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
359{
360 struct dwc3 *dwc = dep->dwc;
361
362 if (dep->trb_pool)
363 return 0;
364
72246da4
FB
365 dep->trb_pool = dma_alloc_coherent(dwc->dev,
366 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
367 &dep->trb_pool_dma, GFP_KERNEL);
368 if (!dep->trb_pool) {
369 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
370 dep->name);
371 return -ENOMEM;
372 }
373
374 return 0;
375}
376
377static void dwc3_free_trb_pool(struct dwc3_ep *dep)
378{
379 struct dwc3 *dwc = dep->dwc;
380
381 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
382 dep->trb_pool, dep->trb_pool_dma);
383
384 dep->trb_pool = NULL;
385 dep->trb_pool_dma = 0;
386}
387
388static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
389{
390 struct dwc3_gadget_ep_cmd_params params;
391 u32 cmd;
392
393 memset(&params, 0x00, sizeof(params));
394
395 if (dep->number != 1) {
396 cmd = DWC3_DEPCMD_DEPSTARTCFG;
397 /* XferRscIdx == 0 for ep0 and 2 for the remaining */
b23c8439
PZ
398 if (dep->number > 1) {
399 if (dwc->start_config_issued)
400 return 0;
401 dwc->start_config_issued = true;
72246da4 402 cmd |= DWC3_DEPCMD_PARAM(2);
b23c8439 403 }
72246da4
FB
404
405 return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
406 }
407
408 return 0;
409}
410
411static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
c90bfaec 412 const struct usb_endpoint_descriptor *desc,
4b345c9a 413 const struct usb_ss_ep_comp_descriptor *comp_desc,
265b70a7 414 bool ignore, bool restore)
72246da4
FB
415{
416 struct dwc3_gadget_ep_cmd_params params;
417
418 memset(&params, 0x00, sizeof(params));
419
dc1c70a7 420 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
d2e9a13a
CP
421 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
422
423 /* Burst size is only needed in SuperSpeed mode */
424 if (dwc->gadget.speed == USB_SPEED_SUPER) {
425 u32 burst = dep->endpoint.maxburst - 1;
426
427 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst);
428 }
72246da4 429
4b345c9a
FB
430 if (ignore)
431 params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM;
432
265b70a7
PZ
433 if (restore) {
434 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
435 params.param2 |= dep->saved_state;
436 }
437
dc1c70a7
FB
438 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
439 | DWC3_DEPCFG_XFER_NOT_READY_EN;
72246da4 440
18b7ede5 441 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
dc1c70a7
FB
442 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
443 | DWC3_DEPCFG_STREAM_EVENT_EN;
879631aa
FB
444 dep->stream_capable = true;
445 }
446
0b93a4c8 447 if (!usb_endpoint_xfer_control(desc))
dc1c70a7 448 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
72246da4
FB
449
450 /*
451 * We are doing 1:1 mapping for endpoints, meaning
452 * Physical Endpoints 2 maps to Logical Endpoint 2 and
453 * so on. We consider the direction bit as part of the physical
454 * endpoint number. So USB endpoint 0x81 is 0x03.
455 */
dc1c70a7 456 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
72246da4
FB
457
458 /*
459 * We must use the lower 16 TX FIFOs even though
460 * HW might have more
461 */
462 if (dep->direction)
dc1c70a7 463 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
72246da4
FB
464
465 if (desc->bInterval) {
dc1c70a7 466 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
72246da4
FB
467 dep->interval = 1 << (desc->bInterval - 1);
468 }
469
470 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
471 DWC3_DEPCMD_SETEPCONFIG, &params);
472}
473
474static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
475{
476 struct dwc3_gadget_ep_cmd_params params;
477
478 memset(&params, 0x00, sizeof(params));
479
dc1c70a7 480 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
72246da4
FB
481
482 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
483 DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
484}
485
486/**
487 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
488 * @dep: endpoint to be initialized
489 * @desc: USB Endpoint Descriptor
490 *
491 * Caller should take care of locking
492 */
493static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
c90bfaec 494 const struct usb_endpoint_descriptor *desc,
4b345c9a 495 const struct usb_ss_ep_comp_descriptor *comp_desc,
265b70a7 496 bool ignore, bool restore)
72246da4
FB
497{
498 struct dwc3 *dwc = dep->dwc;
499 u32 reg;
b09e99ee 500 int ret;
72246da4 501
73815280 502 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
ff62d6b6 503
72246da4
FB
504 if (!(dep->flags & DWC3_EP_ENABLED)) {
505 ret = dwc3_gadget_start_config(dwc, dep);
506 if (ret)
507 return ret;
508 }
509
265b70a7
PZ
510 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore,
511 restore);
72246da4
FB
512 if (ret)
513 return ret;
514
515 if (!(dep->flags & DWC3_EP_ENABLED)) {
f6bafc6a
FB
516 struct dwc3_trb *trb_st_hw;
517 struct dwc3_trb *trb_link;
72246da4
FB
518
519 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
520 if (ret)
521 return ret;
522
16e78db7 523 dep->endpoint.desc = desc;
c90bfaec 524 dep->comp_desc = comp_desc;
72246da4
FB
525 dep->type = usb_endpoint_type(desc);
526 dep->flags |= DWC3_EP_ENABLED;
527
528 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
529 reg |= DWC3_DALEPENA_EP(dep->number);
530 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
531
532 if (!usb_endpoint_xfer_isoc(desc))
533 return 0;
534
1d046793 535 /* Link TRB for ISOC. The HWO bit is never reset */
72246da4
FB
536 trb_st_hw = &dep->trb_pool[0];
537
f6bafc6a 538 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
1200a82a 539 memset(trb_link, 0, sizeof(*trb_link));
72246da4 540
f6bafc6a
FB
541 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
542 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
543 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
544 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
72246da4
FB
545 }
546
aa739974
FB
547 switch (usb_endpoint_type(desc)) {
548 case USB_ENDPOINT_XFER_CONTROL:
549 strlcat(dep->name, "-control", sizeof(dep->name));
550 break;
551 case USB_ENDPOINT_XFER_ISOC:
552 strlcat(dep->name, "-isoc", sizeof(dep->name));
553 break;
554 case USB_ENDPOINT_XFER_BULK:
555 strlcat(dep->name, "-bulk", sizeof(dep->name));
556 break;
557 case USB_ENDPOINT_XFER_INT:
558 strlcat(dep->name, "-int", sizeof(dep->name));
559 break;
560 default:
561 dev_err(dwc->dev, "invalid endpoint transfer type\n");
562 }
563
72246da4
FB
564 return 0;
565}
566
b992e681 567static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
624407f9 568static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
72246da4
FB
569{
570 struct dwc3_request *req;
571
ea53b882 572 if (!list_empty(&dep->req_queued)) {
b992e681 573 dwc3_stop_active_transfer(dwc, dep->number, true);
624407f9 574
57911504 575 /* - giveback all requests to gadget driver */
1591633e
PA
576 while (!list_empty(&dep->req_queued)) {
577 req = next_request(&dep->req_queued);
578
579 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
580 }
ea53b882
FB
581 }
582
72246da4
FB
583 while (!list_empty(&dep->request_list)) {
584 req = next_request(&dep->request_list);
585
624407f9 586 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
72246da4 587 }
72246da4
FB
588}
589
590/**
591 * __dwc3_gadget_ep_disable - Disables a HW endpoint
592 * @dep: the endpoint to disable
593 *
624407f9
SAS
594 * This function also removes requests which are currently processed ny the
595 * hardware and those which are not yet scheduled.
596 * Caller should take care of locking.
72246da4 597 */
72246da4
FB
598static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
599{
600 struct dwc3 *dwc = dep->dwc;
601 u32 reg;
602
7eaeac5c
FB
603 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
604
624407f9 605 dwc3_remove_requests(dwc, dep);
72246da4 606
687ef981
FB
607 /* make sure HW endpoint isn't stalled */
608 if (dep->flags & DWC3_EP_STALL)
7a608559 609 __dwc3_gadget_ep_set_halt(dep, 0, false);
687ef981 610
72246da4
FB
611 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
612 reg &= ~DWC3_DALEPENA_EP(dep->number);
613 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
614
879631aa 615 dep->stream_capable = false;
f9c56cdd 616 dep->endpoint.desc = NULL;
c90bfaec 617 dep->comp_desc = NULL;
72246da4 618 dep->type = 0;
879631aa 619 dep->flags = 0;
72246da4 620
aa739974
FB
621 snprintf(dep->name, sizeof(dep->name), "ep%d%s",
622 dep->number >> 1,
623 (dep->number & 1) ? "in" : "out");
624
72246da4
FB
625 return 0;
626}
627
628/* -------------------------------------------------------------------------- */
629
630static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
631 const struct usb_endpoint_descriptor *desc)
632{
633 return -EINVAL;
634}
635
636static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
637{
638 return -EINVAL;
639}
640
641/* -------------------------------------------------------------------------- */
642
643static int dwc3_gadget_ep_enable(struct usb_ep *ep,
644 const struct usb_endpoint_descriptor *desc)
645{
646 struct dwc3_ep *dep;
647 struct dwc3 *dwc;
648 unsigned long flags;
649 int ret;
650
651 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
652 pr_debug("dwc3: invalid parameters\n");
653 return -EINVAL;
654 }
655
656 if (!desc->wMaxPacketSize) {
657 pr_debug("dwc3: missing wMaxPacketSize\n");
658 return -EINVAL;
659 }
660
661 dep = to_dwc3_ep(ep);
662 dwc = dep->dwc;
663
c6f83f38
FB
664 if (dep->flags & DWC3_EP_ENABLED) {
665 dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
666 dep->name);
667 return 0;
668 }
669
72246da4 670 spin_lock_irqsave(&dwc->lock, flags);
265b70a7 671 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
72246da4
FB
672 spin_unlock_irqrestore(&dwc->lock, flags);
673
674 return ret;
675}
676
677static int dwc3_gadget_ep_disable(struct usb_ep *ep)
678{
679 struct dwc3_ep *dep;
680 struct dwc3 *dwc;
681 unsigned long flags;
682 int ret;
683
684 if (!ep) {
685 pr_debug("dwc3: invalid parameters\n");
686 return -EINVAL;
687 }
688
689 dep = to_dwc3_ep(ep);
690 dwc = dep->dwc;
691
692 if (!(dep->flags & DWC3_EP_ENABLED)) {
693 dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
694 dep->name);
695 return 0;
696 }
697
72246da4
FB
698 spin_lock_irqsave(&dwc->lock, flags);
699 ret = __dwc3_gadget_ep_disable(dep);
700 spin_unlock_irqrestore(&dwc->lock, flags);
701
702 return ret;
703}
704
705static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
706 gfp_t gfp_flags)
707{
708 struct dwc3_request *req;
709 struct dwc3_ep *dep = to_dwc3_ep(ep);
72246da4
FB
710
711 req = kzalloc(sizeof(*req), gfp_flags);
734d5a53 712 if (!req)
72246da4 713 return NULL;
72246da4
FB
714
715 req->epnum = dep->number;
716 req->dep = dep;
72246da4 717
2c4cbe6e
FB
718 trace_dwc3_alloc_request(req);
719
72246da4
FB
720 return &req->request;
721}
722
723static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
724 struct usb_request *request)
725{
726 struct dwc3_request *req = to_dwc3_request(request);
727
2c4cbe6e 728 trace_dwc3_free_request(req);
72246da4
FB
729 kfree(req);
730}
731
c71fc37c
FB
732/**
733 * dwc3_prepare_one_trb - setup one TRB from one request
734 * @dep: endpoint for which this request is prepared
735 * @req: dwc3_request pointer
736 */
68e823e2 737static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
eeb720fb 738 struct dwc3_request *req, dma_addr_t dma,
e5ba5ec8 739 unsigned length, unsigned last, unsigned chain, unsigned node)
c71fc37c 740{
f6bafc6a 741 struct dwc3_trb *trb;
c71fc37c 742
73815280 743 dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s%s",
eeb720fb
FB
744 dep->name, req, (unsigned long long) dma,
745 length, last ? " last" : "",
746 chain ? " chain" : "");
747
915e202a
PA
748
749 trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
c71fc37c 750
eeb720fb
FB
751 if (!req->trb) {
752 dwc3_gadget_move_request_queued(req);
f6bafc6a
FB
753 req->trb = trb;
754 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
e5ba5ec8 755 req->start_slot = dep->free_slot & DWC3_TRB_MASK;
eeb720fb 756 }
c71fc37c 757
e5ba5ec8 758 dep->free_slot++;
5cd8c48d
ZJC
759 /* Skip the LINK-TRB on ISOC */
760 if (((dep->free_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
761 usb_endpoint_xfer_isoc(dep->endpoint.desc))
762 dep->free_slot++;
e5ba5ec8 763
f6bafc6a
FB
764 trb->size = DWC3_TRB_SIZE_LENGTH(length);
765 trb->bpl = lower_32_bits(dma);
766 trb->bph = upper_32_bits(dma);
c71fc37c 767
16e78db7 768 switch (usb_endpoint_type(dep->endpoint.desc)) {
c71fc37c 769 case USB_ENDPOINT_XFER_CONTROL:
f6bafc6a 770 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
c71fc37c
FB
771 break;
772
773 case USB_ENDPOINT_XFER_ISOC:
e5ba5ec8
PA
774 if (!node)
775 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
776 else
777 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
c71fc37c
FB
778 break;
779
780 case USB_ENDPOINT_XFER_BULK:
781 case USB_ENDPOINT_XFER_INT:
f6bafc6a 782 trb->ctrl = DWC3_TRBCTL_NORMAL;
c71fc37c
FB
783 break;
784 default:
785 /*
786 * This is only possible with faulty memory because we
787 * checked it already :)
788 */
789 BUG();
790 }
791
f3af3651
FB
792 if (!req->request.no_interrupt && !chain)
793 trb->ctrl |= DWC3_TRB_CTRL_IOC;
794
16e78db7 795 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
f6bafc6a
FB
796 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
797 trb->ctrl |= DWC3_TRB_CTRL_CSP;
e5ba5ec8
PA
798 } else if (last) {
799 trb->ctrl |= DWC3_TRB_CTRL_LST;
f6bafc6a 800 }
c71fc37c 801
e5ba5ec8
PA
802 if (chain)
803 trb->ctrl |= DWC3_TRB_CTRL_CHN;
804
16e78db7 805 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
f6bafc6a 806 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
c71fc37c 807
f6bafc6a 808 trb->ctrl |= DWC3_TRB_CTRL_HWO;
2c4cbe6e
FB
809
810 trace_dwc3_prepare_trb(dep, trb);
c71fc37c
FB
811}
812
72246da4
FB
813/*
814 * dwc3_prepare_trbs - setup TRBs from requests
815 * @dep: endpoint for which requests are being prepared
816 * @starting: true if the endpoint is idle and no requests are queued.
817 *
1d046793
PZ
818 * The function goes through the requests list and sets up TRBs for the
819 * transfers. The function returns once there are no more TRBs available or
820 * it runs out of requests.
72246da4 821 */
68e823e2 822static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
72246da4 823{
68e823e2 824 struct dwc3_request *req, *n;
72246da4 825 u32 trbs_left;
8d62cd65 826 u32 max;
c71fc37c 827 unsigned int last_one = 0;
72246da4
FB
828
829 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
830
831 /* the first request must not be queued */
832 trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
c71fc37c 833
8d62cd65 834 /* Can't wrap around on a non-isoc EP since there's no link TRB */
16e78db7 835 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
8d62cd65
PZ
836 max = DWC3_TRB_NUM - (dep->free_slot & DWC3_TRB_MASK);
837 if (trbs_left > max)
838 trbs_left = max;
839 }
840
72246da4 841 /*
1d046793
PZ
842 * If busy & slot are equal than it is either full or empty. If we are
843 * starting to process requests then we are empty. Otherwise we are
72246da4
FB
844 * full and don't do anything
845 */
846 if (!trbs_left) {
847 if (!starting)
68e823e2 848 return;
72246da4
FB
849 trbs_left = DWC3_TRB_NUM;
850 /*
851 * In case we start from scratch, we queue the ISOC requests
852 * starting from slot 1. This is done because we use ring
853 * buffer and have no LST bit to stop us. Instead, we place
1d046793 854 * IOC bit every TRB_NUM/4. We try to avoid having an interrupt
72246da4
FB
855 * after the first request so we start at slot 1 and have
856 * 7 requests proceed before we hit the first IOC.
857 * Other transfer types don't use the ring buffer and are
858 * processed from the first TRB until the last one. Since we
859 * don't wrap around we have to start at the beginning.
860 */
16e78db7 861 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
72246da4
FB
862 dep->busy_slot = 1;
863 dep->free_slot = 1;
864 } else {
865 dep->busy_slot = 0;
866 dep->free_slot = 0;
867 }
868 }
869
870 /* The last TRB is a link TRB, not used for xfer */
16e78db7 871 if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->endpoint.desc))
68e823e2 872 return;
72246da4
FB
873
874 list_for_each_entry_safe(req, n, &dep->request_list, list) {
eeb720fb
FB
875 unsigned length;
876 dma_addr_t dma;
e5ba5ec8 877 last_one = false;
72246da4 878
eeb720fb
FB
879 if (req->request.num_mapped_sgs > 0) {
880 struct usb_request *request = &req->request;
881 struct scatterlist *sg = request->sg;
882 struct scatterlist *s;
883 int i;
72246da4 884
eeb720fb
FB
885 for_each_sg(sg, s, request->num_mapped_sgs, i) {
886 unsigned chain = true;
72246da4 887
eeb720fb
FB
888 length = sg_dma_len(s);
889 dma = sg_dma_address(s);
72246da4 890
1d046793
PZ
891 if (i == (request->num_mapped_sgs - 1) ||
892 sg_is_last(s)) {
ec512fb8 893 if (list_empty(&dep->request_list))
e5ba5ec8 894 last_one = true;
eeb720fb
FB
895 chain = false;
896 }
72246da4 897
eeb720fb
FB
898 trbs_left--;
899 if (!trbs_left)
900 last_one = true;
72246da4 901
eeb720fb
FB
902 if (last_one)
903 chain = false;
72246da4 904
eeb720fb 905 dwc3_prepare_one_trb(dep, req, dma, length,
e5ba5ec8 906 last_one, chain, i);
72246da4 907
eeb720fb
FB
908 if (last_one)
909 break;
910 }
39e60635
AV
911
912 if (last_one)
913 break;
72246da4 914 } else {
eeb720fb
FB
915 dma = req->request.dma;
916 length = req->request.length;
917 trbs_left--;
72246da4 918
eeb720fb
FB
919 if (!trbs_left)
920 last_one = 1;
879631aa 921
eeb720fb
FB
922 /* Is this the last request? */
923 if (list_is_last(&req->list, &dep->request_list))
924 last_one = 1;
72246da4 925
eeb720fb 926 dwc3_prepare_one_trb(dep, req, dma, length,
e5ba5ec8 927 last_one, false, 0);
72246da4 928
eeb720fb
FB
929 if (last_one)
930 break;
72246da4 931 }
72246da4 932 }
72246da4
FB
933}
934
935static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
936 int start_new)
937{
938 struct dwc3_gadget_ep_cmd_params params;
939 struct dwc3_request *req;
940 struct dwc3 *dwc = dep->dwc;
941 int ret;
942 u32 cmd;
943
944 if (start_new && (dep->flags & DWC3_EP_BUSY)) {
73815280 945 dwc3_trace(trace_dwc3_gadget, "%s: endpoint busy", dep->name);
72246da4
FB
946 return -EBUSY;
947 }
72246da4
FB
948
949 /*
950 * If we are getting here after a short-out-packet we don't enqueue any
951 * new requests as we try to set the IOC bit only on the last request.
952 */
953 if (start_new) {
954 if (list_empty(&dep->req_queued))
955 dwc3_prepare_trbs(dep, start_new);
956
957 /* req points to the first request which will be sent */
958 req = next_request(&dep->req_queued);
959 } else {
68e823e2
FB
960 dwc3_prepare_trbs(dep, start_new);
961
72246da4 962 /*
1d046793 963 * req points to the first request where HWO changed from 0 to 1
72246da4 964 */
68e823e2 965 req = next_request(&dep->req_queued);
72246da4
FB
966 }
967 if (!req) {
968 dep->flags |= DWC3_EP_PENDING_REQUEST;
969 return 0;
970 }
971
972 memset(&params, 0, sizeof(params));
72246da4 973
1877d6c9
PA
974 if (start_new) {
975 params.param0 = upper_32_bits(req->trb_dma);
976 params.param1 = lower_32_bits(req->trb_dma);
72246da4 977 cmd = DWC3_DEPCMD_STARTTRANSFER;
1877d6c9 978 } else {
72246da4 979 cmd = DWC3_DEPCMD_UPDATETRANSFER;
1877d6c9 980 }
72246da4
FB
981
982 cmd |= DWC3_DEPCMD_PARAM(cmd_param);
983 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
984 if (ret < 0) {
72246da4
FB
985 /*
986 * FIXME we need to iterate over the list of requests
987 * here and stop, unmap, free and del each of the linked
1d046793 988 * requests instead of what we do now.
72246da4 989 */
0fc9a1be
FB
990 usb_gadget_unmap_request(&dwc->gadget, &req->request,
991 req->direction);
72246da4
FB
992 list_del(&req->list);
993 return ret;
994 }
995
996 dep->flags |= DWC3_EP_BUSY;
25b8ff68 997
f898ae09 998 if (start_new) {
b4996a86 999 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
f898ae09 1000 dep->number);
b4996a86 1001 WARN_ON_ONCE(!dep->resource_index);
f898ae09 1002 }
25b8ff68 1003
72246da4
FB
1004 return 0;
1005}
1006
d6d6ec7b
PA
1007static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1008 struct dwc3_ep *dep, u32 cur_uf)
1009{
1010 u32 uf;
1011
1012 if (list_empty(&dep->request_list)) {
73815280
FB
1013 dwc3_trace(trace_dwc3_gadget,
1014 "ISOC ep %s run out for requests",
1015 dep->name);
f4a53c55 1016 dep->flags |= DWC3_EP_PENDING_REQUEST;
d6d6ec7b
PA
1017 return;
1018 }
1019
1020 /* 4 micro frames in the future */
1021 uf = cur_uf + dep->interval * 4;
1022
1023 __dwc3_gadget_kick_transfer(dep, uf, 1);
1024}
1025
1026static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1027 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1028{
1029 u32 cur_uf, mask;
1030
1031 mask = ~(dep->interval - 1);
1032 cur_uf = event->parameters & mask;
1033
1034 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1035}
1036
72246da4
FB
1037static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1038{
0fc9a1be
FB
1039 struct dwc3 *dwc = dep->dwc;
1040 int ret;
1041
bb423984 1042 if (!dep->endpoint.desc) {
ec5e795c
FB
1043 dwc3_trace(trace_dwc3_gadget,
1044 "trying to queue request %p to disabled %s\n",
bb423984
FB
1045 &req->request, dep->endpoint.name);
1046 return -ESHUTDOWN;
1047 }
1048
1049 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1050 &req->request, req->dep->name)) {
ec5e795c
FB
1051 dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'\n",
1052 &req->request, req->dep->name);
bb423984
FB
1053 return -EINVAL;
1054 }
1055
72246da4
FB
1056 req->request.actual = 0;
1057 req->request.status = -EINPROGRESS;
1058 req->direction = dep->direction;
1059 req->epnum = dep->number;
1060
fe84f522
FB
1061 trace_dwc3_ep_queue(req);
1062
72246da4
FB
1063 /*
1064 * We only add to our list of requests now and
1065 * start consuming the list once we get XferNotReady
1066 * IRQ.
1067 *
1068 * That way, we avoid doing anything that we don't need
1069 * to do now and defer it until the point we receive a
1070 * particular token from the Host side.
1071 *
1072 * This will also avoid Host cancelling URBs due to too
1d046793 1073 * many NAKs.
72246da4 1074 */
0fc9a1be
FB
1075 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1076 dep->direction);
1077 if (ret)
1078 return ret;
1079
72246da4
FB
1080 list_add_tail(&req->list, &dep->request_list);
1081
1d6a3918
FB
1082 /*
1083 * If there are no pending requests and the endpoint isn't already
1084 * busy, we will just start the request straight away.
1085 *
1086 * This will save one IRQ (XFER_NOT_READY) and possibly make it a
1087 * little bit faster.
1088 */
1089 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
62e345ae 1090 !usb_endpoint_xfer_int(dep->endpoint.desc) &&
1d6a3918
FB
1091 !(dep->flags & DWC3_EP_BUSY)) {
1092 ret = __dwc3_gadget_kick_transfer(dep, 0, true);
a8f32817 1093 goto out;
1d6a3918
FB
1094 }
1095
72246da4 1096 /*
b511e5e7 1097 * There are a few special cases:
72246da4 1098 *
f898ae09
PZ
1099 * 1. XferNotReady with empty list of requests. We need to kick the
1100 * transfer here in that situation, otherwise we will be NAKing
1101 * forever. If we get XferNotReady before gadget driver has a
1102 * chance to queue a request, we will ACK the IRQ but won't be
1103 * able to receive the data until the next request is queued.
1104 * The following code is handling exactly that.
72246da4 1105 *
72246da4
FB
1106 */
1107 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
f4a53c55
PA
1108 /*
1109 * If xfernotready is already elapsed and it is a case
1110 * of isoc transfer, then issue END TRANSFER, so that
1111 * you can receive xfernotready again and can have
1112 * notion of current microframe.
1113 */
1114 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
cdc359dd 1115 if (list_empty(&dep->req_queued)) {
b992e681 1116 dwc3_stop_active_transfer(dwc, dep->number, true);
cdc359dd
PA
1117 dep->flags = DWC3_EP_ENABLED;
1118 }
f4a53c55
PA
1119 return 0;
1120 }
1121
b511e5e7 1122 ret = __dwc3_gadget_kick_transfer(dep, 0, true);
89185916
FB
1123 if (!ret)
1124 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
1125
a8f32817 1126 goto out;
b511e5e7 1127 }
72246da4 1128
b511e5e7
FB
1129 /*
1130 * 2. XferInProgress on Isoc EP with an active transfer. We need to
1131 * kick the transfer here after queuing a request, otherwise the
1132 * core may not see the modified TRB(s).
1133 */
1134 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
79c9046e
PA
1135 (dep->flags & DWC3_EP_BUSY) &&
1136 !(dep->flags & DWC3_EP_MISSED_ISOC)) {
b4996a86
FB
1137 WARN_ON_ONCE(!dep->resource_index);
1138 ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index,
b511e5e7 1139 false);
a8f32817 1140 goto out;
a0925324 1141 }
72246da4 1142
b997ada5
FB
1143 /*
1144 * 4. Stream Capable Bulk Endpoints. We need to start the transfer
1145 * right away, otherwise host will not know we have streams to be
1146 * handled.
1147 */
a8f32817 1148 if (dep->stream_capable)
b997ada5 1149 ret = __dwc3_gadget_kick_transfer(dep, 0, true);
b997ada5 1150
a8f32817
FB
1151out:
1152 if (ret && ret != -EBUSY)
ec5e795c
FB
1153 dwc3_trace(trace_dwc3_gadget,
1154 "%s: failed to kick transfers\n",
a8f32817
FB
1155 dep->name);
1156 if (ret == -EBUSY)
1157 ret = 0;
1158
1159 return ret;
72246da4
FB
1160}
1161
04c03d10
FB
1162static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1163 struct usb_request *request)
1164{
1165 dwc3_gadget_ep_free_request(ep, request);
1166}
1167
1168static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1169{
1170 struct dwc3_request *req;
1171 struct usb_request *request;
1172 struct usb_ep *ep = &dep->endpoint;
1173
1174 dwc3_trace(trace_dwc3_gadget, "queueing ZLP\n");
1175 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1176 if (!request)
1177 return -ENOMEM;
1178
1179 request->length = 0;
1180 request->buf = dwc->zlp_buf;
1181 request->complete = __dwc3_gadget_ep_zlp_complete;
1182
1183 req = to_dwc3_request(request);
1184
1185 return __dwc3_gadget_ep_queue(dep, req);
1186}
1187
72246da4
FB
1188static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1189 gfp_t gfp_flags)
1190{
1191 struct dwc3_request *req = to_dwc3_request(request);
1192 struct dwc3_ep *dep = to_dwc3_ep(ep);
1193 struct dwc3 *dwc = dep->dwc;
1194
1195 unsigned long flags;
1196
1197 int ret;
1198
fdee4eba 1199 spin_lock_irqsave(&dwc->lock, flags);
72246da4 1200 ret = __dwc3_gadget_ep_queue(dep, req);
04c03d10
FB
1201
1202 /*
1203 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1204 * setting request->zero, instead of doing magic, we will just queue an
1205 * extra usb_request ourselves so that it gets handled the same way as
1206 * any other request.
1207 */
1208 if (ret == 0 && request->zero && (request->length % ep->maxpacket == 0))
1209 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1210
72246da4
FB
1211 spin_unlock_irqrestore(&dwc->lock, flags);
1212
1213 return ret;
1214}
1215
1216static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1217 struct usb_request *request)
1218{
1219 struct dwc3_request *req = to_dwc3_request(request);
1220 struct dwc3_request *r = NULL;
1221
1222 struct dwc3_ep *dep = to_dwc3_ep(ep);
1223 struct dwc3 *dwc = dep->dwc;
1224
1225 unsigned long flags;
1226 int ret = 0;
1227
2c4cbe6e
FB
1228 trace_dwc3_ep_dequeue(req);
1229
72246da4
FB
1230 spin_lock_irqsave(&dwc->lock, flags);
1231
1232 list_for_each_entry(r, &dep->request_list, list) {
1233 if (r == req)
1234 break;
1235 }
1236
1237 if (r != req) {
1238 list_for_each_entry(r, &dep->req_queued, list) {
1239 if (r == req)
1240 break;
1241 }
1242 if (r == req) {
1243 /* wait until it is processed */
b992e681 1244 dwc3_stop_active_transfer(dwc, dep->number, true);
e8d4e8be 1245 goto out1;
72246da4
FB
1246 }
1247 dev_err(dwc->dev, "request %p was not queued to %s\n",
1248 request, ep->name);
1249 ret = -EINVAL;
1250 goto out0;
1251 }
1252
e8d4e8be 1253out1:
72246da4
FB
1254 /* giveback the request */
1255 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1256
1257out0:
1258 spin_unlock_irqrestore(&dwc->lock, flags);
1259
1260 return ret;
1261}
1262
7a608559 1263int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
72246da4
FB
1264{
1265 struct dwc3_gadget_ep_cmd_params params;
1266 struct dwc3 *dwc = dep->dwc;
1267 int ret;
1268
5ad02fb8
FB
1269 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1270 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1271 return -EINVAL;
1272 }
1273
72246da4
FB
1274 memset(&params, 0x00, sizeof(params));
1275
1276 if (value) {
7a608559
FB
1277 if (!protocol && ((dep->direction && dep->flags & DWC3_EP_BUSY) ||
1278 (!list_empty(&dep->req_queued) ||
1279 !list_empty(&dep->request_list)))) {
ec5e795c
FB
1280 dwc3_trace(trace_dwc3_gadget,
1281 "%s: pending request, cannot halt\n",
7a608559
FB
1282 dep->name);
1283 return -EAGAIN;
1284 }
1285
72246da4
FB
1286 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1287 DWC3_DEPCMD_SETSTALL, &params);
1288 if (ret)
3f89204b 1289 dev_err(dwc->dev, "failed to set STALL on %s\n",
72246da4
FB
1290 dep->name);
1291 else
1292 dep->flags |= DWC3_EP_STALL;
1293 } else {
1294 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1295 DWC3_DEPCMD_CLEARSTALL, &params);
1296 if (ret)
3f89204b 1297 dev_err(dwc->dev, "failed to clear STALL on %s\n",
72246da4
FB
1298 dep->name);
1299 else
a535d81c 1300 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
72246da4 1301 }
5275455a 1302
72246da4
FB
1303 return ret;
1304}
1305
1306static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1307{
1308 struct dwc3_ep *dep = to_dwc3_ep(ep);
1309 struct dwc3 *dwc = dep->dwc;
1310
1311 unsigned long flags;
1312
1313 int ret;
1314
1315 spin_lock_irqsave(&dwc->lock, flags);
7a608559 1316 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
72246da4
FB
1317 spin_unlock_irqrestore(&dwc->lock, flags);
1318
1319 return ret;
1320}
1321
1322static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1323{
1324 struct dwc3_ep *dep = to_dwc3_ep(ep);
249a4569
PZ
1325 struct dwc3 *dwc = dep->dwc;
1326 unsigned long flags;
95aa4e8d 1327 int ret;
72246da4 1328
249a4569 1329 spin_lock_irqsave(&dwc->lock, flags);
72246da4
FB
1330 dep->flags |= DWC3_EP_WEDGE;
1331
08f0d966 1332 if (dep->number == 0 || dep->number == 1)
95aa4e8d 1333 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
08f0d966 1334 else
7a608559 1335 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
95aa4e8d
FB
1336 spin_unlock_irqrestore(&dwc->lock, flags);
1337
1338 return ret;
72246da4
FB
1339}
1340
1341/* -------------------------------------------------------------------------- */
1342
1343static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1344 .bLength = USB_DT_ENDPOINT_SIZE,
1345 .bDescriptorType = USB_DT_ENDPOINT,
1346 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1347};
1348
1349static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1350 .enable = dwc3_gadget_ep0_enable,
1351 .disable = dwc3_gadget_ep0_disable,
1352 .alloc_request = dwc3_gadget_ep_alloc_request,
1353 .free_request = dwc3_gadget_ep_free_request,
1354 .queue = dwc3_gadget_ep0_queue,
1355 .dequeue = dwc3_gadget_ep_dequeue,
08f0d966 1356 .set_halt = dwc3_gadget_ep0_set_halt,
72246da4
FB
1357 .set_wedge = dwc3_gadget_ep_set_wedge,
1358};
1359
1360static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1361 .enable = dwc3_gadget_ep_enable,
1362 .disable = dwc3_gadget_ep_disable,
1363 .alloc_request = dwc3_gadget_ep_alloc_request,
1364 .free_request = dwc3_gadget_ep_free_request,
1365 .queue = dwc3_gadget_ep_queue,
1366 .dequeue = dwc3_gadget_ep_dequeue,
1367 .set_halt = dwc3_gadget_ep_set_halt,
1368 .set_wedge = dwc3_gadget_ep_set_wedge,
1369};
1370
1371/* -------------------------------------------------------------------------- */
1372
1373static int dwc3_gadget_get_frame(struct usb_gadget *g)
1374{
1375 struct dwc3 *dwc = gadget_to_dwc(g);
1376 u32 reg;
1377
1378 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1379 return DWC3_DSTS_SOFFN(reg);
1380}
1381
1382static int dwc3_gadget_wakeup(struct usb_gadget *g)
1383{
1384 struct dwc3 *dwc = gadget_to_dwc(g);
1385
1386 unsigned long timeout;
1387 unsigned long flags;
1388
1389 u32 reg;
1390
1391 int ret = 0;
1392
1393 u8 link_state;
1394 u8 speed;
1395
1396 spin_lock_irqsave(&dwc->lock, flags);
1397
1398 /*
1399 * According to the Databook Remote wakeup request should
1400 * be issued only when the device is in early suspend state.
1401 *
1402 * We can check that via USB Link State bits in DSTS register.
1403 */
1404 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1405
1406 speed = reg & DWC3_DSTS_CONNECTSPD;
1407 if (speed == DWC3_DSTS_SUPERSPEED) {
ec5e795c 1408 dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed\n");
72246da4
FB
1409 ret = -EINVAL;
1410 goto out;
1411 }
1412
1413 link_state = DWC3_DSTS_USBLNKST(reg);
1414
1415 switch (link_state) {
1416 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1417 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1418 break;
1419 default:
ec5e795c
FB
1420 dwc3_trace(trace_dwc3_gadget,
1421 "can't wakeup from '%s'\n",
1422 dwc3_gadget_link_string(link_state));
72246da4
FB
1423 ret = -EINVAL;
1424 goto out;
1425 }
1426
8598bde7
FB
1427 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1428 if (ret < 0) {
1429 dev_err(dwc->dev, "failed to put link in Recovery\n");
1430 goto out;
1431 }
72246da4 1432
802fde98
PZ
1433 /* Recent versions do this automatically */
1434 if (dwc->revision < DWC3_REVISION_194A) {
1435 /* write zeroes to Link Change Request */
fcc023c7 1436 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
802fde98
PZ
1437 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1438 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1439 }
72246da4 1440
1d046793 1441 /* poll until Link State changes to ON */
72246da4
FB
1442 timeout = jiffies + msecs_to_jiffies(100);
1443
1d046793 1444 while (!time_after(jiffies, timeout)) {
72246da4
FB
1445 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1446
1447 /* in HS, means ON */
1448 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1449 break;
1450 }
1451
1452 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1453 dev_err(dwc->dev, "failed to send remote wakeup\n");
1454 ret = -EINVAL;
1455 }
1456
1457out:
1458 spin_unlock_irqrestore(&dwc->lock, flags);
1459
1460 return ret;
1461}
1462
1463static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1464 int is_selfpowered)
1465{
1466 struct dwc3 *dwc = gadget_to_dwc(g);
249a4569 1467 unsigned long flags;
72246da4 1468
249a4569 1469 spin_lock_irqsave(&dwc->lock, flags);
bcdea503 1470 g->is_selfpowered = !!is_selfpowered;
249a4569 1471 spin_unlock_irqrestore(&dwc->lock, flags);
72246da4
FB
1472
1473 return 0;
1474}
1475
7b2a0368 1476static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
72246da4
FB
1477{
1478 u32 reg;
61d58242 1479 u32 timeout = 500;
72246da4
FB
1480
1481 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
8db7ed15 1482 if (is_on) {
802fde98
PZ
1483 if (dwc->revision <= DWC3_REVISION_187A) {
1484 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1485 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1486 }
1487
1488 if (dwc->revision >= DWC3_REVISION_194A)
1489 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1490 reg |= DWC3_DCTL_RUN_STOP;
7b2a0368
FB
1491
1492 if (dwc->has_hibernation)
1493 reg |= DWC3_DCTL_KEEP_CONNECT;
1494
9fcb3bd8 1495 dwc->pullups_connected = true;
8db7ed15 1496 } else {
72246da4 1497 reg &= ~DWC3_DCTL_RUN_STOP;
7b2a0368
FB
1498
1499 if (dwc->has_hibernation && !suspend)
1500 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1501
9fcb3bd8 1502 dwc->pullups_connected = false;
8db7ed15 1503 }
72246da4
FB
1504
1505 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1506
1507 do {
1508 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1509 if (is_on) {
1510 if (!(reg & DWC3_DSTS_DEVCTRLHLT))
1511 break;
1512 } else {
1513 if (reg & DWC3_DSTS_DEVCTRLHLT)
1514 break;
1515 }
72246da4
FB
1516 timeout--;
1517 if (!timeout)
6f17f74b 1518 return -ETIMEDOUT;
61d58242 1519 udelay(1);
72246da4
FB
1520 } while (1);
1521
73815280 1522 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
72246da4
FB
1523 dwc->gadget_driver
1524 ? dwc->gadget_driver->function : "no-function",
1525 is_on ? "connect" : "disconnect");
6f17f74b
PA
1526
1527 return 0;
72246da4
FB
1528}
1529
1530static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1531{
1532 struct dwc3 *dwc = gadget_to_dwc(g);
1533 unsigned long flags;
6f17f74b 1534 int ret;
72246da4
FB
1535
1536 is_on = !!is_on;
1537
1538 spin_lock_irqsave(&dwc->lock, flags);
7b2a0368 1539 ret = dwc3_gadget_run_stop(dwc, is_on, false);
72246da4
FB
1540 spin_unlock_irqrestore(&dwc->lock, flags);
1541
6f17f74b 1542 return ret;
72246da4
FB
1543}
1544
8698e2ac
FB
1545static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1546{
1547 u32 reg;
1548
1549 /* Enable all but Start and End of Frame IRQs */
1550 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1551 DWC3_DEVTEN_EVNTOVERFLOWEN |
1552 DWC3_DEVTEN_CMDCMPLTEN |
1553 DWC3_DEVTEN_ERRTICERREN |
1554 DWC3_DEVTEN_WKUPEVTEN |
1555 DWC3_DEVTEN_ULSTCNGEN |
1556 DWC3_DEVTEN_CONNECTDONEEN |
1557 DWC3_DEVTEN_USBRSTEN |
1558 DWC3_DEVTEN_DISCONNEVTEN);
1559
1560 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1561}
1562
1563static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1564{
1565 /* mask all interrupts */
1566 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1567}
1568
1569static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
b15a762f 1570static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
8698e2ac 1571
72246da4
FB
1572static int dwc3_gadget_start(struct usb_gadget *g,
1573 struct usb_gadget_driver *driver)
1574{
1575 struct dwc3 *dwc = gadget_to_dwc(g);
1576 struct dwc3_ep *dep;
1577 unsigned long flags;
1578 int ret = 0;
8698e2ac 1579 int irq;
72246da4
FB
1580 u32 reg;
1581
b0d7ffd4
FB
1582 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1583 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
e8adfc30 1584 IRQF_SHARED, "dwc3", dwc);
b0d7ffd4
FB
1585 if (ret) {
1586 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1587 irq, ret);
1588 goto err0;
1589 }
1590
72246da4
FB
1591 spin_lock_irqsave(&dwc->lock, flags);
1592
1593 if (dwc->gadget_driver) {
1594 dev_err(dwc->dev, "%s is already bound to %s\n",
1595 dwc->gadget.name,
1596 dwc->gadget_driver->driver.name);
1597 ret = -EBUSY;
b0d7ffd4 1598 goto err1;
72246da4
FB
1599 }
1600
1601 dwc->gadget_driver = driver;
72246da4 1602
72246da4
FB
1603 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1604 reg &= ~(DWC3_DCFG_SPEED_MASK);
07e7f47b
FB
1605
1606 /**
1607 * WORKAROUND: DWC3 revision < 2.20a have an issue
1608 * which would cause metastability state on Run/Stop
1609 * bit if we try to force the IP to USB2-only mode.
1610 *
1611 * Because of that, we cannot configure the IP to any
1612 * speed other than the SuperSpeed
1613 *
1614 * Refers to:
1615 *
1616 * STAR#9000525659: Clock Domain Crossing on DCTL in
1617 * USB 2.0 Mode
1618 */
f7e846f0 1619 if (dwc->revision < DWC3_REVISION_220A) {
07e7f47b 1620 reg |= DWC3_DCFG_SUPERSPEED;
f7e846f0
FB
1621 } else {
1622 switch (dwc->maximum_speed) {
1623 case USB_SPEED_LOW:
1624 reg |= DWC3_DSTS_LOWSPEED;
1625 break;
1626 case USB_SPEED_FULL:
1627 reg |= DWC3_DSTS_FULLSPEED1;
1628 break;
1629 case USB_SPEED_HIGH:
1630 reg |= DWC3_DSTS_HIGHSPEED;
1631 break;
1632 case USB_SPEED_SUPER: /* FALLTHROUGH */
1633 case USB_SPEED_UNKNOWN: /* FALTHROUGH */
1634 default:
1635 reg |= DWC3_DSTS_SUPERSPEED;
1636 }
1637 }
72246da4
FB
1638 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1639
b23c8439
PZ
1640 dwc->start_config_issued = false;
1641
72246da4
FB
1642 /* Start with SuperSpeed Default */
1643 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1644
1645 dep = dwc->eps[0];
265b70a7
PZ
1646 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1647 false);
72246da4
FB
1648 if (ret) {
1649 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
b0d7ffd4 1650 goto err2;
72246da4
FB
1651 }
1652
1653 dep = dwc->eps[1];
265b70a7
PZ
1654 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1655 false);
72246da4
FB
1656 if (ret) {
1657 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
b0d7ffd4 1658 goto err3;
72246da4
FB
1659 }
1660
1661 /* begin to receive SETUP packets */
c7fcdeb2 1662 dwc->ep0state = EP0_SETUP_PHASE;
72246da4
FB
1663 dwc3_ep0_out_start(dwc);
1664
8698e2ac
FB
1665 dwc3_gadget_enable_irq(dwc);
1666
72246da4
FB
1667 spin_unlock_irqrestore(&dwc->lock, flags);
1668
1669 return 0;
1670
b0d7ffd4 1671err3:
72246da4
FB
1672 __dwc3_gadget_ep_disable(dwc->eps[0]);
1673
b0d7ffd4 1674err2:
cdcedd69 1675 dwc->gadget_driver = NULL;
b0d7ffd4
FB
1676
1677err1:
72246da4
FB
1678 spin_unlock_irqrestore(&dwc->lock, flags);
1679
b0d7ffd4
FB
1680 free_irq(irq, dwc);
1681
1682err0:
72246da4
FB
1683 return ret;
1684}
1685
22835b80 1686static int dwc3_gadget_stop(struct usb_gadget *g)
72246da4
FB
1687{
1688 struct dwc3 *dwc = gadget_to_dwc(g);
1689 unsigned long flags;
8698e2ac 1690 int irq;
72246da4
FB
1691
1692 spin_lock_irqsave(&dwc->lock, flags);
1693
8698e2ac 1694 dwc3_gadget_disable_irq(dwc);
72246da4
FB
1695 __dwc3_gadget_ep_disable(dwc->eps[0]);
1696 __dwc3_gadget_ep_disable(dwc->eps[1]);
1697
1698 dwc->gadget_driver = NULL;
72246da4
FB
1699
1700 spin_unlock_irqrestore(&dwc->lock, flags);
1701
b0d7ffd4
FB
1702 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1703 free_irq(irq, dwc);
1704
72246da4
FB
1705 return 0;
1706}
802fde98 1707
72246da4
FB
1708static const struct usb_gadget_ops dwc3_gadget_ops = {
1709 .get_frame = dwc3_gadget_get_frame,
1710 .wakeup = dwc3_gadget_wakeup,
1711 .set_selfpowered = dwc3_gadget_set_selfpowered,
1712 .pullup = dwc3_gadget_pullup,
1713 .udc_start = dwc3_gadget_start,
1714 .udc_stop = dwc3_gadget_stop,
1715};
1716
1717/* -------------------------------------------------------------------------- */
1718
6a1e3ef4
FB
1719static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1720 u8 num, u32 direction)
72246da4
FB
1721{
1722 struct dwc3_ep *dep;
6a1e3ef4 1723 u8 i;
72246da4 1724
6a1e3ef4
FB
1725 for (i = 0; i < num; i++) {
1726 u8 epnum = (i << 1) | (!!direction);
72246da4 1727
72246da4 1728 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
734d5a53 1729 if (!dep)
72246da4 1730 return -ENOMEM;
72246da4
FB
1731
1732 dep->dwc = dwc;
1733 dep->number = epnum;
9aa62ae4 1734 dep->direction = !!direction;
72246da4
FB
1735 dwc->eps[epnum] = dep;
1736
1737 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1738 (epnum & 1) ? "in" : "out");
6a1e3ef4 1739
72246da4 1740 dep->endpoint.name = dep->name;
72246da4 1741
73815280 1742 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
653df35e 1743
72246da4 1744 if (epnum == 0 || epnum == 1) {
e117e742 1745 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
6048e4c6 1746 dep->endpoint.maxburst = 1;
72246da4
FB
1747 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1748 if (!epnum)
1749 dwc->gadget.ep0 = &dep->endpoint;
1750 } else {
1751 int ret;
1752
e117e742 1753 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
12d36c16 1754 dep->endpoint.max_streams = 15;
72246da4
FB
1755 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1756 list_add_tail(&dep->endpoint.ep_list,
1757 &dwc->gadget.ep_list);
1758
1759 ret = dwc3_alloc_trb_pool(dep);
25b8ff68 1760 if (ret)
72246da4 1761 return ret;
72246da4 1762 }
25b8ff68 1763
a474d3b7
RB
1764 if (epnum == 0 || epnum == 1) {
1765 dep->endpoint.caps.type_control = true;
1766 } else {
1767 dep->endpoint.caps.type_iso = true;
1768 dep->endpoint.caps.type_bulk = true;
1769 dep->endpoint.caps.type_int = true;
1770 }
1771
1772 dep->endpoint.caps.dir_in = !!direction;
1773 dep->endpoint.caps.dir_out = !direction;
1774
72246da4
FB
1775 INIT_LIST_HEAD(&dep->request_list);
1776 INIT_LIST_HEAD(&dep->req_queued);
1777 }
1778
1779 return 0;
1780}
1781
6a1e3ef4
FB
1782static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1783{
1784 int ret;
1785
1786 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1787
1788 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1789 if (ret < 0) {
73815280
FB
1790 dwc3_trace(trace_dwc3_gadget,
1791 "failed to allocate OUT endpoints");
6a1e3ef4
FB
1792 return ret;
1793 }
1794
1795 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1796 if (ret < 0) {
73815280
FB
1797 dwc3_trace(trace_dwc3_gadget,
1798 "failed to allocate IN endpoints");
6a1e3ef4
FB
1799 return ret;
1800 }
1801
1802 return 0;
1803}
1804
72246da4
FB
1805static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1806{
1807 struct dwc3_ep *dep;
1808 u8 epnum;
1809
1810 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1811 dep = dwc->eps[epnum];
6a1e3ef4
FB
1812 if (!dep)
1813 continue;
5bf8fae3
GC
1814 /*
1815 * Physical endpoints 0 and 1 are special; they form the
1816 * bi-directional USB endpoint 0.
1817 *
1818 * For those two physical endpoints, we don't allocate a TRB
1819 * pool nor do we add them the endpoints list. Due to that, we
1820 * shouldn't do these two operations otherwise we would end up
1821 * with all sorts of bugs when removing dwc3.ko.
1822 */
1823 if (epnum != 0 && epnum != 1) {
1824 dwc3_free_trb_pool(dep);
72246da4 1825 list_del(&dep->endpoint.ep_list);
5bf8fae3 1826 }
72246da4
FB
1827
1828 kfree(dep);
1829 }
1830}
1831
72246da4 1832/* -------------------------------------------------------------------------- */
e5caff68 1833
e5ba5ec8
PA
1834static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1835 struct dwc3_request *req, struct dwc3_trb *trb,
72246da4
FB
1836 const struct dwc3_event_depevt *event, int status)
1837{
72246da4
FB
1838 unsigned int count;
1839 unsigned int s_pkt = 0;
d6d6ec7b 1840 unsigned int trb_status;
72246da4 1841
2c4cbe6e
FB
1842 trace_dwc3_complete_trb(dep, trb);
1843
e5ba5ec8
PA
1844 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
1845 /*
1846 * We continue despite the error. There is not much we
1847 * can do. If we don't clean it up we loop forever. If
1848 * we skip the TRB then it gets overwritten after a
1849 * while since we use them in a ring buffer. A BUG()
1850 * would help. Lets hope that if this occurs, someone
1851 * fixes the root cause instead of looking away :)
1852 */
1853 dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
1854 dep->name, trb);
1855 count = trb->size & DWC3_TRB_SIZE_MASK;
1856
1857 if (dep->direction) {
1858 if (count) {
1859 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1860 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
ec5e795c
FB
1861 dwc3_trace(trace_dwc3_gadget,
1862 "%s: incomplete IN transfer\n",
e5ba5ec8
PA
1863 dep->name);
1864 /*
1865 * If missed isoc occurred and there is
1866 * no request queued then issue END
1867 * TRANSFER, so that core generates
1868 * next xfernotready and we will issue
1869 * a fresh START TRANSFER.
1870 * If there are still queued request
1871 * then wait, do not issue either END
1872 * or UPDATE TRANSFER, just attach next
1873 * request in request_list during
1874 * giveback.If any future queued request
1875 * is successfully transferred then we
1876 * will issue UPDATE TRANSFER for all
1877 * request in the request_list.
1878 */
1879 dep->flags |= DWC3_EP_MISSED_ISOC;
1880 } else {
1881 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1882 dep->name);
1883 status = -ECONNRESET;
1884 }
1885 } else {
1886 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1887 }
1888 } else {
1889 if (count && (event->status & DEPEVT_STATUS_SHORT))
1890 s_pkt = 1;
1891 }
1892
1893 /*
1894 * We assume here we will always receive the entire data block
1895 * which we should receive. Meaning, if we program RX to
1896 * receive 4K but we receive only 2K, we assume that's all we
1897 * should receive and we simply bounce the request back to the
1898 * gadget driver for further processing.
1899 */
1900 req->request.actual += req->request.length - count;
1901 if (s_pkt)
1902 return 1;
1903 if ((event->status & DEPEVT_STATUS_LST) &&
1904 (trb->ctrl & (DWC3_TRB_CTRL_LST |
1905 DWC3_TRB_CTRL_HWO)))
1906 return 1;
1907 if ((event->status & DEPEVT_STATUS_IOC) &&
1908 (trb->ctrl & DWC3_TRB_CTRL_IOC))
1909 return 1;
1910 return 0;
1911}
1912
1913static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
1914 const struct dwc3_event_depevt *event, int status)
1915{
1916 struct dwc3_request *req;
1917 struct dwc3_trb *trb;
1918 unsigned int slot;
1919 unsigned int i;
1920 int ret;
1921
72246da4 1922 do {
d115d705 1923 req = next_request(&dep->req_queued);
ac7bdcc1 1924 if (WARN_ON_ONCE(!req))
d115d705 1925 return 1;
ac7bdcc1 1926
d115d705
VS
1927 i = 0;
1928 do {
1929 slot = req->start_slot + i;
1930 if ((slot == DWC3_TRB_NUM - 1) &&
e5ba5ec8 1931 usb_endpoint_xfer_isoc(dep->endpoint.desc))
d115d705
VS
1932 slot++;
1933 slot %= DWC3_TRB_NUM;
1934 trb = &dep->trb_pool[slot];
1935
1936 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
1937 event, status);
1938 if (ret)
1939 break;
1940 } while (++i < req->request.num_mapped_sgs);
1941
1942 dwc3_gadget_giveback(dep, req, status);
e5ba5ec8
PA
1943
1944 if (ret)
72246da4 1945 break;
d115d705 1946 } while (1);
72246da4 1947
cdc359dd
PA
1948 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
1949 list_empty(&dep->req_queued)) {
1950 if (list_empty(&dep->request_list)) {
1951 /*
1952 * If there is no entry in request list then do
1953 * not issue END TRANSFER now. Just set PENDING
1954 * flag, so that END TRANSFER is issued when an
1955 * entry is added into request list.
1956 */
1957 dep->flags = DWC3_EP_PENDING_REQUEST;
1958 } else {
b992e681 1959 dwc3_stop_active_transfer(dwc, dep->number, true);
cdc359dd
PA
1960 dep->flags = DWC3_EP_ENABLED;
1961 }
7efea86c
PA
1962 return 1;
1963 }
1964
72246da4
FB
1965 return 1;
1966}
1967
1968static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
029d97ff 1969 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
72246da4
FB
1970{
1971 unsigned status = 0;
1972 int clean_busy;
e18b7975
FB
1973 u32 is_xfer_complete;
1974
1975 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
72246da4
FB
1976
1977 if (event->status & DEPEVT_STATUS_BUSERR)
1978 status = -ECONNRESET;
1979
1d046793 1980 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
e18b7975
FB
1981 if (clean_busy && (is_xfer_complete ||
1982 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
72246da4 1983 dep->flags &= ~DWC3_EP_BUSY;
fae2b904
FB
1984
1985 /*
1986 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
1987 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
1988 */
1989 if (dwc->revision < DWC3_REVISION_183A) {
1990 u32 reg;
1991 int i;
1992
1993 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
348e026f 1994 dep = dwc->eps[i];
fae2b904
FB
1995
1996 if (!(dep->flags & DWC3_EP_ENABLED))
1997 continue;
1998
1999 if (!list_empty(&dep->req_queued))
2000 return;
2001 }
2002
2003 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2004 reg |= dwc->u1u2;
2005 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2006
2007 dwc->u1u2 = 0;
2008 }
8a1a9c9e 2009
e6e709b7 2010 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
8a1a9c9e
FB
2011 int ret;
2012
e6e709b7 2013 ret = __dwc3_gadget_kick_transfer(dep, 0, is_xfer_complete);
8a1a9c9e
FB
2014 if (!ret || ret == -EBUSY)
2015 return;
2016 }
72246da4
FB
2017}
2018
72246da4
FB
2019static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2020 const struct dwc3_event_depevt *event)
2021{
2022 struct dwc3_ep *dep;
2023 u8 epnum = event->endpoint_number;
2024
2025 dep = dwc->eps[epnum];
2026
3336abb5
FB
2027 if (!(dep->flags & DWC3_EP_ENABLED))
2028 return;
2029
72246da4
FB
2030 if (epnum == 0 || epnum == 1) {
2031 dwc3_ep0_interrupt(dwc, event);
2032 return;
2033 }
2034
2035 switch (event->endpoint_event) {
2036 case DWC3_DEPEVT_XFERCOMPLETE:
b4996a86 2037 dep->resource_index = 0;
c2df85ca 2038
16e78db7 2039 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
ec5e795c
FB
2040 dwc3_trace(trace_dwc3_gadget,
2041 "%s is an Isochronous endpoint\n",
72246da4
FB
2042 dep->name);
2043 return;
2044 }
2045
029d97ff 2046 dwc3_endpoint_transfer_complete(dwc, dep, event);
72246da4
FB
2047 break;
2048 case DWC3_DEPEVT_XFERINPROGRESS:
029d97ff 2049 dwc3_endpoint_transfer_complete(dwc, dep, event);
72246da4
FB
2050 break;
2051 case DWC3_DEPEVT_XFERNOTREADY:
16e78db7 2052 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
72246da4
FB
2053 dwc3_gadget_start_isoc(dwc, dep, event);
2054 } else {
6bb4fe12 2055 int active;
72246da4
FB
2056 int ret;
2057
6bb4fe12
FB
2058 active = event->status & DEPEVT_STATUS_TRANSFER_ACTIVE;
2059
73815280 2060 dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
6bb4fe12 2061 dep->name, active ? "Transfer Active"
72246da4
FB
2062 : "Transfer Not Active");
2063
6bb4fe12 2064 ret = __dwc3_gadget_kick_transfer(dep, 0, !active);
72246da4
FB
2065 if (!ret || ret == -EBUSY)
2066 return;
2067
ec5e795c
FB
2068 dwc3_trace(trace_dwc3_gadget,
2069 "%s: failed to kick transfers\n",
72246da4
FB
2070 dep->name);
2071 }
2072
879631aa
FB
2073 break;
2074 case DWC3_DEPEVT_STREAMEVT:
16e78db7 2075 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
879631aa
FB
2076 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2077 dep->name);
2078 return;
2079 }
2080
2081 switch (event->status) {
2082 case DEPEVT_STREAMEVT_FOUND:
73815280
FB
2083 dwc3_trace(trace_dwc3_gadget,
2084 "Stream %d found and started",
879631aa
FB
2085 event->parameters);
2086
2087 break;
2088 case DEPEVT_STREAMEVT_NOTFOUND:
2089 /* FALLTHROUGH */
2090 default:
ec5e795c
FB
2091 dwc3_trace(trace_dwc3_gadget,
2092 "unable to find suitable stream\n");
879631aa 2093 }
72246da4
FB
2094 break;
2095 case DWC3_DEPEVT_RXTXFIFOEVT:
ec5e795c 2096 dwc3_trace(trace_dwc3_gadget, "%s FIFO Overrun\n", dep->name);
72246da4 2097 break;
72246da4 2098 case DWC3_DEPEVT_EPCMDCMPLT:
73815280 2099 dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
72246da4
FB
2100 break;
2101 }
2102}
2103
2104static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2105{
2106 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2107 spin_unlock(&dwc->lock);
2108 dwc->gadget_driver->disconnect(&dwc->gadget);
2109 spin_lock(&dwc->lock);
2110 }
2111}
2112
bc5ba2e0
FB
2113static void dwc3_suspend_gadget(struct dwc3 *dwc)
2114{
73a30bfc 2115 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
bc5ba2e0
FB
2116 spin_unlock(&dwc->lock);
2117 dwc->gadget_driver->suspend(&dwc->gadget);
2118 spin_lock(&dwc->lock);
2119 }
2120}
2121
2122static void dwc3_resume_gadget(struct dwc3 *dwc)
2123{
73a30bfc 2124 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
bc5ba2e0
FB
2125 spin_unlock(&dwc->lock);
2126 dwc->gadget_driver->resume(&dwc->gadget);
5c7b3b02 2127 spin_lock(&dwc->lock);
8e74475b
FB
2128 }
2129}
2130
2131static void dwc3_reset_gadget(struct dwc3 *dwc)
2132{
2133 if (!dwc->gadget_driver)
2134 return;
2135
2136 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2137 spin_unlock(&dwc->lock);
2138 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
bc5ba2e0
FB
2139 spin_lock(&dwc->lock);
2140 }
2141}
2142
b992e681 2143static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
72246da4
FB
2144{
2145 struct dwc3_ep *dep;
2146 struct dwc3_gadget_ep_cmd_params params;
2147 u32 cmd;
2148 int ret;
2149
2150 dep = dwc->eps[epnum];
2151
b4996a86 2152 if (!dep->resource_index)
3daf74d7
PA
2153 return;
2154
57911504
PA
2155 /*
2156 * NOTICE: We are violating what the Databook says about the
2157 * EndTransfer command. Ideally we would _always_ wait for the
2158 * EndTransfer Command Completion IRQ, but that's causing too
2159 * much trouble synchronizing between us and gadget driver.
2160 *
2161 * We have discussed this with the IP Provider and it was
2162 * suggested to giveback all requests here, but give HW some
2163 * extra time to synchronize with the interconnect. We're using
dc93b41a 2164 * an arbitrary 100us delay for that.
57911504
PA
2165 *
2166 * Note also that a similar handling was tested by Synopsys
2167 * (thanks a lot Paul) and nothing bad has come out of it.
2168 * In short, what we're doing is:
2169 *
2170 * - Issue EndTransfer WITH CMDIOC bit set
2171 * - Wait 100us
2172 */
2173
3daf74d7 2174 cmd = DWC3_DEPCMD_ENDTRANSFER;
b992e681
PZ
2175 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2176 cmd |= DWC3_DEPCMD_CMDIOC;
b4996a86 2177 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
3daf74d7
PA
2178 memset(&params, 0, sizeof(params));
2179 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
2180 WARN_ON_ONCE(ret);
b4996a86 2181 dep->resource_index = 0;
041d81f4 2182 dep->flags &= ~DWC3_EP_BUSY;
57911504 2183 udelay(100);
72246da4
FB
2184}
2185
2186static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2187{
2188 u32 epnum;
2189
2190 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2191 struct dwc3_ep *dep;
2192
2193 dep = dwc->eps[epnum];
6a1e3ef4
FB
2194 if (!dep)
2195 continue;
2196
72246da4
FB
2197 if (!(dep->flags & DWC3_EP_ENABLED))
2198 continue;
2199
624407f9 2200 dwc3_remove_requests(dwc, dep);
72246da4
FB
2201 }
2202}
2203
2204static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2205{
2206 u32 epnum;
2207
2208 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2209 struct dwc3_ep *dep;
2210 struct dwc3_gadget_ep_cmd_params params;
2211 int ret;
2212
2213 dep = dwc->eps[epnum];
6a1e3ef4
FB
2214 if (!dep)
2215 continue;
72246da4
FB
2216
2217 if (!(dep->flags & DWC3_EP_STALL))
2218 continue;
2219
2220 dep->flags &= ~DWC3_EP_STALL;
2221
2222 memset(&params, 0, sizeof(params));
2223 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
2224 DWC3_DEPCMD_CLEARSTALL, &params);
2225 WARN_ON_ONCE(ret);
2226 }
2227}
2228
2229static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2230{
c4430a26
FB
2231 int reg;
2232
72246da4
FB
2233 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2234 reg &= ~DWC3_DCTL_INITU1ENA;
2235 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2236
2237 reg &= ~DWC3_DCTL_INITU2ENA;
2238 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
72246da4 2239
72246da4 2240 dwc3_disconnect_gadget(dwc);
b23c8439 2241 dwc->start_config_issued = false;
72246da4
FB
2242
2243 dwc->gadget.speed = USB_SPEED_UNKNOWN;
df62df56 2244 dwc->setup_packet_pending = false;
06a374ed 2245 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
72246da4
FB
2246}
2247
72246da4
FB
2248static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2249{
2250 u32 reg;
2251
df62df56
FB
2252 /*
2253 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2254 * would cause a missing Disconnect Event if there's a
2255 * pending Setup Packet in the FIFO.
2256 *
2257 * There's no suggested workaround on the official Bug
2258 * report, which states that "unless the driver/application
2259 * is doing any special handling of a disconnect event,
2260 * there is no functional issue".
2261 *
2262 * Unfortunately, it turns out that we _do_ some special
2263 * handling of a disconnect event, namely complete all
2264 * pending transfers, notify gadget driver of the
2265 * disconnection, and so on.
2266 *
2267 * Our suggested workaround is to follow the Disconnect
2268 * Event steps here, instead, based on a setup_packet_pending
b5d335e5
FB
2269 * flag. Such flag gets set whenever we have a SETUP_PENDING
2270 * status for EP0 TRBs and gets cleared on XferComplete for the
df62df56
FB
2271 * same endpoint.
2272 *
2273 * Refers to:
2274 *
2275 * STAR#9000466709: RTL: Device : Disconnect event not
2276 * generated if setup packet pending in FIFO
2277 */
2278 if (dwc->revision < DWC3_REVISION_188A) {
2279 if (dwc->setup_packet_pending)
2280 dwc3_gadget_disconnect_interrupt(dwc);
2281 }
2282
8e74475b 2283 dwc3_reset_gadget(dwc);
72246da4
FB
2284
2285 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2286 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2287 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
3b637367 2288 dwc->test_mode = false;
72246da4
FB
2289
2290 dwc3_stop_active_transfers(dwc);
2291 dwc3_clear_stall_all_ep(dwc);
b23c8439 2292 dwc->start_config_issued = false;
72246da4
FB
2293
2294 /* Reset device address to zero */
2295 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2296 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2297 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
72246da4
FB
2298}
2299
2300static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2301{
2302 u32 reg;
2303 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2304
2305 /*
2306 * We change the clock only at SS but I dunno why I would want to do
2307 * this. Maybe it becomes part of the power saving plan.
2308 */
2309
2310 if (speed != DWC3_DSTS_SUPERSPEED)
2311 return;
2312
2313 /*
2314 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2315 * each time on Connect Done.
2316 */
2317 if (!usb30_clock)
2318 return;
2319
2320 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2321 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2322 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2323}
2324
72246da4
FB
2325static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2326{
72246da4
FB
2327 struct dwc3_ep *dep;
2328 int ret;
2329 u32 reg;
2330 u8 speed;
2331
72246da4
FB
2332 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2333 speed = reg & DWC3_DSTS_CONNECTSPD;
2334 dwc->speed = speed;
2335
2336 dwc3_update_ram_clk_sel(dwc, speed);
2337
2338 switch (speed) {
2339 case DWC3_DCFG_SUPERSPEED:
05870c5b
FB
2340 /*
2341 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2342 * would cause a missing USB3 Reset event.
2343 *
2344 * In such situations, we should force a USB3 Reset
2345 * event by calling our dwc3_gadget_reset_interrupt()
2346 * routine.
2347 *
2348 * Refers to:
2349 *
2350 * STAR#9000483510: RTL: SS : USB3 reset event may
2351 * not be generated always when the link enters poll
2352 */
2353 if (dwc->revision < DWC3_REVISION_190A)
2354 dwc3_gadget_reset_interrupt(dwc);
2355
72246da4
FB
2356 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2357 dwc->gadget.ep0->maxpacket = 512;
2358 dwc->gadget.speed = USB_SPEED_SUPER;
2359 break;
2360 case DWC3_DCFG_HIGHSPEED:
2361 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2362 dwc->gadget.ep0->maxpacket = 64;
2363 dwc->gadget.speed = USB_SPEED_HIGH;
2364 break;
2365 case DWC3_DCFG_FULLSPEED2:
2366 case DWC3_DCFG_FULLSPEED1:
2367 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2368 dwc->gadget.ep0->maxpacket = 64;
2369 dwc->gadget.speed = USB_SPEED_FULL;
2370 break;
2371 case DWC3_DCFG_LOWSPEED:
2372 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2373 dwc->gadget.ep0->maxpacket = 8;
2374 dwc->gadget.speed = USB_SPEED_LOW;
2375 break;
2376 }
2377
2b758350
PA
2378 /* Enable USB2 LPM Capability */
2379
2380 if ((dwc->revision > DWC3_REVISION_194A)
2381 && (speed != DWC3_DCFG_SUPERSPEED)) {
2382 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2383 reg |= DWC3_DCFG_LPM_CAP;
2384 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2385
2386 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2387 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2388
460d098c 2389 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
2b758350 2390
80caf7d2
HR
2391 /*
2392 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2393 * DCFG.LPMCap is set, core responses with an ACK and the
2394 * BESL value in the LPM token is less than or equal to LPM
2395 * NYET threshold.
2396 */
2397 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2398 && dwc->has_lpm_erratum,
2399 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2400
2401 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2402 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2403
356363bf
FB
2404 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2405 } else {
2406 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2407 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2b758350
PA
2408 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2409 }
2410
72246da4 2411 dep = dwc->eps[0];
265b70a7
PZ
2412 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2413 false);
72246da4
FB
2414 if (ret) {
2415 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2416 return;
2417 }
2418
2419 dep = dwc->eps[1];
265b70a7
PZ
2420 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2421 false);
72246da4
FB
2422 if (ret) {
2423 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2424 return;
2425 }
2426
2427 /*
2428 * Configure PHY via GUSB3PIPECTLn if required.
2429 *
2430 * Update GTXFIFOSIZn
2431 *
2432 * In both cases reset values should be sufficient.
2433 */
2434}
2435
2436static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2437{
72246da4
FB
2438 /*
2439 * TODO take core out of low power mode when that's
2440 * implemented.
2441 */
2442
2443 dwc->gadget_driver->resume(&dwc->gadget);
2444}
2445
2446static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2447 unsigned int evtinfo)
2448{
fae2b904 2449 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
0b0cc1cd
FB
2450 unsigned int pwropt;
2451
2452 /*
2453 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2454 * Hibernation mode enabled which would show up when device detects
2455 * host-initiated U3 exit.
2456 *
2457 * In that case, device will generate a Link State Change Interrupt
2458 * from U3 to RESUME which is only necessary if Hibernation is
2459 * configured in.
2460 *
2461 * There are no functional changes due to such spurious event and we
2462 * just need to ignore it.
2463 *
2464 * Refers to:
2465 *
2466 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2467 * operational mode
2468 */
2469 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2470 if ((dwc->revision < DWC3_REVISION_250A) &&
2471 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2472 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2473 (next == DWC3_LINK_STATE_RESUME)) {
73815280
FB
2474 dwc3_trace(trace_dwc3_gadget,
2475 "ignoring transition U3 -> Resume");
0b0cc1cd
FB
2476 return;
2477 }
2478 }
fae2b904
FB
2479
2480 /*
2481 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2482 * on the link partner, the USB session might do multiple entry/exit
2483 * of low power states before a transfer takes place.
2484 *
2485 * Due to this problem, we might experience lower throughput. The
2486 * suggested workaround is to disable DCTL[12:9] bits if we're
2487 * transitioning from U1/U2 to U0 and enable those bits again
2488 * after a transfer completes and there are no pending transfers
2489 * on any of the enabled endpoints.
2490 *
2491 * This is the first half of that workaround.
2492 *
2493 * Refers to:
2494 *
2495 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2496 * core send LGO_Ux entering U0
2497 */
2498 if (dwc->revision < DWC3_REVISION_183A) {
2499 if (next == DWC3_LINK_STATE_U0) {
2500 u32 u1u2;
2501 u32 reg;
2502
2503 switch (dwc->link_state) {
2504 case DWC3_LINK_STATE_U1:
2505 case DWC3_LINK_STATE_U2:
2506 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2507 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2508 | DWC3_DCTL_ACCEPTU2ENA
2509 | DWC3_DCTL_INITU1ENA
2510 | DWC3_DCTL_ACCEPTU1ENA);
2511
2512 if (!dwc->u1u2)
2513 dwc->u1u2 = reg & u1u2;
2514
2515 reg &= ~u1u2;
2516
2517 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2518 break;
2519 default:
2520 /* do nothing */
2521 break;
2522 }
2523 }
2524 }
2525
bc5ba2e0
FB
2526 switch (next) {
2527 case DWC3_LINK_STATE_U1:
2528 if (dwc->speed == USB_SPEED_SUPER)
2529 dwc3_suspend_gadget(dwc);
2530 break;
2531 case DWC3_LINK_STATE_U2:
2532 case DWC3_LINK_STATE_U3:
2533 dwc3_suspend_gadget(dwc);
2534 break;
2535 case DWC3_LINK_STATE_RESUME:
2536 dwc3_resume_gadget(dwc);
2537 break;
2538 default:
2539 /* do nothing */
2540 break;
2541 }
2542
e57ebc1d 2543 dwc->link_state = next;
72246da4
FB
2544}
2545
e1dadd3b
FB
2546static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2547 unsigned int evtinfo)
2548{
2549 unsigned int is_ss = evtinfo & BIT(4);
2550
2551 /**
2552 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2553 * have a known issue which can cause USB CV TD.9.23 to fail
2554 * randomly.
2555 *
2556 * Because of this issue, core could generate bogus hibernation
2557 * events which SW needs to ignore.
2558 *
2559 * Refers to:
2560 *
2561 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2562 * Device Fallback from SuperSpeed
2563 */
2564 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2565 return;
2566
2567 /* enter hibernation here */
2568}
2569
72246da4
FB
2570static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2571 const struct dwc3_event_devt *event)
2572{
2573 switch (event->type) {
2574 case DWC3_DEVICE_EVENT_DISCONNECT:
2575 dwc3_gadget_disconnect_interrupt(dwc);
2576 break;
2577 case DWC3_DEVICE_EVENT_RESET:
2578 dwc3_gadget_reset_interrupt(dwc);
2579 break;
2580 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2581 dwc3_gadget_conndone_interrupt(dwc);
2582 break;
2583 case DWC3_DEVICE_EVENT_WAKEUP:
2584 dwc3_gadget_wakeup_interrupt(dwc);
2585 break;
e1dadd3b
FB
2586 case DWC3_DEVICE_EVENT_HIBER_REQ:
2587 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2588 "unexpected hibernation event\n"))
2589 break;
2590
2591 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2592 break;
72246da4
FB
2593 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2594 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2595 break;
2596 case DWC3_DEVICE_EVENT_EOPF:
73815280 2597 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
72246da4
FB
2598 break;
2599 case DWC3_DEVICE_EVENT_SOF:
73815280 2600 dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
72246da4
FB
2601 break;
2602 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
73815280 2603 dwc3_trace(trace_dwc3_gadget, "Erratic Error");
72246da4
FB
2604 break;
2605 case DWC3_DEVICE_EVENT_CMD_CMPL:
73815280 2606 dwc3_trace(trace_dwc3_gadget, "Command Complete");
72246da4
FB
2607 break;
2608 case DWC3_DEVICE_EVENT_OVERFLOW:
73815280 2609 dwc3_trace(trace_dwc3_gadget, "Overflow");
72246da4
FB
2610 break;
2611 default:
e9f2aa87 2612 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
72246da4
FB
2613 }
2614}
2615
2616static void dwc3_process_event_entry(struct dwc3 *dwc,
2617 const union dwc3_event *event)
2618{
2c4cbe6e
FB
2619 trace_dwc3_event(event->raw);
2620
72246da4
FB
2621 /* Endpoint IRQ, handle it and return early */
2622 if (event->type.is_devspec == 0) {
2623 /* depevt */
2624 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2625 }
2626
2627 switch (event->type.type) {
2628 case DWC3_EVENT_TYPE_DEV:
2629 dwc3_gadget_interrupt(dwc, &event->devt);
2630 break;
2631 /* REVISIT what to do with Carkit and I2C events ? */
2632 default:
2633 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2634 }
2635}
2636
f42f2447 2637static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
b15a762f 2638{
f42f2447 2639 struct dwc3_event_buffer *evt;
b15a762f 2640 irqreturn_t ret = IRQ_NONE;
f42f2447 2641 int left;
e8adfc30 2642 u32 reg;
b15a762f 2643
f42f2447
FB
2644 evt = dwc->ev_buffs[buf];
2645 left = evt->count;
b15a762f 2646
f42f2447
FB
2647 if (!(evt->flags & DWC3_EVENT_PENDING))
2648 return IRQ_NONE;
b15a762f 2649
f42f2447
FB
2650 while (left > 0) {
2651 union dwc3_event event;
b15a762f 2652
f42f2447 2653 event.raw = *(u32 *) (evt->buf + evt->lpos);
b15a762f 2654
f42f2447 2655 dwc3_process_event_entry(dwc, &event);
b15a762f 2656
f42f2447
FB
2657 /*
2658 * FIXME we wrap around correctly to the next entry as
2659 * almost all entries are 4 bytes in size. There is one
2660 * entry which has 12 bytes which is a regular entry
2661 * followed by 8 bytes data. ATM I don't know how
2662 * things are organized if we get next to the a
2663 * boundary so I worry about that once we try to handle
2664 * that.
2665 */
2666 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2667 left -= 4;
b15a762f 2668
f42f2447
FB
2669 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
2670 }
b15a762f 2671
f42f2447
FB
2672 evt->count = 0;
2673 evt->flags &= ~DWC3_EVENT_PENDING;
2674 ret = IRQ_HANDLED;
b15a762f 2675
f42f2447
FB
2676 /* Unmask interrupt */
2677 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
2678 reg &= ~DWC3_GEVNTSIZ_INTMASK;
2679 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
b15a762f 2680
f42f2447
FB
2681 return ret;
2682}
e8adfc30 2683
f42f2447
FB
2684static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc)
2685{
2686 struct dwc3 *dwc = _dwc;
e5f68b4a 2687 unsigned long flags;
f42f2447
FB
2688 irqreturn_t ret = IRQ_NONE;
2689 int i;
2690
e5f68b4a 2691 spin_lock_irqsave(&dwc->lock, flags);
f42f2447
FB
2692
2693 for (i = 0; i < dwc->num_event_buffers; i++)
2694 ret |= dwc3_process_event_buf(dwc, i);
b15a762f 2695
e5f68b4a 2696 spin_unlock_irqrestore(&dwc->lock, flags);
b15a762f
FB
2697
2698 return ret;
2699}
2700
7f97aa98 2701static irqreturn_t dwc3_check_event_buf(struct dwc3 *dwc, u32 buf)
72246da4
FB
2702{
2703 struct dwc3_event_buffer *evt;
72246da4 2704 u32 count;
e8adfc30 2705 u32 reg;
72246da4 2706
b15a762f
FB
2707 evt = dwc->ev_buffs[buf];
2708
72246da4
FB
2709 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
2710 count &= DWC3_GEVNTCOUNT_MASK;
2711 if (!count)
2712 return IRQ_NONE;
2713
b15a762f
FB
2714 evt->count = count;
2715 evt->flags |= DWC3_EVENT_PENDING;
72246da4 2716
e8adfc30
FB
2717 /* Mask interrupt */
2718 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(buf));
2719 reg |= DWC3_GEVNTSIZ_INTMASK;
2720 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(buf), reg);
2721
b15a762f 2722 return IRQ_WAKE_THREAD;
72246da4
FB
2723}
2724
2725static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
2726{
2727 struct dwc3 *dwc = _dwc;
2728 int i;
2729 irqreturn_t ret = IRQ_NONE;
2730
9f622b2a 2731 for (i = 0; i < dwc->num_event_buffers; i++) {
72246da4
FB
2732 irqreturn_t status;
2733
7f97aa98 2734 status = dwc3_check_event_buf(dwc, i);
b15a762f 2735 if (status == IRQ_WAKE_THREAD)
72246da4
FB
2736 ret = status;
2737 }
2738
72246da4
FB
2739 return ret;
2740}
2741
2742/**
2743 * dwc3_gadget_init - Initializes gadget related registers
1d046793 2744 * @dwc: pointer to our controller context structure
72246da4
FB
2745 *
2746 * Returns 0 on success otherwise negative errno.
2747 */
41ac7b3a 2748int dwc3_gadget_init(struct dwc3 *dwc)
72246da4 2749{
72246da4 2750 int ret;
72246da4
FB
2751
2752 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2753 &dwc->ctrl_req_addr, GFP_KERNEL);
2754 if (!dwc->ctrl_req) {
2755 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2756 ret = -ENOMEM;
2757 goto err0;
2758 }
2759
2abd9d5f 2760 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
72246da4
FB
2761 &dwc->ep0_trb_addr, GFP_KERNEL);
2762 if (!dwc->ep0_trb) {
2763 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2764 ret = -ENOMEM;
2765 goto err1;
2766 }
2767
3ef35faf 2768 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
72246da4 2769 if (!dwc->setup_buf) {
72246da4
FB
2770 ret = -ENOMEM;
2771 goto err2;
2772 }
2773
5812b1c2 2774 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
3ef35faf
FB
2775 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2776 GFP_KERNEL);
5812b1c2
FB
2777 if (!dwc->ep0_bounce) {
2778 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2779 ret = -ENOMEM;
2780 goto err3;
2781 }
2782
04c03d10
FB
2783 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
2784 if (!dwc->zlp_buf) {
2785 ret = -ENOMEM;
2786 goto err4;
2787 }
2788
72246da4 2789 dwc->gadget.ops = &dwc3_gadget_ops;
72246da4 2790 dwc->gadget.speed = USB_SPEED_UNKNOWN;
eeb720fb 2791 dwc->gadget.sg_supported = true;
72246da4
FB
2792 dwc->gadget.name = "dwc3-gadget";
2793
b9e51b2b
BM
2794 /*
2795 * FIXME We might be setting max_speed to <SUPER, however versions
2796 * <2.20a of dwc3 have an issue with metastability (documented
2797 * elsewhere in this driver) which tells us we can't set max speed to
2798 * anything lower than SUPER.
2799 *
2800 * Because gadget.max_speed is only used by composite.c and function
2801 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
2802 * to happen so we avoid sending SuperSpeed Capability descriptor
2803 * together with our BOS descriptor as that could confuse host into
2804 * thinking we can handle super speed.
2805 *
2806 * Note that, in fact, we won't even support GetBOS requests when speed
2807 * is less than super speed because we don't have means, yet, to tell
2808 * composite.c that we are USB 2.0 + LPM ECN.
2809 */
2810 if (dwc->revision < DWC3_REVISION_220A)
2811 dwc3_trace(trace_dwc3_gadget,
2812 "Changing max_speed on rev %08x\n",
2813 dwc->revision);
2814
2815 dwc->gadget.max_speed = dwc->maximum_speed;
2816
a4b9d94b
DC
2817 /*
2818 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2819 * on ep out.
2820 */
2821 dwc->gadget.quirk_ep_out_aligned_size = true;
2822
72246da4
FB
2823 /*
2824 * REVISIT: Here we should clear all pending IRQs to be
2825 * sure we're starting from a well known location.
2826 */
2827
2828 ret = dwc3_gadget_init_endpoints(dwc);
2829 if (ret)
04c03d10 2830 goto err5;
72246da4 2831
72246da4
FB
2832 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2833 if (ret) {
2834 dev_err(dwc->dev, "failed to register udc\n");
04c03d10 2835 goto err5;
72246da4
FB
2836 }
2837
2838 return 0;
2839
04c03d10
FB
2840err5:
2841 kfree(dwc->zlp_buf);
2842
5812b1c2 2843err4:
e1f80467 2844 dwc3_gadget_free_endpoints(dwc);
3ef35faf
FB
2845 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2846 dwc->ep0_bounce, dwc->ep0_bounce_addr);
5812b1c2 2847
72246da4 2848err3:
0fc9a1be 2849 kfree(dwc->setup_buf);
72246da4
FB
2850
2851err2:
2852 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2853 dwc->ep0_trb, dwc->ep0_trb_addr);
2854
2855err1:
2856 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2857 dwc->ctrl_req, dwc->ctrl_req_addr);
2858
2859err0:
2860 return ret;
2861}
2862
7415f17c
FB
2863/* -------------------------------------------------------------------------- */
2864
72246da4
FB
2865void dwc3_gadget_exit(struct dwc3 *dwc)
2866{
72246da4 2867 usb_del_gadget_udc(&dwc->gadget);
72246da4 2868
72246da4
FB
2869 dwc3_gadget_free_endpoints(dwc);
2870
3ef35faf
FB
2871 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2872 dwc->ep0_bounce, dwc->ep0_bounce_addr);
5812b1c2 2873
0fc9a1be 2874 kfree(dwc->setup_buf);
04c03d10 2875 kfree(dwc->zlp_buf);
72246da4
FB
2876
2877 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2878 dwc->ep0_trb, dwc->ep0_trb_addr);
2879
2880 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2881 dwc->ctrl_req, dwc->ctrl_req_addr);
72246da4 2882}
7415f17c 2883
0b0231aa 2884int dwc3_gadget_suspend(struct dwc3 *dwc)
7415f17c 2885{
7b2a0368 2886 if (dwc->pullups_connected) {
7415f17c 2887 dwc3_gadget_disable_irq(dwc);
7b2a0368
FB
2888 dwc3_gadget_run_stop(dwc, true, true);
2889 }
7415f17c 2890
7415f17c
FB
2891 __dwc3_gadget_ep_disable(dwc->eps[0]);
2892 __dwc3_gadget_ep_disable(dwc->eps[1]);
2893
2894 dwc->dcfg = dwc3_readl(dwc->regs, DWC3_DCFG);
2895
2896 return 0;
2897}
2898
2899int dwc3_gadget_resume(struct dwc3 *dwc)
2900{
2901 struct dwc3_ep *dep;
2902 int ret;
2903
2904 /* Start with SuperSpeed Default */
2905 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2906
2907 dep = dwc->eps[0];
265b70a7
PZ
2908 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
2909 false);
7415f17c
FB
2910 if (ret)
2911 goto err0;
2912
2913 dep = dwc->eps[1];
265b70a7
PZ
2914 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
2915 false);
7415f17c
FB
2916 if (ret)
2917 goto err1;
2918
2919 /* begin to receive SETUP packets */
2920 dwc->ep0state = EP0_SETUP_PHASE;
2921 dwc3_ep0_out_start(dwc);
2922
2923 dwc3_writel(dwc->regs, DWC3_DCFG, dwc->dcfg);
2924
0b0231aa
FB
2925 if (dwc->pullups_connected) {
2926 dwc3_gadget_enable_irq(dwc);
2927 dwc3_gadget_run_stop(dwc, true, false);
2928 }
2929
7415f17c
FB
2930 return 0;
2931
2932err1:
2933 __dwc3_gadget_ep_disable(dwc->eps[0]);
2934
2935err0:
2936 return ret;
2937}