]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/usb/dwc3/gadget.c
usb: dwc3: fix for the isoc transfer EP_BUSY flag
[mirror_ubuntu-artful-kernel.git] / drivers / usb / dwc3 / gadget.c
CommitLineData
72246da4
FB
1/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
72246da4
FB
5 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
5945f789
FB
9 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
72246da4 12 *
5945f789
FB
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
72246da4
FB
17 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
80977dc9 33#include "debug.h"
72246da4
FB
34#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
04a9bfcd
FB
38/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
911f1f88
PZ
71/**
72 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
8598bde7
FB
87/**
88 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
aee63e3c 93 * return 0 on success or -ETIMEDOUT.
8598bde7
FB
94 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
aee63e3c 97 int retries = 10000;
8598bde7
FB
98 u32 reg;
99
802fde98
PZ
100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
8598bde7
FB
117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
802fde98
PZ
124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
8598bde7 131 /* wait for a change in DSTS */
aed430e5 132 retries = 10000;
8598bde7
FB
133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
8598bde7
FB
136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
aee63e3c 139 udelay(5);
8598bde7
FB
140 }
141
73815280
FB
142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
8598bde7
FB
144
145 return -ETIMEDOUT;
146}
147
ef966b9d 148static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
457e84b6 149{
ef966b9d 150 dep->trb_enqueue++;
4faf7550 151 dep->trb_enqueue %= DWC3_TRB_NUM;
ef966b9d 152}
457e84b6 153
ef966b9d
FB
154static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
155{
156 dep->trb_dequeue++;
4faf7550 157 dep->trb_dequeue %= DWC3_TRB_NUM;
ef966b9d 158}
457e84b6 159
ef966b9d
FB
160static int dwc3_ep_is_last_trb(unsigned int index)
161{
4faf7550 162 return index == DWC3_TRB_NUM - 1;
457e84b6
FB
163}
164
72246da4
FB
165void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
166 int status)
167{
168 struct dwc3 *dwc = dep->dwc;
e5ba5ec8 169 int i;
72246da4 170
aa3342c8 171 if (req->started) {
e5ba5ec8
PA
172 i = 0;
173 do {
ef966b9d 174 dwc3_ep_inc_deq(dep);
e5ba5ec8
PA
175 /*
176 * Skip LINK TRB. We can't use req->trb and check for
177 * DWC3_TRBCTL_LINK_TRB because it points the TRB we
178 * just completed (not the LINK TRB).
179 */
36b68aae 180 if (dwc3_ep_is_last_trb(dep->trb_dequeue))
ef966b9d 181 dwc3_ep_inc_deq(dep);
e5ba5ec8 182 } while(++i < req->request.num_mapped_sgs);
aa3342c8 183 req->started = false;
72246da4
FB
184 }
185 list_del(&req->list);
eeb720fb 186 req->trb = NULL;
72246da4
FB
187
188 if (req->request.status == -EINPROGRESS)
189 req->request.status = status;
190
0416e494
PA
191 if (dwc->ep0_bounced && dep->number == 0)
192 dwc->ep0_bounced = false;
193 else
194 usb_gadget_unmap_request(&dwc->gadget, &req->request,
195 req->direction);
72246da4 196
2c4cbe6e 197 trace_dwc3_gadget_giveback(req);
72246da4
FB
198
199 spin_unlock(&dwc->lock);
304f7e5e 200 usb_gadget_giveback_request(&dep->endpoint, &req->request);
72246da4
FB
201 spin_lock(&dwc->lock);
202}
203
3ece0ec4 204int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
b09bb642
FB
205{
206 u32 timeout = 500;
207 u32 reg;
208
2c4cbe6e 209 trace_dwc3_gadget_generic_cmd(cmd, param);
427c3df6 210
b09bb642
FB
211 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
212 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
213
214 do {
215 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
216 if (!(reg & DWC3_DGCMD_CMDACT)) {
73815280
FB
217 dwc3_trace(trace_dwc3_gadget,
218 "Command Complete --> %d",
b09bb642 219 DWC3_DGCMD_STATUS(reg));
891b1dc0
SSB
220 if (DWC3_DGCMD_STATUS(reg))
221 return -EINVAL;
b09bb642
FB
222 return 0;
223 }
224
225 /*
226 * We can't sleep here, because it's also called from
227 * interrupt context.
228 */
229 timeout--;
73815280
FB
230 if (!timeout) {
231 dwc3_trace(trace_dwc3_gadget,
232 "Command Timed Out");
b09bb642 233 return -ETIMEDOUT;
73815280 234 }
b09bb642
FB
235 udelay(1);
236 } while (1);
237}
238
c36d8e94
FB
239static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
240
2cd4718d
FB
241int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
242 struct dwc3_gadget_ep_cmd_params *params)
72246da4 243{
2cd4718d 244 struct dwc3 *dwc = dep->dwc;
61d58242 245 u32 timeout = 500;
72246da4
FB
246 u32 reg;
247
2b0f11df 248 int susphy = false;
c0ca324d 249 int ret = -EINVAL;
72246da4 250
2c4cbe6e 251 trace_dwc3_gadget_ep_cmd(dep, cmd, params);
72246da4 252
2b0f11df
FB
253 /*
254 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
255 * we're issuing an endpoint command, we must check if
256 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
257 *
258 * We will also set SUSPHY bit to what it was before returning as stated
259 * by the same section on Synopsys databook.
260 */
ab2a92e7
FB
261 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
262 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
263 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
264 susphy = true;
265 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
266 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
267 }
2b0f11df
FB
268 }
269
c36d8e94
FB
270 if (cmd == DWC3_DEPCMD_STARTTRANSFER) {
271 int needs_wakeup;
272
273 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
274 dwc->link_state == DWC3_LINK_STATE_U2 ||
275 dwc->link_state == DWC3_LINK_STATE_U3);
276
277 if (unlikely(needs_wakeup)) {
278 ret = __dwc3_gadget_wakeup(dwc);
279 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
280 ret);
281 }
282 }
283
2eb88016
FB
284 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
285 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
286 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
72246da4 287
2eb88016 288 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd | DWC3_DEPCMD_CMDACT);
72246da4 289 do {
2eb88016 290 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
72246da4 291 if (!(reg & DWC3_DEPCMD_CMDACT)) {
7b9cc7a2
KL
292 int cmd_status = DWC3_DEPCMD_STATUS(reg);
293
73815280
FB
294 dwc3_trace(trace_dwc3_gadget,
295 "Command Complete --> %d",
7b9cc7a2
KL
296 cmd_status);
297
298 switch (cmd_status) {
299 case 0:
300 ret = 0;
301 break;
302 case DEPEVT_TRANSFER_NO_RESOURCE:
303 dwc3_trace(trace_dwc3_gadget, "%s: no resource available");
304 ret = -EINVAL;
c0ca324d 305 break;
7b9cc7a2
KL
306 case DEPEVT_TRANSFER_BUS_EXPIRY:
307 /*
308 * SW issues START TRANSFER command to
309 * isochronous ep with future frame interval. If
310 * future interval time has already passed when
311 * core receives the command, it will respond
312 * with an error status of 'Bus Expiry'.
313 *
314 * Instead of always returning -EINVAL, let's
315 * give a hint to the gadget driver that this is
316 * the case by returning -EAGAIN.
317 */
318 dwc3_trace(trace_dwc3_gadget, "%s: bus expiry");
319 ret = -EAGAIN;
320 break;
321 default:
322 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
323 }
324
c0ca324d 325 break;
72246da4
FB
326 }
327
328 /*
72246da4
FB
329 * We can't sleep here, because it is also called from
330 * interrupt context.
331 */
332 timeout--;
73815280
FB
333 if (!timeout) {
334 dwc3_trace(trace_dwc3_gadget,
335 "Command Timed Out");
c0ca324d
FB
336 ret = -ETIMEDOUT;
337 break;
73815280 338 }
72246da4 339 } while (1);
c0ca324d 340
2b0f11df
FB
341 if (unlikely(susphy)) {
342 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
343 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
344 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
345 }
346
c0ca324d 347 return ret;
72246da4
FB
348}
349
50c763f8
JY
350static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
351{
352 struct dwc3 *dwc = dep->dwc;
353 struct dwc3_gadget_ep_cmd_params params;
354 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
355
356 /*
357 * As of core revision 2.60a the recommended programming model
358 * is to set the ClearPendIN bit when issuing a Clear Stall EP
359 * command for IN endpoints. This is to prevent an issue where
360 * some (non-compliant) hosts may not send ACK TPs for pending
361 * IN transfers due to a mishandled error condition. Synopsys
362 * STAR 9000614252.
363 */
364 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A))
365 cmd |= DWC3_DEPCMD_CLEARPENDIN;
366
367 memset(&params, 0, sizeof(params));
368
2cd4718d 369 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
50c763f8
JY
370}
371
72246da4 372static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
f6bafc6a 373 struct dwc3_trb *trb)
72246da4 374{
c439ef87 375 u32 offset = (char *) trb - (char *) dep->trb_pool;
72246da4
FB
376
377 return dep->trb_pool_dma + offset;
378}
379
380static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
381{
382 struct dwc3 *dwc = dep->dwc;
383
384 if (dep->trb_pool)
385 return 0;
386
72246da4
FB
387 dep->trb_pool = dma_alloc_coherent(dwc->dev,
388 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
389 &dep->trb_pool_dma, GFP_KERNEL);
390 if (!dep->trb_pool) {
391 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
392 dep->name);
393 return -ENOMEM;
394 }
395
396 return 0;
397}
398
399static void dwc3_free_trb_pool(struct dwc3_ep *dep)
400{
401 struct dwc3 *dwc = dep->dwc;
402
403 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
404 dep->trb_pool, dep->trb_pool_dma);
405
406 dep->trb_pool = NULL;
407 dep->trb_pool_dma = 0;
408}
409
c4509601
JY
410static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
411
412/**
413 * dwc3_gadget_start_config - Configure EP resources
414 * @dwc: pointer to our controller context structure
415 * @dep: endpoint that is being enabled
416 *
417 * The assignment of transfer resources cannot perfectly follow the
418 * data book due to the fact that the controller driver does not have
419 * all knowledge of the configuration in advance. It is given this
420 * information piecemeal by the composite gadget framework after every
421 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
422 * programming model in this scenario can cause errors. For two
423 * reasons:
424 *
425 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
426 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
427 * multiple interfaces.
428 *
429 * 2) The databook does not mention doing more DEPXFERCFG for new
430 * endpoint on alt setting (8.1.6).
431 *
432 * The following simplified method is used instead:
433 *
434 * All hardware endpoints can be assigned a transfer resource and this
435 * setting will stay persistent until either a core reset or
436 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
437 * do DEPXFERCFG for every hardware endpoint as well. We are
438 * guaranteed that there are as many transfer resources as endpoints.
439 *
440 * This function is called for each endpoint when it is being enabled
441 * but is triggered only when called for EP0-out, which always happens
442 * first, and which should only happen in one of the above conditions.
443 */
72246da4
FB
444static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
445{
446 struct dwc3_gadget_ep_cmd_params params;
447 u32 cmd;
c4509601
JY
448 int i;
449 int ret;
450
451 if (dep->number)
452 return 0;
72246da4
FB
453
454 memset(&params, 0x00, sizeof(params));
c4509601 455 cmd = DWC3_DEPCMD_DEPSTARTCFG;
72246da4 456
2cd4718d 457 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
c4509601
JY
458 if (ret)
459 return ret;
460
461 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
462 struct dwc3_ep *dep = dwc->eps[i];
72246da4 463
c4509601
JY
464 if (!dep)
465 continue;
466
467 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
468 if (ret)
469 return ret;
72246da4
FB
470 }
471
472 return 0;
473}
474
475static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
c90bfaec 476 const struct usb_endpoint_descriptor *desc,
4b345c9a 477 const struct usb_ss_ep_comp_descriptor *comp_desc,
265b70a7 478 bool ignore, bool restore)
72246da4
FB
479{
480 struct dwc3_gadget_ep_cmd_params params;
481
482 memset(&params, 0x00, sizeof(params));
483
dc1c70a7 484 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
d2e9a13a
CP
485 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
486
487 /* Burst size is only needed in SuperSpeed mode */
ee5cd41c 488 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
676e3497 489 u32 burst = dep->endpoint.maxburst;
676e3497 490 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
d2e9a13a 491 }
72246da4 492
4b345c9a
FB
493 if (ignore)
494 params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM;
495
265b70a7
PZ
496 if (restore) {
497 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
498 params.param2 |= dep->saved_state;
499 }
500
dc1c70a7
FB
501 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
502 | DWC3_DEPCFG_XFER_NOT_READY_EN;
72246da4 503
18b7ede5 504 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
dc1c70a7
FB
505 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
506 | DWC3_DEPCFG_STREAM_EVENT_EN;
879631aa
FB
507 dep->stream_capable = true;
508 }
509
0b93a4c8 510 if (!usb_endpoint_xfer_control(desc))
dc1c70a7 511 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
72246da4
FB
512
513 /*
514 * We are doing 1:1 mapping for endpoints, meaning
515 * Physical Endpoints 2 maps to Logical Endpoint 2 and
516 * so on. We consider the direction bit as part of the physical
517 * endpoint number. So USB endpoint 0x81 is 0x03.
518 */
dc1c70a7 519 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
72246da4
FB
520
521 /*
522 * We must use the lower 16 TX FIFOs even though
523 * HW might have more
524 */
525 if (dep->direction)
dc1c70a7 526 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
72246da4
FB
527
528 if (desc->bInterval) {
dc1c70a7 529 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
72246da4
FB
530 dep->interval = 1 << (desc->bInterval - 1);
531 }
532
2cd4718d 533 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
72246da4
FB
534}
535
536static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
537{
538 struct dwc3_gadget_ep_cmd_params params;
539
540 memset(&params, 0x00, sizeof(params));
541
dc1c70a7 542 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
72246da4 543
2cd4718d
FB
544 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
545 &params);
72246da4
FB
546}
547
548/**
549 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
550 * @dep: endpoint to be initialized
551 * @desc: USB Endpoint Descriptor
552 *
553 * Caller should take care of locking
554 */
555static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
c90bfaec 556 const struct usb_endpoint_descriptor *desc,
4b345c9a 557 const struct usb_ss_ep_comp_descriptor *comp_desc,
265b70a7 558 bool ignore, bool restore)
72246da4
FB
559{
560 struct dwc3 *dwc = dep->dwc;
561 u32 reg;
b09e99ee 562 int ret;
72246da4 563
73815280 564 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
ff62d6b6 565
72246da4
FB
566 if (!(dep->flags & DWC3_EP_ENABLED)) {
567 ret = dwc3_gadget_start_config(dwc, dep);
568 if (ret)
569 return ret;
570 }
571
265b70a7
PZ
572 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore,
573 restore);
72246da4
FB
574 if (ret)
575 return ret;
576
577 if (!(dep->flags & DWC3_EP_ENABLED)) {
f6bafc6a
FB
578 struct dwc3_trb *trb_st_hw;
579 struct dwc3_trb *trb_link;
72246da4 580
16e78db7 581 dep->endpoint.desc = desc;
c90bfaec 582 dep->comp_desc = comp_desc;
72246da4
FB
583 dep->type = usb_endpoint_type(desc);
584 dep->flags |= DWC3_EP_ENABLED;
585
586 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
587 reg |= DWC3_DALEPENA_EP(dep->number);
588 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
589
36b68aae 590 if (usb_endpoint_xfer_control(desc))
e901aa15 591 goto out;
72246da4 592
36b68aae 593 /* Link TRB. The HWO bit is never reset */
72246da4
FB
594 trb_st_hw = &dep->trb_pool[0];
595
f6bafc6a 596 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
1200a82a 597 memset(trb_link, 0, sizeof(*trb_link));
72246da4 598
f6bafc6a
FB
599 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
600 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
601 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
602 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
72246da4
FB
603 }
604
e901aa15 605out:
aa739974
FB
606 switch (usb_endpoint_type(desc)) {
607 case USB_ENDPOINT_XFER_CONTROL:
e901aa15 608 /* don't change name */
aa739974
FB
609 break;
610 case USB_ENDPOINT_XFER_ISOC:
611 strlcat(dep->name, "-isoc", sizeof(dep->name));
612 break;
613 case USB_ENDPOINT_XFER_BULK:
614 strlcat(dep->name, "-bulk", sizeof(dep->name));
615 break;
616 case USB_ENDPOINT_XFER_INT:
617 strlcat(dep->name, "-int", sizeof(dep->name));
618 break;
619 default:
620 dev_err(dwc->dev, "invalid endpoint transfer type\n");
621 }
622
72246da4
FB
623 return 0;
624}
625
b992e681 626static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
624407f9 627static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
72246da4
FB
628{
629 struct dwc3_request *req;
630
aa3342c8 631 if (!list_empty(&dep->started_list)) {
b992e681 632 dwc3_stop_active_transfer(dwc, dep->number, true);
624407f9 633
57911504 634 /* - giveback all requests to gadget driver */
aa3342c8
FB
635 while (!list_empty(&dep->started_list)) {
636 req = next_request(&dep->started_list);
1591633e
PA
637
638 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
639 }
ea53b882
FB
640 }
641
aa3342c8
FB
642 while (!list_empty(&dep->pending_list)) {
643 req = next_request(&dep->pending_list);
72246da4 644
624407f9 645 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
72246da4 646 }
72246da4
FB
647}
648
649/**
650 * __dwc3_gadget_ep_disable - Disables a HW endpoint
651 * @dep: the endpoint to disable
652 *
624407f9
SAS
653 * This function also removes requests which are currently processed ny the
654 * hardware and those which are not yet scheduled.
655 * Caller should take care of locking.
72246da4 656 */
72246da4
FB
657static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
658{
659 struct dwc3 *dwc = dep->dwc;
660 u32 reg;
661
7eaeac5c
FB
662 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
663
624407f9 664 dwc3_remove_requests(dwc, dep);
72246da4 665
687ef981
FB
666 /* make sure HW endpoint isn't stalled */
667 if (dep->flags & DWC3_EP_STALL)
7a608559 668 __dwc3_gadget_ep_set_halt(dep, 0, false);
687ef981 669
72246da4
FB
670 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
671 reg &= ~DWC3_DALEPENA_EP(dep->number);
672 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
673
879631aa 674 dep->stream_capable = false;
f9c56cdd 675 dep->endpoint.desc = NULL;
c90bfaec 676 dep->comp_desc = NULL;
72246da4 677 dep->type = 0;
879631aa 678 dep->flags = 0;
72246da4 679
aa739974
FB
680 snprintf(dep->name, sizeof(dep->name), "ep%d%s",
681 dep->number >> 1,
682 (dep->number & 1) ? "in" : "out");
683
72246da4
FB
684 return 0;
685}
686
687/* -------------------------------------------------------------------------- */
688
689static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
690 const struct usb_endpoint_descriptor *desc)
691{
692 return -EINVAL;
693}
694
695static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
696{
697 return -EINVAL;
698}
699
700/* -------------------------------------------------------------------------- */
701
702static int dwc3_gadget_ep_enable(struct usb_ep *ep,
703 const struct usb_endpoint_descriptor *desc)
704{
705 struct dwc3_ep *dep;
706 struct dwc3 *dwc;
707 unsigned long flags;
708 int ret;
709
710 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
711 pr_debug("dwc3: invalid parameters\n");
712 return -EINVAL;
713 }
714
715 if (!desc->wMaxPacketSize) {
716 pr_debug("dwc3: missing wMaxPacketSize\n");
717 return -EINVAL;
718 }
719
720 dep = to_dwc3_ep(ep);
721 dwc = dep->dwc;
722
95ca961c
FB
723 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
724 "%s is already enabled\n",
725 dep->name))
c6f83f38 726 return 0;
c6f83f38 727
72246da4 728 spin_lock_irqsave(&dwc->lock, flags);
265b70a7 729 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
72246da4
FB
730 spin_unlock_irqrestore(&dwc->lock, flags);
731
732 return ret;
733}
734
735static int dwc3_gadget_ep_disable(struct usb_ep *ep)
736{
737 struct dwc3_ep *dep;
738 struct dwc3 *dwc;
739 unsigned long flags;
740 int ret;
741
742 if (!ep) {
743 pr_debug("dwc3: invalid parameters\n");
744 return -EINVAL;
745 }
746
747 dep = to_dwc3_ep(ep);
748 dwc = dep->dwc;
749
95ca961c
FB
750 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
751 "%s is already disabled\n",
752 dep->name))
72246da4 753 return 0;
72246da4 754
72246da4
FB
755 spin_lock_irqsave(&dwc->lock, flags);
756 ret = __dwc3_gadget_ep_disable(dep);
757 spin_unlock_irqrestore(&dwc->lock, flags);
758
759 return ret;
760}
761
762static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
763 gfp_t gfp_flags)
764{
765 struct dwc3_request *req;
766 struct dwc3_ep *dep = to_dwc3_ep(ep);
72246da4
FB
767
768 req = kzalloc(sizeof(*req), gfp_flags);
734d5a53 769 if (!req)
72246da4 770 return NULL;
72246da4
FB
771
772 req->epnum = dep->number;
773 req->dep = dep;
72246da4 774
2c4cbe6e
FB
775 trace_dwc3_alloc_request(req);
776
72246da4
FB
777 return &req->request;
778}
779
780static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
781 struct usb_request *request)
782{
783 struct dwc3_request *req = to_dwc3_request(request);
784
2c4cbe6e 785 trace_dwc3_free_request(req);
72246da4
FB
786 kfree(req);
787}
788
c71fc37c
FB
789/**
790 * dwc3_prepare_one_trb - setup one TRB from one request
791 * @dep: endpoint for which this request is prepared
792 * @req: dwc3_request pointer
793 */
68e823e2 794static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
eeb720fb 795 struct dwc3_request *req, dma_addr_t dma,
e5ba5ec8 796 unsigned length, unsigned last, unsigned chain, unsigned node)
c71fc37c 797{
f6bafc6a 798 struct dwc3_trb *trb;
c71fc37c 799
73815280 800 dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s%s",
eeb720fb
FB
801 dep->name, req, (unsigned long long) dma,
802 length, last ? " last" : "",
803 chain ? " chain" : "");
804
915e202a 805
4faf7550 806 trb = &dep->trb_pool[dep->trb_enqueue];
c71fc37c 807
eeb720fb 808 if (!req->trb) {
aa3342c8 809 dwc3_gadget_move_started_request(req);
f6bafc6a
FB
810 req->trb = trb;
811 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
4faf7550 812 req->first_trb_index = dep->trb_enqueue;
eeb720fb 813 }
c71fc37c 814
ef966b9d 815 dwc3_ep_inc_enq(dep);
36b68aae
FB
816 /* Skip the LINK-TRB */
817 if (dwc3_ep_is_last_trb(dep->trb_enqueue))
ef966b9d 818 dwc3_ep_inc_enq(dep);
e5ba5ec8 819
f6bafc6a
FB
820 trb->size = DWC3_TRB_SIZE_LENGTH(length);
821 trb->bpl = lower_32_bits(dma);
822 trb->bph = upper_32_bits(dma);
c71fc37c 823
16e78db7 824 switch (usb_endpoint_type(dep->endpoint.desc)) {
c71fc37c 825 case USB_ENDPOINT_XFER_CONTROL:
f6bafc6a 826 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
c71fc37c
FB
827 break;
828
829 case USB_ENDPOINT_XFER_ISOC:
e5ba5ec8
PA
830 if (!node)
831 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
832 else
833 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
ca4d44ea
FB
834
835 /* always enable Interrupt on Missed ISOC */
836 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
c71fc37c
FB
837 break;
838
839 case USB_ENDPOINT_XFER_BULK:
840 case USB_ENDPOINT_XFER_INT:
f6bafc6a 841 trb->ctrl = DWC3_TRBCTL_NORMAL;
c71fc37c
FB
842 break;
843 default:
844 /*
845 * This is only possible with faulty memory because we
846 * checked it already :)
847 */
848 BUG();
849 }
850
ca4d44ea
FB
851 /* always enable Continue on Short Packet */
852 trb->ctrl |= DWC3_TRB_CTRL_CSP;
f3af3651 853
f3af3651 854 if (!req->request.no_interrupt && !chain)
ca4d44ea 855 trb->ctrl |= DWC3_TRB_CTRL_IOC | DWC3_TRB_CTRL_ISP_IMI;
f3af3651 856
ca4d44ea 857 if (last)
e5ba5ec8 858 trb->ctrl |= DWC3_TRB_CTRL_LST;
c71fc37c 859
e5ba5ec8
PA
860 if (chain)
861 trb->ctrl |= DWC3_TRB_CTRL_CHN;
862
16e78db7 863 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
f6bafc6a 864 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
c71fc37c 865
f6bafc6a 866 trb->ctrl |= DWC3_TRB_CTRL_HWO;
2c4cbe6e
FB
867
868 trace_dwc3_prepare_trb(dep, trb);
c71fc37c
FB
869}
870
c4233573
FB
871static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
872{
873 struct dwc3_trb *tmp;
874
875 /*
876 * If enqueue & dequeue are equal than it is either full or empty.
877 *
878 * One way to know for sure is if the TRB right before us has HWO bit
879 * set or not. If it has, then we're definitely full and can't fit any
880 * more transfers in our ring.
881 */
882 if (dep->trb_enqueue == dep->trb_dequeue) {
883 /* If we're full, enqueue/dequeue are > 0 */
884 if (dep->trb_enqueue) {
885 tmp = &dep->trb_pool[dep->trb_enqueue - 1];
886 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
887 return 0;
888 }
889
890 return DWC3_TRB_NUM - 1;
891 }
892
893 return dep->trb_dequeue - dep->trb_enqueue;
894}
895
5ee85d89
FB
896static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
897 struct dwc3_request *req, unsigned int trbs_left)
898{
899 struct usb_request *request = &req->request;
900 struct scatterlist *sg = request->sg;
901 struct scatterlist *s;
902 unsigned int last = false;
903 unsigned int length;
904 dma_addr_t dma;
905 int i;
906
907 for_each_sg(sg, s, request->num_mapped_sgs, i) {
908 unsigned chain = true;
909
910 length = sg_dma_len(s);
911 dma = sg_dma_address(s);
912
913 if (sg_is_last(s)) {
914 if (list_is_last(&req->list, &dep->pending_list))
915 last = true;
916
917 chain = false;
918 }
919
920 if (!trbs_left)
921 last = true;
922
923 if (last)
924 chain = false;
925
926 dwc3_prepare_one_trb(dep, req, dma, length,
927 last, chain, i);
928
929 if (last)
930 break;
931 }
932}
933
934static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
935 struct dwc3_request *req, unsigned int trbs_left)
936{
937 unsigned int last = false;
938 unsigned int length;
939 dma_addr_t dma;
940
941 dma = req->request.dma;
942 length = req->request.length;
943
944 if (!trbs_left)
945 last = true;
946
947 /* Is this the last request? */
948 if (list_is_last(&req->list, &dep->pending_list))
949 last = true;
950
951 dwc3_prepare_one_trb(dep, req, dma, length,
952 last, false, 0);
953}
954
72246da4
FB
955/*
956 * dwc3_prepare_trbs - setup TRBs from requests
957 * @dep: endpoint for which requests are being prepared
72246da4 958 *
1d046793
PZ
959 * The function goes through the requests list and sets up TRBs for the
960 * transfers. The function returns once there are no more TRBs available or
961 * it runs out of requests.
72246da4 962 */
c4233573 963static void dwc3_prepare_trbs(struct dwc3_ep *dep)
72246da4 964{
68e823e2 965 struct dwc3_request *req, *n;
72246da4
FB
966 u32 trbs_left;
967
968 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
969
c4233573 970 trbs_left = dwc3_calc_trbs_left(dep);
72246da4 971
aa3342c8 972 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
5ee85d89
FB
973 if (req->request.num_mapped_sgs > 0)
974 dwc3_prepare_one_trb_sg(dep, req, trbs_left--);
975 else
976 dwc3_prepare_one_trb_linear(dep, req, trbs_left--);
72246da4 977
5ee85d89
FB
978 if (!trbs_left)
979 return;
72246da4 980 }
72246da4
FB
981}
982
4fae2e3e 983static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
72246da4
FB
984{
985 struct dwc3_gadget_ep_cmd_params params;
986 struct dwc3_request *req;
987 struct dwc3 *dwc = dep->dwc;
4fae2e3e 988 int starting;
72246da4
FB
989 int ret;
990 u32 cmd;
991
4fae2e3e 992 starting = !(dep->flags & DWC3_EP_BUSY);
72246da4 993
4fae2e3e
FB
994 dwc3_prepare_trbs(dep);
995 req = next_request(&dep->started_list);
72246da4
FB
996 if (!req) {
997 dep->flags |= DWC3_EP_PENDING_REQUEST;
998 return 0;
999 }
1000
1001 memset(&params, 0, sizeof(params));
72246da4 1002
4fae2e3e 1003 if (starting) {
1877d6c9
PA
1004 params.param0 = upper_32_bits(req->trb_dma);
1005 params.param1 = lower_32_bits(req->trb_dma);
72246da4 1006 cmd = DWC3_DEPCMD_STARTTRANSFER;
1877d6c9 1007 } else {
72246da4 1008 cmd = DWC3_DEPCMD_UPDATETRANSFER;
1877d6c9 1009 }
72246da4
FB
1010
1011 cmd |= DWC3_DEPCMD_PARAM(cmd_param);
2cd4718d 1012 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
72246da4 1013 if (ret < 0) {
72246da4
FB
1014 /*
1015 * FIXME we need to iterate over the list of requests
1016 * here and stop, unmap, free and del each of the linked
1d046793 1017 * requests instead of what we do now.
72246da4 1018 */
0fc9a1be
FB
1019 usb_gadget_unmap_request(&dwc->gadget, &req->request,
1020 req->direction);
72246da4
FB
1021 list_del(&req->list);
1022 return ret;
1023 }
1024
1025 dep->flags |= DWC3_EP_BUSY;
25b8ff68 1026
4fae2e3e 1027 if (starting) {
2eb88016 1028 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
b4996a86 1029 WARN_ON_ONCE(!dep->resource_index);
f898ae09 1030 }
25b8ff68 1031
72246da4
FB
1032 return 0;
1033}
1034
d6d6ec7b
PA
1035static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1036 struct dwc3_ep *dep, u32 cur_uf)
1037{
1038 u32 uf;
1039
aa3342c8 1040 if (list_empty(&dep->pending_list)) {
73815280
FB
1041 dwc3_trace(trace_dwc3_gadget,
1042 "ISOC ep %s run out for requests",
1043 dep->name);
f4a53c55 1044 dep->flags |= DWC3_EP_PENDING_REQUEST;
d6d6ec7b
PA
1045 return;
1046 }
1047
1048 /* 4 micro frames in the future */
1049 uf = cur_uf + dep->interval * 4;
1050
4fae2e3e 1051 __dwc3_gadget_kick_transfer(dep, uf);
d6d6ec7b
PA
1052}
1053
1054static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1055 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1056{
1057 u32 cur_uf, mask;
1058
1059 mask = ~(dep->interval - 1);
1060 cur_uf = event->parameters & mask;
1061
1062 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1063}
1064
72246da4
FB
1065static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1066{
0fc9a1be
FB
1067 struct dwc3 *dwc = dep->dwc;
1068 int ret;
1069
bb423984 1070 if (!dep->endpoint.desc) {
ec5e795c
FB
1071 dwc3_trace(trace_dwc3_gadget,
1072 "trying to queue request %p to disabled %s\n",
bb423984
FB
1073 &req->request, dep->endpoint.name);
1074 return -ESHUTDOWN;
1075 }
1076
1077 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1078 &req->request, req->dep->name)) {
ec5e795c
FB
1079 dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'\n",
1080 &req->request, req->dep->name);
bb423984
FB
1081 return -EINVAL;
1082 }
1083
72246da4
FB
1084 req->request.actual = 0;
1085 req->request.status = -EINPROGRESS;
1086 req->direction = dep->direction;
1087 req->epnum = dep->number;
1088
fe84f522
FB
1089 trace_dwc3_ep_queue(req);
1090
72246da4
FB
1091 /*
1092 * We only add to our list of requests now and
1093 * start consuming the list once we get XferNotReady
1094 * IRQ.
1095 *
1096 * That way, we avoid doing anything that we don't need
1097 * to do now and defer it until the point we receive a
1098 * particular token from the Host side.
1099 *
1100 * This will also avoid Host cancelling URBs due to too
1d046793 1101 * many NAKs.
72246da4 1102 */
0fc9a1be
FB
1103 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1104 dep->direction);
1105 if (ret)
1106 return ret;
1107
aa3342c8 1108 list_add_tail(&req->list, &dep->pending_list);
72246da4 1109
1d6a3918
FB
1110 /*
1111 * If there are no pending requests and the endpoint isn't already
1112 * busy, we will just start the request straight away.
1113 *
1114 * This will save one IRQ (XFER_NOT_READY) and possibly make it a
1115 * little bit faster.
1116 */
1117 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
62e345ae 1118 !usb_endpoint_xfer_int(dep->endpoint.desc) &&
1d6a3918 1119 !(dep->flags & DWC3_EP_BUSY)) {
4fae2e3e 1120 ret = __dwc3_gadget_kick_transfer(dep, 0);
a8f32817 1121 goto out;
1d6a3918
FB
1122 }
1123
72246da4 1124 /*
b511e5e7 1125 * There are a few special cases:
72246da4 1126 *
f898ae09
PZ
1127 * 1. XferNotReady with empty list of requests. We need to kick the
1128 * transfer here in that situation, otherwise we will be NAKing
1129 * forever. If we get XferNotReady before gadget driver has a
1130 * chance to queue a request, we will ACK the IRQ but won't be
1131 * able to receive the data until the next request is queued.
1132 * The following code is handling exactly that.
72246da4 1133 *
72246da4
FB
1134 */
1135 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
f4a53c55
PA
1136 /*
1137 * If xfernotready is already elapsed and it is a case
1138 * of isoc transfer, then issue END TRANSFER, so that
1139 * you can receive xfernotready again and can have
1140 * notion of current microframe.
1141 */
1142 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
aa3342c8 1143 if (list_empty(&dep->started_list)) {
b992e681 1144 dwc3_stop_active_transfer(dwc, dep->number, true);
cdc359dd
PA
1145 dep->flags = DWC3_EP_ENABLED;
1146 }
f4a53c55
PA
1147 return 0;
1148 }
1149
4fae2e3e 1150 ret = __dwc3_gadget_kick_transfer(dep, 0);
89185916
FB
1151 if (!ret)
1152 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
1153
a8f32817 1154 goto out;
b511e5e7 1155 }
72246da4 1156
b511e5e7
FB
1157 /*
1158 * 2. XferInProgress on Isoc EP with an active transfer. We need to
1159 * kick the transfer here after queuing a request, otherwise the
1160 * core may not see the modified TRB(s).
1161 */
1162 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
79c9046e
PA
1163 (dep->flags & DWC3_EP_BUSY) &&
1164 !(dep->flags & DWC3_EP_MISSED_ISOC)) {
b4996a86 1165 WARN_ON_ONCE(!dep->resource_index);
4fae2e3e 1166 ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index);
a8f32817 1167 goto out;
a0925324 1168 }
72246da4 1169
b997ada5
FB
1170 /*
1171 * 4. Stream Capable Bulk Endpoints. We need to start the transfer
1172 * right away, otherwise host will not know we have streams to be
1173 * handled.
1174 */
a8f32817 1175 if (dep->stream_capable)
4fae2e3e 1176 ret = __dwc3_gadget_kick_transfer(dep, 0);
b997ada5 1177
a8f32817
FB
1178out:
1179 if (ret && ret != -EBUSY)
ec5e795c
FB
1180 dwc3_trace(trace_dwc3_gadget,
1181 "%s: failed to kick transfers\n",
a8f32817
FB
1182 dep->name);
1183 if (ret == -EBUSY)
1184 ret = 0;
1185
1186 return ret;
72246da4
FB
1187}
1188
04c03d10
FB
1189static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1190 struct usb_request *request)
1191{
1192 dwc3_gadget_ep_free_request(ep, request);
1193}
1194
1195static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1196{
1197 struct dwc3_request *req;
1198 struct usb_request *request;
1199 struct usb_ep *ep = &dep->endpoint;
1200
1201 dwc3_trace(trace_dwc3_gadget, "queueing ZLP\n");
1202 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1203 if (!request)
1204 return -ENOMEM;
1205
1206 request->length = 0;
1207 request->buf = dwc->zlp_buf;
1208 request->complete = __dwc3_gadget_ep_zlp_complete;
1209
1210 req = to_dwc3_request(request);
1211
1212 return __dwc3_gadget_ep_queue(dep, req);
1213}
1214
72246da4
FB
1215static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1216 gfp_t gfp_flags)
1217{
1218 struct dwc3_request *req = to_dwc3_request(request);
1219 struct dwc3_ep *dep = to_dwc3_ep(ep);
1220 struct dwc3 *dwc = dep->dwc;
1221
1222 unsigned long flags;
1223
1224 int ret;
1225
fdee4eba 1226 spin_lock_irqsave(&dwc->lock, flags);
72246da4 1227 ret = __dwc3_gadget_ep_queue(dep, req);
04c03d10
FB
1228
1229 /*
1230 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1231 * setting request->zero, instead of doing magic, we will just queue an
1232 * extra usb_request ourselves so that it gets handled the same way as
1233 * any other request.
1234 */
d9261898
JY
1235 if (ret == 0 && request->zero && request->length &&
1236 (request->length % ep->maxpacket == 0))
04c03d10
FB
1237 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1238
72246da4
FB
1239 spin_unlock_irqrestore(&dwc->lock, flags);
1240
1241 return ret;
1242}
1243
1244static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1245 struct usb_request *request)
1246{
1247 struct dwc3_request *req = to_dwc3_request(request);
1248 struct dwc3_request *r = NULL;
1249
1250 struct dwc3_ep *dep = to_dwc3_ep(ep);
1251 struct dwc3 *dwc = dep->dwc;
1252
1253 unsigned long flags;
1254 int ret = 0;
1255
2c4cbe6e
FB
1256 trace_dwc3_ep_dequeue(req);
1257
72246da4
FB
1258 spin_lock_irqsave(&dwc->lock, flags);
1259
aa3342c8 1260 list_for_each_entry(r, &dep->pending_list, list) {
72246da4
FB
1261 if (r == req)
1262 break;
1263 }
1264
1265 if (r != req) {
aa3342c8 1266 list_for_each_entry(r, &dep->started_list, list) {
72246da4
FB
1267 if (r == req)
1268 break;
1269 }
1270 if (r == req) {
1271 /* wait until it is processed */
b992e681 1272 dwc3_stop_active_transfer(dwc, dep->number, true);
e8d4e8be 1273 goto out1;
72246da4
FB
1274 }
1275 dev_err(dwc->dev, "request %p was not queued to %s\n",
1276 request, ep->name);
1277 ret = -EINVAL;
1278 goto out0;
1279 }
1280
e8d4e8be 1281out1:
72246da4
FB
1282 /* giveback the request */
1283 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1284
1285out0:
1286 spin_unlock_irqrestore(&dwc->lock, flags);
1287
1288 return ret;
1289}
1290
7a608559 1291int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
72246da4
FB
1292{
1293 struct dwc3_gadget_ep_cmd_params params;
1294 struct dwc3 *dwc = dep->dwc;
1295 int ret;
1296
5ad02fb8
FB
1297 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1298 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1299 return -EINVAL;
1300 }
1301
72246da4
FB
1302 memset(&params, 0x00, sizeof(params));
1303
1304 if (value) {
7a608559 1305 if (!protocol && ((dep->direction && dep->flags & DWC3_EP_BUSY) ||
aa3342c8
FB
1306 (!list_empty(&dep->started_list) ||
1307 !list_empty(&dep->pending_list)))) {
ec5e795c 1308 dwc3_trace(trace_dwc3_gadget,
052ba52e 1309 "%s: pending request, cannot halt",
7a608559
FB
1310 dep->name);
1311 return -EAGAIN;
1312 }
1313
2cd4718d
FB
1314 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1315 &params);
72246da4 1316 if (ret)
3f89204b 1317 dev_err(dwc->dev, "failed to set STALL on %s\n",
72246da4
FB
1318 dep->name);
1319 else
1320 dep->flags |= DWC3_EP_STALL;
1321 } else {
2cd4718d 1322
50c763f8 1323 ret = dwc3_send_clear_stall_ep_cmd(dep);
72246da4 1324 if (ret)
3f89204b 1325 dev_err(dwc->dev, "failed to clear STALL on %s\n",
72246da4
FB
1326 dep->name);
1327 else
a535d81c 1328 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
72246da4 1329 }
5275455a 1330
72246da4
FB
1331 return ret;
1332}
1333
1334static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1335{
1336 struct dwc3_ep *dep = to_dwc3_ep(ep);
1337 struct dwc3 *dwc = dep->dwc;
1338
1339 unsigned long flags;
1340
1341 int ret;
1342
1343 spin_lock_irqsave(&dwc->lock, flags);
7a608559 1344 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
72246da4
FB
1345 spin_unlock_irqrestore(&dwc->lock, flags);
1346
1347 return ret;
1348}
1349
1350static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1351{
1352 struct dwc3_ep *dep = to_dwc3_ep(ep);
249a4569
PZ
1353 struct dwc3 *dwc = dep->dwc;
1354 unsigned long flags;
95aa4e8d 1355 int ret;
72246da4 1356
249a4569 1357 spin_lock_irqsave(&dwc->lock, flags);
72246da4
FB
1358 dep->flags |= DWC3_EP_WEDGE;
1359
08f0d966 1360 if (dep->number == 0 || dep->number == 1)
95aa4e8d 1361 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
08f0d966 1362 else
7a608559 1363 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
95aa4e8d
FB
1364 spin_unlock_irqrestore(&dwc->lock, flags);
1365
1366 return ret;
72246da4
FB
1367}
1368
1369/* -------------------------------------------------------------------------- */
1370
1371static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1372 .bLength = USB_DT_ENDPOINT_SIZE,
1373 .bDescriptorType = USB_DT_ENDPOINT,
1374 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1375};
1376
1377static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1378 .enable = dwc3_gadget_ep0_enable,
1379 .disable = dwc3_gadget_ep0_disable,
1380 .alloc_request = dwc3_gadget_ep_alloc_request,
1381 .free_request = dwc3_gadget_ep_free_request,
1382 .queue = dwc3_gadget_ep0_queue,
1383 .dequeue = dwc3_gadget_ep_dequeue,
08f0d966 1384 .set_halt = dwc3_gadget_ep0_set_halt,
72246da4
FB
1385 .set_wedge = dwc3_gadget_ep_set_wedge,
1386};
1387
1388static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1389 .enable = dwc3_gadget_ep_enable,
1390 .disable = dwc3_gadget_ep_disable,
1391 .alloc_request = dwc3_gadget_ep_alloc_request,
1392 .free_request = dwc3_gadget_ep_free_request,
1393 .queue = dwc3_gadget_ep_queue,
1394 .dequeue = dwc3_gadget_ep_dequeue,
1395 .set_halt = dwc3_gadget_ep_set_halt,
1396 .set_wedge = dwc3_gadget_ep_set_wedge,
1397};
1398
1399/* -------------------------------------------------------------------------- */
1400
1401static int dwc3_gadget_get_frame(struct usb_gadget *g)
1402{
1403 struct dwc3 *dwc = gadget_to_dwc(g);
1404 u32 reg;
1405
1406 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1407 return DWC3_DSTS_SOFFN(reg);
1408}
1409
218ef7b6 1410static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
72246da4 1411{
72246da4 1412 unsigned long timeout;
72246da4 1413
218ef7b6 1414 int ret;
72246da4
FB
1415 u32 reg;
1416
72246da4
FB
1417 u8 link_state;
1418 u8 speed;
1419
72246da4
FB
1420 /*
1421 * According to the Databook Remote wakeup request should
1422 * be issued only when the device is in early suspend state.
1423 *
1424 * We can check that via USB Link State bits in DSTS register.
1425 */
1426 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1427
1428 speed = reg & DWC3_DSTS_CONNECTSPD;
ee5cd41c
JY
1429 if ((speed == DWC3_DSTS_SUPERSPEED) ||
1430 (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
ec5e795c 1431 dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed\n");
6b742899 1432 return 0;
72246da4
FB
1433 }
1434
1435 link_state = DWC3_DSTS_USBLNKST(reg);
1436
1437 switch (link_state) {
1438 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1439 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1440 break;
1441 default:
ec5e795c
FB
1442 dwc3_trace(trace_dwc3_gadget,
1443 "can't wakeup from '%s'\n",
1444 dwc3_gadget_link_string(link_state));
218ef7b6 1445 return -EINVAL;
72246da4
FB
1446 }
1447
8598bde7
FB
1448 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1449 if (ret < 0) {
1450 dev_err(dwc->dev, "failed to put link in Recovery\n");
218ef7b6 1451 return ret;
8598bde7 1452 }
72246da4 1453
802fde98
PZ
1454 /* Recent versions do this automatically */
1455 if (dwc->revision < DWC3_REVISION_194A) {
1456 /* write zeroes to Link Change Request */
fcc023c7 1457 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
802fde98
PZ
1458 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1459 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1460 }
72246da4 1461
1d046793 1462 /* poll until Link State changes to ON */
72246da4
FB
1463 timeout = jiffies + msecs_to_jiffies(100);
1464
1d046793 1465 while (!time_after(jiffies, timeout)) {
72246da4
FB
1466 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1467
1468 /* in HS, means ON */
1469 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1470 break;
1471 }
1472
1473 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1474 dev_err(dwc->dev, "failed to send remote wakeup\n");
218ef7b6 1475 return -EINVAL;
72246da4
FB
1476 }
1477
218ef7b6
FB
1478 return 0;
1479}
1480
1481static int dwc3_gadget_wakeup(struct usb_gadget *g)
1482{
1483 struct dwc3 *dwc = gadget_to_dwc(g);
1484 unsigned long flags;
1485 int ret;
1486
1487 spin_lock_irqsave(&dwc->lock, flags);
1488 ret = __dwc3_gadget_wakeup(dwc);
72246da4
FB
1489 spin_unlock_irqrestore(&dwc->lock, flags);
1490
1491 return ret;
1492}
1493
1494static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1495 int is_selfpowered)
1496{
1497 struct dwc3 *dwc = gadget_to_dwc(g);
249a4569 1498 unsigned long flags;
72246da4 1499
249a4569 1500 spin_lock_irqsave(&dwc->lock, flags);
bcdea503 1501 g->is_selfpowered = !!is_selfpowered;
249a4569 1502 spin_unlock_irqrestore(&dwc->lock, flags);
72246da4
FB
1503
1504 return 0;
1505}
1506
7b2a0368 1507static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
72246da4
FB
1508{
1509 u32 reg;
61d58242 1510 u32 timeout = 500;
72246da4
FB
1511
1512 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
8db7ed15 1513 if (is_on) {
802fde98
PZ
1514 if (dwc->revision <= DWC3_REVISION_187A) {
1515 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1516 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1517 }
1518
1519 if (dwc->revision >= DWC3_REVISION_194A)
1520 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1521 reg |= DWC3_DCTL_RUN_STOP;
7b2a0368
FB
1522
1523 if (dwc->has_hibernation)
1524 reg |= DWC3_DCTL_KEEP_CONNECT;
1525
9fcb3bd8 1526 dwc->pullups_connected = true;
8db7ed15 1527 } else {
72246da4 1528 reg &= ~DWC3_DCTL_RUN_STOP;
7b2a0368
FB
1529
1530 if (dwc->has_hibernation && !suspend)
1531 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1532
9fcb3bd8 1533 dwc->pullups_connected = false;
8db7ed15 1534 }
72246da4
FB
1535
1536 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1537
1538 do {
1539 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1540 if (is_on) {
1541 if (!(reg & DWC3_DSTS_DEVCTRLHLT))
1542 break;
1543 } else {
1544 if (reg & DWC3_DSTS_DEVCTRLHLT)
1545 break;
1546 }
72246da4
FB
1547 timeout--;
1548 if (!timeout)
6f17f74b 1549 return -ETIMEDOUT;
61d58242 1550 udelay(1);
72246da4
FB
1551 } while (1);
1552
73815280 1553 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
72246da4
FB
1554 dwc->gadget_driver
1555 ? dwc->gadget_driver->function : "no-function",
1556 is_on ? "connect" : "disconnect");
6f17f74b
PA
1557
1558 return 0;
72246da4
FB
1559}
1560
1561static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1562{
1563 struct dwc3 *dwc = gadget_to_dwc(g);
1564 unsigned long flags;
6f17f74b 1565 int ret;
72246da4
FB
1566
1567 is_on = !!is_on;
1568
1569 spin_lock_irqsave(&dwc->lock, flags);
7b2a0368 1570 ret = dwc3_gadget_run_stop(dwc, is_on, false);
72246da4
FB
1571 spin_unlock_irqrestore(&dwc->lock, flags);
1572
6f17f74b 1573 return ret;
72246da4
FB
1574}
1575
8698e2ac
FB
1576static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1577{
1578 u32 reg;
1579
1580 /* Enable all but Start and End of Frame IRQs */
1581 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1582 DWC3_DEVTEN_EVNTOVERFLOWEN |
1583 DWC3_DEVTEN_CMDCMPLTEN |
1584 DWC3_DEVTEN_ERRTICERREN |
1585 DWC3_DEVTEN_WKUPEVTEN |
1586 DWC3_DEVTEN_ULSTCNGEN |
1587 DWC3_DEVTEN_CONNECTDONEEN |
1588 DWC3_DEVTEN_USBRSTEN |
1589 DWC3_DEVTEN_DISCONNEVTEN);
1590
1591 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1592}
1593
1594static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1595{
1596 /* mask all interrupts */
1597 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1598}
1599
1600static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
b15a762f 1601static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
8698e2ac 1602
4e99472b
FB
1603/**
1604 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
1605 * dwc: pointer to our context structure
1606 *
1607 * The following looks like complex but it's actually very simple. In order to
1608 * calculate the number of packets we can burst at once on OUT transfers, we're
1609 * gonna use RxFIFO size.
1610 *
1611 * To calculate RxFIFO size we need two numbers:
1612 * MDWIDTH = size, in bits, of the internal memory bus
1613 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1614 *
1615 * Given these two numbers, the formula is simple:
1616 *
1617 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1618 *
1619 * 24 bytes is for 3x SETUP packets
1620 * 16 bytes is a clock domain crossing tolerance
1621 *
1622 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1623 */
1624static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1625{
1626 u32 ram2_depth;
1627 u32 mdwidth;
1628 u32 nump;
1629 u32 reg;
1630
1631 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1632 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1633
1634 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1635 nump = min_t(u32, nump, 16);
1636
1637 /* update NumP */
1638 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1639 reg &= ~DWC3_DCFG_NUMP_MASK;
1640 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1641 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1642}
1643
d7be2952 1644static int __dwc3_gadget_start(struct dwc3 *dwc)
72246da4 1645{
72246da4 1646 struct dwc3_ep *dep;
72246da4
FB
1647 int ret = 0;
1648 u32 reg;
1649
72246da4
FB
1650 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1651 reg &= ~(DWC3_DCFG_SPEED_MASK);
07e7f47b
FB
1652
1653 /**
1654 * WORKAROUND: DWC3 revision < 2.20a have an issue
1655 * which would cause metastability state on Run/Stop
1656 * bit if we try to force the IP to USB2-only mode.
1657 *
1658 * Because of that, we cannot configure the IP to any
1659 * speed other than the SuperSpeed
1660 *
1661 * Refers to:
1662 *
1663 * STAR#9000525659: Clock Domain Crossing on DCTL in
1664 * USB 2.0 Mode
1665 */
f7e846f0 1666 if (dwc->revision < DWC3_REVISION_220A) {
07e7f47b 1667 reg |= DWC3_DCFG_SUPERSPEED;
f7e846f0
FB
1668 } else {
1669 switch (dwc->maximum_speed) {
1670 case USB_SPEED_LOW:
1671 reg |= DWC3_DSTS_LOWSPEED;
1672 break;
1673 case USB_SPEED_FULL:
1674 reg |= DWC3_DSTS_FULLSPEED1;
1675 break;
1676 case USB_SPEED_HIGH:
1677 reg |= DWC3_DSTS_HIGHSPEED;
1678 break;
7580862b
JY
1679 case USB_SPEED_SUPER_PLUS:
1680 reg |= DWC3_DSTS_SUPERSPEED_PLUS;
1681 break;
f7e846f0 1682 default:
77966eb8
JY
1683 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1684 dwc->maximum_speed);
1685 /* fall through */
1686 case USB_SPEED_SUPER:
1687 reg |= DWC3_DCFG_SUPERSPEED;
1688 break;
f7e846f0
FB
1689 }
1690 }
72246da4
FB
1691 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1692
2a58f9c1
FB
1693 /*
1694 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1695 * field instead of letting dwc3 itself calculate that automatically.
1696 *
1697 * This way, we maximize the chances that we'll be able to get several
1698 * bursts of data without going through any sort of endpoint throttling.
1699 */
1700 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1701 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1702 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1703
4e99472b
FB
1704 dwc3_gadget_setup_nump(dwc);
1705
72246da4
FB
1706 /* Start with SuperSpeed Default */
1707 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1708
1709 dep = dwc->eps[0];
265b70a7
PZ
1710 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1711 false);
72246da4
FB
1712 if (ret) {
1713 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
d7be2952 1714 goto err0;
72246da4
FB
1715 }
1716
1717 dep = dwc->eps[1];
265b70a7
PZ
1718 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1719 false);
72246da4
FB
1720 if (ret) {
1721 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
d7be2952 1722 goto err1;
72246da4
FB
1723 }
1724
1725 /* begin to receive SETUP packets */
c7fcdeb2 1726 dwc->ep0state = EP0_SETUP_PHASE;
72246da4
FB
1727 dwc3_ep0_out_start(dwc);
1728
8698e2ac
FB
1729 dwc3_gadget_enable_irq(dwc);
1730
72246da4
FB
1731 return 0;
1732
b0d7ffd4 1733err1:
d7be2952 1734 __dwc3_gadget_ep_disable(dwc->eps[0]);
b0d7ffd4
FB
1735
1736err0:
72246da4
FB
1737 return ret;
1738}
1739
d7be2952
FB
1740static int dwc3_gadget_start(struct usb_gadget *g,
1741 struct usb_gadget_driver *driver)
72246da4
FB
1742{
1743 struct dwc3 *dwc = gadget_to_dwc(g);
1744 unsigned long flags;
d7be2952 1745 int ret = 0;
8698e2ac 1746 int irq;
72246da4 1747
d7be2952
FB
1748 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1749 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1750 IRQF_SHARED, "dwc3", dwc->ev_buf);
1751 if (ret) {
1752 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1753 irq, ret);
1754 goto err0;
1755 }
3f308d17 1756 dwc->irq_gadget = irq;
d7be2952 1757
72246da4 1758 spin_lock_irqsave(&dwc->lock, flags);
d7be2952
FB
1759 if (dwc->gadget_driver) {
1760 dev_err(dwc->dev, "%s is already bound to %s\n",
1761 dwc->gadget.name,
1762 dwc->gadget_driver->driver.name);
1763 ret = -EBUSY;
1764 goto err1;
1765 }
1766
1767 dwc->gadget_driver = driver;
1768
1769 __dwc3_gadget_start(dwc);
1770 spin_unlock_irqrestore(&dwc->lock, flags);
1771
1772 return 0;
1773
1774err1:
1775 spin_unlock_irqrestore(&dwc->lock, flags);
1776 free_irq(irq, dwc);
1777
1778err0:
1779 return ret;
1780}
72246da4 1781
d7be2952
FB
1782static void __dwc3_gadget_stop(struct dwc3 *dwc)
1783{
8698e2ac 1784 dwc3_gadget_disable_irq(dwc);
72246da4
FB
1785 __dwc3_gadget_ep_disable(dwc->eps[0]);
1786 __dwc3_gadget_ep_disable(dwc->eps[1]);
d7be2952 1787}
72246da4 1788
d7be2952
FB
1789static int dwc3_gadget_stop(struct usb_gadget *g)
1790{
1791 struct dwc3 *dwc = gadget_to_dwc(g);
1792 unsigned long flags;
72246da4 1793
d7be2952
FB
1794 spin_lock_irqsave(&dwc->lock, flags);
1795 __dwc3_gadget_stop(dwc);
1796 dwc->gadget_driver = NULL;
72246da4
FB
1797 spin_unlock_irqrestore(&dwc->lock, flags);
1798
3f308d17 1799 free_irq(dwc->irq_gadget, dwc->ev_buf);
b0d7ffd4 1800
72246da4
FB
1801 return 0;
1802}
802fde98 1803
72246da4
FB
1804static const struct usb_gadget_ops dwc3_gadget_ops = {
1805 .get_frame = dwc3_gadget_get_frame,
1806 .wakeup = dwc3_gadget_wakeup,
1807 .set_selfpowered = dwc3_gadget_set_selfpowered,
1808 .pullup = dwc3_gadget_pullup,
1809 .udc_start = dwc3_gadget_start,
1810 .udc_stop = dwc3_gadget_stop,
1811};
1812
1813/* -------------------------------------------------------------------------- */
1814
6a1e3ef4
FB
1815static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1816 u8 num, u32 direction)
72246da4
FB
1817{
1818 struct dwc3_ep *dep;
6a1e3ef4 1819 u8 i;
72246da4 1820
6a1e3ef4
FB
1821 for (i = 0; i < num; i++) {
1822 u8 epnum = (i << 1) | (!!direction);
72246da4 1823
72246da4 1824 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
734d5a53 1825 if (!dep)
72246da4 1826 return -ENOMEM;
72246da4
FB
1827
1828 dep->dwc = dwc;
1829 dep->number = epnum;
9aa62ae4 1830 dep->direction = !!direction;
2eb88016 1831 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
72246da4
FB
1832 dwc->eps[epnum] = dep;
1833
1834 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1835 (epnum & 1) ? "in" : "out");
6a1e3ef4 1836
72246da4 1837 dep->endpoint.name = dep->name;
72246da4 1838
73815280 1839 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
653df35e 1840
72246da4 1841 if (epnum == 0 || epnum == 1) {
e117e742 1842 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
6048e4c6 1843 dep->endpoint.maxburst = 1;
72246da4
FB
1844 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1845 if (!epnum)
1846 dwc->gadget.ep0 = &dep->endpoint;
1847 } else {
1848 int ret;
1849
e117e742 1850 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
12d36c16 1851 dep->endpoint.max_streams = 15;
72246da4
FB
1852 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1853 list_add_tail(&dep->endpoint.ep_list,
1854 &dwc->gadget.ep_list);
1855
1856 ret = dwc3_alloc_trb_pool(dep);
25b8ff68 1857 if (ret)
72246da4 1858 return ret;
72246da4 1859 }
25b8ff68 1860
a474d3b7
RB
1861 if (epnum == 0 || epnum == 1) {
1862 dep->endpoint.caps.type_control = true;
1863 } else {
1864 dep->endpoint.caps.type_iso = true;
1865 dep->endpoint.caps.type_bulk = true;
1866 dep->endpoint.caps.type_int = true;
1867 }
1868
1869 dep->endpoint.caps.dir_in = !!direction;
1870 dep->endpoint.caps.dir_out = !direction;
1871
aa3342c8
FB
1872 INIT_LIST_HEAD(&dep->pending_list);
1873 INIT_LIST_HEAD(&dep->started_list);
72246da4
FB
1874 }
1875
1876 return 0;
1877}
1878
6a1e3ef4
FB
1879static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1880{
1881 int ret;
1882
1883 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1884
1885 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1886 if (ret < 0) {
73815280
FB
1887 dwc3_trace(trace_dwc3_gadget,
1888 "failed to allocate OUT endpoints");
6a1e3ef4
FB
1889 return ret;
1890 }
1891
1892 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1893 if (ret < 0) {
73815280
FB
1894 dwc3_trace(trace_dwc3_gadget,
1895 "failed to allocate IN endpoints");
6a1e3ef4
FB
1896 return ret;
1897 }
1898
1899 return 0;
1900}
1901
72246da4
FB
1902static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1903{
1904 struct dwc3_ep *dep;
1905 u8 epnum;
1906
1907 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1908 dep = dwc->eps[epnum];
6a1e3ef4
FB
1909 if (!dep)
1910 continue;
5bf8fae3
GC
1911 /*
1912 * Physical endpoints 0 and 1 are special; they form the
1913 * bi-directional USB endpoint 0.
1914 *
1915 * For those two physical endpoints, we don't allocate a TRB
1916 * pool nor do we add them the endpoints list. Due to that, we
1917 * shouldn't do these two operations otherwise we would end up
1918 * with all sorts of bugs when removing dwc3.ko.
1919 */
1920 if (epnum != 0 && epnum != 1) {
1921 dwc3_free_trb_pool(dep);
72246da4 1922 list_del(&dep->endpoint.ep_list);
5bf8fae3 1923 }
72246da4
FB
1924
1925 kfree(dep);
1926 }
1927}
1928
72246da4 1929/* -------------------------------------------------------------------------- */
e5caff68 1930
e5ba5ec8
PA
1931static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1932 struct dwc3_request *req, struct dwc3_trb *trb,
72246da4
FB
1933 const struct dwc3_event_depevt *event, int status)
1934{
72246da4
FB
1935 unsigned int count;
1936 unsigned int s_pkt = 0;
d6d6ec7b 1937 unsigned int trb_status;
72246da4 1938
2c4cbe6e
FB
1939 trace_dwc3_complete_trb(dep, trb);
1940
e5ba5ec8
PA
1941 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
1942 /*
1943 * We continue despite the error. There is not much we
1944 * can do. If we don't clean it up we loop forever. If
1945 * we skip the TRB then it gets overwritten after a
1946 * while since we use them in a ring buffer. A BUG()
1947 * would help. Lets hope that if this occurs, someone
1948 * fixes the root cause instead of looking away :)
1949 */
1950 dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
1951 dep->name, trb);
1952 count = trb->size & DWC3_TRB_SIZE_MASK;
1953
1954 if (dep->direction) {
1955 if (count) {
1956 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1957 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
ec5e795c
FB
1958 dwc3_trace(trace_dwc3_gadget,
1959 "%s: incomplete IN transfer\n",
e5ba5ec8
PA
1960 dep->name);
1961 /*
1962 * If missed isoc occurred and there is
1963 * no request queued then issue END
1964 * TRANSFER, so that core generates
1965 * next xfernotready and we will issue
1966 * a fresh START TRANSFER.
1967 * If there are still queued request
1968 * then wait, do not issue either END
1969 * or UPDATE TRANSFER, just attach next
aa3342c8 1970 * request in pending_list during
e5ba5ec8
PA
1971 * giveback.If any future queued request
1972 * is successfully transferred then we
1973 * will issue UPDATE TRANSFER for all
aa3342c8 1974 * request in the pending_list.
e5ba5ec8
PA
1975 */
1976 dep->flags |= DWC3_EP_MISSED_ISOC;
1977 } else {
1978 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1979 dep->name);
1980 status = -ECONNRESET;
1981 }
1982 } else {
1983 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1984 }
1985 } else {
1986 if (count && (event->status & DEPEVT_STATUS_SHORT))
1987 s_pkt = 1;
1988 }
1989
1990 /*
1991 * We assume here we will always receive the entire data block
1992 * which we should receive. Meaning, if we program RX to
1993 * receive 4K but we receive only 2K, we assume that's all we
1994 * should receive and we simply bounce the request back to the
1995 * gadget driver for further processing.
1996 */
1997 req->request.actual += req->request.length - count;
1998 if (s_pkt)
1999 return 1;
2000 if ((event->status & DEPEVT_STATUS_LST) &&
2001 (trb->ctrl & (DWC3_TRB_CTRL_LST |
2002 DWC3_TRB_CTRL_HWO)))
2003 return 1;
2004 if ((event->status & DEPEVT_STATUS_IOC) &&
2005 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2006 return 1;
2007 return 0;
2008}
2009
2010static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
2011 const struct dwc3_event_depevt *event, int status)
2012{
2013 struct dwc3_request *req;
2014 struct dwc3_trb *trb;
2015 unsigned int slot;
2016 unsigned int i;
2017 int ret;
2018
72246da4 2019 do {
aa3342c8 2020 req = next_request(&dep->started_list);
ac7bdcc1 2021 if (WARN_ON_ONCE(!req))
d115d705 2022 return 1;
ac7bdcc1 2023
d115d705
VS
2024 i = 0;
2025 do {
53fd8818 2026 slot = req->first_trb_index + i;
36b68aae 2027 if (slot == DWC3_TRB_NUM - 1)
d115d705
VS
2028 slot++;
2029 slot %= DWC3_TRB_NUM;
2030 trb = &dep->trb_pool[slot];
2031
2032 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
2033 event, status);
2034 if (ret)
2035 break;
2036 } while (++i < req->request.num_mapped_sgs);
2037
2038 dwc3_gadget_giveback(dep, req, status);
e5ba5ec8
PA
2039
2040 if (ret)
72246da4 2041 break;
d115d705 2042 } while (1);
72246da4 2043
cdc359dd 2044 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
aa3342c8
FB
2045 list_empty(&dep->started_list)) {
2046 if (list_empty(&dep->pending_list)) {
cdc359dd
PA
2047 /*
2048 * If there is no entry in request list then do
2049 * not issue END TRANSFER now. Just set PENDING
2050 * flag, so that END TRANSFER is issued when an
2051 * entry is added into request list.
2052 */
2053 dep->flags = DWC3_EP_PENDING_REQUEST;
2054 } else {
b992e681 2055 dwc3_stop_active_transfer(dwc, dep->number, true);
cdc359dd
PA
2056 dep->flags = DWC3_EP_ENABLED;
2057 }
7efea86c
PA
2058 return 1;
2059 }
2060
9cad39fe
KL
2061 if (usb_endpoint_xfer_isoc(dep->endpoint.desc))
2062 if ((event->status & DEPEVT_STATUS_IOC) &&
2063 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2064 return 0;
72246da4
FB
2065 return 1;
2066}
2067
2068static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
029d97ff 2069 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
72246da4
FB
2070{
2071 unsigned status = 0;
2072 int clean_busy;
e18b7975
FB
2073 u32 is_xfer_complete;
2074
2075 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
72246da4
FB
2076
2077 if (event->status & DEPEVT_STATUS_BUSERR)
2078 status = -ECONNRESET;
2079
1d046793 2080 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
e18b7975
FB
2081 if (clean_busy && (is_xfer_complete ||
2082 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
72246da4 2083 dep->flags &= ~DWC3_EP_BUSY;
fae2b904
FB
2084
2085 /*
2086 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2087 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2088 */
2089 if (dwc->revision < DWC3_REVISION_183A) {
2090 u32 reg;
2091 int i;
2092
2093 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
348e026f 2094 dep = dwc->eps[i];
fae2b904
FB
2095
2096 if (!(dep->flags & DWC3_EP_ENABLED))
2097 continue;
2098
aa3342c8 2099 if (!list_empty(&dep->started_list))
fae2b904
FB
2100 return;
2101 }
2102
2103 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2104 reg |= dwc->u1u2;
2105 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2106
2107 dwc->u1u2 = 0;
2108 }
8a1a9c9e 2109
e6e709b7 2110 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
8a1a9c9e
FB
2111 int ret;
2112
4fae2e3e 2113 ret = __dwc3_gadget_kick_transfer(dep, 0);
8a1a9c9e
FB
2114 if (!ret || ret == -EBUSY)
2115 return;
2116 }
72246da4
FB
2117}
2118
72246da4
FB
2119static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2120 const struct dwc3_event_depevt *event)
2121{
2122 struct dwc3_ep *dep;
2123 u8 epnum = event->endpoint_number;
2124
2125 dep = dwc->eps[epnum];
2126
3336abb5
FB
2127 if (!(dep->flags & DWC3_EP_ENABLED))
2128 return;
2129
72246da4
FB
2130 if (epnum == 0 || epnum == 1) {
2131 dwc3_ep0_interrupt(dwc, event);
2132 return;
2133 }
2134
2135 switch (event->endpoint_event) {
2136 case DWC3_DEPEVT_XFERCOMPLETE:
b4996a86 2137 dep->resource_index = 0;
c2df85ca 2138
16e78db7 2139 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
ec5e795c
FB
2140 dwc3_trace(trace_dwc3_gadget,
2141 "%s is an Isochronous endpoint\n",
72246da4
FB
2142 dep->name);
2143 return;
2144 }
2145
029d97ff 2146 dwc3_endpoint_transfer_complete(dwc, dep, event);
72246da4
FB
2147 break;
2148 case DWC3_DEPEVT_XFERINPROGRESS:
029d97ff 2149 dwc3_endpoint_transfer_complete(dwc, dep, event);
72246da4
FB
2150 break;
2151 case DWC3_DEPEVT_XFERNOTREADY:
16e78db7 2152 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
72246da4
FB
2153 dwc3_gadget_start_isoc(dwc, dep, event);
2154 } else {
6bb4fe12 2155 int active;
72246da4
FB
2156 int ret;
2157
6bb4fe12
FB
2158 active = event->status & DEPEVT_STATUS_TRANSFER_ACTIVE;
2159
73815280 2160 dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
6bb4fe12 2161 dep->name, active ? "Transfer Active"
72246da4
FB
2162 : "Transfer Not Active");
2163
4fae2e3e 2164 ret = __dwc3_gadget_kick_transfer(dep, 0);
72246da4
FB
2165 if (!ret || ret == -EBUSY)
2166 return;
2167
ec5e795c
FB
2168 dwc3_trace(trace_dwc3_gadget,
2169 "%s: failed to kick transfers\n",
72246da4
FB
2170 dep->name);
2171 }
2172
879631aa
FB
2173 break;
2174 case DWC3_DEPEVT_STREAMEVT:
16e78db7 2175 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
879631aa
FB
2176 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2177 dep->name);
2178 return;
2179 }
2180
2181 switch (event->status) {
2182 case DEPEVT_STREAMEVT_FOUND:
73815280
FB
2183 dwc3_trace(trace_dwc3_gadget,
2184 "Stream %d found and started",
879631aa
FB
2185 event->parameters);
2186
2187 break;
2188 case DEPEVT_STREAMEVT_NOTFOUND:
2189 /* FALLTHROUGH */
2190 default:
ec5e795c
FB
2191 dwc3_trace(trace_dwc3_gadget,
2192 "unable to find suitable stream\n");
879631aa 2193 }
72246da4
FB
2194 break;
2195 case DWC3_DEPEVT_RXTXFIFOEVT:
ec5e795c 2196 dwc3_trace(trace_dwc3_gadget, "%s FIFO Overrun\n", dep->name);
72246da4 2197 break;
72246da4 2198 case DWC3_DEPEVT_EPCMDCMPLT:
73815280 2199 dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
72246da4
FB
2200 break;
2201 }
2202}
2203
2204static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2205{
2206 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2207 spin_unlock(&dwc->lock);
2208 dwc->gadget_driver->disconnect(&dwc->gadget);
2209 spin_lock(&dwc->lock);
2210 }
2211}
2212
bc5ba2e0
FB
2213static void dwc3_suspend_gadget(struct dwc3 *dwc)
2214{
73a30bfc 2215 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
bc5ba2e0
FB
2216 spin_unlock(&dwc->lock);
2217 dwc->gadget_driver->suspend(&dwc->gadget);
2218 spin_lock(&dwc->lock);
2219 }
2220}
2221
2222static void dwc3_resume_gadget(struct dwc3 *dwc)
2223{
73a30bfc 2224 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
bc5ba2e0
FB
2225 spin_unlock(&dwc->lock);
2226 dwc->gadget_driver->resume(&dwc->gadget);
5c7b3b02 2227 spin_lock(&dwc->lock);
8e74475b
FB
2228 }
2229}
2230
2231static void dwc3_reset_gadget(struct dwc3 *dwc)
2232{
2233 if (!dwc->gadget_driver)
2234 return;
2235
2236 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2237 spin_unlock(&dwc->lock);
2238 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
bc5ba2e0
FB
2239 spin_lock(&dwc->lock);
2240 }
2241}
2242
b992e681 2243static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
72246da4
FB
2244{
2245 struct dwc3_ep *dep;
2246 struct dwc3_gadget_ep_cmd_params params;
2247 u32 cmd;
2248 int ret;
2249
2250 dep = dwc->eps[epnum];
2251
b4996a86 2252 if (!dep->resource_index)
3daf74d7
PA
2253 return;
2254
57911504
PA
2255 /*
2256 * NOTICE: We are violating what the Databook says about the
2257 * EndTransfer command. Ideally we would _always_ wait for the
2258 * EndTransfer Command Completion IRQ, but that's causing too
2259 * much trouble synchronizing between us and gadget driver.
2260 *
2261 * We have discussed this with the IP Provider and it was
2262 * suggested to giveback all requests here, but give HW some
2263 * extra time to synchronize with the interconnect. We're using
dc93b41a 2264 * an arbitrary 100us delay for that.
57911504
PA
2265 *
2266 * Note also that a similar handling was tested by Synopsys
2267 * (thanks a lot Paul) and nothing bad has come out of it.
2268 * In short, what we're doing is:
2269 *
2270 * - Issue EndTransfer WITH CMDIOC bit set
2271 * - Wait 100us
2272 */
2273
3daf74d7 2274 cmd = DWC3_DEPCMD_ENDTRANSFER;
b992e681
PZ
2275 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2276 cmd |= DWC3_DEPCMD_CMDIOC;
b4996a86 2277 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
3daf74d7 2278 memset(&params, 0, sizeof(params));
2cd4718d 2279 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
3daf74d7 2280 WARN_ON_ONCE(ret);
b4996a86 2281 dep->resource_index = 0;
041d81f4 2282 dep->flags &= ~DWC3_EP_BUSY;
57911504 2283 udelay(100);
72246da4
FB
2284}
2285
2286static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2287{
2288 u32 epnum;
2289
2290 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2291 struct dwc3_ep *dep;
2292
2293 dep = dwc->eps[epnum];
6a1e3ef4
FB
2294 if (!dep)
2295 continue;
2296
72246da4
FB
2297 if (!(dep->flags & DWC3_EP_ENABLED))
2298 continue;
2299
624407f9 2300 dwc3_remove_requests(dwc, dep);
72246da4
FB
2301 }
2302}
2303
2304static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2305{
2306 u32 epnum;
2307
2308 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2309 struct dwc3_ep *dep;
72246da4
FB
2310 int ret;
2311
2312 dep = dwc->eps[epnum];
6a1e3ef4
FB
2313 if (!dep)
2314 continue;
72246da4
FB
2315
2316 if (!(dep->flags & DWC3_EP_STALL))
2317 continue;
2318
2319 dep->flags &= ~DWC3_EP_STALL;
2320
50c763f8 2321 ret = dwc3_send_clear_stall_ep_cmd(dep);
72246da4
FB
2322 WARN_ON_ONCE(ret);
2323 }
2324}
2325
2326static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2327{
c4430a26
FB
2328 int reg;
2329
72246da4
FB
2330 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2331 reg &= ~DWC3_DCTL_INITU1ENA;
2332 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2333
2334 reg &= ~DWC3_DCTL_INITU2ENA;
2335 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
72246da4 2336
72246da4
FB
2337 dwc3_disconnect_gadget(dwc);
2338
2339 dwc->gadget.speed = USB_SPEED_UNKNOWN;
df62df56 2340 dwc->setup_packet_pending = false;
06a374ed 2341 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
72246da4
FB
2342}
2343
72246da4
FB
2344static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2345{
2346 u32 reg;
2347
df62df56
FB
2348 /*
2349 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2350 * would cause a missing Disconnect Event if there's a
2351 * pending Setup Packet in the FIFO.
2352 *
2353 * There's no suggested workaround on the official Bug
2354 * report, which states that "unless the driver/application
2355 * is doing any special handling of a disconnect event,
2356 * there is no functional issue".
2357 *
2358 * Unfortunately, it turns out that we _do_ some special
2359 * handling of a disconnect event, namely complete all
2360 * pending transfers, notify gadget driver of the
2361 * disconnection, and so on.
2362 *
2363 * Our suggested workaround is to follow the Disconnect
2364 * Event steps here, instead, based on a setup_packet_pending
b5d335e5
FB
2365 * flag. Such flag gets set whenever we have a SETUP_PENDING
2366 * status for EP0 TRBs and gets cleared on XferComplete for the
df62df56
FB
2367 * same endpoint.
2368 *
2369 * Refers to:
2370 *
2371 * STAR#9000466709: RTL: Device : Disconnect event not
2372 * generated if setup packet pending in FIFO
2373 */
2374 if (dwc->revision < DWC3_REVISION_188A) {
2375 if (dwc->setup_packet_pending)
2376 dwc3_gadget_disconnect_interrupt(dwc);
2377 }
2378
8e74475b 2379 dwc3_reset_gadget(dwc);
72246da4
FB
2380
2381 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2382 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2383 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
3b637367 2384 dwc->test_mode = false;
72246da4
FB
2385
2386 dwc3_stop_active_transfers(dwc);
2387 dwc3_clear_stall_all_ep(dwc);
2388
2389 /* Reset device address to zero */
2390 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2391 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2392 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
72246da4
FB
2393}
2394
2395static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2396{
2397 u32 reg;
2398 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2399
2400 /*
2401 * We change the clock only at SS but I dunno why I would want to do
2402 * this. Maybe it becomes part of the power saving plan.
2403 */
2404
ee5cd41c
JY
2405 if ((speed != DWC3_DSTS_SUPERSPEED) &&
2406 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
72246da4
FB
2407 return;
2408
2409 /*
2410 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2411 * each time on Connect Done.
2412 */
2413 if (!usb30_clock)
2414 return;
2415
2416 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2417 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2418 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2419}
2420
72246da4
FB
2421static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2422{
72246da4
FB
2423 struct dwc3_ep *dep;
2424 int ret;
2425 u32 reg;
2426 u8 speed;
2427
72246da4
FB
2428 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2429 speed = reg & DWC3_DSTS_CONNECTSPD;
2430 dwc->speed = speed;
2431
2432 dwc3_update_ram_clk_sel(dwc, speed);
2433
2434 switch (speed) {
7580862b
JY
2435 case DWC3_DCFG_SUPERSPEED_PLUS:
2436 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2437 dwc->gadget.ep0->maxpacket = 512;
2438 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2439 break;
72246da4 2440 case DWC3_DCFG_SUPERSPEED:
05870c5b
FB
2441 /*
2442 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2443 * would cause a missing USB3 Reset event.
2444 *
2445 * In such situations, we should force a USB3 Reset
2446 * event by calling our dwc3_gadget_reset_interrupt()
2447 * routine.
2448 *
2449 * Refers to:
2450 *
2451 * STAR#9000483510: RTL: SS : USB3 reset event may
2452 * not be generated always when the link enters poll
2453 */
2454 if (dwc->revision < DWC3_REVISION_190A)
2455 dwc3_gadget_reset_interrupt(dwc);
2456
72246da4
FB
2457 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2458 dwc->gadget.ep0->maxpacket = 512;
2459 dwc->gadget.speed = USB_SPEED_SUPER;
2460 break;
2461 case DWC3_DCFG_HIGHSPEED:
2462 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2463 dwc->gadget.ep0->maxpacket = 64;
2464 dwc->gadget.speed = USB_SPEED_HIGH;
2465 break;
2466 case DWC3_DCFG_FULLSPEED2:
2467 case DWC3_DCFG_FULLSPEED1:
2468 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2469 dwc->gadget.ep0->maxpacket = 64;
2470 dwc->gadget.speed = USB_SPEED_FULL;
2471 break;
2472 case DWC3_DCFG_LOWSPEED:
2473 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2474 dwc->gadget.ep0->maxpacket = 8;
2475 dwc->gadget.speed = USB_SPEED_LOW;
2476 break;
2477 }
2478
2b758350
PA
2479 /* Enable USB2 LPM Capability */
2480
ee5cd41c
JY
2481 if ((dwc->revision > DWC3_REVISION_194A) &&
2482 (speed != DWC3_DCFG_SUPERSPEED) &&
2483 (speed != DWC3_DCFG_SUPERSPEED_PLUS)) {
2b758350
PA
2484 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2485 reg |= DWC3_DCFG_LPM_CAP;
2486 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2487
2488 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2489 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2490
460d098c 2491 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
2b758350 2492
80caf7d2
HR
2493 /*
2494 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2495 * DCFG.LPMCap is set, core responses with an ACK and the
2496 * BESL value in the LPM token is less than or equal to LPM
2497 * NYET threshold.
2498 */
2499 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2500 && dwc->has_lpm_erratum,
2501 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2502
2503 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2504 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2505
356363bf
FB
2506 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2507 } else {
2508 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2509 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2b758350
PA
2510 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2511 }
2512
72246da4 2513 dep = dwc->eps[0];
265b70a7
PZ
2514 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2515 false);
72246da4
FB
2516 if (ret) {
2517 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2518 return;
2519 }
2520
2521 dep = dwc->eps[1];
265b70a7
PZ
2522 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2523 false);
72246da4
FB
2524 if (ret) {
2525 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2526 return;
2527 }
2528
2529 /*
2530 * Configure PHY via GUSB3PIPECTLn if required.
2531 *
2532 * Update GTXFIFOSIZn
2533 *
2534 * In both cases reset values should be sufficient.
2535 */
2536}
2537
2538static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2539{
72246da4
FB
2540 /*
2541 * TODO take core out of low power mode when that's
2542 * implemented.
2543 */
2544
ad14d4e0
JL
2545 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2546 spin_unlock(&dwc->lock);
2547 dwc->gadget_driver->resume(&dwc->gadget);
2548 spin_lock(&dwc->lock);
2549 }
72246da4
FB
2550}
2551
2552static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2553 unsigned int evtinfo)
2554{
fae2b904 2555 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
0b0cc1cd
FB
2556 unsigned int pwropt;
2557
2558 /*
2559 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2560 * Hibernation mode enabled which would show up when device detects
2561 * host-initiated U3 exit.
2562 *
2563 * In that case, device will generate a Link State Change Interrupt
2564 * from U3 to RESUME which is only necessary if Hibernation is
2565 * configured in.
2566 *
2567 * There are no functional changes due to such spurious event and we
2568 * just need to ignore it.
2569 *
2570 * Refers to:
2571 *
2572 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2573 * operational mode
2574 */
2575 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2576 if ((dwc->revision < DWC3_REVISION_250A) &&
2577 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2578 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2579 (next == DWC3_LINK_STATE_RESUME)) {
73815280
FB
2580 dwc3_trace(trace_dwc3_gadget,
2581 "ignoring transition U3 -> Resume");
0b0cc1cd
FB
2582 return;
2583 }
2584 }
fae2b904
FB
2585
2586 /*
2587 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2588 * on the link partner, the USB session might do multiple entry/exit
2589 * of low power states before a transfer takes place.
2590 *
2591 * Due to this problem, we might experience lower throughput. The
2592 * suggested workaround is to disable DCTL[12:9] bits if we're
2593 * transitioning from U1/U2 to U0 and enable those bits again
2594 * after a transfer completes and there are no pending transfers
2595 * on any of the enabled endpoints.
2596 *
2597 * This is the first half of that workaround.
2598 *
2599 * Refers to:
2600 *
2601 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2602 * core send LGO_Ux entering U0
2603 */
2604 if (dwc->revision < DWC3_REVISION_183A) {
2605 if (next == DWC3_LINK_STATE_U0) {
2606 u32 u1u2;
2607 u32 reg;
2608
2609 switch (dwc->link_state) {
2610 case DWC3_LINK_STATE_U1:
2611 case DWC3_LINK_STATE_U2:
2612 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2613 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2614 | DWC3_DCTL_ACCEPTU2ENA
2615 | DWC3_DCTL_INITU1ENA
2616 | DWC3_DCTL_ACCEPTU1ENA);
2617
2618 if (!dwc->u1u2)
2619 dwc->u1u2 = reg & u1u2;
2620
2621 reg &= ~u1u2;
2622
2623 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2624 break;
2625 default:
2626 /* do nothing */
2627 break;
2628 }
2629 }
2630 }
2631
bc5ba2e0
FB
2632 switch (next) {
2633 case DWC3_LINK_STATE_U1:
2634 if (dwc->speed == USB_SPEED_SUPER)
2635 dwc3_suspend_gadget(dwc);
2636 break;
2637 case DWC3_LINK_STATE_U2:
2638 case DWC3_LINK_STATE_U3:
2639 dwc3_suspend_gadget(dwc);
2640 break;
2641 case DWC3_LINK_STATE_RESUME:
2642 dwc3_resume_gadget(dwc);
2643 break;
2644 default:
2645 /* do nothing */
2646 break;
2647 }
2648
e57ebc1d 2649 dwc->link_state = next;
72246da4
FB
2650}
2651
e1dadd3b
FB
2652static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2653 unsigned int evtinfo)
2654{
2655 unsigned int is_ss = evtinfo & BIT(4);
2656
2657 /**
2658 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2659 * have a known issue which can cause USB CV TD.9.23 to fail
2660 * randomly.
2661 *
2662 * Because of this issue, core could generate bogus hibernation
2663 * events which SW needs to ignore.
2664 *
2665 * Refers to:
2666 *
2667 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2668 * Device Fallback from SuperSpeed
2669 */
2670 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2671 return;
2672
2673 /* enter hibernation here */
2674}
2675
72246da4
FB
2676static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2677 const struct dwc3_event_devt *event)
2678{
2679 switch (event->type) {
2680 case DWC3_DEVICE_EVENT_DISCONNECT:
2681 dwc3_gadget_disconnect_interrupt(dwc);
2682 break;
2683 case DWC3_DEVICE_EVENT_RESET:
2684 dwc3_gadget_reset_interrupt(dwc);
2685 break;
2686 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2687 dwc3_gadget_conndone_interrupt(dwc);
2688 break;
2689 case DWC3_DEVICE_EVENT_WAKEUP:
2690 dwc3_gadget_wakeup_interrupt(dwc);
2691 break;
e1dadd3b
FB
2692 case DWC3_DEVICE_EVENT_HIBER_REQ:
2693 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2694 "unexpected hibernation event\n"))
2695 break;
2696
2697 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2698 break;
72246da4
FB
2699 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2700 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2701 break;
2702 case DWC3_DEVICE_EVENT_EOPF:
73815280 2703 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
72246da4
FB
2704 break;
2705 case DWC3_DEVICE_EVENT_SOF:
73815280 2706 dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
72246da4
FB
2707 break;
2708 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
73815280 2709 dwc3_trace(trace_dwc3_gadget, "Erratic Error");
72246da4
FB
2710 break;
2711 case DWC3_DEVICE_EVENT_CMD_CMPL:
73815280 2712 dwc3_trace(trace_dwc3_gadget, "Command Complete");
72246da4
FB
2713 break;
2714 case DWC3_DEVICE_EVENT_OVERFLOW:
73815280 2715 dwc3_trace(trace_dwc3_gadget, "Overflow");
72246da4
FB
2716 break;
2717 default:
e9f2aa87 2718 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
72246da4
FB
2719 }
2720}
2721
2722static void dwc3_process_event_entry(struct dwc3 *dwc,
2723 const union dwc3_event *event)
2724{
2c4cbe6e
FB
2725 trace_dwc3_event(event->raw);
2726
72246da4
FB
2727 /* Endpoint IRQ, handle it and return early */
2728 if (event->type.is_devspec == 0) {
2729 /* depevt */
2730 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2731 }
2732
2733 switch (event->type.type) {
2734 case DWC3_EVENT_TYPE_DEV:
2735 dwc3_gadget_interrupt(dwc, &event->devt);
2736 break;
2737 /* REVISIT what to do with Carkit and I2C events ? */
2738 default:
2739 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2740 }
2741}
2742
dea520a4 2743static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
b15a762f 2744{
dea520a4 2745 struct dwc3 *dwc = evt->dwc;
b15a762f 2746 irqreturn_t ret = IRQ_NONE;
f42f2447 2747 int left;
e8adfc30 2748 u32 reg;
b15a762f 2749
f42f2447 2750 left = evt->count;
b15a762f 2751
f42f2447
FB
2752 if (!(evt->flags & DWC3_EVENT_PENDING))
2753 return IRQ_NONE;
b15a762f 2754
f42f2447
FB
2755 while (left > 0) {
2756 union dwc3_event event;
b15a762f 2757
f42f2447 2758 event.raw = *(u32 *) (evt->buf + evt->lpos);
b15a762f 2759
f42f2447 2760 dwc3_process_event_entry(dwc, &event);
b15a762f 2761
f42f2447
FB
2762 /*
2763 * FIXME we wrap around correctly to the next entry as
2764 * almost all entries are 4 bytes in size. There is one
2765 * entry which has 12 bytes which is a regular entry
2766 * followed by 8 bytes data. ATM I don't know how
2767 * things are organized if we get next to the a
2768 * boundary so I worry about that once we try to handle
2769 * that.
2770 */
2771 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2772 left -= 4;
b15a762f 2773
660e9bde 2774 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
f42f2447 2775 }
b15a762f 2776
f42f2447
FB
2777 evt->count = 0;
2778 evt->flags &= ~DWC3_EVENT_PENDING;
2779 ret = IRQ_HANDLED;
b15a762f 2780
f42f2447 2781 /* Unmask interrupt */
660e9bde 2782 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
f42f2447 2783 reg &= ~DWC3_GEVNTSIZ_INTMASK;
660e9bde 2784 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
b15a762f 2785
f42f2447
FB
2786 return ret;
2787}
e8adfc30 2788
dea520a4 2789static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
f42f2447 2790{
dea520a4
FB
2791 struct dwc3_event_buffer *evt = _evt;
2792 struct dwc3 *dwc = evt->dwc;
e5f68b4a 2793 unsigned long flags;
f42f2447 2794 irqreturn_t ret = IRQ_NONE;
f42f2447 2795
e5f68b4a 2796 spin_lock_irqsave(&dwc->lock, flags);
dea520a4 2797 ret = dwc3_process_event_buf(evt);
e5f68b4a 2798 spin_unlock_irqrestore(&dwc->lock, flags);
b15a762f
FB
2799
2800 return ret;
2801}
2802
dea520a4 2803static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
72246da4 2804{
dea520a4 2805 struct dwc3 *dwc = evt->dwc;
72246da4 2806 u32 count;
e8adfc30 2807 u32 reg;
72246da4 2808
660e9bde 2809 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
72246da4
FB
2810 count &= DWC3_GEVNTCOUNT_MASK;
2811 if (!count)
2812 return IRQ_NONE;
2813
b15a762f
FB
2814 evt->count = count;
2815 evt->flags |= DWC3_EVENT_PENDING;
72246da4 2816
e8adfc30 2817 /* Mask interrupt */
660e9bde 2818 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
e8adfc30 2819 reg |= DWC3_GEVNTSIZ_INTMASK;
660e9bde 2820 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
e8adfc30 2821
b15a762f 2822 return IRQ_WAKE_THREAD;
72246da4
FB
2823}
2824
dea520a4 2825static irqreturn_t dwc3_interrupt(int irq, void *_evt)
72246da4 2826{
dea520a4 2827 struct dwc3_event_buffer *evt = _evt;
72246da4 2828
dea520a4 2829 return dwc3_check_event_buf(evt);
72246da4
FB
2830}
2831
2832/**
2833 * dwc3_gadget_init - Initializes gadget related registers
1d046793 2834 * @dwc: pointer to our controller context structure
72246da4
FB
2835 *
2836 * Returns 0 on success otherwise negative errno.
2837 */
41ac7b3a 2838int dwc3_gadget_init(struct dwc3 *dwc)
72246da4 2839{
72246da4 2840 int ret;
72246da4
FB
2841
2842 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2843 &dwc->ctrl_req_addr, GFP_KERNEL);
2844 if (!dwc->ctrl_req) {
2845 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2846 ret = -ENOMEM;
2847 goto err0;
2848 }
2849
2abd9d5f 2850 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
72246da4
FB
2851 &dwc->ep0_trb_addr, GFP_KERNEL);
2852 if (!dwc->ep0_trb) {
2853 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2854 ret = -ENOMEM;
2855 goto err1;
2856 }
2857
3ef35faf 2858 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
72246da4 2859 if (!dwc->setup_buf) {
72246da4
FB
2860 ret = -ENOMEM;
2861 goto err2;
2862 }
2863
5812b1c2 2864 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
3ef35faf
FB
2865 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2866 GFP_KERNEL);
5812b1c2
FB
2867 if (!dwc->ep0_bounce) {
2868 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2869 ret = -ENOMEM;
2870 goto err3;
2871 }
2872
04c03d10
FB
2873 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
2874 if (!dwc->zlp_buf) {
2875 ret = -ENOMEM;
2876 goto err4;
2877 }
2878
72246da4 2879 dwc->gadget.ops = &dwc3_gadget_ops;
72246da4 2880 dwc->gadget.speed = USB_SPEED_UNKNOWN;
eeb720fb 2881 dwc->gadget.sg_supported = true;
72246da4 2882 dwc->gadget.name = "dwc3-gadget";
6a4290cc 2883 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
72246da4 2884
b9e51b2b
BM
2885 /*
2886 * FIXME We might be setting max_speed to <SUPER, however versions
2887 * <2.20a of dwc3 have an issue with metastability (documented
2888 * elsewhere in this driver) which tells us we can't set max speed to
2889 * anything lower than SUPER.
2890 *
2891 * Because gadget.max_speed is only used by composite.c and function
2892 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
2893 * to happen so we avoid sending SuperSpeed Capability descriptor
2894 * together with our BOS descriptor as that could confuse host into
2895 * thinking we can handle super speed.
2896 *
2897 * Note that, in fact, we won't even support GetBOS requests when speed
2898 * is less than super speed because we don't have means, yet, to tell
2899 * composite.c that we are USB 2.0 + LPM ECN.
2900 */
2901 if (dwc->revision < DWC3_REVISION_220A)
2902 dwc3_trace(trace_dwc3_gadget,
2903 "Changing max_speed on rev %08x\n",
2904 dwc->revision);
2905
2906 dwc->gadget.max_speed = dwc->maximum_speed;
2907
a4b9d94b
DC
2908 /*
2909 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2910 * on ep out.
2911 */
2912 dwc->gadget.quirk_ep_out_aligned_size = true;
2913
72246da4
FB
2914 /*
2915 * REVISIT: Here we should clear all pending IRQs to be
2916 * sure we're starting from a well known location.
2917 */
2918
2919 ret = dwc3_gadget_init_endpoints(dwc);
2920 if (ret)
04c03d10 2921 goto err5;
72246da4 2922
72246da4
FB
2923 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2924 if (ret) {
2925 dev_err(dwc->dev, "failed to register udc\n");
04c03d10 2926 goto err5;
72246da4
FB
2927 }
2928
2929 return 0;
2930
04c03d10
FB
2931err5:
2932 kfree(dwc->zlp_buf);
2933
5812b1c2 2934err4:
e1f80467 2935 dwc3_gadget_free_endpoints(dwc);
3ef35faf
FB
2936 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2937 dwc->ep0_bounce, dwc->ep0_bounce_addr);
5812b1c2 2938
72246da4 2939err3:
0fc9a1be 2940 kfree(dwc->setup_buf);
72246da4
FB
2941
2942err2:
2943 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2944 dwc->ep0_trb, dwc->ep0_trb_addr);
2945
2946err1:
2947 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2948 dwc->ctrl_req, dwc->ctrl_req_addr);
2949
2950err0:
2951 return ret;
2952}
2953
7415f17c
FB
2954/* -------------------------------------------------------------------------- */
2955
72246da4
FB
2956void dwc3_gadget_exit(struct dwc3 *dwc)
2957{
72246da4 2958 usb_del_gadget_udc(&dwc->gadget);
72246da4 2959
72246da4
FB
2960 dwc3_gadget_free_endpoints(dwc);
2961
3ef35faf
FB
2962 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2963 dwc->ep0_bounce, dwc->ep0_bounce_addr);
5812b1c2 2964
0fc9a1be 2965 kfree(dwc->setup_buf);
04c03d10 2966 kfree(dwc->zlp_buf);
72246da4
FB
2967
2968 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2969 dwc->ep0_trb, dwc->ep0_trb_addr);
2970
2971 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2972 dwc->ctrl_req, dwc->ctrl_req_addr);
72246da4 2973}
7415f17c 2974
0b0231aa 2975int dwc3_gadget_suspend(struct dwc3 *dwc)
7415f17c 2976{
9f8a67b6
FB
2977 int ret;
2978
9772b47a
RQ
2979 if (!dwc->gadget_driver)
2980 return 0;
2981
9f8a67b6
FB
2982 ret = dwc3_gadget_run_stop(dwc, false, false);
2983 if (ret < 0)
2984 return ret;
7415f17c 2985
9f8a67b6
FB
2986 dwc3_disconnect_gadget(dwc);
2987 __dwc3_gadget_stop(dwc);
7415f17c
FB
2988
2989 return 0;
2990}
2991
2992int dwc3_gadget_resume(struct dwc3 *dwc)
2993{
7415f17c
FB
2994 int ret;
2995
9772b47a
RQ
2996 if (!dwc->gadget_driver)
2997 return 0;
2998
9f8a67b6
FB
2999 ret = __dwc3_gadget_start(dwc);
3000 if (ret < 0)
7415f17c
FB
3001 goto err0;
3002
9f8a67b6
FB
3003 ret = dwc3_gadget_run_stop(dwc, true, false);
3004 if (ret < 0)
7415f17c
FB
3005 goto err1;
3006
7415f17c
FB
3007 return 0;
3008
3009err1:
9f8a67b6 3010 __dwc3_gadget_stop(dwc);
7415f17c
FB
3011
3012err0:
3013 return ret;
3014}