]> git.proxmox.com Git - mirror_ubuntu-hirsute-kernel.git/blame - drivers/usb/dwc3/gadget.c
usb: dwc3: gadget: re-factor ->udc_start and ->udc_stop
[mirror_ubuntu-hirsute-kernel.git] / drivers / usb / dwc3 / gadget.c
CommitLineData
72246da4
FB
1/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
72246da4
FB
5 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
5945f789
FB
9 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
72246da4 12 *
5945f789
FB
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
72246da4
FB
17 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
80977dc9 33#include "debug.h"
72246da4
FB
34#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
04a9bfcd
FB
38/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
911f1f88
PZ
71/**
72 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
8598bde7
FB
87/**
88 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
aee63e3c 93 * return 0 on success or -ETIMEDOUT.
8598bde7
FB
94 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
aee63e3c 97 int retries = 10000;
8598bde7
FB
98 u32 reg;
99
802fde98
PZ
100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
8598bde7
FB
117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
802fde98
PZ
124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
8598bde7 131 /* wait for a change in DSTS */
aed430e5 132 retries = 10000;
8598bde7
FB
133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
8598bde7
FB
136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
aee63e3c 139 udelay(5);
8598bde7
FB
140 }
141
73815280
FB
142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
8598bde7
FB
144
145 return -ETIMEDOUT;
146}
147
ef966b9d 148static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
457e84b6 149{
ef966b9d 150 dep->trb_enqueue++;
4faf7550 151 dep->trb_enqueue %= DWC3_TRB_NUM;
ef966b9d 152}
457e84b6 153
ef966b9d
FB
154static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
155{
156 dep->trb_dequeue++;
4faf7550 157 dep->trb_dequeue %= DWC3_TRB_NUM;
ef966b9d 158}
457e84b6 159
ef966b9d
FB
160static int dwc3_ep_is_last_trb(unsigned int index)
161{
4faf7550 162 return index == DWC3_TRB_NUM - 1;
457e84b6
FB
163}
164
72246da4
FB
165void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
166 int status)
167{
168 struct dwc3 *dwc = dep->dwc;
e5ba5ec8 169 int i;
72246da4 170
aa3342c8 171 if (req->started) {
e5ba5ec8
PA
172 i = 0;
173 do {
ef966b9d 174 dwc3_ep_inc_deq(dep);
e5ba5ec8
PA
175 /*
176 * Skip LINK TRB. We can't use req->trb and check for
177 * DWC3_TRBCTL_LINK_TRB because it points the TRB we
178 * just completed (not the LINK TRB).
179 */
36b68aae 180 if (dwc3_ep_is_last_trb(dep->trb_dequeue))
ef966b9d 181 dwc3_ep_inc_deq(dep);
e5ba5ec8 182 } while(++i < req->request.num_mapped_sgs);
aa3342c8 183 req->started = false;
72246da4
FB
184 }
185 list_del(&req->list);
eeb720fb 186 req->trb = NULL;
72246da4
FB
187
188 if (req->request.status == -EINPROGRESS)
189 req->request.status = status;
190
0416e494
PA
191 if (dwc->ep0_bounced && dep->number == 0)
192 dwc->ep0_bounced = false;
193 else
194 usb_gadget_unmap_request(&dwc->gadget, &req->request,
195 req->direction);
72246da4 196
2c4cbe6e 197 trace_dwc3_gadget_giveback(req);
72246da4
FB
198
199 spin_unlock(&dwc->lock);
304f7e5e 200 usb_gadget_giveback_request(&dep->endpoint, &req->request);
72246da4
FB
201 spin_lock(&dwc->lock);
202}
203
3ece0ec4 204int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
b09bb642
FB
205{
206 u32 timeout = 500;
207 u32 reg;
208
2c4cbe6e 209 trace_dwc3_gadget_generic_cmd(cmd, param);
427c3df6 210
b09bb642
FB
211 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
212 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
213
214 do {
215 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
216 if (!(reg & DWC3_DGCMD_CMDACT)) {
73815280
FB
217 dwc3_trace(trace_dwc3_gadget,
218 "Command Complete --> %d",
b09bb642 219 DWC3_DGCMD_STATUS(reg));
891b1dc0
SSB
220 if (DWC3_DGCMD_STATUS(reg))
221 return -EINVAL;
b09bb642
FB
222 return 0;
223 }
224
225 /*
226 * We can't sleep here, because it's also called from
227 * interrupt context.
228 */
229 timeout--;
73815280
FB
230 if (!timeout) {
231 dwc3_trace(trace_dwc3_gadget,
232 "Command Timed Out");
b09bb642 233 return -ETIMEDOUT;
73815280 234 }
b09bb642
FB
235 udelay(1);
236 } while (1);
237}
238
c36d8e94
FB
239static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
240
72246da4
FB
241int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
242 unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
243{
244 struct dwc3_ep *dep = dwc->eps[ep];
61d58242 245 u32 timeout = 500;
72246da4
FB
246 u32 reg;
247
2b0f11df 248 int susphy = false;
c0ca324d 249 int ret = -EINVAL;
72246da4 250
2c4cbe6e 251 trace_dwc3_gadget_ep_cmd(dep, cmd, params);
72246da4 252
2b0f11df
FB
253 /*
254 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
255 * we're issuing an endpoint command, we must check if
256 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
257 *
258 * We will also set SUSPHY bit to what it was before returning as stated
259 * by the same section on Synopsys databook.
260 */
261 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
262 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
263 susphy = true;
264 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
265 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
266 }
267
c36d8e94
FB
268 if (cmd == DWC3_DEPCMD_STARTTRANSFER) {
269 int needs_wakeup;
270
271 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
272 dwc->link_state == DWC3_LINK_STATE_U2 ||
273 dwc->link_state == DWC3_LINK_STATE_U3);
274
275 if (unlikely(needs_wakeup)) {
276 ret = __dwc3_gadget_wakeup(dwc);
277 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
278 ret);
279 }
280 }
281
dc1c70a7
FB
282 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
283 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
284 dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
72246da4
FB
285
286 dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
287 do {
288 reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
289 if (!(reg & DWC3_DEPCMD_CMDACT)) {
7b9cc7a2
KL
290 int cmd_status = DWC3_DEPCMD_STATUS(reg);
291
73815280
FB
292 dwc3_trace(trace_dwc3_gadget,
293 "Command Complete --> %d",
7b9cc7a2
KL
294 cmd_status);
295
296 switch (cmd_status) {
297 case 0:
298 ret = 0;
299 break;
300 case DEPEVT_TRANSFER_NO_RESOURCE:
301 dwc3_trace(trace_dwc3_gadget, "%s: no resource available");
302 ret = -EINVAL;
c0ca324d 303 break;
7b9cc7a2
KL
304 case DEPEVT_TRANSFER_BUS_EXPIRY:
305 /*
306 * SW issues START TRANSFER command to
307 * isochronous ep with future frame interval. If
308 * future interval time has already passed when
309 * core receives the command, it will respond
310 * with an error status of 'Bus Expiry'.
311 *
312 * Instead of always returning -EINVAL, let's
313 * give a hint to the gadget driver that this is
314 * the case by returning -EAGAIN.
315 */
316 dwc3_trace(trace_dwc3_gadget, "%s: bus expiry");
317 ret = -EAGAIN;
318 break;
319 default:
320 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
321 }
322
c0ca324d 323 break;
72246da4
FB
324 }
325
326 /*
72246da4
FB
327 * We can't sleep here, because it is also called from
328 * interrupt context.
329 */
330 timeout--;
73815280
FB
331 if (!timeout) {
332 dwc3_trace(trace_dwc3_gadget,
333 "Command Timed Out");
c0ca324d
FB
334 ret = -ETIMEDOUT;
335 break;
73815280 336 }
72246da4 337
61d58242 338 udelay(1);
72246da4 339 } while (1);
c0ca324d 340
2b0f11df
FB
341 if (unlikely(susphy)) {
342 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
343 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
344 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
345 }
346
c0ca324d 347 return ret;
72246da4
FB
348}
349
50c763f8
JY
350static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
351{
352 struct dwc3 *dwc = dep->dwc;
353 struct dwc3_gadget_ep_cmd_params params;
354 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
355
356 /*
357 * As of core revision 2.60a the recommended programming model
358 * is to set the ClearPendIN bit when issuing a Clear Stall EP
359 * command for IN endpoints. This is to prevent an issue where
360 * some (non-compliant) hosts may not send ACK TPs for pending
361 * IN transfers due to a mishandled error condition. Synopsys
362 * STAR 9000614252.
363 */
364 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A))
365 cmd |= DWC3_DEPCMD_CLEARPENDIN;
366
367 memset(&params, 0, sizeof(params));
368
369 return dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
370}
371
72246da4 372static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
f6bafc6a 373 struct dwc3_trb *trb)
72246da4 374{
c439ef87 375 u32 offset = (char *) trb - (char *) dep->trb_pool;
72246da4
FB
376
377 return dep->trb_pool_dma + offset;
378}
379
380static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
381{
382 struct dwc3 *dwc = dep->dwc;
383
384 if (dep->trb_pool)
385 return 0;
386
72246da4
FB
387 dep->trb_pool = dma_alloc_coherent(dwc->dev,
388 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
389 &dep->trb_pool_dma, GFP_KERNEL);
390 if (!dep->trb_pool) {
391 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
392 dep->name);
393 return -ENOMEM;
394 }
395
396 return 0;
397}
398
399static void dwc3_free_trb_pool(struct dwc3_ep *dep)
400{
401 struct dwc3 *dwc = dep->dwc;
402
403 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
404 dep->trb_pool, dep->trb_pool_dma);
405
406 dep->trb_pool = NULL;
407 dep->trb_pool_dma = 0;
408}
409
c4509601
JY
410static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
411
412/**
413 * dwc3_gadget_start_config - Configure EP resources
414 * @dwc: pointer to our controller context structure
415 * @dep: endpoint that is being enabled
416 *
417 * The assignment of transfer resources cannot perfectly follow the
418 * data book due to the fact that the controller driver does not have
419 * all knowledge of the configuration in advance. It is given this
420 * information piecemeal by the composite gadget framework after every
421 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
422 * programming model in this scenario can cause errors. For two
423 * reasons:
424 *
425 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
426 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
427 * multiple interfaces.
428 *
429 * 2) The databook does not mention doing more DEPXFERCFG for new
430 * endpoint on alt setting (8.1.6).
431 *
432 * The following simplified method is used instead:
433 *
434 * All hardware endpoints can be assigned a transfer resource and this
435 * setting will stay persistent until either a core reset or
436 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
437 * do DEPXFERCFG for every hardware endpoint as well. We are
438 * guaranteed that there are as many transfer resources as endpoints.
439 *
440 * This function is called for each endpoint when it is being enabled
441 * but is triggered only when called for EP0-out, which always happens
442 * first, and which should only happen in one of the above conditions.
443 */
72246da4
FB
444static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
445{
446 struct dwc3_gadget_ep_cmd_params params;
447 u32 cmd;
c4509601
JY
448 int i;
449 int ret;
450
451 if (dep->number)
452 return 0;
72246da4
FB
453
454 memset(&params, 0x00, sizeof(params));
c4509601 455 cmd = DWC3_DEPCMD_DEPSTARTCFG;
72246da4 456
c4509601
JY
457 ret = dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
458 if (ret)
459 return ret;
460
461 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
462 struct dwc3_ep *dep = dwc->eps[i];
72246da4 463
c4509601
JY
464 if (!dep)
465 continue;
466
467 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
468 if (ret)
469 return ret;
72246da4
FB
470 }
471
472 return 0;
473}
474
475static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
c90bfaec 476 const struct usb_endpoint_descriptor *desc,
4b345c9a 477 const struct usb_ss_ep_comp_descriptor *comp_desc,
265b70a7 478 bool ignore, bool restore)
72246da4
FB
479{
480 struct dwc3_gadget_ep_cmd_params params;
481
482 memset(&params, 0x00, sizeof(params));
483
dc1c70a7 484 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
d2e9a13a
CP
485 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
486
487 /* Burst size is only needed in SuperSpeed mode */
ee5cd41c 488 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
676e3497
FB
489 u32 burst = dep->endpoint.maxburst;
490 u32 nump;
491 u32 reg;
492
493 /* update NumP */
494 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
495 nump = DWC3_DCFG_NUMP(reg);
496 nump = max(nump, burst);
497 reg &= ~DWC3_DCFG_NUMP_MASK;
498 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
499 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
d2e9a13a 500
676e3497 501 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
d2e9a13a 502 }
72246da4 503
4b345c9a
FB
504 if (ignore)
505 params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM;
506
265b70a7
PZ
507 if (restore) {
508 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
509 params.param2 |= dep->saved_state;
510 }
511
dc1c70a7
FB
512 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
513 | DWC3_DEPCFG_XFER_NOT_READY_EN;
72246da4 514
18b7ede5 515 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
dc1c70a7
FB
516 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
517 | DWC3_DEPCFG_STREAM_EVENT_EN;
879631aa
FB
518 dep->stream_capable = true;
519 }
520
0b93a4c8 521 if (!usb_endpoint_xfer_control(desc))
dc1c70a7 522 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
72246da4
FB
523
524 /*
525 * We are doing 1:1 mapping for endpoints, meaning
526 * Physical Endpoints 2 maps to Logical Endpoint 2 and
527 * so on. We consider the direction bit as part of the physical
528 * endpoint number. So USB endpoint 0x81 is 0x03.
529 */
dc1c70a7 530 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
72246da4
FB
531
532 /*
533 * We must use the lower 16 TX FIFOs even though
534 * HW might have more
535 */
536 if (dep->direction)
dc1c70a7 537 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
72246da4
FB
538
539 if (desc->bInterval) {
dc1c70a7 540 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
72246da4
FB
541 dep->interval = 1 << (desc->bInterval - 1);
542 }
543
544 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
545 DWC3_DEPCMD_SETEPCONFIG, &params);
546}
547
548static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
549{
550 struct dwc3_gadget_ep_cmd_params params;
551
552 memset(&params, 0x00, sizeof(params));
553
dc1c70a7 554 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
72246da4
FB
555
556 return dwc3_send_gadget_ep_cmd(dwc, dep->number,
557 DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
558}
559
560/**
561 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
562 * @dep: endpoint to be initialized
563 * @desc: USB Endpoint Descriptor
564 *
565 * Caller should take care of locking
566 */
567static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
c90bfaec 568 const struct usb_endpoint_descriptor *desc,
4b345c9a 569 const struct usb_ss_ep_comp_descriptor *comp_desc,
265b70a7 570 bool ignore, bool restore)
72246da4
FB
571{
572 struct dwc3 *dwc = dep->dwc;
573 u32 reg;
b09e99ee 574 int ret;
72246da4 575
73815280 576 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
ff62d6b6 577
72246da4
FB
578 if (!(dep->flags & DWC3_EP_ENABLED)) {
579 ret = dwc3_gadget_start_config(dwc, dep);
580 if (ret)
581 return ret;
582 }
583
265b70a7
PZ
584 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore,
585 restore);
72246da4
FB
586 if (ret)
587 return ret;
588
589 if (!(dep->flags & DWC3_EP_ENABLED)) {
f6bafc6a
FB
590 struct dwc3_trb *trb_st_hw;
591 struct dwc3_trb *trb_link;
72246da4 592
16e78db7 593 dep->endpoint.desc = desc;
c90bfaec 594 dep->comp_desc = comp_desc;
72246da4
FB
595 dep->type = usb_endpoint_type(desc);
596 dep->flags |= DWC3_EP_ENABLED;
597
598 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
599 reg |= DWC3_DALEPENA_EP(dep->number);
600 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
601
36b68aae 602 if (usb_endpoint_xfer_control(desc))
e901aa15 603 goto out;
72246da4 604
36b68aae 605 /* Link TRB. The HWO bit is never reset */
72246da4
FB
606 trb_st_hw = &dep->trb_pool[0];
607
f6bafc6a 608 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
1200a82a 609 memset(trb_link, 0, sizeof(*trb_link));
72246da4 610
f6bafc6a
FB
611 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
612 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
613 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
614 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
72246da4
FB
615 }
616
e901aa15 617out:
aa739974
FB
618 switch (usb_endpoint_type(desc)) {
619 case USB_ENDPOINT_XFER_CONTROL:
e901aa15 620 /* don't change name */
aa739974
FB
621 break;
622 case USB_ENDPOINT_XFER_ISOC:
623 strlcat(dep->name, "-isoc", sizeof(dep->name));
624 break;
625 case USB_ENDPOINT_XFER_BULK:
626 strlcat(dep->name, "-bulk", sizeof(dep->name));
627 break;
628 case USB_ENDPOINT_XFER_INT:
629 strlcat(dep->name, "-int", sizeof(dep->name));
630 break;
631 default:
632 dev_err(dwc->dev, "invalid endpoint transfer type\n");
633 }
634
72246da4
FB
635 return 0;
636}
637
b992e681 638static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
624407f9 639static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
72246da4
FB
640{
641 struct dwc3_request *req;
642
aa3342c8 643 if (!list_empty(&dep->started_list)) {
b992e681 644 dwc3_stop_active_transfer(dwc, dep->number, true);
624407f9 645
57911504 646 /* - giveback all requests to gadget driver */
aa3342c8
FB
647 while (!list_empty(&dep->started_list)) {
648 req = next_request(&dep->started_list);
1591633e
PA
649
650 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
651 }
ea53b882
FB
652 }
653
aa3342c8
FB
654 while (!list_empty(&dep->pending_list)) {
655 req = next_request(&dep->pending_list);
72246da4 656
624407f9 657 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
72246da4 658 }
72246da4
FB
659}
660
661/**
662 * __dwc3_gadget_ep_disable - Disables a HW endpoint
663 * @dep: the endpoint to disable
664 *
624407f9
SAS
665 * This function also removes requests which are currently processed ny the
666 * hardware and those which are not yet scheduled.
667 * Caller should take care of locking.
72246da4 668 */
72246da4
FB
669static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
670{
671 struct dwc3 *dwc = dep->dwc;
672 u32 reg;
673
7eaeac5c
FB
674 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
675
624407f9 676 dwc3_remove_requests(dwc, dep);
72246da4 677
687ef981
FB
678 /* make sure HW endpoint isn't stalled */
679 if (dep->flags & DWC3_EP_STALL)
7a608559 680 __dwc3_gadget_ep_set_halt(dep, 0, false);
687ef981 681
72246da4
FB
682 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
683 reg &= ~DWC3_DALEPENA_EP(dep->number);
684 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
685
879631aa 686 dep->stream_capable = false;
f9c56cdd 687 dep->endpoint.desc = NULL;
c90bfaec 688 dep->comp_desc = NULL;
72246da4 689 dep->type = 0;
879631aa 690 dep->flags = 0;
72246da4 691
aa739974
FB
692 snprintf(dep->name, sizeof(dep->name), "ep%d%s",
693 dep->number >> 1,
694 (dep->number & 1) ? "in" : "out");
695
72246da4
FB
696 return 0;
697}
698
699/* -------------------------------------------------------------------------- */
700
701static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
702 const struct usb_endpoint_descriptor *desc)
703{
704 return -EINVAL;
705}
706
707static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
708{
709 return -EINVAL;
710}
711
712/* -------------------------------------------------------------------------- */
713
714static int dwc3_gadget_ep_enable(struct usb_ep *ep,
715 const struct usb_endpoint_descriptor *desc)
716{
717 struct dwc3_ep *dep;
718 struct dwc3 *dwc;
719 unsigned long flags;
720 int ret;
721
722 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
723 pr_debug("dwc3: invalid parameters\n");
724 return -EINVAL;
725 }
726
727 if (!desc->wMaxPacketSize) {
728 pr_debug("dwc3: missing wMaxPacketSize\n");
729 return -EINVAL;
730 }
731
732 dep = to_dwc3_ep(ep);
733 dwc = dep->dwc;
734
95ca961c
FB
735 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
736 "%s is already enabled\n",
737 dep->name))
c6f83f38 738 return 0;
c6f83f38 739
72246da4 740 spin_lock_irqsave(&dwc->lock, flags);
265b70a7 741 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
72246da4
FB
742 spin_unlock_irqrestore(&dwc->lock, flags);
743
744 return ret;
745}
746
747static int dwc3_gadget_ep_disable(struct usb_ep *ep)
748{
749 struct dwc3_ep *dep;
750 struct dwc3 *dwc;
751 unsigned long flags;
752 int ret;
753
754 if (!ep) {
755 pr_debug("dwc3: invalid parameters\n");
756 return -EINVAL;
757 }
758
759 dep = to_dwc3_ep(ep);
760 dwc = dep->dwc;
761
95ca961c
FB
762 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
763 "%s is already disabled\n",
764 dep->name))
72246da4 765 return 0;
72246da4 766
72246da4
FB
767 spin_lock_irqsave(&dwc->lock, flags);
768 ret = __dwc3_gadget_ep_disable(dep);
769 spin_unlock_irqrestore(&dwc->lock, flags);
770
771 return ret;
772}
773
774static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
775 gfp_t gfp_flags)
776{
777 struct dwc3_request *req;
778 struct dwc3_ep *dep = to_dwc3_ep(ep);
72246da4
FB
779
780 req = kzalloc(sizeof(*req), gfp_flags);
734d5a53 781 if (!req)
72246da4 782 return NULL;
72246da4
FB
783
784 req->epnum = dep->number;
785 req->dep = dep;
72246da4 786
2c4cbe6e
FB
787 trace_dwc3_alloc_request(req);
788
72246da4
FB
789 return &req->request;
790}
791
792static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
793 struct usb_request *request)
794{
795 struct dwc3_request *req = to_dwc3_request(request);
796
2c4cbe6e 797 trace_dwc3_free_request(req);
72246da4
FB
798 kfree(req);
799}
800
c71fc37c
FB
801/**
802 * dwc3_prepare_one_trb - setup one TRB from one request
803 * @dep: endpoint for which this request is prepared
804 * @req: dwc3_request pointer
805 */
68e823e2 806static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
eeb720fb 807 struct dwc3_request *req, dma_addr_t dma,
e5ba5ec8 808 unsigned length, unsigned last, unsigned chain, unsigned node)
c71fc37c 809{
f6bafc6a 810 struct dwc3_trb *trb;
c71fc37c 811
73815280 812 dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s%s",
eeb720fb
FB
813 dep->name, req, (unsigned long long) dma,
814 length, last ? " last" : "",
815 chain ? " chain" : "");
816
915e202a 817
4faf7550 818 trb = &dep->trb_pool[dep->trb_enqueue];
c71fc37c 819
eeb720fb 820 if (!req->trb) {
aa3342c8 821 dwc3_gadget_move_started_request(req);
f6bafc6a
FB
822 req->trb = trb;
823 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
4faf7550 824 req->first_trb_index = dep->trb_enqueue;
eeb720fb 825 }
c71fc37c 826
ef966b9d 827 dwc3_ep_inc_enq(dep);
36b68aae
FB
828 /* Skip the LINK-TRB */
829 if (dwc3_ep_is_last_trb(dep->trb_enqueue))
ef966b9d 830 dwc3_ep_inc_enq(dep);
e5ba5ec8 831
f6bafc6a
FB
832 trb->size = DWC3_TRB_SIZE_LENGTH(length);
833 trb->bpl = lower_32_bits(dma);
834 trb->bph = upper_32_bits(dma);
c71fc37c 835
16e78db7 836 switch (usb_endpoint_type(dep->endpoint.desc)) {
c71fc37c 837 case USB_ENDPOINT_XFER_CONTROL:
f6bafc6a 838 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
c71fc37c
FB
839 break;
840
841 case USB_ENDPOINT_XFER_ISOC:
e5ba5ec8
PA
842 if (!node)
843 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
844 else
845 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
ca4d44ea
FB
846
847 /* always enable Interrupt on Missed ISOC */
848 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
c71fc37c
FB
849 break;
850
851 case USB_ENDPOINT_XFER_BULK:
852 case USB_ENDPOINT_XFER_INT:
f6bafc6a 853 trb->ctrl = DWC3_TRBCTL_NORMAL;
c71fc37c
FB
854 break;
855 default:
856 /*
857 * This is only possible with faulty memory because we
858 * checked it already :)
859 */
860 BUG();
861 }
862
ca4d44ea
FB
863 /* always enable Continue on Short Packet */
864 trb->ctrl |= DWC3_TRB_CTRL_CSP;
f3af3651 865
f3af3651 866 if (!req->request.no_interrupt && !chain)
ca4d44ea 867 trb->ctrl |= DWC3_TRB_CTRL_IOC | DWC3_TRB_CTRL_ISP_IMI;
f3af3651 868
ca4d44ea 869 if (last)
e5ba5ec8 870 trb->ctrl |= DWC3_TRB_CTRL_LST;
c71fc37c 871
e5ba5ec8
PA
872 if (chain)
873 trb->ctrl |= DWC3_TRB_CTRL_CHN;
874
16e78db7 875 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
f6bafc6a 876 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
c71fc37c 877
f6bafc6a 878 trb->ctrl |= DWC3_TRB_CTRL_HWO;
2c4cbe6e
FB
879
880 trace_dwc3_prepare_trb(dep, trb);
c71fc37c
FB
881}
882
72246da4
FB
883/*
884 * dwc3_prepare_trbs - setup TRBs from requests
885 * @dep: endpoint for which requests are being prepared
886 * @starting: true if the endpoint is idle and no requests are queued.
887 *
1d046793
PZ
888 * The function goes through the requests list and sets up TRBs for the
889 * transfers. The function returns once there are no more TRBs available or
890 * it runs out of requests.
72246da4 891 */
68e823e2 892static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
72246da4 893{
68e823e2 894 struct dwc3_request *req, *n;
72246da4 895 u32 trbs_left;
c71fc37c 896 unsigned int last_one = 0;
72246da4
FB
897
898 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
899
4faf7550 900 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
8d62cd65 901
72246da4 902 /*
36b68aae
FB
903 * If enqueue & dequeue are equal than it is either full or empty. If we
904 * are starting to process requests then we are empty. Otherwise we are
72246da4
FB
905 * full and don't do anything
906 */
907 if (!trbs_left) {
908 if (!starting)
68e823e2 909 return;
36b68aae 910
72246da4 911 trbs_left = DWC3_TRB_NUM;
72246da4
FB
912 }
913
914 /* The last TRB is a link TRB, not used for xfer */
36b68aae 915 if (trbs_left <= 1)
68e823e2 916 return;
72246da4 917
aa3342c8 918 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
eeb720fb
FB
919 unsigned length;
920 dma_addr_t dma;
e5ba5ec8 921 last_one = false;
72246da4 922
eeb720fb
FB
923 if (req->request.num_mapped_sgs > 0) {
924 struct usb_request *request = &req->request;
925 struct scatterlist *sg = request->sg;
926 struct scatterlist *s;
927 int i;
72246da4 928
eeb720fb
FB
929 for_each_sg(sg, s, request->num_mapped_sgs, i) {
930 unsigned chain = true;
72246da4 931
eeb720fb
FB
932 length = sg_dma_len(s);
933 dma = sg_dma_address(s);
72246da4 934
1d046793
PZ
935 if (i == (request->num_mapped_sgs - 1) ||
936 sg_is_last(s)) {
aa3342c8 937 if (list_empty(&dep->pending_list))
e5ba5ec8 938 last_one = true;
eeb720fb
FB
939 chain = false;
940 }
72246da4 941
eeb720fb
FB
942 trbs_left--;
943 if (!trbs_left)
944 last_one = true;
72246da4 945
eeb720fb
FB
946 if (last_one)
947 chain = false;
72246da4 948
eeb720fb 949 dwc3_prepare_one_trb(dep, req, dma, length,
e5ba5ec8 950 last_one, chain, i);
72246da4 951
eeb720fb
FB
952 if (last_one)
953 break;
954 }
39e60635
AV
955
956 if (last_one)
957 break;
72246da4 958 } else {
eeb720fb
FB
959 dma = req->request.dma;
960 length = req->request.length;
961 trbs_left--;
72246da4 962
eeb720fb
FB
963 if (!trbs_left)
964 last_one = 1;
879631aa 965
eeb720fb 966 /* Is this the last request? */
aa3342c8 967 if (list_is_last(&req->list, &dep->pending_list))
eeb720fb 968 last_one = 1;
72246da4 969
eeb720fb 970 dwc3_prepare_one_trb(dep, req, dma, length,
e5ba5ec8 971 last_one, false, 0);
72246da4 972
eeb720fb
FB
973 if (last_one)
974 break;
72246da4 975 }
72246da4 976 }
72246da4
FB
977}
978
979static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
980 int start_new)
981{
982 struct dwc3_gadget_ep_cmd_params params;
983 struct dwc3_request *req;
984 struct dwc3 *dwc = dep->dwc;
985 int ret;
986 u32 cmd;
987
988 if (start_new && (dep->flags & DWC3_EP_BUSY)) {
73815280 989 dwc3_trace(trace_dwc3_gadget, "%s: endpoint busy", dep->name);
72246da4
FB
990 return -EBUSY;
991 }
72246da4
FB
992
993 /*
994 * If we are getting here after a short-out-packet we don't enqueue any
995 * new requests as we try to set the IOC bit only on the last request.
996 */
997 if (start_new) {
aa3342c8 998 if (list_empty(&dep->started_list))
72246da4
FB
999 dwc3_prepare_trbs(dep, start_new);
1000
1001 /* req points to the first request which will be sent */
aa3342c8 1002 req = next_request(&dep->started_list);
72246da4 1003 } else {
68e823e2
FB
1004 dwc3_prepare_trbs(dep, start_new);
1005
72246da4 1006 /*
1d046793 1007 * req points to the first request where HWO changed from 0 to 1
72246da4 1008 */
aa3342c8 1009 req = next_request(&dep->started_list);
72246da4
FB
1010 }
1011 if (!req) {
1012 dep->flags |= DWC3_EP_PENDING_REQUEST;
1013 return 0;
1014 }
1015
1016 memset(&params, 0, sizeof(params));
72246da4 1017
1877d6c9
PA
1018 if (start_new) {
1019 params.param0 = upper_32_bits(req->trb_dma);
1020 params.param1 = lower_32_bits(req->trb_dma);
72246da4 1021 cmd = DWC3_DEPCMD_STARTTRANSFER;
1877d6c9 1022 } else {
72246da4 1023 cmd = DWC3_DEPCMD_UPDATETRANSFER;
1877d6c9 1024 }
72246da4
FB
1025
1026 cmd |= DWC3_DEPCMD_PARAM(cmd_param);
1027 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
1028 if (ret < 0) {
72246da4
FB
1029 /*
1030 * FIXME we need to iterate over the list of requests
1031 * here and stop, unmap, free and del each of the linked
1d046793 1032 * requests instead of what we do now.
72246da4 1033 */
0fc9a1be
FB
1034 usb_gadget_unmap_request(&dwc->gadget, &req->request,
1035 req->direction);
72246da4
FB
1036 list_del(&req->list);
1037 return ret;
1038 }
1039
1040 dep->flags |= DWC3_EP_BUSY;
25b8ff68 1041
f898ae09 1042 if (start_new) {
b4996a86 1043 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
f898ae09 1044 dep->number);
b4996a86 1045 WARN_ON_ONCE(!dep->resource_index);
f898ae09 1046 }
25b8ff68 1047
72246da4
FB
1048 return 0;
1049}
1050
d6d6ec7b
PA
1051static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1052 struct dwc3_ep *dep, u32 cur_uf)
1053{
1054 u32 uf;
1055
aa3342c8 1056 if (list_empty(&dep->pending_list)) {
73815280
FB
1057 dwc3_trace(trace_dwc3_gadget,
1058 "ISOC ep %s run out for requests",
1059 dep->name);
f4a53c55 1060 dep->flags |= DWC3_EP_PENDING_REQUEST;
d6d6ec7b
PA
1061 return;
1062 }
1063
1064 /* 4 micro frames in the future */
1065 uf = cur_uf + dep->interval * 4;
1066
1067 __dwc3_gadget_kick_transfer(dep, uf, 1);
1068}
1069
1070static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1071 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1072{
1073 u32 cur_uf, mask;
1074
1075 mask = ~(dep->interval - 1);
1076 cur_uf = event->parameters & mask;
1077
1078 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1079}
1080
72246da4
FB
1081static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1082{
0fc9a1be
FB
1083 struct dwc3 *dwc = dep->dwc;
1084 int ret;
1085
bb423984 1086 if (!dep->endpoint.desc) {
ec5e795c
FB
1087 dwc3_trace(trace_dwc3_gadget,
1088 "trying to queue request %p to disabled %s\n",
bb423984
FB
1089 &req->request, dep->endpoint.name);
1090 return -ESHUTDOWN;
1091 }
1092
1093 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1094 &req->request, req->dep->name)) {
ec5e795c
FB
1095 dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'\n",
1096 &req->request, req->dep->name);
bb423984
FB
1097 return -EINVAL;
1098 }
1099
72246da4
FB
1100 req->request.actual = 0;
1101 req->request.status = -EINPROGRESS;
1102 req->direction = dep->direction;
1103 req->epnum = dep->number;
1104
fe84f522
FB
1105 trace_dwc3_ep_queue(req);
1106
72246da4
FB
1107 /*
1108 * We only add to our list of requests now and
1109 * start consuming the list once we get XferNotReady
1110 * IRQ.
1111 *
1112 * That way, we avoid doing anything that we don't need
1113 * to do now and defer it until the point we receive a
1114 * particular token from the Host side.
1115 *
1116 * This will also avoid Host cancelling URBs due to too
1d046793 1117 * many NAKs.
72246da4 1118 */
0fc9a1be
FB
1119 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1120 dep->direction);
1121 if (ret)
1122 return ret;
1123
aa3342c8 1124 list_add_tail(&req->list, &dep->pending_list);
72246da4 1125
1d6a3918
FB
1126 /*
1127 * If there are no pending requests and the endpoint isn't already
1128 * busy, we will just start the request straight away.
1129 *
1130 * This will save one IRQ (XFER_NOT_READY) and possibly make it a
1131 * little bit faster.
1132 */
1133 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
62e345ae 1134 !usb_endpoint_xfer_int(dep->endpoint.desc) &&
1d6a3918
FB
1135 !(dep->flags & DWC3_EP_BUSY)) {
1136 ret = __dwc3_gadget_kick_transfer(dep, 0, true);
a8f32817 1137 goto out;
1d6a3918
FB
1138 }
1139
72246da4 1140 /*
b511e5e7 1141 * There are a few special cases:
72246da4 1142 *
f898ae09
PZ
1143 * 1. XferNotReady with empty list of requests. We need to kick the
1144 * transfer here in that situation, otherwise we will be NAKing
1145 * forever. If we get XferNotReady before gadget driver has a
1146 * chance to queue a request, we will ACK the IRQ but won't be
1147 * able to receive the data until the next request is queued.
1148 * The following code is handling exactly that.
72246da4 1149 *
72246da4
FB
1150 */
1151 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
f4a53c55
PA
1152 /*
1153 * If xfernotready is already elapsed and it is a case
1154 * of isoc transfer, then issue END TRANSFER, so that
1155 * you can receive xfernotready again and can have
1156 * notion of current microframe.
1157 */
1158 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
aa3342c8 1159 if (list_empty(&dep->started_list)) {
b992e681 1160 dwc3_stop_active_transfer(dwc, dep->number, true);
cdc359dd
PA
1161 dep->flags = DWC3_EP_ENABLED;
1162 }
f4a53c55
PA
1163 return 0;
1164 }
1165
b511e5e7 1166 ret = __dwc3_gadget_kick_transfer(dep, 0, true);
89185916
FB
1167 if (!ret)
1168 dep->flags &= ~DWC3_EP_PENDING_REQUEST;
1169
a8f32817 1170 goto out;
b511e5e7 1171 }
72246da4 1172
b511e5e7
FB
1173 /*
1174 * 2. XferInProgress on Isoc EP with an active transfer. We need to
1175 * kick the transfer here after queuing a request, otherwise the
1176 * core may not see the modified TRB(s).
1177 */
1178 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
79c9046e
PA
1179 (dep->flags & DWC3_EP_BUSY) &&
1180 !(dep->flags & DWC3_EP_MISSED_ISOC)) {
b4996a86
FB
1181 WARN_ON_ONCE(!dep->resource_index);
1182 ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index,
b511e5e7 1183 false);
a8f32817 1184 goto out;
a0925324 1185 }
72246da4 1186
b997ada5
FB
1187 /*
1188 * 4. Stream Capable Bulk Endpoints. We need to start the transfer
1189 * right away, otherwise host will not know we have streams to be
1190 * handled.
1191 */
a8f32817 1192 if (dep->stream_capable)
b997ada5 1193 ret = __dwc3_gadget_kick_transfer(dep, 0, true);
b997ada5 1194
a8f32817
FB
1195out:
1196 if (ret && ret != -EBUSY)
ec5e795c
FB
1197 dwc3_trace(trace_dwc3_gadget,
1198 "%s: failed to kick transfers\n",
a8f32817
FB
1199 dep->name);
1200 if (ret == -EBUSY)
1201 ret = 0;
1202
1203 return ret;
72246da4
FB
1204}
1205
04c03d10
FB
1206static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1207 struct usb_request *request)
1208{
1209 dwc3_gadget_ep_free_request(ep, request);
1210}
1211
1212static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1213{
1214 struct dwc3_request *req;
1215 struct usb_request *request;
1216 struct usb_ep *ep = &dep->endpoint;
1217
1218 dwc3_trace(trace_dwc3_gadget, "queueing ZLP\n");
1219 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1220 if (!request)
1221 return -ENOMEM;
1222
1223 request->length = 0;
1224 request->buf = dwc->zlp_buf;
1225 request->complete = __dwc3_gadget_ep_zlp_complete;
1226
1227 req = to_dwc3_request(request);
1228
1229 return __dwc3_gadget_ep_queue(dep, req);
1230}
1231
72246da4
FB
1232static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1233 gfp_t gfp_flags)
1234{
1235 struct dwc3_request *req = to_dwc3_request(request);
1236 struct dwc3_ep *dep = to_dwc3_ep(ep);
1237 struct dwc3 *dwc = dep->dwc;
1238
1239 unsigned long flags;
1240
1241 int ret;
1242
fdee4eba 1243 spin_lock_irqsave(&dwc->lock, flags);
72246da4 1244 ret = __dwc3_gadget_ep_queue(dep, req);
04c03d10
FB
1245
1246 /*
1247 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1248 * setting request->zero, instead of doing magic, we will just queue an
1249 * extra usb_request ourselves so that it gets handled the same way as
1250 * any other request.
1251 */
d9261898
JY
1252 if (ret == 0 && request->zero && request->length &&
1253 (request->length % ep->maxpacket == 0))
04c03d10
FB
1254 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1255
72246da4
FB
1256 spin_unlock_irqrestore(&dwc->lock, flags);
1257
1258 return ret;
1259}
1260
1261static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1262 struct usb_request *request)
1263{
1264 struct dwc3_request *req = to_dwc3_request(request);
1265 struct dwc3_request *r = NULL;
1266
1267 struct dwc3_ep *dep = to_dwc3_ep(ep);
1268 struct dwc3 *dwc = dep->dwc;
1269
1270 unsigned long flags;
1271 int ret = 0;
1272
2c4cbe6e
FB
1273 trace_dwc3_ep_dequeue(req);
1274
72246da4
FB
1275 spin_lock_irqsave(&dwc->lock, flags);
1276
aa3342c8 1277 list_for_each_entry(r, &dep->pending_list, list) {
72246da4
FB
1278 if (r == req)
1279 break;
1280 }
1281
1282 if (r != req) {
aa3342c8 1283 list_for_each_entry(r, &dep->started_list, list) {
72246da4
FB
1284 if (r == req)
1285 break;
1286 }
1287 if (r == req) {
1288 /* wait until it is processed */
b992e681 1289 dwc3_stop_active_transfer(dwc, dep->number, true);
e8d4e8be 1290 goto out1;
72246da4
FB
1291 }
1292 dev_err(dwc->dev, "request %p was not queued to %s\n",
1293 request, ep->name);
1294 ret = -EINVAL;
1295 goto out0;
1296 }
1297
e8d4e8be 1298out1:
72246da4
FB
1299 /* giveback the request */
1300 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1301
1302out0:
1303 spin_unlock_irqrestore(&dwc->lock, flags);
1304
1305 return ret;
1306}
1307
7a608559 1308int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
72246da4
FB
1309{
1310 struct dwc3_gadget_ep_cmd_params params;
1311 struct dwc3 *dwc = dep->dwc;
1312 int ret;
1313
5ad02fb8
FB
1314 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1315 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1316 return -EINVAL;
1317 }
1318
72246da4
FB
1319 memset(&params, 0x00, sizeof(params));
1320
1321 if (value) {
7a608559 1322 if (!protocol && ((dep->direction && dep->flags & DWC3_EP_BUSY) ||
aa3342c8
FB
1323 (!list_empty(&dep->started_list) ||
1324 !list_empty(&dep->pending_list)))) {
ec5e795c 1325 dwc3_trace(trace_dwc3_gadget,
052ba52e 1326 "%s: pending request, cannot halt",
7a608559
FB
1327 dep->name);
1328 return -EAGAIN;
1329 }
1330
72246da4
FB
1331 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
1332 DWC3_DEPCMD_SETSTALL, &params);
1333 if (ret)
3f89204b 1334 dev_err(dwc->dev, "failed to set STALL on %s\n",
72246da4
FB
1335 dep->name);
1336 else
1337 dep->flags |= DWC3_EP_STALL;
1338 } else {
50c763f8 1339 ret = dwc3_send_clear_stall_ep_cmd(dep);
72246da4 1340 if (ret)
3f89204b 1341 dev_err(dwc->dev, "failed to clear STALL on %s\n",
72246da4
FB
1342 dep->name);
1343 else
a535d81c 1344 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
72246da4 1345 }
5275455a 1346
72246da4
FB
1347 return ret;
1348}
1349
1350static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1351{
1352 struct dwc3_ep *dep = to_dwc3_ep(ep);
1353 struct dwc3 *dwc = dep->dwc;
1354
1355 unsigned long flags;
1356
1357 int ret;
1358
1359 spin_lock_irqsave(&dwc->lock, flags);
7a608559 1360 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
72246da4
FB
1361 spin_unlock_irqrestore(&dwc->lock, flags);
1362
1363 return ret;
1364}
1365
1366static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1367{
1368 struct dwc3_ep *dep = to_dwc3_ep(ep);
249a4569
PZ
1369 struct dwc3 *dwc = dep->dwc;
1370 unsigned long flags;
95aa4e8d 1371 int ret;
72246da4 1372
249a4569 1373 spin_lock_irqsave(&dwc->lock, flags);
72246da4
FB
1374 dep->flags |= DWC3_EP_WEDGE;
1375
08f0d966 1376 if (dep->number == 0 || dep->number == 1)
95aa4e8d 1377 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
08f0d966 1378 else
7a608559 1379 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
95aa4e8d
FB
1380 spin_unlock_irqrestore(&dwc->lock, flags);
1381
1382 return ret;
72246da4
FB
1383}
1384
1385/* -------------------------------------------------------------------------- */
1386
1387static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1388 .bLength = USB_DT_ENDPOINT_SIZE,
1389 .bDescriptorType = USB_DT_ENDPOINT,
1390 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1391};
1392
1393static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1394 .enable = dwc3_gadget_ep0_enable,
1395 .disable = dwc3_gadget_ep0_disable,
1396 .alloc_request = dwc3_gadget_ep_alloc_request,
1397 .free_request = dwc3_gadget_ep_free_request,
1398 .queue = dwc3_gadget_ep0_queue,
1399 .dequeue = dwc3_gadget_ep_dequeue,
08f0d966 1400 .set_halt = dwc3_gadget_ep0_set_halt,
72246da4
FB
1401 .set_wedge = dwc3_gadget_ep_set_wedge,
1402};
1403
1404static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1405 .enable = dwc3_gadget_ep_enable,
1406 .disable = dwc3_gadget_ep_disable,
1407 .alloc_request = dwc3_gadget_ep_alloc_request,
1408 .free_request = dwc3_gadget_ep_free_request,
1409 .queue = dwc3_gadget_ep_queue,
1410 .dequeue = dwc3_gadget_ep_dequeue,
1411 .set_halt = dwc3_gadget_ep_set_halt,
1412 .set_wedge = dwc3_gadget_ep_set_wedge,
1413};
1414
1415/* -------------------------------------------------------------------------- */
1416
1417static int dwc3_gadget_get_frame(struct usb_gadget *g)
1418{
1419 struct dwc3 *dwc = gadget_to_dwc(g);
1420 u32 reg;
1421
1422 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1423 return DWC3_DSTS_SOFFN(reg);
1424}
1425
218ef7b6 1426static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
72246da4 1427{
72246da4 1428 unsigned long timeout;
72246da4 1429
218ef7b6 1430 int ret;
72246da4
FB
1431 u32 reg;
1432
72246da4
FB
1433 u8 link_state;
1434 u8 speed;
1435
72246da4
FB
1436 /*
1437 * According to the Databook Remote wakeup request should
1438 * be issued only when the device is in early suspend state.
1439 *
1440 * We can check that via USB Link State bits in DSTS register.
1441 */
1442 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1443
1444 speed = reg & DWC3_DSTS_CONNECTSPD;
ee5cd41c
JY
1445 if ((speed == DWC3_DSTS_SUPERSPEED) ||
1446 (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
ec5e795c 1447 dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed\n");
218ef7b6 1448 return -EINVAL;
72246da4
FB
1449 }
1450
1451 link_state = DWC3_DSTS_USBLNKST(reg);
1452
1453 switch (link_state) {
1454 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1455 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1456 break;
1457 default:
ec5e795c
FB
1458 dwc3_trace(trace_dwc3_gadget,
1459 "can't wakeup from '%s'\n",
1460 dwc3_gadget_link_string(link_state));
218ef7b6 1461 return -EINVAL;
72246da4
FB
1462 }
1463
8598bde7
FB
1464 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1465 if (ret < 0) {
1466 dev_err(dwc->dev, "failed to put link in Recovery\n");
218ef7b6 1467 return ret;
8598bde7 1468 }
72246da4 1469
802fde98
PZ
1470 /* Recent versions do this automatically */
1471 if (dwc->revision < DWC3_REVISION_194A) {
1472 /* write zeroes to Link Change Request */
fcc023c7 1473 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
802fde98
PZ
1474 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1475 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1476 }
72246da4 1477
1d046793 1478 /* poll until Link State changes to ON */
72246da4
FB
1479 timeout = jiffies + msecs_to_jiffies(100);
1480
1d046793 1481 while (!time_after(jiffies, timeout)) {
72246da4
FB
1482 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1483
1484 /* in HS, means ON */
1485 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1486 break;
1487 }
1488
1489 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1490 dev_err(dwc->dev, "failed to send remote wakeup\n");
218ef7b6 1491 return -EINVAL;
72246da4
FB
1492 }
1493
218ef7b6
FB
1494 return 0;
1495}
1496
1497static int dwc3_gadget_wakeup(struct usb_gadget *g)
1498{
1499 struct dwc3 *dwc = gadget_to_dwc(g);
1500 unsigned long flags;
1501 int ret;
1502
1503 spin_lock_irqsave(&dwc->lock, flags);
1504 ret = __dwc3_gadget_wakeup(dwc);
72246da4
FB
1505 spin_unlock_irqrestore(&dwc->lock, flags);
1506
1507 return ret;
1508}
1509
1510static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1511 int is_selfpowered)
1512{
1513 struct dwc3 *dwc = gadget_to_dwc(g);
249a4569 1514 unsigned long flags;
72246da4 1515
249a4569 1516 spin_lock_irqsave(&dwc->lock, flags);
bcdea503 1517 g->is_selfpowered = !!is_selfpowered;
249a4569 1518 spin_unlock_irqrestore(&dwc->lock, flags);
72246da4
FB
1519
1520 return 0;
1521}
1522
7b2a0368 1523static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
72246da4
FB
1524{
1525 u32 reg;
61d58242 1526 u32 timeout = 500;
72246da4
FB
1527
1528 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
8db7ed15 1529 if (is_on) {
802fde98
PZ
1530 if (dwc->revision <= DWC3_REVISION_187A) {
1531 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1532 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1533 }
1534
1535 if (dwc->revision >= DWC3_REVISION_194A)
1536 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1537 reg |= DWC3_DCTL_RUN_STOP;
7b2a0368
FB
1538
1539 if (dwc->has_hibernation)
1540 reg |= DWC3_DCTL_KEEP_CONNECT;
1541
9fcb3bd8 1542 dwc->pullups_connected = true;
8db7ed15 1543 } else {
72246da4 1544 reg &= ~DWC3_DCTL_RUN_STOP;
7b2a0368
FB
1545
1546 if (dwc->has_hibernation && !suspend)
1547 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1548
9fcb3bd8 1549 dwc->pullups_connected = false;
8db7ed15 1550 }
72246da4
FB
1551
1552 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1553
1554 do {
1555 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1556 if (is_on) {
1557 if (!(reg & DWC3_DSTS_DEVCTRLHLT))
1558 break;
1559 } else {
1560 if (reg & DWC3_DSTS_DEVCTRLHLT)
1561 break;
1562 }
72246da4
FB
1563 timeout--;
1564 if (!timeout)
6f17f74b 1565 return -ETIMEDOUT;
61d58242 1566 udelay(1);
72246da4
FB
1567 } while (1);
1568
73815280 1569 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
72246da4
FB
1570 dwc->gadget_driver
1571 ? dwc->gadget_driver->function : "no-function",
1572 is_on ? "connect" : "disconnect");
6f17f74b
PA
1573
1574 return 0;
72246da4
FB
1575}
1576
1577static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1578{
1579 struct dwc3 *dwc = gadget_to_dwc(g);
1580 unsigned long flags;
6f17f74b 1581 int ret;
72246da4
FB
1582
1583 is_on = !!is_on;
1584
1585 spin_lock_irqsave(&dwc->lock, flags);
7b2a0368 1586 ret = dwc3_gadget_run_stop(dwc, is_on, false);
72246da4
FB
1587 spin_unlock_irqrestore(&dwc->lock, flags);
1588
6f17f74b 1589 return ret;
72246da4
FB
1590}
1591
8698e2ac
FB
1592static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1593{
1594 u32 reg;
1595
1596 /* Enable all but Start and End of Frame IRQs */
1597 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1598 DWC3_DEVTEN_EVNTOVERFLOWEN |
1599 DWC3_DEVTEN_CMDCMPLTEN |
1600 DWC3_DEVTEN_ERRTICERREN |
1601 DWC3_DEVTEN_WKUPEVTEN |
1602 DWC3_DEVTEN_ULSTCNGEN |
1603 DWC3_DEVTEN_CONNECTDONEEN |
1604 DWC3_DEVTEN_USBRSTEN |
1605 DWC3_DEVTEN_DISCONNEVTEN);
1606
1607 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1608}
1609
1610static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1611{
1612 /* mask all interrupts */
1613 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1614}
1615
1616static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
b15a762f 1617static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
8698e2ac 1618
d7be2952 1619static int __dwc3_gadget_start(struct dwc3 *dwc)
72246da4 1620{
72246da4 1621 struct dwc3_ep *dep;
72246da4
FB
1622 int ret = 0;
1623 u32 reg;
1624
72246da4
FB
1625 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1626 reg &= ~(DWC3_DCFG_SPEED_MASK);
07e7f47b
FB
1627
1628 /**
1629 * WORKAROUND: DWC3 revision < 2.20a have an issue
1630 * which would cause metastability state on Run/Stop
1631 * bit if we try to force the IP to USB2-only mode.
1632 *
1633 * Because of that, we cannot configure the IP to any
1634 * speed other than the SuperSpeed
1635 *
1636 * Refers to:
1637 *
1638 * STAR#9000525659: Clock Domain Crossing on DCTL in
1639 * USB 2.0 Mode
1640 */
f7e846f0 1641 if (dwc->revision < DWC3_REVISION_220A) {
07e7f47b 1642 reg |= DWC3_DCFG_SUPERSPEED;
f7e846f0
FB
1643 } else {
1644 switch (dwc->maximum_speed) {
1645 case USB_SPEED_LOW:
1646 reg |= DWC3_DSTS_LOWSPEED;
1647 break;
1648 case USB_SPEED_FULL:
1649 reg |= DWC3_DSTS_FULLSPEED1;
1650 break;
1651 case USB_SPEED_HIGH:
1652 reg |= DWC3_DSTS_HIGHSPEED;
1653 break;
7580862b
JY
1654 case USB_SPEED_SUPER_PLUS:
1655 reg |= DWC3_DSTS_SUPERSPEED_PLUS;
1656 break;
f7e846f0 1657 default:
77966eb8
JY
1658 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1659 dwc->maximum_speed);
1660 /* fall through */
1661 case USB_SPEED_SUPER:
1662 reg |= DWC3_DCFG_SUPERSPEED;
1663 break;
f7e846f0
FB
1664 }
1665 }
72246da4
FB
1666 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1667
2a58f9c1
FB
1668 /*
1669 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1670 * field instead of letting dwc3 itself calculate that automatically.
1671 *
1672 * This way, we maximize the chances that we'll be able to get several
1673 * bursts of data without going through any sort of endpoint throttling.
1674 */
1675 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1676 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1677 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1678
72246da4
FB
1679 /* Start with SuperSpeed Default */
1680 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1681
1682 dep = dwc->eps[0];
265b70a7
PZ
1683 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1684 false);
72246da4
FB
1685 if (ret) {
1686 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
d7be2952 1687 goto err0;
72246da4
FB
1688 }
1689
1690 dep = dwc->eps[1];
265b70a7
PZ
1691 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1692 false);
72246da4
FB
1693 if (ret) {
1694 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
d7be2952 1695 goto err1;
72246da4
FB
1696 }
1697
1698 /* begin to receive SETUP packets */
c7fcdeb2 1699 dwc->ep0state = EP0_SETUP_PHASE;
72246da4
FB
1700 dwc3_ep0_out_start(dwc);
1701
8698e2ac
FB
1702 dwc3_gadget_enable_irq(dwc);
1703
72246da4
FB
1704 return 0;
1705
b0d7ffd4 1706err1:
d7be2952 1707 __dwc3_gadget_ep_disable(dwc->eps[0]);
b0d7ffd4
FB
1708
1709err0:
72246da4
FB
1710 return ret;
1711}
1712
d7be2952
FB
1713static int dwc3_gadget_start(struct usb_gadget *g,
1714 struct usb_gadget_driver *driver)
72246da4
FB
1715{
1716 struct dwc3 *dwc = gadget_to_dwc(g);
1717 unsigned long flags;
d7be2952 1718 int ret = 0;
8698e2ac 1719 int irq;
72246da4 1720
d7be2952
FB
1721 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
1722 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1723 IRQF_SHARED, "dwc3", dwc->ev_buf);
1724 if (ret) {
1725 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1726 irq, ret);
1727 goto err0;
1728 }
1729
72246da4 1730 spin_lock_irqsave(&dwc->lock, flags);
d7be2952
FB
1731 if (dwc->gadget_driver) {
1732 dev_err(dwc->dev, "%s is already bound to %s\n",
1733 dwc->gadget.name,
1734 dwc->gadget_driver->driver.name);
1735 ret = -EBUSY;
1736 goto err1;
1737 }
1738
1739 dwc->gadget_driver = driver;
1740
1741 __dwc3_gadget_start(dwc);
1742 spin_unlock_irqrestore(&dwc->lock, flags);
1743
1744 return 0;
1745
1746err1:
1747 spin_unlock_irqrestore(&dwc->lock, flags);
1748 free_irq(irq, dwc);
1749
1750err0:
1751 return ret;
1752}
72246da4 1753
d7be2952
FB
1754static void __dwc3_gadget_stop(struct dwc3 *dwc)
1755{
8698e2ac 1756 dwc3_gadget_disable_irq(dwc);
72246da4
FB
1757 __dwc3_gadget_ep_disable(dwc->eps[0]);
1758 __dwc3_gadget_ep_disable(dwc->eps[1]);
d7be2952 1759}
72246da4 1760
d7be2952
FB
1761static int dwc3_gadget_stop(struct usb_gadget *g)
1762{
1763 struct dwc3 *dwc = gadget_to_dwc(g);
1764 unsigned long flags;
1765 int irq;
72246da4 1766
d7be2952
FB
1767 spin_lock_irqsave(&dwc->lock, flags);
1768 __dwc3_gadget_stop(dwc);
1769 dwc->gadget_driver = NULL;
72246da4
FB
1770 spin_unlock_irqrestore(&dwc->lock, flags);
1771
b0d7ffd4 1772 irq = platform_get_irq(to_platform_device(dwc->dev), 0);
dea520a4 1773 free_irq(irq, dwc->ev_buf);
b0d7ffd4 1774
72246da4
FB
1775 return 0;
1776}
802fde98 1777
72246da4
FB
1778static const struct usb_gadget_ops dwc3_gadget_ops = {
1779 .get_frame = dwc3_gadget_get_frame,
1780 .wakeup = dwc3_gadget_wakeup,
1781 .set_selfpowered = dwc3_gadget_set_selfpowered,
1782 .pullup = dwc3_gadget_pullup,
1783 .udc_start = dwc3_gadget_start,
1784 .udc_stop = dwc3_gadget_stop,
1785};
1786
1787/* -------------------------------------------------------------------------- */
1788
6a1e3ef4
FB
1789static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1790 u8 num, u32 direction)
72246da4
FB
1791{
1792 struct dwc3_ep *dep;
6a1e3ef4 1793 u8 i;
72246da4 1794
6a1e3ef4
FB
1795 for (i = 0; i < num; i++) {
1796 u8 epnum = (i << 1) | (!!direction);
72246da4 1797
72246da4 1798 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
734d5a53 1799 if (!dep)
72246da4 1800 return -ENOMEM;
72246da4
FB
1801
1802 dep->dwc = dwc;
1803 dep->number = epnum;
9aa62ae4 1804 dep->direction = !!direction;
72246da4
FB
1805 dwc->eps[epnum] = dep;
1806
1807 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1808 (epnum & 1) ? "in" : "out");
6a1e3ef4 1809
72246da4 1810 dep->endpoint.name = dep->name;
72246da4 1811
73815280 1812 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
653df35e 1813
72246da4 1814 if (epnum == 0 || epnum == 1) {
e117e742 1815 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
6048e4c6 1816 dep->endpoint.maxburst = 1;
72246da4
FB
1817 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1818 if (!epnum)
1819 dwc->gadget.ep0 = &dep->endpoint;
1820 } else {
1821 int ret;
1822
e117e742 1823 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
12d36c16 1824 dep->endpoint.max_streams = 15;
72246da4
FB
1825 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1826 list_add_tail(&dep->endpoint.ep_list,
1827 &dwc->gadget.ep_list);
1828
1829 ret = dwc3_alloc_trb_pool(dep);
25b8ff68 1830 if (ret)
72246da4 1831 return ret;
72246da4 1832 }
25b8ff68 1833
a474d3b7
RB
1834 if (epnum == 0 || epnum == 1) {
1835 dep->endpoint.caps.type_control = true;
1836 } else {
1837 dep->endpoint.caps.type_iso = true;
1838 dep->endpoint.caps.type_bulk = true;
1839 dep->endpoint.caps.type_int = true;
1840 }
1841
1842 dep->endpoint.caps.dir_in = !!direction;
1843 dep->endpoint.caps.dir_out = !direction;
1844
aa3342c8
FB
1845 INIT_LIST_HEAD(&dep->pending_list);
1846 INIT_LIST_HEAD(&dep->started_list);
72246da4
FB
1847 }
1848
1849 return 0;
1850}
1851
6a1e3ef4
FB
1852static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1853{
1854 int ret;
1855
1856 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1857
1858 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1859 if (ret < 0) {
73815280
FB
1860 dwc3_trace(trace_dwc3_gadget,
1861 "failed to allocate OUT endpoints");
6a1e3ef4
FB
1862 return ret;
1863 }
1864
1865 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1866 if (ret < 0) {
73815280
FB
1867 dwc3_trace(trace_dwc3_gadget,
1868 "failed to allocate IN endpoints");
6a1e3ef4
FB
1869 return ret;
1870 }
1871
1872 return 0;
1873}
1874
72246da4
FB
1875static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1876{
1877 struct dwc3_ep *dep;
1878 u8 epnum;
1879
1880 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1881 dep = dwc->eps[epnum];
6a1e3ef4
FB
1882 if (!dep)
1883 continue;
5bf8fae3
GC
1884 /*
1885 * Physical endpoints 0 and 1 are special; they form the
1886 * bi-directional USB endpoint 0.
1887 *
1888 * For those two physical endpoints, we don't allocate a TRB
1889 * pool nor do we add them the endpoints list. Due to that, we
1890 * shouldn't do these two operations otherwise we would end up
1891 * with all sorts of bugs when removing dwc3.ko.
1892 */
1893 if (epnum != 0 && epnum != 1) {
1894 dwc3_free_trb_pool(dep);
72246da4 1895 list_del(&dep->endpoint.ep_list);
5bf8fae3 1896 }
72246da4
FB
1897
1898 kfree(dep);
1899 }
1900}
1901
72246da4 1902/* -------------------------------------------------------------------------- */
e5caff68 1903
e5ba5ec8
PA
1904static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1905 struct dwc3_request *req, struct dwc3_trb *trb,
72246da4
FB
1906 const struct dwc3_event_depevt *event, int status)
1907{
72246da4
FB
1908 unsigned int count;
1909 unsigned int s_pkt = 0;
d6d6ec7b 1910 unsigned int trb_status;
72246da4 1911
2c4cbe6e
FB
1912 trace_dwc3_complete_trb(dep, trb);
1913
e5ba5ec8
PA
1914 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
1915 /*
1916 * We continue despite the error. There is not much we
1917 * can do. If we don't clean it up we loop forever. If
1918 * we skip the TRB then it gets overwritten after a
1919 * while since we use them in a ring buffer. A BUG()
1920 * would help. Lets hope that if this occurs, someone
1921 * fixes the root cause instead of looking away :)
1922 */
1923 dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
1924 dep->name, trb);
1925 count = trb->size & DWC3_TRB_SIZE_MASK;
1926
1927 if (dep->direction) {
1928 if (count) {
1929 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1930 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
ec5e795c
FB
1931 dwc3_trace(trace_dwc3_gadget,
1932 "%s: incomplete IN transfer\n",
e5ba5ec8
PA
1933 dep->name);
1934 /*
1935 * If missed isoc occurred and there is
1936 * no request queued then issue END
1937 * TRANSFER, so that core generates
1938 * next xfernotready and we will issue
1939 * a fresh START TRANSFER.
1940 * If there are still queued request
1941 * then wait, do not issue either END
1942 * or UPDATE TRANSFER, just attach next
aa3342c8 1943 * request in pending_list during
e5ba5ec8
PA
1944 * giveback.If any future queued request
1945 * is successfully transferred then we
1946 * will issue UPDATE TRANSFER for all
aa3342c8 1947 * request in the pending_list.
e5ba5ec8
PA
1948 */
1949 dep->flags |= DWC3_EP_MISSED_ISOC;
1950 } else {
1951 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1952 dep->name);
1953 status = -ECONNRESET;
1954 }
1955 } else {
1956 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1957 }
1958 } else {
1959 if (count && (event->status & DEPEVT_STATUS_SHORT))
1960 s_pkt = 1;
1961 }
1962
1963 /*
1964 * We assume here we will always receive the entire data block
1965 * which we should receive. Meaning, if we program RX to
1966 * receive 4K but we receive only 2K, we assume that's all we
1967 * should receive and we simply bounce the request back to the
1968 * gadget driver for further processing.
1969 */
1970 req->request.actual += req->request.length - count;
1971 if (s_pkt)
1972 return 1;
1973 if ((event->status & DEPEVT_STATUS_LST) &&
1974 (trb->ctrl & (DWC3_TRB_CTRL_LST |
1975 DWC3_TRB_CTRL_HWO)))
1976 return 1;
1977 if ((event->status & DEPEVT_STATUS_IOC) &&
1978 (trb->ctrl & DWC3_TRB_CTRL_IOC))
1979 return 1;
1980 return 0;
1981}
1982
1983static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
1984 const struct dwc3_event_depevt *event, int status)
1985{
1986 struct dwc3_request *req;
1987 struct dwc3_trb *trb;
1988 unsigned int slot;
1989 unsigned int i;
1990 int ret;
1991
72246da4 1992 do {
aa3342c8 1993 req = next_request(&dep->started_list);
ac7bdcc1 1994 if (WARN_ON_ONCE(!req))
d115d705 1995 return 1;
ac7bdcc1 1996
d115d705
VS
1997 i = 0;
1998 do {
53fd8818 1999 slot = req->first_trb_index + i;
36b68aae 2000 if (slot == DWC3_TRB_NUM - 1)
d115d705
VS
2001 slot++;
2002 slot %= DWC3_TRB_NUM;
2003 trb = &dep->trb_pool[slot];
2004
2005 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
2006 event, status);
2007 if (ret)
2008 break;
2009 } while (++i < req->request.num_mapped_sgs);
2010
2011 dwc3_gadget_giveback(dep, req, status);
e5ba5ec8
PA
2012
2013 if (ret)
72246da4 2014 break;
d115d705 2015 } while (1);
72246da4 2016
cdc359dd 2017 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
aa3342c8
FB
2018 list_empty(&dep->started_list)) {
2019 if (list_empty(&dep->pending_list)) {
cdc359dd
PA
2020 /*
2021 * If there is no entry in request list then do
2022 * not issue END TRANSFER now. Just set PENDING
2023 * flag, so that END TRANSFER is issued when an
2024 * entry is added into request list.
2025 */
2026 dep->flags = DWC3_EP_PENDING_REQUEST;
2027 } else {
b992e681 2028 dwc3_stop_active_transfer(dwc, dep->number, true);
cdc359dd
PA
2029 dep->flags = DWC3_EP_ENABLED;
2030 }
7efea86c
PA
2031 return 1;
2032 }
2033
72246da4
FB
2034 return 1;
2035}
2036
2037static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
029d97ff 2038 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
72246da4
FB
2039{
2040 unsigned status = 0;
2041 int clean_busy;
e18b7975
FB
2042 u32 is_xfer_complete;
2043
2044 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
72246da4
FB
2045
2046 if (event->status & DEPEVT_STATUS_BUSERR)
2047 status = -ECONNRESET;
2048
1d046793 2049 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
e18b7975
FB
2050 if (clean_busy && (is_xfer_complete ||
2051 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
72246da4 2052 dep->flags &= ~DWC3_EP_BUSY;
fae2b904
FB
2053
2054 /*
2055 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2056 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2057 */
2058 if (dwc->revision < DWC3_REVISION_183A) {
2059 u32 reg;
2060 int i;
2061
2062 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
348e026f 2063 dep = dwc->eps[i];
fae2b904
FB
2064
2065 if (!(dep->flags & DWC3_EP_ENABLED))
2066 continue;
2067
aa3342c8 2068 if (!list_empty(&dep->started_list))
fae2b904
FB
2069 return;
2070 }
2071
2072 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2073 reg |= dwc->u1u2;
2074 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2075
2076 dwc->u1u2 = 0;
2077 }
8a1a9c9e 2078
e6e709b7 2079 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
8a1a9c9e
FB
2080 int ret;
2081
e6e709b7 2082 ret = __dwc3_gadget_kick_transfer(dep, 0, is_xfer_complete);
8a1a9c9e
FB
2083 if (!ret || ret == -EBUSY)
2084 return;
2085 }
72246da4
FB
2086}
2087
72246da4
FB
2088static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2089 const struct dwc3_event_depevt *event)
2090{
2091 struct dwc3_ep *dep;
2092 u8 epnum = event->endpoint_number;
2093
2094 dep = dwc->eps[epnum];
2095
3336abb5
FB
2096 if (!(dep->flags & DWC3_EP_ENABLED))
2097 return;
2098
72246da4
FB
2099 if (epnum == 0 || epnum == 1) {
2100 dwc3_ep0_interrupt(dwc, event);
2101 return;
2102 }
2103
2104 switch (event->endpoint_event) {
2105 case DWC3_DEPEVT_XFERCOMPLETE:
b4996a86 2106 dep->resource_index = 0;
c2df85ca 2107
16e78db7 2108 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
ec5e795c
FB
2109 dwc3_trace(trace_dwc3_gadget,
2110 "%s is an Isochronous endpoint\n",
72246da4
FB
2111 dep->name);
2112 return;
2113 }
2114
029d97ff 2115 dwc3_endpoint_transfer_complete(dwc, dep, event);
72246da4
FB
2116 break;
2117 case DWC3_DEPEVT_XFERINPROGRESS:
029d97ff 2118 dwc3_endpoint_transfer_complete(dwc, dep, event);
72246da4
FB
2119 break;
2120 case DWC3_DEPEVT_XFERNOTREADY:
16e78db7 2121 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
72246da4
FB
2122 dwc3_gadget_start_isoc(dwc, dep, event);
2123 } else {
6bb4fe12 2124 int active;
72246da4
FB
2125 int ret;
2126
6bb4fe12
FB
2127 active = event->status & DEPEVT_STATUS_TRANSFER_ACTIVE;
2128
73815280 2129 dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
6bb4fe12 2130 dep->name, active ? "Transfer Active"
72246da4
FB
2131 : "Transfer Not Active");
2132
6bb4fe12 2133 ret = __dwc3_gadget_kick_transfer(dep, 0, !active);
72246da4
FB
2134 if (!ret || ret == -EBUSY)
2135 return;
2136
ec5e795c
FB
2137 dwc3_trace(trace_dwc3_gadget,
2138 "%s: failed to kick transfers\n",
72246da4
FB
2139 dep->name);
2140 }
2141
879631aa
FB
2142 break;
2143 case DWC3_DEPEVT_STREAMEVT:
16e78db7 2144 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
879631aa
FB
2145 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2146 dep->name);
2147 return;
2148 }
2149
2150 switch (event->status) {
2151 case DEPEVT_STREAMEVT_FOUND:
73815280
FB
2152 dwc3_trace(trace_dwc3_gadget,
2153 "Stream %d found and started",
879631aa
FB
2154 event->parameters);
2155
2156 break;
2157 case DEPEVT_STREAMEVT_NOTFOUND:
2158 /* FALLTHROUGH */
2159 default:
ec5e795c
FB
2160 dwc3_trace(trace_dwc3_gadget,
2161 "unable to find suitable stream\n");
879631aa 2162 }
72246da4
FB
2163 break;
2164 case DWC3_DEPEVT_RXTXFIFOEVT:
ec5e795c 2165 dwc3_trace(trace_dwc3_gadget, "%s FIFO Overrun\n", dep->name);
72246da4 2166 break;
72246da4 2167 case DWC3_DEPEVT_EPCMDCMPLT:
73815280 2168 dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
72246da4
FB
2169 break;
2170 }
2171}
2172
2173static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2174{
2175 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2176 spin_unlock(&dwc->lock);
2177 dwc->gadget_driver->disconnect(&dwc->gadget);
2178 spin_lock(&dwc->lock);
2179 }
2180}
2181
bc5ba2e0
FB
2182static void dwc3_suspend_gadget(struct dwc3 *dwc)
2183{
73a30bfc 2184 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
bc5ba2e0
FB
2185 spin_unlock(&dwc->lock);
2186 dwc->gadget_driver->suspend(&dwc->gadget);
2187 spin_lock(&dwc->lock);
2188 }
2189}
2190
2191static void dwc3_resume_gadget(struct dwc3 *dwc)
2192{
73a30bfc 2193 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
bc5ba2e0
FB
2194 spin_unlock(&dwc->lock);
2195 dwc->gadget_driver->resume(&dwc->gadget);
5c7b3b02 2196 spin_lock(&dwc->lock);
8e74475b
FB
2197 }
2198}
2199
2200static void dwc3_reset_gadget(struct dwc3 *dwc)
2201{
2202 if (!dwc->gadget_driver)
2203 return;
2204
2205 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2206 spin_unlock(&dwc->lock);
2207 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
bc5ba2e0
FB
2208 spin_lock(&dwc->lock);
2209 }
2210}
2211
b992e681 2212static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
72246da4
FB
2213{
2214 struct dwc3_ep *dep;
2215 struct dwc3_gadget_ep_cmd_params params;
2216 u32 cmd;
2217 int ret;
2218
2219 dep = dwc->eps[epnum];
2220
b4996a86 2221 if (!dep->resource_index)
3daf74d7
PA
2222 return;
2223
57911504
PA
2224 /*
2225 * NOTICE: We are violating what the Databook says about the
2226 * EndTransfer command. Ideally we would _always_ wait for the
2227 * EndTransfer Command Completion IRQ, but that's causing too
2228 * much trouble synchronizing between us and gadget driver.
2229 *
2230 * We have discussed this with the IP Provider and it was
2231 * suggested to giveback all requests here, but give HW some
2232 * extra time to synchronize with the interconnect. We're using
dc93b41a 2233 * an arbitrary 100us delay for that.
57911504
PA
2234 *
2235 * Note also that a similar handling was tested by Synopsys
2236 * (thanks a lot Paul) and nothing bad has come out of it.
2237 * In short, what we're doing is:
2238 *
2239 * - Issue EndTransfer WITH CMDIOC bit set
2240 * - Wait 100us
2241 */
2242
3daf74d7 2243 cmd = DWC3_DEPCMD_ENDTRANSFER;
b992e681
PZ
2244 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2245 cmd |= DWC3_DEPCMD_CMDIOC;
b4996a86 2246 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
3daf74d7
PA
2247 memset(&params, 0, sizeof(params));
2248 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
2249 WARN_ON_ONCE(ret);
b4996a86 2250 dep->resource_index = 0;
041d81f4 2251 dep->flags &= ~DWC3_EP_BUSY;
57911504 2252 udelay(100);
72246da4
FB
2253}
2254
2255static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2256{
2257 u32 epnum;
2258
2259 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2260 struct dwc3_ep *dep;
2261
2262 dep = dwc->eps[epnum];
6a1e3ef4
FB
2263 if (!dep)
2264 continue;
2265
72246da4
FB
2266 if (!(dep->flags & DWC3_EP_ENABLED))
2267 continue;
2268
624407f9 2269 dwc3_remove_requests(dwc, dep);
72246da4
FB
2270 }
2271}
2272
2273static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2274{
2275 u32 epnum;
2276
2277 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2278 struct dwc3_ep *dep;
72246da4
FB
2279 int ret;
2280
2281 dep = dwc->eps[epnum];
6a1e3ef4
FB
2282 if (!dep)
2283 continue;
72246da4
FB
2284
2285 if (!(dep->flags & DWC3_EP_STALL))
2286 continue;
2287
2288 dep->flags &= ~DWC3_EP_STALL;
2289
50c763f8 2290 ret = dwc3_send_clear_stall_ep_cmd(dep);
72246da4
FB
2291 WARN_ON_ONCE(ret);
2292 }
2293}
2294
2295static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2296{
c4430a26
FB
2297 int reg;
2298
72246da4
FB
2299 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2300 reg &= ~DWC3_DCTL_INITU1ENA;
2301 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2302
2303 reg &= ~DWC3_DCTL_INITU2ENA;
2304 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
72246da4 2305
72246da4
FB
2306 dwc3_disconnect_gadget(dwc);
2307
2308 dwc->gadget.speed = USB_SPEED_UNKNOWN;
df62df56 2309 dwc->setup_packet_pending = false;
06a374ed 2310 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
72246da4
FB
2311}
2312
72246da4
FB
2313static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2314{
2315 u32 reg;
2316
df62df56
FB
2317 /*
2318 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2319 * would cause a missing Disconnect Event if there's a
2320 * pending Setup Packet in the FIFO.
2321 *
2322 * There's no suggested workaround on the official Bug
2323 * report, which states that "unless the driver/application
2324 * is doing any special handling of a disconnect event,
2325 * there is no functional issue".
2326 *
2327 * Unfortunately, it turns out that we _do_ some special
2328 * handling of a disconnect event, namely complete all
2329 * pending transfers, notify gadget driver of the
2330 * disconnection, and so on.
2331 *
2332 * Our suggested workaround is to follow the Disconnect
2333 * Event steps here, instead, based on a setup_packet_pending
b5d335e5
FB
2334 * flag. Such flag gets set whenever we have a SETUP_PENDING
2335 * status for EP0 TRBs and gets cleared on XferComplete for the
df62df56
FB
2336 * same endpoint.
2337 *
2338 * Refers to:
2339 *
2340 * STAR#9000466709: RTL: Device : Disconnect event not
2341 * generated if setup packet pending in FIFO
2342 */
2343 if (dwc->revision < DWC3_REVISION_188A) {
2344 if (dwc->setup_packet_pending)
2345 dwc3_gadget_disconnect_interrupt(dwc);
2346 }
2347
8e74475b 2348 dwc3_reset_gadget(dwc);
72246da4
FB
2349
2350 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2351 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2352 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
3b637367 2353 dwc->test_mode = false;
72246da4
FB
2354
2355 dwc3_stop_active_transfers(dwc);
2356 dwc3_clear_stall_all_ep(dwc);
2357
2358 /* Reset device address to zero */
2359 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2360 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2361 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
72246da4
FB
2362}
2363
2364static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2365{
2366 u32 reg;
2367 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2368
2369 /*
2370 * We change the clock only at SS but I dunno why I would want to do
2371 * this. Maybe it becomes part of the power saving plan.
2372 */
2373
ee5cd41c
JY
2374 if ((speed != DWC3_DSTS_SUPERSPEED) &&
2375 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
72246da4
FB
2376 return;
2377
2378 /*
2379 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2380 * each time on Connect Done.
2381 */
2382 if (!usb30_clock)
2383 return;
2384
2385 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2386 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2387 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2388}
2389
72246da4
FB
2390static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2391{
72246da4
FB
2392 struct dwc3_ep *dep;
2393 int ret;
2394 u32 reg;
2395 u8 speed;
2396
72246da4
FB
2397 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2398 speed = reg & DWC3_DSTS_CONNECTSPD;
2399 dwc->speed = speed;
2400
2401 dwc3_update_ram_clk_sel(dwc, speed);
2402
2403 switch (speed) {
7580862b
JY
2404 case DWC3_DCFG_SUPERSPEED_PLUS:
2405 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2406 dwc->gadget.ep0->maxpacket = 512;
2407 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2408 break;
72246da4 2409 case DWC3_DCFG_SUPERSPEED:
05870c5b
FB
2410 /*
2411 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2412 * would cause a missing USB3 Reset event.
2413 *
2414 * In such situations, we should force a USB3 Reset
2415 * event by calling our dwc3_gadget_reset_interrupt()
2416 * routine.
2417 *
2418 * Refers to:
2419 *
2420 * STAR#9000483510: RTL: SS : USB3 reset event may
2421 * not be generated always when the link enters poll
2422 */
2423 if (dwc->revision < DWC3_REVISION_190A)
2424 dwc3_gadget_reset_interrupt(dwc);
2425
72246da4
FB
2426 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2427 dwc->gadget.ep0->maxpacket = 512;
2428 dwc->gadget.speed = USB_SPEED_SUPER;
2429 break;
2430 case DWC3_DCFG_HIGHSPEED:
2431 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2432 dwc->gadget.ep0->maxpacket = 64;
2433 dwc->gadget.speed = USB_SPEED_HIGH;
2434 break;
2435 case DWC3_DCFG_FULLSPEED2:
2436 case DWC3_DCFG_FULLSPEED1:
2437 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2438 dwc->gadget.ep0->maxpacket = 64;
2439 dwc->gadget.speed = USB_SPEED_FULL;
2440 break;
2441 case DWC3_DCFG_LOWSPEED:
2442 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2443 dwc->gadget.ep0->maxpacket = 8;
2444 dwc->gadget.speed = USB_SPEED_LOW;
2445 break;
2446 }
2447
2b758350
PA
2448 /* Enable USB2 LPM Capability */
2449
ee5cd41c
JY
2450 if ((dwc->revision > DWC3_REVISION_194A) &&
2451 (speed != DWC3_DCFG_SUPERSPEED) &&
2452 (speed != DWC3_DCFG_SUPERSPEED_PLUS)) {
2b758350
PA
2453 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2454 reg |= DWC3_DCFG_LPM_CAP;
2455 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2456
2457 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2458 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2459
460d098c 2460 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
2b758350 2461
80caf7d2
HR
2462 /*
2463 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2464 * DCFG.LPMCap is set, core responses with an ACK and the
2465 * BESL value in the LPM token is less than or equal to LPM
2466 * NYET threshold.
2467 */
2468 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2469 && dwc->has_lpm_erratum,
2470 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2471
2472 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2473 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2474
356363bf
FB
2475 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2476 } else {
2477 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2478 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2b758350
PA
2479 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2480 }
2481
72246da4 2482 dep = dwc->eps[0];
265b70a7
PZ
2483 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2484 false);
72246da4
FB
2485 if (ret) {
2486 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2487 return;
2488 }
2489
2490 dep = dwc->eps[1];
265b70a7
PZ
2491 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2492 false);
72246da4
FB
2493 if (ret) {
2494 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2495 return;
2496 }
2497
2498 /*
2499 * Configure PHY via GUSB3PIPECTLn if required.
2500 *
2501 * Update GTXFIFOSIZn
2502 *
2503 * In both cases reset values should be sufficient.
2504 */
2505}
2506
2507static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2508{
72246da4
FB
2509 /*
2510 * TODO take core out of low power mode when that's
2511 * implemented.
2512 */
2513
ad14d4e0
JL
2514 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2515 spin_unlock(&dwc->lock);
2516 dwc->gadget_driver->resume(&dwc->gadget);
2517 spin_lock(&dwc->lock);
2518 }
72246da4
FB
2519}
2520
2521static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2522 unsigned int evtinfo)
2523{
fae2b904 2524 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
0b0cc1cd
FB
2525 unsigned int pwropt;
2526
2527 /*
2528 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2529 * Hibernation mode enabled which would show up when device detects
2530 * host-initiated U3 exit.
2531 *
2532 * In that case, device will generate a Link State Change Interrupt
2533 * from U3 to RESUME which is only necessary if Hibernation is
2534 * configured in.
2535 *
2536 * There are no functional changes due to such spurious event and we
2537 * just need to ignore it.
2538 *
2539 * Refers to:
2540 *
2541 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2542 * operational mode
2543 */
2544 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2545 if ((dwc->revision < DWC3_REVISION_250A) &&
2546 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2547 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2548 (next == DWC3_LINK_STATE_RESUME)) {
73815280
FB
2549 dwc3_trace(trace_dwc3_gadget,
2550 "ignoring transition U3 -> Resume");
0b0cc1cd
FB
2551 return;
2552 }
2553 }
fae2b904
FB
2554
2555 /*
2556 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2557 * on the link partner, the USB session might do multiple entry/exit
2558 * of low power states before a transfer takes place.
2559 *
2560 * Due to this problem, we might experience lower throughput. The
2561 * suggested workaround is to disable DCTL[12:9] bits if we're
2562 * transitioning from U1/U2 to U0 and enable those bits again
2563 * after a transfer completes and there are no pending transfers
2564 * on any of the enabled endpoints.
2565 *
2566 * This is the first half of that workaround.
2567 *
2568 * Refers to:
2569 *
2570 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2571 * core send LGO_Ux entering U0
2572 */
2573 if (dwc->revision < DWC3_REVISION_183A) {
2574 if (next == DWC3_LINK_STATE_U0) {
2575 u32 u1u2;
2576 u32 reg;
2577
2578 switch (dwc->link_state) {
2579 case DWC3_LINK_STATE_U1:
2580 case DWC3_LINK_STATE_U2:
2581 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2582 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2583 | DWC3_DCTL_ACCEPTU2ENA
2584 | DWC3_DCTL_INITU1ENA
2585 | DWC3_DCTL_ACCEPTU1ENA);
2586
2587 if (!dwc->u1u2)
2588 dwc->u1u2 = reg & u1u2;
2589
2590 reg &= ~u1u2;
2591
2592 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2593 break;
2594 default:
2595 /* do nothing */
2596 break;
2597 }
2598 }
2599 }
2600
bc5ba2e0
FB
2601 switch (next) {
2602 case DWC3_LINK_STATE_U1:
2603 if (dwc->speed == USB_SPEED_SUPER)
2604 dwc3_suspend_gadget(dwc);
2605 break;
2606 case DWC3_LINK_STATE_U2:
2607 case DWC3_LINK_STATE_U3:
2608 dwc3_suspend_gadget(dwc);
2609 break;
2610 case DWC3_LINK_STATE_RESUME:
2611 dwc3_resume_gadget(dwc);
2612 break;
2613 default:
2614 /* do nothing */
2615 break;
2616 }
2617
e57ebc1d 2618 dwc->link_state = next;
72246da4
FB
2619}
2620
e1dadd3b
FB
2621static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2622 unsigned int evtinfo)
2623{
2624 unsigned int is_ss = evtinfo & BIT(4);
2625
2626 /**
2627 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2628 * have a known issue which can cause USB CV TD.9.23 to fail
2629 * randomly.
2630 *
2631 * Because of this issue, core could generate bogus hibernation
2632 * events which SW needs to ignore.
2633 *
2634 * Refers to:
2635 *
2636 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2637 * Device Fallback from SuperSpeed
2638 */
2639 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2640 return;
2641
2642 /* enter hibernation here */
2643}
2644
72246da4
FB
2645static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2646 const struct dwc3_event_devt *event)
2647{
2648 switch (event->type) {
2649 case DWC3_DEVICE_EVENT_DISCONNECT:
2650 dwc3_gadget_disconnect_interrupt(dwc);
2651 break;
2652 case DWC3_DEVICE_EVENT_RESET:
2653 dwc3_gadget_reset_interrupt(dwc);
2654 break;
2655 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2656 dwc3_gadget_conndone_interrupt(dwc);
2657 break;
2658 case DWC3_DEVICE_EVENT_WAKEUP:
2659 dwc3_gadget_wakeup_interrupt(dwc);
2660 break;
e1dadd3b
FB
2661 case DWC3_DEVICE_EVENT_HIBER_REQ:
2662 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2663 "unexpected hibernation event\n"))
2664 break;
2665
2666 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2667 break;
72246da4
FB
2668 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2669 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2670 break;
2671 case DWC3_DEVICE_EVENT_EOPF:
73815280 2672 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
72246da4
FB
2673 break;
2674 case DWC3_DEVICE_EVENT_SOF:
73815280 2675 dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
72246da4
FB
2676 break;
2677 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
73815280 2678 dwc3_trace(trace_dwc3_gadget, "Erratic Error");
72246da4
FB
2679 break;
2680 case DWC3_DEVICE_EVENT_CMD_CMPL:
73815280 2681 dwc3_trace(trace_dwc3_gadget, "Command Complete");
72246da4
FB
2682 break;
2683 case DWC3_DEVICE_EVENT_OVERFLOW:
73815280 2684 dwc3_trace(trace_dwc3_gadget, "Overflow");
72246da4
FB
2685 break;
2686 default:
e9f2aa87 2687 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
72246da4
FB
2688 }
2689}
2690
2691static void dwc3_process_event_entry(struct dwc3 *dwc,
2692 const union dwc3_event *event)
2693{
2c4cbe6e
FB
2694 trace_dwc3_event(event->raw);
2695
72246da4
FB
2696 /* Endpoint IRQ, handle it and return early */
2697 if (event->type.is_devspec == 0) {
2698 /* depevt */
2699 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2700 }
2701
2702 switch (event->type.type) {
2703 case DWC3_EVENT_TYPE_DEV:
2704 dwc3_gadget_interrupt(dwc, &event->devt);
2705 break;
2706 /* REVISIT what to do with Carkit and I2C events ? */
2707 default:
2708 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2709 }
2710}
2711
dea520a4 2712static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
b15a762f 2713{
dea520a4 2714 struct dwc3 *dwc = evt->dwc;
b15a762f 2715 irqreturn_t ret = IRQ_NONE;
f42f2447 2716 int left;
e8adfc30 2717 u32 reg;
b15a762f 2718
f42f2447 2719 left = evt->count;
b15a762f 2720
f42f2447
FB
2721 if (!(evt->flags & DWC3_EVENT_PENDING))
2722 return IRQ_NONE;
b15a762f 2723
f42f2447
FB
2724 while (left > 0) {
2725 union dwc3_event event;
b15a762f 2726
f42f2447 2727 event.raw = *(u32 *) (evt->buf + evt->lpos);
b15a762f 2728
f42f2447 2729 dwc3_process_event_entry(dwc, &event);
b15a762f 2730
f42f2447
FB
2731 /*
2732 * FIXME we wrap around correctly to the next entry as
2733 * almost all entries are 4 bytes in size. There is one
2734 * entry which has 12 bytes which is a regular entry
2735 * followed by 8 bytes data. ATM I don't know how
2736 * things are organized if we get next to the a
2737 * boundary so I worry about that once we try to handle
2738 * that.
2739 */
2740 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2741 left -= 4;
b15a762f 2742
660e9bde 2743 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
f42f2447 2744 }
b15a762f 2745
f42f2447
FB
2746 evt->count = 0;
2747 evt->flags &= ~DWC3_EVENT_PENDING;
2748 ret = IRQ_HANDLED;
b15a762f 2749
f42f2447 2750 /* Unmask interrupt */
660e9bde 2751 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
f42f2447 2752 reg &= ~DWC3_GEVNTSIZ_INTMASK;
660e9bde 2753 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
b15a762f 2754
f42f2447
FB
2755 return ret;
2756}
e8adfc30 2757
dea520a4 2758static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
f42f2447 2759{
dea520a4
FB
2760 struct dwc3_event_buffer *evt = _evt;
2761 struct dwc3 *dwc = evt->dwc;
e5f68b4a 2762 unsigned long flags;
f42f2447 2763 irqreturn_t ret = IRQ_NONE;
f42f2447 2764
e5f68b4a 2765 spin_lock_irqsave(&dwc->lock, flags);
dea520a4 2766 ret = dwc3_process_event_buf(evt);
e5f68b4a 2767 spin_unlock_irqrestore(&dwc->lock, flags);
b15a762f
FB
2768
2769 return ret;
2770}
2771
dea520a4 2772static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
72246da4 2773{
dea520a4 2774 struct dwc3 *dwc = evt->dwc;
72246da4 2775 u32 count;
e8adfc30 2776 u32 reg;
72246da4 2777
660e9bde 2778 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
72246da4
FB
2779 count &= DWC3_GEVNTCOUNT_MASK;
2780 if (!count)
2781 return IRQ_NONE;
2782
b15a762f
FB
2783 evt->count = count;
2784 evt->flags |= DWC3_EVENT_PENDING;
72246da4 2785
e8adfc30 2786 /* Mask interrupt */
660e9bde 2787 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
e8adfc30 2788 reg |= DWC3_GEVNTSIZ_INTMASK;
660e9bde 2789 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
e8adfc30 2790
b15a762f 2791 return IRQ_WAKE_THREAD;
72246da4
FB
2792}
2793
dea520a4 2794static irqreturn_t dwc3_interrupt(int irq, void *_evt)
72246da4 2795{
dea520a4 2796 struct dwc3_event_buffer *evt = _evt;
72246da4 2797
dea520a4 2798 return dwc3_check_event_buf(evt);
72246da4
FB
2799}
2800
2801/**
2802 * dwc3_gadget_init - Initializes gadget related registers
1d046793 2803 * @dwc: pointer to our controller context structure
72246da4
FB
2804 *
2805 * Returns 0 on success otherwise negative errno.
2806 */
41ac7b3a 2807int dwc3_gadget_init(struct dwc3 *dwc)
72246da4 2808{
72246da4 2809 int ret;
72246da4
FB
2810
2811 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2812 &dwc->ctrl_req_addr, GFP_KERNEL);
2813 if (!dwc->ctrl_req) {
2814 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2815 ret = -ENOMEM;
2816 goto err0;
2817 }
2818
2abd9d5f 2819 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
72246da4
FB
2820 &dwc->ep0_trb_addr, GFP_KERNEL);
2821 if (!dwc->ep0_trb) {
2822 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2823 ret = -ENOMEM;
2824 goto err1;
2825 }
2826
3ef35faf 2827 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
72246da4 2828 if (!dwc->setup_buf) {
72246da4
FB
2829 ret = -ENOMEM;
2830 goto err2;
2831 }
2832
5812b1c2 2833 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
3ef35faf
FB
2834 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2835 GFP_KERNEL);
5812b1c2
FB
2836 if (!dwc->ep0_bounce) {
2837 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2838 ret = -ENOMEM;
2839 goto err3;
2840 }
2841
04c03d10
FB
2842 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
2843 if (!dwc->zlp_buf) {
2844 ret = -ENOMEM;
2845 goto err4;
2846 }
2847
72246da4 2848 dwc->gadget.ops = &dwc3_gadget_ops;
72246da4 2849 dwc->gadget.speed = USB_SPEED_UNKNOWN;
eeb720fb 2850 dwc->gadget.sg_supported = true;
72246da4 2851 dwc->gadget.name = "dwc3-gadget";
6a4290cc 2852 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
72246da4 2853
b9e51b2b
BM
2854 /*
2855 * FIXME We might be setting max_speed to <SUPER, however versions
2856 * <2.20a of dwc3 have an issue with metastability (documented
2857 * elsewhere in this driver) which tells us we can't set max speed to
2858 * anything lower than SUPER.
2859 *
2860 * Because gadget.max_speed is only used by composite.c and function
2861 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
2862 * to happen so we avoid sending SuperSpeed Capability descriptor
2863 * together with our BOS descriptor as that could confuse host into
2864 * thinking we can handle super speed.
2865 *
2866 * Note that, in fact, we won't even support GetBOS requests when speed
2867 * is less than super speed because we don't have means, yet, to tell
2868 * composite.c that we are USB 2.0 + LPM ECN.
2869 */
2870 if (dwc->revision < DWC3_REVISION_220A)
2871 dwc3_trace(trace_dwc3_gadget,
2872 "Changing max_speed on rev %08x\n",
2873 dwc->revision);
2874
2875 dwc->gadget.max_speed = dwc->maximum_speed;
2876
a4b9d94b
DC
2877 /*
2878 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2879 * on ep out.
2880 */
2881 dwc->gadget.quirk_ep_out_aligned_size = true;
2882
72246da4
FB
2883 /*
2884 * REVISIT: Here we should clear all pending IRQs to be
2885 * sure we're starting from a well known location.
2886 */
2887
2888 ret = dwc3_gadget_init_endpoints(dwc);
2889 if (ret)
04c03d10 2890 goto err5;
72246da4 2891
72246da4
FB
2892 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
2893 if (ret) {
2894 dev_err(dwc->dev, "failed to register udc\n");
04c03d10 2895 goto err5;
72246da4
FB
2896 }
2897
2898 return 0;
2899
04c03d10
FB
2900err5:
2901 kfree(dwc->zlp_buf);
2902
5812b1c2 2903err4:
e1f80467 2904 dwc3_gadget_free_endpoints(dwc);
3ef35faf
FB
2905 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2906 dwc->ep0_bounce, dwc->ep0_bounce_addr);
5812b1c2 2907
72246da4 2908err3:
0fc9a1be 2909 kfree(dwc->setup_buf);
72246da4
FB
2910
2911err2:
2912 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2913 dwc->ep0_trb, dwc->ep0_trb_addr);
2914
2915err1:
2916 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2917 dwc->ctrl_req, dwc->ctrl_req_addr);
2918
2919err0:
2920 return ret;
2921}
2922
7415f17c
FB
2923/* -------------------------------------------------------------------------- */
2924
72246da4
FB
2925void dwc3_gadget_exit(struct dwc3 *dwc)
2926{
72246da4 2927 usb_del_gadget_udc(&dwc->gadget);
72246da4 2928
72246da4
FB
2929 dwc3_gadget_free_endpoints(dwc);
2930
3ef35faf
FB
2931 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
2932 dwc->ep0_bounce, dwc->ep0_bounce_addr);
5812b1c2 2933
0fc9a1be 2934 kfree(dwc->setup_buf);
04c03d10 2935 kfree(dwc->zlp_buf);
72246da4
FB
2936
2937 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
2938 dwc->ep0_trb, dwc->ep0_trb_addr);
2939
2940 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2941 dwc->ctrl_req, dwc->ctrl_req_addr);
72246da4 2942}
7415f17c 2943
0b0231aa 2944int dwc3_gadget_suspend(struct dwc3 *dwc)
7415f17c 2945{
9772b47a
RQ
2946 if (!dwc->gadget_driver)
2947 return 0;
2948
7b2a0368 2949 if (dwc->pullups_connected) {
7415f17c 2950 dwc3_gadget_disable_irq(dwc);
7b2a0368
FB
2951 dwc3_gadget_run_stop(dwc, true, true);
2952 }
7415f17c 2953
7415f17c
FB
2954 __dwc3_gadget_ep_disable(dwc->eps[0]);
2955 __dwc3_gadget_ep_disable(dwc->eps[1]);
2956
2957 dwc->dcfg = dwc3_readl(dwc->regs, DWC3_DCFG);
2958
2959 return 0;
2960}
2961
2962int dwc3_gadget_resume(struct dwc3 *dwc)
2963{
2964 struct dwc3_ep *dep;
2965 int ret;
2966
9772b47a
RQ
2967 if (!dwc->gadget_driver)
2968 return 0;
2969
7415f17c
FB
2970 /* Start with SuperSpeed Default */
2971 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2972
2973 dep = dwc->eps[0];
265b70a7
PZ
2974 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
2975 false);
7415f17c
FB
2976 if (ret)
2977 goto err0;
2978
2979 dep = dwc->eps[1];
265b70a7
PZ
2980 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
2981 false);
7415f17c
FB
2982 if (ret)
2983 goto err1;
2984
2985 /* begin to receive SETUP packets */
2986 dwc->ep0state = EP0_SETUP_PHASE;
2987 dwc3_ep0_out_start(dwc);
2988
2989 dwc3_writel(dwc->regs, DWC3_DCFG, dwc->dcfg);
2990
0b0231aa
FB
2991 if (dwc->pullups_connected) {
2992 dwc3_gadget_enable_irq(dwc);
2993 dwc3_gadget_run_stop(dwc, true, false);
2994 }
2995
7415f17c
FB
2996 return 0;
2997
2998err1:
2999 __dwc3_gadget_ep_disable(dwc->eps[0]);
3000
3001err0:
3002 return ret;
3003}