]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/usb/gadget/pxa27x_udc.c
USB: UHCI queue: use usb_endpoint_type()
[mirror_ubuntu-artful-kernel.git] / drivers / usb / gadget / pxa27x_udc.c
CommitLineData
d75379a5
RJ
1/*
2 * Handles the Intel 27x USB Device Controller (UDC)
3 *
4 * Inspired by original driver by Frank Becker, David Brownell, and others.
5 * Copyright (C) 2008 Robert Jarzmik
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 *
21 */
22#include <linux/module.h>
23#include <linux/kernel.h>
24#include <linux/types.h>
d75379a5
RJ
25#include <linux/errno.h>
26#include <linux/platform_device.h>
27#include <linux/delay.h>
28#include <linux/list.h>
29#include <linux/interrupt.h>
30#include <linux/proc_fs.h>
31#include <linux/clk.h>
32#include <linux/irq.h>
eb507025 33#include <linux/gpio.h>
d75379a5
RJ
34
35#include <asm/byteorder.h>
a09e64fb 36#include <mach/hardware.h>
d75379a5
RJ
37
38#include <linux/usb.h>
39#include <linux/usb/ch9.h>
40#include <linux/usb/gadget.h>
a09e64fb
RK
41#include <mach/pxa2xx-regs.h> /* FIXME: for PSSR */
42#include <mach/udc.h>
d75379a5
RJ
43
44#include "pxa27x_udc.h"
45
46/*
47 * This driver handles the USB Device Controller (UDC) in Intel's PXA 27x
48 * series processors.
49 *
50 * Such controller drivers work with a gadget driver. The gadget driver
51 * returns descriptors, implements configuration and data protocols used
52 * by the host to interact with this device, and allocates endpoints to
53 * the different protocol interfaces. The controller driver virtualizes
54 * usb hardware so that the gadget drivers will be more portable.
55 *
56 * This UDC hardware wants to implement a bit too much USB protocol. The
57 * biggest issues are: that the endpoints have to be set up before the
58 * controller can be enabled (minor, and not uncommon); and each endpoint
59 * can only have one configuration, interface and alternative interface
60 * number (major, and very unusual). Once set up, these cannot be changed
61 * without a controller reset.
62 *
63 * The workaround is to setup all combinations necessary for the gadgets which
64 * will work with this driver. This is done in pxa_udc structure, statically.
65 * See pxa_udc, udc_usb_ep versus pxa_ep, and matching function find_pxa_ep.
66 * (You could modify this if needed. Some drivers have a "fifo_mode" module
67 * parameter to facilitate such changes.)
68 *
69 * The combinations have been tested with these gadgets :
70 * - zero gadget
71 * - file storage gadget
72 * - ether gadget
73 *
74 * The driver doesn't use DMA, only IO access and IRQ callbacks. No use is
75 * made of UDC's double buffering either. USB "On-The-Go" is not implemented.
76 *
77 * All the requests are handled the same way :
78 * - the drivers tries to handle the request directly to the IO
79 * - if the IO fifo is not big enough, the remaining is send/received in
80 * interrupt handling.
81 */
82
83#define DRIVER_VERSION "2008-04-18"
84#define DRIVER_DESC "PXA 27x USB Device Controller driver"
85
86static const char driver_name[] = "pxa27x_udc";
87static struct pxa_udc *the_controller;
88
89static void handle_ep(struct pxa_ep *ep);
90
91/*
92 * Debug filesystem
93 */
94#ifdef CONFIG_USB_GADGET_DEBUG_FS
95
96#include <linux/debugfs.h>
97#include <linux/uaccess.h>
98#include <linux/seq_file.h>
99
100static int state_dbg_show(struct seq_file *s, void *p)
101{
102 struct pxa_udc *udc = s->private;
103 int pos = 0, ret;
104 u32 tmp;
105
106 ret = -ENODEV;
107 if (!udc->driver)
108 goto out;
109
110 /* basic device status */
111 pos += seq_printf(s, DRIVER_DESC "\n"
112 "%s version: %s\nGadget driver: %s\n",
113 driver_name, DRIVER_VERSION,
114 udc->driver ? udc->driver->driver.name : "(none)");
115
116 tmp = udc_readl(udc, UDCCR);
117 pos += seq_printf(s,
118 "udccr=0x%0x(%s%s%s%s%s%s%s%s%s%s), "
119 "con=%d,inter=%d,altinter=%d\n", tmp,
120 (tmp & UDCCR_OEN) ? " oen":"",
121 (tmp & UDCCR_AALTHNP) ? " aalthnp":"",
122 (tmp & UDCCR_AHNP) ? " rem" : "",
123 (tmp & UDCCR_BHNP) ? " rstir" : "",
124 (tmp & UDCCR_DWRE) ? " dwre" : "",
125 (tmp & UDCCR_SMAC) ? " smac" : "",
126 (tmp & UDCCR_EMCE) ? " emce" : "",
127 (tmp & UDCCR_UDR) ? " udr" : "",
128 (tmp & UDCCR_UDA) ? " uda" : "",
129 (tmp & UDCCR_UDE) ? " ude" : "",
130 (tmp & UDCCR_ACN) >> UDCCR_ACN_S,
131 (tmp & UDCCR_AIN) >> UDCCR_AIN_S,
132 (tmp & UDCCR_AAISN) >> UDCCR_AAISN_S);
133 /* registers for device and ep0 */
134 pos += seq_printf(s, "udcicr0=0x%08x udcicr1=0x%08x\n",
135 udc_readl(udc, UDCICR0), udc_readl(udc, UDCICR1));
136 pos += seq_printf(s, "udcisr0=0x%08x udcisr1=0x%08x\n",
137 udc_readl(udc, UDCISR0), udc_readl(udc, UDCISR1));
138 pos += seq_printf(s, "udcfnr=%d\n", udc_readl(udc, UDCFNR));
139 pos += seq_printf(s, "irqs: reset=%lu, suspend=%lu, resume=%lu, "
140 "reconfig=%lu\n",
141 udc->stats.irqs_reset, udc->stats.irqs_suspend,
142 udc->stats.irqs_resume, udc->stats.irqs_reconfig);
143
144 ret = 0;
145out:
146 return ret;
147}
148
149static int queues_dbg_show(struct seq_file *s, void *p)
150{
151 struct pxa_udc *udc = s->private;
152 struct pxa_ep *ep;
153 struct pxa27x_request *req;
154 int pos = 0, i, maxpkt, ret;
155
156 ret = -ENODEV;
157 if (!udc->driver)
158 goto out;
159
160 /* dump endpoint queues */
161 for (i = 0; i < NR_PXA_ENDPOINTS; i++) {
162 ep = &udc->pxa_ep[i];
163 maxpkt = ep->fifo_size;
164 pos += seq_printf(s, "%-12s max_pkt=%d %s\n",
165 EPNAME(ep), maxpkt, "pio");
166
167 if (list_empty(&ep->queue)) {
168 pos += seq_printf(s, "\t(nothing queued)\n");
169 continue;
170 }
171
172 list_for_each_entry(req, &ep->queue, queue) {
173 pos += seq_printf(s, "\treq %p len %d/%d buf %p\n",
174 &req->req, req->req.actual,
175 req->req.length, req->req.buf);
176 }
177 }
178
179 ret = 0;
180out:
181 return ret;
182}
183
184static int eps_dbg_show(struct seq_file *s, void *p)
185{
186 struct pxa_udc *udc = s->private;
187 struct pxa_ep *ep;
188 int pos = 0, i, ret;
189 u32 tmp;
190
191 ret = -ENODEV;
192 if (!udc->driver)
193 goto out;
194
195 ep = &udc->pxa_ep[0];
196 tmp = udc_ep_readl(ep, UDCCSR);
197 pos += seq_printf(s, "udccsr0=0x%03x(%s%s%s%s%s%s%s)\n", tmp,
198 (tmp & UDCCSR0_SA) ? " sa" : "",
199 (tmp & UDCCSR0_RNE) ? " rne" : "",
200 (tmp & UDCCSR0_FST) ? " fst" : "",
201 (tmp & UDCCSR0_SST) ? " sst" : "",
202 (tmp & UDCCSR0_DME) ? " dme" : "",
203 (tmp & UDCCSR0_IPR) ? " ipr" : "",
204 (tmp & UDCCSR0_OPC) ? " opc" : "");
205 for (i = 0; i < NR_PXA_ENDPOINTS; i++) {
206 ep = &udc->pxa_ep[i];
207 tmp = i? udc_ep_readl(ep, UDCCR) : udc_readl(udc, UDCCR);
208 pos += seq_printf(s, "%-12s: "
209 "IN %lu(%lu reqs), OUT %lu(%lu reqs), "
210 "irqs=%lu, udccr=0x%08x, udccsr=0x%03x, "
211 "udcbcr=%d\n",
212 EPNAME(ep),
213 ep->stats.in_bytes, ep->stats.in_ops,
214 ep->stats.out_bytes, ep->stats.out_ops,
215 ep->stats.irqs,
216 tmp, udc_ep_readl(ep, UDCCSR),
217 udc_ep_readl(ep, UDCBCR));
218 }
219
220 ret = 0;
221out:
222 return ret;
223}
224
225static int eps_dbg_open(struct inode *inode, struct file *file)
226{
227 return single_open(file, eps_dbg_show, inode->i_private);
228}
229
230static int queues_dbg_open(struct inode *inode, struct file *file)
231{
232 return single_open(file, queues_dbg_show, inode->i_private);
233}
234
235static int state_dbg_open(struct inode *inode, struct file *file)
236{
237 return single_open(file, state_dbg_show, inode->i_private);
238}
239
240static const struct file_operations state_dbg_fops = {
241 .owner = THIS_MODULE,
242 .open = state_dbg_open,
243 .llseek = seq_lseek,
244 .read = seq_read,
245 .release = single_release,
246};
247
248static const struct file_operations queues_dbg_fops = {
249 .owner = THIS_MODULE,
250 .open = queues_dbg_open,
251 .llseek = seq_lseek,
252 .read = seq_read,
253 .release = single_release,
254};
255
256static const struct file_operations eps_dbg_fops = {
257 .owner = THIS_MODULE,
258 .open = eps_dbg_open,
259 .llseek = seq_lseek,
260 .read = seq_read,
261 .release = single_release,
262};
263
264static void pxa_init_debugfs(struct pxa_udc *udc)
265{
266 struct dentry *root, *state, *queues, *eps;
267
268 root = debugfs_create_dir(udc->gadget.name, NULL);
269 if (IS_ERR(root) || !root)
270 goto err_root;
271
272 state = debugfs_create_file("udcstate", 0400, root, udc,
273 &state_dbg_fops);
274 if (!state)
275 goto err_state;
276 queues = debugfs_create_file("queues", 0400, root, udc,
277 &queues_dbg_fops);
278 if (!queues)
279 goto err_queues;
280 eps = debugfs_create_file("epstate", 0400, root, udc,
281 &eps_dbg_fops);
00185a60 282 if (!eps)
d75379a5
RJ
283 goto err_eps;
284
285 udc->debugfs_root = root;
286 udc->debugfs_state = state;
287 udc->debugfs_queues = queues;
288 udc->debugfs_eps = eps;
289 return;
290err_eps:
291 debugfs_remove(eps);
292err_queues:
293 debugfs_remove(queues);
294err_state:
295 debugfs_remove(root);
296err_root:
297 dev_err(udc->dev, "debugfs is not available\n");
298}
299
300static void pxa_cleanup_debugfs(struct pxa_udc *udc)
301{
302 debugfs_remove(udc->debugfs_eps);
303 debugfs_remove(udc->debugfs_queues);
304 debugfs_remove(udc->debugfs_state);
305 debugfs_remove(udc->debugfs_root);
306 udc->debugfs_eps = NULL;
307 udc->debugfs_queues = NULL;
308 udc->debugfs_state = NULL;
309 udc->debugfs_root = NULL;
310}
311
312#else
313static inline void pxa_init_debugfs(struct pxa_udc *udc)
314{
315}
316
317static inline void pxa_cleanup_debugfs(struct pxa_udc *udc)
318{
319}
320#endif
321
322/**
323 * is_match_usb_pxa - check if usb_ep and pxa_ep match
324 * @udc_usb_ep: usb endpoint
325 * @ep: pxa endpoint
326 * @config: configuration required in pxa_ep
327 * @interface: interface required in pxa_ep
328 * @altsetting: altsetting required in pxa_ep
329 *
330 * Returns 1 if all criteria match between pxa and usb endpoint, 0 otherwise
331 */
332static int is_match_usb_pxa(struct udc_usb_ep *udc_usb_ep, struct pxa_ep *ep,
333 int config, int interface, int altsetting)
334{
335 if (usb_endpoint_num(&udc_usb_ep->desc) != ep->addr)
336 return 0;
337 if (usb_endpoint_dir_in(&udc_usb_ep->desc) != ep->dir_in)
338 return 0;
339 if (usb_endpoint_type(&udc_usb_ep->desc) != ep->type)
340 return 0;
341 if ((ep->config != config) || (ep->interface != interface)
342 || (ep->alternate != altsetting))
343 return 0;
344 return 1;
345}
346
347/**
348 * find_pxa_ep - find pxa_ep structure matching udc_usb_ep
349 * @udc: pxa udc
350 * @udc_usb_ep: udc_usb_ep structure
351 *
352 * Match udc_usb_ep and all pxa_ep available, to see if one matches.
353 * This is necessary because of the strong pxa hardware restriction requiring
354 * that once pxa endpoints are initialized, their configuration is freezed, and
355 * no change can be made to their address, direction, or in which configuration,
356 * interface or altsetting they are active ... which differs from more usual
357 * models which have endpoints be roughly just addressable fifos, and leave
358 * configuration events up to gadget drivers (like all control messages).
359 *
360 * Note that there is still a blurred point here :
361 * - we rely on UDCCR register "active interface" and "active altsetting".
362 * This is a nonsense in regard of USB spec, where multiple interfaces are
363 * active at the same time.
364 * - if we knew for sure that the pxa can handle multiple interface at the
365 * same time, assuming Intel's Developer Guide is wrong, this function
366 * should be reviewed, and a cache of couples (iface, altsetting) should
367 * be kept in the pxa_udc structure. In this case this function would match
368 * against the cache of couples instead of the "last altsetting" set up.
369 *
370 * Returns the matched pxa_ep structure or NULL if none found
371 */
372static struct pxa_ep *find_pxa_ep(struct pxa_udc *udc,
373 struct udc_usb_ep *udc_usb_ep)
374{
375 int i;
376 struct pxa_ep *ep;
377 int cfg = udc->config;
378 int iface = udc->last_interface;
379 int alt = udc->last_alternate;
380
381 if (udc_usb_ep == &udc->udc_usb_ep[0])
382 return &udc->pxa_ep[0];
383
384 for (i = 1; i < NR_PXA_ENDPOINTS; i++) {
385 ep = &udc->pxa_ep[i];
386 if (is_match_usb_pxa(udc_usb_ep, ep, cfg, iface, alt))
387 return ep;
388 }
389 return NULL;
390}
391
392/**
393 * update_pxa_ep_matches - update pxa_ep cached values in all udc_usb_ep
394 * @udc: pxa udc
395 *
396 * Context: in_interrupt()
397 *
398 * Updates all pxa_ep fields in udc_usb_ep structures, if this field was
399 * previously set up (and is not NULL). The update is necessary is a
400 * configuration change or altsetting change was issued by the USB host.
401 */
402static void update_pxa_ep_matches(struct pxa_udc *udc)
403{
404 int i;
405 struct udc_usb_ep *udc_usb_ep;
406
407 for (i = 1; i < NR_USB_ENDPOINTS; i++) {
408 udc_usb_ep = &udc->udc_usb_ep[i];
409 if (udc_usb_ep->pxa_ep)
410 udc_usb_ep->pxa_ep = find_pxa_ep(udc, udc_usb_ep);
411 }
412}
413
414/**
415 * pio_irq_enable - Enables irq generation for one endpoint
416 * @ep: udc endpoint
417 */
418static void pio_irq_enable(struct pxa_ep *ep)
419{
420 struct pxa_udc *udc = ep->dev;
421 int index = EPIDX(ep);
422 u32 udcicr0 = udc_readl(udc, UDCICR0);
423 u32 udcicr1 = udc_readl(udc, UDCICR1);
424
425 if (index < 16)
426 udc_writel(udc, UDCICR0, udcicr0 | (3 << (index * 2)));
427 else
428 udc_writel(udc, UDCICR1, udcicr1 | (3 << ((index - 16) * 2)));
429}
430
431/**
432 * pio_irq_disable - Disables irq generation for one endpoint
433 * @ep: udc endpoint
d75379a5
RJ
434 */
435static void pio_irq_disable(struct pxa_ep *ep)
436{
437 struct pxa_udc *udc = ep->dev;
438 int index = EPIDX(ep);
439 u32 udcicr0 = udc_readl(udc, UDCICR0);
440 u32 udcicr1 = udc_readl(udc, UDCICR1);
441
442 if (index < 16)
443 udc_writel(udc, UDCICR0, udcicr0 & ~(3 << (index * 2)));
444 else
445 udc_writel(udc, UDCICR1, udcicr1 & ~(3 << ((index - 16) * 2)));
446}
447
448/**
449 * udc_set_mask_UDCCR - set bits in UDCCR
450 * @udc: udc device
451 * @mask: bits to set in UDCCR
452 *
453 * Sets bits in UDCCR, leaving DME and FST bits as they were.
454 */
455static inline void udc_set_mask_UDCCR(struct pxa_udc *udc, int mask)
456{
457 u32 udccr = udc_readl(udc, UDCCR);
458 udc_writel(udc, UDCCR,
459 (udccr & UDCCR_MASK_BITS) | (mask & UDCCR_MASK_BITS));
460}
461
462/**
463 * udc_clear_mask_UDCCR - clears bits in UDCCR
464 * @udc: udc device
465 * @mask: bit to clear in UDCCR
466 *
467 * Clears bits in UDCCR, leaving DME and FST bits as they were.
468 */
469static inline void udc_clear_mask_UDCCR(struct pxa_udc *udc, int mask)
470{
471 u32 udccr = udc_readl(udc, UDCCR);
472 udc_writel(udc, UDCCR,
473 (udccr & UDCCR_MASK_BITS) & ~(mask & UDCCR_MASK_BITS));
474}
475
476/**
477 * ep_count_bytes_remain - get how many bytes in udc endpoint
478 * @ep: udc endpoint
479 *
480 * Returns number of bytes in OUT fifos. Broken for IN fifos (-EOPNOTSUPP)
481 */
482static int ep_count_bytes_remain(struct pxa_ep *ep)
483{
484 if (ep->dir_in)
485 return -EOPNOTSUPP;
486 return udc_ep_readl(ep, UDCBCR) & 0x3ff;
487}
488
489/**
490 * ep_is_empty - checks if ep has byte ready for reading
491 * @ep: udc endpoint
492 *
493 * If endpoint is the control endpoint, checks if there are bytes in the
494 * control endpoint fifo. If endpoint is a data endpoint, checks if bytes
495 * are ready for reading on OUT endpoint.
496 *
497 * Returns 0 if ep not empty, 1 if ep empty, -EOPNOTSUPP if IN endpoint
498 */
499static int ep_is_empty(struct pxa_ep *ep)
500{
501 int ret;
502
503 if (!is_ep0(ep) && ep->dir_in)
504 return -EOPNOTSUPP;
505 if (is_ep0(ep))
506 ret = !(udc_ep_readl(ep, UDCCSR) & UDCCSR0_RNE);
507 else
508 ret = !(udc_ep_readl(ep, UDCCSR) & UDCCSR_BNE);
509 return ret;
510}
511
512/**
513 * ep_is_full - checks if ep has place to write bytes
514 * @ep: udc endpoint
515 *
516 * If endpoint is not the control endpoint and is an IN endpoint, checks if
517 * there is place to write bytes into the endpoint.
518 *
519 * Returns 0 if ep not full, 1 if ep full, -EOPNOTSUPP if OUT endpoint
520 */
521static int ep_is_full(struct pxa_ep *ep)
522{
523 if (is_ep0(ep))
524 return (udc_ep_readl(ep, UDCCSR) & UDCCSR0_IPR);
525 if (!ep->dir_in)
526 return -EOPNOTSUPP;
527 return (!(udc_ep_readl(ep, UDCCSR) & UDCCSR_BNF));
528}
529
530/**
531 * epout_has_pkt - checks if OUT endpoint fifo has a packet available
532 * @ep: pxa endpoint
533 *
534 * Returns 1 if a complete packet is available, 0 if not, -EOPNOTSUPP for IN ep.
535 */
536static int epout_has_pkt(struct pxa_ep *ep)
537{
538 if (!is_ep0(ep) && ep->dir_in)
539 return -EOPNOTSUPP;
540 if (is_ep0(ep))
541 return (udc_ep_readl(ep, UDCCSR) & UDCCSR0_OPC);
542 return (udc_ep_readl(ep, UDCCSR) & UDCCSR_PC);
543}
544
545/**
546 * set_ep0state - Set ep0 automata state
547 * @dev: udc device
548 * @state: state
549 */
550static void set_ep0state(struct pxa_udc *udc, int state)
551{
552 struct pxa_ep *ep = &udc->pxa_ep[0];
553 char *old_stname = EP0_STNAME(udc);
554
555 udc->ep0state = state;
556 ep_dbg(ep, "state=%s->%s, udccsr0=0x%03x, udcbcr=%d\n", old_stname,
557 EP0_STNAME(udc), udc_ep_readl(ep, UDCCSR),
558 udc_ep_readl(ep, UDCBCR));
559}
560
561/**
562 * ep0_idle - Put control endpoint into idle state
563 * @dev: udc device
564 */
565static void ep0_idle(struct pxa_udc *dev)
566{
567 set_ep0state(dev, WAIT_FOR_SETUP);
568}
569
570/**
571 * inc_ep_stats_reqs - Update ep stats counts
572 * @ep: physical endpoint
573 * @req: usb request
574 * @is_in: ep direction (USB_DIR_IN or 0)
575 *
576 */
577static void inc_ep_stats_reqs(struct pxa_ep *ep, int is_in)
578{
579 if (is_in)
580 ep->stats.in_ops++;
581 else
582 ep->stats.out_ops++;
583}
584
585/**
586 * inc_ep_stats_bytes - Update ep stats counts
587 * @ep: physical endpoint
588 * @count: bytes transfered on endpoint
d75379a5
RJ
589 * @is_in: ep direction (USB_DIR_IN or 0)
590 */
591static void inc_ep_stats_bytes(struct pxa_ep *ep, int count, int is_in)
592{
593 if (is_in)
594 ep->stats.in_bytes += count;
595 else
596 ep->stats.out_bytes += count;
597}
598
599/**
600 * pxa_ep_setup - Sets up an usb physical endpoint
601 * @ep: pxa27x physical endpoint
602 *
603 * Find the physical pxa27x ep, and setup its UDCCR
604 */
605static __init void pxa_ep_setup(struct pxa_ep *ep)
606{
607 u32 new_udccr;
608
609 new_udccr = ((ep->config << UDCCONR_CN_S) & UDCCONR_CN)
610 | ((ep->interface << UDCCONR_IN_S) & UDCCONR_IN)
611 | ((ep->alternate << UDCCONR_AISN_S) & UDCCONR_AISN)
612 | ((EPADDR(ep) << UDCCONR_EN_S) & UDCCONR_EN)
613 | ((EPXFERTYPE(ep) << UDCCONR_ET_S) & UDCCONR_ET)
614 | ((ep->dir_in) ? UDCCONR_ED : 0)
615 | ((ep->fifo_size << UDCCONR_MPS_S) & UDCCONR_MPS)
616 | UDCCONR_EE;
617
618 udc_ep_writel(ep, UDCCR, new_udccr);
619}
620
621/**
622 * pxa_eps_setup - Sets up all usb physical endpoints
623 * @dev: udc device
624 *
625 * Setup all pxa physical endpoints, except ep0
626 */
627static __init void pxa_eps_setup(struct pxa_udc *dev)
628{
629 unsigned int i;
630
631 dev_dbg(dev->dev, "%s: dev=%p\n", __func__, dev);
632
633 for (i = 1; i < NR_PXA_ENDPOINTS; i++)
634 pxa_ep_setup(&dev->pxa_ep[i]);
635}
636
637/**
638 * pxa_ep_alloc_request - Allocate usb request
639 * @_ep: usb endpoint
640 * @gfp_flags:
641 *
642 * For the pxa27x, these can just wrap kmalloc/kfree. gadget drivers
643 * must still pass correctly initialized endpoints, since other controller
644 * drivers may care about how it's currently set up (dma issues etc).
645 */
646static struct usb_request *
647pxa_ep_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
648{
649 struct pxa27x_request *req;
650
651 req = kzalloc(sizeof *req, gfp_flags);
3131f7b0 652 if (!req)
d75379a5
RJ
653 return NULL;
654
655 INIT_LIST_HEAD(&req->queue);
656 req->in_use = 0;
657 req->udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
658
659 return &req->req;
660}
661
662/**
663 * pxa_ep_free_request - Free usb request
664 * @_ep: usb endpoint
665 * @_req: usb request
666 *
667 * Wrapper around kfree to free _req
668 */
669static void pxa_ep_free_request(struct usb_ep *_ep, struct usb_request *_req)
670{
671 struct pxa27x_request *req;
672
673 req = container_of(_req, struct pxa27x_request, req);
674 WARN_ON(!list_empty(&req->queue));
675 kfree(req);
676}
677
678/**
679 * ep_add_request - add a request to the endpoint's queue
680 * @ep: usb endpoint
681 * @req: usb request
682 *
683 * Context: ep->lock held
684 *
685 * Queues the request in the endpoint's queue, and enables the interrupts
686 * on the endpoint.
687 */
688static void ep_add_request(struct pxa_ep *ep, struct pxa27x_request *req)
689{
690 if (unlikely(!req))
691 return;
692 ep_vdbg(ep, "req:%p, lg=%d, udccsr=0x%03x\n", req,
693 req->req.length, udc_ep_readl(ep, UDCCSR));
694
695 req->in_use = 1;
696 list_add_tail(&req->queue, &ep->queue);
697 pio_irq_enable(ep);
698}
699
700/**
701 * ep_del_request - removes a request from the endpoint's queue
702 * @ep: usb endpoint
703 * @req: usb request
704 *
705 * Context: ep->lock held
706 *
707 * Unqueue the request from the endpoint's queue. If there are no more requests
708 * on the endpoint, and if it's not the control endpoint, interrupts are
709 * disabled on the endpoint.
710 */
711static void ep_del_request(struct pxa_ep *ep, struct pxa27x_request *req)
712{
713 if (unlikely(!req))
714 return;
715 ep_vdbg(ep, "req:%p, lg=%d, udccsr=0x%03x\n", req,
716 req->req.length, udc_ep_readl(ep, UDCCSR));
717
718 list_del_init(&req->queue);
719 req->in_use = 0;
720 if (!is_ep0(ep) && list_empty(&ep->queue))
721 pio_irq_disable(ep);
722}
723
724/**
725 * req_done - Complete an usb request
726 * @ep: pxa physical endpoint
727 * @req: pxa request
728 * @status: usb request status sent to gadget API
729 *
730 * Context: ep->lock held
731 *
732 * Retire a pxa27x usb request. Endpoint must be locked.
733 */
734static void req_done(struct pxa_ep *ep, struct pxa27x_request *req, int status)
735{
736 ep_del_request(ep, req);
737 if (likely(req->req.status == -EINPROGRESS))
738 req->req.status = status;
739 else
740 status = req->req.status;
741
742 if (status && status != -ESHUTDOWN)
743 ep_dbg(ep, "complete req %p stat %d len %u/%u\n",
744 &req->req, status,
745 req->req.actual, req->req.length);
746
747 req->req.complete(&req->udc_usb_ep->usb_ep, &req->req);
748}
749
750/**
4c24b6d0 751 * ep_end_out_req - Ends endpoint OUT request
d75379a5
RJ
752 * @ep: physical endpoint
753 * @req: pxa request
754 *
755 * Context: ep->lock held
756 *
4c24b6d0 757 * Ends endpoint OUT request (completes usb request).
d75379a5
RJ
758 */
759static void ep_end_out_req(struct pxa_ep *ep, struct pxa27x_request *req)
760{
761 inc_ep_stats_reqs(ep, !USB_DIR_IN);
762 req_done(ep, req, 0);
763}
764
765/**
4c24b6d0 766 * ep0_end_out_req - Ends control endpoint OUT request (ends data stage)
d75379a5
RJ
767 * @ep: physical endpoint
768 * @req: pxa request
769 *
770 * Context: ep->lock held
771 *
4c24b6d0 772 * Ends control endpoint OUT request (completes usb request), and puts
d75379a5
RJ
773 * control endpoint into idle state
774 */
775static void ep0_end_out_req(struct pxa_ep *ep, struct pxa27x_request *req)
776{
777 set_ep0state(ep->dev, OUT_STATUS_STAGE);
778 ep_end_out_req(ep, req);
779 ep0_idle(ep->dev);
780}
781
782/**
4c24b6d0 783 * ep_end_in_req - Ends endpoint IN request
d75379a5
RJ
784 * @ep: physical endpoint
785 * @req: pxa request
786 *
787 * Context: ep->lock held
788 *
4c24b6d0 789 * Ends endpoint IN request (completes usb request).
d75379a5
RJ
790 */
791static void ep_end_in_req(struct pxa_ep *ep, struct pxa27x_request *req)
792{
793 inc_ep_stats_reqs(ep, USB_DIR_IN);
794 req_done(ep, req, 0);
795}
796
797/**
4c24b6d0 798 * ep0_end_in_req - Ends control endpoint IN request (ends data stage)
d75379a5
RJ
799 * @ep: physical endpoint
800 * @req: pxa request
801 *
802 * Context: ep->lock held
803 *
4c24b6d0 804 * Ends control endpoint IN request (completes usb request), and puts
d75379a5
RJ
805 * control endpoint into status state
806 */
807static void ep0_end_in_req(struct pxa_ep *ep, struct pxa27x_request *req)
808{
4c24b6d0 809 set_ep0state(ep->dev, IN_STATUS_STAGE);
d75379a5
RJ
810 ep_end_in_req(ep, req);
811}
812
813/**
814 * nuke - Dequeue all requests
815 * @ep: pxa endpoint
816 * @status: usb request status
817 *
818 * Context: ep->lock held
819 *
820 * Dequeues all requests on an endpoint. As a side effect, interrupts will be
821 * disabled on that endpoint (because no more requests).
822 */
823static void nuke(struct pxa_ep *ep, int status)
824{
825 struct pxa27x_request *req;
826
827 while (!list_empty(&ep->queue)) {
828 req = list_entry(ep->queue.next, struct pxa27x_request, queue);
829 req_done(ep, req, status);
830 }
831}
832
833/**
834 * read_packet - transfer 1 packet from an OUT endpoint into request
835 * @ep: pxa physical endpoint
836 * @req: usb request
837 *
838 * Takes bytes from OUT endpoint and transfers them info the usb request.
839 * If there is less space in request than bytes received in OUT endpoint,
840 * bytes are left in the OUT endpoint.
841 *
842 * Returns how many bytes were actually transfered
843 */
844static int read_packet(struct pxa_ep *ep, struct pxa27x_request *req)
845{
846 u32 *buf;
847 int bytes_ep, bufferspace, count, i;
848
849 bytes_ep = ep_count_bytes_remain(ep);
850 bufferspace = req->req.length - req->req.actual;
851
852 buf = (u32 *)(req->req.buf + req->req.actual);
853 prefetchw(buf);
854
855 if (likely(!ep_is_empty(ep)))
856 count = min(bytes_ep, bufferspace);
857 else /* zlp */
858 count = 0;
859
860 for (i = count; i > 0; i -= 4)
861 *buf++ = udc_ep_readl(ep, UDCDR);
862 req->req.actual += count;
863
864 udc_ep_writel(ep, UDCCSR, UDCCSR_PC);
865
866 return count;
867}
868
869/**
870 * write_packet - transfer 1 packet from request into an IN endpoint
871 * @ep: pxa physical endpoint
872 * @req: usb request
873 * @max: max bytes that fit into endpoint
874 *
875 * Takes bytes from usb request, and transfers them into the physical
876 * endpoint. If there are no bytes to transfer, doesn't write anything
877 * to physical endpoint.
878 *
879 * Returns how many bytes were actually transfered.
880 */
881static int write_packet(struct pxa_ep *ep, struct pxa27x_request *req,
882 unsigned int max)
883{
884 int length, count, remain, i;
885 u32 *buf;
886 u8 *buf_8;
887
888 buf = (u32 *)(req->req.buf + req->req.actual);
889 prefetch(buf);
890
891 length = min(req->req.length - req->req.actual, max);
892 req->req.actual += length;
893
894 remain = length & 0x3;
895 count = length & ~(0x3);
896 for (i = count; i > 0 ; i -= 4)
897 udc_ep_writel(ep, UDCDR, *buf++);
898
899 buf_8 = (u8 *)buf;
900 for (i = remain; i > 0; i--)
901 udc_ep_writeb(ep, UDCDR, *buf_8++);
902
903 ep_vdbg(ep, "length=%d+%d, udccsr=0x%03x\n", count, remain,
904 udc_ep_readl(ep, UDCCSR));
905
906 return length;
907}
908
909/**
910 * read_fifo - Transfer packets from OUT endpoint into usb request
911 * @ep: pxa physical endpoint
912 * @req: usb request
913 *
914 * Context: callable when in_interrupt()
915 *
916 * Unload as many packets as possible from the fifo we use for usb OUT
917 * transfers and put them into the request. Caller should have made sure
918 * there's at least one packet ready.
919 * Doesn't complete the request, that's the caller's job
920 *
921 * Returns 1 if the request completed, 0 otherwise
922 */
923static int read_fifo(struct pxa_ep *ep, struct pxa27x_request *req)
924{
925 int count, is_short, completed = 0;
926
927 while (epout_has_pkt(ep)) {
928 count = read_packet(ep, req);
929 inc_ep_stats_bytes(ep, count, !USB_DIR_IN);
930
931 is_short = (count < ep->fifo_size);
932 ep_dbg(ep, "read udccsr:%03x, count:%d bytes%s req %p %d/%d\n",
933 udc_ep_readl(ep, UDCCSR), count, is_short ? "/S" : "",
934 &req->req, req->req.actual, req->req.length);
935
936 /* completion */
937 if (is_short || req->req.actual == req->req.length) {
938 completed = 1;
939 break;
940 }
941 /* finished that packet. the next one may be waiting... */
942 }
943 return completed;
944}
945
946/**
947 * write_fifo - transfer packets from usb request into an IN endpoint
948 * @ep: pxa physical endpoint
949 * @req: pxa usb request
950 *
951 * Write to an IN endpoint fifo, as many packets as possible.
952 * irqs will use this to write the rest later.
953 * caller guarantees at least one packet buffer is ready (or a zlp).
954 * Doesn't complete the request, that's the caller's job
955 *
956 * Returns 1 if request fully transfered, 0 if partial transfer
957 */
958static int write_fifo(struct pxa_ep *ep, struct pxa27x_request *req)
959{
960 unsigned max;
961 int count, is_short, is_last = 0, completed = 0, totcount = 0;
962 u32 udccsr;
963
964 max = ep->fifo_size;
965 do {
966 is_short = 0;
967
968 udccsr = udc_ep_readl(ep, UDCCSR);
969 if (udccsr & UDCCSR_PC) {
970 ep_vdbg(ep, "Clearing Transmit Complete, udccsr=%x\n",
971 udccsr);
972 udc_ep_writel(ep, UDCCSR, UDCCSR_PC);
973 }
974 if (udccsr & UDCCSR_TRN) {
975 ep_vdbg(ep, "Clearing Underrun on, udccsr=%x\n",
976 udccsr);
977 udc_ep_writel(ep, UDCCSR, UDCCSR_TRN);
978 }
979
980 count = write_packet(ep, req, max);
981 inc_ep_stats_bytes(ep, count, USB_DIR_IN);
982 totcount += count;
983
984 /* last packet is usually short (or a zlp) */
985 if (unlikely(count < max)) {
986 is_last = 1;
987 is_short = 1;
988 } else {
989 if (likely(req->req.length > req->req.actual)
990 || req->req.zero)
991 is_last = 0;
992 else
993 is_last = 1;
994 /* interrupt/iso maxpacket may not fill the fifo */
995 is_short = unlikely(max < ep->fifo_size);
996 }
997
998 if (is_short)
999 udc_ep_writel(ep, UDCCSR, UDCCSR_SP);
1000
1001 /* requests complete when all IN data is in the FIFO */
1002 if (is_last) {
1003 completed = 1;
1004 break;
1005 }
1006 } while (!ep_is_full(ep));
1007
1008 ep_dbg(ep, "wrote count:%d bytes%s%s, left:%d req=%p\n",
1009 totcount, is_last ? "/L" : "", is_short ? "/S" : "",
1010 req->req.length - req->req.actual, &req->req);
1011
1012 return completed;
1013}
1014
1015/**
1016 * read_ep0_fifo - Transfer packets from control endpoint into usb request
1017 * @ep: control endpoint
1018 * @req: pxa usb request
1019 *
1020 * Special ep0 version of the above read_fifo. Reads as many bytes from control
1021 * endpoint as can be read, and stores them into usb request (limited by request
1022 * maximum length).
1023 *
1024 * Returns 0 if usb request only partially filled, 1 if fully filled
1025 */
1026static int read_ep0_fifo(struct pxa_ep *ep, struct pxa27x_request *req)
1027{
1028 int count, is_short, completed = 0;
1029
1030 while (epout_has_pkt(ep)) {
1031 count = read_packet(ep, req);
1032 udc_ep_writel(ep, UDCCSR, UDCCSR0_OPC);
1033 inc_ep_stats_bytes(ep, count, !USB_DIR_IN);
1034
1035 is_short = (count < ep->fifo_size);
1036 ep_dbg(ep, "read udccsr:%03x, count:%d bytes%s req %p %d/%d\n",
1037 udc_ep_readl(ep, UDCCSR), count, is_short ? "/S" : "",
1038 &req->req, req->req.actual, req->req.length);
1039
1040 if (is_short || req->req.actual >= req->req.length) {
1041 completed = 1;
1042 break;
1043 }
1044 }
1045
1046 return completed;
1047}
1048
1049/**
1050 * write_ep0_fifo - Send a request to control endpoint (ep0 in)
1051 * @ep: control endpoint
1052 * @req: request
1053 *
1054 * Context: callable when in_interrupt()
1055 *
1056 * Sends a request (or a part of the request) to the control endpoint (ep0 in).
1057 * If the request doesn't fit, the remaining part will be sent from irq.
1058 * The request is considered fully written only if either :
1059 * - last write transfered all remaining bytes, but fifo was not fully filled
1060 * - last write was a 0 length write
1061 *
1062 * Returns 1 if request fully written, 0 if request only partially sent
1063 */
1064static int write_ep0_fifo(struct pxa_ep *ep, struct pxa27x_request *req)
1065{
1066 unsigned count;
1067 int is_last, is_short;
1068
1069 count = write_packet(ep, req, EP0_FIFO_SIZE);
1070 inc_ep_stats_bytes(ep, count, USB_DIR_IN);
1071
1072 is_short = (count < EP0_FIFO_SIZE);
1073 is_last = ((count == 0) || (count < EP0_FIFO_SIZE));
1074
1075 /* Sends either a short packet or a 0 length packet */
1076 if (unlikely(is_short))
1077 udc_ep_writel(ep, UDCCSR, UDCCSR0_IPR);
1078
1079 ep_dbg(ep, "in %d bytes%s%s, %d left, req=%p, udccsr0=0x%03x\n",
1080 count, is_short ? "/S" : "", is_last ? "/L" : "",
1081 req->req.length - req->req.actual,
1082 &req->req, udc_ep_readl(ep, UDCCSR));
1083
1084 return is_last;
1085}
1086
1087/**
1088 * pxa_ep_queue - Queue a request into an IN endpoint
1089 * @_ep: usb endpoint
1090 * @_req: usb request
1091 * @gfp_flags: flags
1092 *
1093 * Context: normally called when !in_interrupt, but callable when in_interrupt()
1094 * in the special case of ep0 setup :
1095 * (irq->handle_ep0_ctrl_req->gadget_setup->pxa_ep_queue)
1096 *
1097 * Returns 0 if succedeed, error otherwise
1098 */
1099static int pxa_ep_queue(struct usb_ep *_ep, struct usb_request *_req,
1100 gfp_t gfp_flags)
1101{
1102 struct udc_usb_ep *udc_usb_ep;
1103 struct pxa_ep *ep;
1104 struct pxa27x_request *req;
1105 struct pxa_udc *dev;
1106 unsigned long flags;
1107 int rc = 0;
1108 int is_first_req;
1109 unsigned length;
1110
1111 req = container_of(_req, struct pxa27x_request, req);
1112 udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
1113
1114 if (unlikely(!_req || !_req->complete || !_req->buf))
1115 return -EINVAL;
1116
1117 if (unlikely(!_ep))
1118 return -EINVAL;
1119
1120 dev = udc_usb_ep->dev;
1121 ep = udc_usb_ep->pxa_ep;
1122 if (unlikely(!ep))
1123 return -EINVAL;
1124
1125 dev = ep->dev;
1126 if (unlikely(!dev->driver || dev->gadget.speed == USB_SPEED_UNKNOWN)) {
1127 ep_dbg(ep, "bogus device state\n");
1128 return -ESHUTDOWN;
1129 }
1130
1131 /* iso is always one packet per request, that's the only way
1132 * we can report per-packet status. that also helps with dma.
1133 */
1134 if (unlikely(EPXFERTYPE_is_ISO(ep)
1135 && req->req.length > ep->fifo_size))
1136 return -EMSGSIZE;
1137
1138 spin_lock_irqsave(&ep->lock, flags);
1139
1140 is_first_req = list_empty(&ep->queue);
1141 ep_dbg(ep, "queue req %p(first=%s), len %d buf %p\n",
1142 _req, is_first_req ? "yes" : "no",
1143 _req->length, _req->buf);
1144
1145 if (!ep->enabled) {
1146 _req->status = -ESHUTDOWN;
1147 rc = -ESHUTDOWN;
1148 goto out;
1149 }
1150
1151 if (req->in_use) {
1152 ep_err(ep, "refusing to queue req %p (already queued)\n", req);
1153 goto out;
1154 }
1155
1156 length = _req->length;
1157 _req->status = -EINPROGRESS;
1158 _req->actual = 0;
1159
1160 ep_add_request(ep, req);
1161
1162 if (is_ep0(ep)) {
1163 switch (dev->ep0state) {
1164 case WAIT_ACK_SET_CONF_INTERF:
1165 if (length == 0) {
1166 ep_end_in_req(ep, req);
1167 } else {
1168 ep_err(ep, "got a request of %d bytes while"
4c24b6d0 1169 "in state WAIT_ACK_SET_CONF_INTERF\n",
d75379a5
RJ
1170 length);
1171 ep_del_request(ep, req);
1172 rc = -EL2HLT;
1173 }
1174 ep0_idle(ep->dev);
1175 break;
1176 case IN_DATA_STAGE:
1177 if (!ep_is_full(ep))
1178 if (write_ep0_fifo(ep, req))
1179 ep0_end_in_req(ep, req);
1180 break;
1181 case OUT_DATA_STAGE:
1182 if ((length == 0) || !epout_has_pkt(ep))
1183 if (read_ep0_fifo(ep, req))
1184 ep0_end_out_req(ep, req);
1185 break;
1186 default:
1187 ep_err(ep, "odd state %s to send me a request\n",
1188 EP0_STNAME(ep->dev));
1189 ep_del_request(ep, req);
1190 rc = -EL2HLT;
1191 break;
1192 }
1193 } else {
1194 handle_ep(ep);
1195 }
1196
1197out:
1198 spin_unlock_irqrestore(&ep->lock, flags);
1199 return rc;
1200}
1201
1202/**
1203 * pxa_ep_dequeue - Dequeue one request
1204 * @_ep: usb endpoint
1205 * @_req: usb request
1206 *
1207 * Return 0 if no error, -EINVAL or -ECONNRESET otherwise
1208 */
1209static int pxa_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
1210{
1211 struct pxa_ep *ep;
1212 struct udc_usb_ep *udc_usb_ep;
1213 struct pxa27x_request *req;
1214 unsigned long flags;
4c24b6d0 1215 int rc = -EINVAL;
d75379a5
RJ
1216
1217 if (!_ep)
4c24b6d0 1218 return rc;
d75379a5
RJ
1219 udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
1220 ep = udc_usb_ep->pxa_ep;
1221 if (!ep || is_ep0(ep))
4c24b6d0 1222 return rc;
d75379a5
RJ
1223
1224 spin_lock_irqsave(&ep->lock, flags);
1225
1226 /* make sure it's actually queued on this endpoint */
1227 list_for_each_entry(req, &ep->queue, queue) {
4c24b6d0
VS
1228 if (&req->req == _req) {
1229 req_done(ep, req, -ECONNRESET);
1230 rc = 0;
d75379a5 1231 break;
4c24b6d0 1232 }
d75379a5
RJ
1233 }
1234
d75379a5
RJ
1235 spin_unlock_irqrestore(&ep->lock, flags);
1236 return rc;
1237}
1238
1239/**
1240 * pxa_ep_set_halt - Halts operations on one endpoint
1241 * @_ep: usb endpoint
1242 * @value:
1243 *
1244 * Returns 0 if no error, -EINVAL, -EROFS, -EAGAIN otherwise
1245 */
1246static int pxa_ep_set_halt(struct usb_ep *_ep, int value)
1247{
1248 struct pxa_ep *ep;
1249 struct udc_usb_ep *udc_usb_ep;
1250 unsigned long flags;
1251 int rc;
1252
1253
1254 if (!_ep)
1255 return -EINVAL;
1256 udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
1257 ep = udc_usb_ep->pxa_ep;
1258 if (!ep || is_ep0(ep))
1259 return -EINVAL;
1260
1261 if (value == 0) {
1262 /*
1263 * This path (reset toggle+halt) is needed to implement
1264 * SET_INTERFACE on normal hardware. but it can't be
1265 * done from software on the PXA UDC, and the hardware
1266 * forgets to do it as part of SET_INTERFACE automagic.
1267 */
1268 ep_dbg(ep, "only host can clear halt\n");
1269 return -EROFS;
1270 }
1271
1272 spin_lock_irqsave(&ep->lock, flags);
1273
1274 rc = -EAGAIN;
1275 if (ep->dir_in && (ep_is_full(ep) || !list_empty(&ep->queue)))
1276 goto out;
1277
1278 /* FST, FEF bits are the same for control and non control endpoints */
1279 rc = 0;
1280 udc_ep_writel(ep, UDCCSR, UDCCSR_FST | UDCCSR_FEF);
1281 if (is_ep0(ep))
1282 set_ep0state(ep->dev, STALL);
1283
1284out:
1285 spin_unlock_irqrestore(&ep->lock, flags);
1286 return rc;
1287}
1288
1289/**
1290 * pxa_ep_fifo_status - Get how many bytes in physical endpoint
1291 * @_ep: usb endpoint
1292 *
1293 * Returns number of bytes in OUT fifos. Broken for IN fifos.
1294 */
1295static int pxa_ep_fifo_status(struct usb_ep *_ep)
1296{
1297 struct pxa_ep *ep;
1298 struct udc_usb_ep *udc_usb_ep;
1299
1300 if (!_ep)
1301 return -ENODEV;
1302 udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
1303 ep = udc_usb_ep->pxa_ep;
1304 if (!ep || is_ep0(ep))
1305 return -ENODEV;
1306
1307 if (ep->dir_in)
1308 return -EOPNOTSUPP;
1309 if (ep->dev->gadget.speed == USB_SPEED_UNKNOWN || ep_is_empty(ep))
1310 return 0;
1311 else
1312 return ep_count_bytes_remain(ep) + 1;
1313}
1314
1315/**
1316 * pxa_ep_fifo_flush - Flushes one endpoint
1317 * @_ep: usb endpoint
1318 *
1319 * Discards all data in one endpoint(IN or OUT), except control endpoint.
1320 */
1321static void pxa_ep_fifo_flush(struct usb_ep *_ep)
1322{
1323 struct pxa_ep *ep;
1324 struct udc_usb_ep *udc_usb_ep;
1325 unsigned long flags;
1326
1327 if (!_ep)
1328 return;
1329 udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
1330 ep = udc_usb_ep->pxa_ep;
1331 if (!ep || is_ep0(ep))
1332 return;
1333
1334 spin_lock_irqsave(&ep->lock, flags);
1335
1336 if (unlikely(!list_empty(&ep->queue)))
1337 ep_dbg(ep, "called while queue list not empty\n");
1338 ep_dbg(ep, "called\n");
1339
1340 /* for OUT, just read and discard the FIFO contents. */
1341 if (!ep->dir_in) {
1342 while (!ep_is_empty(ep))
1343 udc_ep_readl(ep, UDCDR);
1344 } else {
1345 /* most IN status is the same, but ISO can't stall */
1346 udc_ep_writel(ep, UDCCSR,
1347 UDCCSR_PC | UDCCSR_FEF | UDCCSR_TRN
1348 | (EPXFERTYPE_is_ISO(ep) ? 0 : UDCCSR_SST));
1349 }
1350
1351 spin_unlock_irqrestore(&ep->lock, flags);
1352
1353 return;
1354}
1355
1356/**
1357 * pxa_ep_enable - Enables usb endpoint
1358 * @_ep: usb endpoint
1359 * @desc: usb endpoint descriptor
1360 *
1361 * Nothing much to do here, as ep configuration is done once and for all
1362 * before udc is enabled. After udc enable, no physical endpoint configuration
1363 * can be changed.
1364 * Function makes sanity checks and flushes the endpoint.
1365 */
1366static int pxa_ep_enable(struct usb_ep *_ep,
1367 const struct usb_endpoint_descriptor *desc)
1368{
1369 struct pxa_ep *ep;
1370 struct udc_usb_ep *udc_usb_ep;
1371 struct pxa_udc *udc;
1372
1373 if (!_ep || !desc)
1374 return -EINVAL;
1375
1376 udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
1377 if (udc_usb_ep->pxa_ep) {
1378 ep = udc_usb_ep->pxa_ep;
1379 ep_warn(ep, "usb_ep %s already enabled, doing nothing\n",
1380 _ep->name);
1381 } else {
1382 ep = find_pxa_ep(udc_usb_ep->dev, udc_usb_ep);
1383 }
1384
1385 if (!ep || is_ep0(ep)) {
1386 dev_err(udc_usb_ep->dev->dev,
1387 "unable to match pxa_ep for ep %s\n",
1388 _ep->name);
1389 return -EINVAL;
1390 }
1391
1392 if ((desc->bDescriptorType != USB_DT_ENDPOINT)
1393 || (ep->type != usb_endpoint_type(desc))) {
1394 ep_err(ep, "type mismatch\n");
1395 return -EINVAL;
1396 }
1397
1398 if (ep->fifo_size < le16_to_cpu(desc->wMaxPacketSize)) {
1399 ep_err(ep, "bad maxpacket\n");
1400 return -ERANGE;
1401 }
1402
1403 udc_usb_ep->pxa_ep = ep;
1404 udc = ep->dev;
1405
1406 if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN) {
1407 ep_err(ep, "bogus device state\n");
1408 return -ESHUTDOWN;
1409 }
1410
1411 ep->enabled = 1;
1412
1413 /* flush fifo (mostly for OUT buffers) */
1414 pxa_ep_fifo_flush(_ep);
1415
1416 ep_dbg(ep, "enabled\n");
1417 return 0;
1418}
1419
1420/**
1421 * pxa_ep_disable - Disable usb endpoint
1422 * @_ep: usb endpoint
1423 *
1424 * Same as for pxa_ep_enable, no physical endpoint configuration can be
1425 * changed.
1426 * Function flushes the endpoint and related requests.
1427 */
1428static int pxa_ep_disable(struct usb_ep *_ep)
1429{
1430 struct pxa_ep *ep;
1431 struct udc_usb_ep *udc_usb_ep;
1432 unsigned long flags;
1433
1434 if (!_ep)
1435 return -EINVAL;
1436
1437 udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
1438 ep = udc_usb_ep->pxa_ep;
1439 if (!ep || is_ep0(ep) || !list_empty(&ep->queue))
1440 return -EINVAL;
1441
1442 spin_lock_irqsave(&ep->lock, flags);
1443 ep->enabled = 0;
1444 nuke(ep, -ESHUTDOWN);
1445 spin_unlock_irqrestore(&ep->lock, flags);
1446
1447 pxa_ep_fifo_flush(_ep);
1448 udc_usb_ep->pxa_ep = NULL;
1449
1450 ep_dbg(ep, "disabled\n");
1451 return 0;
1452}
1453
1454static struct usb_ep_ops pxa_ep_ops = {
1455 .enable = pxa_ep_enable,
1456 .disable = pxa_ep_disable,
1457
1458 .alloc_request = pxa_ep_alloc_request,
1459 .free_request = pxa_ep_free_request,
1460
1461 .queue = pxa_ep_queue,
1462 .dequeue = pxa_ep_dequeue,
1463
1464 .set_halt = pxa_ep_set_halt,
1465 .fifo_status = pxa_ep_fifo_status,
1466 .fifo_flush = pxa_ep_fifo_flush,
1467};
1468
eb507025
RJ
1469/**
1470 * dplus_pullup - Connect or disconnect pullup resistor to D+ pin
1471 * @udc: udc device
1472 * @on: 0 if disconnect pullup resistor, 1 otherwise
1473 * Context: any
1474 *
1475 * Handle D+ pullup resistor, make the device visible to the usb bus, and
1476 * declare it as a full speed usb device
1477 */
1478static void dplus_pullup(struct pxa_udc *udc, int on)
1479{
1480 if (on) {
1481 if (gpio_is_valid(udc->mach->gpio_pullup))
1482 gpio_set_value(udc->mach->gpio_pullup,
1483 !udc->mach->gpio_pullup_inverted);
1484 if (udc->mach->udc_command)
1485 udc->mach->udc_command(PXA2XX_UDC_CMD_CONNECT);
1486 } else {
1487 if (gpio_is_valid(udc->mach->gpio_pullup))
1488 gpio_set_value(udc->mach->gpio_pullup,
1489 udc->mach->gpio_pullup_inverted);
1490 if (udc->mach->udc_command)
1491 udc->mach->udc_command(PXA2XX_UDC_CMD_DISCONNECT);
1492 }
1493 udc->pullup_on = on;
1494}
d75379a5
RJ
1495
1496/**
1497 * pxa_udc_get_frame - Returns usb frame number
1498 * @_gadget: usb gadget
1499 */
1500static int pxa_udc_get_frame(struct usb_gadget *_gadget)
1501{
1502 struct pxa_udc *udc = to_gadget_udc(_gadget);
1503
1504 return (udc_readl(udc, UDCFNR) & 0x7ff);
1505}
1506
1507/**
1508 * pxa_udc_wakeup - Force udc device out of suspend
1509 * @_gadget: usb gadget
1510 *
1511 * Returns 0 if succesfull, error code otherwise
1512 */
1513static int pxa_udc_wakeup(struct usb_gadget *_gadget)
1514{
1515 struct pxa_udc *udc = to_gadget_udc(_gadget);
1516
1517 /* host may not have enabled remote wakeup */
1518 if ((udc_readl(udc, UDCCR) & UDCCR_DWRE) == 0)
1519 return -EHOSTUNREACH;
1520 udc_set_mask_UDCCR(udc, UDCCR_UDR);
1521 return 0;
1522}
1523
eb507025
RJ
1524static void udc_enable(struct pxa_udc *udc);
1525static void udc_disable(struct pxa_udc *udc);
1526
1527/**
1528 * should_enable_udc - Tells if UDC should be enabled
1529 * @udc: udc device
1530 * Context: any
1531 *
1532 * The UDC should be enabled if :
b799a7eb 1533
eb507025
RJ
1534 * - the pullup resistor is connected
1535 * - and a gadget driver is bound
b799a7eb 1536 * - and vbus is sensed (or no vbus sense is available)
eb507025
RJ
1537 *
1538 * Returns 1 if UDC should be enabled, 0 otherwise
1539 */
1540static int should_enable_udc(struct pxa_udc *udc)
1541{
1542 int put_on;
1543
1544 put_on = ((udc->pullup_on) && (udc->driver));
b799a7eb 1545 put_on &= ((udc->vbus_sensed) || (!udc->transceiver));
eb507025
RJ
1546 return put_on;
1547}
1548
1549/**
1550 * should_disable_udc - Tells if UDC should be disabled
1551 * @udc: udc device
1552 * Context: any
1553 *
1554 * The UDC should be disabled if :
1555 * - the pullup resistor is not connected
1556 * - or no gadget driver is bound
b799a7eb 1557 * - or no vbus is sensed (when vbus sesing is available)
eb507025
RJ
1558 *
1559 * Returns 1 if UDC should be disabled
1560 */
1561static int should_disable_udc(struct pxa_udc *udc)
1562{
1563 int put_off;
1564
1565 put_off = ((!udc->pullup_on) || (!udc->driver));
b799a7eb 1566 put_off |= ((!udc->vbus_sensed) && (udc->transceiver));
eb507025
RJ
1567 return put_off;
1568}
1569
1570/**
1571 * pxa_udc_pullup - Offer manual D+ pullup control
1572 * @_gadget: usb gadget using the control
1573 * @is_active: 0 if disconnect, else connect D+ pullup resistor
1574 * Context: !in_interrupt()
1575 *
1576 * Returns 0 if OK, -EOPNOTSUPP if udc driver doesn't handle D+ pullup
1577 */
1578static int pxa_udc_pullup(struct usb_gadget *_gadget, int is_active)
1579{
1580 struct pxa_udc *udc = to_gadget_udc(_gadget);
1581
1582 if (!gpio_is_valid(udc->mach->gpio_pullup) && !udc->mach->udc_command)
1583 return -EOPNOTSUPP;
1584
1585 dplus_pullup(udc, is_active);
1586
1587 if (should_enable_udc(udc))
1588 udc_enable(udc);
1589 if (should_disable_udc(udc))
1590 udc_disable(udc);
1591 return 0;
1592}
1593
b799a7eb
RJ
1594static void udc_enable(struct pxa_udc *udc);
1595static void udc_disable(struct pxa_udc *udc);
1596
1597/**
1598 * pxa_udc_vbus_session - Called by external transceiver to enable/disable udc
1599 * @_gadget: usb gadget
1600 * @is_active: 0 if should disable the udc, 1 if should enable
1601 *
1602 * Enables the udc, and optionnaly activates D+ pullup resistor. Or disables the
1603 * udc, and deactivates D+ pullup resistor.
1604 *
1605 * Returns 0
1606 */
1607static int pxa_udc_vbus_session(struct usb_gadget *_gadget, int is_active)
1608{
1609 struct pxa_udc *udc = to_gadget_udc(_gadget);
1610
1611 udc->vbus_sensed = is_active;
1612 if (should_enable_udc(udc))
1613 udc_enable(udc);
1614 if (should_disable_udc(udc))
1615 udc_disable(udc);
1616
1617 return 0;
1618}
1619
ee069fb1
RJ
1620/**
1621 * pxa_udc_vbus_draw - Called by gadget driver after SET_CONFIGURATION completed
1622 * @_gadget: usb gadget
1623 * @mA: current drawn
1624 *
1625 * Context: !in_interrupt()
1626 *
1627 * Called after a configuration was chosen by a USB host, to inform how much
1628 * current can be drawn by the device from VBus line.
1629 *
1630 * Returns 0 or -EOPNOTSUPP if no transceiver is handling the udc
1631 */
1632static int pxa_udc_vbus_draw(struct usb_gadget *_gadget, unsigned mA)
1633{
1634 struct pxa_udc *udc;
1635
1636 udc = to_gadget_udc(_gadget);
1637 if (udc->transceiver)
1638 return otg_set_power(udc->transceiver, mA);
1639 return -EOPNOTSUPP;
1640}
1641
d75379a5
RJ
1642static const struct usb_gadget_ops pxa_udc_ops = {
1643 .get_frame = pxa_udc_get_frame,
1644 .wakeup = pxa_udc_wakeup,
eb507025 1645 .pullup = pxa_udc_pullup,
b799a7eb 1646 .vbus_session = pxa_udc_vbus_session,
ee069fb1 1647 .vbus_draw = pxa_udc_vbus_draw,
d75379a5
RJ
1648};
1649
1650/**
1651 * udc_disable - disable udc device controller
1652 * @udc: udc device
eb507025 1653 * Context: any
d75379a5
RJ
1654 *
1655 * Disables the udc device : disables clocks, udc interrupts, control endpoint
1656 * interrupts.
1657 */
1658static void udc_disable(struct pxa_udc *udc)
1659{
eb507025
RJ
1660 if (!udc->enabled)
1661 return;
1662
d75379a5
RJ
1663 udc_writel(udc, UDCICR0, 0);
1664 udc_writel(udc, UDCICR1, 0);
1665
1666 udc_clear_mask_UDCCR(udc, UDCCR_UDE);
1667 clk_disable(udc->clk);
1668
1669 ep0_idle(udc);
1670 udc->gadget.speed = USB_SPEED_UNKNOWN;
eb507025
RJ
1671
1672 udc->enabled = 0;
d75379a5
RJ
1673}
1674
1675/**
1676 * udc_init_data - Initialize udc device data structures
1677 * @dev: udc device
1678 *
1679 * Initializes gadget endpoint list, endpoints locks. No action is taken
1680 * on the hardware.
1681 */
1682static __init void udc_init_data(struct pxa_udc *dev)
1683{
1684 int i;
1685 struct pxa_ep *ep;
1686
1687 /* device/ep0 records init */
1688 INIT_LIST_HEAD(&dev->gadget.ep_list);
1689 INIT_LIST_HEAD(&dev->gadget.ep0->ep_list);
1690 dev->udc_usb_ep[0].pxa_ep = &dev->pxa_ep[0];
1691 ep0_idle(dev);
d75379a5
RJ
1692
1693 /* PXA endpoints init */
1694 for (i = 0; i < NR_PXA_ENDPOINTS; i++) {
1695 ep = &dev->pxa_ep[i];
1696
1697 ep->enabled = is_ep0(ep);
1698 INIT_LIST_HEAD(&ep->queue);
1699 spin_lock_init(&ep->lock);
1700 }
1701
1702 /* USB endpoints init */
4c24b6d0
VS
1703 for (i = 1; i < NR_USB_ENDPOINTS; i++)
1704 list_add_tail(&dev->udc_usb_ep[i].usb_ep.ep_list,
1705 &dev->gadget.ep_list);
d75379a5
RJ
1706}
1707
1708/**
1709 * udc_enable - Enables the udc device
1710 * @dev: udc device
1711 *
1712 * Enables the udc device : enables clocks, udc interrupts, control endpoint
1713 * interrupts, sets usb as UDC client and setups endpoints.
1714 */
1715static void udc_enable(struct pxa_udc *udc)
1716{
eb507025
RJ
1717 if (udc->enabled)
1718 return;
1719
d75379a5
RJ
1720 udc_writel(udc, UDCICR0, 0);
1721 udc_writel(udc, UDCICR1, 0);
d75379a5
RJ
1722 udc_clear_mask_UDCCR(udc, UDCCR_UDE);
1723
1724 clk_enable(udc->clk);
1725
1726 ep0_idle(udc);
1727 udc->gadget.speed = USB_SPEED_FULL;
1728 memset(&udc->stats, 0, sizeof(udc->stats));
1729
1730 udc_set_mask_UDCCR(udc, UDCCR_UDE);
1731 udelay(2);
1732 if (udc_readl(udc, UDCCR) & UDCCR_EMCE)
1733 dev_err(udc->dev, "Configuration errors, udc disabled\n");
1734
1735 /*
1736 * Caller must be able to sleep in order to cope with startup transients
1737 */
1738 msleep(100);
1739
1740 /* enable suspend/resume and reset irqs */
1741 udc_writel(udc, UDCICR1,
1742 UDCICR1_IECC | UDCICR1_IERU
1743 | UDCICR1_IESU | UDCICR1_IERS);
1744
1745 /* enable ep0 irqs */
1746 pio_irq_enable(&udc->pxa_ep[0]);
1747
eb507025 1748 udc->enabled = 1;
d75379a5
RJ
1749}
1750
1751/**
1752 * usb_gadget_register_driver - Register gadget driver
1753 * @driver: gadget driver
1754 *
1755 * When a driver is successfully registered, it will receive control requests
1756 * including set_configuration(), which enables non-control requests. Then
1757 * usb traffic follows until a disconnect is reported. Then a host may connect
1758 * again, or the driver might get unbound.
1759 *
eb507025
RJ
1760 * Note that the udc is not automatically enabled. Check function
1761 * should_enable_udc().
1762 *
d75379a5
RJ
1763 * Returns 0 if no error, -EINVAL, -ENODEV, -EBUSY otherwise
1764 */
1765int usb_gadget_register_driver(struct usb_gadget_driver *driver)
1766{
1767 struct pxa_udc *udc = the_controller;
1768 int retval;
1769
bf31338b 1770 if (!driver || driver->speed < USB_SPEED_FULL || !driver->bind
d75379a5
RJ
1771 || !driver->disconnect || !driver->setup)
1772 return -EINVAL;
1773 if (!udc)
1774 return -ENODEV;
1775 if (udc->driver)
1776 return -EBUSY;
1777
1778 /* first hook up the driver ... */
1779 udc->driver = driver;
1780 udc->gadget.dev.driver = &driver->driver;
eb507025 1781 dplus_pullup(udc, 1);
d75379a5
RJ
1782
1783 retval = device_add(&udc->gadget.dev);
1784 if (retval) {
1785 dev_err(udc->dev, "device_add error %d\n", retval);
1786 goto add_fail;
1787 }
1788 retval = driver->bind(&udc->gadget);
1789 if (retval) {
1790 dev_err(udc->dev, "bind to driver %s --> error %d\n",
1791 driver->driver.name, retval);
1792 goto bind_fail;
1793 }
1794 dev_dbg(udc->dev, "registered gadget driver '%s'\n",
1795 driver->driver.name);
1796
7fec3c25
RJ
1797 if (udc->transceiver) {
1798 retval = otg_set_peripheral(udc->transceiver, &udc->gadget);
1799 if (retval) {
1800 dev_err(udc->dev, "can't bind to transceiver\n");
1801 goto transceiver_fail;
1802 }
1803 }
1804
eb507025
RJ
1805 if (should_enable_udc(udc))
1806 udc_enable(udc);
d75379a5
RJ
1807 return 0;
1808
7fec3c25
RJ
1809transceiver_fail:
1810 if (driver->unbind)
1811 driver->unbind(&udc->gadget);
d75379a5
RJ
1812bind_fail:
1813 device_del(&udc->gadget.dev);
1814add_fail:
1815 udc->driver = NULL;
1816 udc->gadget.dev.driver = NULL;
1817 return retval;
1818}
1819EXPORT_SYMBOL(usb_gadget_register_driver);
1820
1821
1822/**
1823 * stop_activity - Stops udc endpoints
1824 * @udc: udc device
1825 * @driver: gadget driver
1826 *
1827 * Disables all udc endpoints (even control endpoint), report disconnect to
1828 * the gadget user.
1829 */
1830static void stop_activity(struct pxa_udc *udc, struct usb_gadget_driver *driver)
1831{
1832 int i;
1833
1834 /* don't disconnect drivers more than once */
1835 if (udc->gadget.speed == USB_SPEED_UNKNOWN)
1836 driver = NULL;
1837 udc->gadget.speed = USB_SPEED_UNKNOWN;
1838
1839 for (i = 0; i < NR_USB_ENDPOINTS; i++)
1840 pxa_ep_disable(&udc->udc_usb_ep[i].usb_ep);
1841
1842 if (driver)
1843 driver->disconnect(&udc->gadget);
1844}
1845
1846/**
1847 * usb_gadget_unregister_driver - Unregister the gadget driver
1848 * @driver: gadget driver
1849 *
1850 * Returns 0 if no error, -ENODEV, -EINVAL otherwise
1851 */
1852int usb_gadget_unregister_driver(struct usb_gadget_driver *driver)
1853{
1854 struct pxa_udc *udc = the_controller;
1855
1856 if (!udc)
1857 return -ENODEV;
1858 if (!driver || driver != udc->driver || !driver->unbind)
1859 return -EINVAL;
1860
1861 stop_activity(udc, driver);
1862 udc_disable(udc);
eb507025 1863 dplus_pullup(udc, 0);
d75379a5
RJ
1864
1865 driver->unbind(&udc->gadget);
1866 udc->driver = NULL;
1867
1868 device_del(&udc->gadget.dev);
d75379a5
RJ
1869 dev_info(udc->dev, "unregistered gadget driver '%s'\n",
1870 driver->driver.name);
7fec3c25
RJ
1871
1872 if (udc->transceiver)
1873 return otg_set_peripheral(udc->transceiver, NULL);
d75379a5
RJ
1874 return 0;
1875}
1876EXPORT_SYMBOL(usb_gadget_unregister_driver);
1877
1878/**
1879 * handle_ep0_ctrl_req - handle control endpoint control request
1880 * @udc: udc device
1881 * @req: control request
1882 */
1883static void handle_ep0_ctrl_req(struct pxa_udc *udc,
1884 struct pxa27x_request *req)
1885{
1886 struct pxa_ep *ep = &udc->pxa_ep[0];
1887 union {
1888 struct usb_ctrlrequest r;
1889 u32 word[2];
1890 } u;
1891 int i;
1892 int have_extrabytes = 0;
1893
1894 nuke(ep, -EPROTO);
1895
1896 /* read SETUP packet */
1897 for (i = 0; i < 2; i++) {
1898 if (unlikely(ep_is_empty(ep)))
1899 goto stall;
1900 u.word[i] = udc_ep_readl(ep, UDCDR);
1901 }
1902
1903 have_extrabytes = !ep_is_empty(ep);
1904 while (!ep_is_empty(ep)) {
1905 i = udc_ep_readl(ep, UDCDR);
1906 ep_err(ep, "wrong to have extra bytes for setup : 0x%08x\n", i);
1907 }
1908
d75379a5
RJ
1909 ep_dbg(ep, "SETUP %02x.%02x v%04x i%04x l%04x\n",
1910 u.r.bRequestType, u.r.bRequest,
5a59bc54
RJ
1911 le16_to_cpu(u.r.wValue), le16_to_cpu(u.r.wIndex),
1912 le16_to_cpu(u.r.wLength));
d75379a5
RJ
1913 if (unlikely(have_extrabytes))
1914 goto stall;
1915
1916 if (u.r.bRequestType & USB_DIR_IN)
1917 set_ep0state(udc, IN_DATA_STAGE);
1918 else
1919 set_ep0state(udc, OUT_DATA_STAGE);
1920
1921 /* Tell UDC to enter Data Stage */
1922 udc_ep_writel(ep, UDCCSR, UDCCSR0_SA | UDCCSR0_OPC);
1923
1924 i = udc->driver->setup(&udc->gadget, &u.r);
1925 if (i < 0)
1926 goto stall;
1927out:
1928 return;
1929stall:
1930 ep_dbg(ep, "protocol STALL, udccsr0=%03x err %d\n",
1931 udc_ep_readl(ep, UDCCSR), i);
1932 udc_ep_writel(ep, UDCCSR, UDCCSR0_FST | UDCCSR0_FTF);
1933 set_ep0state(udc, STALL);
1934 goto out;
1935}
1936
1937/**
1938 * handle_ep0 - Handle control endpoint data transfers
1939 * @udc: udc device
1940 * @fifo_irq: 1 if triggered by fifo service type irq
1941 * @opc_irq: 1 if triggered by output packet complete type irq
1942 *
1943 * Context : when in_interrupt() or with ep->lock held
1944 *
1945 * Tries to transfer all pending request data into the endpoint and/or
1946 * transfer all pending data in the endpoint into usb requests.
1947 * Handles states of ep0 automata.
1948 *
1949 * PXA27x hardware handles several standard usb control requests without
1950 * driver notification. The requests fully handled by hardware are :
1951 * SET_ADDRESS, SET_FEATURE, CLEAR_FEATURE, GET_CONFIGURATION, GET_INTERFACE,
1952 * GET_STATUS
1953 * The requests handled by hardware, but with irq notification are :
1954 * SYNCH_FRAME, SET_CONFIGURATION, SET_INTERFACE
1955 * The remaining standard requests really handled by handle_ep0 are :
1956 * GET_DESCRIPTOR, SET_DESCRIPTOR, specific requests.
1957 * Requests standardized outside of USB 2.0 chapter 9 are handled more
1958 * uniformly, by gadget drivers.
1959 *
1960 * The control endpoint state machine is _not_ USB spec compliant, it's even
1961 * hardly compliant with Intel PXA270 developers guide.
1962 * The key points which inferred this state machine are :
1963 * - on every setup token, bit UDCCSR0_SA is raised and held until cleared by
1964 * software.
1965 * - on every OUT packet received, UDCCSR0_OPC is raised and held until
1966 * cleared by software.
1967 * - clearing UDCCSR0_OPC always flushes ep0. If in setup stage, never do it
1968 * before reading ep0.
1969 * - irq can be called on a "packet complete" event (opc_irq=1), while
1970 * UDCCSR0_OPC is not yet raised (delta can be as big as 100ms
1971 * from experimentation).
1972 * - as UDCCSR0_SA can be activated while in irq handling, and clearing
1973 * UDCCSR0_OPC would flush the setup data, we almost never clear UDCCSR0_OPC
1974 * => we never actually read the "status stage" packet of an IN data stage
1975 * => this is not documented in Intel documentation
1976 * - hardware as no idea of STATUS STAGE, it only handle SETUP STAGE and DATA
1977 * STAGE. The driver add STATUS STAGE to send last zero length packet in
1978 * OUT_STATUS_STAGE.
1979 * - special attention was needed for IN_STATUS_STAGE. If a packet complete
1980 * event is detected, we terminate the status stage without ackowledging the
1981 * packet (not to risk to loose a potential SETUP packet)
1982 */
1983static void handle_ep0(struct pxa_udc *udc, int fifo_irq, int opc_irq)
1984{
1985 u32 udccsr0;
1986 struct pxa_ep *ep = &udc->pxa_ep[0];
1987 struct pxa27x_request *req = NULL;
1988 int completed = 0;
1989
4c24b6d0
VS
1990 if (!list_empty(&ep->queue))
1991 req = list_entry(ep->queue.next, struct pxa27x_request, queue);
1992
d75379a5
RJ
1993 udccsr0 = udc_ep_readl(ep, UDCCSR);
1994 ep_dbg(ep, "state=%s, req=%p, udccsr0=0x%03x, udcbcr=%d, irq_msk=%x\n",
1995 EP0_STNAME(udc), req, udccsr0, udc_ep_readl(ep, UDCBCR),
1996 (fifo_irq << 1 | opc_irq));
1997
d75379a5
RJ
1998 if (udccsr0 & UDCCSR0_SST) {
1999 ep_dbg(ep, "clearing stall status\n");
2000 nuke(ep, -EPIPE);
2001 udc_ep_writel(ep, UDCCSR, UDCCSR0_SST);
2002 ep0_idle(udc);
2003 }
2004
2005 if (udccsr0 & UDCCSR0_SA) {
2006 nuke(ep, 0);
2007 set_ep0state(udc, SETUP_STAGE);
2008 }
2009
2010 switch (udc->ep0state) {
2011 case WAIT_FOR_SETUP:
2012 /*
2013 * Hardware bug : beware, we cannot clear OPC, since we would
2014 * miss a potential OPC irq for a setup packet.
2015 * So, we only do ... nothing, and hope for a next irq with
2016 * UDCCSR0_SA set.
2017 */
2018 break;
2019 case SETUP_STAGE:
2020 udccsr0 &= UDCCSR0_CTRL_REQ_MASK;
2021 if (likely(udccsr0 == UDCCSR0_CTRL_REQ_MASK))
2022 handle_ep0_ctrl_req(udc, req);
2023 break;
2024 case IN_DATA_STAGE: /* GET_DESCRIPTOR */
2025 if (epout_has_pkt(ep))
2026 udc_ep_writel(ep, UDCCSR, UDCCSR0_OPC);
2027 if (req && !ep_is_full(ep))
2028 completed = write_ep0_fifo(ep, req);
2029 if (completed)
2030 ep0_end_in_req(ep, req);
2031 break;
2032 case OUT_DATA_STAGE: /* SET_DESCRIPTOR */
2033 if (epout_has_pkt(ep) && req)
2034 completed = read_ep0_fifo(ep, req);
2035 if (completed)
2036 ep0_end_out_req(ep, req);
2037 break;
2038 case STALL:
2039 udc_ep_writel(ep, UDCCSR, UDCCSR0_FST);
2040 break;
2041 case IN_STATUS_STAGE:
2042 /*
2043 * Hardware bug : beware, we cannot clear OPC, since we would
2044 * miss a potential PC irq for a setup packet.
2045 * So, we only put the ep0 into WAIT_FOR_SETUP state.
2046 */
2047 if (opc_irq)
2048 ep0_idle(udc);
2049 break;
2050 case OUT_STATUS_STAGE:
2051 case WAIT_ACK_SET_CONF_INTERF:
2052 ep_warn(ep, "should never get in %s state here!!!\n",
2053 EP0_STNAME(ep->dev));
2054 ep0_idle(udc);
2055 break;
2056 }
2057}
2058
2059/**
2060 * handle_ep - Handle endpoint data tranfers
2061 * @ep: pxa physical endpoint
2062 *
2063 * Tries to transfer all pending request data into the endpoint and/or
2064 * transfer all pending data in the endpoint into usb requests.
2065 *
2066 * Is always called when in_interrupt() or with ep->lock held.
2067 */
2068static void handle_ep(struct pxa_ep *ep)
2069{
2070 struct pxa27x_request *req;
2071 int completed;
2072 u32 udccsr;
2073 int is_in = ep->dir_in;
2074 int loop = 0;
2075
2076 do {
2077 completed = 0;
2078 udccsr = udc_ep_readl(ep, UDCCSR);
2079 if (likely(!list_empty(&ep->queue)))
2080 req = list_entry(ep->queue.next,
2081 struct pxa27x_request, queue);
2082 else
2083 req = NULL;
2084
2085 ep_dbg(ep, "req:%p, udccsr 0x%03x loop=%d\n",
2086 req, udccsr, loop++);
2087
2088 if (unlikely(udccsr & (UDCCSR_SST | UDCCSR_TRN)))
2089 udc_ep_writel(ep, UDCCSR,
2090 udccsr & (UDCCSR_SST | UDCCSR_TRN));
2091 if (!req)
2092 break;
2093
2094 if (unlikely(is_in)) {
2095 if (likely(!ep_is_full(ep)))
2096 completed = write_fifo(ep, req);
2097 if (completed)
2098 ep_end_in_req(ep, req);
2099 } else {
2100 if (likely(epout_has_pkt(ep)))
2101 completed = read_fifo(ep, req);
2102 if (completed)
2103 ep_end_out_req(ep, req);
2104 }
2105 } while (completed);
2106}
2107
2108/**
2109 * pxa27x_change_configuration - Handle SET_CONF usb request notification
2110 * @udc: udc device
2111 * @config: usb configuration
2112 *
2113 * Post the request to upper level.
2114 * Don't use any pxa specific harware configuration capabilities
2115 */
2116static void pxa27x_change_configuration(struct pxa_udc *udc, int config)
2117{
2118 struct usb_ctrlrequest req ;
2119
2120 dev_dbg(udc->dev, "config=%d\n", config);
2121
2122 udc->config = config;
2123 udc->last_interface = 0;
2124 udc->last_alternate = 0;
2125
2126 req.bRequestType = 0;
2127 req.bRequest = USB_REQ_SET_CONFIGURATION;
2128 req.wValue = config;
2129 req.wIndex = 0;
2130 req.wLength = 0;
2131
2132 set_ep0state(udc, WAIT_ACK_SET_CONF_INTERF);
2133 udc->driver->setup(&udc->gadget, &req);
2134}
2135
2136/**
2137 * pxa27x_change_interface - Handle SET_INTERF usb request notification
2138 * @udc: udc device
2139 * @iface: interface number
2140 * @alt: alternate setting number
2141 *
2142 * Post the request to upper level.
2143 * Don't use any pxa specific harware configuration capabilities
2144 */
2145static void pxa27x_change_interface(struct pxa_udc *udc, int iface, int alt)
2146{
2147 struct usb_ctrlrequest req;
2148
2149 dev_dbg(udc->dev, "interface=%d, alternate setting=%d\n", iface, alt);
2150
2151 udc->last_interface = iface;
2152 udc->last_alternate = alt;
2153
2154 req.bRequestType = USB_RECIP_INTERFACE;
2155 req.bRequest = USB_REQ_SET_INTERFACE;
2156 req.wValue = alt;
2157 req.wIndex = iface;
2158 req.wLength = 0;
2159
2160 set_ep0state(udc, WAIT_ACK_SET_CONF_INTERF);
2161 udc->driver->setup(&udc->gadget, &req);
2162}
2163
2164/*
2165 * irq_handle_data - Handle data transfer
2166 * @irq: irq IRQ number
2167 * @udc: dev pxa_udc device structure
2168 *
2169 * Called from irq handler, transferts data to or from endpoint to queue
2170 */
2171static void irq_handle_data(int irq, struct pxa_udc *udc)
2172{
2173 int i;
2174 struct pxa_ep *ep;
2175 u32 udcisr0 = udc_readl(udc, UDCISR0) & UDCCISR0_EP_MASK;
2176 u32 udcisr1 = udc_readl(udc, UDCISR1) & UDCCISR1_EP_MASK;
2177
2178 if (udcisr0 & UDCISR_INT_MASK) {
2179 udc->pxa_ep[0].stats.irqs++;
2180 udc_writel(udc, UDCISR0, UDCISR_INT(0, UDCISR_INT_MASK));
2181 handle_ep0(udc, !!(udcisr0 & UDCICR_FIFOERR),
2182 !!(udcisr0 & UDCICR_PKTCOMPL));
2183 }
2184
2185 udcisr0 >>= 2;
2186 for (i = 1; udcisr0 != 0 && i < 16; udcisr0 >>= 2, i++) {
2187 if (!(udcisr0 & UDCISR_INT_MASK))
2188 continue;
2189
2190 udc_writel(udc, UDCISR0, UDCISR_INT(i, UDCISR_INT_MASK));
2191 ep = &udc->pxa_ep[i];
2192 ep->stats.irqs++;
2193 handle_ep(ep);
2194 }
2195
2196 for (i = 16; udcisr1 != 0 && i < 24; udcisr1 >>= 2, i++) {
2197 udc_writel(udc, UDCISR1, UDCISR_INT(i - 16, UDCISR_INT_MASK));
2198 if (!(udcisr1 & UDCISR_INT_MASK))
2199 continue;
2200
2201 ep = &udc->pxa_ep[i];
2202 ep->stats.irqs++;
2203 handle_ep(ep);
2204 }
2205
2206}
2207
2208/**
2209 * irq_udc_suspend - Handle IRQ "UDC Suspend"
2210 * @udc: udc device
2211 */
2212static void irq_udc_suspend(struct pxa_udc *udc)
2213{
2214 udc_writel(udc, UDCISR1, UDCISR1_IRSU);
2215 udc->stats.irqs_suspend++;
2216
2217 if (udc->gadget.speed != USB_SPEED_UNKNOWN
2218 && udc->driver && udc->driver->suspend)
2219 udc->driver->suspend(&udc->gadget);
2220 ep0_idle(udc);
2221}
2222
2223/**
2224 * irq_udc_resume - Handle IRQ "UDC Resume"
2225 * @udc: udc device
2226 */
2227static void irq_udc_resume(struct pxa_udc *udc)
2228{
2229 udc_writel(udc, UDCISR1, UDCISR1_IRRU);
2230 udc->stats.irqs_resume++;
2231
2232 if (udc->gadget.speed != USB_SPEED_UNKNOWN
2233 && udc->driver && udc->driver->resume)
2234 udc->driver->resume(&udc->gadget);
2235}
2236
2237/**
2238 * irq_udc_reconfig - Handle IRQ "UDC Change Configuration"
2239 * @udc: udc device
2240 */
2241static void irq_udc_reconfig(struct pxa_udc *udc)
2242{
2243 unsigned config, interface, alternate, config_change;
2244 u32 udccr = udc_readl(udc, UDCCR);
2245
2246 udc_writel(udc, UDCISR1, UDCISR1_IRCC);
2247 udc->stats.irqs_reconfig++;
2248
2249 config = (udccr & UDCCR_ACN) >> UDCCR_ACN_S;
2250 config_change = (config != udc->config);
2251 pxa27x_change_configuration(udc, config);
2252
2253 interface = (udccr & UDCCR_AIN) >> UDCCR_AIN_S;
2254 alternate = (udccr & UDCCR_AAISN) >> UDCCR_AAISN_S;
2255 pxa27x_change_interface(udc, interface, alternate);
2256
2257 if (config_change)
2258 update_pxa_ep_matches(udc);
2259 udc_set_mask_UDCCR(udc, UDCCR_SMAC);
2260}
2261
2262/**
2263 * irq_udc_reset - Handle IRQ "UDC Reset"
2264 * @udc: udc device
2265 */
2266static void irq_udc_reset(struct pxa_udc *udc)
2267{
2268 u32 udccr = udc_readl(udc, UDCCR);
2269 struct pxa_ep *ep = &udc->pxa_ep[0];
2270
2271 dev_info(udc->dev, "USB reset\n");
2272 udc_writel(udc, UDCISR1, UDCISR1_IRRS);
2273 udc->stats.irqs_reset++;
2274
2275 if ((udccr & UDCCR_UDA) == 0) {
2276 dev_dbg(udc->dev, "USB reset start\n");
2277 stop_activity(udc, udc->driver);
2278 }
2279 udc->gadget.speed = USB_SPEED_FULL;
2280 memset(&udc->stats, 0, sizeof udc->stats);
2281
2282 nuke(ep, -EPROTO);
2283 udc_ep_writel(ep, UDCCSR, UDCCSR0_FTF | UDCCSR0_OPC);
2284 ep0_idle(udc);
2285}
2286
2287/**
2288 * pxa_udc_irq - Main irq handler
2289 * @irq: irq number
2290 * @_dev: udc device
2291 *
2292 * Handles all udc interrupts
2293 */
2294static irqreturn_t pxa_udc_irq(int irq, void *_dev)
2295{
2296 struct pxa_udc *udc = _dev;
2297 u32 udcisr0 = udc_readl(udc, UDCISR0);
2298 u32 udcisr1 = udc_readl(udc, UDCISR1);
2299 u32 udccr = udc_readl(udc, UDCCR);
2300 u32 udcisr1_spec;
2301
2302 dev_vdbg(udc->dev, "Interrupt, UDCISR0:0x%08x, UDCISR1:0x%08x, "
2303 "UDCCR:0x%08x\n", udcisr0, udcisr1, udccr);
2304
2305 udcisr1_spec = udcisr1 & 0xf8000000;
2306 if (unlikely(udcisr1_spec & UDCISR1_IRSU))
2307 irq_udc_suspend(udc);
2308 if (unlikely(udcisr1_spec & UDCISR1_IRRU))
2309 irq_udc_resume(udc);
2310 if (unlikely(udcisr1_spec & UDCISR1_IRCC))
2311 irq_udc_reconfig(udc);
2312 if (unlikely(udcisr1_spec & UDCISR1_IRRS))
2313 irq_udc_reset(udc);
2314
2315 if ((udcisr0 & UDCCISR0_EP_MASK) | (udcisr1 & UDCCISR1_EP_MASK))
2316 irq_handle_data(irq, udc);
2317
2318 return IRQ_HANDLED;
2319}
2320
2321static struct pxa_udc memory = {
2322 .gadget = {
2323 .ops = &pxa_udc_ops,
2324 .ep0 = &memory.udc_usb_ep[0].usb_ep,
2325 .name = driver_name,
2326 .dev = {
c682b170 2327 .init_name = "gadget",
d75379a5
RJ
2328 },
2329 },
2330
2331 .udc_usb_ep = {
2332 USB_EP_CTRL,
2333 USB_EP_OUT_BULK(1),
2334 USB_EP_IN_BULK(2),
2335 USB_EP_IN_ISO(3),
2336 USB_EP_OUT_ISO(4),
2337 USB_EP_IN_INT(5),
2338 },
2339
2340 .pxa_ep = {
2341 PXA_EP_CTRL,
2342 /* Endpoints for gadget zero */
2343 PXA_EP_OUT_BULK(1, 1, 3, 0, 0),
2344 PXA_EP_IN_BULK(2, 2, 3, 0, 0),
2345 /* Endpoints for ether gadget, file storage gadget */
2346 PXA_EP_OUT_BULK(3, 1, 1, 0, 0),
2347 PXA_EP_IN_BULK(4, 2, 1, 0, 0),
2348 PXA_EP_IN_ISO(5, 3, 1, 0, 0),
2349 PXA_EP_OUT_ISO(6, 4, 1, 0, 0),
2350 PXA_EP_IN_INT(7, 5, 1, 0, 0),
2351 /* Endpoints for RNDIS, serial */
2352 PXA_EP_OUT_BULK(8, 1, 2, 0, 0),
2353 PXA_EP_IN_BULK(9, 2, 2, 0, 0),
2354 PXA_EP_IN_INT(10, 5, 2, 0, 0),
2355 /*
2356 * All the following endpoints are only for completion. They
2357 * won't never work, as multiple interfaces are really broken on
2358 * the pxa.
2359 */
2360 PXA_EP_OUT_BULK(11, 1, 2, 1, 0),
2361 PXA_EP_IN_BULK(12, 2, 2, 1, 0),
2362 /* Endpoint for CDC Ether */
2363 PXA_EP_OUT_BULK(13, 1, 1, 1, 1),
2364 PXA_EP_IN_BULK(14, 2, 1, 1, 1),
2365 }
2366};
2367
2368/**
2369 * pxa_udc_probe - probes the udc device
2370 * @_dev: platform device
2371 *
2372 * Perform basic init : allocates udc clock, creates sysfs files, requests
2373 * irq.
2374 */
2375static int __init pxa_udc_probe(struct platform_device *pdev)
2376{
2377 struct resource *regs;
2378 struct pxa_udc *udc = &memory;
eb507025 2379 int retval = 0, gpio;
d75379a5
RJ
2380
2381 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2382 if (!regs)
2383 return -ENXIO;
2384 udc->irq = platform_get_irq(pdev, 0);
2385 if (udc->irq < 0)
2386 return udc->irq;
2387
2388 udc->dev = &pdev->dev;
2389 udc->mach = pdev->dev.platform_data;
7fec3c25 2390 udc->transceiver = otg_get_transceiver();
d75379a5 2391
eb507025
RJ
2392 gpio = udc->mach->gpio_pullup;
2393 if (gpio_is_valid(gpio)) {
2394 retval = gpio_request(gpio, "USB D+ pullup");
2395 if (retval == 0)
2396 gpio_direction_output(gpio,
2397 udc->mach->gpio_pullup_inverted);
2398 }
2399 if (retval) {
2400 dev_err(&pdev->dev, "Couldn't request gpio %d : %d\n",
2401 gpio, retval);
2402 return retval;
2403 }
2404
e0d8b13a 2405 udc->clk = clk_get(&pdev->dev, NULL);
d75379a5
RJ
2406 if (IS_ERR(udc->clk)) {
2407 retval = PTR_ERR(udc->clk);
2408 goto err_clk;
2409 }
2410
2411 retval = -ENOMEM;
2412 udc->regs = ioremap(regs->start, regs->end - regs->start + 1);
2413 if (!udc->regs) {
2414 dev_err(&pdev->dev, "Unable to map UDC I/O memory\n");
2415 goto err_map;
2416 }
2417
2418 device_initialize(&udc->gadget.dev);
2419 udc->gadget.dev.parent = &pdev->dev;
2420 udc->gadget.dev.dma_mask = NULL;
b799a7eb 2421 udc->vbus_sensed = 0;
d75379a5
RJ
2422
2423 the_controller = udc;
2424 platform_set_drvdata(pdev, udc);
2425 udc_init_data(udc);
2426 pxa_eps_setup(udc);
2427
2428 /* irq setup after old hardware state is cleaned up */
2429 retval = request_irq(udc->irq, pxa_udc_irq,
2430 IRQF_SHARED, driver_name, udc);
2431 if (retval != 0) {
2432 dev_err(udc->dev, "%s: can't get irq %i, err %d\n",
2433 driver_name, IRQ_USB, retval);
2434 goto err_irq;
2435 }
2436
2437 pxa_init_debugfs(udc);
2438 return 0;
2439err_irq:
2440 iounmap(udc->regs);
2441err_map:
2442 clk_put(udc->clk);
2443 udc->clk = NULL;
2444err_clk:
2445 return retval;
2446}
2447
2448/**
2449 * pxa_udc_remove - removes the udc device driver
2450 * @_dev: platform device
2451 */
2452static int __exit pxa_udc_remove(struct platform_device *_dev)
2453{
2454 struct pxa_udc *udc = platform_get_drvdata(_dev);
eb507025 2455 int gpio = udc->mach->gpio_pullup;
d75379a5
RJ
2456
2457 usb_gadget_unregister_driver(udc->driver);
2458 free_irq(udc->irq, udc);
2459 pxa_cleanup_debugfs(udc);
eb507025
RJ
2460 if (gpio_is_valid(gpio))
2461 gpio_free(gpio);
d75379a5 2462
7fec3c25
RJ
2463 otg_put_transceiver(udc->transceiver);
2464
2465 udc->transceiver = NULL;
d75379a5
RJ
2466 platform_set_drvdata(_dev, NULL);
2467 the_controller = NULL;
2468 clk_put(udc->clk);
4c24b6d0 2469 iounmap(udc->regs);
d75379a5
RJ
2470
2471 return 0;
2472}
2473
2474static void pxa_udc_shutdown(struct platform_device *_dev)
2475{
2476 struct pxa_udc *udc = platform_get_drvdata(_dev);
2477
5a59bc54
RJ
2478 if (udc_readl(udc, UDCCR) & UDCCR_UDE)
2479 udc_disable(udc);
d75379a5
RJ
2480}
2481
2482#ifdef CONFIG_PM
2483/**
2484 * pxa_udc_suspend - Suspend udc device
2485 * @_dev: platform device
2486 * @state: suspend state
2487 *
2488 * Suspends udc : saves configuration registers (UDCCR*), then disables the udc
2489 * device.
2490 */
2491static int pxa_udc_suspend(struct platform_device *_dev, pm_message_t state)
2492{
2493 int i;
2494 struct pxa_udc *udc = platform_get_drvdata(_dev);
2495 struct pxa_ep *ep;
2496
2497 ep = &udc->pxa_ep[0];
2498 udc->udccsr0 = udc_ep_readl(ep, UDCCSR);
2499 for (i = 1; i < NR_PXA_ENDPOINTS; i++) {
2500 ep = &udc->pxa_ep[i];
2501 ep->udccsr_value = udc_ep_readl(ep, UDCCSR);
2502 ep->udccr_value = udc_ep_readl(ep, UDCCR);
2503 ep_dbg(ep, "udccsr:0x%03x, udccr:0x%x\n",
2504 ep->udccsr_value, ep->udccr_value);
2505 }
2506
2507 udc_disable(udc);
eb507025
RJ
2508 udc->pullup_resume = udc->pullup_on;
2509 dplus_pullup(udc, 0);
d75379a5
RJ
2510
2511 return 0;
2512}
2513
2514/**
2515 * pxa_udc_resume - Resume udc device
2516 * @_dev: platform device
2517 *
2518 * Resumes udc : restores configuration registers (UDCCR*), then enables the udc
2519 * device.
2520 */
2521static int pxa_udc_resume(struct platform_device *_dev)
2522{
2523 int i;
2524 struct pxa_udc *udc = platform_get_drvdata(_dev);
2525 struct pxa_ep *ep;
2526
2527 ep = &udc->pxa_ep[0];
2528 udc_ep_writel(ep, UDCCSR, udc->udccsr0 & (UDCCSR0_FST | UDCCSR0_DME));
2529 for (i = 1; i < NR_PXA_ENDPOINTS; i++) {
2530 ep = &udc->pxa_ep[i];
2531 udc_ep_writel(ep, UDCCSR, ep->udccsr_value);
2532 udc_ep_writel(ep, UDCCR, ep->udccr_value);
2533 ep_dbg(ep, "udccsr:0x%03x, udccr:0x%x\n",
2534 ep->udccsr_value, ep->udccr_value);
2535 }
2536
eb507025
RJ
2537 dplus_pullup(udc, udc->pullup_resume);
2538 if (should_enable_udc(udc))
2539 udc_enable(udc);
d75379a5
RJ
2540 /*
2541 * We do not handle OTG yet.
2542 *
2543 * OTGPH bit is set when sleep mode is entered.
2544 * it indicates that OTG pad is retaining its state.
2545 * Upon exit from sleep mode and before clearing OTGPH,
2546 * Software must configure the USB OTG pad, UDC, and UHC
2547 * to the state they were in before entering sleep mode.
d75379a5 2548 */
d438ae57
PZ
2549 if (cpu_is_pxa27x())
2550 PSSR |= PSSR_OTGPH;
d75379a5
RJ
2551
2552 return 0;
2553}
2554#endif
2555
2556/* work with hotplug and coldplug */
7a857620 2557MODULE_ALIAS("platform:pxa27x-udc");
d75379a5
RJ
2558
2559static struct platform_driver udc_driver = {
2560 .driver = {
7a857620 2561 .name = "pxa27x-udc",
d75379a5
RJ
2562 .owner = THIS_MODULE,
2563 },
2564 .remove = __exit_p(pxa_udc_remove),
2565 .shutdown = pxa_udc_shutdown,
2566#ifdef CONFIG_PM
2567 .suspend = pxa_udc_suspend,
2568 .resume = pxa_udc_resume
2569#endif
2570};
2571
2572static int __init udc_init(void)
2573{
5a59bc54
RJ
2574 if (!cpu_is_pxa27x())
2575 return -ENODEV;
2576
d75379a5
RJ
2577 printk(KERN_INFO "%s: version %s\n", driver_name, DRIVER_VERSION);
2578 return platform_driver_probe(&udc_driver, pxa_udc_probe);
2579}
2580module_init(udc_init);
2581
2582
2583static void __exit udc_exit(void)
2584{
2585 platform_driver_unregister(&udc_driver);
2586}
2587module_exit(udc_exit);
2588
2589MODULE_DESCRIPTION(DRIVER_DESC);
2590MODULE_AUTHOR("Robert Jarzmik");
2591MODULE_LICENSE("GPL");