]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/usb/host/ehci.h
USB: EHCI: split ehci_qh into hw and sw parts
[mirror_ubuntu-zesty-kernel.git] / drivers / usb / host / ehci.h
CommitLineData
1da177e4
LT
1/*
2 * Copyright (c) 2001-2002 by David Brownell
53bd6a60 3 *
1da177e4
LT
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the
6 * Free Software Foundation; either version 2 of the License, or (at your
7 * option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but
10 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
11 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
12 * for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software Foundation,
16 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 */
18
19#ifndef __LINUX_EHCI_HCD_H
20#define __LINUX_EHCI_HCD_H
21
22/* definitions used for the EHCI driver */
23
6dbd682b
SR
24/*
25 * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
26 * __leXX (normally) or __beXX (given EHCI_BIG_ENDIAN_DESC), depending on
27 * the host controller implementation.
28 *
29 * To facilitate the strongest possible byte-order checking from "sparse"
30 * and so on, we use __leXX unless that's not practical.
31 */
32#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
33typedef __u32 __bitwise __hc32;
34typedef __u16 __bitwise __hc16;
35#else
36#define __hc32 __le32
37#define __hc16 __le16
38#endif
39
411c9403 40/* statistics can be kept for tuning/monitoring */
1da177e4
LT
41struct ehci_stats {
42 /* irq usage */
43 unsigned long normal;
44 unsigned long error;
45 unsigned long reclaim;
46 unsigned long lost_iaa;
47
48 /* termination of urbs from core */
49 unsigned long complete;
50 unsigned long unlink;
51};
52
53/* ehci_hcd->lock guards shared data against other CPUs:
54 * ehci_hcd: async, reclaim, periodic (and shadow), ...
55 * usb_host_endpoint: hcpriv
56 * ehci_qh: qh_next, qtd_list
57 * ehci_qtd: qtd_list
58 *
59 * Also, hold this lock when talking to HC registers or
60 * when updating hw_* fields in shared qh/qtd/... structures.
61 */
62
63#define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
64
65struct ehci_hcd { /* one per controller */
56c1e26d
DB
66 /* glue to PCI and HCD framework */
67 struct ehci_caps __iomem *caps;
68 struct ehci_regs __iomem *regs;
69 struct ehci_dbg_port __iomem *debug;
70
71 __u32 hcs_params; /* cached register copy */
1da177e4
LT
72 spinlock_t lock;
73
74 /* async schedule support */
75 struct ehci_qh *async;
76 struct ehci_qh *reclaim;
1da177e4
LT
77 unsigned scanning : 1;
78
79 /* periodic schedule support */
80#define DEFAULT_I_TDPS 1024 /* some HCs can do less */
81 unsigned periodic_size;
6dbd682b 82 __hc32 *periodic; /* hw periodic table */
1da177e4
LT
83 dma_addr_t periodic_dma;
84 unsigned i_thresh; /* uframes HC might cache */
85
86 union ehci_shadow *pshadow; /* mirror hw periodic table */
87 int next_uframe; /* scan periodic, start here */
88 unsigned periodic_sched; /* periodic activity count */
89
9aa09d2f
KW
90 /* list of itds completed while clock_frame was still active */
91 struct list_head cached_itd_list;
92 unsigned clock_frame;
93
1da177e4
LT
94 /* per root hub port */
95 unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
383975d7 96
57e06c11
AS
97 /* bit vectors (one bit per port) */
98 unsigned long bus_suspended; /* which ports were
99 already suspended at the start of a bus suspend */
100 unsigned long companion_ports; /* which ports are
101 dedicated to the companion controller */
383975d7
AS
102 unsigned long owned_ports; /* which ports are
103 owned by the companion during a bus suspend */
d1f114d1
AS
104 unsigned long port_c_suspend; /* which ports have
105 the change-suspend feature turned on */
eafe5b99
AS
106 unsigned long suspended_ports; /* which ports are
107 suspended */
1da177e4
LT
108
109 /* per-HC memory pools (could be per-bus, but ...) */
110 struct dma_pool *qh_pool; /* qh per active urb */
111 struct dma_pool *qtd_pool; /* one or more per qh */
112 struct dma_pool *itd_pool; /* itd per iso urb */
113 struct dma_pool *sitd_pool; /* sitd per split iso urb */
114
07d29b63 115 struct timer_list iaa_watchdog;
1da177e4 116 struct timer_list watchdog;
1da177e4
LT
117 unsigned long actions;
118 unsigned stamp;
68335e81 119 unsigned random_frame;
1da177e4
LT
120 unsigned long next_statechange;
121 u32 command;
122
8cd42e97 123 /* SILICON QUIRKS */
f8aeb3bb 124 unsigned no_selective_suspend:1;
8cd42e97 125 unsigned has_fsl_port_bug:1; /* FreeScale */
083522d7 126 unsigned big_endian_mmio:1;
6dbd682b 127 unsigned big_endian_desc:1;
796bcae7 128 unsigned has_amcc_usb23:1;
403dbd36 129 unsigned need_io_watchdog:1;
796bcae7
VB
130
131 /* required for usb32 quirk */
132 #define OHCI_CTRL_HCFS (3 << 6)
133 #define OHCI_USB_OPER (2 << 6)
134 #define OHCI_USB_SUSPEND (3 << 6)
135
136 #define OHCI_HCCTRL_OFFSET 0x4
137 #define OHCI_HCCTRL_LEN 0x4
138 __hc32 *ohci_hcctrl_reg;
8cd42e97 139
f8aeb3bb 140 u8 sbrn; /* packed release number */
1da177e4 141
1da177e4
LT
142 /* irq statistics */
143#ifdef EHCI_STATS
144 struct ehci_stats stats;
145# define COUNT(x) do { (x)++; } while (0)
146#else
147# define COUNT(x) do {} while (0)
694cc208
TJ
148#endif
149
150 /* debug files */
151#ifdef DEBUG
152 struct dentry *debug_dir;
153 struct dentry *debug_async;
154 struct dentry *debug_periodic;
155 struct dentry *debug_registers;
1da177e4
LT
156#endif
157};
158
53bd6a60 159/* convert between an HCD pointer and the corresponding EHCI_HCD */
1da177e4
LT
160static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
161{
162 return (struct ehci_hcd *) (hcd->hcd_priv);
163}
164static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
165{
166 return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
167}
168
169
07d29b63
AS
170static inline void
171iaa_watchdog_start(struct ehci_hcd *ehci)
172{
173 WARN_ON(timer_pending(&ehci->iaa_watchdog));
174 mod_timer(&ehci->iaa_watchdog,
175 jiffies + msecs_to_jiffies(EHCI_IAA_MSECS));
176}
177
178static inline void iaa_watchdog_done(struct ehci_hcd *ehci)
179{
180 del_timer(&ehci->iaa_watchdog);
181}
182
1da177e4
LT
183enum ehci_timer_action {
184 TIMER_IO_WATCHDOG,
1da177e4
LT
185 TIMER_ASYNC_SHRINK,
186 TIMER_ASYNC_OFF,
187};
188
189static inline void
190timer_action_done (struct ehci_hcd *ehci, enum ehci_timer_action action)
191{
192 clear_bit (action, &ehci->actions);
193}
194
9aa09d2f
KW
195static void free_cached_itd_list(struct ehci_hcd *ehci);
196
1da177e4
LT
197/*-------------------------------------------------------------------------*/
198
0af36739 199#include <linux/usb/ehci_def.h>
1da177e4
LT
200
201/*-------------------------------------------------------------------------*/
202
6dbd682b 203#define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma)
1da177e4
LT
204
205/*
206 * EHCI Specification 0.95 Section 3.5
53bd6a60 207 * QTD: describe data transfer components (buffer, direction, ...)
1da177e4
LT
208 * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
209 *
210 * These are associated only with "QH" (Queue Head) structures,
211 * used with control, bulk, and interrupt transfers.
212 */
213struct ehci_qtd {
214 /* first part defined by EHCI spec */
6dbd682b
SR
215 __hc32 hw_next; /* see EHCI 3.5.1 */
216 __hc32 hw_alt_next; /* see EHCI 3.5.2 */
217 __hc32 hw_token; /* see EHCI 3.5.3 */
1da177e4
LT
218#define QTD_TOGGLE (1 << 31) /* data toggle */
219#define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
220#define QTD_IOC (1 << 15) /* interrupt on complete */
221#define QTD_CERR(tok) (((tok)>>10) & 0x3)
222#define QTD_PID(tok) (((tok)>>8) & 0x3)
223#define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
224#define QTD_STS_HALT (1 << 6) /* halted on error */
225#define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
226#define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
227#define QTD_STS_XACT (1 << 3) /* device gave illegal response */
228#define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
229#define QTD_STS_STS (1 << 1) /* split transaction state */
230#define QTD_STS_PING (1 << 0) /* issue PING? */
6dbd682b
SR
231
232#define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE)
233#define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT)
234#define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS)
235
236 __hc32 hw_buf [5]; /* see EHCI 3.5.4 */
237 __hc32 hw_buf_hi [5]; /* Appendix B */
1da177e4
LT
238
239 /* the rest is HCD-private */
240 dma_addr_t qtd_dma; /* qtd address */
241 struct list_head qtd_list; /* sw qtd list */
242 struct urb *urb; /* qtd's urb */
243 size_t length; /* length of buffer */
244} __attribute__ ((aligned (32)));
245
246/* mask NakCnt+T in qh->hw_alt_next */
6dbd682b 247#define QTD_MASK(ehci) cpu_to_hc32 (ehci, ~0x1f)
1da177e4
LT
248
249#define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
250
251/*-------------------------------------------------------------------------*/
252
253/* type tag from {qh,itd,sitd,fstn}->hw_next */
6dbd682b 254#define Q_NEXT_TYPE(ehci,dma) ((dma) & cpu_to_hc32(ehci, 3 << 1))
1da177e4 255
6dbd682b
SR
256/*
257 * Now the following defines are not converted using the
551509d2 258 * cpu_to_le32() macro anymore, since we have to support
6dbd682b
SR
259 * "dynamic" switching between be and le support, so that the driver
260 * can be used on one system with SoC EHCI controller using big-endian
261 * descriptors as well as a normal little-endian PCI EHCI controller.
262 */
1da177e4 263/* values for that type tag */
6dbd682b
SR
264#define Q_TYPE_ITD (0 << 1)
265#define Q_TYPE_QH (1 << 1)
266#define Q_TYPE_SITD (2 << 1)
267#define Q_TYPE_FSTN (3 << 1)
1da177e4
LT
268
269/* next async queue entry, or pointer to interrupt/periodic QH */
6dbd682b 270#define QH_NEXT(ehci,dma) (cpu_to_hc32(ehci, (((u32)dma)&~0x01f)|Q_TYPE_QH))
1da177e4
LT
271
272/* for periodic/async schedules and qtd lists, mark end of list */
6dbd682b 273#define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */
1da177e4
LT
274
275/*
276 * Entries in periodic shadow table are pointers to one of four kinds
277 * of data structure. That's dictated by the hardware; a type tag is
278 * encoded in the low bits of the hardware's periodic schedule. Use
279 * Q_NEXT_TYPE to get the tag.
280 *
281 * For entries in the async schedule, the type tag always says "qh".
282 */
283union ehci_shadow {
53bd6a60 284 struct ehci_qh *qh; /* Q_TYPE_QH */
1da177e4
LT
285 struct ehci_itd *itd; /* Q_TYPE_ITD */
286 struct ehci_sitd *sitd; /* Q_TYPE_SITD */
287 struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
6dbd682b 288 __hc32 *hw_next; /* (all types) */
1da177e4
LT
289 void *ptr;
290};
291
292/*-------------------------------------------------------------------------*/
293
294/*
295 * EHCI Specification 0.95 Section 3.6
296 * QH: describes control/bulk/interrupt endpoints
297 * See Fig 3-7 "Queue Head Structure Layout".
298 *
299 * These appear in both the async and (for interrupt) periodic schedules.
300 */
301
3807e26d
AD
302/* first part defined by EHCI spec */
303struct ehci_qh_hw {
6dbd682b
SR
304 __hc32 hw_next; /* see EHCI 3.6.1 */
305 __hc32 hw_info1; /* see EHCI 3.6.2 */
1da177e4 306#define QH_HEAD 0x00008000
6dbd682b 307 __hc32 hw_info2; /* see EHCI 3.6.2 */
7dedacf4
DB
308#define QH_SMASK 0x000000ff
309#define QH_CMASK 0x0000ff00
310#define QH_HUBADDR 0x007f0000
311#define QH_HUBPORT 0x3f800000
312#define QH_MULT 0xc0000000
6dbd682b 313 __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
53bd6a60 314
1da177e4 315 /* qtd overlay (hardware parts of a struct ehci_qtd) */
6dbd682b
SR
316 __hc32 hw_qtd_next;
317 __hc32 hw_alt_next;
318 __hc32 hw_token;
319 __hc32 hw_buf [5];
320 __hc32 hw_buf_hi [5];
3807e26d 321} __attribute__ ((aligned(32)));
1da177e4 322
3807e26d
AD
323struct ehci_qh {
324 struct ehci_qh_hw *hw;
1da177e4
LT
325 /* the rest is HCD-private */
326 dma_addr_t qh_dma; /* address of qh */
327 union ehci_shadow qh_next; /* ptr to qh; or periodic */
328 struct list_head qtd_list; /* sw qtd list */
329 struct ehci_qtd *dummy;
330 struct ehci_qh *reclaim; /* next to reclaim */
331
332 struct ehci_hcd *ehci;
9c033e81
DB
333
334 /*
335 * Do NOT use atomic operations for QH refcounting. On some CPUs
336 * (PPC7448 for example), atomic operations cannot be performed on
337 * memory that is cache-inhibited (i.e. being used for DMA).
338 * Spinlocks are used to protect all QH fields.
339 */
340 u32 refcount;
1da177e4
LT
341 unsigned stamp;
342
343 u8 qh_state;
344#define QH_STATE_LINKED 1 /* HC sees this */
345#define QH_STATE_UNLINK 2 /* HC may still see this */
346#define QH_STATE_IDLE 3 /* HC doesn't see this */
347#define QH_STATE_UNLINK_WAIT 4 /* LINKED and on reclaim q */
348#define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
349
a2c2706e
AS
350 u8 xacterrs; /* XactErr retry counter */
351#define QH_XACTERR_MAX 32 /* XactErr retry limit */
352
1da177e4
LT
353 /* periodic schedule info */
354 u8 usecs; /* intr bandwidth */
355 u8 gap_uf; /* uframes split/csplit gap */
356 u8 c_usecs; /* ... split completion bw */
d0384200 357 u16 tt_usecs; /* tt downstream bandwidth */
1da177e4
LT
358 unsigned short period; /* polling interval */
359 unsigned short start; /* where polling starts */
360#define NO_FRAME ((unsigned short)~0) /* pick new start */
914b7012 361
1da177e4 362 struct usb_device *dev; /* access to TT */
914b7012 363 unsigned clearing_tt:1; /* Clear-TT-Buf in progress */
3807e26d 364};
1da177e4
LT
365
366/*-------------------------------------------------------------------------*/
367
368/* description of one iso transaction (up to 3 KB data if highspeed) */
369struct ehci_iso_packet {
370 /* These will be copied to iTD when scheduling */
371 u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
6dbd682b 372 __hc32 transaction; /* itd->hw_transaction[i] |= */
1da177e4
LT
373 u8 cross; /* buf crosses pages */
374 /* for full speed OUT splits */
375 u32 buf1;
376};
377
378/* temporary schedule data for packets from iso urbs (both speeds)
379 * each packet is one logical usb transaction to the device (not TT),
380 * beginning at stream->next_uframe
381 */
382struct ehci_iso_sched {
383 struct list_head td_list;
384 unsigned span;
385 struct ehci_iso_packet packet [0];
386};
387
388/*
389 * ehci_iso_stream - groups all (s)itds for this endpoint.
390 * acts like a qh would, if EHCI had them for ISO.
391 */
392struct ehci_iso_stream {
393 /* first two fields match QH, but info1 == 0 */
6dbd682b
SR
394 __hc32 hw_next;
395 __hc32 hw_info1;
1da177e4
LT
396
397 u32 refcount;
398 u8 bEndpointAddress;
399 u8 highspeed;
400 u16 depth; /* depth in uframes */
401 struct list_head td_list; /* queued itds/sitds */
402 struct list_head free_list; /* list of unused itds/sitds */
403 struct usb_device *udev;
53bd6a60 404 struct usb_host_endpoint *ep;
1da177e4
LT
405
406 /* output of (re)scheduling */
407 unsigned long start; /* jiffies */
408 unsigned long rescheduled;
409 int next_uframe;
6dbd682b 410 __hc32 splits;
1da177e4
LT
411
412 /* the rest is derived from the endpoint descriptor,
413 * trusting urb->interval == f(epdesc->bInterval) and
414 * including the extra info for hw_bufp[0..2]
415 */
1da177e4 416 u8 usecs, c_usecs;
c06d4dcf 417 u16 interval;
d0384200 418 u16 tt_usecs;
1da177e4
LT
419 u16 maxp;
420 u16 raw_mask;
421 unsigned bandwidth;
422
423 /* This is used to initialize iTD's hw_bufp fields */
6dbd682b
SR
424 __hc32 buf0;
425 __hc32 buf1;
426 __hc32 buf2;
1da177e4
LT
427
428 /* this is used to initialize sITD's tt info */
6dbd682b 429 __hc32 address;
1da177e4
LT
430};
431
432/*-------------------------------------------------------------------------*/
433
434/*
435 * EHCI Specification 0.95 Section 3.3
436 * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
437 *
438 * Schedule records for high speed iso xfers
439 */
440struct ehci_itd {
441 /* first part defined by EHCI spec */
6dbd682b
SR
442 __hc32 hw_next; /* see EHCI 3.3.1 */
443 __hc32 hw_transaction [8]; /* see EHCI 3.3.2 */
1da177e4
LT
444#define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
445#define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
446#define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
447#define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
448#define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
449#define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
450
6dbd682b 451#define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE)
1da177e4 452
6dbd682b
SR
453 __hc32 hw_bufp [7]; /* see EHCI 3.3.3 */
454 __hc32 hw_bufp_hi [7]; /* Appendix B */
1da177e4
LT
455
456 /* the rest is HCD-private */
457 dma_addr_t itd_dma; /* for this itd */
458 union ehci_shadow itd_next; /* ptr to periodic q entry */
459
460 struct urb *urb;
461 struct ehci_iso_stream *stream; /* endpoint's queue */
462 struct list_head itd_list; /* list of stream's itds */
463
464 /* any/all hw_transactions here may be used by that urb */
465 unsigned frame; /* where scheduled */
466 unsigned pg;
467 unsigned index[8]; /* in urb->iso_frame_desc */
1da177e4
LT
468} __attribute__ ((aligned (32)));
469
470/*-------------------------------------------------------------------------*/
471
472/*
53bd6a60 473 * EHCI Specification 0.95 Section 3.4
1da177e4
LT
474 * siTD, aka split-transaction isochronous Transfer Descriptor
475 * ... describe full speed iso xfers through TT in hubs
476 * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
477 */
478struct ehci_sitd {
479 /* first part defined by EHCI spec */
6dbd682b 480 __hc32 hw_next;
1da177e4 481/* uses bit field macros above - see EHCI 0.95 Table 3-8 */
6dbd682b
SR
482 __hc32 hw_fullspeed_ep; /* EHCI table 3-9 */
483 __hc32 hw_uframe; /* EHCI table 3-10 */
484 __hc32 hw_results; /* EHCI table 3-11 */
1da177e4
LT
485#define SITD_IOC (1 << 31) /* interrupt on completion */
486#define SITD_PAGE (1 << 30) /* buffer 0/1 */
487#define SITD_LENGTH(x) (0x3ff & ((x)>>16))
488#define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
489#define SITD_STS_ERR (1 << 6) /* error from TT */
490#define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
491#define SITD_STS_BABBLE (1 << 4) /* device was babbling */
492#define SITD_STS_XACT (1 << 3) /* illegal IN response */
493#define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
494#define SITD_STS_STS (1 << 1) /* split transaction state */
495
6dbd682b 496#define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE)
1da177e4 497
6dbd682b
SR
498 __hc32 hw_buf [2]; /* EHCI table 3-12 */
499 __hc32 hw_backpointer; /* EHCI table 3-13 */
500 __hc32 hw_buf_hi [2]; /* Appendix B */
1da177e4
LT
501
502 /* the rest is HCD-private */
503 dma_addr_t sitd_dma;
504 union ehci_shadow sitd_next; /* ptr to periodic q entry */
505
506 struct urb *urb;
507 struct ehci_iso_stream *stream; /* endpoint's queue */
508 struct list_head sitd_list; /* list of stream's sitds */
509 unsigned frame;
510 unsigned index;
511} __attribute__ ((aligned (32)));
512
513/*-------------------------------------------------------------------------*/
514
515/*
516 * EHCI Specification 0.96 Section 3.7
517 * Periodic Frame Span Traversal Node (FSTN)
518 *
519 * Manages split interrupt transactions (using TT) that span frame boundaries
520 * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
521 * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
522 * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
523 */
524struct ehci_fstn {
6dbd682b
SR
525 __hc32 hw_next; /* any periodic q entry */
526 __hc32 hw_prev; /* qh or EHCI_LIST_END */
1da177e4
LT
527
528 /* the rest is HCD-private */
529 dma_addr_t fstn_dma;
530 union ehci_shadow fstn_next; /* ptr to periodic q entry */
531} __attribute__ ((aligned (32)));
532
533/*-------------------------------------------------------------------------*/
534
535#ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
536
537/*
538 * Some EHCI controllers have a Transaction Translator built into the
539 * root hub. This is a non-standard feature. Each controller will need
540 * to add code to the following inline functions, and call them as
541 * needed (mostly in root hub code).
542 */
543
a8e51775 544#define ehci_is_TDI(e) (ehci_to_hcd(e)->has_tt)
1da177e4
LT
545
546/* Returns the speed of a device attached to a port on the root hub. */
547static inline unsigned int
548ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
549{
550 if (ehci_is_TDI(ehci)) {
551 switch ((portsc>>26)&3) {
552 case 0:
553 return 0;
554 case 1:
555 return (1<<USB_PORT_FEAT_LOWSPEED);
556 case 2:
557 default:
558 return (1<<USB_PORT_FEAT_HIGHSPEED);
559 }
560 }
561 return (1<<USB_PORT_FEAT_HIGHSPEED);
562}
563
564#else
565
566#define ehci_is_TDI(e) (0)
567
568#define ehci_port_speed(ehci, portsc) (1<<USB_PORT_FEAT_HIGHSPEED)
569#endif
570
8cd42e97
KG
571/*-------------------------------------------------------------------------*/
572
573#ifdef CONFIG_PPC_83xx
574/* Some Freescale processors have an erratum in which the TT
575 * port number in the queue head was 0..N-1 instead of 1..N.
576 */
577#define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
578#else
579#define ehci_has_fsl_portno_bug(e) (0)
580#endif
581
083522d7
BH
582/*
583 * While most USB host controllers implement their registers in
584 * little-endian format, a minority (celleb companion chip) implement
585 * them in big endian format.
586 *
587 * This attempts to support either format at compile time without a
588 * runtime penalty, or both formats with the additional overhead
589 * of checking a flag bit.
590 */
591
592#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
593#define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
594#else
595#define ehci_big_endian_mmio(e) 0
596#endif
597
6dbd682b
SR
598/*
599 * Big-endian read/write functions are arch-specific.
600 * Other arches can be added if/when they're needed.
6dbd682b 601 */
91bc4d31
VB
602#if defined(CONFIG_ARM) && defined(CONFIG_ARCH_IXP4XX)
603#define readl_be(addr) __raw_readl((__force unsigned *)addr)
604#define writel_be(val, addr) __raw_writel(val, (__force unsigned *)addr)
605#endif
606
6dbd682b
SR
607static inline unsigned int ehci_readl(const struct ehci_hcd *ehci,
608 __u32 __iomem * regs)
083522d7 609{
d728e327 610#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
083522d7 611 return ehci_big_endian_mmio(ehci) ?
68f50e52
AV
612 readl_be(regs) :
613 readl(regs);
d728e327 614#else
68f50e52 615 return readl(regs);
d728e327 616#endif
083522d7
BH
617}
618
6dbd682b
SR
619static inline void ehci_writel(const struct ehci_hcd *ehci,
620 const unsigned int val, __u32 __iomem *regs)
083522d7 621{
d728e327 622#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
083522d7 623 ehci_big_endian_mmio(ehci) ?
68f50e52
AV
624 writel_be(val, regs) :
625 writel(val, regs);
d728e327 626#else
68f50e52 627 writel(val, regs);
d728e327 628#endif
083522d7 629}
8cd42e97 630
796bcae7
VB
631/*
632 * On certain ppc-44x SoC there is a HW issue, that could only worked around with
633 * explicit suspend/operate of OHCI. This function hereby makes sense only on that arch.
634 * Other common bits are dependant on has_amcc_usb23 quirk flag.
635 */
636#ifdef CONFIG_44x
637static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
638{
639 u32 hc_control;
640
641 hc_control = (readl_be(ehci->ohci_hcctrl_reg) & ~OHCI_CTRL_HCFS);
642 if (operational)
643 hc_control |= OHCI_USB_OPER;
644 else
645 hc_control |= OHCI_USB_SUSPEND;
646
647 writel_be(hc_control, ehci->ohci_hcctrl_reg);
648 (void) readl_be(ehci->ohci_hcctrl_reg);
649}
650#else
651static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
652{ }
653#endif
654
1da177e4
LT
655/*-------------------------------------------------------------------------*/
656
6dbd682b
SR
657/*
658 * The AMCC 440EPx not only implements its EHCI registers in big-endian
659 * format, but also its DMA data structures (descriptors).
660 *
661 * EHCI controllers accessed through PCI work normally (little-endian
662 * everywhere), so we won't bother supporting a BE-only mode for now.
663 */
664#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
665#define ehci_big_endian_desc(e) ((e)->big_endian_desc)
666
667/* cpu to ehci */
668static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
669{
670 return ehci_big_endian_desc(ehci)
671 ? (__force __hc32)cpu_to_be32(x)
672 : (__force __hc32)cpu_to_le32(x);
673}
674
675/* ehci to cpu */
676static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
677{
678 return ehci_big_endian_desc(ehci)
679 ? be32_to_cpu((__force __be32)x)
680 : le32_to_cpu((__force __le32)x);
681}
682
683static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
684{
685 return ehci_big_endian_desc(ehci)
686 ? be32_to_cpup((__force __be32 *)x)
687 : le32_to_cpup((__force __le32 *)x);
688}
689
690#else
691
692/* cpu to ehci */
693static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
694{
695 return cpu_to_le32(x);
696}
697
698/* ehci to cpu */
699static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
700{
701 return le32_to_cpu(x);
702}
703
704static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
705{
706 return le32_to_cpup(x);
707}
708
709#endif
710
711/*-------------------------------------------------------------------------*/
712
1da177e4
LT
713#ifndef DEBUG
714#define STUB_DEBUG_FILES
715#endif /* DEBUG */
716
717/*-------------------------------------------------------------------------*/
718
719#endif /* __LINUX_EHCI_HCD_H */