]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/usb/host/ohci-hcd.c
KVM: arm64: vgic-v3: Log which GICv3 system registers are trapped
[mirror_ubuntu-zesty-kernel.git] / drivers / usb / host / ohci-hcd.c
CommitLineData
1da177e4 1/*
578333ab
AS
2 * Open Host Controller Interface (OHCI) driver for USB.
3 *
4 * Maintainer: Alan Stern <stern@rowland.harvard.edu>
1da177e4
LT
5 *
6 * (C) Copyright 1999 Roman Weissgaerber <weissg@vienna.at>
7 * (C) Copyright 2000-2004 David Brownell <dbrownell@users.sourceforge.net>
dd9048af 8 *
1da177e4
LT
9 * [ Initialisation is based on Linus' ]
10 * [ uhci code and gregs ohci fragments ]
11 * [ (C) Copyright 1999 Linus Torvalds ]
12 * [ (C) Copyright 1999 Gregory P. Smith]
dd9048af
DB
13 *
14 *
1da177e4
LT
15 * OHCI is the main "non-Intel/VIA" standard for USB 1.1 host controller
16 * interfaces (though some non-x86 Intel chips use it). It supports
17 * smarter hardware than UHCI. A download link for the spec available
18 * through the http://www.usb.org website.
19 *
1da177e4
LT
20 * This file is licenced under the GPL.
21 */
dd9048af 22
1da177e4
LT
23#include <linux/module.h>
24#include <linux/moduleparam.h>
25#include <linux/pci.h>
26#include <linux/kernel.h>
27#include <linux/delay.h>
28#include <linux/ioport.h>
29#include <linux/sched.h>
30#include <linux/slab.h>
1da177e4
LT
31#include <linux/errno.h>
32#include <linux/init.h>
33#include <linux/timer.h>
34#include <linux/list.h>
1da177e4 35#include <linux/usb.h>
3a16f7b4 36#include <linux/usb/otg.h>
27729aad 37#include <linux/usb/hcd.h>
dd9048af 38#include <linux/dma-mapping.h>
f4df0e33 39#include <linux/dmapool.h>
d576bb9f 40#include <linux/workqueue.h>
684c19e0 41#include <linux/debugfs.h>
1da177e4
LT
42
43#include <asm/io.h>
44#include <asm/irq.h>
1da177e4
LT
45#include <asm/unaligned.h>
46#include <asm/byteorder.h>
47
48
1da177e4
LT
49#define DRIVER_AUTHOR "Roman Weissgaerber, David Brownell"
50#define DRIVER_DESC "USB 1.1 'Open' Host Controller (OHCI) Driver"
51
52/*-------------------------------------------------------------------------*/
53
1da177e4 54/* For initializing controller (mask in an HCFS mode too) */
d413984a 55#define OHCI_CONTROL_INIT OHCI_CTRL_CBSR
1da177e4 56#define OHCI_INTR_INIT \
d413984a
DB
57 (OHCI_INTR_MIE | OHCI_INTR_RHSC | OHCI_INTR_UE \
58 | OHCI_INTR_RD | OHCI_INTR_WDH)
1da177e4
LT
59
60#ifdef __hppa__
61/* On PA-RISC, PDC can leave IR set incorrectly; ignore it there. */
62#define IR_DISABLE
63#endif
64
65#ifdef CONFIG_ARCH_OMAP
66/* OMAP doesn't support IR (no SMM; not needed) */
67#define IR_DISABLE
68#endif
69
70/*-------------------------------------------------------------------------*/
71
72static const char hcd_name [] = "ohci_hcd";
73
d413984a 74#define STATECHANGE_DELAY msecs_to_jiffies(300)
ed6d6f8f 75#define IO_WATCHDOG_DELAY msecs_to_jiffies(275)
d413984a 76
1da177e4 77#include "ohci.h"
ad93562b 78#include "pci-quirks.h"
1da177e4 79
256dbcd8
AS
80static void ohci_dump(struct ohci_hcd *ohci);
81static void ohci_stop(struct usb_hcd *hcd);
81e38333 82static void io_watchdog_func(unsigned long _ohci);
ab1666c1 83
1da177e4
LT
84#include "ohci-hub.c"
85#include "ohci-dbg.c"
86#include "ohci-mem.c"
87#include "ohci-q.c"
88
89
90/*
91 * On architectures with edge-triggered interrupts we must never return
92 * IRQ_NONE.
93 */
94#if defined(CONFIG_SA1111) /* ... or other edge-triggered systems */
95#define IRQ_NOTMINE IRQ_HANDLED
96#else
97#define IRQ_NOTMINE IRQ_NONE
98#endif
99
100
101/* Some boards misreport power switching/overcurrent */
900937c0 102static bool distrust_firmware = true;
1da177e4
LT
103module_param (distrust_firmware, bool, 0);
104MODULE_PARM_DESC (distrust_firmware,
105 "true to distrust firmware power/overcurrent setup");
106
107/* Some boards leave IR set wrongly, since they fail BIOS/SMM handshakes */
900937c0 108static bool no_handshake;
1da177e4
LT
109module_param (no_handshake, bool, 0);
110MODULE_PARM_DESC (no_handshake, "true (not default) disables BIOS handshake");
111
112/*-------------------------------------------------------------------------*/
113
6f65126c
AS
114static int number_of_tds(struct urb *urb)
115{
116 int len, i, num, this_sg_len;
117 struct scatterlist *sg;
118
119 len = urb->transfer_buffer_length;
120 i = urb->num_mapped_sgs;
121
122 if (len > 0 && i > 0) { /* Scatter-gather transfer */
123 num = 0;
124 sg = urb->sg;
125 for (;;) {
126 this_sg_len = min_t(int, sg_dma_len(sg), len);
127 num += DIV_ROUND_UP(this_sg_len, 4096);
128 len -= this_sg_len;
129 if (--i <= 0 || len <= 0)
130 break;
131 sg = sg_next(sg);
132 }
133
134 } else { /* Non-SG transfer */
135 /* one TD for every 4096 Bytes (could be up to 8K) */
136 num = DIV_ROUND_UP(len, 4096);
137 }
138 return num;
139}
140
1da177e4
LT
141/*
142 * queue up an urb for anything except the root hub
143 */
144static int ohci_urb_enqueue (
145 struct usb_hcd *hcd,
1da177e4 146 struct urb *urb,
55016f10 147 gfp_t mem_flags
1da177e4
LT
148) {
149 struct ohci_hcd *ohci = hcd_to_ohci (hcd);
150 struct ed *ed;
151 urb_priv_t *urb_priv;
152 unsigned int pipe = urb->pipe;
153 int i, size = 0;
154 unsigned long flags;
155 int retval = 0;
dd9048af 156
1da177e4 157 /* every endpoint has a ed, locate and maybe (re)initialize it */
71f46340
GKH
158 ed = ed_get(ohci, urb->ep, urb->dev, pipe, urb->interval);
159 if (! ed)
1da177e4
LT
160 return -ENOMEM;
161
162 /* for the private part of the URB we need the number of TDs (size) */
163 switch (ed->type) {
164 case PIPE_CONTROL:
165 /* td_submit_urb() doesn't yet handle these */
166 if (urb->transfer_buffer_length > 4096)
167 return -EMSGSIZE;
168
169 /* 1 TD for setup, 1 for ACK, plus ... */
170 size = 2;
171 /* FALLTHROUGH */
172 // case PIPE_INTERRUPT:
173 // case PIPE_BULK:
174 default:
6f65126c
AS
175 size += number_of_tds(urb);
176 /* maybe a zero-length packet to wrap it up */
1da177e4
LT
177 if (size == 0)
178 size++;
179 else if ((urb->transfer_flags & URB_ZERO_PACKET) != 0
180 && (urb->transfer_buffer_length
181 % usb_maxpacket (urb->dev, pipe,
182 usb_pipeout (pipe))) == 0)
183 size++;
184 break;
185 case PIPE_ISOCHRONOUS: /* number of packets from URB */
186 size = urb->number_of_packets;
187 break;
188 }
189
190 /* allocate the private part of the URB */
dd00cc48 191 urb_priv = kzalloc (sizeof (urb_priv_t) + size * sizeof (struct td *),
1da177e4
LT
192 mem_flags);
193 if (!urb_priv)
194 return -ENOMEM;
1da177e4
LT
195 INIT_LIST_HEAD (&urb_priv->pending);
196 urb_priv->length = size;
dd9048af 197 urb_priv->ed = ed;
1da177e4
LT
198
199 /* allocate the TDs (deferring hash chain updates) */
200 for (i = 0; i < size; i++) {
201 urb_priv->td [i] = td_alloc (ohci, mem_flags);
202 if (!urb_priv->td [i]) {
203 urb_priv->length = i;
204 urb_free_priv (ohci, urb_priv);
205 return -ENOMEM;
206 }
dd9048af 207 }
1da177e4
LT
208
209 spin_lock_irqsave (&ohci->lock, flags);
210
211 /* don't submit to a dead HC */
541c7d43 212 if (!HCD_HW_ACCESSIBLE(hcd)) {
8de98402
BH
213 retval = -ENODEV;
214 goto fail;
215 }
b7463c71 216 if (ohci->rh_state != OHCI_RH_RUNNING) {
1da177e4
LT
217 retval = -ENODEV;
218 goto fail;
219 }
e9df41c5
AS
220 retval = usb_hcd_link_urb_to_ep(hcd, urb);
221 if (retval)
1da177e4 222 goto fail;
1da177e4
LT
223
224 /* schedule the ed if needed */
225 if (ed->state == ED_IDLE) {
226 retval = ed_schedule (ohci, ed);
e9df41c5
AS
227 if (retval < 0) {
228 usb_hcd_unlink_urb_from_ep(hcd, urb);
229 goto fail;
230 }
81e38333
AS
231
232 /* Start up the I/O watchdog timer, if it's not running */
233 if (!timer_pending(&ohci->io_watchdog) &&
499b3803
AS
234 list_empty(&ohci->eds_in_use)) {
235 ohci->prev_frame_no = ohci_frame_no(ohci);
81e38333
AS
236 mod_timer(&ohci->io_watchdog,
237 jiffies + IO_WATCHDOG_DELAY);
499b3803 238 }
81e38333
AS
239 list_add(&ed->in_use_list, &ohci->eds_in_use);
240
1da177e4
LT
241 if (ed->type == PIPE_ISOCHRONOUS) {
242 u16 frame = ohci_frame_no(ohci);
243
244 /* delay a few frames before the first TD */
245 frame += max_t (u16, 8, ed->interval);
246 frame &= ~(ed->interval - 1);
247 frame |= ed->branch;
248 urb->start_frame = frame;
a8693424 249 ed->last_iso = frame + ed->interval * (size - 1);
6a41b4d3
AS
250 }
251 } else if (ed->type == PIPE_ISOCHRONOUS) {
e1944017 252 u16 next = ohci_frame_no(ohci) + 1;
6a41b4d3 253 u16 frame = ed->last_iso + ed->interval;
a8693424 254 u16 length = ed->interval * (size - 1);
6a41b4d3
AS
255
256 /* Behind the scheduling threshold? */
257 if (unlikely(tick_before(frame, next))) {
258
a8693424 259 /* URB_ISO_ASAP: Round up to the first available slot */
815fa7b9 260 if (urb->transfer_flags & URB_ISO_ASAP) {
6a41b4d3
AS
261 frame += (next - frame + ed->interval - 1) &
262 -ed->interval;
1da177e4 263
6a41b4d3 264 /*
a8693424
AS
265 * Not ASAP: Use the next slot in the stream,
266 * no matter what.
1da177e4 267 */
815fa7b9 268 } else {
815fa7b9
AS
269 /*
270 * Some OHCI hardware doesn't handle late TDs
271 * correctly. After retiring them it proceeds
272 * to the next ED instead of the next TD.
273 * Therefore we have to omit the late TDs
274 * entirely.
275 */
276 urb_priv->td_cnt = DIV_ROUND_UP(
277 (u16) (next - frame),
278 ed->interval);
a8693424
AS
279 if (urb_priv->td_cnt >= urb_priv->length) {
280 ++urb_priv->td_cnt; /* Mark it */
281 ohci_dbg(ohci, "iso underrun %p (%u+%u < %u)\n",
282 urb, frame, length,
283 next);
284 }
6a41b4d3 285 }
1da177e4 286 }
6a41b4d3 287 urb->start_frame = frame;
a8693424 288 ed->last_iso = frame + length;
6a41b4d3 289 }
1da177e4
LT
290
291 /* fill the TDs and link them to the ed; and
292 * enable that part of the schedule, if needed
293 * and update count of queued periodic urbs
294 */
295 urb->hcpriv = urb_priv;
296 td_submit_urb (ohci, urb);
297
1da177e4
LT
298fail:
299 if (retval)
300 urb_free_priv (ohci, urb_priv);
301 spin_unlock_irqrestore (&ohci->lock, flags);
302 return retval;
303}
304
305/*
55d84968
AS
306 * decouple the URB from the HC queues (TDs, urb_priv).
307 * reporting is always done
1da177e4
LT
308 * asynchronously, and we might be dealing with an urb that's
309 * partially transferred, or an ED with other urbs being unlinked.
310 */
e9df41c5 311static int ohci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1da177e4
LT
312{
313 struct ohci_hcd *ohci = hcd_to_ohci (hcd);
314 unsigned long flags;
e9df41c5 315 int rc;
8b3ab0ed 316 urb_priv_t *urb_priv;
dd9048af 317
1da177e4 318 spin_lock_irqsave (&ohci->lock, flags);
e9df41c5 319 rc = usb_hcd_check_unlink_urb(hcd, urb, status);
8b3ab0ed 320 if (rc == 0) {
1da177e4
LT
321
322 /* Unless an IRQ completed the unlink while it was being
323 * handed to us, flag it for unlink and giveback, and force
324 * some upcoming INTR_SF to call finish_unlinks()
325 */
326 urb_priv = urb->hcpriv;
8b3ab0ed
AS
327 if (urb_priv->ed->state == ED_OPER)
328 start_ed_unlink(ohci, urb_priv->ed);
329
330 if (ohci->rh_state != OHCI_RH_RUNNING) {
331 /* With HC dead, we can clean up right away */
cdb4dd15 332 ohci_work(ohci);
1da177e4 333 }
1da177e4
LT
334 }
335 spin_unlock_irqrestore (&ohci->lock, flags);
e9df41c5 336 return rc;
1da177e4
LT
337}
338
339/*-------------------------------------------------------------------------*/
340
341/* frees config/altsetting state for endpoints,
342 * including ED memory, dummy TD, and bulk/intr data toggle
343 */
344
345static void
346ohci_endpoint_disable (struct usb_hcd *hcd, struct usb_host_endpoint *ep)
347{
348 struct ohci_hcd *ohci = hcd_to_ohci (hcd);
349 unsigned long flags;
350 struct ed *ed = ep->hcpriv;
351 unsigned limit = 1000;
352
353 /* ASSERT: any requests/urbs are being unlinked */
354 /* ASSERT: nobody can be submitting urbs for this any more */
355
356 if (!ed)
357 return;
358
359rescan:
360 spin_lock_irqsave (&ohci->lock, flags);
361
b7463c71 362 if (ohci->rh_state != OHCI_RH_RUNNING) {
1da177e4
LT
363sanitize:
364 ed->state = ED_IDLE;
cdb4dd15 365 ohci_work(ohci);
1da177e4
LT
366 }
367
368 switch (ed->state) {
369 case ED_UNLINK: /* wait for hw to finish? */
370 /* major IRQ delivery trouble loses INTR_SF too... */
371 if (limit-- == 0) {
89a0fd18 372 ohci_warn(ohci, "ED unlink timeout\n");
1da177e4
LT
373 goto sanitize;
374 }
375 spin_unlock_irqrestore (&ohci->lock, flags);
22c43863 376 schedule_timeout_uninterruptible(1);
1da177e4
LT
377 goto rescan;
378 case ED_IDLE: /* fully unlinked */
379 if (list_empty (&ed->td_list)) {
380 td_free (ohci, ed->dummy);
381 ed_free (ohci, ed);
382 break;
383 }
384 /* else FALL THROUGH */
385 default:
386 /* caller was supposed to have unlinked any requests;
387 * that's not our job. can't recover; must leak ed.
388 */
389 ohci_err (ohci, "leak ed %p (#%02x) state %d%s\n",
390 ed, ep->desc.bEndpointAddress, ed->state,
391 list_empty (&ed->td_list) ? "" : " (has tds)");
392 td_free (ohci, ed->dummy);
393 break;
394 }
395 ep->hcpriv = NULL;
396 spin_unlock_irqrestore (&ohci->lock, flags);
1da177e4
LT
397}
398
399static int ohci_get_frame (struct usb_hcd *hcd)
400{
401 struct ohci_hcd *ohci = hcd_to_ohci (hcd);
402
403 return ohci_frame_no(ohci);
404}
405
406static void ohci_usb_reset (struct ohci_hcd *ohci)
407{
408 ohci->hc_control = ohci_readl (ohci, &ohci->regs->control);
409 ohci->hc_control &= OHCI_CTRL_RWC;
410 ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
b7463c71 411 ohci->rh_state = OHCI_RH_HALTED;
1da177e4
LT
412}
413
64a21d02 414/* ohci_shutdown forcibly disables IRQs and DMA, helping kexec and
f4df0e33
DB
415 * other cases where the next software may expect clean state from the
416 * "firmware". this is bus-neutral, unlike shutdown() methods.
417 */
64a21d02
AG
418static void
419ohci_shutdown (struct usb_hcd *hcd)
f4df0e33
DB
420{
421 struct ohci_hcd *ohci;
422
64a21d02 423 ohci = hcd_to_ohci (hcd);
c6187597 424 ohci_writel(ohci, (u32) ~0, &ohci->regs->intrdisable);
3df7169e 425
c6187597
AS
426 /* Software reset, after which the controller goes into SUSPEND */
427 ohci_writel(ohci, OHCI_HCR, &ohci->regs->cmdstatus);
428 ohci_readl(ohci, &ohci->regs->cmdstatus); /* flush the writes */
429 udelay(10);
3df7169e 430
c6187597 431 ohci_writel(ohci, ohci->fminterval, &ohci->regs->fminterval);
81e38333 432 ohci->rh_state = OHCI_RH_HALTED;
f4df0e33
DB
433}
434
1da177e4
LT
435/*-------------------------------------------------------------------------*
436 * HC functions
437 *-------------------------------------------------------------------------*/
438
439/* init memory, and kick BIOS/SMM off */
440
441static int ohci_init (struct ohci_hcd *ohci)
442{
443 int ret;
6a9062f3 444 struct usb_hcd *hcd = ohci_to_hcd(ohci);
1da177e4 445
6f65126c
AS
446 /* Accept arbitrarily long scatter-gather lists */
447 hcd->self.sg_tablesize = ~0;
448
1133cd8a
DES
449 if (distrust_firmware)
450 ohci->flags |= OHCI_QUIRK_HUB_POWER;
451
b7463c71 452 ohci->rh_state = OHCI_RH_HALTED;
6a9062f3 453 ohci->regs = hcd->regs;
1da177e4 454
6a9062f3
DB
455 /* REVISIT this BIOS handshake is now moved into PCI "quirks", and
456 * was never needed for most non-PCI systems ... remove the code?
457 */
458
1da177e4
LT
459#ifndef IR_DISABLE
460 /* SMM owns the HC? not for long! */
461 if (!no_handshake && ohci_readl (ohci,
462 &ohci->regs->control) & OHCI_CTRL_IR) {
463 u32 temp;
464
465 ohci_dbg (ohci, "USB HC TakeOver from BIOS/SMM\n");
466
467 /* this timeout is arbitrary. we make it long, so systems
468 * depending on usb keyboards may be usable even if the
469 * BIOS/SMM code seems pretty broken.
470 */
471 temp = 500; /* arbitrary: five seconds */
472
473 ohci_writel (ohci, OHCI_INTR_OC, &ohci->regs->intrenable);
474 ohci_writel (ohci, OHCI_OCR, &ohci->regs->cmdstatus);
475 while (ohci_readl (ohci, &ohci->regs->control) & OHCI_CTRL_IR) {
476 msleep (10);
477 if (--temp == 0) {
478 ohci_err (ohci, "USB HC takeover failed!"
479 " (BIOS/SMM bug)\n");
480 return -EBUSY;
481 }
482 }
483 ohci_usb_reset (ohci);
484 }
485#endif
486
487 /* Disable HC interrupts */
488 ohci_writel (ohci, OHCI_INTR_MIE, &ohci->regs->intrdisable);
6a9062f3
DB
489
490 /* flush the writes, and save key bits like RWC */
491 if (ohci_readl (ohci, &ohci->regs->control) & OHCI_CTRL_RWC)
492 ohci->hc_control |= OHCI_CTRL_RWC;
1da177e4 493
fdd13b36
DB
494 /* Read the number of ports unless overridden */
495 if (ohci->num_ports == 0)
496 ohci->num_ports = roothub_a(ohci) & RH_A_NDP;
497
1da177e4
LT
498 if (ohci->hcca)
499 return 0;
500
81e38333
AS
501 setup_timer(&ohci->io_watchdog, io_watchdog_func,
502 (unsigned long) ohci);
81e38333 503
6a9062f3 504 ohci->hcca = dma_alloc_coherent (hcd->self.controller,
4428524d 505 sizeof(*ohci->hcca), &ohci->hcca_dma, GFP_KERNEL);
1da177e4
LT
506 if (!ohci->hcca)
507 return -ENOMEM;
508
509 if ((ret = ohci_mem_init (ohci)) < 0)
6a9062f3
DB
510 ohci_stop (hcd);
511 else {
6a9062f3
DB
512 create_debug_files (ohci);
513 }
1da177e4
LT
514
515 return ret;
1da177e4
LT
516}
517
518/*-------------------------------------------------------------------------*/
519
520/* Start an OHCI controller, set the BUS operational
521 * resets USB and controller
dd9048af 522 * enable interrupts
1da177e4
LT
523 */
524static int ohci_run (struct ohci_hcd *ohci)
525{
96f90a8b 526 u32 mask, val;
1da177e4 527 int first = ohci->fminterval == 0;
6a9062f3 528 struct usb_hcd *hcd = ohci_to_hcd(ohci);
1da177e4 529
b7463c71 530 ohci->rh_state = OHCI_RH_HALTED;
1da177e4
LT
531
532 /* boot firmware should have set this up (5.1.1.3.1) */
533 if (first) {
534
96f90a8b
HS
535 val = ohci_readl (ohci, &ohci->regs->fminterval);
536 ohci->fminterval = val & 0x3fff;
1da177e4
LT
537 if (ohci->fminterval != FI)
538 ohci_dbg (ohci, "fminterval delta %d\n",
539 ohci->fminterval - FI);
540 ohci->fminterval |= FSMP (ohci->fminterval) << 16;
541 /* also: power/overcurrent flags in roothub.a */
542 }
543
6fd9086a
AS
544 /* Reset USB nearly "by the book". RemoteWakeupConnected has
545 * to be checked in case boot firmware (BIOS/SMM/...) has set up
546 * wakeup in a way the bus isn't aware of (e.g., legacy PCI PM).
547 * If the bus glue detected wakeup capability then it should
bcca06ef 548 * already be enabled; if so we'll just enable it again.
1da177e4 549 */
bcca06ef
AS
550 if ((ohci->hc_control & OHCI_CTRL_RWC) != 0)
551 device_set_wakeup_capable(hcd->self.controller, 1);
1da177e4
LT
552
553 switch (ohci->hc_control & OHCI_CTRL_HCFS) {
554 case OHCI_USB_OPER:
96f90a8b 555 val = 0;
1da177e4
LT
556 break;
557 case OHCI_USB_SUSPEND:
558 case OHCI_USB_RESUME:
559 ohci->hc_control &= OHCI_CTRL_RWC;
560 ohci->hc_control |= OHCI_USB_RESUME;
96f90a8b 561 val = 10 /* msec wait */;
1da177e4
LT
562 break;
563 // case OHCI_USB_RESET:
564 default:
565 ohci->hc_control &= OHCI_CTRL_RWC;
566 ohci->hc_control |= OHCI_USB_RESET;
96f90a8b 567 val = 50 /* msec wait */;
1da177e4
LT
568 break;
569 }
570 ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
571 // flush the writes
572 (void) ohci_readl (ohci, &ohci->regs->control);
96f90a8b 573 msleep(val);
383975d7 574
1da177e4
LT
575 memset (ohci->hcca, 0, sizeof (struct ohci_hcca));
576
577 /* 2msec timelimit here means no irqs/preempt */
578 spin_lock_irq (&ohci->lock);
579
580retry:
581 /* HC Reset requires max 10 us delay */
582 ohci_writel (ohci, OHCI_HCR, &ohci->regs->cmdstatus);
96f90a8b 583 val = 30; /* ... allow extra time */
1da177e4 584 while ((ohci_readl (ohci, &ohci->regs->cmdstatus) & OHCI_HCR) != 0) {
96f90a8b 585 if (--val == 0) {
1da177e4
LT
586 spin_unlock_irq (&ohci->lock);
587 ohci_err (ohci, "USB HC reset timed out!\n");
588 return -1;
589 }
590 udelay (1);
591 }
592
593 /* now we're in the SUSPEND state ... must go OPERATIONAL
594 * within 2msec else HC enters RESUME
595 *
596 * ... but some hardware won't init fmInterval "by the book"
597 * (SiS, OPTi ...), so reset again instead. SiS doesn't need
598 * this if we write fmInterval after we're OPERATIONAL.
599 * Unclear about ALi, ServerWorks, and others ... this could
600 * easily be a longstanding bug in chip init on Linux.
601 */
602 if (ohci->flags & OHCI_QUIRK_INITRESET) {
603 ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
604 // flush those writes
605 (void) ohci_readl (ohci, &ohci->regs->control);
606 }
607
608 /* Tell the controller where the control and bulk lists are
609 * The lists are empty now. */
610 ohci_writel (ohci, 0, &ohci->regs->ed_controlhead);
611 ohci_writel (ohci, 0, &ohci->regs->ed_bulkhead);
612
613 /* a reset clears this */
614 ohci_writel (ohci, (u32) ohci->hcca_dma, &ohci->regs->hcca);
615
616 periodic_reinit (ohci);
617
618 /* some OHCI implementations are finicky about how they init.
619 * bogus values here mean not even enumeration could work.
620 */
621 if ((ohci_readl (ohci, &ohci->regs->fminterval) & 0x3fff0000) == 0
622 || !ohci_readl (ohci, &ohci->regs->periodicstart)) {
623 if (!(ohci->flags & OHCI_QUIRK_INITRESET)) {
624 ohci->flags |= OHCI_QUIRK_INITRESET;
625 ohci_dbg (ohci, "enabling initreset quirk\n");
626 goto retry;
627 }
628 spin_unlock_irq (&ohci->lock);
629 ohci_err (ohci, "init err (%08x %04x)\n",
630 ohci_readl (ohci, &ohci->regs->fminterval),
631 ohci_readl (ohci, &ohci->regs->periodicstart));
632 return -EOVERFLOW;
633 }
634
37ebb549 635 /* use rhsc irqs after hub_wq is allocated */
541c7d43 636 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
d413984a
DB
637 hcd->uses_new_polling = 1;
638
639 /* start controller operations */
1da177e4 640 ohci->hc_control &= OHCI_CTRL_RWC;
d413984a
DB
641 ohci->hc_control |= OHCI_CONTROL_INIT | OHCI_USB_OPER;
642 ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
b7463c71 643 ohci->rh_state = OHCI_RH_RUNNING;
1da177e4
LT
644
645 /* wake on ConnectStatusChange, matching external hubs */
646 ohci_writel (ohci, RH_HS_DRWE, &ohci->regs->roothub.status);
647
648 /* Choose the interrupts we care about now, others later on demand */
649 mask = OHCI_INTR_INIT;
d413984a 650 ohci_writel (ohci, ~0, &ohci->regs->intrstatus);
1da177e4
LT
651 ohci_writel (ohci, mask, &ohci->regs->intrenable);
652
653 /* handle root hub init quirks ... */
96f90a8b
HS
654 val = roothub_a (ohci);
655 val &= ~(RH_A_PSM | RH_A_OCPM);
1da177e4
LT
656 if (ohci->flags & OHCI_QUIRK_SUPERIO) {
657 /* NSC 87560 and maybe others */
96f90a8b
HS
658 val |= RH_A_NOCP;
659 val &= ~(RH_A_POTPGT | RH_A_NPS);
660 ohci_writel (ohci, val, &ohci->regs->roothub.a);
1133cd8a
DES
661 } else if ((ohci->flags & OHCI_QUIRK_AMD756) ||
662 (ohci->flags & OHCI_QUIRK_HUB_POWER)) {
1da177e4
LT
663 /* hub power always on; required for AMD-756 and some
664 * Mac platforms. ganged overcurrent reporting, if any.
665 */
96f90a8b
HS
666 val |= RH_A_NPS;
667 ohci_writel (ohci, val, &ohci->regs->roothub.a);
1da177e4
LT
668 }
669 ohci_writel (ohci, RH_HS_LPSC, &ohci->regs->roothub.status);
96f90a8b 670 ohci_writel (ohci, (val & RH_A_NPS) ? 0 : RH_B_PPCM,
1da177e4
LT
671 &ohci->regs->roothub.b);
672 // flush those writes
673 (void) ohci_readl (ohci, &ohci->regs->control);
674
d413984a 675 ohci->next_statechange = jiffies + STATECHANGE_DELAY;
1da177e4
LT
676 spin_unlock_irq (&ohci->lock);
677
678 // POTPGT delay is bits 24-31, in 2 ms units.
96f90a8b 679 mdelay ((val >> 23) & 0x1fe);
1da177e4 680
256dbcd8 681 ohci_dump(ohci);
1da177e4 682
1da177e4
LT
683 return 0;
684}
685
95e44d44
MG
686/* ohci_setup routine for generic controller initialization */
687
688int ohci_setup(struct usb_hcd *hcd)
689{
690 struct ohci_hcd *ohci = hcd_to_ohci(hcd);
691
692 ohci_hcd_init(ohci);
693
694 return ohci_init(ohci);
695}
696EXPORT_SYMBOL_GPL(ohci_setup);
697
698/* ohci_start routine for generic controller start of all OHCI bus glue */
699static int ohci_start(struct usb_hcd *hcd)
700{
701 struct ohci_hcd *ohci = hcd_to_ohci(hcd);
702 int ret;
703
704 ret = ohci_run(ohci);
705 if (ret < 0) {
706 ohci_err(ohci, "can't start\n");
707 ohci_stop(hcd);
708 }
709 return ret;
710}
711
1da177e4
LT
712/*-------------------------------------------------------------------------*/
713
81e38333
AS
714/*
715 * Some OHCI controllers are known to lose track of completed TDs. They
716 * don't add the TDs to the hardware done queue, which means we never see
717 * them as being completed.
718 *
719 * This watchdog routine checks for such problems. Without some way to
720 * tell when those TDs have completed, we would never take their EDs off
721 * the unlink list. As a result, URBs could never be dequeued and
722 * endpoints could never be released.
723 */
724static void io_watchdog_func(unsigned long _ohci)
725{
726 struct ohci_hcd *ohci = (struct ohci_hcd *) _ohci;
727 bool takeback_all_pending = false;
728 u32 status;
729 u32 head;
730 struct ed *ed;
731 struct td *td, *td_start, *td_next;
499b3803 732 unsigned frame_no;
81e38333
AS
733 unsigned long flags;
734
735 spin_lock_irqsave(&ohci->lock, flags);
736
737 /*
738 * One way to lose track of completed TDs is if the controller
739 * never writes back the done queue head. If it hasn't been
740 * written back since the last time this function ran and if it
741 * was non-empty at that time, something is badly wrong with the
742 * hardware.
743 */
744 status = ohci_readl(ohci, &ohci->regs->intrstatus);
745 if (!(status & OHCI_INTR_WDH) && ohci->wdh_cnt == ohci->prev_wdh_cnt) {
746 if (ohci->prev_donehead) {
747 ohci_err(ohci, "HcDoneHead not written back; disabled\n");
499b3803 748 died:
81e38333
AS
749 usb_hc_died(ohci_to_hcd(ohci));
750 ohci_dump(ohci);
751 ohci_shutdown(ohci_to_hcd(ohci));
752 goto done;
753 } else {
754 /* No write back because the done queue was empty */
755 takeback_all_pending = true;
756 }
757 }
758
759 /* Check every ED which might have pending TDs */
760 list_for_each_entry(ed, &ohci->eds_in_use, in_use_list) {
761 if (ed->pending_td) {
762 if (takeback_all_pending ||
763 OKAY_TO_TAKEBACK(ohci, ed)) {
764 unsigned tmp = hc32_to_cpu(ohci, ed->hwINFO);
765
766 ohci_dbg(ohci, "takeback pending TD for dev %d ep 0x%x\n",
767 0x007f & tmp,
768 (0x000f & (tmp >> 7)) +
769 ((tmp & ED_IN) >> 5));
770 add_to_done_list(ohci, ed->pending_td);
771 }
772 }
773
774 /* Starting from the latest pending TD, */
775 td = ed->pending_td;
776
777 /* or the last TD on the done list, */
778 if (!td) {
779 list_for_each_entry(td_next, &ed->td_list, td_list) {
780 if (!td_next->next_dl_td)
781 break;
782 td = td_next;
783 }
784 }
785
786 /* find the last TD processed by the controller. */
787 head = hc32_to_cpu(ohci, ACCESS_ONCE(ed->hwHeadP)) & TD_MASK;
788 td_start = td;
789 td_next = list_prepare_entry(td, &ed->td_list, td_list);
790 list_for_each_entry_continue(td_next, &ed->td_list, td_list) {
791 if (head == (u32) td_next->td_dma)
792 break;
793 td = td_next; /* head pointer has passed this TD */
794 }
795 if (td != td_start) {
796 /*
797 * In case a WDH cycle is in progress, we will wait
798 * for the next two cycles to complete before assuming
799 * this TD will never get on the done queue.
800 */
801 ed->takeback_wdh_cnt = ohci->wdh_cnt + 2;
802 ed->pending_td = td;
803 }
804 }
805
806 ohci_work(ohci);
807
808 if (ohci->rh_state == OHCI_RH_RUNNING) {
499b3803
AS
809
810 /*
811 * Sometimes a controller just stops working. We can tell
812 * by checking that the frame counter has advanced since
813 * the last time we ran.
814 *
815 * But be careful: Some controllers violate the spec by
816 * stopping their frame counter when no ports are active.
817 */
818 frame_no = ohci_frame_no(ohci);
819 if (frame_no == ohci->prev_frame_no) {
820 int active_cnt = 0;
821 int i;
822 unsigned tmp;
823
824 for (i = 0; i < ohci->num_ports; ++i) {
825 tmp = roothub_portstatus(ohci, i);
826 /* Enabled and not suspended? */
827 if ((tmp & RH_PS_PES) && !(tmp & RH_PS_PSS))
828 ++active_cnt;
829 }
830
831 if (active_cnt > 0) {
832 ohci_err(ohci, "frame counter not updating; disabled\n");
833 goto died;
834 }
835 }
81e38333 836 if (!list_empty(&ohci->eds_in_use)) {
499b3803 837 ohci->prev_frame_no = frame_no;
81e38333
AS
838 ohci->prev_wdh_cnt = ohci->wdh_cnt;
839 ohci->prev_donehead = ohci_readl(ohci,
840 &ohci->regs->donehead);
841 mod_timer(&ohci->io_watchdog,
842 jiffies + IO_WATCHDOG_DELAY);
843 }
844 }
845
846 done:
847 spin_unlock_irqrestore(&ohci->lock, flags);
848}
849
1da177e4
LT
850/* an interrupt happens */
851
7d12e780 852static irqreturn_t ohci_irq (struct usb_hcd *hcd)
1da177e4
LT
853{
854 struct ohci_hcd *ohci = hcd_to_ohci (hcd);
855 struct ohci_regs __iomem *regs = ohci->regs;
89a0fd18 856 int ints;
1da177e4 857
565227c0
BH
858 /* Read interrupt status (and flush pending writes). We ignore the
859 * optimization of checking the LSB of hcca->done_head; it doesn't
860 * work on all systems (edge triggering for OHCI can be a factor).
89a0fd18 861 */
565227c0 862 ints = ohci_readl(ohci, &regs->intrstatus);
1da177e4 863
565227c0
BH
864 /* Check for an all 1's result which is a typical consequence
865 * of dead, unclocked, or unplugged (CardBus...) devices
866 */
867 if (ints == ~(u32)0) {
b7463c71 868 ohci->rh_state = OHCI_RH_HALTED;
1da177e4 869 ohci_dbg (ohci, "device removed!\n");
69fff59d 870 usb_hc_died(hcd);
1da177e4 871 return IRQ_HANDLED;
565227c0
BH
872 }
873
874 /* We only care about interrupts that are enabled */
875 ints &= ohci_readl(ohci, &regs->intrenable);
1da177e4
LT
876
877 /* interrupt for some other device? */
b7463c71 878 if (ints == 0 || unlikely(ohci->rh_state == OHCI_RH_HALTED))
1da177e4 879 return IRQ_NOTMINE;
d413984a 880
1da177e4 881 if (ints & OHCI_INTR_UE) {
1da177e4 882 // e.g. due to PCI Master/Target Abort
89a0fd18 883 if (quirk_nec(ohci)) {
d576bb9f
MH
884 /* Workaround for a silicon bug in some NEC chips used
885 * in Apple's PowerBooks. Adapted from Darwin code.
886 */
887 ohci_err (ohci, "OHCI Unrecoverable Error, scheduling NEC chip restart\n");
888
889 ohci_writel (ohci, OHCI_INTR_UE, &regs->intrdisable);
890
891 schedule_work (&ohci->nec_work);
892 } else {
d576bb9f 893 ohci_err (ohci, "OHCI Unrecoverable Error, disabled\n");
b7463c71 894 ohci->rh_state = OHCI_RH_HALTED;
69fff59d 895 usb_hc_died(hcd);
d576bb9f 896 }
1da177e4 897
256dbcd8 898 ohci_dump(ohci);
1da177e4
LT
899 ohci_usb_reset (ohci);
900 }
901
583ceada 902 if (ints & OHCI_INTR_RHSC) {
d2c4254f 903 ohci_dbg(ohci, "rhsc\n");
583ceada
AS
904 ohci->next_statechange = jiffies + STATECHANGE_DELAY;
905 ohci_writel(ohci, OHCI_INTR_RD | OHCI_INTR_RHSC,
906 &regs->intrstatus);
052ac01a
AS
907
908 /* NOTE: Vendors didn't always make the same implementation
909 * choices for RHSC. Many followed the spec; RHSC triggers
910 * on an edge, like setting and maybe clearing a port status
911 * change bit. With others it's level-triggered, active
37ebb549
PM
912 * until hub_wq clears all the port status change bits. We'll
913 * always disable it here and rely on polling until hub_wq
052ac01a
AS
914 * re-enables it.
915 */
916 ohci_writel(ohci, OHCI_INTR_RHSC, &regs->intrdisable);
583ceada
AS
917 usb_hcd_poll_rh_status(hcd);
918 }
919
920 /* For connect and disconnect events, we expect the controller
921 * to turn on RHSC along with RD. But for remote wakeup events
922 * this might not happen.
923 */
924 else if (ints & OHCI_INTR_RD) {
d2c4254f 925 ohci_dbg(ohci, "resume detect\n");
583ceada 926 ohci_writel(ohci, OHCI_INTR_RD, &regs->intrstatus);
541c7d43 927 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
8d1a243b
AS
928 if (ohci->autostop) {
929 spin_lock (&ohci->lock);
930 ohci_rh_resume (ohci);
931 spin_unlock (&ohci->lock);
932 } else
f197b2c5 933 usb_hcd_resume_root_hub(hcd);
1da177e4
LT
934 }
935
c6fcb85e
AS
936 spin_lock(&ohci->lock);
937 if (ints & OHCI_INTR_WDH)
938 update_done_list(ohci);
dd9048af 939
1da177e4
LT
940 /* could track INTR_SO to reduce available PCI/... bandwidth */
941
942 /* handle any pending URB/ED unlinks, leaving INTR_SF enabled
943 * when there's still unlinking to be done (next frame).
944 */
cdb4dd15 945 ohci_work(ohci);
95d9a01d 946 if ((ints & OHCI_INTR_SF) != 0 && !ohci->ed_rm_list
b7463c71 947 && ohci->rh_state == OHCI_RH_RUNNING)
dd9048af 948 ohci_writel (ohci, OHCI_INTR_SF, &regs->intrdisable);
1da177e4 949
b7463c71 950 if (ohci->rh_state == OHCI_RH_RUNNING) {
1da177e4 951 ohci_writel (ohci, ints, &regs->intrstatus);
81e38333
AS
952 if (ints & OHCI_INTR_WDH)
953 ++ohci->wdh_cnt;
954
dd9048af 955 ohci_writel (ohci, OHCI_INTR_MIE, &regs->intrenable);
1da177e4
LT
956 // flush those writes
957 (void) ohci_readl (ohci, &ohci->regs->control);
958 }
c6fcb85e 959 spin_unlock(&ohci->lock);
1da177e4
LT
960
961 return IRQ_HANDLED;
962}
963
964/*-------------------------------------------------------------------------*/
965
966static void ohci_stop (struct usb_hcd *hcd)
dd9048af 967{
1da177e4
LT
968 struct ohci_hcd *ohci = hcd_to_ohci (hcd);
969
256dbcd8 970 ohci_dump(ohci);
1da177e4 971
569ff2de 972 if (quirk_nec(ohci))
43829731 973 flush_work(&ohci->nec_work);
81e38333 974 del_timer_sync(&ohci->io_watchdog);
1da177e4 975
1da177e4 976 ohci_writel (ohci, OHCI_INTR_MIE, &ohci->regs->intrdisable);
435932f2 977 ohci_usb_reset(ohci);
71795c1d 978 free_irq(hcd->irq, hcd);
cd70469d 979 hcd->irq = 0;
71795c1d 980
ab1666c1 981 if (quirk_amdiso(ohci))
ad93562b 982 usb_amd_dev_put();
89a0fd18 983
1da177e4
LT
984 remove_debug_files (ohci);
985 ohci_mem_cleanup (ohci);
986 if (ohci->hcca) {
dd9048af
DB
987 dma_free_coherent (hcd->self.controller,
988 sizeof *ohci->hcca,
1da177e4
LT
989 ohci->hcca, ohci->hcca_dma);
990 ohci->hcca = NULL;
991 ohci->hcca_dma = 0;
992 }
993}
994
995/*-------------------------------------------------------------------------*/
996
da6fb570
DB
997#if defined(CONFIG_PM) || defined(CONFIG_PCI)
998
1da177e4 999/* must not be called from interrupt context */
95e44d44 1000int ohci_restart(struct ohci_hcd *ohci)
1da177e4
LT
1001{
1002 int temp;
1003 int i;
1004 struct urb_priv *priv;
1da177e4 1005
95e44d44 1006 ohci_init(ohci);
1da177e4 1007 spin_lock_irq(&ohci->lock);
b7463c71 1008 ohci->rh_state = OHCI_RH_HALTED;
d576bb9f
MH
1009
1010 /* Recycle any "live" eds/tds (and urbs). */
1da177e4
LT
1011 if (!list_empty (&ohci->pending))
1012 ohci_dbg(ohci, "abort schedule...\n");
1013 list_for_each_entry (priv, &ohci->pending, pending) {
1014 struct urb *urb = priv->td[0]->urb;
1015 struct ed *ed = priv->ed;
1016
1017 switch (ed->state) {
1018 case ED_OPER:
1019 ed->state = ED_UNLINK;
1020 ed->hwINFO |= cpu_to_hc32(ohci, ED_DEQUEUE);
1021 ed_deschedule (ohci, ed);
1022
1023 ed->ed_next = ohci->ed_rm_list;
1024 ed->ed_prev = NULL;
1025 ohci->ed_rm_list = ed;
1026 /* FALLTHROUGH */
1027 case ED_UNLINK:
1028 break;
1029 default:
1030 ohci_dbg(ohci, "bogus ed %p state %d\n",
1031 ed, ed->state);
1032 }
1033
55d84968
AS
1034 if (!urb->unlinked)
1035 urb->unlinked = -ESHUTDOWN;
1da177e4 1036 }
cdb4dd15 1037 ohci_work(ohci);
1da177e4
LT
1038 spin_unlock_irq(&ohci->lock);
1039
1040 /* paranoia, in case that didn't work: */
1041
1042 /* empty the interrupt branches */
1043 for (i = 0; i < NUM_INTS; i++) ohci->load [i] = 0;
1044 for (i = 0; i < NUM_INTS; i++) ohci->hcca->int_table [i] = 0;
dd9048af 1045
1da177e4
LT
1046 /* no EDs to remove */
1047 ohci->ed_rm_list = NULL;
1048
dd9048af 1049 /* empty control and bulk lists */
1da177e4
LT
1050 ohci->ed_controltail = NULL;
1051 ohci->ed_bulktail = NULL;
1052
1053 if ((temp = ohci_run (ohci)) < 0) {
1054 ohci_err (ohci, "can't restart, %d\n", temp);
1055 return temp;
1da177e4 1056 }
383975d7 1057 ohci_dbg(ohci, "restart complete\n");
1da177e4
LT
1058 return 0;
1059}
95e44d44 1060EXPORT_SYMBOL_GPL(ohci_restart);
d576bb9f 1061
da6fb570
DB
1062#endif
1063
cd1965db
FF
1064#ifdef CONFIG_PM
1065
95e44d44 1066int ohci_suspend(struct usb_hcd *hcd, bool do_wakeup)
cd1965db
FF
1067{
1068 struct ohci_hcd *ohci = hcd_to_ohci (hcd);
1069 unsigned long flags;
e1bffbf6 1070 int rc = 0;
cd1965db 1071
d4ae47dc 1072 /* Disable irq emission and mark HW unaccessible. Use
cd1965db
FF
1073 * the spinlock to properly synchronize with possible pending
1074 * RH suspend or resume activity.
1075 */
1076 spin_lock_irqsave (&ohci->lock, flags);
cd1965db
FF
1077 ohci_writel(ohci, OHCI_INTR_MIE, &ohci->regs->intrdisable);
1078 (void)ohci_readl(ohci, &ohci->regs->intrdisable);
1079
1080 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
cd1965db
FF
1081 spin_unlock_irqrestore (&ohci->lock, flags);
1082
e1bffbf6
MG
1083 synchronize_irq(hcd->irq);
1084
1085 if (do_wakeup && HCD_WAKEUP_PENDING(hcd)) {
1086 ohci_resume(hcd, false);
1087 rc = -EBUSY;
1088 }
1089 return rc;
cd1965db 1090}
95e44d44 1091EXPORT_SYMBOL_GPL(ohci_suspend);
cd1965db
FF
1092
1093
95e44d44 1094int ohci_resume(struct usb_hcd *hcd, bool hibernated)
cd1965db 1095{
cfa49b4b
FF
1096 struct ohci_hcd *ohci = hcd_to_ohci(hcd);
1097 int port;
1098 bool need_reinit = false;
1099
cd1965db
FF
1100 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
1101
1102 /* Make sure resume from hibernation re-enumerates everything */
1103 if (hibernated)
cfa49b4b
FF
1104 ohci_usb_reset(ohci);
1105
1106 /* See if the controller is already running or has been reset */
1107 ohci->hc_control = ohci_readl(ohci, &ohci->regs->control);
1108 if (ohci->hc_control & (OHCI_CTRL_IR | OHCI_SCHED_ENABLES)) {
1109 need_reinit = true;
1110 } else {
1111 switch (ohci->hc_control & OHCI_CTRL_HCFS) {
1112 case OHCI_USB_OPER:
1113 case OHCI_USB_RESET:
1114 need_reinit = true;
1115 }
1116 }
1117
1118 /* If needed, reinitialize and suspend the root hub */
1119 if (need_reinit) {
1120 spin_lock_irq(&ohci->lock);
1121 ohci_rh_resume(ohci);
1122 ohci_rh_suspend(ohci, 0);
1123 spin_unlock_irq(&ohci->lock);
1124 }
1125
1126 /* Normally just turn on port power and enable interrupts */
1127 else {
1128 ohci_dbg(ohci, "powerup ports\n");
1129 for (port = 0; port < ohci->num_ports; port++)
1130 ohci_writel(ohci, RH_PS_PPS,
1131 &ohci->regs->roothub.portstatus[port]);
1132
1133 ohci_writel(ohci, OHCI_INTR_MIE, &ohci->regs->intrenable);
1134 ohci_readl(ohci, &ohci->regs->intrenable);
1135 msleep(20);
1136 }
1137
1138 usb_hcd_resume_root_hub(hcd);
cd1965db 1139
cd1965db
FF
1140 return 0;
1141}
95e44d44
MG
1142EXPORT_SYMBOL_GPL(ohci_resume);
1143
1144#endif
1145
1146/*-------------------------------------------------------------------------*/
1147
1148/*
1149 * Generic structure: This gets copied for platform drivers so that
1150 * individual entries can be overridden as needed.
1151 */
cd1965db 1152
95e44d44
MG
1153static const struct hc_driver ohci_hc_driver = {
1154 .description = hcd_name,
1155 .product_desc = "OHCI Host Controller",
1156 .hcd_priv_size = sizeof(struct ohci_hcd),
1157
1158 /*
1159 * generic hardware linkage
1160 */
1161 .irq = ohci_irq,
1162 .flags = HCD_MEMORY | HCD_USB11,
1163
1164 /*
1165 * basic lifecycle operations
1166 */
1167 .reset = ohci_setup,
1168 .start = ohci_start,
1169 .stop = ohci_stop,
1170 .shutdown = ohci_shutdown,
1171
1172 /*
1173 * managing i/o requests and associated device resources
1174 */
1175 .urb_enqueue = ohci_urb_enqueue,
1176 .urb_dequeue = ohci_urb_dequeue,
1177 .endpoint_disable = ohci_endpoint_disable,
1178
1179 /*
1180 * scheduling support
1181 */
1182 .get_frame_number = ohci_get_frame,
1183
1184 /*
1185 * root hub support
1186 */
1187 .hub_status_data = ohci_hub_status_data,
1188 .hub_control = ohci_hub_control,
1189#ifdef CONFIG_PM
1190 .bus_suspend = ohci_bus_suspend,
1191 .bus_resume = ohci_bus_resume,
cd1965db 1192#endif
95e44d44
MG
1193 .start_port_reset = ohci_start_port_reset,
1194};
1195
1196void ohci_init_driver(struct hc_driver *drv,
1197 const struct ohci_driver_overrides *over)
1198{
1199 /* Copy the generic table to drv and then apply the overrides */
1200 *drv = ohci_hc_driver;
1201
c80ad6d1
KH
1202 if (over) {
1203 drv->product_desc = over->product_desc;
1204 drv->hcd_priv_size += over->extra_priv_size;
1205 if (over->reset)
1206 drv->reset = over->reset;
1207 }
95e44d44
MG
1208}
1209EXPORT_SYMBOL_GPL(ohci_init_driver);
cd1965db 1210
d576bb9f
MH
1211/*-------------------------------------------------------------------------*/
1212
1da177e4 1213MODULE_AUTHOR (DRIVER_AUTHOR);
2b70f073 1214MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4
LT
1215MODULE_LICENSE ("GPL");
1216
6381fad7 1217#if defined(CONFIG_ARCH_SA1100) && defined(CONFIG_SA1111)
1da177e4 1218#include "ohci-sa1111.c"
5e16fabe 1219#define SA1111_DRIVER ohci_hcd_sa1111_driver
1da177e4
LT
1220#endif
1221
495a678f
SM
1222#ifdef CONFIG_USB_OHCI_HCD_PPC_OF
1223#include "ohci-ppc-of.c"
1224#define OF_PLATFORM_DRIVER ohci_hcd_ppc_of_driver
1225#endif
1226
6a6c957e
GL
1227#ifdef CONFIG_PPC_PS3
1228#include "ohci-ps3.c"
7a4eb7fd 1229#define PS3_SYSTEM_BUS_DRIVER ps3_ohci_driver
6a6c957e
GL
1230#endif
1231
f54aab6e
MD
1232#ifdef CONFIG_MFD_SM501
1233#include "ohci-sm501.c"
3ee38d8b 1234#define SM501_OHCI_DRIVER ohci_hcd_sm501_driver
f54aab6e
MD
1235#endif
1236
78c73414
DES
1237#ifdef CONFIG_MFD_TC6393XB
1238#include "ohci-tmio.c"
1239#define TMIO_OHCI_DRIVER ohci_hcd_tmio_driver
1643accd
DD
1240#endif
1241
47fc28bf
CM
1242#ifdef CONFIG_TILE_USB
1243#include "ohci-tilegx.c"
1244#define PLATFORM_DRIVER ohci_hcd_tilegx_driver
1245#endif
1246
5e16fabe
SM
1247static int __init ohci_hcd_mod_init(void)
1248{
1249 int retval = 0;
5e16fabe
SM
1250
1251 if (usb_disabled())
1252 return -ENODEV;
1253
2b70f073 1254 printk(KERN_INFO "%s: " DRIVER_DESC "\n", hcd_name);
5e16fabe
SM
1255 pr_debug ("%s: block sizes: ed %Zd td %Zd\n", hcd_name,
1256 sizeof (struct ed), sizeof (struct td));
9beeee65 1257 set_bit(USB_OHCI_LOADED, &usb_hcds_loaded);
5e16fabe 1258
485f4f39 1259 ohci_debug_root = debugfs_create_dir("ohci", usb_debug_root);
684c19e0
TJ
1260 if (!ohci_debug_root) {
1261 retval = -ENOENT;
1262 goto error_debug;
1263 }
684c19e0 1264
6a6c957e 1265#ifdef PS3_SYSTEM_BUS_DRIVER
7a4eb7fd
GL
1266 retval = ps3_ohci_driver_register(&PS3_SYSTEM_BUS_DRIVER);
1267 if (retval < 0)
1268 goto error_ps3;
6a6c957e
GL
1269#endif
1270
5e16fabe
SM
1271#ifdef PLATFORM_DRIVER
1272 retval = platform_driver_register(&PLATFORM_DRIVER);
1273 if (retval < 0)
de44743b 1274 goto error_platform;
5e16fabe
SM
1275#endif
1276
495a678f 1277#ifdef OF_PLATFORM_DRIVER
d35fb641 1278 retval = platform_driver_register(&OF_PLATFORM_DRIVER);
495a678f 1279 if (retval < 0)
de44743b 1280 goto error_of_platform;
495a678f
SM
1281#endif
1282
5e16fabe
SM
1283#ifdef SA1111_DRIVER
1284 retval = sa1111_driver_register(&SA1111_DRIVER);
1285 if (retval < 0)
de44743b 1286 goto error_sa1111;
5e16fabe
SM
1287#endif
1288
3ee38d8b
BD
1289#ifdef SM501_OHCI_DRIVER
1290 retval = platform_driver_register(&SM501_OHCI_DRIVER);
1291 if (retval < 0)
1292 goto error_sm501;
1293#endif
1294
78c73414
DES
1295#ifdef TMIO_OHCI_DRIVER
1296 retval = platform_driver_register(&TMIO_OHCI_DRIVER);
1297 if (retval < 0)
1298 goto error_tmio;
1299#endif
1300
5e16fabe
SM
1301 return retval;
1302
1303 /* Error path */
78c73414
DES
1304#ifdef TMIO_OHCI_DRIVER
1305 platform_driver_unregister(&TMIO_OHCI_DRIVER);
1306 error_tmio:
1307#endif
3ee38d8b 1308#ifdef SM501_OHCI_DRIVER
78c73414 1309 platform_driver_unregister(&SM501_OHCI_DRIVER);
3ee38d8b
BD
1310 error_sm501:
1311#endif
de44743b
BH
1312#ifdef SA1111_DRIVER
1313 sa1111_driver_unregister(&SA1111_DRIVER);
1314 error_sa1111:
5e16fabe 1315#endif
495a678f 1316#ifdef OF_PLATFORM_DRIVER
d35fb641 1317 platform_driver_unregister(&OF_PLATFORM_DRIVER);
de44743b 1318 error_of_platform:
495a678f 1319#endif
8097804e
AB
1320#ifdef PLATFORM_DRIVER
1321 platform_driver_unregister(&PLATFORM_DRIVER);
1322 error_platform:
968b448b 1323#endif
6a6c957e 1324#ifdef PS3_SYSTEM_BUS_DRIVER
7a4eb7fd 1325 ps3_ohci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
6a6c957e 1326 error_ps3:
5e16fabe 1327#endif
684c19e0
TJ
1328 debugfs_remove(ohci_debug_root);
1329 ohci_debug_root = NULL;
1330 error_debug:
684c19e0 1331
9beeee65 1332 clear_bit(USB_OHCI_LOADED, &usb_hcds_loaded);
5e16fabe
SM
1333 return retval;
1334}
1335module_init(ohci_hcd_mod_init);
1336
1337static void __exit ohci_hcd_mod_exit(void)
1338{
78c73414
DES
1339#ifdef TMIO_OHCI_DRIVER
1340 platform_driver_unregister(&TMIO_OHCI_DRIVER);
1341#endif
3ee38d8b
BD
1342#ifdef SM501_OHCI_DRIVER
1343 platform_driver_unregister(&SM501_OHCI_DRIVER);
1344#endif
5e16fabe
SM
1345#ifdef SA1111_DRIVER
1346 sa1111_driver_unregister(&SA1111_DRIVER);
1347#endif
495a678f 1348#ifdef OF_PLATFORM_DRIVER
d35fb641 1349 platform_driver_unregister(&OF_PLATFORM_DRIVER);
495a678f 1350#endif
8097804e
AB
1351#ifdef PLATFORM_DRIVER
1352 platform_driver_unregister(&PLATFORM_DRIVER);
1353#endif
6a6c957e 1354#ifdef PS3_SYSTEM_BUS_DRIVER
7a4eb7fd 1355 ps3_ohci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
6a6c957e 1356#endif
684c19e0 1357 debugfs_remove(ohci_debug_root);
9beeee65 1358 clear_bit(USB_OHCI_LOADED, &usb_hcds_loaded);
5e16fabe
SM
1359}
1360module_exit(ohci_hcd_mod_exit);
1361