]> git.proxmox.com Git - mirror_ubuntu-zesty-kernel.git/blame - drivers/usb/host/ohci-hcd.c
USB: Allow initialization of broken keyspan serial adapters.
[mirror_ubuntu-zesty-kernel.git] / drivers / usb / host / ohci-hcd.c
CommitLineData
1da177e4
LT
1/*
2 * OHCI HCD (Host Controller Driver) for USB.
3 *
4 * (C) Copyright 1999 Roman Weissgaerber <weissg@vienna.at>
5 * (C) Copyright 2000-2004 David Brownell <dbrownell@users.sourceforge.net>
dd9048af 6 *
1da177e4
LT
7 * [ Initialisation is based on Linus' ]
8 * [ uhci code and gregs ohci fragments ]
9 * [ (C) Copyright 1999 Linus Torvalds ]
10 * [ (C) Copyright 1999 Gregory P. Smith]
dd9048af
DB
11 *
12 *
1da177e4
LT
13 * OHCI is the main "non-Intel/VIA" standard for USB 1.1 host controller
14 * interfaces (though some non-x86 Intel chips use it). It supports
15 * smarter hardware than UHCI. A download link for the spec available
16 * through the http://www.usb.org website.
17 *
1da177e4
LT
18 * This file is licenced under the GPL.
19 */
dd9048af 20
1da177e4
LT
21#include <linux/module.h>
22#include <linux/moduleparam.h>
23#include <linux/pci.h>
24#include <linux/kernel.h>
25#include <linux/delay.h>
26#include <linux/ioport.h>
27#include <linux/sched.h>
28#include <linux/slab.h>
1da177e4
LT
29#include <linux/errno.h>
30#include <linux/init.h>
31#include <linux/timer.h>
32#include <linux/list.h>
1da177e4 33#include <linux/usb.h>
3a16f7b4 34#include <linux/usb/otg.h>
dd9048af 35#include <linux/dma-mapping.h>
f4df0e33
DB
36#include <linux/dmapool.h>
37#include <linux/reboot.h>
d576bb9f 38#include <linux/workqueue.h>
684c19e0 39#include <linux/debugfs.h>
1da177e4
LT
40
41#include <asm/io.h>
42#include <asm/irq.h>
43#include <asm/system.h>
44#include <asm/unaligned.h>
45#include <asm/byteorder.h>
46
f4df0e33 47#include "../core/hcd.h"
1da177e4 48
d413984a 49#define DRIVER_VERSION "2006 August 04"
1da177e4
LT
50#define DRIVER_AUTHOR "Roman Weissgaerber, David Brownell"
51#define DRIVER_DESC "USB 1.1 'Open' Host Controller (OHCI) Driver"
52
53/*-------------------------------------------------------------------------*/
54
8de98402 55#undef OHCI_VERBOSE_DEBUG /* not always helpful */
1da177e4
LT
56
57/* For initializing controller (mask in an HCFS mode too) */
d413984a 58#define OHCI_CONTROL_INIT OHCI_CTRL_CBSR
1da177e4 59#define OHCI_INTR_INIT \
d413984a
DB
60 (OHCI_INTR_MIE | OHCI_INTR_RHSC | OHCI_INTR_UE \
61 | OHCI_INTR_RD | OHCI_INTR_WDH)
1da177e4
LT
62
63#ifdef __hppa__
64/* On PA-RISC, PDC can leave IR set incorrectly; ignore it there. */
65#define IR_DISABLE
66#endif
67
68#ifdef CONFIG_ARCH_OMAP
69/* OMAP doesn't support IR (no SMM; not needed) */
70#define IR_DISABLE
71#endif
72
73/*-------------------------------------------------------------------------*/
74
75static const char hcd_name [] = "ohci_hcd";
76
d413984a
DB
77#define STATECHANGE_DELAY msecs_to_jiffies(300)
78
1da177e4
LT
79#include "ohci.h"
80
81static void ohci_dump (struct ohci_hcd *ohci, int verbose);
82static int ohci_init (struct ohci_hcd *ohci);
83static void ohci_stop (struct usb_hcd *hcd);
da6fb570
DB
84
85#if defined(CONFIG_PM) || defined(CONFIG_PCI)
d576bb9f 86static int ohci_restart (struct ohci_hcd *ohci);
da6fb570 87#endif
1da177e4
LT
88
89#include "ohci-hub.c"
90#include "ohci-dbg.c"
91#include "ohci-mem.c"
92#include "ohci-q.c"
93
94
95/*
96 * On architectures with edge-triggered interrupts we must never return
97 * IRQ_NONE.
98 */
99#if defined(CONFIG_SA1111) /* ... or other edge-triggered systems */
100#define IRQ_NOTMINE IRQ_HANDLED
101#else
102#define IRQ_NOTMINE IRQ_NONE
103#endif
104
105
106/* Some boards misreport power switching/overcurrent */
107static int distrust_firmware = 1;
108module_param (distrust_firmware, bool, 0);
109MODULE_PARM_DESC (distrust_firmware,
110 "true to distrust firmware power/overcurrent setup");
111
112/* Some boards leave IR set wrongly, since they fail BIOS/SMM handshakes */
113static int no_handshake = 0;
114module_param (no_handshake, bool, 0);
115MODULE_PARM_DESC (no_handshake, "true (not default) disables BIOS handshake");
116
117/*-------------------------------------------------------------------------*/
118
119/*
120 * queue up an urb for anything except the root hub
121 */
122static int ohci_urb_enqueue (
123 struct usb_hcd *hcd,
1da177e4 124 struct urb *urb,
55016f10 125 gfp_t mem_flags
1da177e4
LT
126) {
127 struct ohci_hcd *ohci = hcd_to_ohci (hcd);
128 struct ed *ed;
129 urb_priv_t *urb_priv;
130 unsigned int pipe = urb->pipe;
131 int i, size = 0;
132 unsigned long flags;
133 int retval = 0;
dd9048af 134
1da177e4 135#ifdef OHCI_VERBOSE_DEBUG
55d84968 136 urb_print(urb, "SUB", usb_pipein(pipe), -EINPROGRESS);
1da177e4 137#endif
dd9048af 138
1da177e4 139 /* every endpoint has a ed, locate and maybe (re)initialize it */
e9df41c5 140 if (! (ed = ed_get (ohci, urb->ep, urb->dev, pipe, urb->interval)))
1da177e4
LT
141 return -ENOMEM;
142
143 /* for the private part of the URB we need the number of TDs (size) */
144 switch (ed->type) {
145 case PIPE_CONTROL:
146 /* td_submit_urb() doesn't yet handle these */
147 if (urb->transfer_buffer_length > 4096)
148 return -EMSGSIZE;
149
150 /* 1 TD for setup, 1 for ACK, plus ... */
151 size = 2;
152 /* FALLTHROUGH */
153 // case PIPE_INTERRUPT:
154 // case PIPE_BULK:
155 default:
156 /* one TD for every 4096 Bytes (can be upto 8K) */
157 size += urb->transfer_buffer_length / 4096;
158 /* ... and for any remaining bytes ... */
159 if ((urb->transfer_buffer_length % 4096) != 0)
160 size++;
161 /* ... and maybe a zero length packet to wrap it up */
162 if (size == 0)
163 size++;
164 else if ((urb->transfer_flags & URB_ZERO_PACKET) != 0
165 && (urb->transfer_buffer_length
166 % usb_maxpacket (urb->dev, pipe,
167 usb_pipeout (pipe))) == 0)
168 size++;
169 break;
170 case PIPE_ISOCHRONOUS: /* number of packets from URB */
171 size = urb->number_of_packets;
172 break;
173 }
174
175 /* allocate the private part of the URB */
dd00cc48 176 urb_priv = kzalloc (sizeof (urb_priv_t) + size * sizeof (struct td *),
1da177e4
LT
177 mem_flags);
178 if (!urb_priv)
179 return -ENOMEM;
1da177e4
LT
180 INIT_LIST_HEAD (&urb_priv->pending);
181 urb_priv->length = size;
dd9048af 182 urb_priv->ed = ed;
1da177e4
LT
183
184 /* allocate the TDs (deferring hash chain updates) */
185 for (i = 0; i < size; i++) {
186 urb_priv->td [i] = td_alloc (ohci, mem_flags);
187 if (!urb_priv->td [i]) {
188 urb_priv->length = i;
189 urb_free_priv (ohci, urb_priv);
190 return -ENOMEM;
191 }
dd9048af 192 }
1da177e4
LT
193
194 spin_lock_irqsave (&ohci->lock, flags);
195
196 /* don't submit to a dead HC */
8de98402
BH
197 if (!test_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags)) {
198 retval = -ENODEV;
199 goto fail;
200 }
1da177e4
LT
201 if (!HC_IS_RUNNING(hcd->state)) {
202 retval = -ENODEV;
203 goto fail;
204 }
e9df41c5
AS
205 retval = usb_hcd_link_urb_to_ep(hcd, urb);
206 if (retval)
1da177e4 207 goto fail;
1da177e4
LT
208
209 /* schedule the ed if needed */
210 if (ed->state == ED_IDLE) {
211 retval = ed_schedule (ohci, ed);
e9df41c5
AS
212 if (retval < 0) {
213 usb_hcd_unlink_urb_from_ep(hcd, urb);
214 goto fail;
215 }
1da177e4
LT
216 if (ed->type == PIPE_ISOCHRONOUS) {
217 u16 frame = ohci_frame_no(ohci);
218
219 /* delay a few frames before the first TD */
220 frame += max_t (u16, 8, ed->interval);
221 frame &= ~(ed->interval - 1);
222 frame |= ed->branch;
223 urb->start_frame = frame;
224
225 /* yes, only URB_ISO_ASAP is supported, and
226 * urb->start_frame is never used as input.
227 */
228 }
229 } else if (ed->type == PIPE_ISOCHRONOUS)
230 urb->start_frame = ed->last_iso + ed->interval;
231
232 /* fill the TDs and link them to the ed; and
233 * enable that part of the schedule, if needed
234 * and update count of queued periodic urbs
235 */
236 urb->hcpriv = urb_priv;
237 td_submit_urb (ohci, urb);
238
1da177e4
LT
239fail:
240 if (retval)
241 urb_free_priv (ohci, urb_priv);
242 spin_unlock_irqrestore (&ohci->lock, flags);
243 return retval;
244}
245
246/*
55d84968
AS
247 * decouple the URB from the HC queues (TDs, urb_priv).
248 * reporting is always done
1da177e4
LT
249 * asynchronously, and we might be dealing with an urb that's
250 * partially transferred, or an ED with other urbs being unlinked.
251 */
e9df41c5 252static int ohci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1da177e4
LT
253{
254 struct ohci_hcd *ohci = hcd_to_ohci (hcd);
255 unsigned long flags;
e9df41c5 256 int rc;
dd9048af 257
1da177e4 258#ifdef OHCI_VERBOSE_DEBUG
55d84968 259 urb_print(urb, "UNLINK", 1, status);
dd9048af 260#endif
1da177e4
LT
261
262 spin_lock_irqsave (&ohci->lock, flags);
e9df41c5
AS
263 rc = usb_hcd_check_unlink_urb(hcd, urb, status);
264 if (rc) {
265 ; /* Do nothing */
266 } else if (HC_IS_RUNNING(hcd->state)) {
1da177e4
LT
267 urb_priv_t *urb_priv;
268
269 /* Unless an IRQ completed the unlink while it was being
270 * handed to us, flag it for unlink and giveback, and force
271 * some upcoming INTR_SF to call finish_unlinks()
272 */
273 urb_priv = urb->hcpriv;
274 if (urb_priv) {
275 if (urb_priv->ed->state == ED_OPER)
276 start_ed_unlink (ohci, urb_priv->ed);
277 }
278 } else {
279 /*
280 * with HC dead, we won't respect hc queue pointers
281 * any more ... just clean up every urb's memory.
282 */
283 if (urb->hcpriv)
55d84968 284 finish_urb(ohci, urb, status);
1da177e4
LT
285 }
286 spin_unlock_irqrestore (&ohci->lock, flags);
e9df41c5 287 return rc;
1da177e4
LT
288}
289
290/*-------------------------------------------------------------------------*/
291
292/* frees config/altsetting state for endpoints,
293 * including ED memory, dummy TD, and bulk/intr data toggle
294 */
295
296static void
297ohci_endpoint_disable (struct usb_hcd *hcd, struct usb_host_endpoint *ep)
298{
299 struct ohci_hcd *ohci = hcd_to_ohci (hcd);
300 unsigned long flags;
301 struct ed *ed = ep->hcpriv;
302 unsigned limit = 1000;
303
304 /* ASSERT: any requests/urbs are being unlinked */
305 /* ASSERT: nobody can be submitting urbs for this any more */
306
307 if (!ed)
308 return;
309
310rescan:
311 spin_lock_irqsave (&ohci->lock, flags);
312
313 if (!HC_IS_RUNNING (hcd->state)) {
314sanitize:
315 ed->state = ED_IDLE;
89a0fd18
MN
316 if (quirk_zfmicro(ohci) && ed->type == PIPE_INTERRUPT)
317 ohci->eds_scheduled--;
7d12e780 318 finish_unlinks (ohci, 0);
1da177e4
LT
319 }
320
321 switch (ed->state) {
322 case ED_UNLINK: /* wait for hw to finish? */
323 /* major IRQ delivery trouble loses INTR_SF too... */
324 if (limit-- == 0) {
89a0fd18
MN
325 ohci_warn(ohci, "ED unlink timeout\n");
326 if (quirk_zfmicro(ohci)) {
327 ohci_warn(ohci, "Attempting ZF TD recovery\n");
328 ohci->ed_to_check = ed;
329 ohci->zf_delay = 2;
330 }
1da177e4
LT
331 goto sanitize;
332 }
333 spin_unlock_irqrestore (&ohci->lock, flags);
22c43863 334 schedule_timeout_uninterruptible(1);
1da177e4
LT
335 goto rescan;
336 case ED_IDLE: /* fully unlinked */
337 if (list_empty (&ed->td_list)) {
338 td_free (ohci, ed->dummy);
339 ed_free (ohci, ed);
340 break;
341 }
342 /* else FALL THROUGH */
343 default:
344 /* caller was supposed to have unlinked any requests;
345 * that's not our job. can't recover; must leak ed.
346 */
347 ohci_err (ohci, "leak ed %p (#%02x) state %d%s\n",
348 ed, ep->desc.bEndpointAddress, ed->state,
349 list_empty (&ed->td_list) ? "" : " (has tds)");
350 td_free (ohci, ed->dummy);
351 break;
352 }
353 ep->hcpriv = NULL;
354 spin_unlock_irqrestore (&ohci->lock, flags);
355 return;
356}
357
358static int ohci_get_frame (struct usb_hcd *hcd)
359{
360 struct ohci_hcd *ohci = hcd_to_ohci (hcd);
361
362 return ohci_frame_no(ohci);
363}
364
365static void ohci_usb_reset (struct ohci_hcd *ohci)
366{
367 ohci->hc_control = ohci_readl (ohci, &ohci->regs->control);
368 ohci->hc_control &= OHCI_CTRL_RWC;
369 ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
370}
371
64a21d02 372/* ohci_shutdown forcibly disables IRQs and DMA, helping kexec and
f4df0e33
DB
373 * other cases where the next software may expect clean state from the
374 * "firmware". this is bus-neutral, unlike shutdown() methods.
375 */
64a21d02
AG
376static void
377ohci_shutdown (struct usb_hcd *hcd)
f4df0e33
DB
378{
379 struct ohci_hcd *ohci;
380
64a21d02 381 ohci = hcd_to_ohci (hcd);
f4df0e33
DB
382 ohci_writel (ohci, OHCI_INTR_MIE, &ohci->regs->intrdisable);
383 ohci_usb_reset (ohci);
384 /* flush the writes */
385 (void) ohci_readl (ohci, &ohci->regs->control);
f4df0e33
DB
386}
387
89a0fd18
MN
388static int check_ed(struct ohci_hcd *ohci, struct ed *ed)
389{
390 return (hc32_to_cpu(ohci, ed->hwINFO) & ED_IN) != 0
391 && (hc32_to_cpu(ohci, ed->hwHeadP) & TD_MASK)
392 == (hc32_to_cpu(ohci, ed->hwTailP) & TD_MASK)
393 && !list_empty(&ed->td_list);
394}
395
396/* ZF Micro watchdog timer callback. The ZF Micro chipset sometimes completes
397 * an interrupt TD but neglects to add it to the donelist. On systems with
398 * this chipset, we need to periodically check the state of the queues to look
399 * for such "lost" TDs.
400 */
401static void unlink_watchdog_func(unsigned long _ohci)
402{
da6fb570 403 unsigned long flags;
89a0fd18
MN
404 unsigned max;
405 unsigned seen_count = 0;
406 unsigned i;
407 struct ed **seen = NULL;
408 struct ohci_hcd *ohci = (struct ohci_hcd *) _ohci;
409
410 spin_lock_irqsave(&ohci->lock, flags);
411 max = ohci->eds_scheduled;
412 if (!max)
413 goto done;
414
415 if (ohci->ed_to_check)
416 goto out;
417
418 seen = kcalloc(max, sizeof *seen, GFP_ATOMIC);
419 if (!seen)
420 goto out;
421
422 for (i = 0; i < NUM_INTS; i++) {
423 struct ed *ed = ohci->periodic[i];
424
425 while (ed) {
426 unsigned temp;
427
428 /* scan this branch of the periodic schedule tree */
429 for (temp = 0; temp < seen_count; temp++) {
430 if (seen[temp] == ed) {
431 /* we've checked it and what's after */
432 ed = NULL;
433 break;
434 }
435 }
436 if (!ed)
437 break;
438 seen[seen_count++] = ed;
439 if (!check_ed(ohci, ed)) {
440 ed = ed->ed_next;
441 continue;
442 }
443
444 /* HC's TD list is empty, but HCD sees at least one
445 * TD that's not been sent through the donelist.
446 */
447 ohci->ed_to_check = ed;
448 ohci->zf_delay = 2;
449
450 /* The HC may wait until the next frame to report the
451 * TD as done through the donelist and INTR_WDH. (We
452 * just *assume* it's not a multi-TD interrupt URB;
453 * those could defer the IRQ more than one frame, using
454 * DI...) Check again after the next INTR_SF.
455 */
456 ohci_writel(ohci, OHCI_INTR_SF,
457 &ohci->regs->intrstatus);
458 ohci_writel(ohci, OHCI_INTR_SF,
459 &ohci->regs->intrenable);
460
461 /* flush those writes */
462 (void) ohci_readl(ohci, &ohci->regs->control);
463
464 goto out;
465 }
466 }
467out:
468 kfree(seen);
469 if (ohci->eds_scheduled)
470 mod_timer(&ohci->unlink_watchdog, round_jiffies_relative(HZ));
471done:
472 spin_unlock_irqrestore(&ohci->lock, flags);
473}
474
1da177e4
LT
475/*-------------------------------------------------------------------------*
476 * HC functions
477 *-------------------------------------------------------------------------*/
478
479/* init memory, and kick BIOS/SMM off */
480
481static int ohci_init (struct ohci_hcd *ohci)
482{
483 int ret;
6a9062f3 484 struct usb_hcd *hcd = ohci_to_hcd(ohci);
1da177e4
LT
485
486 disable (ohci);
6a9062f3 487 ohci->regs = hcd->regs;
1da177e4 488
6a9062f3
DB
489 /* REVISIT this BIOS handshake is now moved into PCI "quirks", and
490 * was never needed for most non-PCI systems ... remove the code?
491 */
492
1da177e4
LT
493#ifndef IR_DISABLE
494 /* SMM owns the HC? not for long! */
495 if (!no_handshake && ohci_readl (ohci,
496 &ohci->regs->control) & OHCI_CTRL_IR) {
497 u32 temp;
498
499 ohci_dbg (ohci, "USB HC TakeOver from BIOS/SMM\n");
500
501 /* this timeout is arbitrary. we make it long, so systems
502 * depending on usb keyboards may be usable even if the
503 * BIOS/SMM code seems pretty broken.
504 */
505 temp = 500; /* arbitrary: five seconds */
506
507 ohci_writel (ohci, OHCI_INTR_OC, &ohci->regs->intrenable);
508 ohci_writel (ohci, OHCI_OCR, &ohci->regs->cmdstatus);
509 while (ohci_readl (ohci, &ohci->regs->control) & OHCI_CTRL_IR) {
510 msleep (10);
511 if (--temp == 0) {
512 ohci_err (ohci, "USB HC takeover failed!"
513 " (BIOS/SMM bug)\n");
514 return -EBUSY;
515 }
516 }
517 ohci_usb_reset (ohci);
518 }
519#endif
520
521 /* Disable HC interrupts */
522 ohci_writel (ohci, OHCI_INTR_MIE, &ohci->regs->intrdisable);
6a9062f3
DB
523
524 /* flush the writes, and save key bits like RWC */
525 if (ohci_readl (ohci, &ohci->regs->control) & OHCI_CTRL_RWC)
526 ohci->hc_control |= OHCI_CTRL_RWC;
1da177e4 527
fdd13b36
DB
528 /* Read the number of ports unless overridden */
529 if (ohci->num_ports == 0)
530 ohci->num_ports = roothub_a(ohci) & RH_A_NDP;
531
1da177e4
LT
532 if (ohci->hcca)
533 return 0;
534
6a9062f3 535 ohci->hcca = dma_alloc_coherent (hcd->self.controller,
1da177e4
LT
536 sizeof *ohci->hcca, &ohci->hcca_dma, 0);
537 if (!ohci->hcca)
538 return -ENOMEM;
539
540 if ((ret = ohci_mem_init (ohci)) < 0)
6a9062f3
DB
541 ohci_stop (hcd);
542 else {
6a9062f3
DB
543 create_debug_files (ohci);
544 }
1da177e4
LT
545
546 return ret;
1da177e4
LT
547}
548
549/*-------------------------------------------------------------------------*/
550
551/* Start an OHCI controller, set the BUS operational
552 * resets USB and controller
dd9048af 553 * enable interrupts
1da177e4
LT
554 */
555static int ohci_run (struct ohci_hcd *ohci)
556{
dd9048af 557 u32 mask, temp;
1da177e4 558 int first = ohci->fminterval == 0;
6a9062f3 559 struct usb_hcd *hcd = ohci_to_hcd(ohci);
1da177e4
LT
560
561 disable (ohci);
562
563 /* boot firmware should have set this up (5.1.1.3.1) */
564 if (first) {
565
566 temp = ohci_readl (ohci, &ohci->regs->fminterval);
567 ohci->fminterval = temp & 0x3fff;
568 if (ohci->fminterval != FI)
569 ohci_dbg (ohci, "fminterval delta %d\n",
570 ohci->fminterval - FI);
571 ohci->fminterval |= FSMP (ohci->fminterval) << 16;
572 /* also: power/overcurrent flags in roothub.a */
573 }
574
dd9048af 575 /* Reset USB nearly "by the book". RemoteWakeupConnected was
6a9062f3
DB
576 * saved if boot firmware (BIOS/SMM/...) told us it's connected,
577 * or if bus glue did the same (e.g. for PCI add-in cards with
578 * PCI PM support).
1da177e4 579 */
6a9062f3
DB
580 if ((ohci->hc_control & OHCI_CTRL_RWC) != 0
581 && !device_may_wakeup(hcd->self.controller))
582 device_init_wakeup(hcd->self.controller, 1);
1da177e4
LT
583
584 switch (ohci->hc_control & OHCI_CTRL_HCFS) {
585 case OHCI_USB_OPER:
586 temp = 0;
587 break;
588 case OHCI_USB_SUSPEND:
589 case OHCI_USB_RESUME:
590 ohci->hc_control &= OHCI_CTRL_RWC;
591 ohci->hc_control |= OHCI_USB_RESUME;
592 temp = 10 /* msec wait */;
593 break;
594 // case OHCI_USB_RESET:
595 default:
596 ohci->hc_control &= OHCI_CTRL_RWC;
597 ohci->hc_control |= OHCI_USB_RESET;
598 temp = 50 /* msec wait */;
599 break;
600 }
601 ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
602 // flush the writes
603 (void) ohci_readl (ohci, &ohci->regs->control);
604 msleep(temp);
383975d7 605
1da177e4
LT
606 memset (ohci->hcca, 0, sizeof (struct ohci_hcca));
607
608 /* 2msec timelimit here means no irqs/preempt */
609 spin_lock_irq (&ohci->lock);
610
611retry:
612 /* HC Reset requires max 10 us delay */
613 ohci_writel (ohci, OHCI_HCR, &ohci->regs->cmdstatus);
614 temp = 30; /* ... allow extra time */
615 while ((ohci_readl (ohci, &ohci->regs->cmdstatus) & OHCI_HCR) != 0) {
616 if (--temp == 0) {
617 spin_unlock_irq (&ohci->lock);
618 ohci_err (ohci, "USB HC reset timed out!\n");
619 return -1;
620 }
621 udelay (1);
622 }
623
624 /* now we're in the SUSPEND state ... must go OPERATIONAL
625 * within 2msec else HC enters RESUME
626 *
627 * ... but some hardware won't init fmInterval "by the book"
628 * (SiS, OPTi ...), so reset again instead. SiS doesn't need
629 * this if we write fmInterval after we're OPERATIONAL.
630 * Unclear about ALi, ServerWorks, and others ... this could
631 * easily be a longstanding bug in chip init on Linux.
632 */
633 if (ohci->flags & OHCI_QUIRK_INITRESET) {
634 ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
635 // flush those writes
636 (void) ohci_readl (ohci, &ohci->regs->control);
637 }
638
639 /* Tell the controller where the control and bulk lists are
640 * The lists are empty now. */
641 ohci_writel (ohci, 0, &ohci->regs->ed_controlhead);
642 ohci_writel (ohci, 0, &ohci->regs->ed_bulkhead);
643
644 /* a reset clears this */
645 ohci_writel (ohci, (u32) ohci->hcca_dma, &ohci->regs->hcca);
646
647 periodic_reinit (ohci);
648
649 /* some OHCI implementations are finicky about how they init.
650 * bogus values here mean not even enumeration could work.
651 */
652 if ((ohci_readl (ohci, &ohci->regs->fminterval) & 0x3fff0000) == 0
653 || !ohci_readl (ohci, &ohci->regs->periodicstart)) {
654 if (!(ohci->flags & OHCI_QUIRK_INITRESET)) {
655 ohci->flags |= OHCI_QUIRK_INITRESET;
656 ohci_dbg (ohci, "enabling initreset quirk\n");
657 goto retry;
658 }
659 spin_unlock_irq (&ohci->lock);
660 ohci_err (ohci, "init err (%08x %04x)\n",
661 ohci_readl (ohci, &ohci->regs->fminterval),
662 ohci_readl (ohci, &ohci->regs->periodicstart));
663 return -EOVERFLOW;
664 }
665
d413984a
DB
666 /* use rhsc irqs after khubd is fully initialized */
667 hcd->poll_rh = 1;
668 hcd->uses_new_polling = 1;
669
670 /* start controller operations */
1da177e4 671 ohci->hc_control &= OHCI_CTRL_RWC;
d413984a
DB
672 ohci->hc_control |= OHCI_CONTROL_INIT | OHCI_USB_OPER;
673 ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
6a9062f3 674 hcd->state = HC_STATE_RUNNING;
1da177e4
LT
675
676 /* wake on ConnectStatusChange, matching external hubs */
677 ohci_writel (ohci, RH_HS_DRWE, &ohci->regs->roothub.status);
678
679 /* Choose the interrupts we care about now, others later on demand */
680 mask = OHCI_INTR_INIT;
d413984a 681 ohci_writel (ohci, ~0, &ohci->regs->intrstatus);
1da177e4
LT
682 ohci_writel (ohci, mask, &ohci->regs->intrenable);
683
684 /* handle root hub init quirks ... */
685 temp = roothub_a (ohci);
686 temp &= ~(RH_A_PSM | RH_A_OCPM);
687 if (ohci->flags & OHCI_QUIRK_SUPERIO) {
688 /* NSC 87560 and maybe others */
689 temp |= RH_A_NOCP;
690 temp &= ~(RH_A_POTPGT | RH_A_NPS);
691 ohci_writel (ohci, temp, &ohci->regs->roothub.a);
692 } else if ((ohci->flags & OHCI_QUIRK_AMD756) || distrust_firmware) {
693 /* hub power always on; required for AMD-756 and some
694 * Mac platforms. ganged overcurrent reporting, if any.
695 */
696 temp |= RH_A_NPS;
697 ohci_writel (ohci, temp, &ohci->regs->roothub.a);
698 }
699 ohci_writel (ohci, RH_HS_LPSC, &ohci->regs->roothub.status);
700 ohci_writel (ohci, (temp & RH_A_NPS) ? 0 : RH_B_PPCM,
701 &ohci->regs->roothub.b);
702 // flush those writes
703 (void) ohci_readl (ohci, &ohci->regs->control);
704
d413984a 705 ohci->next_statechange = jiffies + STATECHANGE_DELAY;
1da177e4
LT
706 spin_unlock_irq (&ohci->lock);
707
708 // POTPGT delay is bits 24-31, in 2 ms units.
709 mdelay ((temp >> 23) & 0x1fe);
6a9062f3 710 hcd->state = HC_STATE_RUNNING;
1da177e4 711
89a0fd18
MN
712 if (quirk_zfmicro(ohci)) {
713 /* Create timer to watch for bad queue state on ZF Micro */
714 setup_timer(&ohci->unlink_watchdog, unlink_watchdog_func,
715 (unsigned long) ohci);
716
717 ohci->eds_scheduled = 0;
718 ohci->ed_to_check = NULL;
719 }
720
1da177e4
LT
721 ohci_dump (ohci, 1);
722
1da177e4
LT
723 return 0;
724}
725
726/*-------------------------------------------------------------------------*/
727
728/* an interrupt happens */
729
7d12e780 730static irqreturn_t ohci_irq (struct usb_hcd *hcd)
1da177e4
LT
731{
732 struct ohci_hcd *ohci = hcd_to_ohci (hcd);
733 struct ohci_regs __iomem *regs = ohci->regs;
89a0fd18 734 int ints;
1da177e4 735
565227c0
BH
736 /* Read interrupt status (and flush pending writes). We ignore the
737 * optimization of checking the LSB of hcca->done_head; it doesn't
738 * work on all systems (edge triggering for OHCI can be a factor).
89a0fd18 739 */
565227c0 740 ints = ohci_readl(ohci, &regs->intrstatus);
1da177e4 741
565227c0
BH
742 /* Check for an all 1's result which is a typical consequence
743 * of dead, unclocked, or unplugged (CardBus...) devices
744 */
745 if (ints == ~(u32)0) {
1da177e4
LT
746 disable (ohci);
747 ohci_dbg (ohci, "device removed!\n");
748 return IRQ_HANDLED;
565227c0
BH
749 }
750
751 /* We only care about interrupts that are enabled */
752 ints &= ohci_readl(ohci, &regs->intrenable);
1da177e4
LT
753
754 /* interrupt for some other device? */
565227c0 755 if (ints == 0)
1da177e4 756 return IRQ_NOTMINE;
d413984a 757
1da177e4 758 if (ints & OHCI_INTR_UE) {
1da177e4 759 // e.g. due to PCI Master/Target Abort
89a0fd18 760 if (quirk_nec(ohci)) {
d576bb9f
MH
761 /* Workaround for a silicon bug in some NEC chips used
762 * in Apple's PowerBooks. Adapted from Darwin code.
763 */
764 ohci_err (ohci, "OHCI Unrecoverable Error, scheduling NEC chip restart\n");
765
766 ohci_writel (ohci, OHCI_INTR_UE, &regs->intrdisable);
767
768 schedule_work (&ohci->nec_work);
769 } else {
770 disable (ohci);
771 ohci_err (ohci, "OHCI Unrecoverable Error, disabled\n");
772 }
1da177e4
LT
773
774 ohci_dump (ohci, 1);
775 ohci_usb_reset (ohci);
776 }
777
583ceada
AS
778 if (ints & OHCI_INTR_RHSC) {
779 ohci_vdbg(ohci, "rhsc\n");
780 ohci->next_statechange = jiffies + STATECHANGE_DELAY;
781 ohci_writel(ohci, OHCI_INTR_RD | OHCI_INTR_RHSC,
782 &regs->intrstatus);
052ac01a
AS
783
784 /* NOTE: Vendors didn't always make the same implementation
785 * choices for RHSC. Many followed the spec; RHSC triggers
786 * on an edge, like setting and maybe clearing a port status
787 * change bit. With others it's level-triggered, active
788 * until khubd clears all the port status change bits. We'll
789 * always disable it here and rely on polling until khubd
790 * re-enables it.
791 */
792 ohci_writel(ohci, OHCI_INTR_RHSC, &regs->intrdisable);
583ceada
AS
793 usb_hcd_poll_rh_status(hcd);
794 }
795
796 /* For connect and disconnect events, we expect the controller
797 * to turn on RHSC along with RD. But for remote wakeup events
798 * this might not happen.
799 */
800 else if (ints & OHCI_INTR_RD) {
801 ohci_vdbg(ohci, "resume detect\n");
802 ohci_writel(ohci, OHCI_INTR_RD, &regs->intrstatus);
8d1a243b
AS
803 hcd->poll_rh = 1;
804 if (ohci->autostop) {
805 spin_lock (&ohci->lock);
806 ohci_rh_resume (ohci);
807 spin_unlock (&ohci->lock);
808 } else
f197b2c5 809 usb_hcd_resume_root_hub(hcd);
1da177e4
LT
810 }
811
812 if (ints & OHCI_INTR_WDH) {
1da177e4 813 spin_lock (&ohci->lock);
7d12e780 814 dl_done_list (ohci);
1da177e4 815 spin_unlock (&ohci->lock);
1da177e4 816 }
dd9048af 817
89a0fd18
MN
818 if (quirk_zfmicro(ohci) && (ints & OHCI_INTR_SF)) {
819 spin_lock(&ohci->lock);
820 if (ohci->ed_to_check) {
821 struct ed *ed = ohci->ed_to_check;
822
823 if (check_ed(ohci, ed)) {
824 /* HC thinks the TD list is empty; HCD knows
825 * at least one TD is outstanding
826 */
827 if (--ohci->zf_delay == 0) {
828 struct td *td = list_entry(
829 ed->td_list.next,
830 struct td, td_list);
831 ohci_warn(ohci,
832 "Reclaiming orphan TD %p\n",
833 td);
834 takeback_td(ohci, td);
835 ohci->ed_to_check = NULL;
836 }
837 } else
838 ohci->ed_to_check = NULL;
839 }
840 spin_unlock(&ohci->lock);
841 }
842
1da177e4
LT
843 /* could track INTR_SO to reduce available PCI/... bandwidth */
844
845 /* handle any pending URB/ED unlinks, leaving INTR_SF enabled
846 * when there's still unlinking to be done (next frame).
847 */
848 spin_lock (&ohci->lock);
849 if (ohci->ed_rm_list)
7d12e780 850 finish_unlinks (ohci, ohci_frame_no(ohci));
89a0fd18
MN
851 if ((ints & OHCI_INTR_SF) != 0
852 && !ohci->ed_rm_list
853 && !ohci->ed_to_check
1da177e4 854 && HC_IS_RUNNING(hcd->state))
dd9048af 855 ohci_writel (ohci, OHCI_INTR_SF, &regs->intrdisable);
1da177e4
LT
856 spin_unlock (&ohci->lock);
857
858 if (HC_IS_RUNNING(hcd->state)) {
859 ohci_writel (ohci, ints, &regs->intrstatus);
dd9048af 860 ohci_writel (ohci, OHCI_INTR_MIE, &regs->intrenable);
1da177e4
LT
861 // flush those writes
862 (void) ohci_readl (ohci, &ohci->regs->control);
863 }
864
865 return IRQ_HANDLED;
866}
867
868/*-------------------------------------------------------------------------*/
869
870static void ohci_stop (struct usb_hcd *hcd)
dd9048af 871{
1da177e4
LT
872 struct ohci_hcd *ohci = hcd_to_ohci (hcd);
873
1da177e4
LT
874 ohci_dump (ohci, 1);
875
876 flush_scheduled_work();
877
878 ohci_usb_reset (ohci);
879 ohci_writel (ohci, OHCI_INTR_MIE, &ohci->regs->intrdisable);
71795c1d
PZ
880 free_irq(hcd->irq, hcd);
881 hcd->irq = -1;
882
89a0fd18
MN
883 if (quirk_zfmicro(ohci))
884 del_timer(&ohci->unlink_watchdog);
885
1da177e4
LT
886 remove_debug_files (ohci);
887 ohci_mem_cleanup (ohci);
888 if (ohci->hcca) {
dd9048af
DB
889 dma_free_coherent (hcd->self.controller,
890 sizeof *ohci->hcca,
1da177e4
LT
891 ohci->hcca, ohci->hcca_dma);
892 ohci->hcca = NULL;
893 ohci->hcca_dma = 0;
894 }
895}
896
897/*-------------------------------------------------------------------------*/
898
da6fb570
DB
899#if defined(CONFIG_PM) || defined(CONFIG_PCI)
900
1da177e4 901/* must not be called from interrupt context */
1da177e4
LT
902static int ohci_restart (struct ohci_hcd *ohci)
903{
904 int temp;
905 int i;
906 struct urb_priv *priv;
1da177e4 907
1da177e4
LT
908 spin_lock_irq(&ohci->lock);
909 disable (ohci);
d576bb9f
MH
910
911 /* Recycle any "live" eds/tds (and urbs). */
1da177e4
LT
912 if (!list_empty (&ohci->pending))
913 ohci_dbg(ohci, "abort schedule...\n");
914 list_for_each_entry (priv, &ohci->pending, pending) {
915 struct urb *urb = priv->td[0]->urb;
916 struct ed *ed = priv->ed;
917
918 switch (ed->state) {
919 case ED_OPER:
920 ed->state = ED_UNLINK;
921 ed->hwINFO |= cpu_to_hc32(ohci, ED_DEQUEUE);
922 ed_deschedule (ohci, ed);
923
924 ed->ed_next = ohci->ed_rm_list;
925 ed->ed_prev = NULL;
926 ohci->ed_rm_list = ed;
927 /* FALLTHROUGH */
928 case ED_UNLINK:
929 break;
930 default:
931 ohci_dbg(ohci, "bogus ed %p state %d\n",
932 ed, ed->state);
933 }
934
55d84968
AS
935 if (!urb->unlinked)
936 urb->unlinked = -ESHUTDOWN;
1da177e4 937 }
7d12e780 938 finish_unlinks (ohci, 0);
1da177e4
LT
939 spin_unlock_irq(&ohci->lock);
940
941 /* paranoia, in case that didn't work: */
942
943 /* empty the interrupt branches */
944 for (i = 0; i < NUM_INTS; i++) ohci->load [i] = 0;
945 for (i = 0; i < NUM_INTS; i++) ohci->hcca->int_table [i] = 0;
dd9048af 946
1da177e4
LT
947 /* no EDs to remove */
948 ohci->ed_rm_list = NULL;
949
dd9048af 950 /* empty control and bulk lists */
1da177e4
LT
951 ohci->ed_controltail = NULL;
952 ohci->ed_bulktail = NULL;
953
954 if ((temp = ohci_run (ohci)) < 0) {
955 ohci_err (ohci, "can't restart, %d\n", temp);
956 return temp;
1da177e4 957 }
383975d7 958 ohci_dbg(ohci, "restart complete\n");
1da177e4
LT
959 return 0;
960}
d576bb9f 961
da6fb570
DB
962#endif
963
d576bb9f
MH
964/*-------------------------------------------------------------------------*/
965
1da177e4
LT
966#define DRIVER_INFO DRIVER_VERSION " " DRIVER_DESC
967
968MODULE_AUTHOR (DRIVER_AUTHOR);
969MODULE_DESCRIPTION (DRIVER_INFO);
970MODULE_LICENSE ("GPL");
971
972#ifdef CONFIG_PCI
973#include "ohci-pci.c"
5e16fabe 974#define PCI_DRIVER ohci_pci_driver
1da177e4
LT
975#endif
976
977#ifdef CONFIG_SA1111
978#include "ohci-sa1111.c"
5e16fabe 979#define SA1111_DRIVER ohci_hcd_sa1111_driver
1da177e4
LT
980#endif
981
3eb0c5f4
BD
982#ifdef CONFIG_ARCH_S3C2410
983#include "ohci-s3c2410.c"
5e16fabe 984#define PLATFORM_DRIVER ohci_hcd_s3c2410_driver
3eb0c5f4
BD
985#endif
986
1da177e4
LT
987#ifdef CONFIG_ARCH_OMAP
988#include "ohci-omap.c"
5e16fabe 989#define PLATFORM_DRIVER ohci_hcd_omap_driver
1da177e4
LT
990#endif
991
992#ifdef CONFIG_ARCH_LH7A404
993#include "ohci-lh7a404.c"
5e16fabe 994#define PLATFORM_DRIVER ohci_hcd_lh7a404_driver
1da177e4
LT
995#endif
996
e77ec189 997#if defined(CONFIG_PXA27x) || defined(CONFIG_PXA3xx)
1da177e4 998#include "ohci-pxa27x.c"
5e16fabe 999#define PLATFORM_DRIVER ohci_hcd_pxa27x_driver
1da177e4
LT
1000#endif
1001
a5b7474a
LB
1002#ifdef CONFIG_ARCH_EP93XX
1003#include "ohci-ep93xx.c"
5e16fabe 1004#define PLATFORM_DRIVER ohci_hcd_ep93xx_driver
a5b7474a
LB
1005#endif
1006
1da177e4
LT
1007#ifdef CONFIG_SOC_AU1X00
1008#include "ohci-au1xxx.c"
5e16fabe 1009#define PLATFORM_DRIVER ohci_hcd_au1xxx_driver
1da177e4
LT
1010#endif
1011
5151d040
VW
1012#ifdef CONFIG_PNX8550
1013#include "ohci-pnx8550.c"
5e16fabe 1014#define PLATFORM_DRIVER ohci_hcd_pnx8550_driver
5151d040
VW
1015#endif
1016
1da177e4
LT
1017#ifdef CONFIG_USB_OHCI_HCD_PPC_SOC
1018#include "ohci-ppc-soc.c"
5e16fabe 1019#define PLATFORM_DRIVER ohci_hcd_ppc_soc_driver
1da177e4
LT
1020#endif
1021
58a0cd78 1022#ifdef CONFIG_ARCH_AT91
39a269c0 1023#include "ohci-at91.c"
5e16fabe 1024#define PLATFORM_DRIVER ohci_hcd_at91_driver
39a269c0
AV
1025#endif
1026
60bbfc84
VW
1027#ifdef CONFIG_ARCH_PNX4008
1028#include "ohci-pnx4008.c"
5e16fabe 1029#define PLATFORM_DRIVER usb_hcd_pnx4008_driver
60bbfc84
VW
1030#endif
1031
828d55c5
YS
1032#if defined(CONFIG_CPU_SUBTYPE_SH7720) || \
1033 defined(CONFIG_CPU_SUBTYPE_SH7721) || \
1034 defined(CONFIG_CPU_SUBTYPE_SH7763)
1035#include "ohci-sh.c"
1036#define PLATFORM_DRIVER ohci_hcd_sh_driver
1037#endif
1038
5e16fabe 1039
495a678f
SM
1040#ifdef CONFIG_USB_OHCI_HCD_PPC_OF
1041#include "ohci-ppc-of.c"
1042#define OF_PLATFORM_DRIVER ohci_hcd_ppc_of_driver
1043#endif
1044
6a6c957e
GL
1045#ifdef CONFIG_PPC_PS3
1046#include "ohci-ps3.c"
7a4eb7fd 1047#define PS3_SYSTEM_BUS_DRIVER ps3_ohci_driver
6a6c957e
GL
1048#endif
1049
c604e851
MB
1050#ifdef CONFIG_USB_OHCI_HCD_SSB
1051#include "ohci-ssb.c"
1052#define SSB_OHCI_DRIVER ssb_ohci_driver
1053#endif
1054
f54aab6e
MD
1055#ifdef CONFIG_MFD_SM501
1056#include "ohci-sm501.c"
1057#define PLATFORM_DRIVER ohci_hcd_sm501_driver
1058#endif
1059
5e16fabe
SM
1060#if !defined(PCI_DRIVER) && \
1061 !defined(PLATFORM_DRIVER) && \
495a678f 1062 !defined(OF_PLATFORM_DRIVER) && \
6a6c957e 1063 !defined(SA1111_DRIVER) && \
c604e851
MB
1064 !defined(PS3_SYSTEM_BUS_DRIVER) && \
1065 !defined(SSB_OHCI_DRIVER)
1da177e4
LT
1066#error "missing bus glue for ohci-hcd"
1067#endif
5e16fabe
SM
1068
1069static int __init ohci_hcd_mod_init(void)
1070{
1071 int retval = 0;
5e16fabe
SM
1072
1073 if (usb_disabled())
1074 return -ENODEV;
1075
1076 printk (KERN_DEBUG "%s: " DRIVER_INFO "\n", hcd_name);
1077 pr_debug ("%s: block sizes: ed %Zd td %Zd\n", hcd_name,
1078 sizeof (struct ed), sizeof (struct td));
1079
684c19e0
TJ
1080#ifdef DEBUG
1081 ohci_debug_root = debugfs_create_dir("ohci", NULL);
1082 if (!ohci_debug_root) {
1083 retval = -ENOENT;
1084 goto error_debug;
1085 }
1086#endif
1087
6a6c957e 1088#ifdef PS3_SYSTEM_BUS_DRIVER
7a4eb7fd
GL
1089 retval = ps3_ohci_driver_register(&PS3_SYSTEM_BUS_DRIVER);
1090 if (retval < 0)
1091 goto error_ps3;
6a6c957e
GL
1092#endif
1093
5e16fabe
SM
1094#ifdef PLATFORM_DRIVER
1095 retval = platform_driver_register(&PLATFORM_DRIVER);
1096 if (retval < 0)
de44743b 1097 goto error_platform;
5e16fabe
SM
1098#endif
1099
495a678f
SM
1100#ifdef OF_PLATFORM_DRIVER
1101 retval = of_register_platform_driver(&OF_PLATFORM_DRIVER);
1102 if (retval < 0)
de44743b 1103 goto error_of_platform;
495a678f
SM
1104#endif
1105
5e16fabe
SM
1106#ifdef SA1111_DRIVER
1107 retval = sa1111_driver_register(&SA1111_DRIVER);
1108 if (retval < 0)
de44743b 1109 goto error_sa1111;
5e16fabe
SM
1110#endif
1111
1112#ifdef PCI_DRIVER
1113 retval = pci_register_driver(&PCI_DRIVER);
1114 if (retval < 0)
de44743b 1115 goto error_pci;
5e16fabe
SM
1116#endif
1117
c604e851
MB
1118#ifdef SSB_OHCI_DRIVER
1119 retval = ssb_driver_register(&SSB_OHCI_DRIVER);
1120 if (retval)
1121 goto error_ssb;
1122#endif
1123
5e16fabe
SM
1124 return retval;
1125
1126 /* Error path */
c604e851
MB
1127#ifdef SSB_OHCI_DRIVER
1128 error_ssb:
1129#endif
de44743b 1130#ifdef PCI_DRIVER
c604e851 1131 pci_unregister_driver(&PCI_DRIVER);
de44743b
BH
1132 error_pci:
1133#endif
1134#ifdef SA1111_DRIVER
1135 sa1111_driver_unregister(&SA1111_DRIVER);
1136 error_sa1111:
5e16fabe 1137#endif
495a678f 1138#ifdef OF_PLATFORM_DRIVER
de44743b
BH
1139 of_unregister_platform_driver(&OF_PLATFORM_DRIVER);
1140 error_of_platform:
495a678f 1141#endif
de44743b
BH
1142#ifdef PLATFORM_DRIVER
1143 platform_driver_unregister(&PLATFORM_DRIVER);
1144 error_platform:
6a6c957e
GL
1145#endif
1146#ifdef PS3_SYSTEM_BUS_DRIVER
7a4eb7fd 1147 ps3_ohci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
6a6c957e 1148 error_ps3:
5e16fabe 1149#endif
684c19e0
TJ
1150#ifdef DEBUG
1151 debugfs_remove(ohci_debug_root);
1152 ohci_debug_root = NULL;
1153 error_debug:
1154#endif
1155
5e16fabe
SM
1156 return retval;
1157}
1158module_init(ohci_hcd_mod_init);
1159
1160static void __exit ohci_hcd_mod_exit(void)
1161{
c604e851
MB
1162#ifdef SSB_OHCI_DRIVER
1163 ssb_driver_unregister(&SSB_OHCI_DRIVER);
1164#endif
5e16fabe
SM
1165#ifdef PCI_DRIVER
1166 pci_unregister_driver(&PCI_DRIVER);
1167#endif
1168#ifdef SA1111_DRIVER
1169 sa1111_driver_unregister(&SA1111_DRIVER);
1170#endif
495a678f
SM
1171#ifdef OF_PLATFORM_DRIVER
1172 of_unregister_platform_driver(&OF_PLATFORM_DRIVER);
1173#endif
5e16fabe
SM
1174#ifdef PLATFORM_DRIVER
1175 platform_driver_unregister(&PLATFORM_DRIVER);
1176#endif
6a6c957e 1177#ifdef PS3_SYSTEM_BUS_DRIVER
7a4eb7fd 1178 ps3_ohci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
6a6c957e 1179#endif
684c19e0
TJ
1180#ifdef DEBUG
1181 debugfs_remove(ohci_debug_root);
1182#endif
5e16fabe
SM
1183}
1184module_exit(ohci_hcd_mod_exit);
1185