]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - drivers/usb/host/pci-quirks.c
treewide: Use fallthrough pseudo-keyword
[mirror_ubuntu-jammy-kernel.git] / drivers / usb / host / pci-quirks.c
CommitLineData
5fd54ace 1// SPDX-License-Identifier: GPL-2.0
7586269c
DB
2/*
3 * This file contains code to reset and initialize USB host controllers.
4 * Some of it includes work-arounds for PCI hardware and BIOS quirks.
5 * It may need to run early during booting -- before USB would normally
6 * initialize -- to ensure that Linux doesn't use any legacy modes.
7 *
8 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
9 * (and others)
10 */
11
7586269c
DB
12#include <linux/types.h>
13#include <linux/kernel.h>
14#include <linux/pci.h>
7586269c 15#include <linux/delay.h>
f940fcd8 16#include <linux/export.h>
7586269c 17#include <linux/acpi.h>
3610ea53 18#include <linux/dmi.h>
c65822fe
NSJ
19
20#include <soc/bcm2835/raspberrypi-firmware.h>
21
75e2df60 22#include "pci-quirks.h"
66d4eadd 23#include "xhci-ext-caps.h"
7586269c
DB
24
25
7586269c
DB
26#define UHCI_USBLEGSUP 0xc0 /* legacy support */
27#define UHCI_USBCMD 0 /* command register */
7586269c 28#define UHCI_USBINTR 4 /* interrupt register */
bb200f6e
AS
29#define UHCI_USBLEGSUP_RWC 0x8f00 /* the R/WC bits */
30#define UHCI_USBLEGSUP_RO 0x5040 /* R/O and reserved bits */
31#define UHCI_USBCMD_RUN 0x0001 /* RUN/STOP bit */
32#define UHCI_USBCMD_HCRESET 0x0002 /* Host Controller reset */
33#define UHCI_USBCMD_EGSM 0x0008 /* Global Suspend Mode */
34#define UHCI_USBCMD_CONFIGURE 0x0040 /* Config Flag */
35#define UHCI_USBINTR_RESUME 0x0002 /* Resume interrupt enable */
7586269c
DB
36
37#define OHCI_CONTROL 0x04
38#define OHCI_CMDSTATUS 0x08
39#define OHCI_INTRSTATUS 0x0c
40#define OHCI_INTRENABLE 0x10
41#define OHCI_INTRDISABLE 0x14
6ea12a04 42#define OHCI_FMINTERVAL 0x34
c6187597 43#define OHCI_HCFS (3 << 6) /* hc functional state */
6ea12a04 44#define OHCI_HCR (1 << 0) /* host controller reset */
7586269c 45#define OHCI_OCR (1 << 3) /* ownership change request */
f2cb36c1 46#define OHCI_CTRL_RWC (1 << 9) /* remote wakeup connected */
7586269c
DB
47#define OHCI_CTRL_IR (1 << 8) /* interrupt routing */
48#define OHCI_INTR_OC (1 << 30) /* ownership change */
49
50#define EHCI_HCC_PARAMS 0x08 /* extended capabilities */
51#define EHCI_USBCMD 0 /* command register */
52#define EHCI_USBCMD_RUN (1 << 0) /* RUN/STOP bit */
53#define EHCI_USBSTS 4 /* status register */
54#define EHCI_USBSTS_HALTED (1 << 12) /* HCHalted bit */
55#define EHCI_USBINTR 8 /* interrupt register */
4fe5354f 56#define EHCI_CONFIGFLAG 0x40 /* configured flag register */
7586269c
DB
57#define EHCI_USBLEGSUP 0 /* legacy support register */
58#define EHCI_USBLEGSUP_BIOS (1 << 16) /* BIOS semaphore */
59#define EHCI_USBLEGSUP_OS (1 << 24) /* OS semaphore */
60#define EHCI_USBLEGCTLSTS 4 /* legacy control/status */
61#define EHCI_USBLEGCTLSTS_SOOE (1 << 13) /* SMI on ownership change */
62
ad93562b
AX
63/* AMD quirk use */
64#define AB_REG_BAR_LOW 0xe0
65#define AB_REG_BAR_HIGH 0xe1
66#define AB_REG_BAR_SB700 0xf0
67#define AB_INDX(addr) ((addr) + 0x00)
68#define AB_DATA(addr) ((addr) + 0x04)
69#define AX_INDXC 0x30
70#define AX_DATAC 0x34
71
bde0716d
JL
72#define PT_ADDR_INDX 0xE8
73#define PT_READ_INDX 0xE4
74#define PT_SIG_1_ADDR 0xA520
75#define PT_SIG_2_ADDR 0xA521
76#define PT_SIG_3_ADDR 0xA522
77#define PT_SIG_4_ADDR 0xA523
78#define PT_SIG_1_DATA 0x78
79#define PT_SIG_2_DATA 0x56
80#define PT_SIG_3_DATA 0x34
81#define PT_SIG_4_DATA 0x12
82#define PT4_P1_REG 0xB521
83#define PT4_P2_REG 0xB522
84#define PT2_P1_REG 0xD520
85#define PT2_P2_REG 0xD521
86#define PT1_P1_REG 0xD522
87#define PT1_P2_REG 0xD523
88
ad93562b
AX
89#define NB_PCIE_INDX_ADDR 0xe0
90#define NB_PCIE_INDX_DATA 0xe4
91#define PCIE_P_CNTL 0x10040
92#define BIF_NB 0x10002
93#define NB_PIF0_PWRDOWN_0 0x01100012
94#define NB_PIF0_PWRDOWN_1 0x01100013
95
69e848c2 96#define USB_INTEL_XUSB2PR 0xD0
a96874a2 97#define USB_INTEL_USB2PRM 0xD4
69e848c2 98#define USB_INTEL_USB3_PSSEN 0xD8
a96874a2 99#define USB_INTEL_USB3PRM 0xDC
69e848c2 100
9da5a109
JC
101/* ASMEDIA quirk use */
102#define ASMT_DATA_WRITE0_REG 0xF8
103#define ASMT_DATA_WRITE1_REG 0xFC
104#define ASMT_CONTROL_REG 0xE0
105#define ASMT_CONTROL_WRITE_BIT 0x02
106#define ASMT_WRITEREG_CMD 0x10423
107#define ASMT_FLOWCTL_ADDR 0xFA30
108#define ASMT_FLOWCTL_DATA 0xBA
109#define ASMT_PSEUDO_DATA 0
110
22b4f0cd
HR
111/*
112 * amd_chipset_gen values represent AMD different chipset generations
113 */
114enum amd_chipset_gen {
115 NOT_AMD_CHIPSET = 0,
116 AMD_CHIPSET_SB600,
117 AMD_CHIPSET_SB700,
118 AMD_CHIPSET_SB800,
119 AMD_CHIPSET_HUDSON2,
120 AMD_CHIPSET_BOLTON,
121 AMD_CHIPSET_YANGTZE,
e788787e 122 AMD_CHIPSET_TAISHAN,
22b4f0cd
HR
123 AMD_CHIPSET_UNKNOWN,
124};
125
126struct amd_chipset_type {
127 enum amd_chipset_gen gen;
128 u8 rev;
129};
130
ad93562b
AX
131static struct amd_chipset_info {
132 struct pci_dev *nb_dev;
133 struct pci_dev *smbus_dev;
134 int nb_type;
22b4f0cd 135 struct amd_chipset_type sb_type;
ad93562b
AX
136 int isoc_reqs;
137 int probe_count;
4fbb8aa7 138 bool need_pll_quirk;
ad93562b
AX
139} amd_chipset;
140
141static DEFINE_SPINLOCK(amd_lock);
142
22b4f0cd
HR
143/*
144 * amd_chipset_sb_type_init - initialize amd chipset southbridge type
145 *
146 * AMD FCH/SB generation and revision is identified by SMBus controller
147 * vendor, device and revision IDs.
148 *
149 * Returns: 1 if it is an AMD chipset, 0 otherwise.
150 */
40b3dc6d 151static int amd_chipset_sb_type_init(struct amd_chipset_info *pinfo)
22b4f0cd
HR
152{
153 u8 rev = 0;
154 pinfo->sb_type.gen = AMD_CHIPSET_UNKNOWN;
155
156 pinfo->smbus_dev = pci_get_device(PCI_VENDOR_ID_ATI,
157 PCI_DEVICE_ID_ATI_SBX00_SMBUS, NULL);
158 if (pinfo->smbus_dev) {
159 rev = pinfo->smbus_dev->revision;
160 if (rev >= 0x10 && rev <= 0x1f)
161 pinfo->sb_type.gen = AMD_CHIPSET_SB600;
162 else if (rev >= 0x30 && rev <= 0x3f)
163 pinfo->sb_type.gen = AMD_CHIPSET_SB700;
164 else if (rev >= 0x40 && rev <= 0x4f)
165 pinfo->sb_type.gen = AMD_CHIPSET_SB800;
166 } else {
167 pinfo->smbus_dev = pci_get_device(PCI_VENDOR_ID_AMD,
168 PCI_DEVICE_ID_AMD_HUDSON2_SMBUS, NULL);
169
e6b422b8
SS
170 if (pinfo->smbus_dev) {
171 rev = pinfo->smbus_dev->revision;
172 if (rev >= 0x11 && rev <= 0x14)
173 pinfo->sb_type.gen = AMD_CHIPSET_HUDSON2;
174 else if (rev >= 0x15 && rev <= 0x18)
175 pinfo->sb_type.gen = AMD_CHIPSET_BOLTON;
176 else if (rev >= 0x39 && rev <= 0x3a)
177 pinfo->sb_type.gen = AMD_CHIPSET_YANGTZE;
178 } else {
179 pinfo->smbus_dev = pci_get_device(PCI_VENDOR_ID_AMD,
180 0x145c, NULL);
181 if (pinfo->smbus_dev) {
182 rev = pinfo->smbus_dev->revision;
183 pinfo->sb_type.gen = AMD_CHIPSET_TAISHAN;
184 } else {
185 pinfo->sb_type.gen = NOT_AMD_CHIPSET;
186 return 0;
187 }
22b4f0cd 188 }
22b4f0cd 189 }
22b4f0cd
HR
190 pinfo->sb_type.rev = rev;
191 return 1;
192}
193
2621d011
MG
194void sb800_prefetch(struct device *dev, int on)
195{
196 u16 misc;
197 struct pci_dev *pdev = to_pci_dev(dev);
198
199 pci_read_config_word(pdev, 0x50, &misc);
200 if (on == 0)
201 pci_write_config_word(pdev, 0x50, misc & 0xfcff);
202 else
203 pci_write_config_word(pdev, 0x50, misc | 0x0300);
204}
205EXPORT_SYMBOL_GPL(sb800_prefetch);
206
4fbb8aa7 207static void usb_amd_find_chipset_info(void)
ad93562b 208{
ad93562b 209 unsigned long flags;
9ab7927b 210 struct amd_chipset_info info;
cfee5461 211 info.need_pll_quirk = false;
ad93562b
AX
212
213 spin_lock_irqsave(&amd_lock, flags);
214
ad93562b 215 /* probe only once */
9ab7927b
JR
216 if (amd_chipset.probe_count > 0) {
217 amd_chipset.probe_count++;
ad93562b 218 spin_unlock_irqrestore(&amd_lock, flags);
4fbb8aa7 219 return;
ad93562b 220 }
9ab7927b
JR
221 memset(&info, 0, sizeof(info));
222 spin_unlock_irqrestore(&amd_lock, flags);
ad93562b 223
22b4f0cd 224 if (!amd_chipset_sb_type_init(&info)) {
22b4f0cd 225 goto commit;
ad93562b
AX
226 }
227
f3dccdaa
RK
228 switch (info.sb_type.gen) {
229 case AMD_CHIPSET_SB700:
4fbb8aa7 230 info.need_pll_quirk = info.sb_type.rev <= 0x3B;
f3dccdaa
RK
231 break;
232 case AMD_CHIPSET_SB800:
233 case AMD_CHIPSET_HUDSON2:
234 case AMD_CHIPSET_BOLTON:
cfee5461 235 info.need_pll_quirk = true;
f3dccdaa
RK
236 break;
237 default:
cfee5461 238 info.need_pll_quirk = false;
f3dccdaa
RK
239 break;
240 }
241
4fbb8aa7 242 if (!info.need_pll_quirk) {
9ab7927b
JR
243 if (info.smbus_dev) {
244 pci_dev_put(info.smbus_dev);
245 info.smbus_dev = NULL;
ad93562b 246 }
9ab7927b 247 goto commit;
ad93562b
AX
248 }
249
9ab7927b
JR
250 info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD, 0x9601, NULL);
251 if (info.nb_dev) {
252 info.nb_type = 1;
ad93562b 253 } else {
9ab7927b
JR
254 info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD, 0x1510, NULL);
255 if (info.nb_dev) {
256 info.nb_type = 2;
257 } else {
258 info.nb_dev = pci_get_device(PCI_VENDOR_ID_AMD,
259 0x9600, NULL);
260 if (info.nb_dev)
261 info.nb_type = 3;
ad93562b
AX
262 }
263 }
264
ad93562b
AX
265 printk(KERN_DEBUG "QUIRK: Enable AMD PLL fix\n");
266
9ab7927b
JR
267commit:
268
269 spin_lock_irqsave(&amd_lock, flags);
270 if (amd_chipset.probe_count > 0) {
271 /* race - someone else was faster - drop devices */
272
273 /* Mark that we where here */
274 amd_chipset.probe_count++;
9ab7927b
JR
275
276 spin_unlock_irqrestore(&amd_lock, flags);
277
f910b6cb
ME
278 pci_dev_put(info.nb_dev);
279 pci_dev_put(info.smbus_dev);
9ab7927b
JR
280
281 } else {
282 /* no race - commit the result */
283 info.probe_count++;
284 amd_chipset = info;
285 spin_unlock_irqrestore(&amd_lock, flags);
286 }
ad93562b 287}
ad93562b 288
7868943d
HR
289int usb_hcd_amd_remote_wakeup_quirk(struct pci_dev *pdev)
290{
291 /* Make sure amd chipset type has already been initialized */
292 usb_amd_find_chipset_info();
e788787e
SS
293 if (amd_chipset.sb_type.gen == AMD_CHIPSET_YANGTZE ||
294 amd_chipset.sb_type.gen == AMD_CHIPSET_TAISHAN) {
295 dev_dbg(&pdev->dev, "QUIRK: Enable AMD remote wakeup fix\n");
296 return 1;
297 }
298 return 0;
7868943d
HR
299}
300EXPORT_SYMBOL_GPL(usb_hcd_amd_remote_wakeup_quirk);
301
3ad145b6
HR
302bool usb_amd_hang_symptom_quirk(void)
303{
304 u8 rev;
305
306 usb_amd_find_chipset_info();
307 rev = amd_chipset.sb_type.rev;
308 /* SB600 and old version of SB700 have hang symptom bug */
309 return amd_chipset.sb_type.gen == AMD_CHIPSET_SB600 ||
310 (amd_chipset.sb_type.gen == AMD_CHIPSET_SB700 &&
311 rev >= 0x3a && rev <= 0x3b);
312}
313EXPORT_SYMBOL_GPL(usb_amd_hang_symptom_quirk);
314
02c123ee
HR
315bool usb_amd_prefetch_quirk(void)
316{
317 usb_amd_find_chipset_info();
318 /* SB800 needs pre-fetch fix */
319 return amd_chipset.sb_type.gen == AMD_CHIPSET_SB800;
320}
321EXPORT_SYMBOL_GPL(usb_amd_prefetch_quirk);
322
4fbb8aa7
RK
323bool usb_amd_quirk_pll_check(void)
324{
325 usb_amd_find_chipset_info();
326 return amd_chipset.need_pll_quirk;
327}
328EXPORT_SYMBOL_GPL(usb_amd_quirk_pll_check);
329
ad93562b
AX
330/*
331 * The hardware normally enables the A-link power management feature, which
332 * lets the system lower the power consumption in idle states.
333 *
334 * This USB quirk prevents the link going into that lower power state
335 * during isochronous transfers.
336 *
337 * Without this quirk, isochronous stream on OHCI/EHCI/xHCI controllers of
338 * some AMD platforms may stutter or have breaks occasionally.
339 */
340static void usb_amd_quirk_pll(int disable)
341{
342 u32 addr, addr_low, addr_high, val;
343 u32 bit = disable ? 0 : 1;
344 unsigned long flags;
345
346 spin_lock_irqsave(&amd_lock, flags);
347
348 if (disable) {
349 amd_chipset.isoc_reqs++;
350 if (amd_chipset.isoc_reqs > 1) {
351 spin_unlock_irqrestore(&amd_lock, flags);
352 return;
353 }
354 } else {
355 amd_chipset.isoc_reqs--;
356 if (amd_chipset.isoc_reqs > 0) {
357 spin_unlock_irqrestore(&amd_lock, flags);
358 return;
359 }
360 }
361
22b4f0cd
HR
362 if (amd_chipset.sb_type.gen == AMD_CHIPSET_SB800 ||
363 amd_chipset.sb_type.gen == AMD_CHIPSET_HUDSON2 ||
364 amd_chipset.sb_type.gen == AMD_CHIPSET_BOLTON) {
ad93562b
AX
365 outb_p(AB_REG_BAR_LOW, 0xcd6);
366 addr_low = inb_p(0xcd7);
367 outb_p(AB_REG_BAR_HIGH, 0xcd6);
368 addr_high = inb_p(0xcd7);
369 addr = addr_high << 8 | addr_low;
370
371 outl_p(0x30, AB_INDX(addr));
372 outl_p(0x40, AB_DATA(addr));
373 outl_p(0x34, AB_INDX(addr));
374 val = inl_p(AB_DATA(addr));
22b4f0cd
HR
375 } else if (amd_chipset.sb_type.gen == AMD_CHIPSET_SB700 &&
376 amd_chipset.sb_type.rev <= 0x3b) {
ad93562b
AX
377 pci_read_config_dword(amd_chipset.smbus_dev,
378 AB_REG_BAR_SB700, &addr);
379 outl(AX_INDXC, AB_INDX(addr));
380 outl(0x40, AB_DATA(addr));
381 outl(AX_DATAC, AB_INDX(addr));
382 val = inl(AB_DATA(addr));
383 } else {
384 spin_unlock_irqrestore(&amd_lock, flags);
385 return;
386 }
387
388 if (disable) {
389 val &= ~0x08;
390 val |= (1 << 4) | (1 << 9);
391 } else {
392 val |= 0x08;
393 val &= ~((1 << 4) | (1 << 9));
394 }
395 outl_p(val, AB_DATA(addr));
396
397 if (!amd_chipset.nb_dev) {
398 spin_unlock_irqrestore(&amd_lock, flags);
399 return;
400 }
401
402 if (amd_chipset.nb_type == 1 || amd_chipset.nb_type == 3) {
403 addr = PCIE_P_CNTL;
404 pci_write_config_dword(amd_chipset.nb_dev,
405 NB_PCIE_INDX_ADDR, addr);
406 pci_read_config_dword(amd_chipset.nb_dev,
407 NB_PCIE_INDX_DATA, &val);
408
409 val &= ~(1 | (1 << 3) | (1 << 4) | (1 << 9) | (1 << 12));
410 val |= bit | (bit << 3) | (bit << 12);
411 val |= ((!bit) << 4) | ((!bit) << 9);
412 pci_write_config_dword(amd_chipset.nb_dev,
413 NB_PCIE_INDX_DATA, val);
414
415 addr = BIF_NB;
416 pci_write_config_dword(amd_chipset.nb_dev,
417 NB_PCIE_INDX_ADDR, addr);
418 pci_read_config_dword(amd_chipset.nb_dev,
419 NB_PCIE_INDX_DATA, &val);
420 val &= ~(1 << 8);
421 val |= bit << 8;
422
423 pci_write_config_dword(amd_chipset.nb_dev,
424 NB_PCIE_INDX_DATA, val);
425 } else if (amd_chipset.nb_type == 2) {
426 addr = NB_PIF0_PWRDOWN_0;
427 pci_write_config_dword(amd_chipset.nb_dev,
428 NB_PCIE_INDX_ADDR, addr);
429 pci_read_config_dword(amd_chipset.nb_dev,
430 NB_PCIE_INDX_DATA, &val);
431 if (disable)
432 val &= ~(0x3f << 7);
433 else
434 val |= 0x3f << 7;
435
436 pci_write_config_dword(amd_chipset.nb_dev,
437 NB_PCIE_INDX_DATA, val);
438
439 addr = NB_PIF0_PWRDOWN_1;
440 pci_write_config_dword(amd_chipset.nb_dev,
441 NB_PCIE_INDX_ADDR, addr);
442 pci_read_config_dword(amd_chipset.nb_dev,
443 NB_PCIE_INDX_DATA, &val);
444 if (disable)
445 val &= ~(0x3f << 7);
446 else
447 val |= 0x3f << 7;
448
449 pci_write_config_dword(amd_chipset.nb_dev,
450 NB_PCIE_INDX_DATA, val);
451 }
452
453 spin_unlock_irqrestore(&amd_lock, flags);
454 return;
455}
456
457void usb_amd_quirk_pll_disable(void)
458{
459 usb_amd_quirk_pll(1);
460}
461EXPORT_SYMBOL_GPL(usb_amd_quirk_pll_disable);
462
9da5a109
JC
463static int usb_asmedia_wait_write(struct pci_dev *pdev)
464{
465 unsigned long retry_count;
466 unsigned char value;
467
468 for (retry_count = 1000; retry_count > 0; --retry_count) {
469
470 pci_read_config_byte(pdev, ASMT_CONTROL_REG, &value);
471
472 if (value == 0xff) {
473 dev_err(&pdev->dev, "%s: check_ready ERROR", __func__);
474 return -EIO;
475 }
476
477 if ((value & ASMT_CONTROL_WRITE_BIT) == 0)
478 return 0;
479
4ec1cd3e 480 udelay(50);
9da5a109
JC
481 }
482
483 dev_warn(&pdev->dev, "%s: check_write_ready timeout", __func__);
484 return -ETIMEDOUT;
485}
486
487void usb_asmedia_modifyflowcontrol(struct pci_dev *pdev)
488{
489 if (usb_asmedia_wait_write(pdev) != 0)
490 return;
491
492 /* send command and address to device */
493 pci_write_config_dword(pdev, ASMT_DATA_WRITE0_REG, ASMT_WRITEREG_CMD);
494 pci_write_config_dword(pdev, ASMT_DATA_WRITE1_REG, ASMT_FLOWCTL_ADDR);
495 pci_write_config_byte(pdev, ASMT_CONTROL_REG, ASMT_CONTROL_WRITE_BIT);
496
497 if (usb_asmedia_wait_write(pdev) != 0)
498 return;
499
500 /* send data to device */
501 pci_write_config_dword(pdev, ASMT_DATA_WRITE0_REG, ASMT_FLOWCTL_DATA);
502 pci_write_config_dword(pdev, ASMT_DATA_WRITE1_REG, ASMT_PSEUDO_DATA);
503 pci_write_config_byte(pdev, ASMT_CONTROL_REG, ASMT_CONTROL_WRITE_BIT);
504}
505EXPORT_SYMBOL_GPL(usb_asmedia_modifyflowcontrol);
506
ad93562b
AX
507void usb_amd_quirk_pll_enable(void)
508{
509 usb_amd_quirk_pll(0);
510}
511EXPORT_SYMBOL_GPL(usb_amd_quirk_pll_enable);
512
513void usb_amd_dev_put(void)
514{
9ab7927b 515 struct pci_dev *nb, *smbus;
ad93562b
AX
516 unsigned long flags;
517
518 spin_lock_irqsave(&amd_lock, flags);
519
520 amd_chipset.probe_count--;
521 if (amd_chipset.probe_count > 0) {
522 spin_unlock_irqrestore(&amd_lock, flags);
523 return;
524 }
525
9ab7927b
JR
526 /* save them to pci_dev_put outside of spinlock */
527 nb = amd_chipset.nb_dev;
528 smbus = amd_chipset.smbus_dev;
529
530 amd_chipset.nb_dev = NULL;
531 amd_chipset.smbus_dev = NULL;
ad93562b 532 amd_chipset.nb_type = 0;
22b4f0cd 533 memset(&amd_chipset.sb_type, 0, sizeof(amd_chipset.sb_type));
ad93562b 534 amd_chipset.isoc_reqs = 0;
cfee5461 535 amd_chipset.need_pll_quirk = false;
ad93562b
AX
536
537 spin_unlock_irqrestore(&amd_lock, flags);
9ab7927b 538
f910b6cb
ME
539 pci_dev_put(nb);
540 pci_dev_put(smbus);
ad93562b
AX
541}
542EXPORT_SYMBOL_GPL(usb_amd_dev_put);
7586269c 543
bde0716d
JL
544/*
545 * Check if port is disabled in BIOS on AMD Promontory host.
546 * BIOS Disabled ports may wake on connect/disconnect and need
547 * driver workaround to keep them disabled.
548 * Returns true if port is marked disabled.
549 */
550bool usb_amd_pt_check_port(struct device *device, int port)
551{
552 unsigned char value, port_shift;
553 struct pci_dev *pdev;
554 u16 reg;
555
556 pdev = to_pci_dev(device);
557 pci_write_config_word(pdev, PT_ADDR_INDX, PT_SIG_1_ADDR);
558
559 pci_read_config_byte(pdev, PT_READ_INDX, &value);
560 if (value != PT_SIG_1_DATA)
561 return false;
562
563 pci_write_config_word(pdev, PT_ADDR_INDX, PT_SIG_2_ADDR);
564
565 pci_read_config_byte(pdev, PT_READ_INDX, &value);
566 if (value != PT_SIG_2_DATA)
567 return false;
568
569 pci_write_config_word(pdev, PT_ADDR_INDX, PT_SIG_3_ADDR);
570
571 pci_read_config_byte(pdev, PT_READ_INDX, &value);
572 if (value != PT_SIG_3_DATA)
573 return false;
574
575 pci_write_config_word(pdev, PT_ADDR_INDX, PT_SIG_4_ADDR);
576
577 pci_read_config_byte(pdev, PT_READ_INDX, &value);
578 if (value != PT_SIG_4_DATA)
579 return false;
580
581 /* Check disabled port setting, if bit is set port is enabled */
582 switch (pdev->device) {
583 case 0x43b9:
584 case 0x43ba:
585 /*
586 * device is AMD_PROMONTORYA_4(0x43b9) or PROMONTORYA_3(0x43ba)
587 * PT4_P1_REG bits[7..1] represents USB2.0 ports 6 to 0
588 * PT4_P2_REG bits[6..0] represents ports 13 to 7
589 */
590 if (port > 6) {
591 reg = PT4_P2_REG;
592 port_shift = port - 7;
593 } else {
594 reg = PT4_P1_REG;
595 port_shift = port + 1;
596 }
597 break;
598 case 0x43bb:
599 /*
600 * device is AMD_PROMONTORYA_2(0x43bb)
601 * PT2_P1_REG bits[7..5] represents USB2.0 ports 2 to 0
602 * PT2_P2_REG bits[5..0] represents ports 9 to 3
603 */
604 if (port > 2) {
605 reg = PT2_P2_REG;
606 port_shift = port - 3;
607 } else {
608 reg = PT2_P1_REG;
609 port_shift = port + 5;
610 }
611 break;
612 case 0x43bc:
613 /*
614 * device is AMD_PROMONTORYA_1(0x43bc)
615 * PT1_P1_REG[7..4] represents USB2.0 ports 3 to 0
616 * PT1_P2_REG[5..0] represents ports 9 to 4
617 */
618 if (port > 3) {
619 reg = PT1_P2_REG;
620 port_shift = port - 4;
621 } else {
622 reg = PT1_P1_REG;
623 port_shift = port + 4;
624 }
625 break;
626 default:
627 return false;
628 }
629 pci_write_config_word(pdev, PT_ADDR_INDX, reg);
630 pci_read_config_byte(pdev, PT_READ_INDX, &value);
631
632 return !(value & BIT(port_shift));
633}
634EXPORT_SYMBOL_GPL(usb_amd_pt_check_port);
635
bb200f6e
AS
636/*
637 * Make sure the controller is completely inactive, unable to
638 * generate interrupts or do DMA.
639 */
640void uhci_reset_hc(struct pci_dev *pdev, unsigned long base)
641{
642 /* Turn off PIRQ enable and SMI enable. (This also turns off the
643 * BIOS's USB Legacy Support.) Turn off all the R/WC bits too.
644 */
645 pci_write_config_word(pdev, UHCI_USBLEGSUP, UHCI_USBLEGSUP_RWC);
646
647 /* Reset the HC - this will force us to get a
648 * new notification of any already connected
649 * ports due to the virtual disconnect that it
650 * implies.
651 */
652 outw(UHCI_USBCMD_HCRESET, base + UHCI_USBCMD);
653 mb();
654 udelay(5);
655 if (inw(base + UHCI_USBCMD) & UHCI_USBCMD_HCRESET)
656 dev_warn(&pdev->dev, "HCRESET not completed yet!\n");
657
658 /* Just to be safe, disable interrupt requests and
659 * make sure the controller is stopped.
660 */
661 outw(0, base + UHCI_USBINTR);
662 outw(0, base + UHCI_USBCMD);
663}
664EXPORT_SYMBOL_GPL(uhci_reset_hc);
665
666/*
667 * Initialize a controller that was newly discovered or has just been
668 * resumed. In either case we can't be sure of its previous state.
669 *
670 * Returns: 1 if the controller was reset, 0 otherwise.
671 */
672int uhci_check_and_reset_hc(struct pci_dev *pdev, unsigned long base)
673{
674 u16 legsup;
675 unsigned int cmd, intr;
676
677 /*
678 * When restarting a suspended controller, we expect all the
679 * settings to be the same as we left them:
680 *
681 * PIRQ and SMI disabled, no R/W bits set in USBLEGSUP;
682 * Controller is stopped and configured with EGSM set;
683 * No interrupts enabled except possibly Resume Detect.
684 *
685 * If any of these conditions are violated we do a complete reset.
686 */
687 pci_read_config_word(pdev, UHCI_USBLEGSUP, &legsup);
688 if (legsup & ~(UHCI_USBLEGSUP_RO | UHCI_USBLEGSUP_RWC)) {
689 dev_dbg(&pdev->dev, "%s: legsup = 0x%04x\n",
441b62c1 690 __func__, legsup);
bb200f6e
AS
691 goto reset_needed;
692 }
693
694 cmd = inw(base + UHCI_USBCMD);
695 if ((cmd & UHCI_USBCMD_RUN) || !(cmd & UHCI_USBCMD_CONFIGURE) ||
696 !(cmd & UHCI_USBCMD_EGSM)) {
697 dev_dbg(&pdev->dev, "%s: cmd = 0x%04x\n",
441b62c1 698 __func__, cmd);
bb200f6e
AS
699 goto reset_needed;
700 }
701
702 intr = inw(base + UHCI_USBINTR);
703 if (intr & (~UHCI_USBINTR_RESUME)) {
704 dev_dbg(&pdev->dev, "%s: intr = 0x%04x\n",
441b62c1 705 __func__, intr);
bb200f6e
AS
706 goto reset_needed;
707 }
708 return 0;
709
710reset_needed:
711 dev_dbg(&pdev->dev, "Performing full reset\n");
712 uhci_reset_hc(pdev, base);
713 return 1;
714}
715EXPORT_SYMBOL_GPL(uhci_check_and_reset_hc);
716
541ab4af
LT
717static inline int io_type_enabled(struct pci_dev *pdev, unsigned int mask)
718{
719 u16 cmd;
720 return !pci_read_config_word(pdev, PCI_COMMAND, &cmd) && (cmd & mask);
721}
722
723#define pio_enabled(dev) io_type_enabled(dev, PCI_COMMAND_IO)
724#define mmio_enabled(dev) io_type_enabled(dev, PCI_COMMAND_MEMORY)
725
41ac7b3a 726static void quirk_usb_handoff_uhci(struct pci_dev *pdev)
7586269c
DB
727{
728 unsigned long base = 0;
7586269c
DB
729 int i;
730
541ab4af
LT
731 if (!pio_enabled(pdev))
732 return;
733
c9c13ba4 734 for (i = 0; i < PCI_STD_NUM_BARS; i++)
7586269c
DB
735 if ((pci_resource_flags(pdev, i) & IORESOURCE_IO)) {
736 base = pci_resource_start(pdev, i);
737 break;
738 }
739
bb200f6e
AS
740 if (base)
741 uhci_check_and_reset_hc(pdev, base);
7586269c
DB
742}
743
41ac7b3a 744static int mmio_resource_enabled(struct pci_dev *pdev, int idx)
541ab4af
LT
745{
746 return pci_resource_start(pdev, idx) && mmio_enabled(pdev);
747}
748
41ac7b3a 749static void quirk_usb_handoff_ohci(struct pci_dev *pdev)
7586269c
DB
750{
751 void __iomem *base;
3df7169e 752 u32 control;
56abcab8
AS
753 u32 fminterval = 0;
754 bool no_fminterval = false;
c6187597 755 int cnt;
7586269c 756
541ab4af
LT
757 if (!mmio_resource_enabled(pdev, 0))
758 return;
759
8e8ce4b6
AV
760 base = pci_ioremap_bar(pdev, 0);
761 if (base == NULL)
762 return;
7586269c 763
56abcab8
AS
764 /*
765 * ULi M5237 OHCI controller locks the whole system when accessing
766 * the OHCI_FMINTERVAL offset.
767 */
768 if (pdev->vendor == PCI_VENDOR_ID_AL && pdev->device == 0x5237)
769 no_fminterval = true;
770
3df7169e
AS
771 control = readl(base + OHCI_CONTROL);
772
f2cb36c1 773/* On PA-RISC, PDC can leave IR set incorrectly; ignore it there. */
3df7169e
AS
774#ifdef __hppa__
775#define OHCI_CTRL_MASK (OHCI_CTRL_RWC | OHCI_CTRL_IR)
776#else
777#define OHCI_CTRL_MASK OHCI_CTRL_RWC
778
f2cb36c1 779 if (control & OHCI_CTRL_IR) {
c1b45f24 780 int wait_time = 500; /* arbitrary; 5 seconds */
7586269c
DB
781 writel(OHCI_INTR_OC, base + OHCI_INTRENABLE);
782 writel(OHCI_OCR, base + OHCI_CMDSTATUS);
783 while (wait_time > 0 &&
784 readl(base + OHCI_CONTROL) & OHCI_CTRL_IR) {
785 wait_time -= 10;
786 msleep(10);
787 }
f2cb36c1 788 if (wait_time <= 0)
e307ff0f
AS
789 dev_warn(&pdev->dev,
790 "OHCI: BIOS handoff failed (BIOS bug?) %08x\n",
791 readl(base + OHCI_CONTROL));
7586269c 792 }
f2cb36c1 793#endif
7586269c 794
c6187597
AS
795 /* disable interrupts */
796 writel((u32) ~0, base + OHCI_INTRDISABLE);
6ea12a04 797
87f88dfc
AS
798 /* Go into the USB_RESET state, preserving RWC (and possibly IR) */
799 writel(control & OHCI_CTRL_MASK, base + OHCI_CONTROL);
800 readl(base + OHCI_CONTROL);
6ea12a04 801
c6187597 802 /* software reset of the controller, preserving HcFmInterval */
56abcab8
AS
803 if (!no_fminterval)
804 fminterval = readl(base + OHCI_FMINTERVAL);
805
c6187597 806 writel(OHCI_HCR, base + OHCI_CMDSTATUS);
6ea12a04 807
c6187597
AS
808 /* reset requires max 10 us delay */
809 for (cnt = 30; cnt > 0; --cnt) { /* ... allow extra time */
810 if ((readl(base + OHCI_CMDSTATUS) & OHCI_HCR) == 0)
811 break;
812 udelay(1);
6ea12a04 813 }
56abcab8
AS
814
815 if (!no_fminterval)
816 writel(fminterval, base + OHCI_FMINTERVAL);
3df7169e 817
c6187597 818 /* Now the controller is safely in SUSPEND and nothing can wake it up */
7586269c
DB
819 iounmap(base);
820}
821
2f82686e 822static const struct dmi_system_id ehci_dmi_nohandoff_table[] = {
03c75362
AA
823 {
824 /* Pegatron Lucid (ExoPC) */
825 .matches = {
826 DMI_MATCH(DMI_BOARD_NAME, "EXOPG06411"),
827 DMI_MATCH(DMI_BIOS_VERSION, "Lucid-CE-133"),
828 },
829 },
0c42a4e8
AA
830 {
831 /* Pegatron Lucid (Ordissimo AIRIS) */
832 .matches = {
833 DMI_MATCH(DMI_BOARD_NAME, "M11JB"),
c323dc02 834 DMI_MATCH(DMI_BIOS_VERSION, "Lucid-"),
0c42a4e8
AA
835 },
836 },
8daf8b60
AA
837 {
838 /* Pegatron Lucid (Ordissimo) */
839 .matches = {
840 DMI_MATCH(DMI_BOARD_NAME, "Ordissimo"),
841 DMI_MATCH(DMI_BIOS_VERSION, "Lucid-"),
842 },
843 },
b0a50e92
AS
844 {
845 /* HASEE E200 */
846 .matches = {
847 DMI_MATCH(DMI_BOARD_VENDOR, "HASEE"),
848 DMI_MATCH(DMI_BOARD_NAME, "E210"),
849 DMI_MATCH(DMI_BIOS_VERSION, "6.00"),
850 },
851 },
03c75362
AA
852 { }
853};
854
41ac7b3a 855static void ehci_bios_handoff(struct pci_dev *pdev,
5c853013
AR
856 void __iomem *op_reg_base,
857 u32 cap, u8 offset)
858{
3610ea53
AR
859 int try_handoff = 1, tried_handoff = 0;
860
b0a50e92
AS
861 /*
862 * The Pegatron Lucid tablet sporadically waits for 98 seconds trying
863 * the handoff on its unused controller. Skip it.
864 *
865 * The HASEE E200 hangs when the semaphore is set (bugzilla #77021).
866 */
867 if (pdev->vendor == 0x8086 && (pdev->device == 0x283a ||
868 pdev->device == 0x27cc)) {
03c75362 869 if (dmi_check_system(ehci_dmi_nohandoff_table))
3610ea53
AR
870 try_handoff = 0;
871 }
5c853013 872
3610ea53 873 if (try_handoff && (cap & EHCI_USBLEGSUP_BIOS)) {
5c853013
AR
874 dev_dbg(&pdev->dev, "EHCI: BIOS handoff\n");
875
876#if 0
877/* aleksey_gorelov@phoenix.com reports that some systems need SMI forced on,
878 * but that seems dubious in general (the BIOS left it off intentionally)
879 * and is known to prevent some systems from booting. so we won't do this
880 * unless maybe we can determine when we're on a system that needs SMI forced.
881 */
882 /* BIOS workaround (?): be sure the pre-Linux code
883 * receives the SMI
884 */
885 pci_read_config_dword(pdev, offset + EHCI_USBLEGCTLSTS, &val);
886 pci_write_config_dword(pdev, offset + EHCI_USBLEGCTLSTS,
887 val | EHCI_USBLEGCTLSTS_SOOE);
888#endif
889
890 /* some systems get upset if this semaphore is
891 * set for any other reason than forcing a BIOS
892 * handoff..
893 */
894 pci_write_config_byte(pdev, offset + 3, 1);
895 }
896
897 /* if boot firmware now owns EHCI, spin till it hands it over. */
3610ea53
AR
898 if (try_handoff) {
899 int msec = 1000;
900 while ((cap & EHCI_USBLEGSUP_BIOS) && (msec > 0)) {
901 tried_handoff = 1;
902 msleep(10);
903 msec -= 10;
904 pci_read_config_dword(pdev, offset, &cap);
905 }
5c853013
AR
906 }
907
908 if (cap & EHCI_USBLEGSUP_BIOS) {
909 /* well, possibly buggy BIOS... try to shut it down,
910 * and hope nothing goes too wrong
911 */
3610ea53 912 if (try_handoff)
e307ff0f
AS
913 dev_warn(&pdev->dev,
914 "EHCI: BIOS handoff failed (BIOS bug?) %08x\n",
915 cap);
5c853013
AR
916 pci_write_config_byte(pdev, offset + 2, 0);
917 }
918
919 /* just in case, always disable EHCI SMIs */
920 pci_write_config_dword(pdev, offset + EHCI_USBLEGCTLSTS, 0);
921
922 /* If the BIOS ever owned the controller then we can't expect
923 * any power sessions to remain intact.
924 */
925 if (tried_handoff)
926 writel(0, op_reg_base + EHCI_CONFIGFLAG);
927}
928
41ac7b3a 929static void quirk_usb_disable_ehci(struct pci_dev *pdev)
7586269c 930{
7586269c 931 void __iomem *base, *op_reg_base;
5c853013 932 u32 hcc_params, cap, val;
401feafa 933 u8 offset, cap_length;
97ff22ee 934 int wait_time, count = 256/4;
7586269c 935
541ab4af
LT
936 if (!mmio_resource_enabled(pdev, 0))
937 return;
938
8e8ce4b6
AV
939 base = pci_ioremap_bar(pdev, 0);
940 if (base == NULL)
941 return;
7586269c
DB
942
943 cap_length = readb(base);
944 op_reg_base = base + cap_length;
401feafa
DB
945
946 /* EHCI 0.96 and later may have "extended capabilities"
947 * spec section 5.1 explains the bios handoff, e.g. for
948 * booting from USB disk or using a usb keyboard
949 */
7586269c 950 hcc_params = readl(base + EHCI_HCC_PARAMS);
401feafa 951 offset = (hcc_params >> 8) & 0xff;
6e14bda1 952 while (offset && --count) {
401feafa 953 pci_read_config_dword(pdev, offset, &cap);
401feafa 954
5c853013
AR
955 switch (cap & 0xff) {
956 case 1:
957 ehci_bios_handoff(pdev, op_reg_base, cap, offset);
401feafa 958 break;
5c853013 959 case 0: /* Illegal reserved cap, set cap=0 so we exit */
df561f66
GS
960 cap = 0;
961 fallthrough;
401feafa 962 default:
e307ff0f
AS
963 dev_warn(&pdev->dev,
964 "EHCI: unrecognized capability %02x\n",
965 cap & 0xff);
7586269c 966 }
401feafa 967 offset = (cap >> 8) & 0xff;
7586269c 968 }
401feafa 969 if (!count)
f0fda801 970 dev_printk(KERN_DEBUG, &pdev->dev, "EHCI: capability loop?\n");
7586269c
DB
971
972 /*
973 * halt EHCI & disable its interrupts in any case
974 */
975 val = readl(op_reg_base + EHCI_USBSTS);
976 if ((val & EHCI_USBSTS_HALTED) == 0) {
977 val = readl(op_reg_base + EHCI_USBCMD);
978 val &= ~EHCI_USBCMD_RUN;
979 writel(val, op_reg_base + EHCI_USBCMD);
980
981 wait_time = 2000;
7586269c
DB
982 do {
983 writel(0x3f, op_reg_base + EHCI_USBSTS);
97ff22ee
AS
984 udelay(100);
985 wait_time -= 100;
7586269c
DB
986 val = readl(op_reg_base + EHCI_USBSTS);
987 if ((val == ~(u32)0) || (val & EHCI_USBSTS_HALTED)) {
988 break;
989 }
990 } while (wait_time > 0);
991 }
992 writel(0, op_reg_base + EHCI_USBINTR);
993 writel(0x3f, op_reg_base + EHCI_USBSTS);
994
995 iounmap(base);
7586269c
DB
996}
997
66d4eadd
SS
998/*
999 * handshake - spin reading a register until handshake completes
1000 * @ptr: address of hc register to be read
1001 * @mask: bits to look at in result of read
1002 * @done: value of those bits when handshake succeeds
1003 * @wait_usec: timeout in microseconds
1004 * @delay_usec: delay in microseconds to wait between polling
1005 *
1006 * Polls a register every delay_usec microseconds.
1007 * Returns 0 when the mask bits have the value done.
1008 * Returns -ETIMEDOUT if this condition is not true after
1009 * wait_usec microseconds have passed.
1010 */
1011static int handshake(void __iomem *ptr, u32 mask, u32 done,
1012 int wait_usec, int delay_usec)
1013{
1014 u32 result;
1015
1016 do {
1017 result = readl(ptr);
1018 result &= mask;
1019 if (result == done)
1020 return 0;
1021 udelay(delay_usec);
1022 wait_usec -= delay_usec;
1023 } while (wait_usec > 0);
1024 return -ETIMEDOUT;
1025}
1026
69e848c2
SS
1027/*
1028 * Intel's Panther Point chipset has two host controllers (EHCI and xHCI) that
1029 * share some number of ports. These ports can be switched between either
1030 * controller. Not all of the ports under the EHCI host controller may be
1031 * switchable.
1032 *
1033 * The ports should be switched over to xHCI before PCI probes for any device
1034 * start. This avoids active devices under EHCI being disconnected during the
1035 * port switchover, which could cause loss of data on USB storage devices, or
1036 * failed boot when the root file system is on a USB mass storage device and is
1037 * enumerated under EHCI first.
1038 *
1039 * We write into the xHC's PCI configuration space in some Intel-specific
1040 * registers to switch the ports over. The USB 3.0 terminations and the USB
1041 * 2.0 data wires are switched separately. We want to enable the SuperSpeed
1042 * terminations before switching the USB 2.0 wires over, so that USB 3.0
1043 * devices connect at SuperSpeed, rather than at USB 2.0 speeds.
1044 */
26b76798 1045void usb_enable_intel_xhci_ports(struct pci_dev *xhci_pdev)
69e848c2
SS
1046{
1047 u32 ports_available;
26b76798
MN
1048 bool ehci_found = false;
1049 struct pci_dev *companion = NULL;
1050
b38f09cc
MN
1051 /* Sony VAIO t-series with subsystem device ID 90a8 is not capable of
1052 * switching ports from EHCI to xHCI
1053 */
1054 if (xhci_pdev->subsystem_vendor == PCI_VENDOR_ID_SONY &&
1055 xhci_pdev->subsystem_device == 0x90a8)
1056 return;
1057
26b76798
MN
1058 /* make sure an intel EHCI controller exists */
1059 for_each_pci_dev(companion) {
1060 if (companion->class == PCI_CLASS_SERIAL_USB_EHCI &&
1061 companion->vendor == PCI_VENDOR_ID_INTEL) {
1062 ehci_found = true;
1063 break;
1064 }
1065 }
1066
1067 if (!ehci_found)
1068 return;
69e848c2 1069
51c9e6c7
SS
1070 /* Don't switchover the ports if the user hasn't compiled the xHCI
1071 * driver. Otherwise they will see "dead" USB ports that don't power
1072 * the devices.
1073 */
1074 if (!IS_ENABLED(CONFIG_USB_XHCI_HCD)) {
1075 dev_warn(&xhci_pdev->dev,
e307ff0f 1076 "CONFIG_USB_XHCI_HCD is turned off, defaulting to EHCI.\n");
51c9e6c7
SS
1077 dev_warn(&xhci_pdev->dev,
1078 "USB 3.0 devices will work at USB 2.0 speeds.\n");
58b2939b 1079 usb_disable_xhci_ports(xhci_pdev);
51c9e6c7
SS
1080 return;
1081 }
1082
a96874a2
KYL
1083 /* Read USB3PRM, the USB 3.0 Port Routing Mask Register
1084 * Indicate the ports that can be changed from OS.
1085 */
1086 pci_read_config_dword(xhci_pdev, USB_INTEL_USB3PRM,
1087 &ports_available);
1088
1089 dev_dbg(&xhci_pdev->dev, "Configurable ports to enable SuperSpeed: 0x%x\n",
1090 ports_available);
1091
69e848c2 1092 /* Write USB3_PSSEN, the USB 3.0 Port SuperSpeed Enable
a96874a2
KYL
1093 * Register, to turn on SuperSpeed terminations for the
1094 * switchable ports.
69e848c2
SS
1095 */
1096 pci_write_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN,
e4599339 1097 ports_available);
69e848c2
SS
1098
1099 pci_read_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN,
1100 &ports_available);
e307ff0f
AS
1101 dev_dbg(&xhci_pdev->dev,
1102 "USB 3.0 ports that are now enabled under xHCI: 0x%x\n",
1103 ports_available);
69e848c2 1104
a96874a2
KYL
1105 /* Read XUSB2PRM, xHCI USB 2.0 Port Routing Mask Register
1106 * Indicate the USB 2.0 ports to be controlled by the xHCI host.
1107 */
1108
1109 pci_read_config_dword(xhci_pdev, USB_INTEL_USB2PRM,
1110 &ports_available);
1111
1112 dev_dbg(&xhci_pdev->dev, "Configurable USB 2.0 ports to hand over to xCHI: 0x%x\n",
1113 ports_available);
1114
69e848c2
SS
1115 /* Write XUSB2PR, the xHC USB 2.0 Port Routing Register, to
1116 * switch the USB 2.0 power and data lines over to the xHCI
1117 * host.
1118 */
1119 pci_write_config_dword(xhci_pdev, USB_INTEL_XUSB2PR,
e4599339 1120 ports_available);
69e848c2
SS
1121
1122 pci_read_config_dword(xhci_pdev, USB_INTEL_XUSB2PR,
1123 &ports_available);
e307ff0f
AS
1124 dev_dbg(&xhci_pdev->dev,
1125 "USB 2.0 ports that are now switched over to xHCI: 0x%x\n",
1126 ports_available);
69e848c2 1127}
26b76798 1128EXPORT_SYMBOL_GPL(usb_enable_intel_xhci_ports);
69e848c2 1129
e95829f4
SS
1130void usb_disable_xhci_ports(struct pci_dev *xhci_pdev)
1131{
1132 pci_write_config_dword(xhci_pdev, USB_INTEL_USB3_PSSEN, 0x0);
1133 pci_write_config_dword(xhci_pdev, USB_INTEL_XUSB2PR, 0x0);
1134}
1135EXPORT_SYMBOL_GPL(usb_disable_xhci_ports);
1136
82511e2d 1137/*
66d4eadd
SS
1138 * PCI Quirks for xHCI.
1139 *
1140 * Takes care of the handoff between the Pre-OS (i.e. BIOS) and the OS.
1141 * It signals to the BIOS that the OS wants control of the host controller,
114ec3a6 1142 * and then waits 1 second for the BIOS to hand over control.
66d4eadd
SS
1143 * If we timeout, assume the BIOS is broken and take control anyway.
1144 */
41ac7b3a 1145static void quirk_usb_handoff_xhci(struct pci_dev *pdev)
66d4eadd
SS
1146{
1147 void __iomem *base;
1148 int ext_cap_offset;
1149 void __iomem *op_reg_base;
1150 u32 val;
1151 int timeout;
e955a1cd 1152 int len = pci_resource_len(pdev, 0);
66d4eadd
SS
1153
1154 if (!mmio_resource_enabled(pdev, 0))
1155 return;
1156
4bdc0d67 1157 base = ioremap(pci_resource_start(pdev, 0), len);
66d4eadd
SS
1158 if (base == NULL)
1159 return;
7586269c 1160
66d4eadd
SS
1161 /*
1162 * Find the Legacy Support Capability register -
1163 * this is optional for xHCI host controllers.
1164 */
d5ddcdf4 1165 ext_cap_offset = xhci_find_next_ext_cap(base, 0, XHCI_EXT_CAPS_LEGACY);
e955a1cd 1166
d5ddcdf4
MN
1167 if (!ext_cap_offset)
1168 goto hc_init;
e955a1cd 1169
d5ddcdf4
MN
1170 if ((ext_cap_offset + sizeof(val)) > len) {
1171 /* We're reading garbage from the controller */
1172 dev_warn(&pdev->dev, "xHCI controller failing to respond");
acc27b6a 1173 goto iounmap;
d5ddcdf4
MN
1174 }
1175 val = readl(base + ext_cap_offset);
66d4eadd 1176
c289d0ef
BM
1177 /* Auto handoff never worked for these devices. Force it and continue */
1178 if ((pdev->vendor == PCI_VENDOR_ID_TI && pdev->device == 0x8241) ||
1179 (pdev->vendor == PCI_VENDOR_ID_RENESAS
1180 && pdev->device == 0x0014)) {
1181 val = (val | XHCI_HC_OS_OWNED) & ~XHCI_HC_BIOS_OWNED;
1182 writel(val, base + ext_cap_offset);
1183 }
1184
66d4eadd
SS
1185 /* If the BIOS owns the HC, signal that the OS wants it, and wait */
1186 if (val & XHCI_HC_BIOS_OWNED) {
6768458b 1187 writel(val | XHCI_HC_OS_OWNED, base + ext_cap_offset);
66d4eadd 1188
114ec3a6 1189 /* Wait for 1 second with 10 microsecond polling interval */
66d4eadd 1190 timeout = handshake(base + ext_cap_offset, XHCI_HC_BIOS_OWNED,
114ec3a6 1191 0, 1000000, 10);
66d4eadd
SS
1192
1193 /* Assume a buggy BIOS and take HC ownership anyway */
1194 if (timeout) {
e307ff0f
AS
1195 dev_warn(&pdev->dev,
1196 "xHCI BIOS handoff failed (BIOS bug ?) %08x\n",
1197 val);
66d4eadd
SS
1198 writel(val & ~XHCI_HC_BIOS_OWNED, base + ext_cap_offset);
1199 }
1200 }
1201
95018a53
AH
1202 val = readl(base + ext_cap_offset + XHCI_LEGACY_CONTROL_OFFSET);
1203 /* Mask off (turn off) any enabled SMIs */
1204 val &= XHCI_LEGACY_DISABLE_SMI;
1205 /* Mask all SMI events bits, RW1C */
1206 val |= XHCI_LEGACY_SMI_EVENTS;
1207 /* Disable any BIOS SMIs and clear all SMI events*/
1208 writel(val, base + ext_cap_offset + XHCI_LEGACY_CONTROL_OFFSET);
66d4eadd 1209
29d21457 1210hc_init:
26b76798
MN
1211 if (pdev->vendor == PCI_VENDOR_ID_INTEL)
1212 usb_enable_intel_xhci_ports(pdev);
29d21457 1213
66d4eadd
SS
1214 op_reg_base = base + XHCI_HC_LENGTH(readl(base));
1215
1216 /* Wait for the host controller to be ready before writing any
1217 * operational or runtime registers. Wait 5 seconds and no more.
1218 */
1219 timeout = handshake(op_reg_base + XHCI_STS_OFFSET, XHCI_STS_CNR, 0,
114ec3a6 1220 5000000, 10);
66d4eadd
SS
1221 /* Assume a buggy HC and start HC initialization anyway */
1222 if (timeout) {
1223 val = readl(op_reg_base + XHCI_STS_OFFSET);
1224 dev_warn(&pdev->dev,
e307ff0f
AS
1225 "xHCI HW not ready after 5 sec (HC bug?) status = 0x%x\n",
1226 val);
66d4eadd
SS
1227 }
1228
1229 /* Send the halt and disable interrupts command */
1230 val = readl(op_reg_base + XHCI_CMD_OFFSET);
1231 val &= ~(XHCI_CMD_RUN | XHCI_IRQS);
1232 writel(val, op_reg_base + XHCI_CMD_OFFSET);
1233
1234 /* Wait for the HC to halt - poll every 125 usec (one microframe). */
1235 timeout = handshake(op_reg_base + XHCI_STS_OFFSET, XHCI_STS_HALT, 1,
1236 XHCI_MAX_HALT_USEC, 125);
1237 if (timeout) {
1238 val = readl(op_reg_base + XHCI_STS_OFFSET);
1239 dev_warn(&pdev->dev,
e307ff0f
AS
1240 "xHCI HW did not halt within %d usec status = 0x%x\n",
1241 XHCI_MAX_HALT_USEC, val);
66d4eadd
SS
1242 }
1243
acc27b6a 1244iounmap:
66d4eadd
SS
1245 iounmap(base);
1246}
7586269c 1247
41ac7b3a 1248static void quirk_usb_early_handoff(struct pci_dev *pdev)
7586269c 1249{
c65822fe
NSJ
1250 int ret;
1251
e4436a7c
J
1252 /* Skip Netlogic mips SoC's internal PCI USB controller.
1253 * This device does not need/support EHCI/OHCI handoff
1254 */
1255 if (pdev->vendor == 0x184e) /* vendor Netlogic */
1256 return;
c65822fe
NSJ
1257
1258 if (pdev->vendor == PCI_VENDOR_ID_VIA && pdev->device == 0x3483) {
1259 ret = rpi_firmware_init_vl805(pdev);
1260 if (ret) {
1261 /* Firmware might be outdated, or something failed */
1262 dev_warn(&pdev->dev,
1263 "Failed to load VL805's firmware: %d. Will continue to attempt to work, but bad things might happen. You should fix this...\n",
1264 ret);
1265 }
1266 }
1267
cab928ee
SS
1268 if (pdev->class != PCI_CLASS_SERIAL_USB_UHCI &&
1269 pdev->class != PCI_CLASS_SERIAL_USB_OHCI &&
1270 pdev->class != PCI_CLASS_SERIAL_USB_EHCI &&
1271 pdev->class != PCI_CLASS_SERIAL_USB_XHCI)
1272 return;
e4436a7c 1273
cab928ee 1274 if (pci_enable_device(pdev) < 0) {
e307ff0f
AS
1275 dev_warn(&pdev->dev,
1276 "Can't enable PCI device, BIOS handoff failed.\n");
cab928ee
SS
1277 return;
1278 }
478a3bab 1279 if (pdev->class == PCI_CLASS_SERIAL_USB_UHCI)
7586269c 1280 quirk_usb_handoff_uhci(pdev);
478a3bab 1281 else if (pdev->class == PCI_CLASS_SERIAL_USB_OHCI)
7586269c 1282 quirk_usb_handoff_ohci(pdev);
478a3bab 1283 else if (pdev->class == PCI_CLASS_SERIAL_USB_EHCI)
7586269c 1284 quirk_usb_disable_ehci(pdev);
66d4eadd
SS
1285 else if (pdev->class == PCI_CLASS_SERIAL_USB_XHCI)
1286 quirk_usb_handoff_xhci(pdev);
cab928ee 1287 pci_disable_device(pdev);
7586269c 1288}
8474ecd9
YL
1289DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
1290 PCI_CLASS_SERIAL_USB, 8, quirk_usb_early_handoff);