]> git.proxmox.com Git - mirror_ubuntu-bionic-kernel.git/blame - drivers/usb/host/xhci-hub.c
Merge tag 'usb-for-v4.12' of git://git.kernel.org/pub/scm/linux/kernel/git/balbi...
[mirror_ubuntu-bionic-kernel.git] / drivers / usb / host / xhci-hub.c
CommitLineData
0f2a7930
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
ddba5cd0
MN
23
24#include <linux/slab.h>
0f2a7930
SS
25#include <asm/unaligned.h>
26
27#include "xhci.h"
4bdfe4c3 28#include "xhci-trace.h"
0f2a7930 29
9777e3ce
AX
30#define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
31#define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
32 PORT_RC | PORT_PLC | PORT_PE)
33
5693e0b7
MN
34/* USB 3 BOS descriptor and a capability descriptors, combined.
35 * Fields will be adjusted and added later in xhci_create_usb3_bos_desc()
36 */
48e82361
SS
37static u8 usb_bos_descriptor [] = {
38 USB_DT_BOS_SIZE, /* __u8 bLength, 5 bytes */
39 USB_DT_BOS, /* __u8 bDescriptorType */
40 0x0F, 0x00, /* __le16 wTotalLength, 15 bytes */
41 0x1, /* __u8 bNumDeviceCaps */
5693e0b7 42 /* First device capability, SuperSpeed */
48e82361
SS
43 USB_DT_USB_SS_CAP_SIZE, /* __u8 bLength, 10 bytes */
44 USB_DT_DEVICE_CAPABILITY, /* Device Capability */
45 USB_SS_CAP_TYPE, /* bDevCapabilityType, SUPERSPEED_USB */
46 0x00, /* bmAttributes, LTM off by default */
47 USB_5GBPS_OPERATION, 0x00, /* wSpeedsSupported, 5Gbps only */
48 0x03, /* bFunctionalitySupport,
49 USB 3.0 speed only */
50 0x00, /* bU1DevExitLat, set later. */
5693e0b7
MN
51 0x00, 0x00, /* __le16 bU2DevExitLat, set later. */
52 /* Second device capability, SuperSpeedPlus */
5da665fc 53 0x1c, /* bLength 28, will be adjusted later */
5693e0b7
MN
54 USB_DT_DEVICE_CAPABILITY, /* Device Capability */
55 USB_SSP_CAP_TYPE, /* bDevCapabilityType SUPERSPEED_PLUS */
56 0x00, /* bReserved 0 */
5da665fc
MN
57 0x23, 0x00, 0x00, 0x00, /* bmAttributes, SSAC=3 SSIC=1 */
58 0x01, 0x00, /* wFunctionalitySupport */
5693e0b7 59 0x00, 0x00, /* wReserved 0 */
5da665fc
MN
60 /* Default Sublink Speed Attributes, overwrite if custom PSI exists */
61 0x34, 0x00, 0x05, 0x00, /* 5Gbps, symmetric, rx, ID = 4 */
62 0xb4, 0x00, 0x05, 0x00, /* 5Gbps, symmetric, tx, ID = 4 */
63 0x35, 0x40, 0x0a, 0x00, /* 10Gbps, SSP, symmetric, rx, ID = 5 */
64 0xb5, 0x40, 0x0a, 0x00, /* 10Gbps, SSP, symmetric, tx, ID = 5 */
48e82361
SS
65};
66
5693e0b7
MN
67static int xhci_create_usb3_bos_desc(struct xhci_hcd *xhci, char *buf,
68 u16 wLength)
69{
70 int i, ssa_count;
71 u32 temp;
72 u16 desc_size, ssp_cap_size, ssa_size = 0;
73 bool usb3_1 = false;
74
75 desc_size = USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
76 ssp_cap_size = sizeof(usb_bos_descriptor) - desc_size;
77
78 /* does xhci support USB 3.1 Enhanced SuperSpeed */
5da665fc
MN
79 if (xhci->usb3_rhub.min_rev >= 0x01) {
80 /* does xhci provide a PSI table for SSA speed attributes? */
81 if (xhci->usb3_rhub.psi_count) {
82 /* two SSA entries for each unique PSI ID, RX and TX */
83 ssa_count = xhci->usb3_rhub.psi_uid_count * 2;
84 ssa_size = ssa_count * sizeof(u32);
85 ssp_cap_size -= 16; /* skip copying the default SSA */
86 }
5693e0b7
MN
87 desc_size += ssp_cap_size;
88 usb3_1 = true;
89 }
90 memcpy(buf, &usb_bos_descriptor, min(desc_size, wLength));
91
92 if (usb3_1) {
93 /* modify bos descriptor bNumDeviceCaps and wTotalLength */
94 buf[4] += 1;
95 put_unaligned_le16(desc_size + ssa_size, &buf[2]);
96 }
97
98 if (wLength < USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE)
99 return wLength;
100
101 /* Indicate whether the host has LTM support. */
102 temp = readl(&xhci->cap_regs->hcc_params);
103 if (HCC_LTC(temp))
104 buf[8] |= USB_LTM_SUPPORT;
105
106 /* Set the U1 and U2 exit latencies. */
107 if ((xhci->quirks & XHCI_LPM_SUPPORT)) {
108 temp = readl(&xhci->cap_regs->hcs_params3);
109 buf[12] = HCS_U1_LATENCY(temp);
110 put_unaligned_le16(HCS_U2_LATENCY(temp), &buf[13]);
111 }
112
5da665fc
MN
113 /* If PSI table exists, add the custom speed attributes from it */
114 if (usb3_1 && xhci->usb3_rhub.psi_count) {
5693e0b7
MN
115 u32 ssp_cap_base, bm_attrib, psi;
116 int offset;
117
118 ssp_cap_base = USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
119
120 if (wLength < desc_size)
121 return wLength;
122 buf[ssp_cap_base] = ssp_cap_size + ssa_size;
123
124 /* attribute count SSAC bits 4:0 and ID count SSIC bits 8:5 */
125 bm_attrib = (ssa_count - 1) & 0x1f;
126 bm_attrib |= (xhci->usb3_rhub.psi_uid_count - 1) << 5;
127 put_unaligned_le32(bm_attrib, &buf[ssp_cap_base + 4]);
128
129 if (wLength < desc_size + ssa_size)
130 return wLength;
131 /*
132 * Create the Sublink Speed Attributes (SSA) array.
133 * The xhci PSI field and USB 3.1 SSA fields are very similar,
134 * but link type bits 7:6 differ for values 01b and 10b.
135 * xhci has also only one PSI entry for a symmetric link when
136 * USB 3.1 requires two SSA entries (RX and TX) for every link
137 */
138 offset = desc_size;
139 for (i = 0; i < xhci->usb3_rhub.psi_count; i++) {
140 psi = xhci->usb3_rhub.psi[i];
141 psi &= ~USB_SSP_SUBLINK_SPEED_RSVD;
142 if ((psi & PLT_MASK) == PLT_SYM) {
143 /* Symmetric, create SSA RX and TX from one PSI entry */
144 put_unaligned_le32(psi, &buf[offset]);
145 psi |= 1 << 7; /* turn entry to TX */
146 offset += 4;
147 if (offset >= desc_size + ssa_size)
148 return desc_size + ssa_size;
149 } else if ((psi & PLT_MASK) == PLT_ASYM_RX) {
150 /* Asymetric RX, flip bits 7:6 for SSA */
151 psi ^= PLT_MASK;
152 }
153 put_unaligned_le32(psi, &buf[offset]);
154 offset += 4;
155 if (offset >= desc_size + ssa_size)
156 return desc_size + ssa_size;
157 }
158 }
159 /* ssa_size is 0 for other than usb 3.1 hosts */
160 return desc_size + ssa_size;
161}
48e82361 162
4bbb0ace
SS
163static void xhci_common_hub_descriptor(struct xhci_hcd *xhci,
164 struct usb_hub_descriptor *desc, int ports)
0f2a7930 165{
0f2a7930
SS
166 u16 temp;
167
0f2a7930
SS
168 desc->bPwrOn2PwrGood = 10; /* xhci section 5.4.9 says 20ms max */
169 desc->bHubContrCurrent = 0;
170
171 desc->bNbrPorts = ports;
0f2a7930 172 temp = 0;
c8421147 173 /* Bits 1:0 - support per-port power switching, or power always on */
0f2a7930 174 if (HCC_PPC(xhci->hcc_params))
c8421147 175 temp |= HUB_CHAR_INDV_PORT_LPSM;
0f2a7930 176 else
c8421147 177 temp |= HUB_CHAR_NO_LPSM;
0f2a7930
SS
178 /* Bit 2 - root hubs are not part of a compound device */
179 /* Bits 4:3 - individual port over current protection */
c8421147 180 temp |= HUB_CHAR_INDV_PORT_OCPM;
0f2a7930
SS
181 /* Bits 6:5 - no TTs in root ports */
182 /* Bit 7 - no port indicators */
28ccd296 183 desc->wHubCharacteristics = cpu_to_le16(temp);
0f2a7930
SS
184}
185
4bbb0ace
SS
186/* Fill in the USB 2.0 roothub descriptor */
187static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
188 struct usb_hub_descriptor *desc)
189{
190 int ports;
191 u16 temp;
192 __u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8];
193 u32 portsc;
194 unsigned int i;
195
196 ports = xhci->num_usb2_ports;
197
198 xhci_common_hub_descriptor(xhci, desc, ports);
c8421147 199 desc->bDescriptorType = USB_DT_HUB;
4bbb0ace 200 temp = 1 + (ports / 8);
c8421147 201 desc->bDescLength = USB_DT_HUB_NONVAR_SIZE + 2 * temp;
4bbb0ace
SS
202
203 /* The Device Removable bits are reported on a byte granularity.
204 * If the port doesn't exist within that byte, the bit is set to 0.
205 */
206 memset(port_removable, 0, sizeof(port_removable));
207 for (i = 0; i < ports; i++) {
b0ba9720 208 portsc = readl(xhci->usb2_ports[i]);
4bbb0ace
SS
209 /* If a device is removable, PORTSC reports a 0, same as in the
210 * hub descriptor DeviceRemovable bits.
211 */
212 if (portsc & PORT_DEV_REMOVE)
213 /* This math is hairy because bit 0 of DeviceRemovable
214 * is reserved, and bit 1 is for port 1, etc.
215 */
216 port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8);
217 }
218
219 /* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN
220 * ports on it. The USB 2.0 specification says that there are two
221 * variable length fields at the end of the hub descriptor:
222 * DeviceRemovable and PortPwrCtrlMask. But since we can have less than
223 * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array
224 * to set PortPwrCtrlMask bits. PortPwrCtrlMask must always be set to
225 * 0xFF, so we initialize the both arrays (DeviceRemovable and
226 * PortPwrCtrlMask) to 0xFF. Then we set the DeviceRemovable for each
227 * set of ports that actually exist.
228 */
229 memset(desc->u.hs.DeviceRemovable, 0xff,
230 sizeof(desc->u.hs.DeviceRemovable));
231 memset(desc->u.hs.PortPwrCtrlMask, 0xff,
232 sizeof(desc->u.hs.PortPwrCtrlMask));
233
234 for (i = 0; i < (ports + 1 + 7) / 8; i++)
235 memset(&desc->u.hs.DeviceRemovable[i], port_removable[i],
236 sizeof(__u8));
237}
238
239/* Fill in the USB 3.0 roothub descriptor */
240static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
241 struct usb_hub_descriptor *desc)
242{
243 int ports;
244 u16 port_removable;
245 u32 portsc;
246 unsigned int i;
247
248 ports = xhci->num_usb3_ports;
249 xhci_common_hub_descriptor(xhci, desc, ports);
c8421147
AD
250 desc->bDescriptorType = USB_DT_SS_HUB;
251 desc->bDescLength = USB_DT_SS_HUB_SIZE;
4bbb0ace
SS
252
253 /* header decode latency should be zero for roothubs,
254 * see section 4.23.5.2.
255 */
256 desc->u.ss.bHubHdrDecLat = 0;
257 desc->u.ss.wHubDelay = 0;
258
259 port_removable = 0;
260 /* bit 0 is reserved, bit 1 is for port 1, etc. */
261 for (i = 0; i < ports; i++) {
b0ba9720 262 portsc = readl(xhci->usb3_ports[i]);
4bbb0ace
SS
263 if (portsc & PORT_DEV_REMOVE)
264 port_removable |= 1 << (i + 1);
265 }
27c411c9
LT
266
267 desc->u.ss.DeviceRemovable = cpu_to_le16(port_removable);
4bbb0ace
SS
268}
269
270static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
271 struct usb_hub_descriptor *desc)
272{
273
b50107bb 274 if (hcd->speed >= HCD_USB3)
4bbb0ace
SS
275 xhci_usb3_hub_descriptor(hcd, xhci, desc);
276 else
277 xhci_usb2_hub_descriptor(hcd, xhci, desc);
278
279}
280
0f2a7930
SS
281static unsigned int xhci_port_speed(unsigned int port_status)
282{
283 if (DEV_LOWSPEED(port_status))
288ead45 284 return USB_PORT_STAT_LOW_SPEED;
0f2a7930 285 if (DEV_HIGHSPEED(port_status))
288ead45 286 return USB_PORT_STAT_HIGH_SPEED;
0f2a7930
SS
287 /*
288 * FIXME: Yes, we should check for full speed, but the core uses that as
289 * a default in portspeed() in usb/core/hub.c (which is the only place
288ead45 290 * USB_PORT_STAT_*_SPEED is used).
0f2a7930
SS
291 */
292 return 0;
293}
294
295/*
296 * These bits are Read Only (RO) and should be saved and written to the
297 * registers: 0, 3, 10:13, 30
298 * connect status, over-current status, port speed, and device removable.
299 * connect status and port speed are also sticky - meaning they're in
300 * the AUX well and they aren't changed by a hot, warm, or cold reset.
301 */
302#define XHCI_PORT_RO ((1<<0) | (1<<3) | (0xf<<10) | (1<<30))
303/*
304 * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit:
305 * bits 5:8, 9, 14:15, 25:27
306 * link state, port power, port indicator state, "wake on" enable state
307 */
308#define XHCI_PORT_RWS ((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25))
309/*
310 * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect:
311 * bit 4 (port reset)
312 */
313#define XHCI_PORT_RW1S ((1<<4))
314/*
315 * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect:
316 * bits 1, 17, 18, 19, 20, 21, 22, 23
317 * port enable/disable, and
318 * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports),
319 * over-current, reset, link state, and L1 change
320 */
321#define XHCI_PORT_RW1CS ((1<<1) | (0x7f<<17))
322/*
323 * Bit 16 is RW, and writing a '1' to it causes the link state control to be
324 * latched in
325 */
326#define XHCI_PORT_RW ((1<<16))
327/*
328 * These bits are Reserved Zero (RsvdZ) and zero should be written to them:
329 * bits 2, 24, 28:31
330 */
331#define XHCI_PORT_RZ ((1<<2) | (1<<24) | (0xf<<28))
332
333/*
334 * Given a port state, this function returns a value that would result in the
335 * port being in the same state, if the value was written to the port status
336 * control register.
337 * Save Read Only (RO) bits and save read/write bits where
338 * writing a 0 clears the bit and writing a 1 sets the bit (RWS).
339 * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect.
340 */
56192531 341u32 xhci_port_state_to_neutral(u32 state)
0f2a7930
SS
342{
343 /* Save read-only status and port state */
344 return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
345}
346
be88fe4f
AX
347/*
348 * find slot id based on port number.
f6ff0ac8 349 * @port: The one-based port number from one of the two split roothubs.
be88fe4f 350 */
5233630f
SS
351int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
352 u16 port)
be88fe4f
AX
353{
354 int slot_id;
355 int i;
f6ff0ac8 356 enum usb_device_speed speed;
be88fe4f
AX
357
358 slot_id = 0;
359 for (i = 0; i < MAX_HC_SLOTS; i++) {
360 if (!xhci->devs[i])
361 continue;
f6ff0ac8 362 speed = xhci->devs[i]->udev->speed;
b50107bb 363 if (((speed >= USB_SPEED_SUPER) == (hcd->speed >= HCD_USB3))
fe30182c 364 && xhci->devs[i]->fake_port == port) {
be88fe4f
AX
365 slot_id = i;
366 break;
367 }
368 }
369
370 return slot_id;
371}
372
373/*
374 * Stop device
375 * It issues stop endpoint command for EP 0 to 30. And wait the last command
376 * to complete.
377 * suspend will set to 1, if suspend bit need to set in command.
378 */
379static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend)
380{
381 struct xhci_virt_device *virt_dev;
382 struct xhci_command *cmd;
383 unsigned long flags;
be88fe4f
AX
384 int ret;
385 int i;
386
387 ret = 0;
388 virt_dev = xhci->devs[slot_id];
88716a93
JL
389 if (!virt_dev)
390 return -ENODEV;
391
a711edee
FB
392 trace_xhci_stop_device(virt_dev);
393
be88fe4f 394 cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
74e0b564 395 if (!cmd)
be88fe4f 396 return -ENOMEM;
be88fe4f
AX
397
398 spin_lock_irqsave(&xhci->lock, flags);
399 for (i = LAST_EP_INDEX; i > 0; i--) {
ddba5cd0
MN
400 if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue) {
401 struct xhci_command *command;
402 command = xhci_alloc_command(xhci, false, false,
be3de321 403 GFP_NOWAIT);
ddba5cd0
MN
404 if (!command) {
405 spin_unlock_irqrestore(&xhci->lock, flags);
406 xhci_free_command(xhci, cmd);
407 return -ENOMEM;
408
409 }
410 xhci_queue_stop_endpoint(xhci, command, slot_id, i,
411 suspend);
412 }
be88fe4f 413 }
ddba5cd0 414 xhci_queue_stop_endpoint(xhci, cmd, slot_id, 0, suspend);
be88fe4f
AX
415 xhci_ring_cmd_db(xhci);
416 spin_unlock_irqrestore(&xhci->lock, flags);
417
418 /* Wait for last stop endpoint command to finish */
c311e391
MN
419 wait_for_completion(cmd->completion);
420
0b7c105a
FB
421 if (cmd->status == COMP_COMMAND_ABORTED ||
422 cmd->status == COMP_STOPPED) {
c311e391 423 xhci_warn(xhci, "Timeout while waiting for stop endpoint command\n");
be88fe4f 424 ret = -ETIME;
be88fe4f 425 }
be88fe4f
AX
426 xhci_free_command(xhci, cmd);
427 return ret;
428}
429
430/*
431 * Ring device, it rings the all doorbells unconditionally.
432 */
56192531 433void xhci_ring_device(struct xhci_hcd *xhci, int slot_id)
be88fe4f 434{
b7f9696b
HG
435 int i, s;
436 struct xhci_virt_ep *ep;
437
438 for (i = 0; i < LAST_EP_INDEX + 1; i++) {
439 ep = &xhci->devs[slot_id]->eps[i];
be88fe4f 440
b7f9696b
HG
441 if (ep->ep_state & EP_HAS_STREAMS) {
442 for (s = 1; s < ep->stream_info->num_streams; s++)
443 xhci_ring_ep_doorbell(xhci, slot_id, i, s);
444 } else if (ep->ring && ep->ring->dequeue) {
be88fe4f 445 xhci_ring_ep_doorbell(xhci, slot_id, i, 0);
b7f9696b
HG
446 }
447 }
be88fe4f
AX
448
449 return;
450}
451
f6ff0ac8 452static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
28ccd296 453 u16 wIndex, __le32 __iomem *addr, u32 port_status)
6219c047 454{
6dd0a3a7 455 /* Don't allow the USB core to disable SuperSpeed ports. */
b50107bb 456 if (hcd->speed >= HCD_USB3) {
6dd0a3a7
SS
457 xhci_dbg(xhci, "Ignoring request to disable "
458 "SuperSpeed port.\n");
459 return;
460 }
461
41135de1
FB
462 if (xhci->quirks & XHCI_BROKEN_PORT_PED) {
463 xhci_dbg(xhci,
464 "Broken Port Enabled/Disabled, ignoring port disable request.\n");
465 return;
466 }
467
6219c047 468 /* Write 1 to disable the port */
204b7793 469 writel(port_status | PORT_PE, addr);
b0ba9720 470 port_status = readl(addr);
6219c047
SS
471 xhci_dbg(xhci, "disable port, actual port %d status = 0x%x\n",
472 wIndex, port_status);
473}
474
34fb562a 475static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue,
28ccd296 476 u16 wIndex, __le32 __iomem *addr, u32 port_status)
34fb562a
SS
477{
478 char *port_change_bit;
479 u32 status;
480
481 switch (wValue) {
482 case USB_PORT_FEAT_C_RESET:
483 status = PORT_RC;
484 port_change_bit = "reset";
485 break;
a11496eb
AX
486 case USB_PORT_FEAT_C_BH_PORT_RESET:
487 status = PORT_WRC;
488 port_change_bit = "warm(BH) reset";
489 break;
34fb562a
SS
490 case USB_PORT_FEAT_C_CONNECTION:
491 status = PORT_CSC;
492 port_change_bit = "connect";
493 break;
494 case USB_PORT_FEAT_C_OVER_CURRENT:
495 status = PORT_OCC;
496 port_change_bit = "over-current";
497 break;
6219c047
SS
498 case USB_PORT_FEAT_C_ENABLE:
499 status = PORT_PEC;
500 port_change_bit = "enable/disable";
501 break;
be88fe4f
AX
502 case USB_PORT_FEAT_C_SUSPEND:
503 status = PORT_PLC;
504 port_change_bit = "suspend/resume";
505 break;
85387c0e
AX
506 case USB_PORT_FEAT_C_PORT_LINK_STATE:
507 status = PORT_PLC;
508 port_change_bit = "link state";
509 break;
9425183d
LB
510 case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
511 status = PORT_CEC;
512 port_change_bit = "config error";
513 break;
34fb562a
SS
514 default:
515 /* Should never happen */
516 return;
517 }
518 /* Change bits are all write 1 to clear */
204b7793 519 writel(port_status | status, addr);
b0ba9720 520 port_status = readl(addr);
34fb562a
SS
521 xhci_dbg(xhci, "clear port %s change, actual port %d status = 0x%x\n",
522 port_change_bit, wIndex, port_status);
523}
524
a0885924 525static int xhci_get_ports(struct usb_hcd *hcd, __le32 __iomem ***port_array)
526{
527 int max_ports;
528 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
529
b50107bb 530 if (hcd->speed >= HCD_USB3) {
a0885924 531 max_ports = xhci->num_usb3_ports;
532 *port_array = xhci->usb3_ports;
533 } else {
534 max_ports = xhci->num_usb2_ports;
535 *port_array = xhci->usb2_ports;
536 }
537
538 return max_ports;
539}
540
a6ff6cbf
GZ
541static __le32 __iomem *xhci_get_port_io_addr(struct usb_hcd *hcd, int index)
542{
543 __le32 __iomem **port_array;
544
545 xhci_get_ports(hcd, &port_array);
546 return port_array[index];
547}
548
549/*
550 * xhci_set_port_power() must be called with xhci->lock held.
551 * It will release and re-aquire the lock while calling ACPI
552 * method.
553 */
554static void xhci_set_port_power(struct xhci_hcd *xhci, struct usb_hcd *hcd,
555 u16 index, bool on)
556{
557 __le32 __iomem *addr;
558 u32 temp;
559 unsigned long flags = 0;
560
561 addr = xhci_get_port_io_addr(hcd, index);
562 temp = readl(addr);
563 temp = xhci_port_state_to_neutral(temp);
564 if (on) {
565 /* Power on */
566 writel(temp | PORT_POWER, addr);
567 temp = readl(addr);
568 xhci_dbg(xhci, "set port power, actual port %d status = 0x%x\n",
569 index, temp);
570 } else {
571 /* Power off */
572 writel(temp & ~PORT_POWER, addr);
573 }
574
575 spin_unlock_irqrestore(&xhci->lock, flags);
576 temp = usb_acpi_power_manageable(hcd->self.root_hub,
577 index);
578 if (temp)
579 usb_acpi_set_power_state(hcd->self.root_hub,
580 index, on);
581 spin_lock_irqsave(&xhci->lock, flags);
582}
583
0f1d832e
GZ
584static void xhci_port_set_test_mode(struct xhci_hcd *xhci,
585 u16 test_mode, u16 wIndex)
586{
587 u32 temp;
588 __le32 __iomem *addr;
589
590 /* xhci only supports test mode for usb2 ports, i.e. xhci->main_hcd */
591 addr = xhci_get_port_io_addr(xhci->main_hcd, wIndex);
592 temp = readl(addr + PORTPMSC);
593 temp |= test_mode << PORT_TEST_MODE_SHIFT;
594 writel(temp, addr + PORTPMSC);
595 xhci->test_mode = test_mode;
596 if (test_mode == TEST_FORCE_EN)
597 xhci_start(xhci);
598}
599
600static int xhci_enter_test_mode(struct xhci_hcd *xhci,
601 u16 test_mode, u16 wIndex)
602{
603 int i, retval;
604
605 /* Disable all Device Slots */
606 xhci_dbg(xhci, "Disable all slots\n");
607 for (i = 1; i <= HCS_MAX_SLOTS(xhci->hcs_params1); i++) {
608 retval = xhci_disable_slot(xhci, NULL, i);
609 if (retval)
610 xhci_err(xhci, "Failed to disable slot %d, %d. Enter test mode anyway\n",
611 i, retval);
612 }
613 /* Put all ports to the Disable state by clear PP */
614 xhci_dbg(xhci, "Disable all port (PP = 0)\n");
615 /* Power off USB3 ports*/
616 for (i = 0; i < xhci->num_usb3_ports; i++)
617 xhci_set_port_power(xhci, xhci->shared_hcd, i, false);
618 /* Power off USB2 ports*/
619 for (i = 0; i < xhci->num_usb2_ports; i++)
620 xhci_set_port_power(xhci, xhci->main_hcd, i, false);
621 /* Stop the controller */
622 xhci_dbg(xhci, "Stop controller\n");
623 retval = xhci_halt(xhci);
624 if (retval)
625 return retval;
626 /* Disable runtime PM for test mode */
627 pm_runtime_forbid(xhci_to_hcd(xhci)->self.controller);
628 /* Set PORTPMSC.PTC field to enter selected test mode */
629 /* Port is selected by wIndex. port_id = wIndex + 1 */
630 xhci_dbg(xhci, "Enter Test Mode: %d, Port_id=%d\n",
631 test_mode, wIndex + 1);
632 xhci_port_set_test_mode(xhci, test_mode, wIndex);
633 return retval;
634}
635
636static int xhci_exit_test_mode(struct xhci_hcd *xhci)
637{
638 int retval;
639
640 if (!xhci->test_mode) {
641 xhci_err(xhci, "Not in test mode, do nothing.\n");
642 return 0;
643 }
644 if (xhci->test_mode == TEST_FORCE_EN &&
645 !(xhci->xhc_state & XHCI_STATE_HALTED)) {
646 retval = xhci_halt(xhci);
647 if (retval)
648 return retval;
649 }
650 pm_runtime_allow(xhci_to_hcd(xhci)->self.controller);
651 xhci->test_mode = 0;
652 return xhci_reset(xhci);
653}
654
c9682dff
AX
655void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
656 int port_id, u32 link_state)
657{
658 u32 temp;
659
b0ba9720 660 temp = readl(port_array[port_id]);
c9682dff
AX
661 temp = xhci_port_state_to_neutral(temp);
662 temp &= ~PORT_PLS_MASK;
663 temp |= PORT_LINK_STROBE | link_state;
204b7793 664 writel(temp, port_array[port_id]);
c9682dff
AX
665}
666
ed384bd3 667static void xhci_set_remote_wake_mask(struct xhci_hcd *xhci,
4296c70a
SS
668 __le32 __iomem **port_array, int port_id, u16 wake_mask)
669{
670 u32 temp;
671
b0ba9720 672 temp = readl(port_array[port_id]);
4296c70a
SS
673 temp = xhci_port_state_to_neutral(temp);
674
675 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_CONNECT)
676 temp |= PORT_WKCONN_E;
677 else
678 temp &= ~PORT_WKCONN_E;
679
680 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_DISCONNECT)
681 temp |= PORT_WKDISC_E;
682 else
683 temp &= ~PORT_WKDISC_E;
684
685 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_OVER_CURRENT)
686 temp |= PORT_WKOC_E;
687 else
688 temp &= ~PORT_WKOC_E;
689
204b7793 690 writel(temp, port_array[port_id]);
4296c70a
SS
691}
692
d2f52c9e
AX
693/* Test and clear port RWC bit */
694void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
695 int port_id, u32 port_bit)
696{
697 u32 temp;
698
b0ba9720 699 temp = readl(port_array[port_id]);
d2f52c9e
AX
700 if (temp & port_bit) {
701 temp = xhci_port_state_to_neutral(temp);
702 temp |= port_bit;
204b7793 703 writel(temp, port_array[port_id]);
d2f52c9e
AX
704 }
705}
706
063ebeb4
SS
707/* Updates Link Status for USB 2.1 port */
708static void xhci_hub_report_usb2_link_state(u32 *status, u32 status_reg)
709{
710 if ((status_reg & PORT_PLS_MASK) == XDEV_U2)
711 *status |= USB_PORT_STAT_L1;
712}
713
8bea2bd3 714/* Updates Link Status for super Speed port */
96908589
FB
715static void xhci_hub_report_usb3_link_state(struct xhci_hcd *xhci,
716 u32 *status, u32 status_reg)
8bea2bd3
SL
717{
718 u32 pls = status_reg & PORT_PLS_MASK;
719
720 /* resume state is a xHCI internal state.
243292a2
ZJC
721 * Do not report it to usb core, instead, pretend to be U3,
722 * thus usb core knows it's not ready for transfer
8bea2bd3 723 */
243292a2
ZJC
724 if (pls == XDEV_RESUME) {
725 *status |= USB_SS_PORT_LS_U3;
8bea2bd3 726 return;
243292a2 727 }
8bea2bd3
SL
728
729 /* When the CAS bit is set then warm reset
730 * should be performed on port
731 */
732 if (status_reg & PORT_CAS) {
733 /* The CAS bit can be set while the port is
734 * in any link state.
735 * Only roothubs have CAS bit, so we
736 * pretend to be in compliance mode
737 * unless we're already in compliance
738 * or the inactive state.
739 */
740 if (pls != USB_SS_PORT_LS_COMP_MOD &&
741 pls != USB_SS_PORT_LS_SS_INACTIVE) {
742 pls = USB_SS_PORT_LS_COMP_MOD;
743 }
744 /* Return also connection bit -
745 * hub state machine resets port
746 * when this bit is set.
747 */
748 pls |= USB_PORT_STAT_CONNECTION;
71c731a2
AC
749 } else {
750 /*
751 * If CAS bit isn't set but the Port is already at
752 * Compliance Mode, fake a connection so the USB core
753 * notices the Compliance state and resets the port.
754 * This resolves an issue generated by the SN65LVPE502CP
755 * in which sometimes the port enters compliance mode
756 * caused by a delay on the host-device negotiation.
757 */
96908589
FB
758 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
759 (pls == USB_SS_PORT_LS_COMP_MOD))
71c731a2 760 pls |= USB_PORT_STAT_CONNECTION;
8bea2bd3 761 }
71c731a2 762
8bea2bd3
SL
763 /* update status field */
764 *status |= pls;
765}
766
71c731a2
AC
767/*
768 * Function for Compliance Mode Quirk.
769 *
770 * This Function verifies if all xhc USB3 ports have entered U0, if so,
771 * the compliance mode timer is deleted. A port won't enter
772 * compliance mode if it has previously entered U0.
773 */
5f20cf12
SK
774static void xhci_del_comp_mod_timer(struct xhci_hcd *xhci, u32 status,
775 u16 wIndex)
71c731a2
AC
776{
777 u32 all_ports_seen_u0 = ((1 << xhci->num_usb3_ports)-1);
778 bool port_in_u0 = ((status & PORT_PLS_MASK) == XDEV_U0);
779
780 if (!(xhci->quirks & XHCI_COMP_MODE_QUIRK))
781 return;
782
783 if ((xhci->port_status_u0 != all_ports_seen_u0) && port_in_u0) {
784 xhci->port_status_u0 |= 1 << wIndex;
785 if (xhci->port_status_u0 == all_ports_seen_u0) {
786 del_timer_sync(&xhci->comp_mode_recovery_timer);
4bdfe4c3
XR
787 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
788 "All USB3 ports have entered U0 already!");
789 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
790 "Compliance Mode Recovery Timer Deleted.");
71c731a2
AC
791 }
792 }
793}
794
395f5409
MN
795static u32 xhci_get_ext_port_status(u32 raw_port_status, u32 port_li)
796{
797 u32 ext_stat = 0;
798 int speed_id;
799
800 /* only support rx and tx lane counts of 1 in usb3.1 spec */
801 speed_id = DEV_PORT_SPEED(raw_port_status);
802 ext_stat |= speed_id; /* bits 3:0, RX speed id */
803 ext_stat |= speed_id << 4; /* bits 7:4, TX speed id */
804
805 ext_stat |= PORT_RX_LANES(port_li) << 8; /* bits 11:8 Rx lane count */
806 ext_stat |= PORT_TX_LANES(port_li) << 12; /* bits 15:12 Tx lane count */
807
808 return ext_stat;
809}
810
eae5b176
SS
811/*
812 * Converts a raw xHCI port status into the format that external USB 2.0 or USB
813 * 3.0 hubs use.
814 *
815 * Possible side effects:
816 * - Mark a port as being done with device resume,
817 * and ring the endpoint doorbells.
818 * - Stop the Synopsys redriver Compliance Mode polling.
8b3d4570 819 * - Drop and reacquire the xHCI lock, in order to wait for port resume.
eae5b176
SS
820 */
821static u32 xhci_get_port_status(struct usb_hcd *hcd,
822 struct xhci_bus_state *bus_state,
823 __le32 __iomem **port_array,
8b3d4570
SS
824 u16 wIndex, u32 raw_port_status,
825 unsigned long flags)
826 __releases(&xhci->lock)
827 __acquires(&xhci->lock)
eae5b176
SS
828{
829 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
830 u32 status = 0;
831 int slot_id;
832
833 /* wPortChange bits */
834 if (raw_port_status & PORT_CSC)
835 status |= USB_PORT_STAT_C_CONNECTION << 16;
836 if (raw_port_status & PORT_PEC)
837 status |= USB_PORT_STAT_C_ENABLE << 16;
838 if ((raw_port_status & PORT_OCC))
839 status |= USB_PORT_STAT_C_OVERCURRENT << 16;
840 if ((raw_port_status & PORT_RC))
841 status |= USB_PORT_STAT_C_RESET << 16;
842 /* USB3.0 only */
b50107bb 843 if (hcd->speed >= HCD_USB3) {
aca3a048
ZJC
844 /* Port link change with port in resume state should not be
845 * reported to usbcore, as this is an internal state to be
846 * handled by xhci driver. Reporting PLC to usbcore may
847 * cause usbcore clearing PLC first and port change event
848 * irq won't be generated.
849 */
850 if ((raw_port_status & PORT_PLC) &&
851 (raw_port_status & PORT_PLS_MASK) != XDEV_RESUME)
eae5b176
SS
852 status |= USB_PORT_STAT_C_LINK_STATE << 16;
853 if ((raw_port_status & PORT_WRC))
854 status |= USB_PORT_STAT_C_BH_RESET << 16;
9425183d
LB
855 if ((raw_port_status & PORT_CEC))
856 status |= USB_PORT_STAT_C_CONFIG_ERROR << 16;
eae5b176
SS
857 }
858
b50107bb 859 if (hcd->speed < HCD_USB3) {
eae5b176
SS
860 if ((raw_port_status & PORT_PLS_MASK) == XDEV_U3
861 && (raw_port_status & PORT_POWER))
862 status |= USB_PORT_STAT_SUSPEND;
863 }
864 if ((raw_port_status & PORT_PLS_MASK) == XDEV_RESUME &&
2338b9e4 865 !DEV_SUPERSPEED_ANY(raw_port_status)) {
eae5b176
SS
866 if ((raw_port_status & PORT_RESET) ||
867 !(raw_port_status & PORT_PE))
868 return 0xffffffff;
f69115fd
MN
869 /* did port event handler already start resume timing? */
870 if (!bus_state->resume_done[wIndex]) {
871 /* If not, maybe we are in a host initated resume? */
872 if (test_bit(wIndex, &bus_state->resuming_ports)) {
873 /* Host initated resume doesn't time the resume
874 * signalling using resume_done[].
875 * It manually sets RESUME state, sleeps 20ms
876 * and sets U0 state. This should probably be
877 * changed, but not right now.
878 */
879 } else {
880 /* port resume was discovered now and here,
881 * start resume timing
882 */
883 unsigned long timeout = jiffies +
884 msecs_to_jiffies(USB_RESUME_TIMEOUT);
885
886 set_bit(wIndex, &bus_state->resuming_ports);
887 bus_state->resume_done[wIndex] = timeout;
888 mod_timer(&hcd->rh_timer, timeout);
889 }
890 /* Has resume been signalled for USB_RESUME_TIME yet? */
891 } else if (time_after_eq(jiffies,
892 bus_state->resume_done[wIndex])) {
8b3d4570
SS
893 int time_left;
894
eae5b176
SS
895 xhci_dbg(xhci, "Resume USB2 port %d\n",
896 wIndex + 1);
897 bus_state->resume_done[wIndex] = 0;
898 clear_bit(wIndex, &bus_state->resuming_ports);
8b3d4570
SS
899
900 set_bit(wIndex, &bus_state->rexit_ports);
eae5b176
SS
901 xhci_set_link_state(xhci, port_array, wIndex,
902 XDEV_U0);
8b3d4570
SS
903
904 spin_unlock_irqrestore(&xhci->lock, flags);
905 time_left = wait_for_completion_timeout(
906 &bus_state->rexit_done[wIndex],
907 msecs_to_jiffies(
908 XHCI_MAX_REXIT_TIMEOUT));
909 spin_lock_irqsave(&xhci->lock, flags);
910
911 if (time_left) {
912 slot_id = xhci_find_slot_id_by_port(hcd,
913 xhci, wIndex + 1);
914 if (!slot_id) {
915 xhci_dbg(xhci, "slot_id is zero\n");
916 return 0xffffffff;
917 }
918 xhci_ring_device(xhci, slot_id);
919 } else {
b0ba9720 920 int port_status = readl(port_array[wIndex]);
8b3d4570
SS
921 xhci_warn(xhci, "Port resume took longer than %i msec, port status = 0x%x\n",
922 XHCI_MAX_REXIT_TIMEOUT,
923 port_status);
924 status |= USB_PORT_STAT_SUSPEND;
925 clear_bit(wIndex, &bus_state->rexit_ports);
eae5b176 926 }
8b3d4570 927
eae5b176
SS
928 bus_state->port_c_suspend |= 1 << wIndex;
929 bus_state->suspended_ports &= ~(1 << wIndex);
930 } else {
931 /*
932 * The resume has been signaling for less than
f69115fd
MN
933 * USB_RESUME_TIME. Report the port status as SUSPEND,
934 * let the usbcore check port status again and clear
935 * resume signaling later.
eae5b176
SS
936 */
937 status |= USB_PORT_STAT_SUSPEND;
938 }
939 }
f69115fd
MN
940 /*
941 * Clear stale usb2 resume signalling variables in case port changed
942 * state during resume signalling. For example on error
943 */
944 if ((bus_state->resume_done[wIndex] ||
945 test_bit(wIndex, &bus_state->resuming_ports)) &&
946 (raw_port_status & PORT_PLS_MASK) != XDEV_U3 &&
947 (raw_port_status & PORT_PLS_MASK) != XDEV_RESUME) {
948 bus_state->resume_done[wIndex] = 0;
949 clear_bit(wIndex, &bus_state->resuming_ports);
950 }
951
952
dad67d5f
MN
953 if ((raw_port_status & PORT_PLS_MASK) == XDEV_U0 &&
954 (raw_port_status & PORT_POWER)) {
955 if (bus_state->suspended_ports & (1 << wIndex)) {
956 bus_state->suspended_ports &= ~(1 << wIndex);
957 if (hcd->speed < HCD_USB3)
958 bus_state->port_c_suspend |= 1 << wIndex;
959 }
960 bus_state->resume_done[wIndex] = 0;
961 clear_bit(wIndex, &bus_state->resuming_ports);
eae5b176
SS
962 }
963 if (raw_port_status & PORT_CONNECT) {
964 status |= USB_PORT_STAT_CONNECTION;
965 status |= xhci_port_speed(raw_port_status);
966 }
967 if (raw_port_status & PORT_PE)
968 status |= USB_PORT_STAT_ENABLE;
969 if (raw_port_status & PORT_OC)
970 status |= USB_PORT_STAT_OVERCURRENT;
971 if (raw_port_status & PORT_RESET)
972 status |= USB_PORT_STAT_RESET;
973 if (raw_port_status & PORT_POWER) {
b50107bb 974 if (hcd->speed >= HCD_USB3)
eae5b176
SS
975 status |= USB_SS_PORT_STAT_POWER;
976 else
977 status |= USB_PORT_STAT_POWER;
978 }
063ebeb4 979 /* Update Port Link State */
b50107bb 980 if (hcd->speed >= HCD_USB3) {
96908589 981 xhci_hub_report_usb3_link_state(xhci, &status, raw_port_status);
eae5b176
SS
982 /*
983 * Verify if all USB3 Ports Have entered U0 already.
984 * Delete Compliance Mode Timer if so.
985 */
986 xhci_del_comp_mod_timer(xhci, raw_port_status, wIndex);
063ebeb4
SS
987 } else {
988 xhci_hub_report_usb2_link_state(&status, raw_port_status);
eae5b176
SS
989 }
990 if (bus_state->port_c_suspend & (1 << wIndex))
5e6389fd 991 status |= USB_PORT_STAT_C_SUSPEND << 16;
eae5b176
SS
992
993 return status;
994}
995
0f2a7930
SS
996int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
997 u16 wIndex, char *buf, u16 wLength)
998{
999 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
a0885924 1000 int max_ports;
0f2a7930 1001 unsigned long flags;
c9682dff 1002 u32 temp, status;
0f2a7930 1003 int retval = 0;
28ccd296 1004 __le32 __iomem **port_array;
be88fe4f 1005 int slot_id;
20b67cf5 1006 struct xhci_bus_state *bus_state;
2c441780 1007 u16 link_state = 0;
4296c70a 1008 u16 wake_mask = 0;
797b0ca5 1009 u16 timeout = 0;
0f1d832e 1010 u16 test_mode = 0;
0f2a7930 1011
a0885924 1012 max_ports = xhci_get_ports(hcd, &port_array);
20b67cf5 1013 bus_state = &xhci->bus_state[hcd_index(hcd)];
0f2a7930
SS
1014
1015 spin_lock_irqsave(&xhci->lock, flags);
1016 switch (typeReq) {
1017 case GetHubStatus:
1018 /* No power source, over-current reported per port */
1019 memset(buf, 0, 4);
1020 break;
1021 case GetHubDescriptor:
4bbb0ace
SS
1022 /* Check to make sure userspace is asking for the USB 3.0 hub
1023 * descriptor for the USB 3.0 roothub. If not, we stall the
1024 * endpoint, like external hubs do.
1025 */
b50107bb 1026 if (hcd->speed >= HCD_USB3 &&
4bbb0ace
SS
1027 (wLength < USB_DT_SS_HUB_SIZE ||
1028 wValue != (USB_DT_SS_HUB << 8))) {
1029 xhci_dbg(xhci, "Wrong hub descriptor type for "
1030 "USB 3.0 roothub.\n");
1031 goto error;
1032 }
f6ff0ac8
SS
1033 xhci_hub_descriptor(hcd, xhci,
1034 (struct usb_hub_descriptor *) buf);
0f2a7930 1035 break;
48e82361
SS
1036 case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
1037 if ((wValue & 0xff00) != (USB_DT_BOS << 8))
1038 goto error;
1039
5693e0b7 1040 if (hcd->speed < HCD_USB3)
48e82361
SS
1041 goto error;
1042
5693e0b7 1043 retval = xhci_create_usb3_bos_desc(xhci, buf, wLength);
48e82361 1044 spin_unlock_irqrestore(&xhci->lock, flags);
5693e0b7 1045 return retval;
0f2a7930 1046 case GetPortStatus:
a0885924 1047 if (!wIndex || wIndex > max_ports)
0f2a7930
SS
1048 goto error;
1049 wIndex--;
b0ba9720 1050 temp = readl(port_array[wIndex]);
d9f11ba9
MN
1051 if (temp == ~(u32)0) {
1052 xhci_hc_died(xhci);
f9de8151
SS
1053 retval = -ENODEV;
1054 break;
1055 }
eae5b176 1056 status = xhci_get_port_status(hcd, bus_state, port_array,
8b3d4570 1057 wIndex, temp, flags);
eae5b176
SS
1058 if (status == 0xffffffff)
1059 goto error;
0ed9a57e 1060
eae5b176
SS
1061 xhci_dbg(xhci, "get port status, actual port %d status = 0x%x\n",
1062 wIndex, temp);
0f2a7930 1063 xhci_dbg(xhci, "Get port status returned 0x%x\n", status);
eae5b176 1064
0f2a7930 1065 put_unaligned(cpu_to_le32(status), (__le32 *) buf);
395f5409
MN
1066 /* if USB 3.1 extended port status return additional 4 bytes */
1067 if (wValue == 0x02) {
1068 u32 port_li;
1069
1070 if (hcd->speed < HCD_USB31 || wLength != 8) {
1071 xhci_err(xhci, "get ext port status invalid parameter\n");
1072 retval = -EINVAL;
1073 break;
1074 }
1075 port_li = readl(port_array[wIndex] + PORTLI);
1076 status = xhci_get_ext_port_status(temp, port_li);
1077 put_unaligned_le32(cpu_to_le32(status), &buf[4]);
1078 }
0f2a7930
SS
1079 break;
1080 case SetPortFeature:
2c441780
AX
1081 if (wValue == USB_PORT_FEAT_LINK_STATE)
1082 link_state = (wIndex & 0xff00) >> 3;
4296c70a
SS
1083 if (wValue == USB_PORT_FEAT_REMOTE_WAKE_MASK)
1084 wake_mask = wIndex & 0xff00;
0f1d832e
GZ
1085 if (wValue == USB_PORT_FEAT_TEST)
1086 test_mode = (wIndex & 0xff00) >> 8;
797b0ca5
SS
1087 /* The MSB of wIndex is the U1/U2 timeout */
1088 timeout = (wIndex & 0xff00) >> 8;
0f2a7930 1089 wIndex &= 0xff;
a0885924 1090 if (!wIndex || wIndex > max_ports)
0f2a7930
SS
1091 goto error;
1092 wIndex--;
b0ba9720 1093 temp = readl(port_array[wIndex]);
d9f11ba9
MN
1094 if (temp == ~(u32)0) {
1095 xhci_hc_died(xhci);
f9de8151
SS
1096 retval = -ENODEV;
1097 break;
1098 }
0f2a7930 1099 temp = xhci_port_state_to_neutral(temp);
4bbb0ace 1100 /* FIXME: What new port features do we need to support? */
0f2a7930 1101 switch (wValue) {
be88fe4f 1102 case USB_PORT_FEAT_SUSPEND:
b0ba9720 1103 temp = readl(port_array[wIndex]);
65580b43
AX
1104 if ((temp & PORT_PLS_MASK) != XDEV_U0) {
1105 /* Resume the port to U0 first */
1106 xhci_set_link_state(xhci, port_array, wIndex,
1107 XDEV_U0);
1108 spin_unlock_irqrestore(&xhci->lock, flags);
1109 msleep(10);
1110 spin_lock_irqsave(&xhci->lock, flags);
1111 }
be88fe4f
AX
1112 /* In spec software should not attempt to suspend
1113 * a port unless the port reports that it is in the
1114 * enabled (PED = ‘1’,PLS < ‘3’) state.
1115 */
b0ba9720 1116 temp = readl(port_array[wIndex]);
be88fe4f
AX
1117 if ((temp & PORT_PE) == 0 || (temp & PORT_RESET)
1118 || (temp & PORT_PLS_MASK) >= XDEV_U3) {
52c31bd5 1119 xhci_warn(xhci, "USB core suspending device not in U0/U1/U2.\n");
be88fe4f
AX
1120 goto error;
1121 }
1122
5233630f
SS
1123 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1124 wIndex + 1);
be88fe4f
AX
1125 if (!slot_id) {
1126 xhci_warn(xhci, "slot_id is zero\n");
1127 goto error;
1128 }
1129 /* unlock to execute stop endpoint commands */
1130 spin_unlock_irqrestore(&xhci->lock, flags);
1131 xhci_stop_device(xhci, slot_id, 1);
1132 spin_lock_irqsave(&xhci->lock, flags);
1133
c9682dff 1134 xhci_set_link_state(xhci, port_array, wIndex, XDEV_U3);
be88fe4f
AX
1135
1136 spin_unlock_irqrestore(&xhci->lock, flags);
1137 msleep(10); /* wait device to enter */
1138 spin_lock_irqsave(&xhci->lock, flags);
1139
b0ba9720 1140 temp = readl(port_array[wIndex]);
20b67cf5 1141 bus_state->suspended_ports |= 1 << wIndex;
be88fe4f 1142 break;
2c441780 1143 case USB_PORT_FEAT_LINK_STATE:
b0ba9720 1144 temp = readl(port_array[wIndex]);
41e7e056
SS
1145
1146 /* Disable port */
1147 if (link_state == USB_SS_PORT_LS_SS_DISABLED) {
1148 xhci_dbg(xhci, "Disable port %d\n", wIndex);
1149 temp = xhci_port_state_to_neutral(temp);
1150 /*
1151 * Clear all change bits, so that we get a new
1152 * connection event.
1153 */
1154 temp |= PORT_CSC | PORT_PEC | PORT_WRC |
1155 PORT_OCC | PORT_RC | PORT_PLC |
1156 PORT_CEC;
204b7793 1157 writel(temp | PORT_PE, port_array[wIndex]);
b0ba9720 1158 temp = readl(port_array[wIndex]);
41e7e056
SS
1159 break;
1160 }
1161
1162 /* Put link in RxDetect (enable port) */
1163 if (link_state == USB_SS_PORT_LS_RX_DETECT) {
1164 xhci_dbg(xhci, "Enable port %d\n", wIndex);
1165 xhci_set_link_state(xhci, port_array, wIndex,
1166 link_state);
b0ba9720 1167 temp = readl(port_array[wIndex]);
41e7e056
SS
1168 break;
1169 }
1170
2c441780 1171 /* Software should not attempt to set
41e7e056 1172 * port link state above '3' (U3) and the port
2c441780
AX
1173 * must be enabled.
1174 */
1175 if ((temp & PORT_PE) == 0 ||
41e7e056 1176 (link_state > USB_SS_PORT_LS_U3)) {
2c441780
AX
1177 xhci_warn(xhci, "Cannot set link state.\n");
1178 goto error;
1179 }
1180
1181 if (link_state == USB_SS_PORT_LS_U3) {
1182 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1183 wIndex + 1);
1184 if (slot_id) {
1185 /* unlock to execute stop endpoint
1186 * commands */
1187 spin_unlock_irqrestore(&xhci->lock,
1188 flags);
1189 xhci_stop_device(xhci, slot_id, 1);
1190 spin_lock_irqsave(&xhci->lock, flags);
1191 }
1192 }
1193
c9682dff
AX
1194 xhci_set_link_state(xhci, port_array, wIndex,
1195 link_state);
2c441780
AX
1196
1197 spin_unlock_irqrestore(&xhci->lock, flags);
1198 msleep(20); /* wait device to enter */
1199 spin_lock_irqsave(&xhci->lock, flags);
1200
b0ba9720 1201 temp = readl(port_array[wIndex]);
2c441780
AX
1202 if (link_state == USB_SS_PORT_LS_U3)
1203 bus_state->suspended_ports |= 1 << wIndex;
1204 break;
0f2a7930
SS
1205 case USB_PORT_FEAT_POWER:
1206 /*
1207 * Turn on ports, even if there isn't per-port switching.
1208 * HC will report connect events even before this is set.
37ebb549 1209 * However, hub_wq will ignore the roothub events until
0f2a7930
SS
1210 * the roothub is registered.
1211 */
a6ff6cbf 1212 xhci_set_port_power(xhci, hcd, wIndex, true);
0f2a7930
SS
1213 break;
1214 case USB_PORT_FEAT_RESET:
1215 temp = (temp | PORT_RESET);
204b7793 1216 writel(temp, port_array[wIndex]);
0f2a7930 1217
b0ba9720 1218 temp = readl(port_array[wIndex]);
0f2a7930
SS
1219 xhci_dbg(xhci, "set port reset, actual port %d status = 0x%x\n", wIndex, temp);
1220 break;
4296c70a
SS
1221 case USB_PORT_FEAT_REMOTE_WAKE_MASK:
1222 xhci_set_remote_wake_mask(xhci, port_array,
1223 wIndex, wake_mask);
b0ba9720 1224 temp = readl(port_array[wIndex]);
4296c70a
SS
1225 xhci_dbg(xhci, "set port remote wake mask, "
1226 "actual port %d status = 0x%x\n",
1227 wIndex, temp);
1228 break;
a11496eb
AX
1229 case USB_PORT_FEAT_BH_PORT_RESET:
1230 temp |= PORT_WR;
204b7793 1231 writel(temp, port_array[wIndex]);
a11496eb 1232
b0ba9720 1233 temp = readl(port_array[wIndex]);
a11496eb 1234 break;
797b0ca5 1235 case USB_PORT_FEAT_U1_TIMEOUT:
b50107bb 1236 if (hcd->speed < HCD_USB3)
797b0ca5 1237 goto error;
b0ba9720 1238 temp = readl(port_array[wIndex] + PORTPMSC);
797b0ca5
SS
1239 temp &= ~PORT_U1_TIMEOUT_MASK;
1240 temp |= PORT_U1_TIMEOUT(timeout);
204b7793 1241 writel(temp, port_array[wIndex] + PORTPMSC);
797b0ca5
SS
1242 break;
1243 case USB_PORT_FEAT_U2_TIMEOUT:
b50107bb 1244 if (hcd->speed < HCD_USB3)
797b0ca5 1245 goto error;
b0ba9720 1246 temp = readl(port_array[wIndex] + PORTPMSC);
797b0ca5
SS
1247 temp &= ~PORT_U2_TIMEOUT_MASK;
1248 temp |= PORT_U2_TIMEOUT(timeout);
204b7793 1249 writel(temp, port_array[wIndex] + PORTPMSC);
797b0ca5 1250 break;
0f1d832e
GZ
1251 case USB_PORT_FEAT_TEST:
1252 /* 4.19.6 Port Test Modes (USB2 Test Mode) */
1253 if (hcd->speed != HCD_USB2)
1254 goto error;
1255 if (test_mode > TEST_FORCE_EN || test_mode < TEST_J)
1256 goto error;
1257 retval = xhci_enter_test_mode(xhci, test_mode, wIndex);
1258 break;
0f2a7930
SS
1259 default:
1260 goto error;
1261 }
5308a91b 1262 /* unblock any posted writes */
b0ba9720 1263 temp = readl(port_array[wIndex]);
0f2a7930
SS
1264 break;
1265 case ClearPortFeature:
a0885924 1266 if (!wIndex || wIndex > max_ports)
0f2a7930
SS
1267 goto error;
1268 wIndex--;
b0ba9720 1269 temp = readl(port_array[wIndex]);
d9f11ba9
MN
1270 if (temp == ~(u32)0) {
1271 xhci_hc_died(xhci);
f9de8151
SS
1272 retval = -ENODEV;
1273 break;
1274 }
4bbb0ace 1275 /* FIXME: What new port features do we need to support? */
0f2a7930
SS
1276 temp = xhci_port_state_to_neutral(temp);
1277 switch (wValue) {
be88fe4f 1278 case USB_PORT_FEAT_SUSPEND:
b0ba9720 1279 temp = readl(port_array[wIndex]);
be88fe4f
AX
1280 xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n");
1281 xhci_dbg(xhci, "PORTSC %04x\n", temp);
1282 if (temp & PORT_RESET)
1283 goto error;
5ac04bf1 1284 if ((temp & PORT_PLS_MASK) == XDEV_U3) {
be88fe4f
AX
1285 if ((temp & PORT_PE) == 0)
1286 goto error;
be88fe4f 1287
f69115fd 1288 set_bit(wIndex, &bus_state->resuming_ports);
c9682dff
AX
1289 xhci_set_link_state(xhci, port_array, wIndex,
1290 XDEV_RESUME);
1291 spin_unlock_irqrestore(&xhci->lock, flags);
7d3b016a 1292 msleep(USB_RESUME_TIMEOUT);
a7114230 1293 spin_lock_irqsave(&xhci->lock, flags);
c9682dff
AX
1294 xhci_set_link_state(xhci, port_array, wIndex,
1295 XDEV_U0);
f69115fd 1296 clear_bit(wIndex, &bus_state->resuming_ports);
be88fe4f 1297 }
a7114230 1298 bus_state->port_c_suspend |= 1 << wIndex;
be88fe4f 1299
5233630f
SS
1300 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1301 wIndex + 1);
be88fe4f
AX
1302 if (!slot_id) {
1303 xhci_dbg(xhci, "slot_id is zero\n");
1304 goto error;
1305 }
1306 xhci_ring_device(xhci, slot_id);
1307 break;
1308 case USB_PORT_FEAT_C_SUSPEND:
20b67cf5 1309 bus_state->port_c_suspend &= ~(1 << wIndex);
0f2a7930 1310 case USB_PORT_FEAT_C_RESET:
a11496eb 1311 case USB_PORT_FEAT_C_BH_PORT_RESET:
0f2a7930 1312 case USB_PORT_FEAT_C_CONNECTION:
0f2a7930 1313 case USB_PORT_FEAT_C_OVER_CURRENT:
6219c047 1314 case USB_PORT_FEAT_C_ENABLE:
85387c0e 1315 case USB_PORT_FEAT_C_PORT_LINK_STATE:
9425183d 1316 case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
34fb562a 1317 xhci_clear_port_change_bit(xhci, wValue, wIndex,
5308a91b 1318 port_array[wIndex], temp);
0f2a7930 1319 break;
6219c047 1320 case USB_PORT_FEAT_ENABLE:
f6ff0ac8 1321 xhci_disable_port(hcd, xhci, wIndex,
5308a91b 1322 port_array[wIndex], temp);
6219c047 1323 break;
693d8eb8 1324 case USB_PORT_FEAT_POWER:
a6ff6cbf 1325 xhci_set_port_power(xhci, hcd, wIndex, false);
693d8eb8 1326 break;
0f1d832e
GZ
1327 case USB_PORT_FEAT_TEST:
1328 retval = xhci_exit_test_mode(xhci);
1329 break;
0f2a7930
SS
1330 default:
1331 goto error;
1332 }
0f2a7930
SS
1333 break;
1334 default:
1335error:
1336 /* "stall" on error */
1337 retval = -EPIPE;
1338 }
1339 spin_unlock_irqrestore(&xhci->lock, flags);
1340 return retval;
1341}
1342
1343/*
1344 * Returns 0 if the status hasn't changed, or the number of bytes in buf.
1345 * Ports are 0-indexed from the HCD point of view,
1346 * and 1-indexed from the USB core pointer of view.
0f2a7930
SS
1347 *
1348 * Note that the status change bits will be cleared as soon as a port status
1349 * change event is generated, so we use the saved status from that event.
1350 */
1351int xhci_hub_status_data(struct usb_hcd *hcd, char *buf)
1352{
1353 unsigned long flags;
1354 u32 temp, status;
56192531 1355 u32 mask;
0f2a7930
SS
1356 int i, retval;
1357 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
a0885924 1358 int max_ports;
28ccd296 1359 __le32 __iomem **port_array;
20b67cf5 1360 struct xhci_bus_state *bus_state;
c52804a4 1361 bool reset_change = false;
0f2a7930 1362
a0885924 1363 max_ports = xhci_get_ports(hcd, &port_array);
20b67cf5 1364 bus_state = &xhci->bus_state[hcd_index(hcd)];
0f2a7930
SS
1365
1366 /* Initial status is no changes */
a0885924 1367 retval = (max_ports + 8) / 8;
419a8e81 1368 memset(buf, 0, retval);
f370b996
AX
1369
1370 /*
1371 * Inform the usbcore about resume-in-progress by returning
1372 * a non-zero value even if there are no status changes.
1373 */
1374 status = bus_state->resuming_ports;
0f2a7930 1375
9425183d 1376 mask = PORT_CSC | PORT_PEC | PORT_OCC | PORT_PLC | PORT_WRC | PORT_CEC;
56192531 1377
0f2a7930
SS
1378 spin_lock_irqsave(&xhci->lock, flags);
1379 /* For each port, did anything change? If so, set that bit in buf. */
a0885924 1380 for (i = 0; i < max_ports; i++) {
b0ba9720 1381 temp = readl(port_array[i]);
d9f11ba9
MN
1382 if (temp == ~(u32)0) {
1383 xhci_hc_died(xhci);
f9de8151
SS
1384 retval = -ENODEV;
1385 break;
1386 }
56192531 1387 if ((temp & mask) != 0 ||
20b67cf5
SS
1388 (bus_state->port_c_suspend & 1 << i) ||
1389 (bus_state->resume_done[i] && time_after_eq(
1390 jiffies, bus_state->resume_done[i]))) {
419a8e81 1391 buf[(i + 1) / 8] |= 1 << (i + 1) % 8;
0f2a7930
SS
1392 status = 1;
1393 }
c52804a4
SS
1394 if ((temp & PORT_RC))
1395 reset_change = true;
1396 }
1397 if (!status && !reset_change) {
1398 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
1399 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
0f2a7930
SS
1400 }
1401 spin_unlock_irqrestore(&xhci->lock, flags);
1402 return status ? retval : 0;
1403}
9777e3ce
AX
1404
1405#ifdef CONFIG_PM
1406
1407int xhci_bus_suspend(struct usb_hcd *hcd)
1408{
1409 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
518e848e 1410 int max_ports, port_index;
28ccd296 1411 __le32 __iomem **port_array;
20b67cf5 1412 struct xhci_bus_state *bus_state;
9777e3ce
AX
1413 unsigned long flags;
1414
a0885924 1415 max_ports = xhci_get_ports(hcd, &port_array);
20b67cf5 1416 bus_state = &xhci->bus_state[hcd_index(hcd)];
9777e3ce
AX
1417
1418 spin_lock_irqsave(&xhci->lock, flags);
1419
1420 if (hcd->self.root_hub->do_remote_wakeup) {
fac4271d
ZJC
1421 if (bus_state->resuming_ports || /* USB2 */
1422 bus_state->port_remote_wakeup) { /* USB3 */
f370b996 1423 spin_unlock_irqrestore(&xhci->lock, flags);
fac4271d 1424 xhci_dbg(xhci, "suspend failed because a port is resuming\n");
f370b996 1425 return -EBUSY;
9777e3ce
AX
1426 }
1427 }
1428
518e848e 1429 port_index = max_ports;
20b67cf5 1430 bus_state->bus_suspended = 0;
518e848e 1431 while (port_index--) {
9777e3ce 1432 /* suspend the port if the port is not suspended */
9777e3ce
AX
1433 u32 t1, t2;
1434 int slot_id;
1435
b0ba9720 1436 t1 = readl(port_array[port_index]);
9777e3ce
AX
1437 t2 = xhci_port_state_to_neutral(t1);
1438
1439 if ((t1 & PORT_PE) && !(t1 & PORT_PLS_MASK)) {
518e848e 1440 xhci_dbg(xhci, "port %d not suspended\n", port_index);
5233630f 1441 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
518e848e 1442 port_index + 1);
9777e3ce
AX
1443 if (slot_id) {
1444 spin_unlock_irqrestore(&xhci->lock, flags);
1445 xhci_stop_device(xhci, slot_id, 1);
1446 spin_lock_irqsave(&xhci->lock, flags);
1447 }
1448 t2 &= ~PORT_PLS_MASK;
1449 t2 |= PORT_LINK_STROBE | XDEV_U3;
20b67cf5 1450 set_bit(port_index, &bus_state->bus_suspended);
9777e3ce 1451 }
4296c70a 1452 /* USB core sets remote wake mask for USB 3.0 hubs,
ceb6c9c8 1453 * including the USB 3.0 roothub, but only if CONFIG_PM
4296c70a
SS
1454 * is enabled, so also enable remote wake here.
1455 */
9b41ebd3 1456 if (hcd->self.root_hub->do_remote_wakeup) {
9777e3ce
AX
1457 if (t1 & PORT_CONNECT) {
1458 t2 |= PORT_WKOC_E | PORT_WKDISC_E;
1459 t2 &= ~PORT_WKCONN_E;
1460 } else {
1461 t2 |= PORT_WKOC_E | PORT_WKCONN_E;
1462 t2 &= ~PORT_WKDISC_E;
1463 }
1464 } else
1465 t2 &= ~PORT_WAKE_BITS;
1466
1467 t1 = xhci_port_state_to_neutral(t1);
1468 if (t1 != t2)
204b7793 1469 writel(t2, port_array[port_index]);
9777e3ce
AX
1470 }
1471 hcd->state = HC_STATE_SUSPENDED;
20b67cf5 1472 bus_state->next_statechange = jiffies + msecs_to_jiffies(10);
9777e3ce
AX
1473 spin_unlock_irqrestore(&xhci->lock, flags);
1474 return 0;
1475}
1476
346e9973
MN
1477/*
1478 * Workaround for missing Cold Attach Status (CAS) if device re-plugged in S3.
1479 * warm reset a USB3 device stuck in polling or compliance mode after resume.
1480 * See Intel 100/c230 series PCH specification update Doc #332692-006 Errata #8
1481 */
1482static bool xhci_port_missing_cas_quirk(int port_index,
1483 __le32 __iomem **port_array)
1484{
1485 u32 portsc;
1486
1487 portsc = readl(port_array[port_index]);
1488
1489 /* if any of these are set we are not stuck */
1490 if (portsc & (PORT_CONNECT | PORT_CAS))
1491 return false;
1492
1493 if (((portsc & PORT_PLS_MASK) != XDEV_POLLING) &&
1494 ((portsc & PORT_PLS_MASK) != XDEV_COMP_MODE))
1495 return false;
1496
1497 /* clear wakeup/change bits, and do a warm port reset */
1498 portsc &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
1499 portsc |= PORT_WR;
1500 writel(portsc, port_array[port_index]);
1501 /* flush write */
1502 readl(port_array[port_index]);
1503 return true;
1504}
1505
9777e3ce
AX
1506int xhci_bus_resume(struct usb_hcd *hcd)
1507{
1508 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
518e848e 1509 int max_ports, port_index;
28ccd296 1510 __le32 __iomem **port_array;
20b67cf5 1511 struct xhci_bus_state *bus_state;
9777e3ce
AX
1512 u32 temp;
1513 unsigned long flags;
41485a90
MN
1514 unsigned long port_was_suspended = 0;
1515 bool need_usb2_u3_exit = false;
1516 int slot_id;
1517 int sret;
9777e3ce 1518
a0885924 1519 max_ports = xhci_get_ports(hcd, &port_array);
20b67cf5 1520 bus_state = &xhci->bus_state[hcd_index(hcd)];
9777e3ce 1521
20b67cf5 1522 if (time_before(jiffies, bus_state->next_statechange))
9777e3ce
AX
1523 msleep(5);
1524
1525 spin_lock_irqsave(&xhci->lock, flags);
1526 if (!HCD_HW_ACCESSIBLE(hcd)) {
1527 spin_unlock_irqrestore(&xhci->lock, flags);
1528 return -ESHUTDOWN;
1529 }
1530
1531 /* delay the irqs */
b0ba9720 1532 temp = readl(&xhci->op_regs->command);
9777e3ce 1533 temp &= ~CMD_EIE;
204b7793 1534 writel(temp, &xhci->op_regs->command);
9777e3ce 1535
518e848e
SS
1536 port_index = max_ports;
1537 while (port_index--) {
9777e3ce
AX
1538 /* Check whether need resume ports. If needed
1539 resume port and disable remote wakeup */
9777e3ce 1540 u32 temp;
9777e3ce 1541
b0ba9720 1542 temp = readl(port_array[port_index]);
346e9973
MN
1543
1544 /* warm reset CAS limited ports stuck in polling/compliance */
1545 if ((xhci->quirks & XHCI_MISSING_CAS) &&
1546 (hcd->speed >= HCD_USB3) &&
1547 xhci_port_missing_cas_quirk(port_index, port_array)) {
1548 xhci_dbg(xhci, "reset stuck port %d\n", port_index);
1549 continue;
1550 }
2338b9e4 1551 if (DEV_SUPERSPEED_ANY(temp))
9777e3ce
AX
1552 temp &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
1553 else
1554 temp &= ~(PORT_RWC_BITS | PORT_WAKE_BITS);
20b67cf5 1555 if (test_bit(port_index, &bus_state->bus_suspended) &&
9777e3ce 1556 (temp & PORT_PLS_MASK)) {
41485a90 1557 set_bit(port_index, &port_was_suspended);
2338b9e4 1558 if (!DEV_SUPERSPEED_ANY(temp)) {
c9682dff
AX
1559 xhci_set_link_state(xhci, port_array,
1560 port_index, XDEV_RESUME);
41485a90 1561 need_usb2_u3_exit = true;
9777e3ce 1562 }
9777e3ce 1563 } else
204b7793 1564 writel(temp, port_array[port_index]);
9777e3ce
AX
1565 }
1566
41485a90
MN
1567 if (need_usb2_u3_exit) {
1568 spin_unlock_irqrestore(&xhci->lock, flags);
7d3b016a 1569 msleep(USB_RESUME_TIMEOUT);
41485a90
MN
1570 spin_lock_irqsave(&xhci->lock, flags);
1571 }
1572
1573 port_index = max_ports;
1574 while (port_index--) {
1575 if (!(port_was_suspended & BIT(port_index)))
1576 continue;
1577 /* Clear PLC to poll it later after XDEV_U0 */
1578 xhci_test_and_clear_bit(xhci, port_array, port_index, PORT_PLC);
1579 xhci_set_link_state(xhci, port_array, port_index, XDEV_U0);
1580 }
1581
1582 port_index = max_ports;
1583 while (port_index--) {
1584 if (!(port_was_suspended & BIT(port_index)))
1585 continue;
1586 /* Poll and Clear PLC */
1587 sret = xhci_handshake(port_array[port_index], PORT_PLC,
1588 PORT_PLC, 10 * 1000);
1589 if (sret)
1590 xhci_warn(xhci, "port %d resume PLC timeout\n",
1591 port_index);
1592 xhci_test_and_clear_bit(xhci, port_array, port_index, PORT_PLC);
1593 slot_id = xhci_find_slot_id_by_port(hcd, xhci, port_index + 1);
1594 if (slot_id)
1595 xhci_ring_device(xhci, slot_id);
1596 }
1597
b0ba9720 1598 (void) readl(&xhci->op_regs->command);
9777e3ce 1599
20b67cf5 1600 bus_state->next_statechange = jiffies + msecs_to_jiffies(5);
9777e3ce 1601 /* re-enable irqs */
b0ba9720 1602 temp = readl(&xhci->op_regs->command);
9777e3ce 1603 temp |= CMD_EIE;
204b7793 1604 writel(temp, &xhci->op_regs->command);
b0ba9720 1605 temp = readl(&xhci->op_regs->command);
9777e3ce
AX
1606
1607 spin_unlock_irqrestore(&xhci->lock, flags);
1608 return 0;
1609}
1610
436a3890 1611#endif /* CONFIG_PM */