]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/usb/host/xhci-ring.c
usb: host: xhci: plat: add support for Renesas r8a7796 SoC
[mirror_ubuntu-artful-kernel.git] / drivers / usb / host / xhci-ring.c
CommitLineData
7f84eef0
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
8a96c052 67#include <linux/scatterlist.h>
5a0e3ad6 68#include <linux/slab.h>
f9c589e1 69#include <linux/dma-mapping.h>
7f84eef0 70#include "xhci.h"
3a7fa5be 71#include "xhci-trace.h"
0cbd4b34 72#include "xhci-mtk.h"
7f84eef0
SS
73
74/*
75 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
76 * address of the TRB.
77 */
23e3be11 78dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
7f84eef0
SS
79 union xhci_trb *trb)
80{
6071d836 81 unsigned long segment_offset;
7f84eef0 82
6071d836 83 if (!seg || !trb || trb < seg->trbs)
7f84eef0 84 return 0;
6071d836
SS
85 /* offset in TRBs */
86 segment_offset = trb - seg->trbs;
7895086a 87 if (segment_offset >= TRBS_PER_SEGMENT)
7f84eef0 88 return 0;
6071d836 89 return seg->dma + (segment_offset * sizeof(*trb));
7f84eef0
SS
90}
91
0ce57499
MN
92static bool trb_is_noop(union xhci_trb *trb)
93{
94 return TRB_TYPE_NOOP_LE32(trb->generic.field[3]);
95}
96
2d98ef40
MN
97static bool trb_is_link(union xhci_trb *trb)
98{
99 return TRB_TYPE_LINK_LE32(trb->link.control);
100}
101
bd5e67f5
MN
102static bool last_trb_on_seg(struct xhci_segment *seg, union xhci_trb *trb)
103{
104 return trb == &seg->trbs[TRBS_PER_SEGMENT - 1];
105}
106
107static bool last_trb_on_ring(struct xhci_ring *ring,
108 struct xhci_segment *seg, union xhci_trb *trb)
109{
110 return last_trb_on_seg(seg, trb) && (seg->next == ring->first_seg);
111}
112
d0c77d84
MN
113static bool link_trb_toggles_cycle(union xhci_trb *trb)
114{
115 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
116}
117
2a72126d
MN
118static bool last_td_in_urb(struct xhci_td *td)
119{
120 struct urb_priv *urb_priv = td->urb->hcpriv;
121
122 return urb_priv->td_cnt == urb_priv->length;
123}
124
125static void inc_td_cnt(struct urb *urb)
126{
127 struct urb_priv *urb_priv = urb->hcpriv;
128
129 urb_priv->td_cnt++;
130}
131
ae636747
SS
132/* Updates trb to point to the next TRB in the ring, and updates seg if the next
133 * TRB is in a new segment. This does not skip over link TRBs, and it does not
134 * effect the ring dequeue or enqueue pointers.
135 */
136static void next_trb(struct xhci_hcd *xhci,
137 struct xhci_ring *ring,
138 struct xhci_segment **seg,
139 union xhci_trb **trb)
140{
2d98ef40 141 if (trb_is_link(*trb)) {
ae636747
SS
142 *seg = (*seg)->next;
143 *trb = ((*seg)->trbs);
144 } else {
a1669b2c 145 (*trb)++;
ae636747
SS
146 }
147}
148
7f84eef0
SS
149/*
150 * See Cycle bit rules. SW is the consumer for the event ring only.
151 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
152 */
3b72fca0 153static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
7f84eef0 154{
7f84eef0 155 ring->deq_updates++;
b008df60 156
bd5e67f5
MN
157 /* event ring doesn't have link trbs, check for last trb */
158 if (ring->type == TYPE_EVENT) {
159 if (!last_trb_on_seg(ring->deq_seg, ring->dequeue)) {
50d0206f 160 ring->dequeue++;
bd5e67f5 161 return;
7f84eef0 162 }
bd5e67f5
MN
163 if (last_trb_on_ring(ring, ring->deq_seg, ring->dequeue))
164 ring->cycle_state ^= 1;
165 ring->deq_seg = ring->deq_seg->next;
166 ring->dequeue = ring->deq_seg->trbs;
167 return;
168 }
169
170 /* All other rings have link trbs */
171 if (!trb_is_link(ring->dequeue)) {
172 ring->dequeue++;
173 ring->num_trbs_free++;
174 }
175 while (trb_is_link(ring->dequeue)) {
176 ring->deq_seg = ring->deq_seg->next;
177 ring->dequeue = ring->deq_seg->trbs;
178 }
179 return;
7f84eef0
SS
180}
181
182/*
183 * See Cycle bit rules. SW is the consumer for the event ring only.
184 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
185 *
186 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
187 * chain bit is set), then set the chain bit in all the following link TRBs.
188 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
189 * have their chain bit cleared (so that each Link TRB is a separate TD).
190 *
191 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
b0567b3f
SS
192 * set, but other sections talk about dealing with the chain bit set. This was
193 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
194 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
6cc30d85
SS
195 *
196 * @more_trbs_coming: Will you enqueue more TRBs before calling
197 * prepare_transfer()?
7f84eef0 198 */
6cc30d85 199static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
3b72fca0 200 bool more_trbs_coming)
7f84eef0
SS
201{
202 u32 chain;
203 union xhci_trb *next;
204
28ccd296 205 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
b008df60 206 /* If this is not event ring, there is one less usable TRB */
2d98ef40 207 if (!trb_is_link(ring->enqueue))
b008df60 208 ring->num_trbs_free--;
7f84eef0
SS
209 next = ++(ring->enqueue);
210
211 ring->enq_updates++;
2251198b 212 /* Update the dequeue pointer further if that was a link TRB */
2d98ef40 213 while (trb_is_link(next)) {
6cc30d85 214
2251198b
MN
215 /*
216 * If the caller doesn't plan on enqueueing more TDs before
217 * ringing the doorbell, then we don't want to give the link TRB
218 * to the hardware just yet. We'll give the link TRB back in
219 * prepare_ring() just before we enqueue the TD at the top of
220 * the ring.
221 */
222 if (!chain && !more_trbs_coming)
223 break;
3b72fca0 224
2251198b
MN
225 /* If we're not dealing with 0.95 hardware or isoc rings on
226 * AMD 0.96 host, carry over the chain bit of the previous TRB
227 * (which may mean the chain bit is cleared).
228 */
229 if (!(ring->type == TYPE_ISOC &&
230 (xhci->quirks & XHCI_AMD_0x96_HOST)) &&
231 !xhci_link_trb_quirk(xhci)) {
232 next->link.control &= cpu_to_le32(~TRB_CHAIN);
233 next->link.control |= cpu_to_le32(chain);
7f84eef0 234 }
2251198b
MN
235 /* Give this link TRB to the hardware */
236 wmb();
237 next->link.control ^= cpu_to_le32(TRB_CYCLE);
238
239 /* Toggle the cycle bit after the last ring segment. */
d0c77d84 240 if (link_trb_toggles_cycle(next))
2251198b
MN
241 ring->cycle_state ^= 1;
242
7f84eef0
SS
243 ring->enq_seg = ring->enq_seg->next;
244 ring->enqueue = ring->enq_seg->trbs;
245 next = ring->enqueue;
246 }
247}
248
249/*
085deb16
AX
250 * Check to see if there's room to enqueue num_trbs on the ring and make sure
251 * enqueue pointer will not advance into dequeue segment. See rules above.
7f84eef0 252 */
b008df60 253static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
7f84eef0
SS
254 unsigned int num_trbs)
255{
085deb16 256 int num_trbs_in_deq_seg;
b008df60 257
085deb16
AX
258 if (ring->num_trbs_free < num_trbs)
259 return 0;
260
261 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
262 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
263 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
264 return 0;
265 }
266
267 return 1;
7f84eef0
SS
268}
269
7f84eef0 270/* Ring the host controller doorbell after placing a command on the ring */
23e3be11 271void xhci_ring_cmd_db(struct xhci_hcd *xhci)
7f84eef0 272{
c181bc5b
EF
273 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
274 return;
275
7f84eef0 276 xhci_dbg(xhci, "// Ding dong!\n");
204b7793 277 writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
7f84eef0 278 /* Flush PCI posted writes */
b0ba9720 279 readl(&xhci->dba->doorbell[0]);
7f84eef0
SS
280}
281
b92cc66c
EF
282static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
283{
284 u64 temp_64;
285 int ret;
286
287 xhci_dbg(xhci, "Abort command ring\n");
288
f7b2e403 289 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
b92cc66c 290 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
3425aa03
MN
291
292 /*
293 * Writing the CMD_RING_ABORT bit should cause a cmd completion event,
294 * however on some host hw the CMD_RING_RUNNING bit is correctly cleared
295 * but the completion event in never sent. Use the cmd timeout timer to
296 * handle those cases. Use twice the time to cover the bit polling retry
297 */
298 mod_timer(&xhci->cmd_timer, jiffies + (2 * XHCI_CMD_DEFAULT_TIMEOUT));
477632df
SS
299 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
300 &xhci->op_regs->cmd_ring);
b92cc66c
EF
301
302 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
303 * time the completion od all xHCI commands, including
304 * the Command Abort operation. If software doesn't see
305 * CRR negated in a timely manner (e.g. longer than 5
306 * seconds), then it should assume that the there are
307 * larger problems with the xHC and assert HCRST.
308 */
dc0b177c 309 ret = xhci_handshake(&xhci->op_regs->cmd_ring,
b92cc66c
EF
310 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
311 if (ret < 0) {
a6809ffd
MN
312 /* we are about to kill xhci, give it one more chance */
313 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
314 &xhci->op_regs->cmd_ring);
315 udelay(1000);
316 ret = xhci_handshake(&xhci->op_regs->cmd_ring,
317 CMD_RING_RUNNING, 0, 3 * 1000 * 1000);
318 if (ret == 0)
319 return 0;
320
b92cc66c
EF
321 xhci_err(xhci, "Stopped the command ring failed, "
322 "maybe the host is dead\n");
3425aa03 323 del_timer(&xhci->cmd_timer);
b92cc66c 324 xhci->xhc_state |= XHCI_STATE_DYING;
b92cc66c
EF
325 xhci_halt(xhci);
326 return -ESHUTDOWN;
327 }
328
329 return 0;
330}
331
be88fe4f 332void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
ae636747 333 unsigned int slot_id,
e9df17eb
SS
334 unsigned int ep_index,
335 unsigned int stream_id)
ae636747 336{
28ccd296 337 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
50d64676
MW
338 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
339 unsigned int ep_state = ep->ep_state;
ae636747 340
ae636747 341 /* Don't ring the doorbell for this endpoint if there are pending
50d64676 342 * cancellations because we don't want to interrupt processing.
8df75f42
SS
343 * We don't want to restart any stream rings if there's a set dequeue
344 * pointer command pending because the device can choose to start any
345 * stream once the endpoint is on the HW schedule.
ae636747 346 */
50d64676
MW
347 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
348 (ep_state & EP_HALTED))
349 return;
204b7793 350 writel(DB_VALUE(ep_index, stream_id), db_addr);
50d64676
MW
351 /* The CPU has better things to do at this point than wait for a
352 * write-posting flush. It'll get there soon enough.
353 */
ae636747
SS
354}
355
e9df17eb
SS
356/* Ring the doorbell for any rings with pending URBs */
357static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
358 unsigned int slot_id,
359 unsigned int ep_index)
360{
361 unsigned int stream_id;
362 struct xhci_virt_ep *ep;
363
364 ep = &xhci->devs[slot_id]->eps[ep_index];
365
366 /* A ring has pending URBs if its TD list is not empty */
367 if (!(ep->ep_state & EP_HAS_STREAMS)) {
d66eaf9f 368 if (ep->ring && !(list_empty(&ep->ring->td_list)))
be88fe4f 369 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
e9df17eb
SS
370 return;
371 }
372
373 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
374 stream_id++) {
375 struct xhci_stream_info *stream_info = ep->stream_info;
376 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
be88fe4f
AX
377 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
378 stream_id);
e9df17eb
SS
379 }
380}
381
75b040ec
AI
382/* Get the right ring for the given slot_id, ep_index and stream_id.
383 * If the endpoint supports streams, boundary check the URB's stream ID.
384 * If the endpoint doesn't support streams, return the singular endpoint ring.
385 */
386struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
021bff91
SS
387 unsigned int slot_id, unsigned int ep_index,
388 unsigned int stream_id)
389{
390 struct xhci_virt_ep *ep;
391
392 ep = &xhci->devs[slot_id]->eps[ep_index];
393 /* Common case: no streams */
394 if (!(ep->ep_state & EP_HAS_STREAMS))
395 return ep->ring;
396
397 if (stream_id == 0) {
398 xhci_warn(xhci,
399 "WARN: Slot ID %u, ep index %u has streams, "
400 "but URB has no stream ID.\n",
401 slot_id, ep_index);
402 return NULL;
403 }
404
405 if (stream_id < ep->stream_info->num_streams)
406 return ep->stream_info->stream_rings[stream_id];
407
408 xhci_warn(xhci,
409 "WARN: Slot ID %u, ep index %u has "
410 "stream IDs 1 to %u allocated, "
411 "but stream ID %u is requested.\n",
412 slot_id, ep_index,
413 ep->stream_info->num_streams - 1,
414 stream_id);
415 return NULL;
416}
417
ae636747
SS
418/*
419 * Move the xHC's endpoint ring dequeue pointer past cur_td.
420 * Record the new state of the xHC's endpoint ring dequeue segment,
421 * dequeue pointer, and new consumer cycle state in state.
422 * Update our internal representation of the ring's dequeue pointer.
423 *
424 * We do this in three jumps:
425 * - First we update our new ring state to be the same as when the xHC stopped.
426 * - Then we traverse the ring to find the segment that contains
427 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
428 * any link TRBs with the toggle cycle bit set.
429 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
430 * if we've moved it past a link TRB with the toggle cycle bit set.
28ccd296
ME
431 *
432 * Some of the uses of xhci_generic_trb are grotty, but if they're done
433 * with correct __le32 accesses they should work fine. Only users of this are
434 * in here.
ae636747 435 */
c92bcfa7 436void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
ae636747 437 unsigned int slot_id, unsigned int ep_index,
e9df17eb
SS
438 unsigned int stream_id, struct xhci_td *cur_td,
439 struct xhci_dequeue_state *state)
ae636747
SS
440{
441 struct xhci_virt_device *dev = xhci->devs[slot_id];
c4bedb77 442 struct xhci_virt_ep *ep = &dev->eps[ep_index];
e9df17eb 443 struct xhci_ring *ep_ring;
365038d8
MN
444 struct xhci_segment *new_seg;
445 union xhci_trb *new_deq;
c92bcfa7 446 dma_addr_t addr;
1f81b6d2 447 u64 hw_dequeue;
365038d8
MN
448 bool cycle_found = false;
449 bool td_last_trb_found = false;
ae636747 450
e9df17eb
SS
451 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
452 ep_index, stream_id);
453 if (!ep_ring) {
454 xhci_warn(xhci, "WARN can't find new dequeue state "
455 "for invalid stream ID %u.\n",
456 stream_id);
457 return;
458 }
68e41c5d 459
ae636747 460 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
aa50b290
XR
461 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
462 "Finding endpoint context");
c4bedb77
HG
463 /* 4.6.9 the css flag is written to the stream context for streams */
464 if (ep->ep_state & EP_HAS_STREAMS) {
465 struct xhci_stream_ctx *ctx =
466 &ep->stream_info->stream_ctx_array[stream_id];
1f81b6d2 467 hw_dequeue = le64_to_cpu(ctx->stream_ring);
c4bedb77
HG
468 } else {
469 struct xhci_ep_ctx *ep_ctx
470 = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1f81b6d2 471 hw_dequeue = le64_to_cpu(ep_ctx->deq);
c4bedb77 472 }
ae636747 473
365038d8
MN
474 new_seg = ep_ring->deq_seg;
475 new_deq = ep_ring->dequeue;
476 state->new_cycle_state = hw_dequeue & 0x1;
477
1f81b6d2 478 /*
365038d8
MN
479 * We want to find the pointer, segment and cycle state of the new trb
480 * (the one after current TD's last_trb). We know the cycle state at
481 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
482 * found.
1f81b6d2 483 */
365038d8
MN
484 do {
485 if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
486 == (dma_addr_t)(hw_dequeue & ~0xf)) {
487 cycle_found = true;
488 if (td_last_trb_found)
489 break;
490 }
491 if (new_deq == cur_td->last_trb)
492 td_last_trb_found = true;
1f81b6d2 493
3495e451
MN
494 if (cycle_found && trb_is_link(new_deq) &&
495 link_trb_toggles_cycle(new_deq))
365038d8
MN
496 state->new_cycle_state ^= 0x1;
497
498 next_trb(xhci, ep_ring, &new_seg, &new_deq);
499
500 /* Search wrapped around, bail out */
501 if (new_deq == ep->ring->dequeue) {
502 xhci_err(xhci, "Error: Failed finding new dequeue state\n");
503 state->new_deq_seg = NULL;
504 state->new_deq_ptr = NULL;
505 return;
506 }
507
508 } while (!cycle_found || !td_last_trb_found);
ae636747 509
365038d8
MN
510 state->new_deq_seg = new_seg;
511 state->new_deq_ptr = new_deq;
ae636747 512
1f81b6d2 513 /* Don't update the ring cycle state for the producer (us). */
aa50b290
XR
514 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
515 "Cycle state = 0x%x", state->new_cycle_state);
01a1fdb9 516
aa50b290
XR
517 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
518 "New dequeue segment = %p (virtual)",
c92bcfa7
SS
519 state->new_deq_seg);
520 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
aa50b290
XR
521 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
522 "New dequeue pointer = 0x%llx (DMA)",
c92bcfa7 523 (unsigned long long) addr);
ae636747
SS
524}
525
522989a2
SS
526/* flip_cycle means flip the cycle bit of all but the first and last TRB.
527 * (The last TRB actually points to the ring enqueue pointer, which is not part
528 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
529 */
23e3be11 530static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
0d58a1a0 531 struct xhci_td *td, bool flip_cycle)
ae636747 532{
0d58a1a0
MN
533 struct xhci_segment *seg = td->start_seg;
534 union xhci_trb *trb = td->first_trb;
535
536 while (1) {
537 if (trb_is_link(trb)) {
538 /* unchain chained link TRBs */
539 trb->link.control &= cpu_to_le32(~TRB_CHAIN);
ae636747 540 } else {
0d58a1a0
MN
541 trb->generic.field[0] = 0;
542 trb->generic.field[1] = 0;
543 trb->generic.field[2] = 0;
ae636747 544 /* Preserve only the cycle bit of this TRB */
0d58a1a0
MN
545 trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
546 trb->generic.field[3] |= cpu_to_le32(
28ccd296 547 TRB_TYPE(TRB_TR_NOOP));
ae636747 548 }
0d58a1a0
MN
549 /* flip cycle if asked to */
550 if (flip_cycle && trb != td->first_trb && trb != td->last_trb)
551 trb->generic.field[3] ^= cpu_to_le32(TRB_CYCLE);
552
553 if (trb == td->last_trb)
ae636747 554 break;
0d58a1a0
MN
555
556 next_trb(xhci, ep_ring, &seg, &trb);
ae636747
SS
557 }
558}
559
575688e1 560static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
6f5165cf
SS
561 struct xhci_virt_ep *ep)
562{
563 ep->ep_state &= ~EP_HALT_PENDING;
564 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
565 * timer is running on another CPU, we don't decrement stop_cmds_pending
566 * (since we didn't successfully stop the watchdog timer).
567 */
568 if (del_timer(&ep->stop_cmd_timer))
569 ep->stop_cmds_pending--;
570}
571
2a72126d
MN
572/*
573 * Must be called with xhci->lock held in interrupt context,
574 * releases and re-acquires xhci->lock
575 */
6f5165cf 576static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
2a72126d 577 struct xhci_td *cur_td, int status)
6f5165cf 578{
2a72126d
MN
579 struct urb *urb = cur_td->urb;
580 struct urb_priv *urb_priv = urb->hcpriv;
581 struct usb_hcd *hcd = bus_to_hcd(urb->dev->bus);
582
583 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
584 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
585 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
586 if (xhci->quirks & XHCI_AMD_PLL_FIX)
587 usb_amd_quirk_pll_enable();
c41136b0 588 }
8e51adcc 589 }
446b3141 590 xhci_urb_free_priv(urb_priv);
2a72126d 591 usb_hcd_unlink_urb_from_ep(hcd, urb);
446b3141 592 spin_unlock(&xhci->lock);
2a72126d 593 usb_hcd_giveback_urb(hcd, urb, status);
446b3141
MN
594 spin_lock(&xhci->lock);
595}
596
2d6d5769
WY
597static void xhci_unmap_td_bounce_buffer(struct xhci_hcd *xhci,
598 struct xhci_ring *ring, struct xhci_td *td)
f9c589e1
MN
599{
600 struct device *dev = xhci_to_hcd(xhci)->self.controller;
601 struct xhci_segment *seg = td->bounce_seg;
602 struct urb *urb = td->urb;
603
604 if (!seg || !urb)
605 return;
606
607 if (usb_urb_dir_out(urb)) {
608 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
609 DMA_TO_DEVICE);
610 return;
611 }
612
613 /* for in tranfers we need to copy the data from bounce to sg */
614 sg_pcopy_from_buffer(urb->sg, urb->num_mapped_sgs, seg->bounce_buf,
615 seg->bounce_len, seg->bounce_offs);
616 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
617 DMA_FROM_DEVICE);
618 seg->bounce_len = 0;
619 seg->bounce_offs = 0;
620}
621
ae636747
SS
622/*
623 * When we get a command completion for a Stop Endpoint Command, we need to
624 * unlink any cancelled TDs from the ring. There are two ways to do that:
625 *
626 * 1. If the HW was in the middle of processing the TD that needs to be
627 * cancelled, then we must move the ring's dequeue pointer past the last TRB
628 * in the TD with a Set Dequeue Pointer Command.
629 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
630 * bit cleared) so that the HW will skip over them.
631 */
b8200c94 632static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
be88fe4f 633 union xhci_trb *trb, struct xhci_event_cmd *event)
ae636747 634{
ae636747
SS
635 unsigned int ep_index;
636 struct xhci_ring *ep_ring;
63a0d9ab 637 struct xhci_virt_ep *ep;
ae636747 638 struct list_head *entry;
326b4810 639 struct xhci_td *cur_td = NULL;
ae636747
SS
640 struct xhci_td *last_unlinked_td;
641
c92bcfa7 642 struct xhci_dequeue_state deq_state;
ae636747 643
bc752bde 644 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
9ea1833e 645 if (!xhci->devs[slot_id])
be88fe4f
AX
646 xhci_warn(xhci, "Stop endpoint command "
647 "completion for disabled slot %u\n",
648 slot_id);
649 return;
650 }
651
ae636747 652 memset(&deq_state, 0, sizeof(deq_state));
28ccd296 653 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
63a0d9ab 654 ep = &xhci->devs[slot_id]->eps[ep_index];
ae636747 655
678539cf 656 if (list_empty(&ep->cancelled_td_list)) {
6f5165cf 657 xhci_stop_watchdog_timer_in_irq(xhci, ep);
0714a57c 658 ep->stopped_td = NULL;
e9df17eb 659 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747 660 return;
678539cf 661 }
ae636747
SS
662
663 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
664 * We have the xHCI lock, so nothing can modify this list until we drop
665 * it. We're also in the event handler, so we can't get re-interrupted
666 * if another Stop Endpoint command completes
667 */
63a0d9ab 668 list_for_each(entry, &ep->cancelled_td_list) {
ae636747 669 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
aa50b290
XR
670 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
671 "Removing canceled TD starting at 0x%llx (dma).",
79688acf
SS
672 (unsigned long long)xhci_trb_virt_to_dma(
673 cur_td->start_seg, cur_td->first_trb));
e9df17eb
SS
674 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
675 if (!ep_ring) {
676 /* This shouldn't happen unless a driver is mucking
677 * with the stream ID after submission. This will
678 * leave the TD on the hardware ring, and the hardware
679 * will try to execute it, and may access a buffer
680 * that has already been freed. In the best case, the
681 * hardware will execute it, and the event handler will
682 * ignore the completion event for that TD, since it was
683 * removed from the td_list for that endpoint. In
684 * short, don't muck with the stream ID after
685 * submission.
686 */
687 xhci_warn(xhci, "WARN Cancelled URB %p "
688 "has invalid stream ID %u.\n",
689 cur_td->urb,
690 cur_td->urb->stream_id);
691 goto remove_finished_td;
692 }
ae636747
SS
693 /*
694 * If we stopped on the TD we need to cancel, then we have to
695 * move the xHC endpoint ring dequeue pointer past this TD.
696 */
63a0d9ab 697 if (cur_td == ep->stopped_td)
e9df17eb
SS
698 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
699 cur_td->urb->stream_id,
700 cur_td, &deq_state);
ae636747 701 else
522989a2 702 td_to_noop(xhci, ep_ring, cur_td, false);
e9df17eb 703remove_finished_td:
ae636747
SS
704 /*
705 * The event handler won't see a completion for this TD anymore,
706 * so remove it from the endpoint ring's TD list. Keep it in
707 * the cancelled TD list for URB completion later.
708 */
585df1d9 709 list_del_init(&cur_td->td_list);
ae636747
SS
710 }
711 last_unlinked_td = cur_td;
6f5165cf 712 xhci_stop_watchdog_timer_in_irq(xhci, ep);
ae636747
SS
713
714 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
715 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
1e3452e3
HG
716 xhci_queue_new_dequeue_state(xhci, slot_id, ep_index,
717 ep->stopped_td->urb->stream_id, &deq_state);
ac9d8fe7 718 xhci_ring_cmd_db(xhci);
ae636747 719 } else {
e9df17eb
SS
720 /* Otherwise ring the doorbell(s) to restart queued transfers */
721 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747 722 }
526867c3 723
d97b4f8d 724 ep->stopped_td = NULL;
ae636747
SS
725
726 /*
727 * Drop the lock and complete the URBs in the cancelled TD list.
728 * New TDs to be cancelled might be added to the end of the list before
729 * we can complete all the URBs for the TDs we already unlinked.
730 * So stop when we've completed the URB for the last TD we unlinked.
731 */
732 do {
63a0d9ab 733 cur_td = list_entry(ep->cancelled_td_list.next,
ae636747 734 struct xhci_td, cancelled_td_list);
585df1d9 735 list_del_init(&cur_td->cancelled_td_list);
ae636747
SS
736
737 /* Clean up the cancelled URB */
ae636747
SS
738 /* Doesn't matter what we pass for status, since the core will
739 * just overwrite it (because the URB has been unlinked).
740 */
f76a28a6 741 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
f9c589e1
MN
742 if (ep_ring && cur_td->bounce_seg)
743 xhci_unmap_td_bounce_buffer(xhci, ep_ring, cur_td);
2a72126d
MN
744 inc_td_cnt(cur_td->urb);
745 if (last_td_in_urb(cur_td))
746 xhci_giveback_urb_in_irq(xhci, cur_td, 0);
ae636747 747
6f5165cf
SS
748 /* Stop processing the cancelled list if the watchdog timer is
749 * running.
750 */
751 if (xhci->xhc_state & XHCI_STATE_DYING)
752 return;
ae636747
SS
753 } while (cur_td != last_unlinked_td);
754
755 /* Return to the event handler with xhci->lock re-acquired */
756}
757
50e8725e
SS
758static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
759{
760 struct xhci_td *cur_td;
761
762 while (!list_empty(&ring->td_list)) {
763 cur_td = list_first_entry(&ring->td_list,
764 struct xhci_td, td_list);
765 list_del_init(&cur_td->td_list);
766 if (!list_empty(&cur_td->cancelled_td_list))
767 list_del_init(&cur_td->cancelled_td_list);
f9c589e1
MN
768
769 if (cur_td->bounce_seg)
770 xhci_unmap_td_bounce_buffer(xhci, ring, cur_td);
2a72126d
MN
771
772 inc_td_cnt(cur_td->urb);
773 if (last_td_in_urb(cur_td))
774 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
50e8725e
SS
775 }
776}
777
778static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
779 int slot_id, int ep_index)
780{
781 struct xhci_td *cur_td;
782 struct xhci_virt_ep *ep;
783 struct xhci_ring *ring;
784
785 ep = &xhci->devs[slot_id]->eps[ep_index];
21d0e51b
SS
786 if ((ep->ep_state & EP_HAS_STREAMS) ||
787 (ep->ep_state & EP_GETTING_NO_STREAMS)) {
788 int stream_id;
789
790 for (stream_id = 0; stream_id < ep->stream_info->num_streams;
791 stream_id++) {
792 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
793 "Killing URBs for slot ID %u, ep index %u, stream %u",
794 slot_id, ep_index, stream_id + 1);
795 xhci_kill_ring_urbs(xhci,
796 ep->stream_info->stream_rings[stream_id]);
797 }
798 } else {
799 ring = ep->ring;
800 if (!ring)
801 return;
802 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
803 "Killing URBs for slot ID %u, ep index %u",
804 slot_id, ep_index);
805 xhci_kill_ring_urbs(xhci, ring);
806 }
50e8725e
SS
807 while (!list_empty(&ep->cancelled_td_list)) {
808 cur_td = list_first_entry(&ep->cancelled_td_list,
809 struct xhci_td, cancelled_td_list);
810 list_del_init(&cur_td->cancelled_td_list);
2a72126d
MN
811
812 inc_td_cnt(cur_td->urb);
813 if (last_td_in_urb(cur_td))
814 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
50e8725e
SS
815 }
816}
817
6f5165cf
SS
818/* Watchdog timer function for when a stop endpoint command fails to complete.
819 * In this case, we assume the host controller is broken or dying or dead. The
820 * host may still be completing some other events, so we have to be careful to
821 * let the event ring handler and the URB dequeueing/enqueueing functions know
822 * through xhci->state.
823 *
824 * The timer may also fire if the host takes a very long time to respond to the
825 * command, and the stop endpoint command completion handler cannot delete the
826 * timer before the timer function is called. Another endpoint cancellation may
827 * sneak in before the timer function can grab the lock, and that may queue
828 * another stop endpoint command and add the timer back. So we cannot use a
829 * simple flag to say whether there is a pending stop endpoint command for a
830 * particular endpoint.
831 *
832 * Instead we use a combination of that flag and a counter for the number of
833 * pending stop endpoint commands. If the timer is the tail end of the last
834 * stop endpoint command, and the endpoint's command is still pending, we assume
835 * the host is dying.
836 */
837void xhci_stop_endpoint_command_watchdog(unsigned long arg)
838{
839 struct xhci_hcd *xhci;
840 struct xhci_virt_ep *ep;
6f5165cf 841 int ret, i, j;
f43d6231 842 unsigned long flags;
6f5165cf
SS
843
844 ep = (struct xhci_virt_ep *) arg;
845 xhci = ep->xhci;
846
f43d6231 847 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
848
849 ep->stop_cmds_pending--;
bcf42aa6
MN
850 if (xhci->xhc_state & XHCI_STATE_REMOVING) {
851 spin_unlock_irqrestore(&xhci->lock, flags);
852 return;
853 }
6f5165cf 854 if (xhci->xhc_state & XHCI_STATE_DYING) {
aa50b290
XR
855 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
856 "Stop EP timer ran, but another timer marked "
857 "xHCI as DYING, exiting.");
f43d6231 858 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
859 return;
860 }
861 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
aa50b290
XR
862 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
863 "Stop EP timer ran, but no command pending, "
864 "exiting.");
f43d6231 865 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
866 return;
867 }
868
869 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
870 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
871 /* Oops, HC is dead or dying or at least not responding to the stop
872 * endpoint command.
873 */
874 xhci->xhc_state |= XHCI_STATE_DYING;
875 /* Disable interrupts from the host controller and start halting it */
876 xhci_quiesce(xhci);
f43d6231 877 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
878
879 ret = xhci_halt(xhci);
880
f43d6231 881 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
882 if (ret < 0) {
883 /* This is bad; the host is not responding to commands and it's
884 * not allowing itself to be halted. At least interrupts are
ac04e6ff 885 * disabled. If we call usb_hc_died(), it will attempt to
6f5165cf
SS
886 * disconnect all device drivers under this host. Those
887 * disconnect() methods will wait for all URBs to be unlinked,
888 * so we must complete them.
889 */
890 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
891 xhci_warn(xhci, "Completing active URBs anyway.\n");
892 /* We could turn all TDs on the rings to no-ops. This won't
893 * help if the host has cached part of the ring, and is slow if
894 * we want to preserve the cycle bit. Skip it and hope the host
895 * doesn't touch the memory.
896 */
897 }
898 for (i = 0; i < MAX_HC_SLOTS; i++) {
899 if (!xhci->devs[i])
900 continue;
50e8725e
SS
901 for (j = 0; j < 31; j++)
902 xhci_kill_endpoint_urbs(xhci, i, j);
6f5165cf 903 }
f43d6231 904 spin_unlock_irqrestore(&xhci->lock, flags);
aa50b290
XR
905 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
906 "Calling usb_hc_died()");
bcf42aa6 907 usb_hc_died(xhci_to_hcd(xhci));
aa50b290
XR
908 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
909 "xHCI host controller is dead.");
6f5165cf
SS
910}
911
b008df60
AX
912
913static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
914 struct xhci_virt_device *dev,
915 struct xhci_ring *ep_ring,
916 unsigned int ep_index)
917{
918 union xhci_trb *dequeue_temp;
919 int num_trbs_free_temp;
920 bool revert = false;
921
922 num_trbs_free_temp = ep_ring->num_trbs_free;
923 dequeue_temp = ep_ring->dequeue;
924
0d9f78a9
SS
925 /* If we get two back-to-back stalls, and the first stalled transfer
926 * ends just before a link TRB, the dequeue pointer will be left on
927 * the link TRB by the code in the while loop. So we have to update
928 * the dequeue pointer one segment further, or we'll jump off
929 * the segment into la-la-land.
930 */
2d98ef40 931 if (trb_is_link(ep_ring->dequeue)) {
0d9f78a9
SS
932 ep_ring->deq_seg = ep_ring->deq_seg->next;
933 ep_ring->dequeue = ep_ring->deq_seg->trbs;
934 }
935
b008df60
AX
936 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
937 /* We have more usable TRBs */
938 ep_ring->num_trbs_free++;
939 ep_ring->dequeue++;
2d98ef40 940 if (trb_is_link(ep_ring->dequeue)) {
b008df60
AX
941 if (ep_ring->dequeue ==
942 dev->eps[ep_index].queued_deq_ptr)
943 break;
944 ep_ring->deq_seg = ep_ring->deq_seg->next;
945 ep_ring->dequeue = ep_ring->deq_seg->trbs;
946 }
947 if (ep_ring->dequeue == dequeue_temp) {
948 revert = true;
949 break;
950 }
951 }
952
953 if (revert) {
954 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
955 ep_ring->num_trbs_free = num_trbs_free_temp;
956 }
957}
958
ae636747
SS
959/*
960 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
961 * we need to clear the set deq pending flag in the endpoint ring state, so that
962 * the TD queueing code can ring the doorbell again. We also need to ring the
963 * endpoint doorbell to restart the ring, but only if there aren't more
964 * cancellations pending.
965 */
b8200c94 966static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
c69a0597 967 union xhci_trb *trb, u32 cmd_comp_code)
ae636747 968{
ae636747 969 unsigned int ep_index;
e9df17eb 970 unsigned int stream_id;
ae636747
SS
971 struct xhci_ring *ep_ring;
972 struct xhci_virt_device *dev;
9aad95e2 973 struct xhci_virt_ep *ep;
d115b048
JY
974 struct xhci_ep_ctx *ep_ctx;
975 struct xhci_slot_ctx *slot_ctx;
ae636747 976
28ccd296
ME
977 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
978 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
ae636747 979 dev = xhci->devs[slot_id];
9aad95e2 980 ep = &dev->eps[ep_index];
e9df17eb
SS
981
982 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
983 if (!ep_ring) {
e587b8b2 984 xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
e9df17eb
SS
985 stream_id);
986 /* XXX: Harmless??? */
0d4976ec 987 goto cleanup;
e9df17eb
SS
988 }
989
d115b048
JY
990 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
991 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
ae636747 992
c69a0597 993 if (cmd_comp_code != COMP_SUCCESS) {
ae636747
SS
994 unsigned int ep_state;
995 unsigned int slot_state;
996
c69a0597 997 switch (cmd_comp_code) {
ae636747 998 case COMP_TRB_ERR:
e587b8b2 999 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
ae636747
SS
1000 break;
1001 case COMP_CTX_STATE:
e587b8b2 1002 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
28ccd296 1003 ep_state = le32_to_cpu(ep_ctx->ep_info);
ae636747 1004 ep_state &= EP_STATE_MASK;
28ccd296 1005 slot_state = le32_to_cpu(slot_ctx->dev_state);
ae636747 1006 slot_state = GET_SLOT_STATE(slot_state);
aa50b290
XR
1007 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1008 "Slot state = %u, EP state = %u",
ae636747
SS
1009 slot_state, ep_state);
1010 break;
1011 case COMP_EBADSLT:
e587b8b2
ON
1012 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
1013 slot_id);
ae636747
SS
1014 break;
1015 default:
e587b8b2
ON
1016 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
1017 cmd_comp_code);
ae636747
SS
1018 break;
1019 }
1020 /* OK what do we do now? The endpoint state is hosed, and we
1021 * should never get to this point if the synchronization between
1022 * queueing, and endpoint state are correct. This might happen
1023 * if the device gets disconnected after we've finished
1024 * cancelling URBs, which might not be an error...
1025 */
1026 } else {
9aad95e2
HG
1027 u64 deq;
1028 /* 4.6.10 deq ptr is written to the stream ctx for streams */
1029 if (ep->ep_state & EP_HAS_STREAMS) {
1030 struct xhci_stream_ctx *ctx =
1031 &ep->stream_info->stream_ctx_array[stream_id];
1032 deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1033 } else {
1034 deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1035 }
aa50b290 1036 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
9aad95e2
HG
1037 "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1038 if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1039 ep->queued_deq_ptr) == deq) {
bf161e85
SS
1040 /* Update the ring's dequeue segment and dequeue pointer
1041 * to reflect the new position.
1042 */
b008df60
AX
1043 update_ring_for_set_deq_completion(xhci, dev,
1044 ep_ring, ep_index);
bf161e85 1045 } else {
e587b8b2 1046 xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
bf161e85 1047 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
9aad95e2 1048 ep->queued_deq_seg, ep->queued_deq_ptr);
bf161e85 1049 }
ae636747
SS
1050 }
1051
0d4976ec 1052cleanup:
63a0d9ab 1053 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
bf161e85
SS
1054 dev->eps[ep_index].queued_deq_seg = NULL;
1055 dev->eps[ep_index].queued_deq_ptr = NULL;
e9df17eb
SS
1056 /* Restart any rings with pending URBs */
1057 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747
SS
1058}
1059
b8200c94 1060static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
c69a0597 1061 union xhci_trb *trb, u32 cmd_comp_code)
a1587d97 1062{
a1587d97
SS
1063 unsigned int ep_index;
1064
28ccd296 1065 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
a1587d97
SS
1066 /* This command will only fail if the endpoint wasn't halted,
1067 * but we don't care.
1068 */
a0254324 1069 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
c69a0597 1070 "Ignoring reset ep completion code of %u", cmd_comp_code);
a1587d97 1071
ac9d8fe7
SS
1072 /* HW with the reset endpoint quirk needs to have a configure endpoint
1073 * command complete before the endpoint can be used. Queue that here
1074 * because the HW can't handle two commands being queued in a row.
1075 */
1076 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
ddba5cd0
MN
1077 struct xhci_command *command;
1078 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
a0ee619f
HG
1079 if (!command) {
1080 xhci_warn(xhci, "WARN Cannot submit cfg ep: ENOMEM\n");
1081 return;
1082 }
4bdfe4c3
XR
1083 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1084 "Queueing configure endpoint command");
ddba5cd0 1085 xhci_queue_configure_endpoint(xhci, command,
913a8a34
SS
1086 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1087 false);
ac9d8fe7
SS
1088 xhci_ring_cmd_db(xhci);
1089 } else {
c3492dbf 1090 /* Clear our internal halted state */
63a0d9ab 1091 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
ac9d8fe7 1092 }
a1587d97 1093}
ae636747 1094
b244b431
XR
1095static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1096 u32 cmd_comp_code)
1097{
1098 if (cmd_comp_code == COMP_SUCCESS)
1099 xhci->slot_id = slot_id;
1100 else
1101 xhci->slot_id = 0;
b244b431
XR
1102}
1103
6c02dd14
XR
1104static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1105{
1106 struct xhci_virt_device *virt_dev;
1107
1108 virt_dev = xhci->devs[slot_id];
1109 if (!virt_dev)
1110 return;
1111 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1112 /* Delete default control endpoint resources */
1113 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1114 xhci_free_virt_device(xhci, slot_id);
1115}
1116
6ed46d33
XR
1117static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1118 struct xhci_event_cmd *event, u32 cmd_comp_code)
1119{
1120 struct xhci_virt_device *virt_dev;
1121 struct xhci_input_control_ctx *ctrl_ctx;
1122 unsigned int ep_index;
1123 unsigned int ep_state;
1124 u32 add_flags, drop_flags;
1125
6ed46d33
XR
1126 /*
1127 * Configure endpoint commands can come from the USB core
1128 * configuration or alt setting changes, or because the HW
1129 * needed an extra configure endpoint command after a reset
1130 * endpoint command or streams were being configured.
1131 * If the command was for a halted endpoint, the xHCI driver
1132 * is not waiting on the configure endpoint command.
1133 */
9ea1833e 1134 virt_dev = xhci->devs[slot_id];
4daf9df5 1135 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
6ed46d33
XR
1136 if (!ctrl_ctx) {
1137 xhci_warn(xhci, "Could not get input context, bad type.\n");
1138 return;
1139 }
1140
1141 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1142 drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1143 /* Input ctx add_flags are the endpoint index plus one */
1144 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1145
1146 /* A usb_set_interface() call directly after clearing a halted
1147 * condition may race on this quirky hardware. Not worth
1148 * worrying about, since this is prototype hardware. Not sure
1149 * if this will work for streams, but streams support was
1150 * untested on this prototype.
1151 */
1152 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1153 ep_index != (unsigned int) -1 &&
1154 add_flags - SLOT_FLAG == drop_flags) {
1155 ep_state = virt_dev->eps[ep_index].ep_state;
1156 if (!(ep_state & EP_HALTED))
ddba5cd0 1157 return;
6ed46d33
XR
1158 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1159 "Completed config ep cmd - "
1160 "last ep index = %d, state = %d",
1161 ep_index, ep_state);
1162 /* Clear internal halted state and restart ring(s) */
1163 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1164 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1165 return;
1166 }
6ed46d33
XR
1167 return;
1168}
1169
f681321b
XR
1170static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1171 struct xhci_event_cmd *event)
1172{
f681321b 1173 xhci_dbg(xhci, "Completed reset device command.\n");
9ea1833e 1174 if (!xhci->devs[slot_id])
f681321b
XR
1175 xhci_warn(xhci, "Reset device command completion "
1176 "for disabled slot %u\n", slot_id);
1177}
1178
2c070821
XR
1179static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1180 struct xhci_event_cmd *event)
1181{
1182 if (!(xhci->quirks & XHCI_NEC_HOST)) {
f4c8f03c 1183 xhci_warn(xhci, "WARN NEC_GET_FW command on non-NEC host\n");
2c070821
XR
1184 return;
1185 }
1186 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1187 "NEC firmware version %2x.%02x",
1188 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1189 NEC_FW_MINOR(le32_to_cpu(event->status)));
1190}
1191
9ea1833e 1192static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
c9aa1a2d
MN
1193{
1194 list_del(&cmd->cmd_list);
9ea1833e
MN
1195
1196 if (cmd->completion) {
1197 cmd->status = status;
1198 complete(cmd->completion);
1199 } else {
c9aa1a2d 1200 kfree(cmd);
9ea1833e 1201 }
c9aa1a2d
MN
1202}
1203
1204void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
1205{
1206 struct xhci_command *cur_cmd, *tmp_cmd;
1207 list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
9ea1833e 1208 xhci_complete_del_and_free_cmd(cur_cmd, COMP_CMD_ABORT);
c9aa1a2d
MN
1209}
1210
c311e391
MN
1211/*
1212 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
1213 * If there are other commands waiting then restart the ring and kick the timer.
1214 * This must be called with command ring stopped and xhci->lock held.
1215 */
1216static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
1217 struct xhci_command *cur_cmd)
1218{
1219 struct xhci_command *i_cmd, *tmp_cmd;
1220 u32 cycle_state;
1221
1222 /* Turn all aborted commands in list to no-ops, then restart */
1223 list_for_each_entry_safe(i_cmd, tmp_cmd, &xhci->cmd_list,
1224 cmd_list) {
1225
1226 if (i_cmd->status != COMP_CMD_ABORT)
1227 continue;
1228
1229 i_cmd->status = COMP_CMD_STOP;
1230
1231 xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
1232 i_cmd->command_trb);
1233 /* get cycle state from the original cmd trb */
1234 cycle_state = le32_to_cpu(
1235 i_cmd->command_trb->generic.field[3]) & TRB_CYCLE;
1236 /* modify the command trb to no-op command */
1237 i_cmd->command_trb->generic.field[0] = 0;
1238 i_cmd->command_trb->generic.field[1] = 0;
1239 i_cmd->command_trb->generic.field[2] = 0;
1240 i_cmd->command_trb->generic.field[3] = cpu_to_le32(
1241 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
1242
1243 /*
1244 * caller waiting for completion is called when command
1245 * completion event is received for these no-op commands
1246 */
1247 }
1248
1249 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
1250
1251 /* ring command ring doorbell to restart the command ring */
1252 if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
1253 !(xhci->xhc_state & XHCI_STATE_DYING)) {
1254 xhci->current_cmd = cur_cmd;
1255 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
1256 xhci_ring_cmd_db(xhci);
1257 }
1258 return;
1259}
1260
1261
1262void xhci_handle_command_timeout(unsigned long data)
1263{
1264 struct xhci_hcd *xhci;
1265 int ret;
1266 unsigned long flags;
1267 u64 hw_ring_state;
3425aa03 1268 bool second_timeout = false;
c311e391
MN
1269 xhci = (struct xhci_hcd *) data;
1270
1271 /* mark this command to be cancelled */
1272 spin_lock_irqsave(&xhci->lock, flags);
1273 if (xhci->current_cmd) {
3425aa03
MN
1274 if (xhci->current_cmd->status == COMP_CMD_ABORT)
1275 second_timeout = true;
1276 xhci->current_cmd->status = COMP_CMD_ABORT;
c311e391
MN
1277 }
1278
c311e391
MN
1279 /* Make sure command ring is running before aborting it */
1280 hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
1281 if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
1282 (hw_ring_state & CMD_RING_RUNNING)) {
c311e391
MN
1283 spin_unlock_irqrestore(&xhci->lock, flags);
1284 xhci_dbg(xhci, "Command timeout\n");
1285 ret = xhci_abort_cmd_ring(xhci);
1286 if (unlikely(ret == -ESHUTDOWN)) {
1287 xhci_err(xhci, "Abort command ring failed\n");
1288 xhci_cleanup_command_queue(xhci);
1289 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
1290 xhci_dbg(xhci, "xHCI host controller is dead.\n");
1291 }
1292 return;
1293 }
3425aa03
MN
1294
1295 /* command ring failed to restart, or host removed. Bail out */
1296 if (second_timeout || xhci->xhc_state & XHCI_STATE_REMOVING) {
1297 spin_unlock_irqrestore(&xhci->lock, flags);
1298 xhci_dbg(xhci, "command timed out twice, ring start fail?\n");
1299 xhci_cleanup_command_queue(xhci);
1300 return;
1301 }
1302
c311e391
MN
1303 /* command timeout on stopped ring, ring can't be aborted */
1304 xhci_dbg(xhci, "Command timeout on stopped ring\n");
1305 xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
1306 spin_unlock_irqrestore(&xhci->lock, flags);
1307 return;
1308}
1309
7f84eef0
SS
1310static void handle_cmd_completion(struct xhci_hcd *xhci,
1311 struct xhci_event_cmd *event)
1312{
28ccd296 1313 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
7f84eef0
SS
1314 u64 cmd_dma;
1315 dma_addr_t cmd_dequeue_dma;
e7a79a1d 1316 u32 cmd_comp_code;
9124b121 1317 union xhci_trb *cmd_trb;
c9aa1a2d 1318 struct xhci_command *cmd;
b54fc46d 1319 u32 cmd_type;
7f84eef0 1320
28ccd296 1321 cmd_dma = le64_to_cpu(event->cmd_trb);
9124b121 1322 cmd_trb = xhci->cmd_ring->dequeue;
23e3be11 1323 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
9124b121 1324 cmd_trb);
f4c8f03c
LB
1325 /*
1326 * Check whether the completion event is for our internal kept
1327 * command.
1328 */
1329 if (!cmd_dequeue_dma || cmd_dma != (u64)cmd_dequeue_dma) {
1330 xhci_warn(xhci,
1331 "ERROR mismatched command completion event\n");
7f84eef0
SS
1332 return;
1333 }
b63f4053 1334
c9aa1a2d
MN
1335 cmd = list_entry(xhci->cmd_list.next, struct xhci_command, cmd_list);
1336
c311e391
MN
1337 del_timer(&xhci->cmd_timer);
1338
9124b121 1339 trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event);
63a23b9a 1340
e7a79a1d 1341 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
c311e391
MN
1342
1343 /* If CMD ring stopped we own the trbs between enqueue and dequeue */
1344 if (cmd_comp_code == COMP_CMD_STOP) {
1345 xhci_handle_stopped_cmd_ring(xhci, cmd);
1346 return;
1347 }
33be1265
MN
1348
1349 if (cmd->command_trb != xhci->cmd_ring->dequeue) {
1350 xhci_err(xhci,
1351 "Command completion event does not match command\n");
1352 return;
1353 }
1354
c311e391
MN
1355 /*
1356 * Host aborted the command ring, check if the current command was
1357 * supposed to be aborted, otherwise continue normally.
1358 * The command ring is stopped now, but the xHC will issue a Command
1359 * Ring Stopped event which will cause us to restart it.
1360 */
1361 if (cmd_comp_code == COMP_CMD_ABORT) {
1362 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1363 if (cmd->status == COMP_CMD_ABORT)
1364 goto event_handled;
b63f4053
EF
1365 }
1366
b54fc46d
XR
1367 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1368 switch (cmd_type) {
1369 case TRB_ENABLE_SLOT:
e7a79a1d 1370 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd_comp_code);
3ffbba95 1371 break;
b54fc46d 1372 case TRB_DISABLE_SLOT:
6c02dd14 1373 xhci_handle_cmd_disable_slot(xhci, slot_id);
3ffbba95 1374 break;
b54fc46d 1375 case TRB_CONFIG_EP:
9ea1833e
MN
1376 if (!cmd->completion)
1377 xhci_handle_cmd_config_ep(xhci, slot_id, event,
1378 cmd_comp_code);
f94e0186 1379 break;
b54fc46d 1380 case TRB_EVAL_CONTEXT:
2d3f1fac 1381 break;
b54fc46d 1382 case TRB_ADDR_DEV:
3ffbba95 1383 break;
b54fc46d 1384 case TRB_STOP_RING:
b8200c94
XR
1385 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1386 le32_to_cpu(cmd_trb->generic.field[3])));
1387 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
ae636747 1388 break;
b54fc46d 1389 case TRB_SET_DEQ:
b8200c94
XR
1390 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1391 le32_to_cpu(cmd_trb->generic.field[3])));
c69a0597 1392 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
ae636747 1393 break;
b54fc46d 1394 case TRB_CMD_NOOP:
c311e391
MN
1395 /* Is this an aborted command turned to NO-OP? */
1396 if (cmd->status == COMP_CMD_STOP)
1397 cmd_comp_code = COMP_CMD_STOP;
7f84eef0 1398 break;
b54fc46d 1399 case TRB_RESET_EP:
b8200c94
XR
1400 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1401 le32_to_cpu(cmd_trb->generic.field[3])));
c69a0597 1402 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
a1587d97 1403 break;
b54fc46d 1404 case TRB_RESET_DEV:
6fcfb0d6
MN
1405 /* SLOT_ID field in reset device cmd completion event TRB is 0.
1406 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
1407 */
1408 slot_id = TRB_TO_SLOT_ID(
1409 le32_to_cpu(cmd_trb->generic.field[3]));
f681321b 1410 xhci_handle_cmd_reset_dev(xhci, slot_id, event);
2a8f82c4 1411 break;
b54fc46d 1412 case TRB_NEC_GET_FW:
2c070821 1413 xhci_handle_cmd_nec_get_fw(xhci, event);
0238634d 1414 break;
7f84eef0
SS
1415 default:
1416 /* Skip over unknown commands on the event ring */
f4c8f03c 1417 xhci_info(xhci, "INFO unknown command type %d\n", cmd_type);
7f84eef0
SS
1418 break;
1419 }
c9aa1a2d 1420
c311e391
MN
1421 /* restart timer if this wasn't the last command */
1422 if (cmd->cmd_list.next != &xhci->cmd_list) {
1423 xhci->current_cmd = list_entry(cmd->cmd_list.next,
1424 struct xhci_command, cmd_list);
1425 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
1426 }
1427
1428event_handled:
9ea1833e 1429 xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
c9aa1a2d 1430
3b72fca0 1431 inc_deq(xhci, xhci->cmd_ring);
7f84eef0
SS
1432}
1433
0238634d
SS
1434static void handle_vendor_event(struct xhci_hcd *xhci,
1435 union xhci_trb *event)
1436{
1437 u32 trb_type;
1438
28ccd296 1439 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
0238634d
SS
1440 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1441 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1442 handle_cmd_completion(xhci, &event->event_cmd);
1443}
1444
f6ff0ac8
SS
1445/* @port_id: the one-based port ID from the hardware (indexed from array of all
1446 * port registers -- USB 3.0 and USB 2.0).
1447 *
1448 * Returns a zero-based port number, which is suitable for indexing into each of
1449 * the split roothubs' port arrays and bus state arrays.
d0cd5d48 1450 * Add one to it in order to call xhci_find_slot_id_by_port.
f6ff0ac8
SS
1451 */
1452static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1453 struct xhci_hcd *xhci, u32 port_id)
1454{
1455 unsigned int i;
1456 unsigned int num_similar_speed_ports = 0;
1457
1458 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1459 * and usb2_ports are 0-based indexes. Count the number of similar
1460 * speed ports, up to 1 port before this port.
1461 */
1462 for (i = 0; i < (port_id - 1); i++) {
1463 u8 port_speed = xhci->port_array[i];
1464
1465 /*
1466 * Skip ports that don't have known speeds, or have duplicate
1467 * Extended Capabilities port speed entries.
1468 */
22e04870 1469 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
f6ff0ac8
SS
1470 continue;
1471
1472 /*
1473 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1474 * 1.1 ports are under the USB 2.0 hub. If the port speed
1475 * matches the device speed, it's a similar speed port.
1476 */
b50107bb 1477 if ((port_speed == 0x03) == (hcd->speed >= HCD_USB3))
f6ff0ac8
SS
1478 num_similar_speed_ports++;
1479 }
1480 return num_similar_speed_ports;
1481}
1482
623bef9e
SS
1483static void handle_device_notification(struct xhci_hcd *xhci,
1484 union xhci_trb *event)
1485{
1486 u32 slot_id;
4ee823b8 1487 struct usb_device *udev;
623bef9e 1488
7e76ad43 1489 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
4ee823b8 1490 if (!xhci->devs[slot_id]) {
623bef9e
SS
1491 xhci_warn(xhci, "Device Notification event for "
1492 "unused slot %u\n", slot_id);
4ee823b8
SS
1493 return;
1494 }
1495
1496 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1497 slot_id);
1498 udev = xhci->devs[slot_id]->udev;
1499 if (udev && udev->parent)
1500 usb_wakeup_notification(udev->parent, udev->portnum);
623bef9e
SS
1501}
1502
0f2a7930
SS
1503static void handle_port_status(struct xhci_hcd *xhci,
1504 union xhci_trb *event)
1505{
f6ff0ac8 1506 struct usb_hcd *hcd;
0f2a7930 1507 u32 port_id;
56192531 1508 u32 temp, temp1;
518e848e 1509 int max_ports;
56192531 1510 int slot_id;
5308a91b 1511 unsigned int faked_port_index;
f6ff0ac8 1512 u8 major_revision;
20b67cf5 1513 struct xhci_bus_state *bus_state;
28ccd296 1514 __le32 __iomem **port_array;
386139d7 1515 bool bogus_port_status = false;
0f2a7930
SS
1516
1517 /* Port status change events always have a successful completion code */
f4c8f03c
LB
1518 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS)
1519 xhci_warn(xhci,
1520 "WARN: xHC returned failed port status event\n");
1521
28ccd296 1522 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
0f2a7930
SS
1523 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1524
518e848e
SS
1525 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1526 if ((port_id <= 0) || (port_id > max_ports)) {
56192531 1527 xhci_warn(xhci, "Invalid port id %d\n", port_id);
09ce0c0c
PC
1528 inc_deq(xhci, xhci->event_ring);
1529 return;
56192531
AX
1530 }
1531
f6ff0ac8
SS
1532 /* Figure out which usb_hcd this port is attached to:
1533 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1534 */
1535 major_revision = xhci->port_array[port_id - 1];
09ce0c0c
PC
1536
1537 /* Find the right roothub. */
1538 hcd = xhci_to_hcd(xhci);
b50107bb 1539 if ((major_revision == 0x03) != (hcd->speed >= HCD_USB3))
09ce0c0c
PC
1540 hcd = xhci->shared_hcd;
1541
f6ff0ac8
SS
1542 if (major_revision == 0) {
1543 xhci_warn(xhci, "Event for port %u not in "
1544 "Extended Capabilities, ignoring.\n",
1545 port_id);
386139d7 1546 bogus_port_status = true;
f6ff0ac8 1547 goto cleanup;
5308a91b 1548 }
22e04870 1549 if (major_revision == DUPLICATE_ENTRY) {
f6ff0ac8
SS
1550 xhci_warn(xhci, "Event for port %u duplicated in"
1551 "Extended Capabilities, ignoring.\n",
1552 port_id);
386139d7 1553 bogus_port_status = true;
f6ff0ac8
SS
1554 goto cleanup;
1555 }
1556
1557 /*
1558 * Hardware port IDs reported by a Port Status Change Event include USB
1559 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1560 * resume event, but we first need to translate the hardware port ID
1561 * into the index into the ports on the correct split roothub, and the
1562 * correct bus_state structure.
1563 */
f6ff0ac8 1564 bus_state = &xhci->bus_state[hcd_index(hcd)];
b50107bb 1565 if (hcd->speed >= HCD_USB3)
f6ff0ac8
SS
1566 port_array = xhci->usb3_ports;
1567 else
1568 port_array = xhci->usb2_ports;
1569 /* Find the faked port hub number */
1570 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1571 port_id);
5308a91b 1572
b0ba9720 1573 temp = readl(port_array[faked_port_index]);
7111ebc9 1574 if (hcd->state == HC_STATE_SUSPENDED) {
56192531
AX
1575 xhci_dbg(xhci, "resume root hub\n");
1576 usb_hcd_resume_root_hub(hcd);
1577 }
1578
b50107bb 1579 if (hcd->speed >= HCD_USB3 && (temp & PORT_PLS_MASK) == XDEV_INACTIVE)
fac4271d
ZJC
1580 bus_state->port_remote_wakeup &= ~(1 << faked_port_index);
1581
56192531
AX
1582 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1583 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1584
b0ba9720 1585 temp1 = readl(&xhci->op_regs->command);
56192531
AX
1586 if (!(temp1 & CMD_RUN)) {
1587 xhci_warn(xhci, "xHC is not running.\n");
1588 goto cleanup;
1589 }
1590
2338b9e4 1591 if (DEV_SUPERSPEED_ANY(temp)) {
d93814cf 1592 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
4ee823b8
SS
1593 /* Set a flag to say the port signaled remote wakeup,
1594 * so we can tell the difference between the end of
1595 * device and host initiated resume.
1596 */
1597 bus_state->port_remote_wakeup |= 1 << faked_port_index;
d93814cf
SS
1598 xhci_test_and_clear_bit(xhci, port_array,
1599 faked_port_index, PORT_PLC);
c9682dff
AX
1600 xhci_set_link_state(xhci, port_array, faked_port_index,
1601 XDEV_U0);
d93814cf
SS
1602 /* Need to wait until the next link state change
1603 * indicates the device is actually in U0.
1604 */
1605 bogus_port_status = true;
1606 goto cleanup;
f69115fd
MN
1607 } else if (!test_bit(faked_port_index,
1608 &bus_state->resuming_ports)) {
56192531 1609 xhci_dbg(xhci, "resume HS port %d\n", port_id);
f6ff0ac8 1610 bus_state->resume_done[faked_port_index] = jiffies +
b9e45188 1611 msecs_to_jiffies(USB_RESUME_TIMEOUT);
f370b996 1612 set_bit(faked_port_index, &bus_state->resuming_ports);
56192531 1613 mod_timer(&hcd->rh_timer,
f6ff0ac8 1614 bus_state->resume_done[faked_port_index]);
56192531
AX
1615 /* Do the rest in GetPortStatus */
1616 }
1617 }
d93814cf
SS
1618
1619 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
2338b9e4 1620 DEV_SUPERSPEED_ANY(temp)) {
d93814cf 1621 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
4ee823b8
SS
1622 /* We've just brought the device into U0 through either the
1623 * Resume state after a device remote wakeup, or through the
1624 * U3Exit state after a host-initiated resume. If it's a device
1625 * initiated remote wake, don't pass up the link state change,
1626 * so the roothub behavior is consistent with external
1627 * USB 3.0 hub behavior.
1628 */
d93814cf
SS
1629 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1630 faked_port_index + 1);
1631 if (slot_id && xhci->devs[slot_id])
1632 xhci_ring_device(xhci, slot_id);
ba7b5c22 1633 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
4ee823b8
SS
1634 bus_state->port_remote_wakeup &=
1635 ~(1 << faked_port_index);
1636 xhci_test_and_clear_bit(xhci, port_array,
1637 faked_port_index, PORT_PLC);
1638 usb_wakeup_notification(hcd->self.root_hub,
1639 faked_port_index + 1);
1640 bogus_port_status = true;
1641 goto cleanup;
1642 }
d93814cf 1643 }
56192531 1644
8b3d4570
SS
1645 /*
1646 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1647 * RExit to a disconnect state). If so, let the the driver know it's
1648 * out of the RExit state.
1649 */
2338b9e4 1650 if (!DEV_SUPERSPEED_ANY(temp) &&
8b3d4570
SS
1651 test_and_clear_bit(faked_port_index,
1652 &bus_state->rexit_ports)) {
1653 complete(&bus_state->rexit_done[faked_port_index]);
1654 bogus_port_status = true;
1655 goto cleanup;
1656 }
1657
b50107bb 1658 if (hcd->speed < HCD_USB3)
6fd45621
AX
1659 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1660 PORT_PLC);
1661
56192531 1662cleanup:
0f2a7930 1663 /* Update event ring dequeue pointer before dropping the lock */
3b72fca0 1664 inc_deq(xhci, xhci->event_ring);
0f2a7930 1665
386139d7
SS
1666 /* Don't make the USB core poll the roothub if we got a bad port status
1667 * change event. Besides, at that point we can't tell which roothub
1668 * (USB 2.0 or USB 3.0) to kick.
1669 */
1670 if (bogus_port_status)
1671 return;
1672
c52804a4
SS
1673 /*
1674 * xHCI port-status-change events occur when the "or" of all the
1675 * status-change bits in the portsc register changes from 0 to 1.
1676 * New status changes won't cause an event if any other change
1677 * bits are still set. When an event occurs, switch over to
1678 * polling to avoid losing status changes.
1679 */
1680 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1681 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
0f2a7930
SS
1682 spin_unlock(&xhci->lock);
1683 /* Pass this up to the core */
f6ff0ac8 1684 usb_hcd_poll_rh_status(hcd);
0f2a7930
SS
1685 spin_lock(&xhci->lock);
1686}
1687
d0e96f5a
SS
1688/*
1689 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1690 * at end_trb, which may be in another segment. If the suspect DMA address is a
1691 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1692 * returns 0.
1693 */
cffb9be8
HG
1694struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
1695 struct xhci_segment *start_seg,
d0e96f5a
SS
1696 union xhci_trb *start_trb,
1697 union xhci_trb *end_trb,
cffb9be8
HG
1698 dma_addr_t suspect_dma,
1699 bool debug)
d0e96f5a
SS
1700{
1701 dma_addr_t start_dma;
1702 dma_addr_t end_seg_dma;
1703 dma_addr_t end_trb_dma;
1704 struct xhci_segment *cur_seg;
1705
23e3be11 1706 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
d0e96f5a
SS
1707 cur_seg = start_seg;
1708
1709 do {
2fa88daa 1710 if (start_dma == 0)
326b4810 1711 return NULL;
ae636747 1712 /* We may get an event for a Link TRB in the middle of a TD */
23e3be11 1713 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
2fa88daa 1714 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
d0e96f5a 1715 /* If the end TRB isn't in this segment, this is set to 0 */
23e3be11 1716 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
d0e96f5a 1717
cffb9be8
HG
1718 if (debug)
1719 xhci_warn(xhci,
1720 "Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n",
1721 (unsigned long long)suspect_dma,
1722 (unsigned long long)start_dma,
1723 (unsigned long long)end_trb_dma,
1724 (unsigned long long)cur_seg->dma,
1725 (unsigned long long)end_seg_dma);
1726
d0e96f5a
SS
1727 if (end_trb_dma > 0) {
1728 /* The end TRB is in this segment, so suspect should be here */
1729 if (start_dma <= end_trb_dma) {
1730 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1731 return cur_seg;
1732 } else {
1733 /* Case for one segment with
1734 * a TD wrapped around to the top
1735 */
1736 if ((suspect_dma >= start_dma &&
1737 suspect_dma <= end_seg_dma) ||
1738 (suspect_dma >= cur_seg->dma &&
1739 suspect_dma <= end_trb_dma))
1740 return cur_seg;
1741 }
326b4810 1742 return NULL;
d0e96f5a
SS
1743 } else {
1744 /* Might still be somewhere in this segment */
1745 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1746 return cur_seg;
1747 }
1748 cur_seg = cur_seg->next;
23e3be11 1749 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
2fa88daa 1750 } while (cur_seg != start_seg);
d0e96f5a 1751
326b4810 1752 return NULL;
d0e96f5a
SS
1753}
1754
bcef3fd5
SS
1755static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1756 unsigned int slot_id, unsigned int ep_index,
e9df17eb 1757 unsigned int stream_id,
f97c08ae 1758 struct xhci_td *td, union xhci_trb *ep_trb)
bcef3fd5
SS
1759{
1760 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
ddba5cd0
MN
1761 struct xhci_command *command;
1762 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
1763 if (!command)
1764 return;
1765
d0167ad2 1766 ep->ep_state |= EP_HALTED;
e9df17eb 1767 ep->stopped_stream = stream_id;
1624ae1c 1768
ddba5cd0 1769 xhci_queue_reset_ep(xhci, command, slot_id, ep_index);
d97b4f8d 1770 xhci_cleanup_stalled_ring(xhci, ep_index, td);
1624ae1c 1771
5e5cf6fc 1772 ep->stopped_stream = 0;
1624ae1c 1773
bcef3fd5
SS
1774 xhci_ring_cmd_db(xhci);
1775}
1776
1777/* Check if an error has halted the endpoint ring. The class driver will
1778 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1779 * However, a babble and other errors also halt the endpoint ring, and the class
1780 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1781 * Ring Dequeue Pointer command manually.
1782 */
1783static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1784 struct xhci_ep_ctx *ep_ctx,
1785 unsigned int trb_comp_code)
1786{
1787 /* TRB completion codes that may require a manual halt cleanup */
1788 if (trb_comp_code == COMP_TX_ERR ||
1789 trb_comp_code == COMP_BABBLE ||
1790 trb_comp_code == COMP_SPLIT_ERR)
d4fc8bf5 1791 /* The 0.95 spec says a babbling control endpoint
bcef3fd5
SS
1792 * is not halted. The 0.96 spec says it is. Some HW
1793 * claims to be 0.95 compliant, but it halts the control
1794 * endpoint anyway. Check if a babble halted the
1795 * endpoint.
1796 */
f5960b69
ME
1797 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1798 cpu_to_le32(EP_STATE_HALTED))
bcef3fd5
SS
1799 return 1;
1800
1801 return 0;
1802}
1803
b45b5069
SS
1804int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1805{
1806 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1807 /* Vendor defined "informational" completion code,
1808 * treat as not-an-error.
1809 */
1810 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1811 trb_comp_code);
1812 xhci_dbg(xhci, "Treating code as success.\n");
1813 return 1;
1814 }
1815 return 0;
1816}
1817
4422da61
AX
1818/*
1819 * Finish the td processing, remove the td from td list;
1820 * Return 1 if the urb can be given back.
1821 */
1822static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
f97c08ae 1823 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
4422da61
AX
1824 struct xhci_virt_ep *ep, int *status, bool skip)
1825{
1826 struct xhci_virt_device *xdev;
1827 struct xhci_ring *ep_ring;
1828 unsigned int slot_id;
1829 int ep_index;
1830 struct urb *urb = NULL;
1831 struct xhci_ep_ctx *ep_ctx;
8e51adcc 1832 struct urb_priv *urb_priv;
4422da61
AX
1833 u32 trb_comp_code;
1834
28ccd296 1835 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
4422da61 1836 xdev = xhci->devs[slot_id];
28ccd296
ME
1837 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1838 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
4422da61 1839 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
28ccd296 1840 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
4422da61
AX
1841
1842 if (skip)
1843 goto td_cleanup;
1844
40a3b775
LB
1845 if (trb_comp_code == COMP_STOP_INVAL ||
1846 trb_comp_code == COMP_STOP ||
1847 trb_comp_code == COMP_STOP_SHORT) {
4422da61
AX
1848 /* The Endpoint Stop Command completion will take care of any
1849 * stopped TDs. A stopped TD may be restarted, so don't update
1850 * the ring dequeue pointer or take this TD off any lists yet.
1851 */
1852 ep->stopped_td = td;
4422da61 1853 return 0;
69defe04
MN
1854 }
1855 if (trb_comp_code == COMP_STALL ||
1856 xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
1857 trb_comp_code)) {
1858 /* Issue a reset endpoint command to clear the host side
1859 * halt, followed by a set dequeue command to move the
1860 * dequeue pointer past the TD.
1861 * The class driver clears the device side halt later.
1862 */
1863 xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index,
f97c08ae 1864 ep_ring->stream_id, td, ep_trb);
4422da61 1865 } else {
69defe04
MN
1866 /* Update ring dequeue pointer */
1867 while (ep_ring->dequeue != td->last_trb)
3b72fca0 1868 inc_deq(xhci, ep_ring);
69defe04
MN
1869 inc_deq(xhci, ep_ring);
1870 }
4422da61
AX
1871
1872td_cleanup:
69defe04
MN
1873 /* Clean up the endpoint's TD list */
1874 urb = td->urb;
1875 urb_priv = urb->hcpriv;
1876
f9c589e1
MN
1877 /* if a bounce buffer was used to align this td then unmap it */
1878 if (td->bounce_seg)
1879 xhci_unmap_td_bounce_buffer(xhci, ep_ring, td);
1880
69defe04
MN
1881 /* Do one last check of the actual transfer length.
1882 * If the host controller said we transferred more data than the buffer
1883 * length, urb->actual_length will be a very big number (since it's
1884 * unsigned). Play it safe and say we didn't transfer anything.
1885 */
1886 if (urb->actual_length > urb->transfer_buffer_length) {
2a72126d
MN
1887 xhci_warn(xhci, "URB req %u and actual %u transfer length mismatch\n",
1888 urb->transfer_buffer_length, urb->actual_length);
69defe04 1889 urb->actual_length = 0;
2a72126d 1890 *status = 0;
69defe04
MN
1891 }
1892 list_del_init(&td->td_list);
1893 /* Was this TD slated to be cancelled but completed anyway? */
1894 if (!list_empty(&td->cancelled_td_list))
1895 list_del_init(&td->cancelled_td_list);
1896
2a72126d 1897 inc_td_cnt(urb);
69defe04 1898 /* Giveback the urb when all the tds are completed */
2a72126d
MN
1899 if (last_td_in_urb(td)) {
1900 if ((urb->actual_length != urb->transfer_buffer_length &&
1901 (urb->transfer_flags & URB_SHORT_NOT_OK)) ||
1902 (*status != 0 && !usb_endpoint_xfer_isoc(&urb->ep->desc)))
1903 xhci_dbg(xhci, "Giveback URB %p, len = %d, expected = %d, status = %d\n",
1904 urb, urb->actual_length,
1905 urb->transfer_buffer_length, *status);
1906
1907 /* set isoc urb status to 0 just as EHCI, UHCI, and OHCI */
1908 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
1909 *status = 0;
1910 xhci_giveback_urb_in_irq(xhci, td, *status);
4422da61 1911 }
0c03d89d 1912 return 0;
4422da61
AX
1913}
1914
30a65b45
MN
1915/* sum trb lengths from ring dequeue up to stop_trb, _excluding_ stop_trb */
1916static int sum_trb_lengths(struct xhci_hcd *xhci, struct xhci_ring *ring,
1917 union xhci_trb *stop_trb)
1918{
1919 u32 sum;
1920 union xhci_trb *trb = ring->dequeue;
1921 struct xhci_segment *seg = ring->deq_seg;
1922
1923 for (sum = 0; trb != stop_trb; next_trb(xhci, ring, &seg, &trb)) {
1924 if (!trb_is_noop(trb) && !trb_is_link(trb))
1925 sum += TRB_LEN(le32_to_cpu(trb->generic.field[2]));
1926 }
1927 return sum;
1928}
1929
8af56be1
AX
1930/*
1931 * Process control tds, update urb status and actual_length.
1932 */
1933static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
f97c08ae 1934 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
8af56be1
AX
1935 struct xhci_virt_ep *ep, int *status)
1936{
1937 struct xhci_virt_device *xdev;
1938 struct xhci_ring *ep_ring;
1939 unsigned int slot_id;
1940 int ep_index;
1941 struct xhci_ep_ctx *ep_ctx;
1942 u32 trb_comp_code;
0b6c324c
MN
1943 u32 remaining, requested;
1944 bool on_data_stage;
8af56be1 1945
28ccd296 1946 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
8af56be1 1947 xdev = xhci->devs[slot_id];
28ccd296
ME
1948 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1949 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
8af56be1 1950 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
28ccd296 1951 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
0b6c324c
MN
1952 requested = td->urb->transfer_buffer_length;
1953 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
1954
1955 /* not setup (dequeue), or status stage means we are at data stage */
f97c08ae 1956 on_data_stage = (ep_trb != ep_ring->dequeue && ep_trb != td->last_trb);
8af56be1 1957
8af56be1
AX
1958 switch (trb_comp_code) {
1959 case COMP_SUCCESS:
f97c08ae 1960 if (ep_trb != td->last_trb) {
0b6c324c
MN
1961 xhci_warn(xhci, "WARN: Success on ctrl %s TRB without IOC set?\n",
1962 on_data_stage ? "data" : "setup");
8af56be1 1963 *status = -ESHUTDOWN;
0b6c324c 1964 break;
8af56be1 1965 }
0b6c324c 1966 *status = 0;
8af56be1
AX
1967 break;
1968 case COMP_SHORT_TX:
0b6c324c 1969 *status = 0;
8af56be1 1970 break;
40a3b775 1971 case COMP_STOP_SHORT:
0b6c324c
MN
1972 if (on_data_stage)
1973 td->urb->actual_length = remaining;
40a3b775 1974 else
0b6c324c
MN
1975 xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n");
1976 goto finish_td;
3abeca99 1977 case COMP_STOP:
0b6c324c
MN
1978 if (on_data_stage)
1979 td->urb->actual_length = requested - remaining;
1980 goto finish_td;
40a3b775 1981 case COMP_STOP_INVAL:
0b6c324c 1982 goto finish_td;
8af56be1
AX
1983 default:
1984 if (!xhci_requires_manual_halt_cleanup(xhci,
0b6c324c 1985 ep_ctx, trb_comp_code))
8af56be1 1986 break;
0b6c324c
MN
1987 xhci_dbg(xhci, "TRB error %u, halted endpoint index = %u\n",
1988 trb_comp_code, ep_index);
8af56be1
AX
1989 /* else fall through */
1990 case COMP_STALL:
1991 /* Did we transfer part of the data (middle) phase? */
0b6c324c
MN
1992 if (on_data_stage)
1993 td->urb->actual_length = requested - remaining;
22ae47e6 1994 else if (!td->urb_length_set)
8af56be1 1995 td->urb->actual_length = 0;
0b6c324c 1996 goto finish_td;
8af56be1 1997 }
0b6c324c
MN
1998
1999 /* stopped at setup stage, no data transferred */
f97c08ae 2000 if (ep_trb == ep_ring->dequeue)
0b6c324c
MN
2001 goto finish_td;
2002
8af56be1 2003 /*
0b6c324c
MN
2004 * if on data stage then update the actual_length of the URB and flag it
2005 * as set, so it won't be overwritten in the event for the last TRB.
8af56be1 2006 */
0b6c324c
MN
2007 if (on_data_stage) {
2008 td->urb_length_set = true;
2009 td->urb->actual_length = requested - remaining;
2010 xhci_dbg(xhci, "Waiting for status stage event\n");
2011 return 0;
8af56be1
AX
2012 }
2013
0b6c324c
MN
2014 /* at status stage */
2015 if (!td->urb_length_set)
2016 td->urb->actual_length = requested;
2017
2018finish_td:
f97c08ae 2019 return finish_td(xhci, td, ep_trb, event, ep, status, false);
8af56be1
AX
2020}
2021
04e51901
AX
2022/*
2023 * Process isochronous tds, update urb packet status and actual_length.
2024 */
2025static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
f97c08ae 2026 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
04e51901
AX
2027 struct xhci_virt_ep *ep, int *status)
2028{
2029 struct xhci_ring *ep_ring;
2030 struct urb_priv *urb_priv;
2031 int idx;
926008c9 2032 struct usb_iso_packet_descriptor *frame;
04e51901 2033 u32 trb_comp_code;
36da3a1d
MN
2034 bool sum_trbs_for_length = false;
2035 u32 remaining, requested, ep_trb_len;
2036 int short_framestatus;
04e51901 2037
28ccd296
ME
2038 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2039 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
04e51901
AX
2040 urb_priv = td->urb->hcpriv;
2041 idx = urb_priv->td_cnt;
926008c9 2042 frame = &td->urb->iso_frame_desc[idx];
36da3a1d
MN
2043 requested = frame->length;
2044 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2045 ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
2046 short_framestatus = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2047 -EREMOTEIO : 0;
04e51901 2048
926008c9
DT
2049 /* handle completion code */
2050 switch (trb_comp_code) {
2051 case COMP_SUCCESS:
36da3a1d
MN
2052 if (remaining) {
2053 frame->status = short_framestatus;
2054 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2055 sum_trbs_for_length = true;
1530bbc6
SS
2056 break;
2057 }
36da3a1d
MN
2058 frame->status = 0;
2059 break;
926008c9 2060 case COMP_SHORT_TX:
36da3a1d
MN
2061 frame->status = short_framestatus;
2062 sum_trbs_for_length = true;
926008c9
DT
2063 break;
2064 case COMP_BW_OVER:
2065 frame->status = -ECOMM;
926008c9
DT
2066 break;
2067 case COMP_BUFF_OVER:
2068 case COMP_BABBLE:
2069 frame->status = -EOVERFLOW;
926008c9 2070 break;
f6ba6fe2 2071 case COMP_DEV_ERR:
926008c9 2072 case COMP_STALL:
d104d015 2073 frame->status = -EPROTO;
d104d015 2074 break;
9c745995 2075 case COMP_TX_ERR:
926008c9 2076 frame->status = -EPROTO;
f97c08ae 2077 if (ep_trb != td->last_trb)
d104d015 2078 return 0;
926008c9
DT
2079 break;
2080 case COMP_STOP:
36da3a1d
MN
2081 sum_trbs_for_length = true;
2082 break;
2083 case COMP_STOP_SHORT:
2084 /* field normally containing residue now contains tranferred */
2085 frame->status = short_framestatus;
2086 requested = remaining;
2087 break;
926008c9 2088 case COMP_STOP_INVAL:
36da3a1d
MN
2089 requested = 0;
2090 remaining = 0;
926008c9
DT
2091 break;
2092 default:
36da3a1d 2093 sum_trbs_for_length = true;
926008c9
DT
2094 frame->status = -1;
2095 break;
04e51901
AX
2096 }
2097
36da3a1d
MN
2098 if (sum_trbs_for_length)
2099 frame->actual_length = sum_trb_lengths(xhci, ep_ring, ep_trb) +
2100 ep_trb_len - remaining;
2101 else
2102 frame->actual_length = requested;
04e51901 2103
36da3a1d 2104 td->urb->actual_length += frame->actual_length;
04e51901 2105
f97c08ae 2106 return finish_td(xhci, td, ep_trb, event, ep, status, false);
04e51901
AX
2107}
2108
926008c9
DT
2109static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2110 struct xhci_transfer_event *event,
2111 struct xhci_virt_ep *ep, int *status)
2112{
2113 struct xhci_ring *ep_ring;
2114 struct urb_priv *urb_priv;
2115 struct usb_iso_packet_descriptor *frame;
2116 int idx;
2117
f6975314 2118 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
926008c9
DT
2119 urb_priv = td->urb->hcpriv;
2120 idx = urb_priv->td_cnt;
2121 frame = &td->urb->iso_frame_desc[idx];
2122
b3df3f9c 2123 /* The transfer is partly done. */
926008c9
DT
2124 frame->status = -EXDEV;
2125
2126 /* calc actual length */
2127 frame->actual_length = 0;
2128
2129 /* Update ring dequeue pointer */
2130 while (ep_ring->dequeue != td->last_trb)
3b72fca0
AX
2131 inc_deq(xhci, ep_ring);
2132 inc_deq(xhci, ep_ring);
926008c9
DT
2133
2134 return finish_td(xhci, td, NULL, event, ep, status, true);
2135}
2136
22405ed2
AX
2137/*
2138 * Process bulk and interrupt tds, update urb status and actual_length.
2139 */
2140static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
f97c08ae 2141 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
22405ed2
AX
2142 struct xhci_virt_ep *ep, int *status)
2143{
2144 struct xhci_ring *ep_ring;
22405ed2 2145 u32 trb_comp_code;
f97c08ae 2146 u32 remaining, requested, ep_trb_len;
22405ed2 2147
28ccd296
ME
2148 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2149 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
30a65b45 2150 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
f97c08ae 2151 ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
30a65b45 2152 requested = td->urb->transfer_buffer_length;
22405ed2
AX
2153
2154 switch (trb_comp_code) {
2155 case COMP_SUCCESS:
30a65b45 2156 /* handle success with untransferred data as short packet */
f97c08ae 2157 if (ep_trb != td->last_trb || remaining) {
52ab8685 2158 xhci_warn(xhci, "WARN Successful completion on short TX\n");
30a65b45
MN
2159 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2160 td->urb->ep->desc.bEndpointAddress,
2161 requested, remaining);
22405ed2 2162 }
52ab8685 2163 *status = 0;
22405ed2
AX
2164 break;
2165 case COMP_SHORT_TX:
30a65b45
MN
2166 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2167 td->urb->ep->desc.bEndpointAddress,
2168 requested, remaining);
52ab8685 2169 *status = 0;
22405ed2 2170 break;
30a65b45
MN
2171 case COMP_STOP_SHORT:
2172 td->urb->actual_length = remaining;
2173 goto finish_td;
2174 case COMP_STOP_INVAL:
2175 /* stopped on ep trb with invalid length, exclude it */
f97c08ae 2176 ep_trb_len = 0;
30a65b45
MN
2177 remaining = 0;
2178 break;
22405ed2 2179 default:
30a65b45 2180 /* do nothing */
22405ed2
AX
2181 break;
2182 }
40a3b775 2183
f97c08ae 2184 if (ep_trb == td->last_trb)
30a65b45
MN
2185 td->urb->actual_length = requested - remaining;
2186 else
2187 td->urb->actual_length =
f97c08ae
MN
2188 sum_trb_lengths(xhci, ep_ring, ep_trb) +
2189 ep_trb_len - remaining;
30a65b45
MN
2190finish_td:
2191 if (remaining > requested) {
2192 xhci_warn(xhci, "bad transfer trb length %d in event trb\n",
2193 remaining);
22405ed2 2194 td->urb->actual_length = 0;
22405ed2 2195 }
f97c08ae 2196 return finish_td(xhci, td, ep_trb, event, ep, status, false);
22405ed2
AX
2197}
2198
d0e96f5a
SS
2199/*
2200 * If this function returns an error condition, it means it got a Transfer
2201 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2202 * At this point, the host controller is probably hosed and should be reset.
2203 */
2204static int handle_tx_event(struct xhci_hcd *xhci,
2205 struct xhci_transfer_event *event)
ed384bd3
FB
2206 __releases(&xhci->lock)
2207 __acquires(&xhci->lock)
d0e96f5a
SS
2208{
2209 struct xhci_virt_device *xdev;
63a0d9ab 2210 struct xhci_virt_ep *ep;
d0e96f5a 2211 struct xhci_ring *ep_ring;
82d1009f 2212 unsigned int slot_id;
d0e96f5a 2213 int ep_index;
326b4810 2214 struct xhci_td *td = NULL;
f97c08ae
MN
2215 dma_addr_t ep_trb_dma;
2216 struct xhci_segment *ep_seg;
2217 union xhci_trb *ep_trb;
d0e96f5a 2218 int status = -EINPROGRESS;
d115b048 2219 struct xhci_ep_ctx *ep_ctx;
c2d7b49f 2220 struct list_head *tmp;
66d1eebc 2221 u32 trb_comp_code;
c2d7b49f 2222 int td_num = 0;
3b4739b8 2223 bool handling_skipped_tds = false;
d0e96f5a 2224
28ccd296 2225 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
82d1009f 2226 xdev = xhci->devs[slot_id];
d0e96f5a
SS
2227 if (!xdev) {
2228 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
9258c0b2 2229 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
e910b440
SS
2230 (unsigned long long) xhci_trb_virt_to_dma(
2231 xhci->event_ring->deq_seg,
9258c0b2
SS
2232 xhci->event_ring->dequeue),
2233 lower_32_bits(le64_to_cpu(event->buffer)),
2234 upper_32_bits(le64_to_cpu(event->buffer)),
2235 le32_to_cpu(event->transfer_len),
2236 le32_to_cpu(event->flags));
2237 xhci_dbg(xhci, "Event ring:\n");
2238 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
d0e96f5a
SS
2239 return -ENODEV;
2240 }
2241
2242 /* Endpoint ID is 1 based, our index is zero based */
28ccd296 2243 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
63a0d9ab 2244 ep = &xdev->eps[ep_index];
28ccd296 2245 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
d115b048 2246 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
986a92d4 2247 if (!ep_ring ||
28ccd296
ME
2248 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2249 EP_STATE_DISABLED) {
e9df17eb
SS
2250 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2251 "or incorrect stream ring\n");
9258c0b2 2252 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
e910b440
SS
2253 (unsigned long long) xhci_trb_virt_to_dma(
2254 xhci->event_ring->deq_seg,
9258c0b2
SS
2255 xhci->event_ring->dequeue),
2256 lower_32_bits(le64_to_cpu(event->buffer)),
2257 upper_32_bits(le64_to_cpu(event->buffer)),
2258 le32_to_cpu(event->transfer_len),
2259 le32_to_cpu(event->flags));
2260 xhci_dbg(xhci, "Event ring:\n");
2261 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
d0e96f5a
SS
2262 return -ENODEV;
2263 }
2264
c2d7b49f
AX
2265 /* Count current td numbers if ep->skip is set */
2266 if (ep->skip) {
2267 list_for_each(tmp, &ep_ring->td_list)
2268 td_num++;
2269 }
2270
f97c08ae 2271 ep_trb_dma = le64_to_cpu(event->buffer);
28ccd296 2272 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
986a92d4 2273 /* Look for common error cases */
66d1eebc 2274 switch (trb_comp_code) {
b10de142
SS
2275 /* Skip codes that require special handling depending on
2276 * transfer type
2277 */
2278 case COMP_SUCCESS:
1c11a172 2279 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
1530bbc6
SS
2280 break;
2281 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2282 trb_comp_code = COMP_SHORT_TX;
2283 else
8202ce2e
SS
2284 xhci_warn_ratelimited(xhci,
2285 "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
b10de142
SS
2286 case COMP_SHORT_TX:
2287 break;
ae636747
SS
2288 case COMP_STOP:
2289 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2290 break;
2291 case COMP_STOP_INVAL:
2292 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2293 break;
40a3b775
LB
2294 case COMP_STOP_SHORT:
2295 xhci_dbg(xhci, "Stopped with short packet transfer detected\n");
2296 break;
b10de142 2297 case COMP_STALL:
2a9227a5 2298 xhci_dbg(xhci, "Stalled endpoint\n");
63a0d9ab 2299 ep->ep_state |= EP_HALTED;
b10de142
SS
2300 status = -EPIPE;
2301 break;
2302 case COMP_TRB_ERR:
2303 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2304 status = -EILSEQ;
2305 break;
ec74e403 2306 case COMP_SPLIT_ERR:
b10de142 2307 case COMP_TX_ERR:
2a9227a5 2308 xhci_dbg(xhci, "Transfer error on endpoint\n");
b10de142
SS
2309 status = -EPROTO;
2310 break;
4a73143c 2311 case COMP_BABBLE:
2a9227a5 2312 xhci_dbg(xhci, "Babble error on endpoint\n");
4a73143c
SS
2313 status = -EOVERFLOW;
2314 break;
b10de142
SS
2315 case COMP_DB_ERR:
2316 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2317 status = -ENOSR;
2318 break;
986a92d4
AX
2319 case COMP_BW_OVER:
2320 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2321 break;
2322 case COMP_BUFF_OVER:
2323 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2324 break;
2325 case COMP_UNDERRUN:
2326 /*
2327 * When the Isoch ring is empty, the xHC will generate
2328 * a Ring Overrun Event for IN Isoch endpoint or Ring
2329 * Underrun Event for OUT Isoch endpoint.
2330 */
2331 xhci_dbg(xhci, "underrun event on endpoint\n");
2332 if (!list_empty(&ep_ring->td_list))
2333 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2334 "still with TDs queued?\n",
28ccd296
ME
2335 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2336 ep_index);
986a92d4
AX
2337 goto cleanup;
2338 case COMP_OVERRUN:
2339 xhci_dbg(xhci, "overrun event on endpoint\n");
2340 if (!list_empty(&ep_ring->td_list))
2341 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2342 "still with TDs queued?\n",
28ccd296
ME
2343 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2344 ep_index);
986a92d4 2345 goto cleanup;
f6ba6fe2
AH
2346 case COMP_DEV_ERR:
2347 xhci_warn(xhci, "WARN: detect an incompatible device");
2348 status = -EPROTO;
2349 break;
d18240db
AX
2350 case COMP_MISSED_INT:
2351 /*
2352 * When encounter missed service error, one or more isoc tds
2353 * may be missed by xHC.
2354 * Set skip flag of the ep_ring; Complete the missed tds as
2355 * short transfer when process the ep_ring next time.
2356 */
2357 ep->skip = true;
2358 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2359 goto cleanup;
3b4739b8
MN
2360 case COMP_PING_ERR:
2361 ep->skip = true;
2362 xhci_dbg(xhci, "No Ping response error, Skip one Isoc TD\n");
2363 goto cleanup;
b10de142 2364 default:
b45b5069 2365 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
5ad6a529
SS
2366 status = 0;
2367 break;
2368 }
86cd740a
MN
2369 xhci_warn(xhci, "ERROR Unknown event condition %u, HC probably busted\n",
2370 trb_comp_code);
986a92d4
AX
2371 goto cleanup;
2372 }
2373
d18240db
AX
2374 do {
2375 /* This TRB should be in the TD at the head of this ring's
2376 * TD list.
2377 */
2378 if (list_empty(&ep_ring->td_list)) {
a83d6755
SS
2379 /*
2380 * A stopped endpoint may generate an extra completion
2381 * event if the device was suspended. Don't print
2382 * warnings.
2383 */
2384 if (!(trb_comp_code == COMP_STOP ||
2385 trb_comp_code == COMP_STOP_INVAL)) {
2386 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2387 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2388 ep_index);
2389 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2390 (le32_to_cpu(event->flags) &
2391 TRB_TYPE_BITMASK)>>10);
2392 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2393 }
d18240db
AX
2394 if (ep->skip) {
2395 ep->skip = false;
2396 xhci_dbg(xhci, "td_list is empty while skip "
2397 "flag set. Clear skip flag.\n");
2398 }
d18240db
AX
2399 goto cleanup;
2400 }
986a92d4 2401
c2d7b49f
AX
2402 /* We've skipped all the TDs on the ep ring when ep->skip set */
2403 if (ep->skip && td_num == 0) {
2404 ep->skip = false;
2405 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2406 "Clear skip flag.\n");
c2d7b49f
AX
2407 goto cleanup;
2408 }
2409
d18240db 2410 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
c2d7b49f
AX
2411 if (ep->skip)
2412 td_num--;
926008c9 2413
d18240db 2414 /* Is this a TRB in the currently executing TD? */
f97c08ae
MN
2415 ep_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue,
2416 td->last_trb, ep_trb_dma, false);
e1cf486d
AH
2417
2418 /*
2419 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2420 * is not in the current TD pointed by ep_ring->dequeue because
2421 * that the hardware dequeue pointer still at the previous TRB
2422 * of the current TD. The previous TRB maybe a Link TD or the
2423 * last TRB of the previous TD. The command completion handle
2424 * will take care the rest.
2425 */
f97c08ae 2426 if (!ep_seg && (trb_comp_code == COMP_STOP ||
9a548863 2427 trb_comp_code == COMP_STOP_INVAL)) {
e1cf486d
AH
2428 goto cleanup;
2429 }
2430
f97c08ae 2431 if (!ep_seg) {
926008c9
DT
2432 if (!ep->skip ||
2433 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
ad808333
SS
2434 /* Some host controllers give a spurious
2435 * successful event after a short transfer.
2436 * Ignore it.
2437 */
ddba5cd0 2438 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
ad808333
SS
2439 ep_ring->last_td_was_short) {
2440 ep_ring->last_td_was_short = false;
ad808333
SS
2441 goto cleanup;
2442 }
926008c9
DT
2443 /* HC is busted, give up! */
2444 xhci_err(xhci,
2445 "ERROR Transfer event TRB DMA ptr not "
cffb9be8
HG
2446 "part of current TD ep_index %d "
2447 "comp_code %u\n", ep_index,
2448 trb_comp_code);
2449 trb_in_td(xhci, ep_ring->deq_seg,
2450 ep_ring->dequeue, td->last_trb,
f97c08ae 2451 ep_trb_dma, true);
926008c9
DT
2452 return -ESHUTDOWN;
2453 }
2454
0c03d89d 2455 skip_isoc_td(xhci, td, event, ep, &status);
926008c9
DT
2456 goto cleanup;
2457 }
ad808333
SS
2458 if (trb_comp_code == COMP_SHORT_TX)
2459 ep_ring->last_td_was_short = true;
2460 else
2461 ep_ring->last_td_was_short = false;
926008c9
DT
2462
2463 if (ep->skip) {
d18240db
AX
2464 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2465 ep->skip = false;
2466 }
678539cf 2467
f97c08ae
MN
2468 ep_trb = &ep_seg->trbs[(ep_trb_dma - ep_seg->dma) /
2469 sizeof(*ep_trb)];
926008c9
DT
2470 /*
2471 * No-op TRB should not trigger interrupts.
f97c08ae 2472 * If ep_trb is a no-op TRB, it means the
926008c9
DT
2473 * corresponding TD has been cancelled. Just ignore
2474 * the TD.
2475 */
f97c08ae
MN
2476 if (trb_is_noop(ep_trb)) {
2477 xhci_dbg(xhci, "ep_trb is a no-op TRB. Skip it\n");
926008c9 2478 goto cleanup;
d18240db 2479 }
4422da61 2480
0c03d89d 2481 /* update the urb's actual_length and give back to the core */
d18240db 2482 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
0c03d89d 2483 process_ctrl_td(xhci, td, ep_trb, event, ep, &status);
04e51901 2484 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
0c03d89d 2485 process_isoc_td(xhci, td, ep_trb, event, ep, &status);
d18240db 2486 else
0c03d89d
MN
2487 process_bulk_intr_td(xhci, td, ep_trb, event, ep,
2488 &status);
d18240db 2489cleanup:
3b4739b8
MN
2490 handling_skipped_tds = ep->skip &&
2491 trb_comp_code != COMP_MISSED_INT &&
2492 trb_comp_code != COMP_PING_ERR;
2493
d18240db 2494 /*
3b4739b8
MN
2495 * Do not update event ring dequeue pointer if we're in a loop
2496 * processing missed tds.
d18240db 2497 */
3b4739b8 2498 if (!handling_skipped_tds)
3b72fca0 2499 inc_deq(xhci, xhci->event_ring);
d18240db 2500
d18240db
AX
2501 /*
2502 * If ep->skip is set, it means there are missed tds on the
2503 * endpoint ring need to take care of.
2504 * Process them as short transfer until reach the td pointed by
2505 * the event.
2506 */
3b4739b8 2507 } while (handling_skipped_tds);
d18240db 2508
d0e96f5a
SS
2509 return 0;
2510}
2511
0f2a7930
SS
2512/*
2513 * This function handles all OS-owned events on the event ring. It may drop
2514 * xhci->lock between event processing (e.g. to pass up port status changes).
9dee9a21
ME
2515 * Returns >0 for "possibly more events to process" (caller should call again),
2516 * otherwise 0 if done. In future, <0 returns should indicate error code.
0f2a7930 2517 */
9dee9a21 2518static int xhci_handle_event(struct xhci_hcd *xhci)
7f84eef0
SS
2519{
2520 union xhci_trb *event;
0f2a7930 2521 int update_ptrs = 1;
d0e96f5a 2522 int ret;
7f84eef0 2523
f4c8f03c 2524 /* Event ring hasn't been allocated yet. */
7f84eef0 2525 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
f4c8f03c
LB
2526 xhci_err(xhci, "ERROR event ring not ready\n");
2527 return -ENOMEM;
7f84eef0
SS
2528 }
2529
2530 event = xhci->event_ring->dequeue;
2531 /* Does the HC or OS own the TRB? */
28ccd296 2532 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
f4c8f03c 2533 xhci->event_ring->cycle_state)
9dee9a21 2534 return 0;
7f84eef0 2535
92a3da41
ME
2536 /*
2537 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2538 * speculative reads of the event's flags/data below.
2539 */
2540 rmb();
0f2a7930 2541 /* FIXME: Handle more event types. */
f4c8f03c 2542 switch (le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) {
7f84eef0
SS
2543 case TRB_TYPE(TRB_COMPLETION):
2544 handle_cmd_completion(xhci, &event->event_cmd);
2545 break;
0f2a7930
SS
2546 case TRB_TYPE(TRB_PORT_STATUS):
2547 handle_port_status(xhci, event);
2548 update_ptrs = 0;
2549 break;
d0e96f5a
SS
2550 case TRB_TYPE(TRB_TRANSFER):
2551 ret = handle_tx_event(xhci, &event->trans_event);
f4c8f03c 2552 if (ret >= 0)
d0e96f5a
SS
2553 update_ptrs = 0;
2554 break;
623bef9e
SS
2555 case TRB_TYPE(TRB_DEV_NOTE):
2556 handle_device_notification(xhci, event);
2557 break;
7f84eef0 2558 default:
28ccd296
ME
2559 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2560 TRB_TYPE(48))
0238634d
SS
2561 handle_vendor_event(xhci, event);
2562 else
f4c8f03c
LB
2563 xhci_warn(xhci, "ERROR unknown event type %d\n",
2564 TRB_FIELD_TO_TYPE(
2565 le32_to_cpu(event->event_cmd.flags)));
7f84eef0 2566 }
6f5165cf
SS
2567 /* Any of the above functions may drop and re-acquire the lock, so check
2568 * to make sure a watchdog timer didn't mark the host as non-responsive.
2569 */
2570 if (xhci->xhc_state & XHCI_STATE_DYING) {
2571 xhci_dbg(xhci, "xHCI host dying, returning from "
2572 "event handler.\n");
9dee9a21 2573 return 0;
6f5165cf 2574 }
7f84eef0 2575
c06d68b8
SS
2576 if (update_ptrs)
2577 /* Update SW event ring dequeue pointer */
3b72fca0 2578 inc_deq(xhci, xhci->event_ring);
c06d68b8 2579
9dee9a21
ME
2580 /* Are there more items on the event ring? Caller will call us again to
2581 * check.
2582 */
2583 return 1;
7f84eef0 2584}
9032cd52
SS
2585
2586/*
2587 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2588 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2589 * indicators of an event TRB error, but we check the status *first* to be safe.
2590 */
2591irqreturn_t xhci_irq(struct usb_hcd *hcd)
2592{
2593 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
c21599a3 2594 u32 status;
bda53145 2595 u64 temp_64;
c06d68b8
SS
2596 union xhci_trb *event_ring_deq;
2597 dma_addr_t deq;
9032cd52
SS
2598
2599 spin_lock(&xhci->lock);
9032cd52 2600 /* Check if the xHC generated the interrupt, or the irq is shared */
b0ba9720 2601 status = readl(&xhci->op_regs->status);
c21599a3 2602 if (status == 0xffffffff)
9032cd52
SS
2603 goto hw_died;
2604
c21599a3 2605 if (!(status & STS_EINT)) {
9032cd52 2606 spin_unlock(&xhci->lock);
9032cd52
SS
2607 return IRQ_NONE;
2608 }
27e0dd4d 2609 if (status & STS_FATAL) {
9032cd52
SS
2610 xhci_warn(xhci, "WARNING: Host System Error\n");
2611 xhci_halt(xhci);
2612hw_died:
9032cd52 2613 spin_unlock(&xhci->lock);
948fa135 2614 return IRQ_HANDLED;
9032cd52
SS
2615 }
2616
bda53145
SS
2617 /*
2618 * Clear the op reg interrupt status first,
2619 * so we can receive interrupts from other MSI-X interrupters.
2620 * Write 1 to clear the interrupt status.
2621 */
27e0dd4d 2622 status |= STS_EINT;
204b7793 2623 writel(status, &xhci->op_regs->status);
bda53145
SS
2624 /* FIXME when MSI-X is supported and there are multiple vectors */
2625 /* Clear the MSI-X event interrupt status */
2626
cd70469d 2627 if (hcd->irq) {
c21599a3
SS
2628 u32 irq_pending;
2629 /* Acknowledge the PCI interrupt */
b0ba9720 2630 irq_pending = readl(&xhci->ir_set->irq_pending);
4e833c0b 2631 irq_pending |= IMAN_IP;
204b7793 2632 writel(irq_pending, &xhci->ir_set->irq_pending);
c21599a3 2633 }
bda53145 2634
27a41a83
GKB
2635 if (xhci->xhc_state & XHCI_STATE_DYING ||
2636 xhci->xhc_state & XHCI_STATE_HALTED) {
bda53145
SS
2637 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2638 "Shouldn't IRQs be disabled?\n");
c06d68b8
SS
2639 /* Clear the event handler busy flag (RW1C);
2640 * the event ring should be empty.
bda53145 2641 */
f7b2e403 2642 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
477632df
SS
2643 xhci_write_64(xhci, temp_64 | ERST_EHB,
2644 &xhci->ir_set->erst_dequeue);
c06d68b8
SS
2645 spin_unlock(&xhci->lock);
2646
2647 return IRQ_HANDLED;
2648 }
2649
2650 event_ring_deq = xhci->event_ring->dequeue;
2651 /* FIXME this should be a delayed service routine
2652 * that clears the EHB.
2653 */
9dee9a21 2654 while (xhci_handle_event(xhci) > 0) {}
bda53145 2655
f7b2e403 2656 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
c06d68b8
SS
2657 /* If necessary, update the HW's version of the event ring deq ptr. */
2658 if (event_ring_deq != xhci->event_ring->dequeue) {
2659 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2660 xhci->event_ring->dequeue);
2661 if (deq == 0)
2662 xhci_warn(xhci, "WARN something wrong with SW event "
2663 "ring dequeue ptr.\n");
2664 /* Update HC event ring dequeue pointer */
2665 temp_64 &= ERST_PTR_MASK;
2666 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2667 }
2668
2669 /* Clear the event handler busy flag (RW1C); event ring is empty. */
2670 temp_64 |= ERST_EHB;
477632df 2671 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
c06d68b8 2672
9032cd52
SS
2673 spin_unlock(&xhci->lock);
2674
2675 return IRQ_HANDLED;
2676}
2677
851ec164 2678irqreturn_t xhci_msi_irq(int irq, void *hcd)
9032cd52 2679{
968b822c 2680 return xhci_irq(hcd);
9032cd52 2681}
7f84eef0 2682
d0e96f5a
SS
2683/**** Endpoint Ring Operations ****/
2684
7f84eef0
SS
2685/*
2686 * Generic function for queueing a TRB on a ring.
2687 * The caller must have checked to make sure there's room on the ring.
6cc30d85
SS
2688 *
2689 * @more_trbs_coming: Will you enqueue more TRBs before calling
2690 * prepare_transfer()?
7f84eef0
SS
2691 */
2692static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
3b72fca0 2693 bool more_trbs_coming,
7f84eef0
SS
2694 u32 field1, u32 field2, u32 field3, u32 field4)
2695{
2696 struct xhci_generic_trb *trb;
2697
2698 trb = &ring->enqueue->generic;
28ccd296
ME
2699 trb->field[0] = cpu_to_le32(field1);
2700 trb->field[1] = cpu_to_le32(field2);
2701 trb->field[2] = cpu_to_le32(field3);
2702 trb->field[3] = cpu_to_le32(field4);
3b72fca0 2703 inc_enq(xhci, ring, more_trbs_coming);
7f84eef0
SS
2704}
2705
d0e96f5a
SS
2706/*
2707 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2708 * FIXME allocate segments if the ring is full.
2709 */
2710static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
3b72fca0 2711 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
d0e96f5a 2712{
8dfec614
AX
2713 unsigned int num_trbs_needed;
2714
d0e96f5a 2715 /* Make sure the endpoint has been added to xHC schedule */
d0e96f5a
SS
2716 switch (ep_state) {
2717 case EP_STATE_DISABLED:
2718 /*
2719 * USB core changed config/interfaces without notifying us,
2720 * or hardware is reporting the wrong state.
2721 */
2722 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2723 return -ENOENT;
d0e96f5a 2724 case EP_STATE_ERROR:
c92bcfa7 2725 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
d0e96f5a
SS
2726 /* FIXME event handling code for error needs to clear it */
2727 /* XXX not sure if this should be -ENOENT or not */
2728 return -EINVAL;
c92bcfa7
SS
2729 case EP_STATE_HALTED:
2730 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
d0e96f5a
SS
2731 case EP_STATE_STOPPED:
2732 case EP_STATE_RUNNING:
2733 break;
2734 default:
2735 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2736 /*
2737 * FIXME issue Configure Endpoint command to try to get the HC
2738 * back into a known state.
2739 */
2740 return -EINVAL;
2741 }
8dfec614
AX
2742
2743 while (1) {
3d4b81ed
SS
2744 if (room_on_ring(xhci, ep_ring, num_trbs))
2745 break;
8dfec614
AX
2746
2747 if (ep_ring == xhci->cmd_ring) {
2748 xhci_err(xhci, "Do not support expand command ring\n");
2749 return -ENOMEM;
2750 }
2751
68ffb011
XR
2752 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2753 "ERROR no room on ep ring, try ring expansion");
8dfec614
AX
2754 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2755 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2756 mem_flags)) {
2757 xhci_err(xhci, "Ring expansion failed\n");
2758 return -ENOMEM;
2759 }
261fa12b 2760 }
6c12db90 2761
d0c77d84
MN
2762 while (trb_is_link(ep_ring->enqueue)) {
2763 /* If we're not dealing with 0.95 hardware or isoc rings
2764 * on AMD 0.96 host, clear the chain bit.
2765 */
2766 if (!xhci_link_trb_quirk(xhci) &&
2767 !(ep_ring->type == TYPE_ISOC &&
2768 (xhci->quirks & XHCI_AMD_0x96_HOST)))
2769 ep_ring->enqueue->link.control &=
2770 cpu_to_le32(~TRB_CHAIN);
2771 else
2772 ep_ring->enqueue->link.control |=
2773 cpu_to_le32(TRB_CHAIN);
6c12db90 2774
d0c77d84
MN
2775 wmb();
2776 ep_ring->enqueue->link.control ^= cpu_to_le32(TRB_CYCLE);
6c12db90 2777
d0c77d84
MN
2778 /* Toggle the cycle bit after the last ring segment. */
2779 if (link_trb_toggles_cycle(ep_ring->enqueue))
2780 ep_ring->cycle_state ^= 1;
6c12db90 2781
d0c77d84
MN
2782 ep_ring->enq_seg = ep_ring->enq_seg->next;
2783 ep_ring->enqueue = ep_ring->enq_seg->trbs;
6c12db90 2784 }
d0e96f5a
SS
2785 return 0;
2786}
2787
23e3be11 2788static int prepare_transfer(struct xhci_hcd *xhci,
d0e96f5a
SS
2789 struct xhci_virt_device *xdev,
2790 unsigned int ep_index,
e9df17eb 2791 unsigned int stream_id,
d0e96f5a
SS
2792 unsigned int num_trbs,
2793 struct urb *urb,
8e51adcc 2794 unsigned int td_index,
d0e96f5a
SS
2795 gfp_t mem_flags)
2796{
2797 int ret;
8e51adcc
AX
2798 struct urb_priv *urb_priv;
2799 struct xhci_td *td;
e9df17eb 2800 struct xhci_ring *ep_ring;
d115b048 2801 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
e9df17eb
SS
2802
2803 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2804 if (!ep_ring) {
2805 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2806 stream_id);
2807 return -EINVAL;
2808 }
2809
2810 ret = prepare_ring(xhci, ep_ring,
28ccd296 2811 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
3b72fca0 2812 num_trbs, mem_flags);
d0e96f5a
SS
2813 if (ret)
2814 return ret;
d0e96f5a 2815
8e51adcc
AX
2816 urb_priv = urb->hcpriv;
2817 td = urb_priv->td[td_index];
2818
2819 INIT_LIST_HEAD(&td->td_list);
2820 INIT_LIST_HEAD(&td->cancelled_td_list);
2821
2822 if (td_index == 0) {
214f76f7 2823 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
d13565c1 2824 if (unlikely(ret))
8e51adcc 2825 return ret;
d0e96f5a
SS
2826 }
2827
8e51adcc 2828 td->urb = urb;
d0e96f5a 2829 /* Add this TD to the tail of the endpoint ring's TD list */
8e51adcc
AX
2830 list_add_tail(&td->td_list, &ep_ring->td_list);
2831 td->start_seg = ep_ring->enq_seg;
2832 td->first_trb = ep_ring->enqueue;
2833
2834 urb_priv->td[td_index] = td;
d0e96f5a
SS
2835
2836 return 0;
2837}
2838
d2510342
AI
2839static unsigned int count_trbs(u64 addr, u64 len)
2840{
2841 unsigned int num_trbs;
2842
2843 num_trbs = DIV_ROUND_UP(len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
2844 TRB_MAX_BUFF_SIZE);
2845 if (num_trbs == 0)
2846 num_trbs++;
2847
2848 return num_trbs;
2849}
2850
2851static inline unsigned int count_trbs_needed(struct urb *urb)
2852{
2853 return count_trbs(urb->transfer_dma, urb->transfer_buffer_length);
2854}
2855
2856static unsigned int count_sg_trbs_needed(struct urb *urb)
8a96c052 2857{
8a96c052 2858 struct scatterlist *sg;
d2510342 2859 unsigned int i, len, full_len, num_trbs = 0;
8a96c052 2860
d2510342 2861 full_len = urb->transfer_buffer_length;
8a96c052 2862
d2510342
AI
2863 for_each_sg(urb->sg, sg, urb->num_mapped_sgs, i) {
2864 len = sg_dma_len(sg);
2865 num_trbs += count_trbs(sg_dma_address(sg), len);
2866 len = min_t(unsigned int, len, full_len);
2867 full_len -= len;
2868 if (full_len == 0)
8a96c052
SS
2869 break;
2870 }
d2510342 2871
8a96c052
SS
2872 return num_trbs;
2873}
2874
d2510342
AI
2875static unsigned int count_isoc_trbs_needed(struct urb *urb, int i)
2876{
2877 u64 addr, len;
2878
2879 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
2880 len = urb->iso_frame_desc[i].length;
2881
2882 return count_trbs(addr, len);
2883}
2884
2885static void check_trb_math(struct urb *urb, int running_total)
8a96c052 2886{
d2510342 2887 if (unlikely(running_total != urb->transfer_buffer_length))
a2490187 2888 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
8a96c052
SS
2889 "queued %#x (%d), asked for %#x (%d)\n",
2890 __func__,
2891 urb->ep->desc.bEndpointAddress,
2892 running_total, running_total,
2893 urb->transfer_buffer_length,
2894 urb->transfer_buffer_length);
2895}
2896
23e3be11 2897static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
e9df17eb 2898 unsigned int ep_index, unsigned int stream_id, int start_cycle,
e1eab2e0 2899 struct xhci_generic_trb *start_trb)
8a96c052 2900{
8a96c052
SS
2901 /*
2902 * Pass all the TRBs to the hardware at once and make sure this write
2903 * isn't reordered.
2904 */
2905 wmb();
50f7b52a 2906 if (start_cycle)
28ccd296 2907 start_trb->field[3] |= cpu_to_le32(start_cycle);
50f7b52a 2908 else
28ccd296 2909 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
be88fe4f 2910 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
8a96c052
SS
2911}
2912
78140156
AI
2913static void check_interval(struct xhci_hcd *xhci, struct urb *urb,
2914 struct xhci_ep_ctx *ep_ctx)
624defa1 2915{
624defa1
SS
2916 int xhci_interval;
2917 int ep_interval;
2918
28ccd296 2919 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
624defa1 2920 ep_interval = urb->interval;
78140156 2921
624defa1
SS
2922 /* Convert to microframes */
2923 if (urb->dev->speed == USB_SPEED_LOW ||
2924 urb->dev->speed == USB_SPEED_FULL)
2925 ep_interval *= 8;
78140156 2926
624defa1
SS
2927 /* FIXME change this to a warning and a suggestion to use the new API
2928 * to set the polling interval (once the API is added).
2929 */
2930 if (xhci_interval != ep_interval) {
0730d52a
DK
2931 dev_dbg_ratelimited(&urb->dev->dev,
2932 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
2933 ep_interval, ep_interval == 1 ? "" : "s",
2934 xhci_interval, xhci_interval == 1 ? "" : "s");
624defa1
SS
2935 urb->interval = xhci_interval;
2936 /* Convert back to frames for LS/FS devices */
2937 if (urb->dev->speed == USB_SPEED_LOW ||
2938 urb->dev->speed == USB_SPEED_FULL)
2939 urb->interval /= 8;
2940 }
78140156
AI
2941}
2942
2943/*
2944 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
2945 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
2946 * (comprised of sg list entries) can take several service intervals to
2947 * transmit.
2948 */
2949int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
2950 struct urb *urb, int slot_id, unsigned int ep_index)
2951{
2952 struct xhci_ep_ctx *ep_ctx;
2953
2954 ep_ctx = xhci_get_ep_ctx(xhci, xhci->devs[slot_id]->out_ctx, ep_index);
2955 check_interval(xhci, urb, ep_ctx);
2956
3fc8206d 2957 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
624defa1
SS
2958}
2959
4da6e6f2 2960/*
4525c0a1
SS
2961 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
2962 * packets remaining in the TD (*not* including this TRB).
4da6e6f2
SS
2963 *
2964 * Total TD packet count = total_packet_count =
4525c0a1 2965 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
4da6e6f2
SS
2966 *
2967 * Packets transferred up to and including this TRB = packets_transferred =
2968 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
2969 *
2970 * TD size = total_packet_count - packets_transferred
2971 *
c840d6ce
MN
2972 * For xHCI 0.96 and older, TD size field should be the remaining bytes
2973 * including this TRB, right shifted by 10
2974 *
2975 * For all hosts it must fit in bits 21:17, so it can't be bigger than 31.
2976 * This is taken care of in the TRB_TD_SIZE() macro
2977 *
4525c0a1 2978 * The last TRB in a TD must have the TD size set to zero.
4da6e6f2 2979 */
c840d6ce
MN
2980static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred,
2981 int trb_buff_len, unsigned int td_total_len,
124c3937 2982 struct urb *urb, bool more_trbs_coming)
4da6e6f2 2983{
c840d6ce
MN
2984 u32 maxp, total_packet_count;
2985
0cbd4b34
CY
2986 /* MTK xHCI is mostly 0.97 but contains some features from 1.0 */
2987 if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST))
c840d6ce
MN
2988 return ((td_total_len - transferred) >> 10);
2989
48df4a6f 2990 /* One TRB with a zero-length data packet. */
124c3937 2991 if (!more_trbs_coming || (transferred == 0 && trb_buff_len == 0) ||
c840d6ce 2992 trb_buff_len == td_total_len)
48df4a6f
SS
2993 return 0;
2994
0cbd4b34
CY
2995 /* for MTK xHCI, TD size doesn't include this TRB */
2996 if (xhci->quirks & XHCI_MTK_HOST)
2997 trb_buff_len = 0;
2998
2999 maxp = GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
3000 total_packet_count = DIV_ROUND_UP(td_total_len, maxp);
3001
c840d6ce
MN
3002 /* Queueing functions don't count the current TRB into transferred */
3003 return (total_packet_count - ((transferred + trb_buff_len) / maxp));
4da6e6f2
SS
3004}
3005
f9c589e1 3006
474ed23a 3007static int xhci_align_td(struct xhci_hcd *xhci, struct urb *urb, u32 enqd_len,
f9c589e1 3008 u32 *trb_buff_len, struct xhci_segment *seg)
474ed23a 3009{
f9c589e1 3010 struct device *dev = xhci_to_hcd(xhci)->self.controller;
474ed23a
MN
3011 unsigned int unalign;
3012 unsigned int max_pkt;
f9c589e1 3013 u32 new_buff_len;
474ed23a
MN
3014
3015 max_pkt = GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
3016 unalign = (enqd_len + *trb_buff_len) % max_pkt;
3017
3018 /* we got lucky, last normal TRB data on segment is packet aligned */
3019 if (unalign == 0)
3020 return 0;
3021
f9c589e1
MN
3022 xhci_dbg(xhci, "Unaligned %d bytes, buff len %d\n",
3023 unalign, *trb_buff_len);
3024
474ed23a
MN
3025 /* is the last nornal TRB alignable by splitting it */
3026 if (*trb_buff_len > unalign) {
3027 *trb_buff_len -= unalign;
f9c589e1 3028 xhci_dbg(xhci, "split align, new buff len %d\n", *trb_buff_len);
474ed23a
MN
3029 return 0;
3030 }
f9c589e1
MN
3031
3032 /*
3033 * We want enqd_len + trb_buff_len to sum up to a number aligned to
3034 * number which is divisible by the endpoint's wMaxPacketSize. IOW:
3035 * (size of currently enqueued TRBs + remainder) % wMaxPacketSize == 0.
3036 */
3037 new_buff_len = max_pkt - (enqd_len % max_pkt);
3038
3039 if (new_buff_len > (urb->transfer_buffer_length - enqd_len))
3040 new_buff_len = (urb->transfer_buffer_length - enqd_len);
3041
3042 /* create a max max_pkt sized bounce buffer pointed to by last trb */
3043 if (usb_urb_dir_out(urb)) {
3044 sg_pcopy_to_buffer(urb->sg, urb->num_mapped_sgs,
3045 seg->bounce_buf, new_buff_len, enqd_len);
3046 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3047 max_pkt, DMA_TO_DEVICE);
3048 } else {
3049 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3050 max_pkt, DMA_FROM_DEVICE);
3051 }
3052
3053 if (dma_mapping_error(dev, seg->bounce_dma)) {
3054 /* try without aligning. Some host controllers survive */
3055 xhci_warn(xhci, "Failed mapping bounce buffer, not aligning\n");
3056 return 0;
3057 }
3058 *trb_buff_len = new_buff_len;
3059 seg->bounce_len = new_buff_len;
3060 seg->bounce_offs = enqd_len;
3061
3062 xhci_dbg(xhci, "Bounce align, new buff len %d\n", *trb_buff_len);
3063
474ed23a
MN
3064 return 1;
3065}
3066
d2510342
AI
3067/* This is very similar to what ehci-q.c qtd_fill() does */
3068int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
8a96c052
SS
3069 struct urb *urb, int slot_id, unsigned int ep_index)
3070{
5a5a0b1a 3071 struct xhci_ring *ring;
8e51adcc 3072 struct urb_priv *urb_priv;
8a96c052 3073 struct xhci_td *td;
d2510342
AI
3074 struct xhci_generic_trb *start_trb;
3075 struct scatterlist *sg = NULL;
5a83f04a
MN
3076 bool more_trbs_coming = true;
3077 bool need_zero_pkt = false;
86065c27
MN
3078 bool first_trb = true;
3079 unsigned int num_trbs;
d2510342 3080 unsigned int start_cycle, num_sgs = 0;
86065c27 3081 unsigned int enqd_len, block_len, trb_buff_len, full_len;
f9c589e1 3082 int sent_len, ret;
d2510342 3083 u32 field, length_field, remainder;
f9c589e1 3084 u64 addr, send_addr;
8a96c052 3085
5a5a0b1a
MN
3086 ring = xhci_urb_to_transfer_ring(xhci, urb);
3087 if (!ring)
e9df17eb
SS
3088 return -EINVAL;
3089
86065c27 3090 full_len = urb->transfer_buffer_length;
d2510342
AI
3091 /* If we have scatter/gather list, we use it. */
3092 if (urb->num_sgs) {
3093 num_sgs = urb->num_mapped_sgs;
3094 sg = urb->sg;
86065c27
MN
3095 addr = (u64) sg_dma_address(sg);
3096 block_len = sg_dma_len(sg);
d2510342 3097 num_trbs = count_sg_trbs_needed(urb);
86065c27 3098 } else {
d2510342 3099 num_trbs = count_trbs_needed(urb);
86065c27
MN
3100 addr = (u64) urb->transfer_dma;
3101 block_len = full_len;
3102 }
4758dcd1 3103 ret = prepare_transfer(xhci, xhci->devs[slot_id],
e9df17eb 3104 ep_index, urb->stream_id,
3b72fca0 3105 num_trbs, urb, 0, mem_flags);
d2510342 3106 if (unlikely(ret < 0))
4758dcd1 3107 return ret;
8e51adcc
AX
3108
3109 urb_priv = urb->hcpriv;
4758dcd1
RA
3110
3111 /* Deal with URB_ZERO_PACKET - need one more td/trb */
5a83f04a
MN
3112 if (urb->transfer_flags & URB_ZERO_PACKET && urb_priv->length > 1)
3113 need_zero_pkt = true;
4758dcd1 3114
8e51adcc
AX
3115 td = urb_priv->td[0];
3116
8a96c052
SS
3117 /*
3118 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3119 * until we've finished creating all the other TRBs. The ring's cycle
3120 * state may change as we enqueue the other TRBs, so save it too.
3121 */
5a5a0b1a
MN
3122 start_trb = &ring->enqueue->generic;
3123 start_cycle = ring->cycle_state;
f9c589e1 3124 send_addr = addr;
8a96c052 3125
d2510342 3126 /* Queue the TRBs, even if they are zero-length */
0d2daade
AB
3127 for (enqd_len = 0; first_trb || enqd_len < full_len;
3128 enqd_len += trb_buff_len) {
d2510342 3129 field = TRB_TYPE(TRB_NORMAL);
af8b9e63 3130
86065c27
MN
3131 /* TRB buffer should not cross 64KB boundaries */
3132 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
3133 trb_buff_len = min_t(unsigned int, trb_buff_len, block_len);
8a96c052 3134
86065c27
MN
3135 if (enqd_len + trb_buff_len > full_len)
3136 trb_buff_len = full_len - enqd_len;
b10de142
SS
3137
3138 /* Don't change the cycle bit of the first TRB until later */
86065c27
MN
3139 if (first_trb) {
3140 first_trb = false;
50f7b52a 3141 if (start_cycle == 0)
d2510342 3142 field |= TRB_CYCLE;
50f7b52a 3143 } else
5a5a0b1a 3144 field |= ring->cycle_state;
b10de142
SS
3145
3146 /* Chain all the TRBs together; clear the chain bit in the last
3147 * TRB to indicate it's the last TRB in the chain.
3148 */
86065c27 3149 if (enqd_len + trb_buff_len < full_len) {
b10de142 3150 field |= TRB_CHAIN;
2d98ef40 3151 if (trb_is_link(ring->enqueue + 1)) {
474ed23a 3152 if (xhci_align_td(xhci, urb, enqd_len,
f9c589e1
MN
3153 &trb_buff_len,
3154 ring->enq_seg)) {
3155 send_addr = ring->enq_seg->bounce_dma;
3156 /* assuming TD won't span 2 segs */
3157 td->bounce_seg = ring->enq_seg;
3158 }
474ed23a 3159 }
f9c589e1
MN
3160 }
3161 if (enqd_len + trb_buff_len >= full_len) {
3162 field &= ~TRB_CHAIN;
4758dcd1 3163 field |= TRB_IOC;
124c3937 3164 more_trbs_coming = false;
5a83f04a 3165 td->last_trb = ring->enqueue;
b10de142 3166 }
af8b9e63
SS
3167
3168 /* Only set interrupt on short packet for IN endpoints */
3169 if (usb_urb_dir_in(urb))
3170 field |= TRB_ISP;
3171
4da6e6f2 3172 /* Set the TRB length, TD size, and interrupter fields. */
86065c27
MN
3173 remainder = xhci_td_remainder(xhci, enqd_len, trb_buff_len,
3174 full_len, urb, more_trbs_coming);
3175
f9dc68fe 3176 length_field = TRB_LEN(trb_buff_len) |
c840d6ce 3177 TRB_TD_SIZE(remainder) |
f9dc68fe 3178 TRB_INTR_TARGET(0);
4da6e6f2 3179
124c3937 3180 queue_trb(xhci, ring, more_trbs_coming | need_zero_pkt,
f9c589e1
MN
3181 lower_32_bits(send_addr),
3182 upper_32_bits(send_addr),
f9dc68fe 3183 length_field,
d2510342 3184 field);
b10de142 3185
b10de142 3186 addr += trb_buff_len;
f9c589e1 3187 sent_len = trb_buff_len;
d2510342 3188
f9c589e1 3189 while (sg && sent_len >= block_len) {
86065c27
MN
3190 /* New sg entry */
3191 --num_sgs;
f9c589e1 3192 sent_len -= block_len;
86065c27 3193 if (num_sgs != 0) {
d2510342 3194 sg = sg_next(sg);
86065c27
MN
3195 block_len = sg_dma_len(sg);
3196 addr = (u64) sg_dma_address(sg);
f9c589e1 3197 addr += sent_len;
d2510342
AI
3198 }
3199 }
f9c589e1
MN
3200 block_len -= sent_len;
3201 send_addr = addr;
d2510342 3202 }
b10de142 3203
5a83f04a
MN
3204 if (need_zero_pkt) {
3205 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3206 ep_index, urb->stream_id,
3207 1, urb, 1, mem_flags);
3208 urb_priv->td[1]->last_trb = ring->enqueue;
3209 field = TRB_TYPE(TRB_NORMAL) | ring->cycle_state | TRB_IOC;
3210 queue_trb(xhci, ring, 0, 0, 0, TRB_INTR_TARGET(0), field);
3211 }
3212
86065c27 3213 check_trb_math(urb, enqd_len);
e9df17eb 3214 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
e1eab2e0 3215 start_cycle, start_trb);
b10de142
SS
3216 return 0;
3217}
3218
d0e96f5a 3219/* Caller must have locked xhci->lock */
23e3be11 3220int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
d0e96f5a
SS
3221 struct urb *urb, int slot_id, unsigned int ep_index)
3222{
3223 struct xhci_ring *ep_ring;
3224 int num_trbs;
3225 int ret;
3226 struct usb_ctrlrequest *setup;
3227 struct xhci_generic_trb *start_trb;
3228 int start_cycle;
c840d6ce 3229 u32 field, length_field, remainder;
8e51adcc 3230 struct urb_priv *urb_priv;
d0e96f5a
SS
3231 struct xhci_td *td;
3232
e9df17eb
SS
3233 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3234 if (!ep_ring)
3235 return -EINVAL;
d0e96f5a
SS
3236
3237 /*
3238 * Need to copy setup packet into setup TRB, so we can't use the setup
3239 * DMA address.
3240 */
3241 if (!urb->setup_packet)
3242 return -EINVAL;
3243
d0e96f5a
SS
3244 /* 1 TRB for setup, 1 for status */
3245 num_trbs = 2;
3246 /*
3247 * Don't need to check if we need additional event data and normal TRBs,
3248 * since data in control transfers will never get bigger than 16MB
3249 * XXX: can we get a buffer that crosses 64KB boundaries?
3250 */
3251 if (urb->transfer_buffer_length > 0)
3252 num_trbs++;
e9df17eb
SS
3253 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3254 ep_index, urb->stream_id,
3b72fca0 3255 num_trbs, urb, 0, mem_flags);
d0e96f5a
SS
3256 if (ret < 0)
3257 return ret;
3258
8e51adcc
AX
3259 urb_priv = urb->hcpriv;
3260 td = urb_priv->td[0];
3261
d0e96f5a
SS
3262 /*
3263 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3264 * until we've finished creating all the other TRBs. The ring's cycle
3265 * state may change as we enqueue the other TRBs, so save it too.
3266 */
3267 start_trb = &ep_ring->enqueue->generic;
3268 start_cycle = ep_ring->cycle_state;
3269
3270 /* Queue setup TRB - see section 6.4.1.2.1 */
3271 /* FIXME better way to translate setup_packet into two u32 fields? */
3272 setup = (struct usb_ctrlrequest *) urb->setup_packet;
50f7b52a
AX
3273 field = 0;
3274 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3275 if (start_cycle == 0)
3276 field |= 0x1;
b83cdc8f 3277
dca77945 3278 /* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */
0cbd4b34 3279 if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) {
b83cdc8f
AX
3280 if (urb->transfer_buffer_length > 0) {
3281 if (setup->bRequestType & USB_DIR_IN)
3282 field |= TRB_TX_TYPE(TRB_DATA_IN);
3283 else
3284 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3285 }
3286 }
3287
3b72fca0 3288 queue_trb(xhci, ep_ring, true,
28ccd296
ME
3289 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3290 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3291 TRB_LEN(8) | TRB_INTR_TARGET(0),
3292 /* Immediate data in pointer */
3293 field);
d0e96f5a
SS
3294
3295 /* If there's data, queue data TRBs */
af8b9e63
SS
3296 /* Only set interrupt on short packet for IN endpoints */
3297 if (usb_urb_dir_in(urb))
3298 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3299 else
3300 field = TRB_TYPE(TRB_DATA);
3301
c840d6ce
MN
3302 remainder = xhci_td_remainder(xhci, 0,
3303 urb->transfer_buffer_length,
3304 urb->transfer_buffer_length,
3305 urb, 1);
3306
f9dc68fe 3307 length_field = TRB_LEN(urb->transfer_buffer_length) |
c840d6ce 3308 TRB_TD_SIZE(remainder) |
f9dc68fe 3309 TRB_INTR_TARGET(0);
c840d6ce 3310
d0e96f5a
SS
3311 if (urb->transfer_buffer_length > 0) {
3312 if (setup->bRequestType & USB_DIR_IN)
3313 field |= TRB_DIR_IN;
3b72fca0 3314 queue_trb(xhci, ep_ring, true,
d0e96f5a
SS
3315 lower_32_bits(urb->transfer_dma),
3316 upper_32_bits(urb->transfer_dma),
f9dc68fe 3317 length_field,
af8b9e63 3318 field | ep_ring->cycle_state);
d0e96f5a
SS
3319 }
3320
3321 /* Save the DMA address of the last TRB in the TD */
3322 td->last_trb = ep_ring->enqueue;
3323
3324 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3325 /* If the device sent data, the status stage is an OUT transfer */
3326 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3327 field = 0;
3328 else
3329 field = TRB_DIR_IN;
3b72fca0 3330 queue_trb(xhci, ep_ring, false,
d0e96f5a
SS
3331 0,
3332 0,
3333 TRB_INTR_TARGET(0),
3334 /* Event on completion */
3335 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3336
e9df17eb 3337 giveback_first_trb(xhci, slot_id, ep_index, 0,
e1eab2e0 3338 start_cycle, start_trb);
d0e96f5a
SS
3339 return 0;
3340}
3341
5cd43e33
SS
3342/*
3343 * The transfer burst count field of the isochronous TRB defines the number of
3344 * bursts that are required to move all packets in this TD. Only SuperSpeed
3345 * devices can burst up to bMaxBurst number of packets per service interval.
3346 * This field is zero based, meaning a value of zero in the field means one
3347 * burst. Basically, for everything but SuperSpeed devices, this field will be
3348 * zero. Only xHCI 1.0 host controllers support this field.
3349 */
3350static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
5cd43e33
SS
3351 struct urb *urb, unsigned int total_packet_count)
3352{
3353 unsigned int max_burst;
3354
09c352ed 3355 if (xhci->hci_version < 0x100 || urb->dev->speed < USB_SPEED_SUPER)
5cd43e33
SS
3356 return 0;
3357
3358 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3213b151 3359 return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
5cd43e33
SS
3360}
3361
b61d378f
SS
3362/*
3363 * Returns the number of packets in the last "burst" of packets. This field is
3364 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3365 * the last burst packet count is equal to the total number of packets in the
3366 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3367 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3368 * contain 1 to (bMaxBurst + 1) packets.
3369 */
3370static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
b61d378f
SS
3371 struct urb *urb, unsigned int total_packet_count)
3372{
3373 unsigned int max_burst;
3374 unsigned int residue;
3375
3376 if (xhci->hci_version < 0x100)
3377 return 0;
3378
09c352ed 3379 if (urb->dev->speed >= USB_SPEED_SUPER) {
b61d378f
SS
3380 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3381 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3382 residue = total_packet_count % (max_burst + 1);
3383 /* If residue is zero, the last burst contains (max_burst + 1)
3384 * number of packets, but the TLBPC field is zero-based.
3385 */
3386 if (residue == 0)
3387 return max_burst;
3388 return residue - 1;
b61d378f 3389 }
09c352ed
MN
3390 if (total_packet_count == 0)
3391 return 0;
3392 return total_packet_count - 1;
b61d378f
SS
3393}
3394
79b8094f
LB
3395/*
3396 * Calculates Frame ID field of the isochronous TRB identifies the
3397 * target frame that the Interval associated with this Isochronous
3398 * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec.
3399 *
3400 * Returns actual frame id on success, negative value on error.
3401 */
3402static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci,
3403 struct urb *urb, int index)
3404{
3405 int start_frame, ist, ret = 0;
3406 int start_frame_id, end_frame_id, current_frame_id;
3407
3408 if (urb->dev->speed == USB_SPEED_LOW ||
3409 urb->dev->speed == USB_SPEED_FULL)
3410 start_frame = urb->start_frame + index * urb->interval;
3411 else
3412 start_frame = (urb->start_frame + index * urb->interval) >> 3;
3413
3414 /* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2):
3415 *
3416 * If bit [3] of IST is cleared to '0', software can add a TRB no
3417 * later than IST[2:0] Microframes before that TRB is scheduled to
3418 * be executed.
3419 * If bit [3] of IST is set to '1', software can add a TRB no later
3420 * than IST[2:0] Frames before that TRB is scheduled to be executed.
3421 */
3422 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3423 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3424 ist <<= 3;
3425
3426 /* Software shall not schedule an Isoch TD with a Frame ID value that
3427 * is less than the Start Frame ID or greater than the End Frame ID,
3428 * where:
3429 *
3430 * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048
3431 * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048
3432 *
3433 * Both the End Frame ID and Start Frame ID values are calculated
3434 * in microframes. When software determines the valid Frame ID value;
3435 * The End Frame ID value should be rounded down to the nearest Frame
3436 * boundary, and the Start Frame ID value should be rounded up to the
3437 * nearest Frame boundary.
3438 */
3439 current_frame_id = readl(&xhci->run_regs->microframe_index);
3440 start_frame_id = roundup(current_frame_id + ist + 1, 8);
3441 end_frame_id = rounddown(current_frame_id + 895 * 8, 8);
3442
3443 start_frame &= 0x7ff;
3444 start_frame_id = (start_frame_id >> 3) & 0x7ff;
3445 end_frame_id = (end_frame_id >> 3) & 0x7ff;
3446
3447 xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n",
3448 __func__, index, readl(&xhci->run_regs->microframe_index),
3449 start_frame_id, end_frame_id, start_frame);
3450
3451 if (start_frame_id < end_frame_id) {
3452 if (start_frame > end_frame_id ||
3453 start_frame < start_frame_id)
3454 ret = -EINVAL;
3455 } else if (start_frame_id > end_frame_id) {
3456 if ((start_frame > end_frame_id &&
3457 start_frame < start_frame_id))
3458 ret = -EINVAL;
3459 } else {
3460 ret = -EINVAL;
3461 }
3462
3463 if (index == 0) {
3464 if (ret == -EINVAL || start_frame == start_frame_id) {
3465 start_frame = start_frame_id + 1;
3466 if (urb->dev->speed == USB_SPEED_LOW ||
3467 urb->dev->speed == USB_SPEED_FULL)
3468 urb->start_frame = start_frame;
3469 else
3470 urb->start_frame = start_frame << 3;
3471 ret = 0;
3472 }
3473 }
3474
3475 if (ret) {
3476 xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n",
3477 start_frame, current_frame_id, index,
3478 start_frame_id, end_frame_id);
3479 xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n");
3480 return ret;
3481 }
3482
3483 return start_frame;
3484}
3485
04e51901
AX
3486/* This is for isoc transfer */
3487static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3488 struct urb *urb, int slot_id, unsigned int ep_index)
3489{
3490 struct xhci_ring *ep_ring;
3491 struct urb_priv *urb_priv;
3492 struct xhci_td *td;
3493 int num_tds, trbs_per_td;
3494 struct xhci_generic_trb *start_trb;
3495 bool first_trb;
3496 int start_cycle;
3497 u32 field, length_field;
3498 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3499 u64 start_addr, addr;
3500 int i, j;
47cbf692 3501 bool more_trbs_coming;
79b8094f 3502 struct xhci_virt_ep *xep;
09c352ed 3503 int frame_id;
04e51901 3504
79b8094f 3505 xep = &xhci->devs[slot_id]->eps[ep_index];
04e51901
AX
3506 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3507
3508 num_tds = urb->number_of_packets;
3509 if (num_tds < 1) {
3510 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3511 return -EINVAL;
3512 }
04e51901
AX
3513 start_addr = (u64) urb->transfer_dma;
3514 start_trb = &ep_ring->enqueue->generic;
3515 start_cycle = ep_ring->cycle_state;
3516
522989a2 3517 urb_priv = urb->hcpriv;
09c352ed 3518 /* Queue the TRBs for each TD, even if they are zero-length */
04e51901 3519 for (i = 0; i < num_tds; i++) {
09c352ed
MN
3520 unsigned int total_pkt_count, max_pkt;
3521 unsigned int burst_count, last_burst_pkt_count;
3522 u32 sia_frame_id;
04e51901 3523
4da6e6f2 3524 first_trb = true;
04e51901
AX
3525 running_total = 0;
3526 addr = start_addr + urb->iso_frame_desc[i].offset;
3527 td_len = urb->iso_frame_desc[i].length;
3528 td_remain_len = td_len;
09c352ed
MN
3529 max_pkt = GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
3530 total_pkt_count = DIV_ROUND_UP(td_len, max_pkt);
3531
48df4a6f 3532 /* A zero-length transfer still involves at least one packet. */
09c352ed
MN
3533 if (total_pkt_count == 0)
3534 total_pkt_count++;
3535 burst_count = xhci_get_burst_count(xhci, urb, total_pkt_count);
3536 last_burst_pkt_count = xhci_get_last_burst_packet_count(xhci,
3537 urb, total_pkt_count);
04e51901 3538
d2510342 3539 trbs_per_td = count_isoc_trbs_needed(urb, i);
04e51901
AX
3540
3541 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
3b72fca0 3542 urb->stream_id, trbs_per_td, urb, i, mem_flags);
522989a2
SS
3543 if (ret < 0) {
3544 if (i == 0)
3545 return ret;
3546 goto cleanup;
3547 }
04e51901 3548 td = urb_priv->td[i];
09c352ed
MN
3549
3550 /* use SIA as default, if frame id is used overwrite it */
3551 sia_frame_id = TRB_SIA;
3552 if (!(urb->transfer_flags & URB_ISO_ASAP) &&
3553 HCC_CFC(xhci->hcc_params)) {
3554 frame_id = xhci_get_isoc_frame_id(xhci, urb, i);
3555 if (frame_id >= 0)
3556 sia_frame_id = TRB_FRAME_ID(frame_id);
3557 }
3558 /*
3559 * Set isoc specific data for the first TRB in a TD.
3560 * Prevent HW from getting the TRBs by keeping the cycle state
3561 * inverted in the first TDs isoc TRB.
3562 */
2f6d3b65 3563 field = TRB_TYPE(TRB_ISOC) |
09c352ed
MN
3564 TRB_TLBPC(last_burst_pkt_count) |
3565 sia_frame_id |
3566 (i ? ep_ring->cycle_state : !start_cycle);
3567
2f6d3b65
MN
3568 /* xhci 1.1 with ETE uses TD_Size field for TBC, old is Rsvdz */
3569 if (!xep->use_extended_tbc)
3570 field |= TRB_TBC(burst_count);
3571
09c352ed 3572 /* fill the rest of the TRB fields, and remaining normal TRBs */
04e51901
AX
3573 for (j = 0; j < trbs_per_td; j++) {
3574 u32 remainder = 0;
09c352ed
MN
3575
3576 /* only first TRB is isoc, overwrite otherwise */
3577 if (!first_trb)
3578 field = TRB_TYPE(TRB_NORMAL) |
3579 ep_ring->cycle_state;
04e51901 3580
af8b9e63
SS
3581 /* Only set interrupt on short packet for IN EPs */
3582 if (usb_urb_dir_in(urb))
3583 field |= TRB_ISP;
3584
09c352ed 3585 /* Set the chain bit for all except the last TRB */
04e51901 3586 if (j < trbs_per_td - 1) {
47cbf692 3587 more_trbs_coming = true;
09c352ed 3588 field |= TRB_CHAIN;
04e51901 3589 } else {
09c352ed 3590 more_trbs_coming = false;
04e51901
AX
3591 td->last_trb = ep_ring->enqueue;
3592 field |= TRB_IOC;
09c352ed
MN
3593 /* set BEI, except for the last TD */
3594 if (xhci->hci_version >= 0x100 &&
3595 !(xhci->quirks & XHCI_AVOID_BEI) &&
3596 i < num_tds - 1)
3597 field |= TRB_BEI;
04e51901 3598 }
04e51901 3599 /* Calculate TRB length */
d2510342 3600 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
04e51901
AX
3601 if (trb_buff_len > td_remain_len)
3602 trb_buff_len = td_remain_len;
3603
4da6e6f2 3604 /* Set the TRB length, TD size, & interrupter fields. */
c840d6ce
MN
3605 remainder = xhci_td_remainder(xhci, running_total,
3606 trb_buff_len, td_len,
124c3937 3607 urb, more_trbs_coming);
c840d6ce 3608
04e51901 3609 length_field = TRB_LEN(trb_buff_len) |
04e51901 3610 TRB_INTR_TARGET(0);
4da6e6f2 3611
2f6d3b65
MN
3612 /* xhci 1.1 with ETE uses TD Size field for TBC */
3613 if (first_trb && xep->use_extended_tbc)
3614 length_field |= TRB_TD_SIZE_TBC(burst_count);
3615 else
3616 length_field |= TRB_TD_SIZE(remainder);
3617 first_trb = false;
3618
3b72fca0 3619 queue_trb(xhci, ep_ring, more_trbs_coming,
04e51901
AX
3620 lower_32_bits(addr),
3621 upper_32_bits(addr),
3622 length_field,
af8b9e63 3623 field);
04e51901
AX
3624 running_total += trb_buff_len;
3625
3626 addr += trb_buff_len;
3627 td_remain_len -= trb_buff_len;
3628 }
3629
3630 /* Check TD length */
3631 if (running_total != td_len) {
3632 xhci_err(xhci, "ISOC TD length unmatch\n");
cf840551
AX
3633 ret = -EINVAL;
3634 goto cleanup;
04e51901
AX
3635 }
3636 }
3637
79b8094f
LB
3638 /* store the next frame id */
3639 if (HCC_CFC(xhci->hcc_params))
3640 xep->next_frame_id = urb->start_frame + num_tds * urb->interval;
3641
c41136b0
AX
3642 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3643 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3644 usb_amd_quirk_pll_disable();
3645 }
3646 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3647
e1eab2e0
AX
3648 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3649 start_cycle, start_trb);
04e51901 3650 return 0;
522989a2
SS
3651cleanup:
3652 /* Clean up a partially enqueued isoc transfer. */
3653
3654 for (i--; i >= 0; i--)
585df1d9 3655 list_del_init(&urb_priv->td[i]->td_list);
522989a2
SS
3656
3657 /* Use the first TD as a temporary variable to turn the TDs we've queued
3658 * into No-ops with a software-owned cycle bit. That way the hardware
3659 * won't accidentally start executing bogus TDs when we partially
3660 * overwrite them. td->first_trb and td->start_seg are already set.
3661 */
3662 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3663 /* Every TRB except the first & last will have its cycle bit flipped. */
3664 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3665
3666 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3667 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3668 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3669 ep_ring->cycle_state = start_cycle;
b008df60 3670 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
522989a2
SS
3671 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3672 return ret;
04e51901
AX
3673}
3674
3675/*
3676 * Check transfer ring to guarantee there is enough room for the urb.
3677 * Update ISO URB start_frame and interval.
79b8094f
LB
3678 * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to
3679 * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or
3680 * Contiguous Frame ID is not supported by HC.
04e51901
AX
3681 */
3682int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3683 struct urb *urb, int slot_id, unsigned int ep_index)
3684{
3685 struct xhci_virt_device *xdev;
3686 struct xhci_ring *ep_ring;
3687 struct xhci_ep_ctx *ep_ctx;
3688 int start_frame;
04e51901
AX
3689 int num_tds, num_trbs, i;
3690 int ret;
79b8094f
LB
3691 struct xhci_virt_ep *xep;
3692 int ist;
04e51901
AX
3693
3694 xdev = xhci->devs[slot_id];
79b8094f 3695 xep = &xhci->devs[slot_id]->eps[ep_index];
04e51901
AX
3696 ep_ring = xdev->eps[ep_index].ring;
3697 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3698
3699 num_trbs = 0;
3700 num_tds = urb->number_of_packets;
3701 for (i = 0; i < num_tds; i++)
d2510342 3702 num_trbs += count_isoc_trbs_needed(urb, i);
04e51901
AX
3703
3704 /* Check the ring to guarantee there is enough room for the whole urb.
3705 * Do not insert any td of the urb to the ring if the check failed.
3706 */
28ccd296 3707 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
3b72fca0 3708 num_trbs, mem_flags);
04e51901
AX
3709 if (ret)
3710 return ret;
3711
79b8094f
LB
3712 /*
3713 * Check interval value. This should be done before we start to
3714 * calculate the start frame value.
3715 */
78140156 3716 check_interval(xhci, urb, ep_ctx);
79b8094f
LB
3717
3718 /* Calculate the start frame and put it in urb->start_frame. */
42df7215
LB
3719 if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) {
3720 if ((le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
3721 EP_STATE_RUNNING) {
3722 urb->start_frame = xep->next_frame_id;
3723 goto skip_start_over;
3724 }
79b8094f
LB
3725 }
3726
3727 start_frame = readl(&xhci->run_regs->microframe_index);
3728 start_frame &= 0x3fff;
3729 /*
3730 * Round up to the next frame and consider the time before trb really
3731 * gets scheduled by hardare.
3732 */
3733 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3734 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3735 ist <<= 3;
3736 start_frame += ist + XHCI_CFC_DELAY;
3737 start_frame = roundup(start_frame, 8);
3738
3739 /*
3740 * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT
3741 * is greate than 8 microframes.
3742 */
3743 if (urb->dev->speed == USB_SPEED_LOW ||
3744 urb->dev->speed == USB_SPEED_FULL) {
3745 start_frame = roundup(start_frame, urb->interval << 3);
3746 urb->start_frame = start_frame >> 3;
3747 } else {
3748 start_frame = roundup(start_frame, urb->interval);
3749 urb->start_frame = start_frame;
3750 }
3751
3752skip_start_over:
b008df60
AX
3753 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3754
3fc8206d 3755 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
04e51901
AX
3756}
3757
d0e96f5a
SS
3758/**** Command Ring Operations ****/
3759
913a8a34
SS
3760/* Generic function for queueing a command TRB on the command ring.
3761 * Check to make sure there's room on the command ring for one command TRB.
3762 * Also check that there's room reserved for commands that must not fail.
3763 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3764 * then only check for the number of reserved spots.
3765 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3766 * because the command event handler may want to resubmit a failed command.
3767 */
ddba5cd0
MN
3768static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
3769 u32 field1, u32 field2,
3770 u32 field3, u32 field4, bool command_must_succeed)
7f84eef0 3771{
913a8a34 3772 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
d1dc908a 3773 int ret;
ad6b1d91 3774
98d74f9c
MN
3775 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
3776 (xhci->xhc_state & XHCI_STATE_HALTED)) {
ad6b1d91 3777 xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n");
c9aa1a2d 3778 return -ESHUTDOWN;
ad6b1d91 3779 }
d1dc908a 3780
913a8a34
SS
3781 if (!command_must_succeed)
3782 reserved_trbs++;
3783
d1dc908a 3784 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
3b72fca0 3785 reserved_trbs, GFP_ATOMIC);
d1dc908a
SS
3786 if (ret < 0) {
3787 xhci_err(xhci, "ERR: No room for command on command ring\n");
913a8a34
SS
3788 if (command_must_succeed)
3789 xhci_err(xhci, "ERR: Reserved TRB counting for "
3790 "unfailable commands failed.\n");
d1dc908a 3791 return ret;
7f84eef0 3792 }
c9aa1a2d
MN
3793
3794 cmd->command_trb = xhci->cmd_ring->enqueue;
3795 list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
ddba5cd0 3796
c311e391
MN
3797 /* if there are no other commands queued we start the timeout timer */
3798 if (xhci->cmd_list.next == &cmd->cmd_list &&
3799 !timer_pending(&xhci->cmd_timer)) {
3800 xhci->current_cmd = cmd;
3801 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
3802 }
3803
3b72fca0
AX
3804 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3805 field4 | xhci->cmd_ring->cycle_state);
7f84eef0
SS
3806 return 0;
3807}
3808
3ffbba95 3809/* Queue a slot enable or disable request on the command ring */
ddba5cd0
MN
3810int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
3811 u32 trb_type, u32 slot_id)
3ffbba95 3812{
ddba5cd0 3813 return queue_command(xhci, cmd, 0, 0, 0,
913a8a34 3814 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
3ffbba95
SS
3815}
3816
3817/* Queue an address device command TRB */
ddba5cd0
MN
3818int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3819 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
3ffbba95 3820{
ddba5cd0 3821 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
8e595a5d 3822 upper_32_bits(in_ctx_ptr), 0,
48fc7dbd
DW
3823 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
3824 | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
2a8f82c4
SS
3825}
3826
ddba5cd0 3827int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
0238634d
SS
3828 u32 field1, u32 field2, u32 field3, u32 field4)
3829{
ddba5cd0 3830 return queue_command(xhci, cmd, field1, field2, field3, field4, false);
0238634d
SS
3831}
3832
2a8f82c4 3833/* Queue a reset device command TRB */
ddba5cd0
MN
3834int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3835 u32 slot_id)
2a8f82c4 3836{
ddba5cd0 3837 return queue_command(xhci, cmd, 0, 0, 0,
2a8f82c4 3838 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
913a8a34 3839 false);
3ffbba95 3840}
f94e0186
SS
3841
3842/* Queue a configure endpoint command TRB */
ddba5cd0
MN
3843int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
3844 struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
913a8a34 3845 u32 slot_id, bool command_must_succeed)
f94e0186 3846{
ddba5cd0 3847 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
8e595a5d 3848 upper_32_bits(in_ctx_ptr), 0,
913a8a34
SS
3849 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3850 command_must_succeed);
f94e0186 3851}
ae636747 3852
f2217e8e 3853/* Queue an evaluate context command TRB */
ddba5cd0
MN
3854int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
3855 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
f2217e8e 3856{
ddba5cd0 3857 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
f2217e8e 3858 upper_32_bits(in_ctx_ptr), 0,
913a8a34 3859 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
4b266541 3860 command_must_succeed);
f2217e8e
SS
3861}
3862
be88fe4f
AX
3863/*
3864 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3865 * activity on an endpoint that is about to be suspended.
3866 */
ddba5cd0
MN
3867int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
3868 int slot_id, unsigned int ep_index, int suspend)
ae636747
SS
3869{
3870 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3871 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3872 u32 type = TRB_TYPE(TRB_STOP_RING);
be88fe4f 3873 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
ae636747 3874
ddba5cd0 3875 return queue_command(xhci, cmd, 0, 0, 0,
be88fe4f 3876 trb_slot_id | trb_ep_index | type | trb_suspend, false);
ae636747
SS
3877}
3878
d3a43e66
HG
3879/* Set Transfer Ring Dequeue Pointer command */
3880void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
3881 unsigned int slot_id, unsigned int ep_index,
3882 unsigned int stream_id,
3883 struct xhci_dequeue_state *deq_state)
ae636747
SS
3884{
3885 dma_addr_t addr;
3886 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3887 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
e9df17eb 3888 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
95241dbd 3889 u32 trb_sct = 0;
ae636747 3890 u32 type = TRB_TYPE(TRB_SET_DEQ);
bf161e85 3891 struct xhci_virt_ep *ep;
1e3452e3
HG
3892 struct xhci_command *cmd;
3893 int ret;
ae636747 3894
d3a43e66
HG
3895 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
3896 "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), new deq ptr = %p (0x%llx dma), new cycle = %u",
3897 deq_state->new_deq_seg,
3898 (unsigned long long)deq_state->new_deq_seg->dma,
3899 deq_state->new_deq_ptr,
3900 (unsigned long long)xhci_trb_virt_to_dma(
3901 deq_state->new_deq_seg, deq_state->new_deq_ptr),
3902 deq_state->new_cycle_state);
3903
3904 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
3905 deq_state->new_deq_ptr);
c92bcfa7 3906 if (addr == 0) {
ae636747 3907 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
700e2052 3908 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
d3a43e66
HG
3909 deq_state->new_deq_seg, deq_state->new_deq_ptr);
3910 return;
c92bcfa7 3911 }
bf161e85
SS
3912 ep = &xhci->devs[slot_id]->eps[ep_index];
3913 if ((ep->ep_state & SET_DEQ_PENDING)) {
3914 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3915 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
d3a43e66 3916 return;
bf161e85 3917 }
1e3452e3
HG
3918
3919 /* This function gets called from contexts where it cannot sleep */
3920 cmd = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
3921 if (!cmd) {
3922 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr: ENOMEM\n");
d3a43e66 3923 return;
1e3452e3
HG
3924 }
3925
d3a43e66
HG
3926 ep->queued_deq_seg = deq_state->new_deq_seg;
3927 ep->queued_deq_ptr = deq_state->new_deq_ptr;
95241dbd
HG
3928 if (stream_id)
3929 trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
1e3452e3 3930 ret = queue_command(xhci, cmd,
d3a43e66
HG
3931 lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state,
3932 upper_32_bits(addr), trb_stream_id,
3933 trb_slot_id | trb_ep_index | type, false);
1e3452e3
HG
3934 if (ret < 0) {
3935 xhci_free_command(xhci, cmd);
d3a43e66 3936 return;
1e3452e3
HG
3937 }
3938
d3a43e66
HG
3939 /* Stop the TD queueing code from ringing the doorbell until
3940 * this command completes. The HC won't set the dequeue pointer
3941 * if the ring is running, and ringing the doorbell starts the
3942 * ring running.
3943 */
3944 ep->ep_state |= SET_DEQ_PENDING;
ae636747 3945}
a1587d97 3946
ddba5cd0
MN
3947int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
3948 int slot_id, unsigned int ep_index)
a1587d97
SS
3949{
3950 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3951 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3952 u32 type = TRB_TYPE(TRB_RESET_EP);
3953
ddba5cd0
MN
3954 return queue_command(xhci, cmd, 0, 0, 0,
3955 trb_slot_id | trb_ep_index | type, false);
a1587d97 3956}