]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/usb/host/xhci-ring.c
usb: host: xhci-ring: don't need to clear interrupt pending for MSI enabled hcd
[mirror_ubuntu-artful-kernel.git] / drivers / usb / host / xhci-ring.c
CommitLineData
7f84eef0
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
8a96c052 67#include <linux/scatterlist.h>
5a0e3ad6 68#include <linux/slab.h>
f9c589e1 69#include <linux/dma-mapping.h>
7f84eef0 70#include "xhci.h"
3a7fa5be 71#include "xhci-trace.h"
0cbd4b34 72#include "xhci-mtk.h"
7f84eef0
SS
73
74/*
75 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
76 * address of the TRB.
77 */
23e3be11 78dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
7f84eef0
SS
79 union xhci_trb *trb)
80{
6071d836 81 unsigned long segment_offset;
7f84eef0 82
6071d836 83 if (!seg || !trb || trb < seg->trbs)
7f84eef0 84 return 0;
6071d836
SS
85 /* offset in TRBs */
86 segment_offset = trb - seg->trbs;
7895086a 87 if (segment_offset >= TRBS_PER_SEGMENT)
7f84eef0 88 return 0;
6071d836 89 return seg->dma + (segment_offset * sizeof(*trb));
7f84eef0
SS
90}
91
0ce57499
MN
92static bool trb_is_noop(union xhci_trb *trb)
93{
94 return TRB_TYPE_NOOP_LE32(trb->generic.field[3]);
95}
96
2d98ef40
MN
97static bool trb_is_link(union xhci_trb *trb)
98{
99 return TRB_TYPE_LINK_LE32(trb->link.control);
100}
101
bd5e67f5
MN
102static bool last_trb_on_seg(struct xhci_segment *seg, union xhci_trb *trb)
103{
104 return trb == &seg->trbs[TRBS_PER_SEGMENT - 1];
105}
106
107static bool last_trb_on_ring(struct xhci_ring *ring,
108 struct xhci_segment *seg, union xhci_trb *trb)
109{
110 return last_trb_on_seg(seg, trb) && (seg->next == ring->first_seg);
111}
112
d0c77d84
MN
113static bool link_trb_toggles_cycle(union xhci_trb *trb)
114{
115 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
116}
117
2a72126d
MN
118static bool last_td_in_urb(struct xhci_td *td)
119{
120 struct urb_priv *urb_priv = td->urb->hcpriv;
121
9ef7fbbb 122 return urb_priv->num_tds_done == urb_priv->num_tds;
2a72126d
MN
123}
124
125static void inc_td_cnt(struct urb *urb)
126{
127 struct urb_priv *urb_priv = urb->hcpriv;
128
9ef7fbbb 129 urb_priv->num_tds_done++;
2a72126d
MN
130}
131
ae1e3f07
MN
132static void trb_to_noop(union xhci_trb *trb, u32 noop_type)
133{
134 if (trb_is_link(trb)) {
135 /* unchain chained link TRBs */
136 trb->link.control &= cpu_to_le32(~TRB_CHAIN);
137 } else {
138 trb->generic.field[0] = 0;
139 trb->generic.field[1] = 0;
140 trb->generic.field[2] = 0;
141 /* Preserve only the cycle bit of this TRB */
142 trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
143 trb->generic.field[3] |= cpu_to_le32(TRB_TYPE(noop_type));
144 }
145}
146
ae636747
SS
147/* Updates trb to point to the next TRB in the ring, and updates seg if the next
148 * TRB is in a new segment. This does not skip over link TRBs, and it does not
149 * effect the ring dequeue or enqueue pointers.
150 */
151static void next_trb(struct xhci_hcd *xhci,
152 struct xhci_ring *ring,
153 struct xhci_segment **seg,
154 union xhci_trb **trb)
155{
2d98ef40 156 if (trb_is_link(*trb)) {
ae636747
SS
157 *seg = (*seg)->next;
158 *trb = ((*seg)->trbs);
159 } else {
a1669b2c 160 (*trb)++;
ae636747
SS
161 }
162}
163
7f84eef0
SS
164/*
165 * See Cycle bit rules. SW is the consumer for the event ring only.
166 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
167 */
3b72fca0 168static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
7f84eef0 169{
bd5e67f5
MN
170 /* event ring doesn't have link trbs, check for last trb */
171 if (ring->type == TYPE_EVENT) {
172 if (!last_trb_on_seg(ring->deq_seg, ring->dequeue)) {
50d0206f 173 ring->dequeue++;
bd5e67f5 174 return;
7f84eef0 175 }
bd5e67f5
MN
176 if (last_trb_on_ring(ring, ring->deq_seg, ring->dequeue))
177 ring->cycle_state ^= 1;
178 ring->deq_seg = ring->deq_seg->next;
179 ring->dequeue = ring->deq_seg->trbs;
180 return;
181 }
182
183 /* All other rings have link trbs */
184 if (!trb_is_link(ring->dequeue)) {
185 ring->dequeue++;
186 ring->num_trbs_free++;
187 }
188 while (trb_is_link(ring->dequeue)) {
189 ring->deq_seg = ring->deq_seg->next;
190 ring->dequeue = ring->deq_seg->trbs;
191 }
b2d6edbb
LB
192
193 trace_xhci_inc_deq(ring);
194
bd5e67f5 195 return;
7f84eef0
SS
196}
197
198/*
199 * See Cycle bit rules. SW is the consumer for the event ring only.
200 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
201 *
202 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
203 * chain bit is set), then set the chain bit in all the following link TRBs.
204 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
205 * have their chain bit cleared (so that each Link TRB is a separate TD).
206 *
207 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
b0567b3f
SS
208 * set, but other sections talk about dealing with the chain bit set. This was
209 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
210 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
6cc30d85
SS
211 *
212 * @more_trbs_coming: Will you enqueue more TRBs before calling
213 * prepare_transfer()?
7f84eef0 214 */
6cc30d85 215static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
3b72fca0 216 bool more_trbs_coming)
7f84eef0
SS
217{
218 u32 chain;
219 union xhci_trb *next;
220
28ccd296 221 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
b008df60 222 /* If this is not event ring, there is one less usable TRB */
2d98ef40 223 if (!trb_is_link(ring->enqueue))
b008df60 224 ring->num_trbs_free--;
7f84eef0
SS
225 next = ++(ring->enqueue);
226
2251198b 227 /* Update the dequeue pointer further if that was a link TRB */
2d98ef40 228 while (trb_is_link(next)) {
6cc30d85 229
2251198b
MN
230 /*
231 * If the caller doesn't plan on enqueueing more TDs before
232 * ringing the doorbell, then we don't want to give the link TRB
233 * to the hardware just yet. We'll give the link TRB back in
234 * prepare_ring() just before we enqueue the TD at the top of
235 * the ring.
236 */
237 if (!chain && !more_trbs_coming)
238 break;
3b72fca0 239
2251198b
MN
240 /* If we're not dealing with 0.95 hardware or isoc rings on
241 * AMD 0.96 host, carry over the chain bit of the previous TRB
242 * (which may mean the chain bit is cleared).
243 */
244 if (!(ring->type == TYPE_ISOC &&
245 (xhci->quirks & XHCI_AMD_0x96_HOST)) &&
246 !xhci_link_trb_quirk(xhci)) {
247 next->link.control &= cpu_to_le32(~TRB_CHAIN);
248 next->link.control |= cpu_to_le32(chain);
7f84eef0 249 }
2251198b
MN
250 /* Give this link TRB to the hardware */
251 wmb();
252 next->link.control ^= cpu_to_le32(TRB_CYCLE);
253
254 /* Toggle the cycle bit after the last ring segment. */
d0c77d84 255 if (link_trb_toggles_cycle(next))
2251198b
MN
256 ring->cycle_state ^= 1;
257
7f84eef0
SS
258 ring->enq_seg = ring->enq_seg->next;
259 ring->enqueue = ring->enq_seg->trbs;
260 next = ring->enqueue;
261 }
b2d6edbb
LB
262
263 trace_xhci_inc_enq(ring);
7f84eef0
SS
264}
265
266/*
085deb16
AX
267 * Check to see if there's room to enqueue num_trbs on the ring and make sure
268 * enqueue pointer will not advance into dequeue segment. See rules above.
7f84eef0 269 */
b008df60 270static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
7f84eef0
SS
271 unsigned int num_trbs)
272{
085deb16 273 int num_trbs_in_deq_seg;
b008df60 274
085deb16
AX
275 if (ring->num_trbs_free < num_trbs)
276 return 0;
277
278 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
279 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
280 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
281 return 0;
282 }
283
284 return 1;
7f84eef0
SS
285}
286
7f84eef0 287/* Ring the host controller doorbell after placing a command on the ring */
23e3be11 288void xhci_ring_cmd_db(struct xhci_hcd *xhci)
7f84eef0 289{
c181bc5b
EF
290 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
291 return;
292
7f84eef0 293 xhci_dbg(xhci, "// Ding dong!\n");
204b7793 294 writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
7f84eef0 295 /* Flush PCI posted writes */
b0ba9720 296 readl(&xhci->dba->doorbell[0]);
7f84eef0
SS
297}
298
cb4d5ce5
OH
299static bool xhci_mod_cmd_timer(struct xhci_hcd *xhci, unsigned long delay)
300{
301 return mod_delayed_work(system_wq, &xhci->cmd_timer, delay);
302}
303
1c111b6c
OH
304static struct xhci_command *xhci_next_queued_cmd(struct xhci_hcd *xhci)
305{
306 return list_first_entry_or_null(&xhci->cmd_list, struct xhci_command,
307 cmd_list);
308}
309
310/*
311 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
312 * If there are other commands waiting then restart the ring and kick the timer.
313 * This must be called with command ring stopped and xhci->lock held.
314 */
315static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
316 struct xhci_command *cur_cmd)
317{
318 struct xhci_command *i_cmd;
1c111b6c
OH
319
320 /* Turn all aborted commands in list to no-ops, then restart */
321 list_for_each_entry(i_cmd, &xhci->cmd_list, cmd_list) {
322
0b7c105a 323 if (i_cmd->status != COMP_COMMAND_ABORTED)
1c111b6c
OH
324 continue;
325
0b7c105a 326 i_cmd->status = COMP_STOPPED;
1c111b6c
OH
327
328 xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
329 i_cmd->command_trb);
5278204c
MN
330
331 trb_to_noop(i_cmd->command_trb, TRB_CMD_NOOP);
1c111b6c
OH
332
333 /*
334 * caller waiting for completion is called when command
335 * completion event is received for these no-op commands
336 */
337 }
338
339 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
340
341 /* ring command ring doorbell to restart the command ring */
342 if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
343 !(xhci->xhc_state & XHCI_STATE_DYING)) {
344 xhci->current_cmd = cur_cmd;
345 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
346 xhci_ring_cmd_db(xhci);
347 }
348}
349
350/* Must be called with xhci->lock held, releases and aquires lock back */
351static int xhci_abort_cmd_ring(struct xhci_hcd *xhci, unsigned long flags)
b92cc66c
EF
352{
353 u64 temp_64;
354 int ret;
355
356 xhci_dbg(xhci, "Abort command ring\n");
357
1c111b6c 358 reinit_completion(&xhci->cmd_ring_stop_completion);
3425aa03 359
1c111b6c 360 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
477632df
SS
361 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
362 &xhci->op_regs->cmd_ring);
b92cc66c 363
d9f11ba9
MN
364 /* Section 4.6.1.2 of xHCI 1.0 spec says software should also time the
365 * completion of the Command Abort operation. If CRR is not negated in 5
366 * seconds then driver handles it as if host died (-ENODEV).
367 * In the future we should distinguish between -ENODEV and -ETIMEDOUT
368 * and try to recover a -ETIMEDOUT with a host controller reset.
b92cc66c 369 */
dc0b177c 370 ret = xhci_handshake(&xhci->op_regs->cmd_ring,
b92cc66c
EF
371 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
372 if (ret < 0) {
d9f11ba9 373 xhci_err(xhci, "Abort failed to stop command ring: %d\n", ret);
1cc6d861 374 xhci_halt(xhci);
d9f11ba9
MN
375 xhci_hc_died(xhci);
376 return ret;
1c111b6c
OH
377 }
378 /*
379 * Writing the CMD_RING_ABORT bit should cause a cmd completion event,
380 * however on some host hw the CMD_RING_RUNNING bit is correctly cleared
381 * but the completion event in never sent. Wait 2 secs (arbitrary
382 * number) to handle those cases after negation of CMD_RING_RUNNING.
383 */
384 spin_unlock_irqrestore(&xhci->lock, flags);
385 ret = wait_for_completion_timeout(&xhci->cmd_ring_stop_completion,
386 msecs_to_jiffies(2000));
387 spin_lock_irqsave(&xhci->lock, flags);
388 if (!ret) {
389 xhci_dbg(xhci, "No stop event for abort, ring start fail?\n");
390 xhci_cleanup_command_queue(xhci);
391 } else {
392 xhci_handle_stopped_cmd_ring(xhci, xhci_next_queued_cmd(xhci));
b92cc66c 393 }
b92cc66c
EF
394 return 0;
395}
396
be88fe4f 397void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
ae636747 398 unsigned int slot_id,
e9df17eb
SS
399 unsigned int ep_index,
400 unsigned int stream_id)
ae636747 401{
28ccd296 402 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
50d64676
MW
403 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
404 unsigned int ep_state = ep->ep_state;
ae636747 405
ae636747 406 /* Don't ring the doorbell for this endpoint if there are pending
50d64676 407 * cancellations because we don't want to interrupt processing.
8df75f42
SS
408 * We don't want to restart any stream rings if there's a set dequeue
409 * pointer command pending because the device can choose to start any
410 * stream once the endpoint is on the HW schedule.
ae636747 411 */
9983a5fc 412 if ((ep_state & EP_STOP_CMD_PENDING) || (ep_state & SET_DEQ_PENDING) ||
50d64676
MW
413 (ep_state & EP_HALTED))
414 return;
204b7793 415 writel(DB_VALUE(ep_index, stream_id), db_addr);
50d64676
MW
416 /* The CPU has better things to do at this point than wait for a
417 * write-posting flush. It'll get there soon enough.
418 */
ae636747
SS
419}
420
e9df17eb
SS
421/* Ring the doorbell for any rings with pending URBs */
422static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
423 unsigned int slot_id,
424 unsigned int ep_index)
425{
426 unsigned int stream_id;
427 struct xhci_virt_ep *ep;
428
429 ep = &xhci->devs[slot_id]->eps[ep_index];
430
431 /* A ring has pending URBs if its TD list is not empty */
432 if (!(ep->ep_state & EP_HAS_STREAMS)) {
d66eaf9f 433 if (ep->ring && !(list_empty(&ep->ring->td_list)))
be88fe4f 434 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
e9df17eb
SS
435 return;
436 }
437
438 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
439 stream_id++) {
440 struct xhci_stream_info *stream_info = ep->stream_info;
441 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
be88fe4f
AX
442 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
443 stream_id);
e9df17eb
SS
444 }
445}
446
75b040ec
AI
447/* Get the right ring for the given slot_id, ep_index and stream_id.
448 * If the endpoint supports streams, boundary check the URB's stream ID.
449 * If the endpoint doesn't support streams, return the singular endpoint ring.
450 */
451struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
021bff91
SS
452 unsigned int slot_id, unsigned int ep_index,
453 unsigned int stream_id)
454{
455 struct xhci_virt_ep *ep;
456
457 ep = &xhci->devs[slot_id]->eps[ep_index];
458 /* Common case: no streams */
459 if (!(ep->ep_state & EP_HAS_STREAMS))
460 return ep->ring;
461
462 if (stream_id == 0) {
463 xhci_warn(xhci,
464 "WARN: Slot ID %u, ep index %u has streams, "
465 "but URB has no stream ID.\n",
466 slot_id, ep_index);
467 return NULL;
468 }
469
470 if (stream_id < ep->stream_info->num_streams)
471 return ep->stream_info->stream_rings[stream_id];
472
473 xhci_warn(xhci,
474 "WARN: Slot ID %u, ep index %u has "
475 "stream IDs 1 to %u allocated, "
476 "but stream ID %u is requested.\n",
477 slot_id, ep_index,
478 ep->stream_info->num_streams - 1,
479 stream_id);
480 return NULL;
481}
482
ae636747
SS
483/*
484 * Move the xHC's endpoint ring dequeue pointer past cur_td.
485 * Record the new state of the xHC's endpoint ring dequeue segment,
486 * dequeue pointer, and new consumer cycle state in state.
487 * Update our internal representation of the ring's dequeue pointer.
488 *
489 * We do this in three jumps:
490 * - First we update our new ring state to be the same as when the xHC stopped.
491 * - Then we traverse the ring to find the segment that contains
492 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
493 * any link TRBs with the toggle cycle bit set.
494 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
495 * if we've moved it past a link TRB with the toggle cycle bit set.
28ccd296
ME
496 *
497 * Some of the uses of xhci_generic_trb are grotty, but if they're done
498 * with correct __le32 accesses they should work fine. Only users of this are
499 * in here.
ae636747 500 */
c92bcfa7 501void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
ae636747 502 unsigned int slot_id, unsigned int ep_index,
e9df17eb
SS
503 unsigned int stream_id, struct xhci_td *cur_td,
504 struct xhci_dequeue_state *state)
ae636747
SS
505{
506 struct xhci_virt_device *dev = xhci->devs[slot_id];
c4bedb77 507 struct xhci_virt_ep *ep = &dev->eps[ep_index];
e9df17eb 508 struct xhci_ring *ep_ring;
365038d8
MN
509 struct xhci_segment *new_seg;
510 union xhci_trb *new_deq;
c92bcfa7 511 dma_addr_t addr;
1f81b6d2 512 u64 hw_dequeue;
365038d8
MN
513 bool cycle_found = false;
514 bool td_last_trb_found = false;
ae636747 515
e9df17eb
SS
516 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
517 ep_index, stream_id);
518 if (!ep_ring) {
519 xhci_warn(xhci, "WARN can't find new dequeue state "
520 "for invalid stream ID %u.\n",
521 stream_id);
522 return;
523 }
68e41c5d 524
ae636747 525 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
aa50b290
XR
526 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
527 "Finding endpoint context");
c4bedb77
HG
528 /* 4.6.9 the css flag is written to the stream context for streams */
529 if (ep->ep_state & EP_HAS_STREAMS) {
530 struct xhci_stream_ctx *ctx =
531 &ep->stream_info->stream_ctx_array[stream_id];
1f81b6d2 532 hw_dequeue = le64_to_cpu(ctx->stream_ring);
c4bedb77
HG
533 } else {
534 struct xhci_ep_ctx *ep_ctx
535 = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1f81b6d2 536 hw_dequeue = le64_to_cpu(ep_ctx->deq);
c4bedb77 537 }
ae636747 538
365038d8
MN
539 new_seg = ep_ring->deq_seg;
540 new_deq = ep_ring->dequeue;
541 state->new_cycle_state = hw_dequeue & 0x1;
542
1f81b6d2 543 /*
365038d8
MN
544 * We want to find the pointer, segment and cycle state of the new trb
545 * (the one after current TD's last_trb). We know the cycle state at
546 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
547 * found.
1f81b6d2 548 */
365038d8
MN
549 do {
550 if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
551 == (dma_addr_t)(hw_dequeue & ~0xf)) {
552 cycle_found = true;
553 if (td_last_trb_found)
554 break;
555 }
556 if (new_deq == cur_td->last_trb)
557 td_last_trb_found = true;
1f81b6d2 558
3495e451
MN
559 if (cycle_found && trb_is_link(new_deq) &&
560 link_trb_toggles_cycle(new_deq))
365038d8
MN
561 state->new_cycle_state ^= 0x1;
562
563 next_trb(xhci, ep_ring, &new_seg, &new_deq);
564
565 /* Search wrapped around, bail out */
566 if (new_deq == ep->ring->dequeue) {
567 xhci_err(xhci, "Error: Failed finding new dequeue state\n");
568 state->new_deq_seg = NULL;
569 state->new_deq_ptr = NULL;
570 return;
571 }
572
573 } while (!cycle_found || !td_last_trb_found);
ae636747 574
365038d8
MN
575 state->new_deq_seg = new_seg;
576 state->new_deq_ptr = new_deq;
ae636747 577
1f81b6d2 578 /* Don't update the ring cycle state for the producer (us). */
aa50b290
XR
579 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
580 "Cycle state = 0x%x", state->new_cycle_state);
01a1fdb9 581
aa50b290
XR
582 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
583 "New dequeue segment = %p (virtual)",
c92bcfa7
SS
584 state->new_deq_seg);
585 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
aa50b290
XR
586 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
587 "New dequeue pointer = 0x%llx (DMA)",
c92bcfa7 588 (unsigned long long) addr);
ae636747
SS
589}
590
522989a2
SS
591/* flip_cycle means flip the cycle bit of all but the first and last TRB.
592 * (The last TRB actually points to the ring enqueue pointer, which is not part
593 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
594 */
23e3be11 595static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
0d58a1a0 596 struct xhci_td *td, bool flip_cycle)
ae636747 597{
0d58a1a0
MN
598 struct xhci_segment *seg = td->start_seg;
599 union xhci_trb *trb = td->first_trb;
600
601 while (1) {
ae1e3f07
MN
602 trb_to_noop(trb, TRB_TR_NOOP);
603
0d58a1a0
MN
604 /* flip cycle if asked to */
605 if (flip_cycle && trb != td->first_trb && trb != td->last_trb)
606 trb->generic.field[3] ^= cpu_to_le32(TRB_CYCLE);
607
608 if (trb == td->last_trb)
ae636747 609 break;
0d58a1a0
MN
610
611 next_trb(xhci, ep_ring, &seg, &trb);
ae636747
SS
612 }
613}
614
575688e1 615static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
6f5165cf
SS
616 struct xhci_virt_ep *ep)
617{
9983a5fc 618 ep->ep_state &= ~EP_STOP_CMD_PENDING;
f9926596
MN
619 /* Can't del_timer_sync in interrupt */
620 del_timer(&ep->stop_cmd_timer);
6f5165cf
SS
621}
622
2a72126d
MN
623/*
624 * Must be called with xhci->lock held in interrupt context,
625 * releases and re-acquires xhci->lock
626 */
6f5165cf 627static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
2a72126d 628 struct xhci_td *cur_td, int status)
6f5165cf 629{
2a72126d
MN
630 struct urb *urb = cur_td->urb;
631 struct urb_priv *urb_priv = urb->hcpriv;
632 struct usb_hcd *hcd = bus_to_hcd(urb->dev->bus);
633
634 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
635 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
636 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
637 if (xhci->quirks & XHCI_AMD_PLL_FIX)
638 usb_amd_quirk_pll_enable();
c41136b0 639 }
8e51adcc 640 }
446b3141 641 xhci_urb_free_priv(urb_priv);
2a72126d 642 usb_hcd_unlink_urb_from_ep(hcd, urb);
446b3141 643 spin_unlock(&xhci->lock);
5abdc2e6 644 trace_xhci_urb_giveback(urb);
7bc5d5af 645 usb_hcd_giveback_urb(hcd, urb, status);
446b3141
MN
646 spin_lock(&xhci->lock);
647}
648
2d6d5769
WY
649static void xhci_unmap_td_bounce_buffer(struct xhci_hcd *xhci,
650 struct xhci_ring *ring, struct xhci_td *td)
f9c589e1
MN
651{
652 struct device *dev = xhci_to_hcd(xhci)->self.controller;
653 struct xhci_segment *seg = td->bounce_seg;
654 struct urb *urb = td->urb;
655
f45e2a02 656 if (!ring || !seg || !urb)
f9c589e1
MN
657 return;
658
659 if (usb_urb_dir_out(urb)) {
660 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
661 DMA_TO_DEVICE);
662 return;
663 }
664
665 /* for in tranfers we need to copy the data from bounce to sg */
666 sg_pcopy_from_buffer(urb->sg, urb->num_mapped_sgs, seg->bounce_buf,
667 seg->bounce_len, seg->bounce_offs);
668 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
669 DMA_FROM_DEVICE);
670 seg->bounce_len = 0;
671 seg->bounce_offs = 0;
672}
673
ae636747
SS
674/*
675 * When we get a command completion for a Stop Endpoint Command, we need to
676 * unlink any cancelled TDs from the ring. There are two ways to do that:
677 *
678 * 1. If the HW was in the middle of processing the TD that needs to be
679 * cancelled, then we must move the ring's dequeue pointer past the last TRB
680 * in the TD with a Set Dequeue Pointer Command.
681 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
682 * bit cleared) so that the HW will skip over them.
683 */
b8200c94 684static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
be88fe4f 685 union xhci_trb *trb, struct xhci_event_cmd *event)
ae636747 686{
ae636747
SS
687 unsigned int ep_index;
688 struct xhci_ring *ep_ring;
63a0d9ab 689 struct xhci_virt_ep *ep;
326b4810 690 struct xhci_td *cur_td = NULL;
ae636747 691 struct xhci_td *last_unlinked_td;
19a7d0d6
FB
692 struct xhci_ep_ctx *ep_ctx;
693 struct xhci_virt_device *vdev;
ae636747 694
c92bcfa7 695 struct xhci_dequeue_state deq_state;
ae636747 696
bc752bde 697 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
9ea1833e 698 if (!xhci->devs[slot_id])
be88fe4f
AX
699 xhci_warn(xhci, "Stop endpoint command "
700 "completion for disabled slot %u\n",
701 slot_id);
702 return;
703 }
704
ae636747 705 memset(&deq_state, 0, sizeof(deq_state));
28ccd296 706 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
19a7d0d6
FB
707
708 vdev = xhci->devs[slot_id];
709 ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index);
710 trace_xhci_handle_cmd_stop_ep(ep_ctx);
711
63a0d9ab 712 ep = &xhci->devs[slot_id]->eps[ep_index];
04861f83
FB
713 last_unlinked_td = list_last_entry(&ep->cancelled_td_list,
714 struct xhci_td, cancelled_td_list);
ae636747 715
678539cf 716 if (list_empty(&ep->cancelled_td_list)) {
6f5165cf 717 xhci_stop_watchdog_timer_in_irq(xhci, ep);
0714a57c 718 ep->stopped_td = NULL;
e9df17eb 719 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747 720 return;
678539cf 721 }
ae636747
SS
722
723 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
724 * We have the xHCI lock, so nothing can modify this list until we drop
725 * it. We're also in the event handler, so we can't get re-interrupted
726 * if another Stop Endpoint command completes
727 */
04861f83 728 list_for_each_entry(cur_td, &ep->cancelled_td_list, cancelled_td_list) {
aa50b290
XR
729 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
730 "Removing canceled TD starting at 0x%llx (dma).",
79688acf
SS
731 (unsigned long long)xhci_trb_virt_to_dma(
732 cur_td->start_seg, cur_td->first_trb));
e9df17eb
SS
733 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
734 if (!ep_ring) {
735 /* This shouldn't happen unless a driver is mucking
736 * with the stream ID after submission. This will
737 * leave the TD on the hardware ring, and the hardware
738 * will try to execute it, and may access a buffer
739 * that has already been freed. In the best case, the
740 * hardware will execute it, and the event handler will
741 * ignore the completion event for that TD, since it was
742 * removed from the td_list for that endpoint. In
743 * short, don't muck with the stream ID after
744 * submission.
745 */
746 xhci_warn(xhci, "WARN Cancelled URB %p "
747 "has invalid stream ID %u.\n",
748 cur_td->urb,
749 cur_td->urb->stream_id);
750 goto remove_finished_td;
751 }
ae636747
SS
752 /*
753 * If we stopped on the TD we need to cancel, then we have to
754 * move the xHC endpoint ring dequeue pointer past this TD.
755 */
63a0d9ab 756 if (cur_td == ep->stopped_td)
e9df17eb
SS
757 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
758 cur_td->urb->stream_id,
759 cur_td, &deq_state);
ae636747 760 else
522989a2 761 td_to_noop(xhci, ep_ring, cur_td, false);
e9df17eb 762remove_finished_td:
ae636747
SS
763 /*
764 * The event handler won't see a completion for this TD anymore,
765 * so remove it from the endpoint ring's TD list. Keep it in
766 * the cancelled TD list for URB completion later.
767 */
585df1d9 768 list_del_init(&cur_td->td_list);
ae636747 769 }
04861f83 770
6f5165cf 771 xhci_stop_watchdog_timer_in_irq(xhci, ep);
ae636747
SS
772
773 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
774 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
1e3452e3
HG
775 xhci_queue_new_dequeue_state(xhci, slot_id, ep_index,
776 ep->stopped_td->urb->stream_id, &deq_state);
ac9d8fe7 777 xhci_ring_cmd_db(xhci);
ae636747 778 } else {
e9df17eb
SS
779 /* Otherwise ring the doorbell(s) to restart queued transfers */
780 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747 781 }
526867c3 782
d97b4f8d 783 ep->stopped_td = NULL;
ae636747
SS
784
785 /*
786 * Drop the lock and complete the URBs in the cancelled TD list.
787 * New TDs to be cancelled might be added to the end of the list before
788 * we can complete all the URBs for the TDs we already unlinked.
789 * So stop when we've completed the URB for the last TD we unlinked.
790 */
791 do {
04861f83 792 cur_td = list_first_entry(&ep->cancelled_td_list,
ae636747 793 struct xhci_td, cancelled_td_list);
585df1d9 794 list_del_init(&cur_td->cancelled_td_list);
ae636747
SS
795
796 /* Clean up the cancelled URB */
ae636747
SS
797 /* Doesn't matter what we pass for status, since the core will
798 * just overwrite it (because the URB has been unlinked).
799 */
f76a28a6 800 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
a60f2f2f 801 xhci_unmap_td_bounce_buffer(xhci, ep_ring, cur_td);
2a72126d
MN
802 inc_td_cnt(cur_td->urb);
803 if (last_td_in_urb(cur_td))
804 xhci_giveback_urb_in_irq(xhci, cur_td, 0);
ae636747 805
6f5165cf
SS
806 /* Stop processing the cancelled list if the watchdog timer is
807 * running.
808 */
809 if (xhci->xhc_state & XHCI_STATE_DYING)
810 return;
ae636747
SS
811 } while (cur_td != last_unlinked_td);
812
813 /* Return to the event handler with xhci->lock re-acquired */
814}
815
50e8725e
SS
816static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
817{
818 struct xhci_td *cur_td;
a54cfae3 819 struct xhci_td *tmp;
50e8725e 820
a54cfae3 821 list_for_each_entry_safe(cur_td, tmp, &ring->td_list, td_list) {
50e8725e 822 list_del_init(&cur_td->td_list);
a54cfae3 823
50e8725e
SS
824 if (!list_empty(&cur_td->cancelled_td_list))
825 list_del_init(&cur_td->cancelled_td_list);
f9c589e1 826
a60f2f2f 827 xhci_unmap_td_bounce_buffer(xhci, ring, cur_td);
2a72126d
MN
828
829 inc_td_cnt(cur_td->urb);
830 if (last_td_in_urb(cur_td))
831 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
50e8725e
SS
832 }
833}
834
835static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
836 int slot_id, int ep_index)
837{
838 struct xhci_td *cur_td;
a54cfae3 839 struct xhci_td *tmp;
50e8725e
SS
840 struct xhci_virt_ep *ep;
841 struct xhci_ring *ring;
842
843 ep = &xhci->devs[slot_id]->eps[ep_index];
21d0e51b
SS
844 if ((ep->ep_state & EP_HAS_STREAMS) ||
845 (ep->ep_state & EP_GETTING_NO_STREAMS)) {
846 int stream_id;
847
848 for (stream_id = 0; stream_id < ep->stream_info->num_streams;
849 stream_id++) {
850 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
851 "Killing URBs for slot ID %u, ep index %u, stream %u",
852 slot_id, ep_index, stream_id + 1);
853 xhci_kill_ring_urbs(xhci,
854 ep->stream_info->stream_rings[stream_id]);
855 }
856 } else {
857 ring = ep->ring;
858 if (!ring)
859 return;
860 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
861 "Killing URBs for slot ID %u, ep index %u",
862 slot_id, ep_index);
863 xhci_kill_ring_urbs(xhci, ring);
864 }
2a72126d 865
a54cfae3
FB
866 list_for_each_entry_safe(cur_td, tmp, &ep->cancelled_td_list,
867 cancelled_td_list) {
868 list_del_init(&cur_td->cancelled_td_list);
2a72126d 869 inc_td_cnt(cur_td->urb);
a54cfae3 870
2a72126d
MN
871 if (last_td_in_urb(cur_td))
872 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
50e8725e
SS
873 }
874}
875
d9f11ba9
MN
876/*
877 * host controller died, register read returns 0xffffffff
878 * Complete pending commands, mark them ABORTED.
879 * URBs need to be given back as usb core might be waiting with device locks
880 * held for the URBs to finish during device disconnect, blocking host remove.
881 *
882 * Call with xhci->lock held.
883 * lock is relased and re-acquired while giving back urb.
884 */
885void xhci_hc_died(struct xhci_hcd *xhci)
886{
887 int i, j;
888
889 if (xhci->xhc_state & XHCI_STATE_DYING)
890 return;
891
892 xhci_err(xhci, "xHCI host controller not responding, assume dead\n");
893 xhci->xhc_state |= XHCI_STATE_DYING;
894
895 xhci_cleanup_command_queue(xhci);
896
897 /* return any pending urbs, remove may be waiting for them */
898 for (i = 0; i <= HCS_MAX_SLOTS(xhci->hcs_params1); i++) {
899 if (!xhci->devs[i])
900 continue;
901 for (j = 0; j < 31; j++)
902 xhci_kill_endpoint_urbs(xhci, i, j);
903 }
904
905 /* inform usb core hc died if PCI remove isn't already handling it */
906 if (!(xhci->xhc_state & XHCI_STATE_REMOVING))
907 usb_hc_died(xhci_to_hcd(xhci));
908}
909
6f5165cf
SS
910/* Watchdog timer function for when a stop endpoint command fails to complete.
911 * In this case, we assume the host controller is broken or dying or dead. The
912 * host may still be completing some other events, so we have to be careful to
913 * let the event ring handler and the URB dequeueing/enqueueing functions know
914 * through xhci->state.
915 *
916 * The timer may also fire if the host takes a very long time to respond to the
917 * command, and the stop endpoint command completion handler cannot delete the
918 * timer before the timer function is called. Another endpoint cancellation may
919 * sneak in before the timer function can grab the lock, and that may queue
920 * another stop endpoint command and add the timer back. So we cannot use a
921 * simple flag to say whether there is a pending stop endpoint command for a
922 * particular endpoint.
923 *
f9926596
MN
924 * Instead we use a combination of that flag and checking if a new timer is
925 * pending.
6f5165cf
SS
926 */
927void xhci_stop_endpoint_command_watchdog(unsigned long arg)
928{
929 struct xhci_hcd *xhci;
930 struct xhci_virt_ep *ep;
f43d6231 931 unsigned long flags;
6f5165cf
SS
932
933 ep = (struct xhci_virt_ep *) arg;
934 xhci = ep->xhci;
935
f43d6231 936 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf 937
f9926596
MN
938 /* bail out if cmd completed but raced with stop ep watchdog timer.*/
939 if (!(ep->ep_state & EP_STOP_CMD_PENDING) ||
940 timer_pending(&ep->stop_cmd_timer)) {
f43d6231 941 spin_unlock_irqrestore(&xhci->lock, flags);
f9926596 942 xhci_dbg(xhci, "Stop EP timer raced with cmd completion, exit");
6f5165cf
SS
943 return;
944 }
945
946 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
f9926596
MN
947 ep->ep_state &= ~EP_STOP_CMD_PENDING;
948
d9f11ba9 949 xhci_halt(xhci);
6f5165cf 950
d9f11ba9
MN
951 /*
952 * handle a stop endpoint cmd timeout as if host died (-ENODEV).
953 * In the future we could distinguish between -ENODEV and -ETIMEDOUT
954 * and try to recover a -ETIMEDOUT with a host controller reset
955 */
956 xhci_hc_died(xhci);
6f5165cf 957
f43d6231 958 spin_unlock_irqrestore(&xhci->lock, flags);
aa50b290
XR
959 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
960 "xHCI host controller is dead.");
6f5165cf
SS
961}
962
b008df60
AX
963static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
964 struct xhci_virt_device *dev,
965 struct xhci_ring *ep_ring,
966 unsigned int ep_index)
967{
968 union xhci_trb *dequeue_temp;
969 int num_trbs_free_temp;
970 bool revert = false;
971
972 num_trbs_free_temp = ep_ring->num_trbs_free;
973 dequeue_temp = ep_ring->dequeue;
974
0d9f78a9
SS
975 /* If we get two back-to-back stalls, and the first stalled transfer
976 * ends just before a link TRB, the dequeue pointer will be left on
977 * the link TRB by the code in the while loop. So we have to update
978 * the dequeue pointer one segment further, or we'll jump off
979 * the segment into la-la-land.
980 */
2d98ef40 981 if (trb_is_link(ep_ring->dequeue)) {
0d9f78a9
SS
982 ep_ring->deq_seg = ep_ring->deq_seg->next;
983 ep_ring->dequeue = ep_ring->deq_seg->trbs;
984 }
985
b008df60
AX
986 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
987 /* We have more usable TRBs */
988 ep_ring->num_trbs_free++;
989 ep_ring->dequeue++;
2d98ef40 990 if (trb_is_link(ep_ring->dequeue)) {
b008df60
AX
991 if (ep_ring->dequeue ==
992 dev->eps[ep_index].queued_deq_ptr)
993 break;
994 ep_ring->deq_seg = ep_ring->deq_seg->next;
995 ep_ring->dequeue = ep_ring->deq_seg->trbs;
996 }
997 if (ep_ring->dequeue == dequeue_temp) {
998 revert = true;
999 break;
1000 }
1001 }
1002
1003 if (revert) {
1004 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1005 ep_ring->num_trbs_free = num_trbs_free_temp;
1006 }
1007}
1008
ae636747
SS
1009/*
1010 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1011 * we need to clear the set deq pending flag in the endpoint ring state, so that
1012 * the TD queueing code can ring the doorbell again. We also need to ring the
1013 * endpoint doorbell to restart the ring, but only if there aren't more
1014 * cancellations pending.
1015 */
b8200c94 1016static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
c69a0597 1017 union xhci_trb *trb, u32 cmd_comp_code)
ae636747 1018{
ae636747 1019 unsigned int ep_index;
e9df17eb 1020 unsigned int stream_id;
ae636747
SS
1021 struct xhci_ring *ep_ring;
1022 struct xhci_virt_device *dev;
9aad95e2 1023 struct xhci_virt_ep *ep;
d115b048
JY
1024 struct xhci_ep_ctx *ep_ctx;
1025 struct xhci_slot_ctx *slot_ctx;
ae636747 1026
28ccd296
ME
1027 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1028 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
ae636747 1029 dev = xhci->devs[slot_id];
9aad95e2 1030 ep = &dev->eps[ep_index];
e9df17eb
SS
1031
1032 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1033 if (!ep_ring) {
e587b8b2 1034 xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
e9df17eb
SS
1035 stream_id);
1036 /* XXX: Harmless??? */
0d4976ec 1037 goto cleanup;
e9df17eb
SS
1038 }
1039
d115b048
JY
1040 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1041 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
19a7d0d6
FB
1042 trace_xhci_handle_cmd_set_deq(slot_ctx);
1043 trace_xhci_handle_cmd_set_deq_ep(ep_ctx);
ae636747 1044
c69a0597 1045 if (cmd_comp_code != COMP_SUCCESS) {
ae636747
SS
1046 unsigned int ep_state;
1047 unsigned int slot_state;
1048
c69a0597 1049 switch (cmd_comp_code) {
0b7c105a 1050 case COMP_TRB_ERROR:
e587b8b2 1051 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
ae636747 1052 break;
0b7c105a 1053 case COMP_CONTEXT_STATE_ERROR:
e587b8b2 1054 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
5071e6b2 1055 ep_state = GET_EP_CTX_STATE(ep_ctx);
28ccd296 1056 slot_state = le32_to_cpu(slot_ctx->dev_state);
ae636747 1057 slot_state = GET_SLOT_STATE(slot_state);
aa50b290
XR
1058 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1059 "Slot state = %u, EP state = %u",
ae636747
SS
1060 slot_state, ep_state);
1061 break;
0b7c105a 1062 case COMP_SLOT_NOT_ENABLED_ERROR:
e587b8b2
ON
1063 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
1064 slot_id);
ae636747
SS
1065 break;
1066 default:
e587b8b2
ON
1067 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
1068 cmd_comp_code);
ae636747
SS
1069 break;
1070 }
1071 /* OK what do we do now? The endpoint state is hosed, and we
1072 * should never get to this point if the synchronization between
1073 * queueing, and endpoint state are correct. This might happen
1074 * if the device gets disconnected after we've finished
1075 * cancelling URBs, which might not be an error...
1076 */
1077 } else {
9aad95e2
HG
1078 u64 deq;
1079 /* 4.6.10 deq ptr is written to the stream ctx for streams */
1080 if (ep->ep_state & EP_HAS_STREAMS) {
1081 struct xhci_stream_ctx *ctx =
1082 &ep->stream_info->stream_ctx_array[stream_id];
1083 deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1084 } else {
1085 deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1086 }
aa50b290 1087 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
9aad95e2
HG
1088 "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1089 if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1090 ep->queued_deq_ptr) == deq) {
bf161e85
SS
1091 /* Update the ring's dequeue segment and dequeue pointer
1092 * to reflect the new position.
1093 */
b008df60
AX
1094 update_ring_for_set_deq_completion(xhci, dev,
1095 ep_ring, ep_index);
bf161e85 1096 } else {
e587b8b2 1097 xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
bf161e85 1098 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
9aad95e2 1099 ep->queued_deq_seg, ep->queued_deq_ptr);
bf161e85 1100 }
ae636747
SS
1101 }
1102
0d4976ec 1103cleanup:
63a0d9ab 1104 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
bf161e85
SS
1105 dev->eps[ep_index].queued_deq_seg = NULL;
1106 dev->eps[ep_index].queued_deq_ptr = NULL;
e9df17eb
SS
1107 /* Restart any rings with pending URBs */
1108 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747
SS
1109}
1110
b8200c94 1111static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
c69a0597 1112 union xhci_trb *trb, u32 cmd_comp_code)
a1587d97 1113{
19a7d0d6
FB
1114 struct xhci_virt_device *vdev;
1115 struct xhci_ep_ctx *ep_ctx;
a1587d97
SS
1116 unsigned int ep_index;
1117
28ccd296 1118 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
19a7d0d6
FB
1119 vdev = xhci->devs[slot_id];
1120 ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index);
1121 trace_xhci_handle_cmd_reset_ep(ep_ctx);
1122
a1587d97
SS
1123 /* This command will only fail if the endpoint wasn't halted,
1124 * but we don't care.
1125 */
a0254324 1126 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
c69a0597 1127 "Ignoring reset ep completion code of %u", cmd_comp_code);
a1587d97 1128
ac9d8fe7
SS
1129 /* HW with the reset endpoint quirk needs to have a configure endpoint
1130 * command complete before the endpoint can be used. Queue that here
1131 * because the HW can't handle two commands being queued in a row.
1132 */
1133 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
ddba5cd0 1134 struct xhci_command *command;
74e0b564 1135
ddba5cd0 1136 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
74e0b564 1137 if (!command)
a0ee619f 1138 return;
74e0b564 1139
4bdfe4c3
XR
1140 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1141 "Queueing configure endpoint command");
ddba5cd0 1142 xhci_queue_configure_endpoint(xhci, command,
913a8a34
SS
1143 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1144 false);
ac9d8fe7
SS
1145 xhci_ring_cmd_db(xhci);
1146 } else {
c3492dbf 1147 /* Clear our internal halted state */
63a0d9ab 1148 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
ac9d8fe7 1149 }
a1587d97 1150}
ae636747 1151
b244b431 1152static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
c2d3d49b 1153 struct xhci_command *command, u32 cmd_comp_code)
b244b431
XR
1154{
1155 if (cmd_comp_code == COMP_SUCCESS)
c2d3d49b 1156 command->slot_id = slot_id;
b244b431 1157 else
c2d3d49b 1158 command->slot_id = 0;
b244b431
XR
1159}
1160
6c02dd14
XR
1161static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1162{
1163 struct xhci_virt_device *virt_dev;
19a7d0d6 1164 struct xhci_slot_ctx *slot_ctx;
6c02dd14
XR
1165
1166 virt_dev = xhci->devs[slot_id];
1167 if (!virt_dev)
1168 return;
19a7d0d6
FB
1169
1170 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
1171 trace_xhci_handle_cmd_disable_slot(slot_ctx);
1172
6c02dd14
XR
1173 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1174 /* Delete default control endpoint resources */
1175 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1176 xhci_free_virt_device(xhci, slot_id);
1177}
1178
6ed46d33
XR
1179static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1180 struct xhci_event_cmd *event, u32 cmd_comp_code)
1181{
1182 struct xhci_virt_device *virt_dev;
1183 struct xhci_input_control_ctx *ctrl_ctx;
19a7d0d6 1184 struct xhci_ep_ctx *ep_ctx;
6ed46d33
XR
1185 unsigned int ep_index;
1186 unsigned int ep_state;
1187 u32 add_flags, drop_flags;
1188
6ed46d33
XR
1189 /*
1190 * Configure endpoint commands can come from the USB core
1191 * configuration or alt setting changes, or because the HW
1192 * needed an extra configure endpoint command after a reset
1193 * endpoint command or streams were being configured.
1194 * If the command was for a halted endpoint, the xHCI driver
1195 * is not waiting on the configure endpoint command.
1196 */
9ea1833e 1197 virt_dev = xhci->devs[slot_id];
4daf9df5 1198 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
6ed46d33
XR
1199 if (!ctrl_ctx) {
1200 xhci_warn(xhci, "Could not get input context, bad type.\n");
1201 return;
1202 }
1203
1204 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1205 drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1206 /* Input ctx add_flags are the endpoint index plus one */
1207 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1208
19a7d0d6
FB
1209 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->out_ctx, ep_index);
1210 trace_xhci_handle_cmd_config_ep(ep_ctx);
1211
6ed46d33
XR
1212 /* A usb_set_interface() call directly after clearing a halted
1213 * condition may race on this quirky hardware. Not worth
1214 * worrying about, since this is prototype hardware. Not sure
1215 * if this will work for streams, but streams support was
1216 * untested on this prototype.
1217 */
1218 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1219 ep_index != (unsigned int) -1 &&
1220 add_flags - SLOT_FLAG == drop_flags) {
1221 ep_state = virt_dev->eps[ep_index].ep_state;
1222 if (!(ep_state & EP_HALTED))
ddba5cd0 1223 return;
6ed46d33
XR
1224 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1225 "Completed config ep cmd - "
1226 "last ep index = %d, state = %d",
1227 ep_index, ep_state);
1228 /* Clear internal halted state and restart ring(s) */
1229 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1230 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1231 return;
1232 }
6ed46d33
XR
1233 return;
1234}
1235
19a7d0d6
FB
1236static void xhci_handle_cmd_addr_dev(struct xhci_hcd *xhci, int slot_id)
1237{
1238 struct xhci_virt_device *vdev;
1239 struct xhci_slot_ctx *slot_ctx;
1240
1241 vdev = xhci->devs[slot_id];
1242 slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
1243 trace_xhci_handle_cmd_addr_dev(slot_ctx);
1244}
1245
f681321b
XR
1246static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1247 struct xhci_event_cmd *event)
1248{
19a7d0d6
FB
1249 struct xhci_virt_device *vdev;
1250 struct xhci_slot_ctx *slot_ctx;
1251
1252 vdev = xhci->devs[slot_id];
1253 slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
1254 trace_xhci_handle_cmd_reset_dev(slot_ctx);
1255
f681321b 1256 xhci_dbg(xhci, "Completed reset device command.\n");
9ea1833e 1257 if (!xhci->devs[slot_id])
f681321b
XR
1258 xhci_warn(xhci, "Reset device command completion "
1259 "for disabled slot %u\n", slot_id);
1260}
1261
2c070821
XR
1262static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1263 struct xhci_event_cmd *event)
1264{
1265 if (!(xhci->quirks & XHCI_NEC_HOST)) {
f4c8f03c 1266 xhci_warn(xhci, "WARN NEC_GET_FW command on non-NEC host\n");
2c070821
XR
1267 return;
1268 }
1269 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1270 "NEC firmware version %2x.%02x",
1271 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1272 NEC_FW_MINOR(le32_to_cpu(event->status)));
1273}
1274
9ea1833e 1275static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
c9aa1a2d
MN
1276{
1277 list_del(&cmd->cmd_list);
9ea1833e
MN
1278
1279 if (cmd->completion) {
1280 cmd->status = status;
1281 complete(cmd->completion);
1282 } else {
c9aa1a2d 1283 kfree(cmd);
9ea1833e 1284 }
c9aa1a2d
MN
1285}
1286
1287void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
1288{
1289 struct xhci_command *cur_cmd, *tmp_cmd;
1290 list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
0b7c105a 1291 xhci_complete_del_and_free_cmd(cur_cmd, COMP_COMMAND_ABORTED);
c9aa1a2d
MN
1292}
1293
cb4d5ce5 1294void xhci_handle_command_timeout(struct work_struct *work)
c311e391
MN
1295{
1296 struct xhci_hcd *xhci;
c311e391
MN
1297 unsigned long flags;
1298 u64 hw_ring_state;
cb4d5ce5
OH
1299
1300 xhci = container_of(to_delayed_work(work), struct xhci_hcd, cmd_timer);
c311e391 1301
c311e391 1302 spin_lock_irqsave(&xhci->lock, flags);
2b985467 1303
a5a1b951
MN
1304 /*
1305 * If timeout work is pending, or current_cmd is NULL, it means we
1306 * raced with command completion. Command is handled so just return.
1307 */
cb4d5ce5 1308 if (!xhci->current_cmd || delayed_work_pending(&xhci->cmd_timer)) {
2b985467
LB
1309 spin_unlock_irqrestore(&xhci->lock, flags);
1310 return;
c311e391 1311 }
2b985467 1312 /* mark this command to be cancelled */
0b7c105a 1313 xhci->current_cmd->status = COMP_COMMAND_ABORTED;
2b985467 1314
c311e391
MN
1315 /* Make sure command ring is running before aborting it */
1316 hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
d9f11ba9
MN
1317 if (hw_ring_state == ~(u64)0) {
1318 xhci_hc_died(xhci);
1319 goto time_out_completed;
1320 }
1321
c311e391
MN
1322 if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
1323 (hw_ring_state & CMD_RING_RUNNING)) {
1c111b6c
OH
1324 /* Prevent new doorbell, and start command abort */
1325 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
c311e391 1326 xhci_dbg(xhci, "Command timeout\n");
d9f11ba9 1327 xhci_abort_cmd_ring(xhci, flags);
4dea7077 1328 goto time_out_completed;
c311e391 1329 }
3425aa03 1330
1c111b6c
OH
1331 /* host removed. Bail out */
1332 if (xhci->xhc_state & XHCI_STATE_REMOVING) {
1333 xhci_dbg(xhci, "host removed, ring start fail?\n");
3425aa03 1334 xhci_cleanup_command_queue(xhci);
4dea7077
LB
1335
1336 goto time_out_completed;
3425aa03
MN
1337 }
1338
c311e391
MN
1339 /* command timeout on stopped ring, ring can't be aborted */
1340 xhci_dbg(xhci, "Command timeout on stopped ring\n");
1341 xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
4dea7077
LB
1342
1343time_out_completed:
c311e391
MN
1344 spin_unlock_irqrestore(&xhci->lock, flags);
1345 return;
1346}
1347
7f84eef0
SS
1348static void handle_cmd_completion(struct xhci_hcd *xhci,
1349 struct xhci_event_cmd *event)
1350{
28ccd296 1351 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
7f84eef0
SS
1352 u64 cmd_dma;
1353 dma_addr_t cmd_dequeue_dma;
e7a79a1d 1354 u32 cmd_comp_code;
9124b121 1355 union xhci_trb *cmd_trb;
c9aa1a2d 1356 struct xhci_command *cmd;
b54fc46d 1357 u32 cmd_type;
7f84eef0 1358
28ccd296 1359 cmd_dma = le64_to_cpu(event->cmd_trb);
9124b121 1360 cmd_trb = xhci->cmd_ring->dequeue;
a37c3f76
FB
1361
1362 trace_xhci_handle_command(xhci->cmd_ring, &cmd_trb->generic);
1363
23e3be11 1364 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
9124b121 1365 cmd_trb);
f4c8f03c
LB
1366 /*
1367 * Check whether the completion event is for our internal kept
1368 * command.
1369 */
1370 if (!cmd_dequeue_dma || cmd_dma != (u64)cmd_dequeue_dma) {
1371 xhci_warn(xhci,
1372 "ERROR mismatched command completion event\n");
7f84eef0
SS
1373 return;
1374 }
b63f4053 1375
04861f83 1376 cmd = list_first_entry(&xhci->cmd_list, struct xhci_command, cmd_list);
c9aa1a2d 1377
cb4d5ce5 1378 cancel_delayed_work(&xhci->cmd_timer);
c311e391 1379
e7a79a1d 1380 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
c311e391
MN
1381
1382 /* If CMD ring stopped we own the trbs between enqueue and dequeue */
0b7c105a 1383 if (cmd_comp_code == COMP_STOPPED) {
1c111b6c 1384 complete_all(&xhci->cmd_ring_stop_completion);
c311e391
MN
1385 return;
1386 }
33be1265
MN
1387
1388 if (cmd->command_trb != xhci->cmd_ring->dequeue) {
1389 xhci_err(xhci,
1390 "Command completion event does not match command\n");
1391 return;
1392 }
1393
c311e391
MN
1394 /*
1395 * Host aborted the command ring, check if the current command was
1396 * supposed to be aborted, otherwise continue normally.
1397 * The command ring is stopped now, but the xHC will issue a Command
1398 * Ring Stopped event which will cause us to restart it.
1399 */
0b7c105a 1400 if (cmd_comp_code == COMP_COMMAND_ABORTED) {
c311e391 1401 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
0b7c105a 1402 if (cmd->status == COMP_COMMAND_ABORTED) {
2a7cfdf3
BW
1403 if (xhci->current_cmd == cmd)
1404 xhci->current_cmd = NULL;
c311e391 1405 goto event_handled;
2a7cfdf3 1406 }
b63f4053
EF
1407 }
1408
b54fc46d
XR
1409 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1410 switch (cmd_type) {
1411 case TRB_ENABLE_SLOT:
c2d3d49b 1412 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd, cmd_comp_code);
3ffbba95 1413 break;
b54fc46d 1414 case TRB_DISABLE_SLOT:
6c02dd14 1415 xhci_handle_cmd_disable_slot(xhci, slot_id);
3ffbba95 1416 break;
b54fc46d 1417 case TRB_CONFIG_EP:
9ea1833e
MN
1418 if (!cmd->completion)
1419 xhci_handle_cmd_config_ep(xhci, slot_id, event,
1420 cmd_comp_code);
f94e0186 1421 break;
b54fc46d 1422 case TRB_EVAL_CONTEXT:
2d3f1fac 1423 break;
b54fc46d 1424 case TRB_ADDR_DEV:
19a7d0d6 1425 xhci_handle_cmd_addr_dev(xhci, slot_id);
3ffbba95 1426 break;
b54fc46d 1427 case TRB_STOP_RING:
b8200c94
XR
1428 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1429 le32_to_cpu(cmd_trb->generic.field[3])));
1430 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
ae636747 1431 break;
b54fc46d 1432 case TRB_SET_DEQ:
b8200c94
XR
1433 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1434 le32_to_cpu(cmd_trb->generic.field[3])));
c69a0597 1435 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
ae636747 1436 break;
b54fc46d 1437 case TRB_CMD_NOOP:
c311e391 1438 /* Is this an aborted command turned to NO-OP? */
0b7c105a
FB
1439 if (cmd->status == COMP_STOPPED)
1440 cmd_comp_code = COMP_STOPPED;
7f84eef0 1441 break;
b54fc46d 1442 case TRB_RESET_EP:
b8200c94
XR
1443 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1444 le32_to_cpu(cmd_trb->generic.field[3])));
c69a0597 1445 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
a1587d97 1446 break;
b54fc46d 1447 case TRB_RESET_DEV:
6fcfb0d6
MN
1448 /* SLOT_ID field in reset device cmd completion event TRB is 0.
1449 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
1450 */
1451 slot_id = TRB_TO_SLOT_ID(
1452 le32_to_cpu(cmd_trb->generic.field[3]));
f681321b 1453 xhci_handle_cmd_reset_dev(xhci, slot_id, event);
2a8f82c4 1454 break;
b54fc46d 1455 case TRB_NEC_GET_FW:
2c070821 1456 xhci_handle_cmd_nec_get_fw(xhci, event);
0238634d 1457 break;
7f84eef0
SS
1458 default:
1459 /* Skip over unknown commands on the event ring */
f4c8f03c 1460 xhci_info(xhci, "INFO unknown command type %d\n", cmd_type);
7f84eef0
SS
1461 break;
1462 }
c9aa1a2d 1463
c311e391 1464 /* restart timer if this wasn't the last command */
daa47f21 1465 if (!list_is_singular(&xhci->cmd_list)) {
04861f83
FB
1466 xhci->current_cmd = list_first_entry(&cmd->cmd_list,
1467 struct xhci_command, cmd_list);
cb4d5ce5 1468 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
2b985467
LB
1469 } else if (xhci->current_cmd == cmd) {
1470 xhci->current_cmd = NULL;
c311e391
MN
1471 }
1472
1473event_handled:
9ea1833e 1474 xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
c9aa1a2d 1475
3b72fca0 1476 inc_deq(xhci, xhci->cmd_ring);
7f84eef0
SS
1477}
1478
0238634d
SS
1479static void handle_vendor_event(struct xhci_hcd *xhci,
1480 union xhci_trb *event)
1481{
1482 u32 trb_type;
1483
28ccd296 1484 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
0238634d
SS
1485 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1486 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1487 handle_cmd_completion(xhci, &event->event_cmd);
1488}
1489
f6ff0ac8
SS
1490/* @port_id: the one-based port ID from the hardware (indexed from array of all
1491 * port registers -- USB 3.0 and USB 2.0).
1492 *
1493 * Returns a zero-based port number, which is suitable for indexing into each of
1494 * the split roothubs' port arrays and bus state arrays.
d0cd5d48 1495 * Add one to it in order to call xhci_find_slot_id_by_port.
f6ff0ac8
SS
1496 */
1497static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1498 struct xhci_hcd *xhci, u32 port_id)
1499{
1500 unsigned int i;
1501 unsigned int num_similar_speed_ports = 0;
1502
1503 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1504 * and usb2_ports are 0-based indexes. Count the number of similar
1505 * speed ports, up to 1 port before this port.
1506 */
1507 for (i = 0; i < (port_id - 1); i++) {
1508 u8 port_speed = xhci->port_array[i];
1509
1510 /*
1511 * Skip ports that don't have known speeds, or have duplicate
1512 * Extended Capabilities port speed entries.
1513 */
22e04870 1514 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
f6ff0ac8
SS
1515 continue;
1516
1517 /*
1518 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1519 * 1.1 ports are under the USB 2.0 hub. If the port speed
1520 * matches the device speed, it's a similar speed port.
1521 */
b50107bb 1522 if ((port_speed == 0x03) == (hcd->speed >= HCD_USB3))
f6ff0ac8
SS
1523 num_similar_speed_ports++;
1524 }
1525 return num_similar_speed_ports;
1526}
1527
623bef9e
SS
1528static void handle_device_notification(struct xhci_hcd *xhci,
1529 union xhci_trb *event)
1530{
1531 u32 slot_id;
4ee823b8 1532 struct usb_device *udev;
623bef9e 1533
7e76ad43 1534 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
4ee823b8 1535 if (!xhci->devs[slot_id]) {
623bef9e
SS
1536 xhci_warn(xhci, "Device Notification event for "
1537 "unused slot %u\n", slot_id);
4ee823b8
SS
1538 return;
1539 }
1540
1541 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1542 slot_id);
1543 udev = xhci->devs[slot_id]->udev;
1544 if (udev && udev->parent)
1545 usb_wakeup_notification(udev->parent, udev->portnum);
623bef9e
SS
1546}
1547
0f2a7930
SS
1548static void handle_port_status(struct xhci_hcd *xhci,
1549 union xhci_trb *event)
1550{
f6ff0ac8 1551 struct usb_hcd *hcd;
0f2a7930 1552 u32 port_id;
56192531 1553 u32 temp, temp1;
518e848e 1554 int max_ports;
56192531 1555 int slot_id;
5308a91b 1556 unsigned int faked_port_index;
f6ff0ac8 1557 u8 major_revision;
20b67cf5 1558 struct xhci_bus_state *bus_state;
28ccd296 1559 __le32 __iomem **port_array;
386139d7 1560 bool bogus_port_status = false;
0f2a7930
SS
1561
1562 /* Port status change events always have a successful completion code */
f4c8f03c
LB
1563 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS)
1564 xhci_warn(xhci,
1565 "WARN: xHC returned failed port status event\n");
1566
28ccd296 1567 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
0f2a7930
SS
1568 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1569
518e848e
SS
1570 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1571 if ((port_id <= 0) || (port_id > max_ports)) {
56192531 1572 xhci_warn(xhci, "Invalid port id %d\n", port_id);
09ce0c0c
PC
1573 inc_deq(xhci, xhci->event_ring);
1574 return;
56192531
AX
1575 }
1576
f6ff0ac8
SS
1577 /* Figure out which usb_hcd this port is attached to:
1578 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1579 */
1580 major_revision = xhci->port_array[port_id - 1];
09ce0c0c
PC
1581
1582 /* Find the right roothub. */
1583 hcd = xhci_to_hcd(xhci);
b50107bb 1584 if ((major_revision == 0x03) != (hcd->speed >= HCD_USB3))
09ce0c0c
PC
1585 hcd = xhci->shared_hcd;
1586
f6ff0ac8
SS
1587 if (major_revision == 0) {
1588 xhci_warn(xhci, "Event for port %u not in "
1589 "Extended Capabilities, ignoring.\n",
1590 port_id);
386139d7 1591 bogus_port_status = true;
f6ff0ac8 1592 goto cleanup;
5308a91b 1593 }
22e04870 1594 if (major_revision == DUPLICATE_ENTRY) {
f6ff0ac8
SS
1595 xhci_warn(xhci, "Event for port %u duplicated in"
1596 "Extended Capabilities, ignoring.\n",
1597 port_id);
386139d7 1598 bogus_port_status = true;
f6ff0ac8
SS
1599 goto cleanup;
1600 }
1601
1602 /*
1603 * Hardware port IDs reported by a Port Status Change Event include USB
1604 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1605 * resume event, but we first need to translate the hardware port ID
1606 * into the index into the ports on the correct split roothub, and the
1607 * correct bus_state structure.
1608 */
f6ff0ac8 1609 bus_state = &xhci->bus_state[hcd_index(hcd)];
b50107bb 1610 if (hcd->speed >= HCD_USB3)
f6ff0ac8
SS
1611 port_array = xhci->usb3_ports;
1612 else
1613 port_array = xhci->usb2_ports;
1614 /* Find the faked port hub number */
1615 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1616 port_id);
5308a91b 1617
b0ba9720 1618 temp = readl(port_array[faked_port_index]);
7111ebc9 1619 if (hcd->state == HC_STATE_SUSPENDED) {
56192531
AX
1620 xhci_dbg(xhci, "resume root hub\n");
1621 usb_hcd_resume_root_hub(hcd);
1622 }
1623
b50107bb 1624 if (hcd->speed >= HCD_USB3 && (temp & PORT_PLS_MASK) == XDEV_INACTIVE)
fac4271d
ZJC
1625 bus_state->port_remote_wakeup &= ~(1 << faked_port_index);
1626
56192531
AX
1627 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1628 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1629
b0ba9720 1630 temp1 = readl(&xhci->op_regs->command);
56192531
AX
1631 if (!(temp1 & CMD_RUN)) {
1632 xhci_warn(xhci, "xHC is not running.\n");
1633 goto cleanup;
1634 }
1635
2338b9e4 1636 if (DEV_SUPERSPEED_ANY(temp)) {
d93814cf 1637 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
4ee823b8
SS
1638 /* Set a flag to say the port signaled remote wakeup,
1639 * so we can tell the difference between the end of
1640 * device and host initiated resume.
1641 */
1642 bus_state->port_remote_wakeup |= 1 << faked_port_index;
d93814cf
SS
1643 xhci_test_and_clear_bit(xhci, port_array,
1644 faked_port_index, PORT_PLC);
c9682dff
AX
1645 xhci_set_link_state(xhci, port_array, faked_port_index,
1646 XDEV_U0);
d93814cf
SS
1647 /* Need to wait until the next link state change
1648 * indicates the device is actually in U0.
1649 */
1650 bogus_port_status = true;
1651 goto cleanup;
f69115fd
MN
1652 } else if (!test_bit(faked_port_index,
1653 &bus_state->resuming_ports)) {
56192531 1654 xhci_dbg(xhci, "resume HS port %d\n", port_id);
f6ff0ac8 1655 bus_state->resume_done[faked_port_index] = jiffies +
b9e45188 1656 msecs_to_jiffies(USB_RESUME_TIMEOUT);
f370b996 1657 set_bit(faked_port_index, &bus_state->resuming_ports);
56192531 1658 mod_timer(&hcd->rh_timer,
f6ff0ac8 1659 bus_state->resume_done[faked_port_index]);
56192531
AX
1660 /* Do the rest in GetPortStatus */
1661 }
1662 }
d93814cf
SS
1663
1664 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
2338b9e4 1665 DEV_SUPERSPEED_ANY(temp)) {
d93814cf 1666 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
4ee823b8
SS
1667 /* We've just brought the device into U0 through either the
1668 * Resume state after a device remote wakeup, or through the
1669 * U3Exit state after a host-initiated resume. If it's a device
1670 * initiated remote wake, don't pass up the link state change,
1671 * so the roothub behavior is consistent with external
1672 * USB 3.0 hub behavior.
1673 */
d93814cf
SS
1674 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1675 faked_port_index + 1);
1676 if (slot_id && xhci->devs[slot_id])
1677 xhci_ring_device(xhci, slot_id);
ba7b5c22 1678 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
4ee823b8
SS
1679 bus_state->port_remote_wakeup &=
1680 ~(1 << faked_port_index);
1681 xhci_test_and_clear_bit(xhci, port_array,
1682 faked_port_index, PORT_PLC);
1683 usb_wakeup_notification(hcd->self.root_hub,
1684 faked_port_index + 1);
1685 bogus_port_status = true;
1686 goto cleanup;
1687 }
d93814cf 1688 }
56192531 1689
8b3d4570
SS
1690 /*
1691 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1692 * RExit to a disconnect state). If so, let the the driver know it's
1693 * out of the RExit state.
1694 */
2338b9e4 1695 if (!DEV_SUPERSPEED_ANY(temp) &&
8b3d4570
SS
1696 test_and_clear_bit(faked_port_index,
1697 &bus_state->rexit_ports)) {
1698 complete(&bus_state->rexit_done[faked_port_index]);
1699 bogus_port_status = true;
1700 goto cleanup;
1701 }
1702
b50107bb 1703 if (hcd->speed < HCD_USB3)
6fd45621
AX
1704 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1705 PORT_PLC);
1706
56192531 1707cleanup:
0f2a7930 1708 /* Update event ring dequeue pointer before dropping the lock */
3b72fca0 1709 inc_deq(xhci, xhci->event_ring);
0f2a7930 1710
386139d7
SS
1711 /* Don't make the USB core poll the roothub if we got a bad port status
1712 * change event. Besides, at that point we can't tell which roothub
1713 * (USB 2.0 or USB 3.0) to kick.
1714 */
1715 if (bogus_port_status)
1716 return;
1717
c52804a4
SS
1718 /*
1719 * xHCI port-status-change events occur when the "or" of all the
1720 * status-change bits in the portsc register changes from 0 to 1.
1721 * New status changes won't cause an event if any other change
1722 * bits are still set. When an event occurs, switch over to
1723 * polling to avoid losing status changes.
1724 */
1725 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1726 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
0f2a7930
SS
1727 spin_unlock(&xhci->lock);
1728 /* Pass this up to the core */
f6ff0ac8 1729 usb_hcd_poll_rh_status(hcd);
0f2a7930
SS
1730 spin_lock(&xhci->lock);
1731}
1732
d0e96f5a
SS
1733/*
1734 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1735 * at end_trb, which may be in another segment. If the suspect DMA address is a
1736 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1737 * returns 0.
1738 */
cffb9be8
HG
1739struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
1740 struct xhci_segment *start_seg,
d0e96f5a
SS
1741 union xhci_trb *start_trb,
1742 union xhci_trb *end_trb,
cffb9be8
HG
1743 dma_addr_t suspect_dma,
1744 bool debug)
d0e96f5a
SS
1745{
1746 dma_addr_t start_dma;
1747 dma_addr_t end_seg_dma;
1748 dma_addr_t end_trb_dma;
1749 struct xhci_segment *cur_seg;
1750
23e3be11 1751 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
d0e96f5a
SS
1752 cur_seg = start_seg;
1753
1754 do {
2fa88daa 1755 if (start_dma == 0)
326b4810 1756 return NULL;
ae636747 1757 /* We may get an event for a Link TRB in the middle of a TD */
23e3be11 1758 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
2fa88daa 1759 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
d0e96f5a 1760 /* If the end TRB isn't in this segment, this is set to 0 */
23e3be11 1761 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
d0e96f5a 1762
cffb9be8
HG
1763 if (debug)
1764 xhci_warn(xhci,
1765 "Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n",
1766 (unsigned long long)suspect_dma,
1767 (unsigned long long)start_dma,
1768 (unsigned long long)end_trb_dma,
1769 (unsigned long long)cur_seg->dma,
1770 (unsigned long long)end_seg_dma);
1771
d0e96f5a
SS
1772 if (end_trb_dma > 0) {
1773 /* The end TRB is in this segment, so suspect should be here */
1774 if (start_dma <= end_trb_dma) {
1775 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1776 return cur_seg;
1777 } else {
1778 /* Case for one segment with
1779 * a TD wrapped around to the top
1780 */
1781 if ((suspect_dma >= start_dma &&
1782 suspect_dma <= end_seg_dma) ||
1783 (suspect_dma >= cur_seg->dma &&
1784 suspect_dma <= end_trb_dma))
1785 return cur_seg;
1786 }
326b4810 1787 return NULL;
d0e96f5a
SS
1788 } else {
1789 /* Might still be somewhere in this segment */
1790 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1791 return cur_seg;
1792 }
1793 cur_seg = cur_seg->next;
23e3be11 1794 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
2fa88daa 1795 } while (cur_seg != start_seg);
d0e96f5a 1796
326b4810 1797 return NULL;
d0e96f5a
SS
1798}
1799
bcef3fd5
SS
1800static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1801 unsigned int slot_id, unsigned int ep_index,
e9df17eb 1802 unsigned int stream_id,
f97c08ae 1803 struct xhci_td *td, union xhci_trb *ep_trb)
bcef3fd5
SS
1804{
1805 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
ddba5cd0
MN
1806 struct xhci_command *command;
1807 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
1808 if (!command)
1809 return;
1810
d0167ad2 1811 ep->ep_state |= EP_HALTED;
e9df17eb 1812 ep->stopped_stream = stream_id;
1624ae1c 1813
ddba5cd0 1814 xhci_queue_reset_ep(xhci, command, slot_id, ep_index);
d97b4f8d 1815 xhci_cleanup_stalled_ring(xhci, ep_index, td);
1624ae1c 1816
5e5cf6fc 1817 ep->stopped_stream = 0;
1624ae1c 1818
bcef3fd5
SS
1819 xhci_ring_cmd_db(xhci);
1820}
1821
1822/* Check if an error has halted the endpoint ring. The class driver will
1823 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1824 * However, a babble and other errors also halt the endpoint ring, and the class
1825 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1826 * Ring Dequeue Pointer command manually.
1827 */
1828static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1829 struct xhci_ep_ctx *ep_ctx,
1830 unsigned int trb_comp_code)
1831{
1832 /* TRB completion codes that may require a manual halt cleanup */
0b7c105a
FB
1833 if (trb_comp_code == COMP_USB_TRANSACTION_ERROR ||
1834 trb_comp_code == COMP_BABBLE_DETECTED_ERROR ||
1835 trb_comp_code == COMP_SPLIT_TRANSACTION_ERROR)
d4fc8bf5 1836 /* The 0.95 spec says a babbling control endpoint
bcef3fd5
SS
1837 * is not halted. The 0.96 spec says it is. Some HW
1838 * claims to be 0.95 compliant, but it halts the control
1839 * endpoint anyway. Check if a babble halted the
1840 * endpoint.
1841 */
5071e6b2 1842 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_HALTED)
bcef3fd5
SS
1843 return 1;
1844
1845 return 0;
1846}
1847
b45b5069
SS
1848int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1849{
1850 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1851 /* Vendor defined "informational" completion code,
1852 * treat as not-an-error.
1853 */
1854 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1855 trb_comp_code);
1856 xhci_dbg(xhci, "Treating code as success.\n");
1857 return 1;
1858 }
1859 return 0;
1860}
1861
55fa4396
FB
1862static int xhci_td_cleanup(struct xhci_hcd *xhci, struct xhci_td *td,
1863 struct xhci_ring *ep_ring, int *status)
1864{
1865 struct urb_priv *urb_priv;
1866 struct urb *urb = NULL;
1867
1868 /* Clean up the endpoint's TD list */
1869 urb = td->urb;
1870 urb_priv = urb->hcpriv;
1871
1872 /* if a bounce buffer was used to align this td then unmap it */
a60f2f2f 1873 xhci_unmap_td_bounce_buffer(xhci, ep_ring, td);
55fa4396
FB
1874
1875 /* Do one last check of the actual transfer length.
1876 * If the host controller said we transferred more data than the buffer
1877 * length, urb->actual_length will be a very big number (since it's
1878 * unsigned). Play it safe and say we didn't transfer anything.
1879 */
1880 if (urb->actual_length > urb->transfer_buffer_length) {
1881 xhci_warn(xhci, "URB req %u and actual %u transfer length mismatch\n",
1882 urb->transfer_buffer_length, urb->actual_length);
1883 urb->actual_length = 0;
1884 *status = 0;
1885 }
1886 list_del_init(&td->td_list);
1887 /* Was this TD slated to be cancelled but completed anyway? */
1888 if (!list_empty(&td->cancelled_td_list))
1889 list_del_init(&td->cancelled_td_list);
1890
1891 inc_td_cnt(urb);
1892 /* Giveback the urb when all the tds are completed */
1893 if (last_td_in_urb(td)) {
1894 if ((urb->actual_length != urb->transfer_buffer_length &&
1895 (urb->transfer_flags & URB_SHORT_NOT_OK)) ||
1896 (*status != 0 && !usb_endpoint_xfer_isoc(&urb->ep->desc)))
1897 xhci_dbg(xhci, "Giveback URB %p, len = %d, expected = %d, status = %d\n",
1898 urb, urb->actual_length,
1899 urb->transfer_buffer_length, *status);
1900
1901 /* set isoc urb status to 0 just as EHCI, UHCI, and OHCI */
1902 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
1903 *status = 0;
1904 xhci_giveback_urb_in_irq(xhci, td, *status);
1905 }
1906
1907 return 0;
1908}
1909
4422da61 1910static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
f97c08ae 1911 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
4422da61
AX
1912 struct xhci_virt_ep *ep, int *status, bool skip)
1913{
1914 struct xhci_virt_device *xdev;
4422da61 1915 struct xhci_ep_ctx *ep_ctx;
be0f50c2 1916 struct xhci_ring *ep_ring;
be0f50c2 1917 unsigned int slot_id;
4422da61 1918 u32 trb_comp_code;
be0f50c2 1919 int ep_index;
4422da61 1920
28ccd296 1921 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
4422da61 1922 xdev = xhci->devs[slot_id];
28ccd296
ME
1923 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1924 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
4422da61 1925 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
28ccd296 1926 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
4422da61
AX
1927
1928 if (skip)
1929 goto td_cleanup;
1930
0b7c105a
FB
1931 if (trb_comp_code == COMP_STOPPED_LENGTH_INVALID ||
1932 trb_comp_code == COMP_STOPPED ||
1933 trb_comp_code == COMP_STOPPED_SHORT_PACKET) {
4422da61
AX
1934 /* The Endpoint Stop Command completion will take care of any
1935 * stopped TDs. A stopped TD may be restarted, so don't update
1936 * the ring dequeue pointer or take this TD off any lists yet.
1937 */
1938 ep->stopped_td = td;
4422da61 1939 return 0;
69defe04 1940 }
0b7c105a 1941 if (trb_comp_code == COMP_STALL_ERROR ||
69defe04
MN
1942 xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
1943 trb_comp_code)) {
1944 /* Issue a reset endpoint command to clear the host side
1945 * halt, followed by a set dequeue command to move the
1946 * dequeue pointer past the TD.
1947 * The class driver clears the device side halt later.
1948 */
1949 xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index,
f97c08ae 1950 ep_ring->stream_id, td, ep_trb);
4422da61 1951 } else {
69defe04
MN
1952 /* Update ring dequeue pointer */
1953 while (ep_ring->dequeue != td->last_trb)
3b72fca0 1954 inc_deq(xhci, ep_ring);
69defe04
MN
1955 inc_deq(xhci, ep_ring);
1956 }
4422da61
AX
1957
1958td_cleanup:
55fa4396 1959 return xhci_td_cleanup(xhci, td, ep_ring, status);
4422da61
AX
1960}
1961
30a65b45
MN
1962/* sum trb lengths from ring dequeue up to stop_trb, _excluding_ stop_trb */
1963static int sum_trb_lengths(struct xhci_hcd *xhci, struct xhci_ring *ring,
1964 union xhci_trb *stop_trb)
1965{
1966 u32 sum;
1967 union xhci_trb *trb = ring->dequeue;
1968 struct xhci_segment *seg = ring->deq_seg;
1969
1970 for (sum = 0; trb != stop_trb; next_trb(xhci, ring, &seg, &trb)) {
1971 if (!trb_is_noop(trb) && !trb_is_link(trb))
1972 sum += TRB_LEN(le32_to_cpu(trb->generic.field[2]));
1973 }
1974 return sum;
1975}
1976
8af56be1
AX
1977/*
1978 * Process control tds, update urb status and actual_length.
1979 */
1980static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
f97c08ae 1981 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
8af56be1
AX
1982 struct xhci_virt_ep *ep, int *status)
1983{
1984 struct xhci_virt_device *xdev;
1985 struct xhci_ring *ep_ring;
1986 unsigned int slot_id;
1987 int ep_index;
1988 struct xhci_ep_ctx *ep_ctx;
1989 u32 trb_comp_code;
0b6c324c 1990 u32 remaining, requested;
29fc1aa4 1991 u32 trb_type;
8af56be1 1992
29fc1aa4 1993 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(ep_trb->generic.field[3]));
28ccd296 1994 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
8af56be1 1995 xdev = xhci->devs[slot_id];
28ccd296
ME
1996 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1997 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
8af56be1 1998 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
28ccd296 1999 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
0b6c324c
MN
2000 requested = td->urb->transfer_buffer_length;
2001 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2002
8af56be1
AX
2003 switch (trb_comp_code) {
2004 case COMP_SUCCESS:
29fc1aa4 2005 if (trb_type != TRB_STATUS) {
0b6c324c 2006 xhci_warn(xhci, "WARN: Success on ctrl %s TRB without IOC set?\n",
29fc1aa4 2007 (trb_type == TRB_DATA) ? "data" : "setup");
8af56be1 2008 *status = -ESHUTDOWN;
0b6c324c 2009 break;
8af56be1 2010 }
0b6c324c 2011 *status = 0;
8af56be1 2012 break;
0b7c105a 2013 case COMP_SHORT_PACKET:
0b6c324c 2014 *status = 0;
8af56be1 2015 break;
0b7c105a 2016 case COMP_STOPPED_SHORT_PACKET:
29fc1aa4 2017 if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
0b6c324c 2018 td->urb->actual_length = remaining;
40a3b775 2019 else
0b6c324c
MN
2020 xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n");
2021 goto finish_td;
0b7c105a 2022 case COMP_STOPPED:
29fc1aa4
FB
2023 switch (trb_type) {
2024 case TRB_SETUP:
2025 td->urb->actual_length = 0;
2026 goto finish_td;
2027 case TRB_DATA:
2028 case TRB_NORMAL:
0b6c324c 2029 td->urb->actual_length = requested - remaining;
29fc1aa4 2030 goto finish_td;
0ab2881a
MN
2031 case TRB_STATUS:
2032 td->urb->actual_length = requested;
2033 goto finish_td;
29fc1aa4
FB
2034 default:
2035 xhci_warn(xhci, "WARN: unexpected TRB Type %d\n",
2036 trb_type);
2037 goto finish_td;
2038 }
0b7c105a 2039 case COMP_STOPPED_LENGTH_INVALID:
0b6c324c 2040 goto finish_td;
8af56be1
AX
2041 default:
2042 if (!xhci_requires_manual_halt_cleanup(xhci,
0b6c324c 2043 ep_ctx, trb_comp_code))
8af56be1 2044 break;
0b6c324c
MN
2045 xhci_dbg(xhci, "TRB error %u, halted endpoint index = %u\n",
2046 trb_comp_code, ep_index);
8af56be1 2047 /* else fall through */
0b7c105a 2048 case COMP_STALL_ERROR:
8af56be1 2049 /* Did we transfer part of the data (middle) phase? */
29fc1aa4 2050 if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
0b6c324c 2051 td->urb->actual_length = requested - remaining;
22ae47e6 2052 else if (!td->urb_length_set)
8af56be1 2053 td->urb->actual_length = 0;
0b6c324c 2054 goto finish_td;
8af56be1 2055 }
0b6c324c
MN
2056
2057 /* stopped at setup stage, no data transferred */
29fc1aa4 2058 if (trb_type == TRB_SETUP)
0b6c324c
MN
2059 goto finish_td;
2060
8af56be1 2061 /*
0b6c324c
MN
2062 * if on data stage then update the actual_length of the URB and flag it
2063 * as set, so it won't be overwritten in the event for the last TRB.
8af56be1 2064 */
29fc1aa4
FB
2065 if (trb_type == TRB_DATA ||
2066 trb_type == TRB_NORMAL) {
0b6c324c
MN
2067 td->urb_length_set = true;
2068 td->urb->actual_length = requested - remaining;
2069 xhci_dbg(xhci, "Waiting for status stage event\n");
2070 return 0;
8af56be1
AX
2071 }
2072
0b6c324c
MN
2073 /* at status stage */
2074 if (!td->urb_length_set)
2075 td->urb->actual_length = requested;
2076
2077finish_td:
f97c08ae 2078 return finish_td(xhci, td, ep_trb, event, ep, status, false);
8af56be1
AX
2079}
2080
04e51901
AX
2081/*
2082 * Process isochronous tds, update urb packet status and actual_length.
2083 */
2084static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
f97c08ae 2085 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
04e51901
AX
2086 struct xhci_virt_ep *ep, int *status)
2087{
2088 struct xhci_ring *ep_ring;
2089 struct urb_priv *urb_priv;
2090 int idx;
926008c9 2091 struct usb_iso_packet_descriptor *frame;
04e51901 2092 u32 trb_comp_code;
36da3a1d
MN
2093 bool sum_trbs_for_length = false;
2094 u32 remaining, requested, ep_trb_len;
2095 int short_framestatus;
04e51901 2096
28ccd296
ME
2097 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2098 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
04e51901 2099 urb_priv = td->urb->hcpriv;
9ef7fbbb 2100 idx = urb_priv->num_tds_done;
926008c9 2101 frame = &td->urb->iso_frame_desc[idx];
36da3a1d
MN
2102 requested = frame->length;
2103 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2104 ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
2105 short_framestatus = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2106 -EREMOTEIO : 0;
04e51901 2107
926008c9
DT
2108 /* handle completion code */
2109 switch (trb_comp_code) {
2110 case COMP_SUCCESS:
36da3a1d
MN
2111 if (remaining) {
2112 frame->status = short_framestatus;
2113 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2114 sum_trbs_for_length = true;
1530bbc6
SS
2115 break;
2116 }
36da3a1d
MN
2117 frame->status = 0;
2118 break;
0b7c105a 2119 case COMP_SHORT_PACKET:
36da3a1d
MN
2120 frame->status = short_framestatus;
2121 sum_trbs_for_length = true;
926008c9 2122 break;
0b7c105a 2123 case COMP_BANDWIDTH_OVERRUN_ERROR:
926008c9 2124 frame->status = -ECOMM;
926008c9 2125 break;
0b7c105a
FB
2126 case COMP_ISOCH_BUFFER_OVERRUN:
2127 case COMP_BABBLE_DETECTED_ERROR:
926008c9 2128 frame->status = -EOVERFLOW;
926008c9 2129 break;
0b7c105a
FB
2130 case COMP_INCOMPATIBLE_DEVICE_ERROR:
2131 case COMP_STALL_ERROR:
d104d015 2132 frame->status = -EPROTO;
d104d015 2133 break;
0b7c105a 2134 case COMP_USB_TRANSACTION_ERROR:
926008c9 2135 frame->status = -EPROTO;
f97c08ae 2136 if (ep_trb != td->last_trb)
d104d015 2137 return 0;
926008c9 2138 break;
0b7c105a 2139 case COMP_STOPPED:
36da3a1d
MN
2140 sum_trbs_for_length = true;
2141 break;
0b7c105a 2142 case COMP_STOPPED_SHORT_PACKET:
36da3a1d
MN
2143 /* field normally containing residue now contains tranferred */
2144 frame->status = short_framestatus;
2145 requested = remaining;
2146 break;
0b7c105a 2147 case COMP_STOPPED_LENGTH_INVALID:
36da3a1d
MN
2148 requested = 0;
2149 remaining = 0;
926008c9
DT
2150 break;
2151 default:
36da3a1d 2152 sum_trbs_for_length = true;
926008c9
DT
2153 frame->status = -1;
2154 break;
04e51901
AX
2155 }
2156
36da3a1d
MN
2157 if (sum_trbs_for_length)
2158 frame->actual_length = sum_trb_lengths(xhci, ep_ring, ep_trb) +
2159 ep_trb_len - remaining;
2160 else
2161 frame->actual_length = requested;
04e51901 2162
36da3a1d 2163 td->urb->actual_length += frame->actual_length;
04e51901 2164
f97c08ae 2165 return finish_td(xhci, td, ep_trb, event, ep, status, false);
04e51901
AX
2166}
2167
926008c9
DT
2168static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2169 struct xhci_transfer_event *event,
2170 struct xhci_virt_ep *ep, int *status)
2171{
2172 struct xhci_ring *ep_ring;
2173 struct urb_priv *urb_priv;
2174 struct usb_iso_packet_descriptor *frame;
2175 int idx;
2176
f6975314 2177 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
926008c9 2178 urb_priv = td->urb->hcpriv;
9ef7fbbb 2179 idx = urb_priv->num_tds_done;
926008c9
DT
2180 frame = &td->urb->iso_frame_desc[idx];
2181
b3df3f9c 2182 /* The transfer is partly done. */
926008c9
DT
2183 frame->status = -EXDEV;
2184
2185 /* calc actual length */
2186 frame->actual_length = 0;
2187
2188 /* Update ring dequeue pointer */
2189 while (ep_ring->dequeue != td->last_trb)
3b72fca0
AX
2190 inc_deq(xhci, ep_ring);
2191 inc_deq(xhci, ep_ring);
926008c9
DT
2192
2193 return finish_td(xhci, td, NULL, event, ep, status, true);
2194}
2195
22405ed2
AX
2196/*
2197 * Process bulk and interrupt tds, update urb status and actual_length.
2198 */
2199static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
f97c08ae 2200 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
22405ed2
AX
2201 struct xhci_virt_ep *ep, int *status)
2202{
2203 struct xhci_ring *ep_ring;
22405ed2 2204 u32 trb_comp_code;
f97c08ae 2205 u32 remaining, requested, ep_trb_len;
22405ed2 2206
28ccd296
ME
2207 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2208 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
30a65b45 2209 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
f97c08ae 2210 ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
30a65b45 2211 requested = td->urb->transfer_buffer_length;
22405ed2
AX
2212
2213 switch (trb_comp_code) {
2214 case COMP_SUCCESS:
30a65b45 2215 /* handle success with untransferred data as short packet */
f97c08ae 2216 if (ep_trb != td->last_trb || remaining) {
52ab8685 2217 xhci_warn(xhci, "WARN Successful completion on short TX\n");
30a65b45
MN
2218 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2219 td->urb->ep->desc.bEndpointAddress,
2220 requested, remaining);
22405ed2 2221 }
52ab8685 2222 *status = 0;
22405ed2 2223 break;
0b7c105a 2224 case COMP_SHORT_PACKET:
30a65b45
MN
2225 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2226 td->urb->ep->desc.bEndpointAddress,
2227 requested, remaining);
52ab8685 2228 *status = 0;
22405ed2 2229 break;
0b7c105a 2230 case COMP_STOPPED_SHORT_PACKET:
30a65b45
MN
2231 td->urb->actual_length = remaining;
2232 goto finish_td;
0b7c105a 2233 case COMP_STOPPED_LENGTH_INVALID:
30a65b45 2234 /* stopped on ep trb with invalid length, exclude it */
f97c08ae 2235 ep_trb_len = 0;
30a65b45
MN
2236 remaining = 0;
2237 break;
22405ed2 2238 default:
30a65b45 2239 /* do nothing */
22405ed2
AX
2240 break;
2241 }
40a3b775 2242
f97c08ae 2243 if (ep_trb == td->last_trb)
30a65b45
MN
2244 td->urb->actual_length = requested - remaining;
2245 else
2246 td->urb->actual_length =
f97c08ae
MN
2247 sum_trb_lengths(xhci, ep_ring, ep_trb) +
2248 ep_trb_len - remaining;
30a65b45
MN
2249finish_td:
2250 if (remaining > requested) {
2251 xhci_warn(xhci, "bad transfer trb length %d in event trb\n",
2252 remaining);
22405ed2 2253 td->urb->actual_length = 0;
22405ed2 2254 }
f97c08ae 2255 return finish_td(xhci, td, ep_trb, event, ep, status, false);
22405ed2
AX
2256}
2257
d0e96f5a
SS
2258/*
2259 * If this function returns an error condition, it means it got a Transfer
2260 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2261 * At this point, the host controller is probably hosed and should be reset.
2262 */
2263static int handle_tx_event(struct xhci_hcd *xhci,
2264 struct xhci_transfer_event *event)
2265{
2266 struct xhci_virt_device *xdev;
63a0d9ab 2267 struct xhci_virt_ep *ep;
d0e96f5a 2268 struct xhci_ring *ep_ring;
82d1009f 2269 unsigned int slot_id;
d0e96f5a 2270 int ep_index;
326b4810 2271 struct xhci_td *td = NULL;
f97c08ae
MN
2272 dma_addr_t ep_trb_dma;
2273 struct xhci_segment *ep_seg;
2274 union xhci_trb *ep_trb;
d0e96f5a 2275 int status = -EINPROGRESS;
d115b048 2276 struct xhci_ep_ctx *ep_ctx;
c2d7b49f 2277 struct list_head *tmp;
66d1eebc 2278 u32 trb_comp_code;
c2d7b49f 2279 int td_num = 0;
3b4739b8 2280 bool handling_skipped_tds = false;
d0e96f5a 2281
28ccd296 2282 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
82d1009f 2283 xdev = xhci->devs[slot_id];
d0e96f5a 2284 if (!xdev) {
b7f769ae
ZX
2285 xhci_err(xhci, "ERROR Transfer event pointed to bad slot %u\n",
2286 slot_id);
9258c0b2 2287 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
e910b440
SS
2288 (unsigned long long) xhci_trb_virt_to_dma(
2289 xhci->event_ring->deq_seg,
9258c0b2
SS
2290 xhci->event_ring->dequeue),
2291 lower_32_bits(le64_to_cpu(event->buffer)),
2292 upper_32_bits(le64_to_cpu(event->buffer)),
2293 le32_to_cpu(event->transfer_len),
2294 le32_to_cpu(event->flags));
d0e96f5a
SS
2295 return -ENODEV;
2296 }
2297
2298 /* Endpoint ID is 1 based, our index is zero based */
28ccd296 2299 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
63a0d9ab 2300 ep = &xdev->eps[ep_index];
28ccd296 2301 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
d115b048 2302 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
5071e6b2 2303 if (!ep_ring || GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) {
b7f769ae
ZX
2304 xhci_err(xhci,
2305 "ERROR Transfer event for disabled endpoint slot %u ep %u or incorrect stream ring\n",
2306 slot_id, ep_index);
9258c0b2 2307 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
e910b440
SS
2308 (unsigned long long) xhci_trb_virt_to_dma(
2309 xhci->event_ring->deq_seg,
9258c0b2
SS
2310 xhci->event_ring->dequeue),
2311 lower_32_bits(le64_to_cpu(event->buffer)),
2312 upper_32_bits(le64_to_cpu(event->buffer)),
2313 le32_to_cpu(event->transfer_len),
2314 le32_to_cpu(event->flags));
d0e96f5a
SS
2315 return -ENODEV;
2316 }
2317
c2d7b49f
AX
2318 /* Count current td numbers if ep->skip is set */
2319 if (ep->skip) {
2320 list_for_each(tmp, &ep_ring->td_list)
2321 td_num++;
2322 }
2323
f97c08ae 2324 ep_trb_dma = le64_to_cpu(event->buffer);
28ccd296 2325 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
986a92d4 2326 /* Look for common error cases */
66d1eebc 2327 switch (trb_comp_code) {
b10de142
SS
2328 /* Skip codes that require special handling depending on
2329 * transfer type
2330 */
2331 case COMP_SUCCESS:
1c11a172 2332 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
1530bbc6
SS
2333 break;
2334 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
0b7c105a 2335 trb_comp_code = COMP_SHORT_PACKET;
1530bbc6 2336 else
8202ce2e 2337 xhci_warn_ratelimited(xhci,
b7f769ae
ZX
2338 "WARN Successful completion on short TX for slot %u ep %u: needs XHCI_TRUST_TX_LENGTH quirk?\n",
2339 slot_id, ep_index);
0b7c105a 2340 case COMP_SHORT_PACKET:
b10de142 2341 break;
0b7c105a 2342 case COMP_STOPPED:
b7f769ae
ZX
2343 xhci_dbg(xhci, "Stopped on Transfer TRB for slot %u ep %u\n",
2344 slot_id, ep_index);
ae636747 2345 break;
0b7c105a 2346 case COMP_STOPPED_LENGTH_INVALID:
b7f769ae
ZX
2347 xhci_dbg(xhci,
2348 "Stopped on No-op or Link TRB for slot %u ep %u\n",
2349 slot_id, ep_index);
ae636747 2350 break;
0b7c105a 2351 case COMP_STOPPED_SHORT_PACKET:
b7f769ae
ZX
2352 xhci_dbg(xhci,
2353 "Stopped with short packet transfer detected for slot %u ep %u\n",
2354 slot_id, ep_index);
40a3b775 2355 break;
0b7c105a 2356 case COMP_STALL_ERROR:
b7f769ae
ZX
2357 xhci_dbg(xhci, "Stalled endpoint for slot %u ep %u\n", slot_id,
2358 ep_index);
63a0d9ab 2359 ep->ep_state |= EP_HALTED;
b10de142
SS
2360 status = -EPIPE;
2361 break;
0b7c105a 2362 case COMP_TRB_ERROR:
b7f769ae
ZX
2363 xhci_warn(xhci,
2364 "WARN: TRB error for slot %u ep %u on endpoint\n",
2365 slot_id, ep_index);
b10de142
SS
2366 status = -EILSEQ;
2367 break;
0b7c105a
FB
2368 case COMP_SPLIT_TRANSACTION_ERROR:
2369 case COMP_USB_TRANSACTION_ERROR:
b7f769ae
ZX
2370 xhci_dbg(xhci, "Transfer error for slot %u ep %u on endpoint\n",
2371 slot_id, ep_index);
b10de142
SS
2372 status = -EPROTO;
2373 break;
0b7c105a 2374 case COMP_BABBLE_DETECTED_ERROR:
b7f769ae
ZX
2375 xhci_dbg(xhci, "Babble error for slot %u ep %u on endpoint\n",
2376 slot_id, ep_index);
4a73143c
SS
2377 status = -EOVERFLOW;
2378 break;
0b7c105a 2379 case COMP_DATA_BUFFER_ERROR:
b7f769ae
ZX
2380 xhci_warn(xhci,
2381 "WARN: HC couldn't access mem fast enough for slot %u ep %u\n",
2382 slot_id, ep_index);
b10de142
SS
2383 status = -ENOSR;
2384 break;
0b7c105a 2385 case COMP_BANDWIDTH_OVERRUN_ERROR:
b7f769ae
ZX
2386 xhci_warn(xhci,
2387 "WARN: bandwidth overrun event for slot %u ep %u on endpoint\n",
2388 slot_id, ep_index);
986a92d4 2389 break;
0b7c105a 2390 case COMP_ISOCH_BUFFER_OVERRUN:
b7f769ae
ZX
2391 xhci_warn(xhci,
2392 "WARN: buffer overrun event for slot %u ep %u on endpoint",
2393 slot_id, ep_index);
986a92d4 2394 break;
0b7c105a 2395 case COMP_RING_UNDERRUN:
986a92d4
AX
2396 /*
2397 * When the Isoch ring is empty, the xHC will generate
2398 * a Ring Overrun Event for IN Isoch endpoint or Ring
2399 * Underrun Event for OUT Isoch endpoint.
2400 */
2401 xhci_dbg(xhci, "underrun event on endpoint\n");
2402 if (!list_empty(&ep_ring->td_list))
2403 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2404 "still with TDs queued?\n",
28ccd296
ME
2405 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2406 ep_index);
986a92d4 2407 goto cleanup;
0b7c105a 2408 case COMP_RING_OVERRUN:
986a92d4
AX
2409 xhci_dbg(xhci, "overrun event on endpoint\n");
2410 if (!list_empty(&ep_ring->td_list))
2411 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2412 "still with TDs queued?\n",
28ccd296
ME
2413 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2414 ep_index);
986a92d4 2415 goto cleanup;
0b7c105a 2416 case COMP_INCOMPATIBLE_DEVICE_ERROR:
b7f769ae
ZX
2417 xhci_warn(xhci,
2418 "WARN: detect an incompatible device for slot %u ep %u",
2419 slot_id, ep_index);
f6ba6fe2
AH
2420 status = -EPROTO;
2421 break;
0b7c105a 2422 case COMP_MISSED_SERVICE_ERROR:
d18240db
AX
2423 /*
2424 * When encounter missed service error, one or more isoc tds
2425 * may be missed by xHC.
2426 * Set skip flag of the ep_ring; Complete the missed tds as
2427 * short transfer when process the ep_ring next time.
2428 */
2429 ep->skip = true;
b7f769ae
ZX
2430 xhci_dbg(xhci,
2431 "Miss service interval error for slot %u ep %u, set skip flag\n",
2432 slot_id, ep_index);
d18240db 2433 goto cleanup;
0b7c105a 2434 case COMP_NO_PING_RESPONSE_ERROR:
3b4739b8 2435 ep->skip = true;
b7f769ae
ZX
2436 xhci_dbg(xhci,
2437 "No Ping response error for slot %u ep %u, Skip one Isoc TD\n",
2438 slot_id, ep_index);
3b4739b8 2439 goto cleanup;
b10de142 2440 default:
b45b5069 2441 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
5ad6a529
SS
2442 status = 0;
2443 break;
2444 }
b7f769ae
ZX
2445 xhci_warn(xhci,
2446 "ERROR Unknown event condition %u for slot %u ep %u , HC probably busted\n",
2447 trb_comp_code, slot_id, ep_index);
986a92d4
AX
2448 goto cleanup;
2449 }
2450
d18240db
AX
2451 do {
2452 /* This TRB should be in the TD at the head of this ring's
2453 * TD list.
2454 */
2455 if (list_empty(&ep_ring->td_list)) {
a83d6755
SS
2456 /*
2457 * A stopped endpoint may generate an extra completion
2458 * event if the device was suspended. Don't print
2459 * warnings.
2460 */
0b7c105a
FB
2461 if (!(trb_comp_code == COMP_STOPPED ||
2462 trb_comp_code == COMP_STOPPED_LENGTH_INVALID)) {
a83d6755
SS
2463 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2464 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2465 ep_index);
a83d6755 2466 }
d18240db
AX
2467 if (ep->skip) {
2468 ep->skip = false;
b7f769ae
ZX
2469 xhci_dbg(xhci, "td_list is empty while skip flag set. Clear skip flag for slot %u ep %u.\n",
2470 slot_id, ep_index);
d18240db 2471 }
d18240db
AX
2472 goto cleanup;
2473 }
986a92d4 2474
c2d7b49f
AX
2475 /* We've skipped all the TDs on the ep ring when ep->skip set */
2476 if (ep->skip && td_num == 0) {
2477 ep->skip = false;
b7f769ae
ZX
2478 xhci_dbg(xhci, "All tds on the ep_ring skipped. Clear skip flag for slot %u ep %u.\n",
2479 slot_id, ep_index);
c2d7b49f
AX
2480 goto cleanup;
2481 }
2482
04861f83
FB
2483 td = list_first_entry(&ep_ring->td_list, struct xhci_td,
2484 td_list);
c2d7b49f
AX
2485 if (ep->skip)
2486 td_num--;
926008c9 2487
d18240db 2488 /* Is this a TRB in the currently executing TD? */
f97c08ae
MN
2489 ep_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue,
2490 td->last_trb, ep_trb_dma, false);
e1cf486d
AH
2491
2492 /*
2493 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2494 * is not in the current TD pointed by ep_ring->dequeue because
2495 * that the hardware dequeue pointer still at the previous TRB
2496 * of the current TD. The previous TRB maybe a Link TD or the
2497 * last TRB of the previous TD. The command completion handle
2498 * will take care the rest.
2499 */
0b7c105a
FB
2500 if (!ep_seg && (trb_comp_code == COMP_STOPPED ||
2501 trb_comp_code == COMP_STOPPED_LENGTH_INVALID)) {
e1cf486d
AH
2502 goto cleanup;
2503 }
2504
f97c08ae 2505 if (!ep_seg) {
926008c9
DT
2506 if (!ep->skip ||
2507 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
ad808333
SS
2508 /* Some host controllers give a spurious
2509 * successful event after a short transfer.
2510 * Ignore it.
2511 */
ddba5cd0 2512 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
ad808333
SS
2513 ep_ring->last_td_was_short) {
2514 ep_ring->last_td_was_short = false;
ad808333
SS
2515 goto cleanup;
2516 }
926008c9
DT
2517 /* HC is busted, give up! */
2518 xhci_err(xhci,
2519 "ERROR Transfer event TRB DMA ptr not "
cffb9be8
HG
2520 "part of current TD ep_index %d "
2521 "comp_code %u\n", ep_index,
2522 trb_comp_code);
2523 trb_in_td(xhci, ep_ring->deq_seg,
2524 ep_ring->dequeue, td->last_trb,
f97c08ae 2525 ep_trb_dma, true);
926008c9
DT
2526 return -ESHUTDOWN;
2527 }
2528
0c03d89d 2529 skip_isoc_td(xhci, td, event, ep, &status);
926008c9
DT
2530 goto cleanup;
2531 }
0b7c105a 2532 if (trb_comp_code == COMP_SHORT_PACKET)
ad808333
SS
2533 ep_ring->last_td_was_short = true;
2534 else
2535 ep_ring->last_td_was_short = false;
926008c9
DT
2536
2537 if (ep->skip) {
b7f769ae
ZX
2538 xhci_dbg(xhci,
2539 "Found td. Clear skip flag for slot %u ep %u.\n",
2540 slot_id, ep_index);
d18240db
AX
2541 ep->skip = false;
2542 }
678539cf 2543
f97c08ae
MN
2544 ep_trb = &ep_seg->trbs[(ep_trb_dma - ep_seg->dma) /
2545 sizeof(*ep_trb)];
a37c3f76
FB
2546
2547 trace_xhci_handle_transfer(ep_ring,
2548 (struct xhci_generic_trb *) ep_trb);
2549
926008c9
DT
2550 /*
2551 * No-op TRB should not trigger interrupts.
f97c08ae 2552 * If ep_trb is a no-op TRB, it means the
926008c9
DT
2553 * corresponding TD has been cancelled. Just ignore
2554 * the TD.
2555 */
f97c08ae 2556 if (trb_is_noop(ep_trb)) {
b7f769ae
ZX
2557 xhci_dbg(xhci,
2558 "ep_trb is a no-op TRB. Skip it for slot %u ep %u\n",
2559 slot_id, ep_index);
926008c9 2560 goto cleanup;
d18240db 2561 }
4422da61 2562
0c03d89d 2563 /* update the urb's actual_length and give back to the core */
d18240db 2564 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
0c03d89d 2565 process_ctrl_td(xhci, td, ep_trb, event, ep, &status);
04e51901 2566 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
0c03d89d 2567 process_isoc_td(xhci, td, ep_trb, event, ep, &status);
d18240db 2568 else
0c03d89d
MN
2569 process_bulk_intr_td(xhci, td, ep_trb, event, ep,
2570 &status);
d18240db 2571cleanup:
3b4739b8 2572 handling_skipped_tds = ep->skip &&
0b7c105a
FB
2573 trb_comp_code != COMP_MISSED_SERVICE_ERROR &&
2574 trb_comp_code != COMP_NO_PING_RESPONSE_ERROR;
3b4739b8 2575
d18240db 2576 /*
3b4739b8
MN
2577 * Do not update event ring dequeue pointer if we're in a loop
2578 * processing missed tds.
d18240db 2579 */
3b4739b8 2580 if (!handling_skipped_tds)
3b72fca0 2581 inc_deq(xhci, xhci->event_ring);
d18240db 2582
d18240db
AX
2583 /*
2584 * If ep->skip is set, it means there are missed tds on the
2585 * endpoint ring need to take care of.
2586 * Process them as short transfer until reach the td pointed by
2587 * the event.
2588 */
3b4739b8 2589 } while (handling_skipped_tds);
d18240db 2590
d0e96f5a
SS
2591 return 0;
2592}
2593
0f2a7930
SS
2594/*
2595 * This function handles all OS-owned events on the event ring. It may drop
2596 * xhci->lock between event processing (e.g. to pass up port status changes).
9dee9a21
ME
2597 * Returns >0 for "possibly more events to process" (caller should call again),
2598 * otherwise 0 if done. In future, <0 returns should indicate error code.
0f2a7930 2599 */
9dee9a21 2600static int xhci_handle_event(struct xhci_hcd *xhci)
7f84eef0
SS
2601{
2602 union xhci_trb *event;
0f2a7930 2603 int update_ptrs = 1;
d0e96f5a 2604 int ret;
7f84eef0 2605
f4c8f03c 2606 /* Event ring hasn't been allocated yet. */
7f84eef0 2607 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
f4c8f03c
LB
2608 xhci_err(xhci, "ERROR event ring not ready\n");
2609 return -ENOMEM;
7f84eef0
SS
2610 }
2611
2612 event = xhci->event_ring->dequeue;
2613 /* Does the HC or OS own the TRB? */
28ccd296 2614 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
f4c8f03c 2615 xhci->event_ring->cycle_state)
9dee9a21 2616 return 0;
7f84eef0 2617
a37c3f76
FB
2618 trace_xhci_handle_event(xhci->event_ring, &event->generic);
2619
92a3da41
ME
2620 /*
2621 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2622 * speculative reads of the event's flags/data below.
2623 */
2624 rmb();
0f2a7930 2625 /* FIXME: Handle more event types. */
f4c8f03c 2626 switch (le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) {
7f84eef0
SS
2627 case TRB_TYPE(TRB_COMPLETION):
2628 handle_cmd_completion(xhci, &event->event_cmd);
2629 break;
0f2a7930
SS
2630 case TRB_TYPE(TRB_PORT_STATUS):
2631 handle_port_status(xhci, event);
2632 update_ptrs = 0;
2633 break;
d0e96f5a
SS
2634 case TRB_TYPE(TRB_TRANSFER):
2635 ret = handle_tx_event(xhci, &event->trans_event);
f4c8f03c 2636 if (ret >= 0)
d0e96f5a
SS
2637 update_ptrs = 0;
2638 break;
623bef9e
SS
2639 case TRB_TYPE(TRB_DEV_NOTE):
2640 handle_device_notification(xhci, event);
2641 break;
7f84eef0 2642 default:
28ccd296
ME
2643 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2644 TRB_TYPE(48))
0238634d
SS
2645 handle_vendor_event(xhci, event);
2646 else
f4c8f03c
LB
2647 xhci_warn(xhci, "ERROR unknown event type %d\n",
2648 TRB_FIELD_TO_TYPE(
2649 le32_to_cpu(event->event_cmd.flags)));
7f84eef0 2650 }
6f5165cf
SS
2651 /* Any of the above functions may drop and re-acquire the lock, so check
2652 * to make sure a watchdog timer didn't mark the host as non-responsive.
2653 */
2654 if (xhci->xhc_state & XHCI_STATE_DYING) {
2655 xhci_dbg(xhci, "xHCI host dying, returning from "
2656 "event handler.\n");
9dee9a21 2657 return 0;
6f5165cf 2658 }
7f84eef0 2659
c06d68b8
SS
2660 if (update_ptrs)
2661 /* Update SW event ring dequeue pointer */
3b72fca0 2662 inc_deq(xhci, xhci->event_ring);
c06d68b8 2663
9dee9a21
ME
2664 /* Are there more items on the event ring? Caller will call us again to
2665 * check.
2666 */
2667 return 1;
7f84eef0 2668}
9032cd52
SS
2669
2670/*
2671 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2672 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2673 * indicators of an event TRB error, but we check the status *first* to be safe.
2674 */
2675irqreturn_t xhci_irq(struct usb_hcd *hcd)
2676{
2677 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
c06d68b8 2678 union xhci_trb *event_ring_deq;
76a35293 2679 irqreturn_t ret = IRQ_NONE;
c06d68b8 2680 dma_addr_t deq;
76a35293
FB
2681 u64 temp_64;
2682 u32 status;
9032cd52
SS
2683
2684 spin_lock(&xhci->lock);
9032cd52 2685 /* Check if the xHC generated the interrupt, or the irq is shared */
b0ba9720 2686 status = readl(&xhci->op_regs->status);
d9f11ba9
MN
2687 if (status == ~(u32)0) {
2688 xhci_hc_died(xhci);
76a35293
FB
2689 ret = IRQ_HANDLED;
2690 goto out;
9032cd52 2691 }
76a35293
FB
2692
2693 if (!(status & STS_EINT))
2694 goto out;
2695
27e0dd4d 2696 if (status & STS_FATAL) {
9032cd52
SS
2697 xhci_warn(xhci, "WARNING: Host System Error\n");
2698 xhci_halt(xhci);
76a35293
FB
2699 ret = IRQ_HANDLED;
2700 goto out;
9032cd52
SS
2701 }
2702
bda53145
SS
2703 /*
2704 * Clear the op reg interrupt status first,
2705 * so we can receive interrupts from other MSI-X interrupters.
2706 * Write 1 to clear the interrupt status.
2707 */
27e0dd4d 2708 status |= STS_EINT;
204b7793 2709 writel(status, &xhci->op_regs->status);
bda53145 2710
6a29beef 2711 if (!hcd->msi_enabled) {
c21599a3 2712 u32 irq_pending;
b0ba9720 2713 irq_pending = readl(&xhci->ir_set->irq_pending);
4e833c0b 2714 irq_pending |= IMAN_IP;
204b7793 2715 writel(irq_pending, &xhci->ir_set->irq_pending);
c21599a3 2716 }
bda53145 2717
27a41a83
GKB
2718 if (xhci->xhc_state & XHCI_STATE_DYING ||
2719 xhci->xhc_state & XHCI_STATE_HALTED) {
bda53145
SS
2720 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2721 "Shouldn't IRQs be disabled?\n");
c06d68b8
SS
2722 /* Clear the event handler busy flag (RW1C);
2723 * the event ring should be empty.
bda53145 2724 */
f7b2e403 2725 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
477632df
SS
2726 xhci_write_64(xhci, temp_64 | ERST_EHB,
2727 &xhci->ir_set->erst_dequeue);
76a35293
FB
2728 ret = IRQ_HANDLED;
2729 goto out;
c06d68b8
SS
2730 }
2731
2732 event_ring_deq = xhci->event_ring->dequeue;
2733 /* FIXME this should be a delayed service routine
2734 * that clears the EHB.
2735 */
9dee9a21 2736 while (xhci_handle_event(xhci) > 0) {}
bda53145 2737
f7b2e403 2738 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
c06d68b8
SS
2739 /* If necessary, update the HW's version of the event ring deq ptr. */
2740 if (event_ring_deq != xhci->event_ring->dequeue) {
2741 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2742 xhci->event_ring->dequeue);
2743 if (deq == 0)
2744 xhci_warn(xhci, "WARN something wrong with SW event "
2745 "ring dequeue ptr.\n");
2746 /* Update HC event ring dequeue pointer */
2747 temp_64 &= ERST_PTR_MASK;
2748 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2749 }
2750
2751 /* Clear the event handler busy flag (RW1C); event ring is empty. */
2752 temp_64 |= ERST_EHB;
477632df 2753 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
76a35293 2754 ret = IRQ_HANDLED;
c06d68b8 2755
76a35293 2756out:
9032cd52
SS
2757 spin_unlock(&xhci->lock);
2758
76a35293 2759 return ret;
9032cd52
SS
2760}
2761
851ec164 2762irqreturn_t xhci_msi_irq(int irq, void *hcd)
9032cd52 2763{
968b822c 2764 return xhci_irq(hcd);
9032cd52 2765}
7f84eef0 2766
d0e96f5a
SS
2767/**** Endpoint Ring Operations ****/
2768
7f84eef0
SS
2769/*
2770 * Generic function for queueing a TRB on a ring.
2771 * The caller must have checked to make sure there's room on the ring.
6cc30d85
SS
2772 *
2773 * @more_trbs_coming: Will you enqueue more TRBs before calling
2774 * prepare_transfer()?
7f84eef0
SS
2775 */
2776static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
3b72fca0 2777 bool more_trbs_coming,
7f84eef0
SS
2778 u32 field1, u32 field2, u32 field3, u32 field4)
2779{
2780 struct xhci_generic_trb *trb;
2781
2782 trb = &ring->enqueue->generic;
28ccd296
ME
2783 trb->field[0] = cpu_to_le32(field1);
2784 trb->field[1] = cpu_to_le32(field2);
2785 trb->field[2] = cpu_to_le32(field3);
2786 trb->field[3] = cpu_to_le32(field4);
a37c3f76
FB
2787
2788 trace_xhci_queue_trb(ring, trb);
2789
3b72fca0 2790 inc_enq(xhci, ring, more_trbs_coming);
7f84eef0
SS
2791}
2792
d0e96f5a
SS
2793/*
2794 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2795 * FIXME allocate segments if the ring is full.
2796 */
2797static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
3b72fca0 2798 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
d0e96f5a 2799{
8dfec614
AX
2800 unsigned int num_trbs_needed;
2801
d0e96f5a 2802 /* Make sure the endpoint has been added to xHC schedule */
d0e96f5a
SS
2803 switch (ep_state) {
2804 case EP_STATE_DISABLED:
2805 /*
2806 * USB core changed config/interfaces without notifying us,
2807 * or hardware is reporting the wrong state.
2808 */
2809 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2810 return -ENOENT;
d0e96f5a 2811 case EP_STATE_ERROR:
c92bcfa7 2812 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
d0e96f5a
SS
2813 /* FIXME event handling code for error needs to clear it */
2814 /* XXX not sure if this should be -ENOENT or not */
2815 return -EINVAL;
c92bcfa7
SS
2816 case EP_STATE_HALTED:
2817 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
d0e96f5a
SS
2818 case EP_STATE_STOPPED:
2819 case EP_STATE_RUNNING:
2820 break;
2821 default:
2822 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2823 /*
2824 * FIXME issue Configure Endpoint command to try to get the HC
2825 * back into a known state.
2826 */
2827 return -EINVAL;
2828 }
8dfec614
AX
2829
2830 while (1) {
3d4b81ed
SS
2831 if (room_on_ring(xhci, ep_ring, num_trbs))
2832 break;
8dfec614
AX
2833
2834 if (ep_ring == xhci->cmd_ring) {
2835 xhci_err(xhci, "Do not support expand command ring\n");
2836 return -ENOMEM;
2837 }
2838
68ffb011
XR
2839 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2840 "ERROR no room on ep ring, try ring expansion");
8dfec614
AX
2841 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2842 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2843 mem_flags)) {
2844 xhci_err(xhci, "Ring expansion failed\n");
2845 return -ENOMEM;
2846 }
261fa12b 2847 }
6c12db90 2848
d0c77d84
MN
2849 while (trb_is_link(ep_ring->enqueue)) {
2850 /* If we're not dealing with 0.95 hardware or isoc rings
2851 * on AMD 0.96 host, clear the chain bit.
2852 */
2853 if (!xhci_link_trb_quirk(xhci) &&
2854 !(ep_ring->type == TYPE_ISOC &&
2855 (xhci->quirks & XHCI_AMD_0x96_HOST)))
2856 ep_ring->enqueue->link.control &=
2857 cpu_to_le32(~TRB_CHAIN);
2858 else
2859 ep_ring->enqueue->link.control |=
2860 cpu_to_le32(TRB_CHAIN);
6c12db90 2861
d0c77d84
MN
2862 wmb();
2863 ep_ring->enqueue->link.control ^= cpu_to_le32(TRB_CYCLE);
6c12db90 2864
d0c77d84
MN
2865 /* Toggle the cycle bit after the last ring segment. */
2866 if (link_trb_toggles_cycle(ep_ring->enqueue))
2867 ep_ring->cycle_state ^= 1;
6c12db90 2868
d0c77d84
MN
2869 ep_ring->enq_seg = ep_ring->enq_seg->next;
2870 ep_ring->enqueue = ep_ring->enq_seg->trbs;
6c12db90 2871 }
d0e96f5a
SS
2872 return 0;
2873}
2874
23e3be11 2875static int prepare_transfer(struct xhci_hcd *xhci,
d0e96f5a
SS
2876 struct xhci_virt_device *xdev,
2877 unsigned int ep_index,
e9df17eb 2878 unsigned int stream_id,
d0e96f5a
SS
2879 unsigned int num_trbs,
2880 struct urb *urb,
8e51adcc 2881 unsigned int td_index,
d0e96f5a
SS
2882 gfp_t mem_flags)
2883{
2884 int ret;
8e51adcc
AX
2885 struct urb_priv *urb_priv;
2886 struct xhci_td *td;
e9df17eb 2887 struct xhci_ring *ep_ring;
d115b048 2888 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
e9df17eb
SS
2889
2890 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2891 if (!ep_ring) {
2892 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2893 stream_id);
2894 return -EINVAL;
2895 }
2896
5071e6b2 2897 ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
3b72fca0 2898 num_trbs, mem_flags);
d0e96f5a
SS
2899 if (ret)
2900 return ret;
d0e96f5a 2901
8e51adcc 2902 urb_priv = urb->hcpriv;
7e64b037 2903 td = &urb_priv->td[td_index];
8e51adcc
AX
2904
2905 INIT_LIST_HEAD(&td->td_list);
2906 INIT_LIST_HEAD(&td->cancelled_td_list);
2907
2908 if (td_index == 0) {
214f76f7 2909 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
d13565c1 2910 if (unlikely(ret))
8e51adcc 2911 return ret;
d0e96f5a
SS
2912 }
2913
8e51adcc 2914 td->urb = urb;
d0e96f5a 2915 /* Add this TD to the tail of the endpoint ring's TD list */
8e51adcc
AX
2916 list_add_tail(&td->td_list, &ep_ring->td_list);
2917 td->start_seg = ep_ring->enq_seg;
2918 td->first_trb = ep_ring->enqueue;
2919
d0e96f5a
SS
2920 return 0;
2921}
2922
d2510342
AI
2923static unsigned int count_trbs(u64 addr, u64 len)
2924{
2925 unsigned int num_trbs;
2926
2927 num_trbs = DIV_ROUND_UP(len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
2928 TRB_MAX_BUFF_SIZE);
2929 if (num_trbs == 0)
2930 num_trbs++;
2931
2932 return num_trbs;
2933}
2934
2935static inline unsigned int count_trbs_needed(struct urb *urb)
2936{
2937 return count_trbs(urb->transfer_dma, urb->transfer_buffer_length);
2938}
2939
2940static unsigned int count_sg_trbs_needed(struct urb *urb)
8a96c052 2941{
8a96c052 2942 struct scatterlist *sg;
d2510342 2943 unsigned int i, len, full_len, num_trbs = 0;
8a96c052 2944
d2510342 2945 full_len = urb->transfer_buffer_length;
8a96c052 2946
d2510342
AI
2947 for_each_sg(urb->sg, sg, urb->num_mapped_sgs, i) {
2948 len = sg_dma_len(sg);
2949 num_trbs += count_trbs(sg_dma_address(sg), len);
2950 len = min_t(unsigned int, len, full_len);
2951 full_len -= len;
2952 if (full_len == 0)
8a96c052
SS
2953 break;
2954 }
d2510342 2955
8a96c052
SS
2956 return num_trbs;
2957}
2958
d2510342
AI
2959static unsigned int count_isoc_trbs_needed(struct urb *urb, int i)
2960{
2961 u64 addr, len;
2962
2963 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
2964 len = urb->iso_frame_desc[i].length;
2965
2966 return count_trbs(addr, len);
2967}
2968
2969static void check_trb_math(struct urb *urb, int running_total)
8a96c052 2970{
d2510342 2971 if (unlikely(running_total != urb->transfer_buffer_length))
a2490187 2972 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
8a96c052
SS
2973 "queued %#x (%d), asked for %#x (%d)\n",
2974 __func__,
2975 urb->ep->desc.bEndpointAddress,
2976 running_total, running_total,
2977 urb->transfer_buffer_length,
2978 urb->transfer_buffer_length);
2979}
2980
23e3be11 2981static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
e9df17eb 2982 unsigned int ep_index, unsigned int stream_id, int start_cycle,
e1eab2e0 2983 struct xhci_generic_trb *start_trb)
8a96c052 2984{
8a96c052
SS
2985 /*
2986 * Pass all the TRBs to the hardware at once and make sure this write
2987 * isn't reordered.
2988 */
2989 wmb();
50f7b52a 2990 if (start_cycle)
28ccd296 2991 start_trb->field[3] |= cpu_to_le32(start_cycle);
50f7b52a 2992 else
28ccd296 2993 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
be88fe4f 2994 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
8a96c052
SS
2995}
2996
78140156
AI
2997static void check_interval(struct xhci_hcd *xhci, struct urb *urb,
2998 struct xhci_ep_ctx *ep_ctx)
624defa1 2999{
624defa1
SS
3000 int xhci_interval;
3001 int ep_interval;
3002
28ccd296 3003 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
624defa1 3004 ep_interval = urb->interval;
78140156 3005
624defa1
SS
3006 /* Convert to microframes */
3007 if (urb->dev->speed == USB_SPEED_LOW ||
3008 urb->dev->speed == USB_SPEED_FULL)
3009 ep_interval *= 8;
78140156 3010
624defa1
SS
3011 /* FIXME change this to a warning and a suggestion to use the new API
3012 * to set the polling interval (once the API is added).
3013 */
3014 if (xhci_interval != ep_interval) {
0730d52a
DK
3015 dev_dbg_ratelimited(&urb->dev->dev,
3016 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3017 ep_interval, ep_interval == 1 ? "" : "s",
3018 xhci_interval, xhci_interval == 1 ? "" : "s");
624defa1
SS
3019 urb->interval = xhci_interval;
3020 /* Convert back to frames for LS/FS devices */
3021 if (urb->dev->speed == USB_SPEED_LOW ||
3022 urb->dev->speed == USB_SPEED_FULL)
3023 urb->interval /= 8;
3024 }
78140156
AI
3025}
3026
3027/*
3028 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3029 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3030 * (comprised of sg list entries) can take several service intervals to
3031 * transmit.
3032 */
3033int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3034 struct urb *urb, int slot_id, unsigned int ep_index)
3035{
3036 struct xhci_ep_ctx *ep_ctx;
3037
3038 ep_ctx = xhci_get_ep_ctx(xhci, xhci->devs[slot_id]->out_ctx, ep_index);
3039 check_interval(xhci, urb, ep_ctx);
3040
3fc8206d 3041 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
624defa1
SS
3042}
3043
4da6e6f2 3044/*
4525c0a1
SS
3045 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3046 * packets remaining in the TD (*not* including this TRB).
4da6e6f2
SS
3047 *
3048 * Total TD packet count = total_packet_count =
4525c0a1 3049 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
4da6e6f2
SS
3050 *
3051 * Packets transferred up to and including this TRB = packets_transferred =
3052 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3053 *
3054 * TD size = total_packet_count - packets_transferred
3055 *
c840d6ce
MN
3056 * For xHCI 0.96 and older, TD size field should be the remaining bytes
3057 * including this TRB, right shifted by 10
3058 *
3059 * For all hosts it must fit in bits 21:17, so it can't be bigger than 31.
3060 * This is taken care of in the TRB_TD_SIZE() macro
3061 *
4525c0a1 3062 * The last TRB in a TD must have the TD size set to zero.
4da6e6f2 3063 */
c840d6ce
MN
3064static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred,
3065 int trb_buff_len, unsigned int td_total_len,
124c3937 3066 struct urb *urb, bool more_trbs_coming)
4da6e6f2 3067{
c840d6ce
MN
3068 u32 maxp, total_packet_count;
3069
0cbd4b34
CY
3070 /* MTK xHCI is mostly 0.97 but contains some features from 1.0 */
3071 if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST))
c840d6ce
MN
3072 return ((td_total_len - transferred) >> 10);
3073
48df4a6f 3074 /* One TRB with a zero-length data packet. */
124c3937 3075 if (!more_trbs_coming || (transferred == 0 && trb_buff_len == 0) ||
c840d6ce 3076 trb_buff_len == td_total_len)
48df4a6f
SS
3077 return 0;
3078
0cbd4b34
CY
3079 /* for MTK xHCI, TD size doesn't include this TRB */
3080 if (xhci->quirks & XHCI_MTK_HOST)
3081 trb_buff_len = 0;
3082
734d3ddd 3083 maxp = usb_endpoint_maxp(&urb->ep->desc);
0cbd4b34
CY
3084 total_packet_count = DIV_ROUND_UP(td_total_len, maxp);
3085
c840d6ce
MN
3086 /* Queueing functions don't count the current TRB into transferred */
3087 return (total_packet_count - ((transferred + trb_buff_len) / maxp));
4da6e6f2
SS
3088}
3089
f9c589e1 3090
474ed23a 3091static int xhci_align_td(struct xhci_hcd *xhci, struct urb *urb, u32 enqd_len,
f9c589e1 3092 u32 *trb_buff_len, struct xhci_segment *seg)
474ed23a 3093{
f9c589e1 3094 struct device *dev = xhci_to_hcd(xhci)->self.controller;
474ed23a
MN
3095 unsigned int unalign;
3096 unsigned int max_pkt;
f9c589e1 3097 u32 new_buff_len;
474ed23a 3098
734d3ddd 3099 max_pkt = usb_endpoint_maxp(&urb->ep->desc);
474ed23a
MN
3100 unalign = (enqd_len + *trb_buff_len) % max_pkt;
3101
3102 /* we got lucky, last normal TRB data on segment is packet aligned */
3103 if (unalign == 0)
3104 return 0;
3105
f9c589e1
MN
3106 xhci_dbg(xhci, "Unaligned %d bytes, buff len %d\n",
3107 unalign, *trb_buff_len);
3108
474ed23a
MN
3109 /* is the last nornal TRB alignable by splitting it */
3110 if (*trb_buff_len > unalign) {
3111 *trb_buff_len -= unalign;
f9c589e1 3112 xhci_dbg(xhci, "split align, new buff len %d\n", *trb_buff_len);
474ed23a
MN
3113 return 0;
3114 }
f9c589e1
MN
3115
3116 /*
3117 * We want enqd_len + trb_buff_len to sum up to a number aligned to
3118 * number which is divisible by the endpoint's wMaxPacketSize. IOW:
3119 * (size of currently enqueued TRBs + remainder) % wMaxPacketSize == 0.
3120 */
3121 new_buff_len = max_pkt - (enqd_len % max_pkt);
3122
3123 if (new_buff_len > (urb->transfer_buffer_length - enqd_len))
3124 new_buff_len = (urb->transfer_buffer_length - enqd_len);
3125
3126 /* create a max max_pkt sized bounce buffer pointed to by last trb */
3127 if (usb_urb_dir_out(urb)) {
3128 sg_pcopy_to_buffer(urb->sg, urb->num_mapped_sgs,
3129 seg->bounce_buf, new_buff_len, enqd_len);
3130 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3131 max_pkt, DMA_TO_DEVICE);
3132 } else {
3133 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3134 max_pkt, DMA_FROM_DEVICE);
3135 }
3136
3137 if (dma_mapping_error(dev, seg->bounce_dma)) {
3138 /* try without aligning. Some host controllers survive */
3139 xhci_warn(xhci, "Failed mapping bounce buffer, not aligning\n");
3140 return 0;
3141 }
3142 *trb_buff_len = new_buff_len;
3143 seg->bounce_len = new_buff_len;
3144 seg->bounce_offs = enqd_len;
3145
3146 xhci_dbg(xhci, "Bounce align, new buff len %d\n", *trb_buff_len);
3147
474ed23a
MN
3148 return 1;
3149}
3150
d2510342
AI
3151/* This is very similar to what ehci-q.c qtd_fill() does */
3152int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
8a96c052
SS
3153 struct urb *urb, int slot_id, unsigned int ep_index)
3154{
5a5a0b1a 3155 struct xhci_ring *ring;
8e51adcc 3156 struct urb_priv *urb_priv;
8a96c052 3157 struct xhci_td *td;
d2510342
AI
3158 struct xhci_generic_trb *start_trb;
3159 struct scatterlist *sg = NULL;
5a83f04a
MN
3160 bool more_trbs_coming = true;
3161 bool need_zero_pkt = false;
86065c27
MN
3162 bool first_trb = true;
3163 unsigned int num_trbs;
d2510342 3164 unsigned int start_cycle, num_sgs = 0;
86065c27 3165 unsigned int enqd_len, block_len, trb_buff_len, full_len;
f9c589e1 3166 int sent_len, ret;
d2510342 3167 u32 field, length_field, remainder;
f9c589e1 3168 u64 addr, send_addr;
8a96c052 3169
5a5a0b1a
MN
3170 ring = xhci_urb_to_transfer_ring(xhci, urb);
3171 if (!ring)
e9df17eb
SS
3172 return -EINVAL;
3173
86065c27 3174 full_len = urb->transfer_buffer_length;
d2510342
AI
3175 /* If we have scatter/gather list, we use it. */
3176 if (urb->num_sgs) {
3177 num_sgs = urb->num_mapped_sgs;
3178 sg = urb->sg;
86065c27
MN
3179 addr = (u64) sg_dma_address(sg);
3180 block_len = sg_dma_len(sg);
d2510342 3181 num_trbs = count_sg_trbs_needed(urb);
86065c27 3182 } else {
d2510342 3183 num_trbs = count_trbs_needed(urb);
86065c27
MN
3184 addr = (u64) urb->transfer_dma;
3185 block_len = full_len;
3186 }
4758dcd1 3187 ret = prepare_transfer(xhci, xhci->devs[slot_id],
e9df17eb 3188 ep_index, urb->stream_id,
3b72fca0 3189 num_trbs, urb, 0, mem_flags);
d2510342 3190 if (unlikely(ret < 0))
4758dcd1 3191 return ret;
8e51adcc
AX
3192
3193 urb_priv = urb->hcpriv;
4758dcd1
RA
3194
3195 /* Deal with URB_ZERO_PACKET - need one more td/trb */
9ef7fbbb 3196 if (urb->transfer_flags & URB_ZERO_PACKET && urb_priv->num_tds > 1)
5a83f04a 3197 need_zero_pkt = true;
4758dcd1 3198
7e64b037 3199 td = &urb_priv->td[0];
8e51adcc 3200
8a96c052
SS
3201 /*
3202 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3203 * until we've finished creating all the other TRBs. The ring's cycle
3204 * state may change as we enqueue the other TRBs, so save it too.
3205 */
5a5a0b1a
MN
3206 start_trb = &ring->enqueue->generic;
3207 start_cycle = ring->cycle_state;
f9c589e1 3208 send_addr = addr;
8a96c052 3209
d2510342 3210 /* Queue the TRBs, even if they are zero-length */
0d2daade
AB
3211 for (enqd_len = 0; first_trb || enqd_len < full_len;
3212 enqd_len += trb_buff_len) {
d2510342 3213 field = TRB_TYPE(TRB_NORMAL);
af8b9e63 3214
86065c27
MN
3215 /* TRB buffer should not cross 64KB boundaries */
3216 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
3217 trb_buff_len = min_t(unsigned int, trb_buff_len, block_len);
8a96c052 3218
86065c27
MN
3219 if (enqd_len + trb_buff_len > full_len)
3220 trb_buff_len = full_len - enqd_len;
b10de142
SS
3221
3222 /* Don't change the cycle bit of the first TRB until later */
86065c27
MN
3223 if (first_trb) {
3224 first_trb = false;
50f7b52a 3225 if (start_cycle == 0)
d2510342 3226 field |= TRB_CYCLE;
50f7b52a 3227 } else
5a5a0b1a 3228 field |= ring->cycle_state;
b10de142
SS
3229
3230 /* Chain all the TRBs together; clear the chain bit in the last
3231 * TRB to indicate it's the last TRB in the chain.
3232 */
86065c27 3233 if (enqd_len + trb_buff_len < full_len) {
b10de142 3234 field |= TRB_CHAIN;
2d98ef40 3235 if (trb_is_link(ring->enqueue + 1)) {
474ed23a 3236 if (xhci_align_td(xhci, urb, enqd_len,
f9c589e1
MN
3237 &trb_buff_len,
3238 ring->enq_seg)) {
3239 send_addr = ring->enq_seg->bounce_dma;
3240 /* assuming TD won't span 2 segs */
3241 td->bounce_seg = ring->enq_seg;
3242 }
474ed23a 3243 }
f9c589e1
MN
3244 }
3245 if (enqd_len + trb_buff_len >= full_len) {
3246 field &= ~TRB_CHAIN;
4758dcd1 3247 field |= TRB_IOC;
124c3937 3248 more_trbs_coming = false;
5a83f04a 3249 td->last_trb = ring->enqueue;
b10de142 3250 }
af8b9e63
SS
3251
3252 /* Only set interrupt on short packet for IN endpoints */
3253 if (usb_urb_dir_in(urb))
3254 field |= TRB_ISP;
3255
4da6e6f2 3256 /* Set the TRB length, TD size, and interrupter fields. */
86065c27
MN
3257 remainder = xhci_td_remainder(xhci, enqd_len, trb_buff_len,
3258 full_len, urb, more_trbs_coming);
3259
f9dc68fe 3260 length_field = TRB_LEN(trb_buff_len) |
c840d6ce 3261 TRB_TD_SIZE(remainder) |
f9dc68fe 3262 TRB_INTR_TARGET(0);
4da6e6f2 3263
124c3937 3264 queue_trb(xhci, ring, more_trbs_coming | need_zero_pkt,
f9c589e1
MN
3265 lower_32_bits(send_addr),
3266 upper_32_bits(send_addr),
f9dc68fe 3267 length_field,
d2510342 3268 field);
b10de142 3269
b10de142 3270 addr += trb_buff_len;
f9c589e1 3271 sent_len = trb_buff_len;
d2510342 3272
f9c589e1 3273 while (sg && sent_len >= block_len) {
86065c27
MN
3274 /* New sg entry */
3275 --num_sgs;
f9c589e1 3276 sent_len -= block_len;
86065c27 3277 if (num_sgs != 0) {
d2510342 3278 sg = sg_next(sg);
86065c27
MN
3279 block_len = sg_dma_len(sg);
3280 addr = (u64) sg_dma_address(sg);
f9c589e1 3281 addr += sent_len;
d2510342
AI
3282 }
3283 }
f9c589e1
MN
3284 block_len -= sent_len;
3285 send_addr = addr;
d2510342 3286 }
b10de142 3287
5a83f04a
MN
3288 if (need_zero_pkt) {
3289 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3290 ep_index, urb->stream_id,
3291 1, urb, 1, mem_flags);
7e64b037 3292 urb_priv->td[1].last_trb = ring->enqueue;
5a83f04a
MN
3293 field = TRB_TYPE(TRB_NORMAL) | ring->cycle_state | TRB_IOC;
3294 queue_trb(xhci, ring, 0, 0, 0, TRB_INTR_TARGET(0), field);
3295 }
3296
86065c27 3297 check_trb_math(urb, enqd_len);
e9df17eb 3298 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
e1eab2e0 3299 start_cycle, start_trb);
b10de142
SS
3300 return 0;
3301}
3302
d0e96f5a 3303/* Caller must have locked xhci->lock */
23e3be11 3304int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
d0e96f5a
SS
3305 struct urb *urb, int slot_id, unsigned int ep_index)
3306{
3307 struct xhci_ring *ep_ring;
3308 int num_trbs;
3309 int ret;
3310 struct usb_ctrlrequest *setup;
3311 struct xhci_generic_trb *start_trb;
3312 int start_cycle;
fb79a6da 3313 u32 field;
8e51adcc 3314 struct urb_priv *urb_priv;
d0e96f5a
SS
3315 struct xhci_td *td;
3316
e9df17eb
SS
3317 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3318 if (!ep_ring)
3319 return -EINVAL;
d0e96f5a
SS
3320
3321 /*
3322 * Need to copy setup packet into setup TRB, so we can't use the setup
3323 * DMA address.
3324 */
3325 if (!urb->setup_packet)
3326 return -EINVAL;
3327
d0e96f5a
SS
3328 /* 1 TRB for setup, 1 for status */
3329 num_trbs = 2;
3330 /*
3331 * Don't need to check if we need additional event data and normal TRBs,
3332 * since data in control transfers will never get bigger than 16MB
3333 * XXX: can we get a buffer that crosses 64KB boundaries?
3334 */
3335 if (urb->transfer_buffer_length > 0)
3336 num_trbs++;
e9df17eb
SS
3337 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3338 ep_index, urb->stream_id,
3b72fca0 3339 num_trbs, urb, 0, mem_flags);
d0e96f5a
SS
3340 if (ret < 0)
3341 return ret;
3342
8e51adcc 3343 urb_priv = urb->hcpriv;
7e64b037 3344 td = &urb_priv->td[0];
8e51adcc 3345
d0e96f5a
SS
3346 /*
3347 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3348 * until we've finished creating all the other TRBs. The ring's cycle
3349 * state may change as we enqueue the other TRBs, so save it too.
3350 */
3351 start_trb = &ep_ring->enqueue->generic;
3352 start_cycle = ep_ring->cycle_state;
3353
3354 /* Queue setup TRB - see section 6.4.1.2.1 */
3355 /* FIXME better way to translate setup_packet into two u32 fields? */
3356 setup = (struct usb_ctrlrequest *) urb->setup_packet;
50f7b52a
AX
3357 field = 0;
3358 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3359 if (start_cycle == 0)
3360 field |= 0x1;
b83cdc8f 3361
dca77945 3362 /* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */
0cbd4b34 3363 if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) {
b83cdc8f
AX
3364 if (urb->transfer_buffer_length > 0) {
3365 if (setup->bRequestType & USB_DIR_IN)
3366 field |= TRB_TX_TYPE(TRB_DATA_IN);
3367 else
3368 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3369 }
3370 }
3371
3b72fca0 3372 queue_trb(xhci, ep_ring, true,
28ccd296
ME
3373 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3374 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3375 TRB_LEN(8) | TRB_INTR_TARGET(0),
3376 /* Immediate data in pointer */
3377 field);
d0e96f5a
SS
3378
3379 /* If there's data, queue data TRBs */
af8b9e63
SS
3380 /* Only set interrupt on short packet for IN endpoints */
3381 if (usb_urb_dir_in(urb))
3382 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3383 else
3384 field = TRB_TYPE(TRB_DATA);
3385
d0e96f5a 3386 if (urb->transfer_buffer_length > 0) {
fb79a6da
LB
3387 u32 length_field, remainder;
3388
3389 remainder = xhci_td_remainder(xhci, 0,
3390 urb->transfer_buffer_length,
3391 urb->transfer_buffer_length,
3392 urb, 1);
3393 length_field = TRB_LEN(urb->transfer_buffer_length) |
3394 TRB_TD_SIZE(remainder) |
3395 TRB_INTR_TARGET(0);
d0e96f5a
SS
3396 if (setup->bRequestType & USB_DIR_IN)
3397 field |= TRB_DIR_IN;
3b72fca0 3398 queue_trb(xhci, ep_ring, true,
d0e96f5a
SS
3399 lower_32_bits(urb->transfer_dma),
3400 upper_32_bits(urb->transfer_dma),
f9dc68fe 3401 length_field,
af8b9e63 3402 field | ep_ring->cycle_state);
d0e96f5a
SS
3403 }
3404
3405 /* Save the DMA address of the last TRB in the TD */
3406 td->last_trb = ep_ring->enqueue;
3407
3408 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3409 /* If the device sent data, the status stage is an OUT transfer */
3410 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3411 field = 0;
3412 else
3413 field = TRB_DIR_IN;
3b72fca0 3414 queue_trb(xhci, ep_ring, false,
d0e96f5a
SS
3415 0,
3416 0,
3417 TRB_INTR_TARGET(0),
3418 /* Event on completion */
3419 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3420
e9df17eb 3421 giveback_first_trb(xhci, slot_id, ep_index, 0,
e1eab2e0 3422 start_cycle, start_trb);
d0e96f5a
SS
3423 return 0;
3424}
3425
5cd43e33
SS
3426/*
3427 * The transfer burst count field of the isochronous TRB defines the number of
3428 * bursts that are required to move all packets in this TD. Only SuperSpeed
3429 * devices can burst up to bMaxBurst number of packets per service interval.
3430 * This field is zero based, meaning a value of zero in the field means one
3431 * burst. Basically, for everything but SuperSpeed devices, this field will be
3432 * zero. Only xHCI 1.0 host controllers support this field.
3433 */
3434static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
5cd43e33
SS
3435 struct urb *urb, unsigned int total_packet_count)
3436{
3437 unsigned int max_burst;
3438
09c352ed 3439 if (xhci->hci_version < 0x100 || urb->dev->speed < USB_SPEED_SUPER)
5cd43e33
SS
3440 return 0;
3441
3442 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3213b151 3443 return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
5cd43e33
SS
3444}
3445
b61d378f
SS
3446/*
3447 * Returns the number of packets in the last "burst" of packets. This field is
3448 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3449 * the last burst packet count is equal to the total number of packets in the
3450 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3451 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3452 * contain 1 to (bMaxBurst + 1) packets.
3453 */
3454static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
b61d378f
SS
3455 struct urb *urb, unsigned int total_packet_count)
3456{
3457 unsigned int max_burst;
3458 unsigned int residue;
3459
3460 if (xhci->hci_version < 0x100)
3461 return 0;
3462
09c352ed 3463 if (urb->dev->speed >= USB_SPEED_SUPER) {
b61d378f
SS
3464 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3465 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3466 residue = total_packet_count % (max_burst + 1);
3467 /* If residue is zero, the last burst contains (max_burst + 1)
3468 * number of packets, but the TLBPC field is zero-based.
3469 */
3470 if (residue == 0)
3471 return max_burst;
3472 return residue - 1;
b61d378f 3473 }
09c352ed
MN
3474 if (total_packet_count == 0)
3475 return 0;
3476 return total_packet_count - 1;
b61d378f
SS
3477}
3478
79b8094f
LB
3479/*
3480 * Calculates Frame ID field of the isochronous TRB identifies the
3481 * target frame that the Interval associated with this Isochronous
3482 * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec.
3483 *
3484 * Returns actual frame id on success, negative value on error.
3485 */
3486static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci,
3487 struct urb *urb, int index)
3488{
3489 int start_frame, ist, ret = 0;
3490 int start_frame_id, end_frame_id, current_frame_id;
3491
3492 if (urb->dev->speed == USB_SPEED_LOW ||
3493 urb->dev->speed == USB_SPEED_FULL)
3494 start_frame = urb->start_frame + index * urb->interval;
3495 else
3496 start_frame = (urb->start_frame + index * urb->interval) >> 3;
3497
3498 /* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2):
3499 *
3500 * If bit [3] of IST is cleared to '0', software can add a TRB no
3501 * later than IST[2:0] Microframes before that TRB is scheduled to
3502 * be executed.
3503 * If bit [3] of IST is set to '1', software can add a TRB no later
3504 * than IST[2:0] Frames before that TRB is scheduled to be executed.
3505 */
3506 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3507 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3508 ist <<= 3;
3509
3510 /* Software shall not schedule an Isoch TD with a Frame ID value that
3511 * is less than the Start Frame ID or greater than the End Frame ID,
3512 * where:
3513 *
3514 * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048
3515 * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048
3516 *
3517 * Both the End Frame ID and Start Frame ID values are calculated
3518 * in microframes. When software determines the valid Frame ID value;
3519 * The End Frame ID value should be rounded down to the nearest Frame
3520 * boundary, and the Start Frame ID value should be rounded up to the
3521 * nearest Frame boundary.
3522 */
3523 current_frame_id = readl(&xhci->run_regs->microframe_index);
3524 start_frame_id = roundup(current_frame_id + ist + 1, 8);
3525 end_frame_id = rounddown(current_frame_id + 895 * 8, 8);
3526
3527 start_frame &= 0x7ff;
3528 start_frame_id = (start_frame_id >> 3) & 0x7ff;
3529 end_frame_id = (end_frame_id >> 3) & 0x7ff;
3530
3531 xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n",
3532 __func__, index, readl(&xhci->run_regs->microframe_index),
3533 start_frame_id, end_frame_id, start_frame);
3534
3535 if (start_frame_id < end_frame_id) {
3536 if (start_frame > end_frame_id ||
3537 start_frame < start_frame_id)
3538 ret = -EINVAL;
3539 } else if (start_frame_id > end_frame_id) {
3540 if ((start_frame > end_frame_id &&
3541 start_frame < start_frame_id))
3542 ret = -EINVAL;
3543 } else {
3544 ret = -EINVAL;
3545 }
3546
3547 if (index == 0) {
3548 if (ret == -EINVAL || start_frame == start_frame_id) {
3549 start_frame = start_frame_id + 1;
3550 if (urb->dev->speed == USB_SPEED_LOW ||
3551 urb->dev->speed == USB_SPEED_FULL)
3552 urb->start_frame = start_frame;
3553 else
3554 urb->start_frame = start_frame << 3;
3555 ret = 0;
3556 }
3557 }
3558
3559 if (ret) {
3560 xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n",
3561 start_frame, current_frame_id, index,
3562 start_frame_id, end_frame_id);
3563 xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n");
3564 return ret;
3565 }
3566
3567 return start_frame;
3568}
3569
04e51901
AX
3570/* This is for isoc transfer */
3571static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3572 struct urb *urb, int slot_id, unsigned int ep_index)
3573{
3574 struct xhci_ring *ep_ring;
3575 struct urb_priv *urb_priv;
3576 struct xhci_td *td;
3577 int num_tds, trbs_per_td;
3578 struct xhci_generic_trb *start_trb;
3579 bool first_trb;
3580 int start_cycle;
3581 u32 field, length_field;
3582 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3583 u64 start_addr, addr;
3584 int i, j;
47cbf692 3585 bool more_trbs_coming;
79b8094f 3586 struct xhci_virt_ep *xep;
09c352ed 3587 int frame_id;
04e51901 3588
79b8094f 3589 xep = &xhci->devs[slot_id]->eps[ep_index];
04e51901
AX
3590 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3591
3592 num_tds = urb->number_of_packets;
3593 if (num_tds < 1) {
3594 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3595 return -EINVAL;
3596 }
04e51901
AX
3597 start_addr = (u64) urb->transfer_dma;
3598 start_trb = &ep_ring->enqueue->generic;
3599 start_cycle = ep_ring->cycle_state;
3600
522989a2 3601 urb_priv = urb->hcpriv;
09c352ed 3602 /* Queue the TRBs for each TD, even if they are zero-length */
04e51901 3603 for (i = 0; i < num_tds; i++) {
09c352ed
MN
3604 unsigned int total_pkt_count, max_pkt;
3605 unsigned int burst_count, last_burst_pkt_count;
3606 u32 sia_frame_id;
04e51901 3607
4da6e6f2 3608 first_trb = true;
04e51901
AX
3609 running_total = 0;
3610 addr = start_addr + urb->iso_frame_desc[i].offset;
3611 td_len = urb->iso_frame_desc[i].length;
3612 td_remain_len = td_len;
734d3ddd 3613 max_pkt = usb_endpoint_maxp(&urb->ep->desc);
09c352ed
MN
3614 total_pkt_count = DIV_ROUND_UP(td_len, max_pkt);
3615
48df4a6f 3616 /* A zero-length transfer still involves at least one packet. */
09c352ed
MN
3617 if (total_pkt_count == 0)
3618 total_pkt_count++;
3619 burst_count = xhci_get_burst_count(xhci, urb, total_pkt_count);
3620 last_burst_pkt_count = xhci_get_last_burst_packet_count(xhci,
3621 urb, total_pkt_count);
04e51901 3622
d2510342 3623 trbs_per_td = count_isoc_trbs_needed(urb, i);
04e51901
AX
3624
3625 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
3b72fca0 3626 urb->stream_id, trbs_per_td, urb, i, mem_flags);
522989a2
SS
3627 if (ret < 0) {
3628 if (i == 0)
3629 return ret;
3630 goto cleanup;
3631 }
7e64b037 3632 td = &urb_priv->td[i];
09c352ed
MN
3633
3634 /* use SIA as default, if frame id is used overwrite it */
3635 sia_frame_id = TRB_SIA;
3636 if (!(urb->transfer_flags & URB_ISO_ASAP) &&
3637 HCC_CFC(xhci->hcc_params)) {
3638 frame_id = xhci_get_isoc_frame_id(xhci, urb, i);
3639 if (frame_id >= 0)
3640 sia_frame_id = TRB_FRAME_ID(frame_id);
3641 }
3642 /*
3643 * Set isoc specific data for the first TRB in a TD.
3644 * Prevent HW from getting the TRBs by keeping the cycle state
3645 * inverted in the first TDs isoc TRB.
3646 */
2f6d3b65 3647 field = TRB_TYPE(TRB_ISOC) |
09c352ed
MN
3648 TRB_TLBPC(last_burst_pkt_count) |
3649 sia_frame_id |
3650 (i ? ep_ring->cycle_state : !start_cycle);
3651
2f6d3b65
MN
3652 /* xhci 1.1 with ETE uses TD_Size field for TBC, old is Rsvdz */
3653 if (!xep->use_extended_tbc)
3654 field |= TRB_TBC(burst_count);
3655
09c352ed 3656 /* fill the rest of the TRB fields, and remaining normal TRBs */
04e51901
AX
3657 for (j = 0; j < trbs_per_td; j++) {
3658 u32 remainder = 0;
09c352ed
MN
3659
3660 /* only first TRB is isoc, overwrite otherwise */
3661 if (!first_trb)
3662 field = TRB_TYPE(TRB_NORMAL) |
3663 ep_ring->cycle_state;
04e51901 3664
af8b9e63
SS
3665 /* Only set interrupt on short packet for IN EPs */
3666 if (usb_urb_dir_in(urb))
3667 field |= TRB_ISP;
3668
09c352ed 3669 /* Set the chain bit for all except the last TRB */
04e51901 3670 if (j < trbs_per_td - 1) {
47cbf692 3671 more_trbs_coming = true;
09c352ed 3672 field |= TRB_CHAIN;
04e51901 3673 } else {
09c352ed 3674 more_trbs_coming = false;
04e51901
AX
3675 td->last_trb = ep_ring->enqueue;
3676 field |= TRB_IOC;
09c352ed
MN
3677 /* set BEI, except for the last TD */
3678 if (xhci->hci_version >= 0x100 &&
3679 !(xhci->quirks & XHCI_AVOID_BEI) &&
3680 i < num_tds - 1)
3681 field |= TRB_BEI;
04e51901 3682 }
04e51901 3683 /* Calculate TRB length */
d2510342 3684 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
04e51901
AX
3685 if (trb_buff_len > td_remain_len)
3686 trb_buff_len = td_remain_len;
3687
4da6e6f2 3688 /* Set the TRB length, TD size, & interrupter fields. */
c840d6ce
MN
3689 remainder = xhci_td_remainder(xhci, running_total,
3690 trb_buff_len, td_len,
124c3937 3691 urb, more_trbs_coming);
c840d6ce 3692
04e51901 3693 length_field = TRB_LEN(trb_buff_len) |
04e51901 3694 TRB_INTR_TARGET(0);
4da6e6f2 3695
2f6d3b65
MN
3696 /* xhci 1.1 with ETE uses TD Size field for TBC */
3697 if (first_trb && xep->use_extended_tbc)
3698 length_field |= TRB_TD_SIZE_TBC(burst_count);
3699 else
3700 length_field |= TRB_TD_SIZE(remainder);
3701 first_trb = false;
3702
3b72fca0 3703 queue_trb(xhci, ep_ring, more_trbs_coming,
04e51901
AX
3704 lower_32_bits(addr),
3705 upper_32_bits(addr),
3706 length_field,
af8b9e63 3707 field);
04e51901
AX
3708 running_total += trb_buff_len;
3709
3710 addr += trb_buff_len;
3711 td_remain_len -= trb_buff_len;
3712 }
3713
3714 /* Check TD length */
3715 if (running_total != td_len) {
3716 xhci_err(xhci, "ISOC TD length unmatch\n");
cf840551
AX
3717 ret = -EINVAL;
3718 goto cleanup;
04e51901
AX
3719 }
3720 }
3721
79b8094f
LB
3722 /* store the next frame id */
3723 if (HCC_CFC(xhci->hcc_params))
3724 xep->next_frame_id = urb->start_frame + num_tds * urb->interval;
3725
c41136b0
AX
3726 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3727 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3728 usb_amd_quirk_pll_disable();
3729 }
3730 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3731
e1eab2e0
AX
3732 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3733 start_cycle, start_trb);
04e51901 3734 return 0;
522989a2
SS
3735cleanup:
3736 /* Clean up a partially enqueued isoc transfer. */
3737
3738 for (i--; i >= 0; i--)
7e64b037 3739 list_del_init(&urb_priv->td[i].td_list);
522989a2
SS
3740
3741 /* Use the first TD as a temporary variable to turn the TDs we've queued
3742 * into No-ops with a software-owned cycle bit. That way the hardware
3743 * won't accidentally start executing bogus TDs when we partially
3744 * overwrite them. td->first_trb and td->start_seg are already set.
3745 */
7e64b037 3746 urb_priv->td[0].last_trb = ep_ring->enqueue;
522989a2 3747 /* Every TRB except the first & last will have its cycle bit flipped. */
7e64b037 3748 td_to_noop(xhci, ep_ring, &urb_priv->td[0], true);
522989a2
SS
3749
3750 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
7e64b037
MN
3751 ep_ring->enqueue = urb_priv->td[0].first_trb;
3752 ep_ring->enq_seg = urb_priv->td[0].start_seg;
522989a2 3753 ep_ring->cycle_state = start_cycle;
b008df60 3754 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
522989a2
SS
3755 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3756 return ret;
04e51901
AX
3757}
3758
3759/*
3760 * Check transfer ring to guarantee there is enough room for the urb.
3761 * Update ISO URB start_frame and interval.
79b8094f
LB
3762 * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to
3763 * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or
3764 * Contiguous Frame ID is not supported by HC.
04e51901
AX
3765 */
3766int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3767 struct urb *urb, int slot_id, unsigned int ep_index)
3768{
3769 struct xhci_virt_device *xdev;
3770 struct xhci_ring *ep_ring;
3771 struct xhci_ep_ctx *ep_ctx;
3772 int start_frame;
04e51901
AX
3773 int num_tds, num_trbs, i;
3774 int ret;
79b8094f
LB
3775 struct xhci_virt_ep *xep;
3776 int ist;
04e51901
AX
3777
3778 xdev = xhci->devs[slot_id];
79b8094f 3779 xep = &xhci->devs[slot_id]->eps[ep_index];
04e51901
AX
3780 ep_ring = xdev->eps[ep_index].ring;
3781 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3782
3783 num_trbs = 0;
3784 num_tds = urb->number_of_packets;
3785 for (i = 0; i < num_tds; i++)
d2510342 3786 num_trbs += count_isoc_trbs_needed(urb, i);
04e51901
AX
3787
3788 /* Check the ring to guarantee there is enough room for the whole urb.
3789 * Do not insert any td of the urb to the ring if the check failed.
3790 */
5071e6b2 3791 ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
3b72fca0 3792 num_trbs, mem_flags);
04e51901
AX
3793 if (ret)
3794 return ret;
3795
79b8094f
LB
3796 /*
3797 * Check interval value. This should be done before we start to
3798 * calculate the start frame value.
3799 */
78140156 3800 check_interval(xhci, urb, ep_ctx);
79b8094f
LB
3801
3802 /* Calculate the start frame and put it in urb->start_frame. */
42df7215 3803 if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) {
5071e6b2 3804 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_RUNNING) {
42df7215
LB
3805 urb->start_frame = xep->next_frame_id;
3806 goto skip_start_over;
3807 }
79b8094f
LB
3808 }
3809
3810 start_frame = readl(&xhci->run_regs->microframe_index);
3811 start_frame &= 0x3fff;
3812 /*
3813 * Round up to the next frame and consider the time before trb really
3814 * gets scheduled by hardare.
3815 */
3816 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3817 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3818 ist <<= 3;
3819 start_frame += ist + XHCI_CFC_DELAY;
3820 start_frame = roundup(start_frame, 8);
3821
3822 /*
3823 * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT
3824 * is greate than 8 microframes.
3825 */
3826 if (urb->dev->speed == USB_SPEED_LOW ||
3827 urb->dev->speed == USB_SPEED_FULL) {
3828 start_frame = roundup(start_frame, urb->interval << 3);
3829 urb->start_frame = start_frame >> 3;
3830 } else {
3831 start_frame = roundup(start_frame, urb->interval);
3832 urb->start_frame = start_frame;
3833 }
3834
3835skip_start_over:
b008df60
AX
3836 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3837
3fc8206d 3838 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
04e51901
AX
3839}
3840
d0e96f5a
SS
3841/**** Command Ring Operations ****/
3842
913a8a34
SS
3843/* Generic function for queueing a command TRB on the command ring.
3844 * Check to make sure there's room on the command ring for one command TRB.
3845 * Also check that there's room reserved for commands that must not fail.
3846 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3847 * then only check for the number of reserved spots.
3848 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3849 * because the command event handler may want to resubmit a failed command.
3850 */
ddba5cd0
MN
3851static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
3852 u32 field1, u32 field2,
3853 u32 field3, u32 field4, bool command_must_succeed)
7f84eef0 3854{
913a8a34 3855 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
d1dc908a 3856 int ret;
ad6b1d91 3857
98d74f9c
MN
3858 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
3859 (xhci->xhc_state & XHCI_STATE_HALTED)) {
ad6b1d91 3860 xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n");
c9aa1a2d 3861 return -ESHUTDOWN;
ad6b1d91 3862 }
d1dc908a 3863
913a8a34
SS
3864 if (!command_must_succeed)
3865 reserved_trbs++;
3866
d1dc908a 3867 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
3b72fca0 3868 reserved_trbs, GFP_ATOMIC);
d1dc908a
SS
3869 if (ret < 0) {
3870 xhci_err(xhci, "ERR: No room for command on command ring\n");
913a8a34
SS
3871 if (command_must_succeed)
3872 xhci_err(xhci, "ERR: Reserved TRB counting for "
3873 "unfailable commands failed.\n");
d1dc908a 3874 return ret;
7f84eef0 3875 }
c9aa1a2d
MN
3876
3877 cmd->command_trb = xhci->cmd_ring->enqueue;
ddba5cd0 3878
c311e391 3879 /* if there are no other commands queued we start the timeout timer */
daa47f21 3880 if (list_empty(&xhci->cmd_list)) {
c311e391 3881 xhci->current_cmd = cmd;
cb4d5ce5 3882 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
c311e391
MN
3883 }
3884
daa47f21
LB
3885 list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
3886
3b72fca0
AX
3887 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3888 field4 | xhci->cmd_ring->cycle_state);
7f84eef0
SS
3889 return 0;
3890}
3891
3ffbba95 3892/* Queue a slot enable or disable request on the command ring */
ddba5cd0
MN
3893int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
3894 u32 trb_type, u32 slot_id)
3ffbba95 3895{
ddba5cd0 3896 return queue_command(xhci, cmd, 0, 0, 0,
913a8a34 3897 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
3ffbba95
SS
3898}
3899
3900/* Queue an address device command TRB */
ddba5cd0
MN
3901int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3902 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
3ffbba95 3903{
ddba5cd0 3904 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
8e595a5d 3905 upper_32_bits(in_ctx_ptr), 0,
48fc7dbd
DW
3906 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
3907 | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
2a8f82c4
SS
3908}
3909
ddba5cd0 3910int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
0238634d
SS
3911 u32 field1, u32 field2, u32 field3, u32 field4)
3912{
ddba5cd0 3913 return queue_command(xhci, cmd, field1, field2, field3, field4, false);
0238634d
SS
3914}
3915
2a8f82c4 3916/* Queue a reset device command TRB */
ddba5cd0
MN
3917int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3918 u32 slot_id)
2a8f82c4 3919{
ddba5cd0 3920 return queue_command(xhci, cmd, 0, 0, 0,
2a8f82c4 3921 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
913a8a34 3922 false);
3ffbba95 3923}
f94e0186
SS
3924
3925/* Queue a configure endpoint command TRB */
ddba5cd0
MN
3926int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
3927 struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
913a8a34 3928 u32 slot_id, bool command_must_succeed)
f94e0186 3929{
ddba5cd0 3930 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
8e595a5d 3931 upper_32_bits(in_ctx_ptr), 0,
913a8a34
SS
3932 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3933 command_must_succeed);
f94e0186 3934}
ae636747 3935
f2217e8e 3936/* Queue an evaluate context command TRB */
ddba5cd0
MN
3937int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
3938 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
f2217e8e 3939{
ddba5cd0 3940 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
f2217e8e 3941 upper_32_bits(in_ctx_ptr), 0,
913a8a34 3942 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
4b266541 3943 command_must_succeed);
f2217e8e
SS
3944}
3945
be88fe4f
AX
3946/*
3947 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3948 * activity on an endpoint that is about to be suspended.
3949 */
ddba5cd0
MN
3950int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
3951 int slot_id, unsigned int ep_index, int suspend)
ae636747
SS
3952{
3953 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3954 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3955 u32 type = TRB_TYPE(TRB_STOP_RING);
be88fe4f 3956 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
ae636747 3957
ddba5cd0 3958 return queue_command(xhci, cmd, 0, 0, 0,
be88fe4f 3959 trb_slot_id | trb_ep_index | type | trb_suspend, false);
ae636747
SS
3960}
3961
d3a43e66
HG
3962/* Set Transfer Ring Dequeue Pointer command */
3963void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
3964 unsigned int slot_id, unsigned int ep_index,
3965 unsigned int stream_id,
3966 struct xhci_dequeue_state *deq_state)
ae636747
SS
3967{
3968 dma_addr_t addr;
3969 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3970 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
e9df17eb 3971 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
95241dbd 3972 u32 trb_sct = 0;
ae636747 3973 u32 type = TRB_TYPE(TRB_SET_DEQ);
bf161e85 3974 struct xhci_virt_ep *ep;
1e3452e3
HG
3975 struct xhci_command *cmd;
3976 int ret;
ae636747 3977
d3a43e66
HG
3978 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
3979 "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), new deq ptr = %p (0x%llx dma), new cycle = %u",
3980 deq_state->new_deq_seg,
3981 (unsigned long long)deq_state->new_deq_seg->dma,
3982 deq_state->new_deq_ptr,
3983 (unsigned long long)xhci_trb_virt_to_dma(
3984 deq_state->new_deq_seg, deq_state->new_deq_ptr),
3985 deq_state->new_cycle_state);
3986
3987 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
3988 deq_state->new_deq_ptr);
c92bcfa7 3989 if (addr == 0) {
ae636747 3990 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
700e2052 3991 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
d3a43e66
HG
3992 deq_state->new_deq_seg, deq_state->new_deq_ptr);
3993 return;
c92bcfa7 3994 }
bf161e85
SS
3995 ep = &xhci->devs[slot_id]->eps[ep_index];
3996 if ((ep->ep_state & SET_DEQ_PENDING)) {
3997 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3998 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
d3a43e66 3999 return;
bf161e85 4000 }
1e3452e3
HG
4001
4002 /* This function gets called from contexts where it cannot sleep */
4003 cmd = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
74e0b564 4004 if (!cmd)
d3a43e66 4005 return;
1e3452e3 4006
d3a43e66
HG
4007 ep->queued_deq_seg = deq_state->new_deq_seg;
4008 ep->queued_deq_ptr = deq_state->new_deq_ptr;
95241dbd
HG
4009 if (stream_id)
4010 trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
1e3452e3 4011 ret = queue_command(xhci, cmd,
d3a43e66
HG
4012 lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state,
4013 upper_32_bits(addr), trb_stream_id,
4014 trb_slot_id | trb_ep_index | type, false);
1e3452e3
HG
4015 if (ret < 0) {
4016 xhci_free_command(xhci, cmd);
d3a43e66 4017 return;
1e3452e3
HG
4018 }
4019
d3a43e66
HG
4020 /* Stop the TD queueing code from ringing the doorbell until
4021 * this command completes. The HC won't set the dequeue pointer
4022 * if the ring is running, and ringing the doorbell starts the
4023 * ring running.
4024 */
4025 ep->ep_state |= SET_DEQ_PENDING;
ae636747 4026}
a1587d97 4027
ddba5cd0
MN
4028int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
4029 int slot_id, unsigned int ep_index)
a1587d97
SS
4030{
4031 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4032 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4033 u32 type = TRB_TYPE(TRB_RESET_EP);
4034
ddba5cd0
MN
4035 return queue_command(xhci, cmd, 0, 0, 0,
4036 trb_slot_id | trb_ep_index | type, false);
a1587d97 4037}