]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/usb/host/xhci-ring.c
xHCI: cancel command after command timeout
[mirror_ubuntu-artful-kernel.git] / drivers / usb / host / xhci-ring.c
CommitLineData
7f84eef0
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
8a96c052 67#include <linux/scatterlist.h>
5a0e3ad6 68#include <linux/slab.h>
7f84eef0
SS
69#include "xhci.h"
70
be88fe4f
AX
71static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
72 struct xhci_virt_device *virt_dev,
73 struct xhci_event_cmd *event);
74
7f84eef0
SS
75/*
76 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
77 * address of the TRB.
78 */
23e3be11 79dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
7f84eef0
SS
80 union xhci_trb *trb)
81{
6071d836 82 unsigned long segment_offset;
7f84eef0 83
6071d836 84 if (!seg || !trb || trb < seg->trbs)
7f84eef0 85 return 0;
6071d836
SS
86 /* offset in TRBs */
87 segment_offset = trb - seg->trbs;
88 if (segment_offset > TRBS_PER_SEGMENT)
7f84eef0 89 return 0;
6071d836 90 return seg->dma + (segment_offset * sizeof(*trb));
7f84eef0
SS
91}
92
93/* Does this link TRB point to the first segment in a ring,
94 * or was the previous TRB the last TRB on the last segment in the ERST?
95 */
575688e1 96static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
7f84eef0
SS
97 struct xhci_segment *seg, union xhci_trb *trb)
98{
99 if (ring == xhci->event_ring)
100 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
101 (seg->next == xhci->event_ring->first_seg);
102 else
28ccd296 103 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
7f84eef0
SS
104}
105
106/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
107 * segment? I.e. would the updated event TRB pointer step off the end of the
108 * event seg?
109 */
575688e1 110static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
7f84eef0
SS
111 struct xhci_segment *seg, union xhci_trb *trb)
112{
113 if (ring == xhci->event_ring)
114 return trb == &seg->trbs[TRBS_PER_SEGMENT];
115 else
f5960b69 116 return TRB_TYPE_LINK_LE32(trb->link.control);
7f84eef0
SS
117}
118
575688e1 119static int enqueue_is_link_trb(struct xhci_ring *ring)
6c12db90
JY
120{
121 struct xhci_link_trb *link = &ring->enqueue->link;
f5960b69 122 return TRB_TYPE_LINK_LE32(link->control);
6c12db90
JY
123}
124
ae636747
SS
125/* Updates trb to point to the next TRB in the ring, and updates seg if the next
126 * TRB is in a new segment. This does not skip over link TRBs, and it does not
127 * effect the ring dequeue or enqueue pointers.
128 */
129static void next_trb(struct xhci_hcd *xhci,
130 struct xhci_ring *ring,
131 struct xhci_segment **seg,
132 union xhci_trb **trb)
133{
134 if (last_trb(xhci, ring, *seg, *trb)) {
135 *seg = (*seg)->next;
136 *trb = ((*seg)->trbs);
137 } else {
a1669b2c 138 (*trb)++;
ae636747
SS
139 }
140}
141
7f84eef0
SS
142/*
143 * See Cycle bit rules. SW is the consumer for the event ring only.
144 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
145 */
3b72fca0 146static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
7f84eef0 147{
66e49d87 148 unsigned long long addr;
7f84eef0
SS
149
150 ring->deq_updates++;
b008df60 151
50d0206f
SS
152 /*
153 * If this is not event ring, and the dequeue pointer
154 * is not on a link TRB, there is one more usable TRB
155 */
b008df60
AX
156 if (ring->type != TYPE_EVENT &&
157 !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
158 ring->num_trbs_free++;
b008df60 159
50d0206f
SS
160 do {
161 /*
162 * Update the dequeue pointer further if that was a link TRB or
163 * we're at the end of an event ring segment (which doesn't have
164 * link TRBS)
165 */
166 if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
167 if (ring->type == TYPE_EVENT &&
168 last_trb_on_last_seg(xhci, ring,
169 ring->deq_seg, ring->dequeue)) {
170 ring->cycle_state = (ring->cycle_state ? 0 : 1);
171 }
172 ring->deq_seg = ring->deq_seg->next;
173 ring->dequeue = ring->deq_seg->trbs;
174 } else {
175 ring->dequeue++;
7f84eef0 176 }
50d0206f
SS
177 } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
178
66e49d87 179 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
7f84eef0
SS
180}
181
182/*
183 * See Cycle bit rules. SW is the consumer for the event ring only.
184 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
185 *
186 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
187 * chain bit is set), then set the chain bit in all the following link TRBs.
188 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
189 * have their chain bit cleared (so that each Link TRB is a separate TD).
190 *
191 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
b0567b3f
SS
192 * set, but other sections talk about dealing with the chain bit set. This was
193 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
194 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
6cc30d85
SS
195 *
196 * @more_trbs_coming: Will you enqueue more TRBs before calling
197 * prepare_transfer()?
7f84eef0 198 */
6cc30d85 199static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
3b72fca0 200 bool more_trbs_coming)
7f84eef0
SS
201{
202 u32 chain;
203 union xhci_trb *next;
66e49d87 204 unsigned long long addr;
7f84eef0 205
28ccd296 206 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
b008df60
AX
207 /* If this is not event ring, there is one less usable TRB */
208 if (ring->type != TYPE_EVENT &&
209 !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
210 ring->num_trbs_free--;
7f84eef0
SS
211 next = ++(ring->enqueue);
212
213 ring->enq_updates++;
214 /* Update the dequeue pointer further if that was a link TRB or we're at
215 * the end of an event ring segment (which doesn't have link TRBS)
216 */
217 while (last_trb(xhci, ring, ring->enq_seg, next)) {
3b72fca0
AX
218 if (ring->type != TYPE_EVENT) {
219 /*
220 * If the caller doesn't plan on enqueueing more
221 * TDs before ringing the doorbell, then we
222 * don't want to give the link TRB to the
223 * hardware just yet. We'll give the link TRB
224 * back in prepare_ring() just before we enqueue
225 * the TD at the top of the ring.
226 */
227 if (!chain && !more_trbs_coming)
228 break;
6cc30d85 229
3b72fca0
AX
230 /* If we're not dealing with 0.95 hardware or
231 * isoc rings on AMD 0.96 host,
232 * carry over the chain bit of the previous TRB
233 * (which may mean the chain bit is cleared).
234 */
235 if (!(ring->type == TYPE_ISOC &&
236 (xhci->quirks & XHCI_AMD_0x96_HOST))
7e393a83 237 && !xhci_link_trb_quirk(xhci)) {
3b72fca0
AX
238 next->link.control &=
239 cpu_to_le32(~TRB_CHAIN);
240 next->link.control |=
241 cpu_to_le32(chain);
7f84eef0 242 }
3b72fca0
AX
243 /* Give this link TRB to the hardware */
244 wmb();
245 next->link.control ^= cpu_to_le32(TRB_CYCLE);
246
7f84eef0
SS
247 /* Toggle the cycle bit after the last ring segment. */
248 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
249 ring->cycle_state = (ring->cycle_state ? 0 : 1);
7f84eef0
SS
250 }
251 }
252 ring->enq_seg = ring->enq_seg->next;
253 ring->enqueue = ring->enq_seg->trbs;
254 next = ring->enqueue;
255 }
66e49d87 256 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
7f84eef0
SS
257}
258
259/*
085deb16
AX
260 * Check to see if there's room to enqueue num_trbs on the ring and make sure
261 * enqueue pointer will not advance into dequeue segment. See rules above.
7f84eef0 262 */
b008df60 263static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
7f84eef0
SS
264 unsigned int num_trbs)
265{
085deb16 266 int num_trbs_in_deq_seg;
b008df60 267
085deb16
AX
268 if (ring->num_trbs_free < num_trbs)
269 return 0;
270
271 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
272 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
273 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
274 return 0;
275 }
276
277 return 1;
7f84eef0
SS
278}
279
7f84eef0 280/* Ring the host controller doorbell after placing a command on the ring */
23e3be11 281void xhci_ring_cmd_db(struct xhci_hcd *xhci)
7f84eef0 282{
c181bc5b
EF
283 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
284 return;
285
7f84eef0 286 xhci_dbg(xhci, "// Ding dong!\n");
50d64676 287 xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
7f84eef0
SS
288 /* Flush PCI posted writes */
289 xhci_readl(xhci, &xhci->dba->doorbell[0]);
290}
291
b92cc66c
EF
292static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
293{
294 u64 temp_64;
295 int ret;
296
297 xhci_dbg(xhci, "Abort command ring\n");
298
299 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) {
300 xhci_dbg(xhci, "The command ring isn't running, "
301 "Have the command ring been stopped?\n");
302 return 0;
303 }
304
305 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
306 if (!(temp_64 & CMD_RING_RUNNING)) {
307 xhci_dbg(xhci, "Command ring had been stopped\n");
308 return 0;
309 }
310 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
311 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
312 &xhci->op_regs->cmd_ring);
313
314 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
315 * time the completion od all xHCI commands, including
316 * the Command Abort operation. If software doesn't see
317 * CRR negated in a timely manner (e.g. longer than 5
318 * seconds), then it should assume that the there are
319 * larger problems with the xHC and assert HCRST.
320 */
321 ret = handshake(xhci, &xhci->op_regs->cmd_ring,
322 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
323 if (ret < 0) {
324 xhci_err(xhci, "Stopped the command ring failed, "
325 "maybe the host is dead\n");
326 xhci->xhc_state |= XHCI_STATE_DYING;
327 xhci_quiesce(xhci);
328 xhci_halt(xhci);
329 return -ESHUTDOWN;
330 }
331
332 return 0;
333}
334
335static int xhci_queue_cd(struct xhci_hcd *xhci,
336 struct xhci_command *command,
337 union xhci_trb *cmd_trb)
338{
339 struct xhci_cd *cd;
340 cd = kzalloc(sizeof(struct xhci_cd), GFP_ATOMIC);
341 if (!cd)
342 return -ENOMEM;
343 INIT_LIST_HEAD(&cd->cancel_cmd_list);
344
345 cd->command = command;
346 cd->cmd_trb = cmd_trb;
347 list_add_tail(&cd->cancel_cmd_list, &xhci->cancel_cmd_list);
348
349 return 0;
350}
351
352/*
353 * Cancel the command which has issue.
354 *
355 * Some commands may hang due to waiting for acknowledgement from
356 * usb device. It is outside of the xHC's ability to control and
357 * will cause the command ring is blocked. When it occurs software
358 * should intervene to recover the command ring.
359 * See Section 4.6.1.1 and 4.6.1.2
360 */
361int xhci_cancel_cmd(struct xhci_hcd *xhci, struct xhci_command *command,
362 union xhci_trb *cmd_trb)
363{
364 int retval = 0;
365 unsigned long flags;
366
367 spin_lock_irqsave(&xhci->lock, flags);
368
369 if (xhci->xhc_state & XHCI_STATE_DYING) {
370 xhci_warn(xhci, "Abort the command ring,"
371 " but the xHCI is dead.\n");
372 retval = -ESHUTDOWN;
373 goto fail;
374 }
375
376 /* queue the cmd desriptor to cancel_cmd_list */
377 retval = xhci_queue_cd(xhci, command, cmd_trb);
378 if (retval) {
379 xhci_warn(xhci, "Queuing command descriptor failed.\n");
380 goto fail;
381 }
382
383 /* abort command ring */
384 retval = xhci_abort_cmd_ring(xhci);
385 if (retval) {
386 xhci_err(xhci, "Abort command ring failed\n");
387 if (unlikely(retval == -ESHUTDOWN)) {
388 spin_unlock_irqrestore(&xhci->lock, flags);
389 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
390 xhci_dbg(xhci, "xHCI host controller is dead.\n");
391 return retval;
392 }
393 }
394
395fail:
396 spin_unlock_irqrestore(&xhci->lock, flags);
397 return retval;
398}
399
be88fe4f 400void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
ae636747 401 unsigned int slot_id,
e9df17eb
SS
402 unsigned int ep_index,
403 unsigned int stream_id)
ae636747 404{
28ccd296 405 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
50d64676
MW
406 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
407 unsigned int ep_state = ep->ep_state;
ae636747 408
ae636747 409 /* Don't ring the doorbell for this endpoint if there are pending
50d64676 410 * cancellations because we don't want to interrupt processing.
8df75f42
SS
411 * We don't want to restart any stream rings if there's a set dequeue
412 * pointer command pending because the device can choose to start any
413 * stream once the endpoint is on the HW schedule.
414 * FIXME - check all the stream rings for pending cancellations.
ae636747 415 */
50d64676
MW
416 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
417 (ep_state & EP_HALTED))
418 return;
419 xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
420 /* The CPU has better things to do at this point than wait for a
421 * write-posting flush. It'll get there soon enough.
422 */
ae636747
SS
423}
424
e9df17eb
SS
425/* Ring the doorbell for any rings with pending URBs */
426static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
427 unsigned int slot_id,
428 unsigned int ep_index)
429{
430 unsigned int stream_id;
431 struct xhci_virt_ep *ep;
432
433 ep = &xhci->devs[slot_id]->eps[ep_index];
434
435 /* A ring has pending URBs if its TD list is not empty */
436 if (!(ep->ep_state & EP_HAS_STREAMS)) {
437 if (!(list_empty(&ep->ring->td_list)))
be88fe4f 438 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
e9df17eb
SS
439 return;
440 }
441
442 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
443 stream_id++) {
444 struct xhci_stream_info *stream_info = ep->stream_info;
445 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
be88fe4f
AX
446 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
447 stream_id);
e9df17eb
SS
448 }
449}
450
ae636747
SS
451/*
452 * Find the segment that trb is in. Start searching in start_seg.
453 * If we must move past a segment that has a link TRB with a toggle cycle state
454 * bit set, then we will toggle the value pointed at by cycle_state.
455 */
456static struct xhci_segment *find_trb_seg(
457 struct xhci_segment *start_seg,
458 union xhci_trb *trb, int *cycle_state)
459{
460 struct xhci_segment *cur_seg = start_seg;
461 struct xhci_generic_trb *generic_trb;
462
463 while (cur_seg->trbs > trb ||
464 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
465 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
f5960b69 466 if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
ba0a4d9a 467 *cycle_state ^= 0x1;
ae636747
SS
468 cur_seg = cur_seg->next;
469 if (cur_seg == start_seg)
470 /* Looped over the entire list. Oops! */
326b4810 471 return NULL;
ae636747
SS
472 }
473 return cur_seg;
474}
475
021bff91
SS
476
477static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
478 unsigned int slot_id, unsigned int ep_index,
479 unsigned int stream_id)
480{
481 struct xhci_virt_ep *ep;
482
483 ep = &xhci->devs[slot_id]->eps[ep_index];
484 /* Common case: no streams */
485 if (!(ep->ep_state & EP_HAS_STREAMS))
486 return ep->ring;
487
488 if (stream_id == 0) {
489 xhci_warn(xhci,
490 "WARN: Slot ID %u, ep index %u has streams, "
491 "but URB has no stream ID.\n",
492 slot_id, ep_index);
493 return NULL;
494 }
495
496 if (stream_id < ep->stream_info->num_streams)
497 return ep->stream_info->stream_rings[stream_id];
498
499 xhci_warn(xhci,
500 "WARN: Slot ID %u, ep index %u has "
501 "stream IDs 1 to %u allocated, "
502 "but stream ID %u is requested.\n",
503 slot_id, ep_index,
504 ep->stream_info->num_streams - 1,
505 stream_id);
506 return NULL;
507}
508
509/* Get the right ring for the given URB.
510 * If the endpoint supports streams, boundary check the URB's stream ID.
511 * If the endpoint doesn't support streams, return the singular endpoint ring.
512 */
513static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
514 struct urb *urb)
515{
516 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
517 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
518}
519
ae636747
SS
520/*
521 * Move the xHC's endpoint ring dequeue pointer past cur_td.
522 * Record the new state of the xHC's endpoint ring dequeue segment,
523 * dequeue pointer, and new consumer cycle state in state.
524 * Update our internal representation of the ring's dequeue pointer.
525 *
526 * We do this in three jumps:
527 * - First we update our new ring state to be the same as when the xHC stopped.
528 * - Then we traverse the ring to find the segment that contains
529 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
530 * any link TRBs with the toggle cycle bit set.
531 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
532 * if we've moved it past a link TRB with the toggle cycle bit set.
28ccd296
ME
533 *
534 * Some of the uses of xhci_generic_trb are grotty, but if they're done
535 * with correct __le32 accesses they should work fine. Only users of this are
536 * in here.
ae636747 537 */
c92bcfa7 538void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
ae636747 539 unsigned int slot_id, unsigned int ep_index,
e9df17eb
SS
540 unsigned int stream_id, struct xhci_td *cur_td,
541 struct xhci_dequeue_state *state)
ae636747
SS
542{
543 struct xhci_virt_device *dev = xhci->devs[slot_id];
e9df17eb 544 struct xhci_ring *ep_ring;
ae636747 545 struct xhci_generic_trb *trb;
d115b048 546 struct xhci_ep_ctx *ep_ctx;
c92bcfa7 547 dma_addr_t addr;
ae636747 548
e9df17eb
SS
549 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
550 ep_index, stream_id);
551 if (!ep_ring) {
552 xhci_warn(xhci, "WARN can't find new dequeue state "
553 "for invalid stream ID %u.\n",
554 stream_id);
555 return;
556 }
ae636747 557 state->new_cycle_state = 0;
c92bcfa7 558 xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
ae636747 559 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
63a0d9ab 560 dev->eps[ep_index].stopped_trb,
ae636747 561 &state->new_cycle_state);
68e41c5d
PZ
562 if (!state->new_deq_seg) {
563 WARN_ON(1);
564 return;
565 }
566
ae636747 567 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
c92bcfa7 568 xhci_dbg(xhci, "Finding endpoint context\n");
d115b048 569 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
28ccd296 570 state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
ae636747
SS
571
572 state->new_deq_ptr = cur_td->last_trb;
c92bcfa7 573 xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
ae636747
SS
574 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
575 state->new_deq_ptr,
576 &state->new_cycle_state);
68e41c5d
PZ
577 if (!state->new_deq_seg) {
578 WARN_ON(1);
579 return;
580 }
ae636747
SS
581
582 trb = &state->new_deq_ptr->generic;
f5960b69
ME
583 if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
584 (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
ba0a4d9a 585 state->new_cycle_state ^= 0x1;
ae636747
SS
586 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
587
01a1fdb9
SS
588 /*
589 * If there is only one segment in a ring, find_trb_seg()'s while loop
590 * will not run, and it will return before it has a chance to see if it
591 * needs to toggle the cycle bit. It can't tell if the stalled transfer
592 * ended just before the link TRB on a one-segment ring, or if the TD
593 * wrapped around the top of the ring, because it doesn't have the TD in
594 * question. Look for the one-segment case where stalled TRB's address
595 * is greater than the new dequeue pointer address.
596 */
597 if (ep_ring->first_seg == ep_ring->first_seg->next &&
598 state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
599 state->new_cycle_state ^= 0x1;
600 xhci_dbg(xhci, "Cycle state = 0x%x\n", state->new_cycle_state);
601
ae636747 602 /* Don't update the ring cycle state for the producer (us). */
c92bcfa7
SS
603 xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
604 state->new_deq_seg);
605 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
606 xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
607 (unsigned long long) addr);
ae636747
SS
608}
609
522989a2
SS
610/* flip_cycle means flip the cycle bit of all but the first and last TRB.
611 * (The last TRB actually points to the ring enqueue pointer, which is not part
612 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
613 */
23e3be11 614static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
522989a2 615 struct xhci_td *cur_td, bool flip_cycle)
ae636747
SS
616{
617 struct xhci_segment *cur_seg;
618 union xhci_trb *cur_trb;
619
620 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
621 true;
622 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
f5960b69 623 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
ae636747
SS
624 /* Unchain any chained Link TRBs, but
625 * leave the pointers intact.
626 */
28ccd296 627 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
522989a2
SS
628 /* Flip the cycle bit (link TRBs can't be the first
629 * or last TRB).
630 */
631 if (flip_cycle)
632 cur_trb->generic.field[3] ^=
633 cpu_to_le32(TRB_CYCLE);
ae636747 634 xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
700e2052
GKH
635 xhci_dbg(xhci, "Address = %p (0x%llx dma); "
636 "in seg %p (0x%llx dma)\n",
637 cur_trb,
23e3be11 638 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
700e2052
GKH
639 cur_seg,
640 (unsigned long long)cur_seg->dma);
ae636747
SS
641 } else {
642 cur_trb->generic.field[0] = 0;
643 cur_trb->generic.field[1] = 0;
644 cur_trb->generic.field[2] = 0;
645 /* Preserve only the cycle bit of this TRB */
28ccd296 646 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
522989a2
SS
647 /* Flip the cycle bit except on the first or last TRB */
648 if (flip_cycle && cur_trb != cur_td->first_trb &&
649 cur_trb != cur_td->last_trb)
650 cur_trb->generic.field[3] ^=
651 cpu_to_le32(TRB_CYCLE);
28ccd296
ME
652 cur_trb->generic.field[3] |= cpu_to_le32(
653 TRB_TYPE(TRB_TR_NOOP));
79688acf
SS
654 xhci_dbg(xhci, "TRB to noop at offset 0x%llx\n",
655 (unsigned long long)
656 xhci_trb_virt_to_dma(cur_seg, cur_trb));
ae636747
SS
657 }
658 if (cur_trb == cur_td->last_trb)
659 break;
660 }
661}
662
663static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
e9df17eb
SS
664 unsigned int ep_index, unsigned int stream_id,
665 struct xhci_segment *deq_seg,
ae636747
SS
666 union xhci_trb *deq_ptr, u32 cycle_state);
667
c92bcfa7 668void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
63a0d9ab 669 unsigned int slot_id, unsigned int ep_index,
e9df17eb 670 unsigned int stream_id,
63a0d9ab 671 struct xhci_dequeue_state *deq_state)
c92bcfa7 672{
63a0d9ab
SS
673 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
674
c92bcfa7
SS
675 xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
676 "new deq ptr = %p (0x%llx dma), new cycle = %u\n",
677 deq_state->new_deq_seg,
678 (unsigned long long)deq_state->new_deq_seg->dma,
679 deq_state->new_deq_ptr,
680 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
681 deq_state->new_cycle_state);
e9df17eb 682 queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
c92bcfa7
SS
683 deq_state->new_deq_seg,
684 deq_state->new_deq_ptr,
685 (u32) deq_state->new_cycle_state);
686 /* Stop the TD queueing code from ringing the doorbell until
687 * this command completes. The HC won't set the dequeue pointer
688 * if the ring is running, and ringing the doorbell starts the
689 * ring running.
690 */
63a0d9ab 691 ep->ep_state |= SET_DEQ_PENDING;
c92bcfa7
SS
692}
693
575688e1 694static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
6f5165cf
SS
695 struct xhci_virt_ep *ep)
696{
697 ep->ep_state &= ~EP_HALT_PENDING;
698 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
699 * timer is running on another CPU, we don't decrement stop_cmds_pending
700 * (since we didn't successfully stop the watchdog timer).
701 */
702 if (del_timer(&ep->stop_cmd_timer))
703 ep->stop_cmds_pending--;
704}
705
706/* Must be called with xhci->lock held in interrupt context */
707static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
708 struct xhci_td *cur_td, int status, char *adjective)
709{
214f76f7 710 struct usb_hcd *hcd;
8e51adcc
AX
711 struct urb *urb;
712 struct urb_priv *urb_priv;
6f5165cf 713
8e51adcc
AX
714 urb = cur_td->urb;
715 urb_priv = urb->hcpriv;
716 urb_priv->td_cnt++;
214f76f7 717 hcd = bus_to_hcd(urb->dev->bus);
6f5165cf 718
8e51adcc
AX
719 /* Only giveback urb when this is the last td in urb */
720 if (urb_priv->td_cnt == urb_priv->length) {
c41136b0
AX
721 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
722 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
723 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
724 if (xhci->quirks & XHCI_AMD_PLL_FIX)
725 usb_amd_quirk_pll_enable();
726 }
727 }
8e51adcc 728 usb_hcd_unlink_urb_from_ep(hcd, urb);
8e51adcc
AX
729
730 spin_unlock(&xhci->lock);
731 usb_hcd_giveback_urb(hcd, urb, status);
732 xhci_urb_free_priv(xhci, urb_priv);
733 spin_lock(&xhci->lock);
8e51adcc 734 }
6f5165cf
SS
735}
736
ae636747
SS
737/*
738 * When we get a command completion for a Stop Endpoint Command, we need to
739 * unlink any cancelled TDs from the ring. There are two ways to do that:
740 *
741 * 1. If the HW was in the middle of processing the TD that needs to be
742 * cancelled, then we must move the ring's dequeue pointer past the last TRB
743 * in the TD with a Set Dequeue Pointer Command.
744 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
745 * bit cleared) so that the HW will skip over them.
746 */
747static void handle_stopped_endpoint(struct xhci_hcd *xhci,
be88fe4f 748 union xhci_trb *trb, struct xhci_event_cmd *event)
ae636747
SS
749{
750 unsigned int slot_id;
751 unsigned int ep_index;
be88fe4f 752 struct xhci_virt_device *virt_dev;
ae636747 753 struct xhci_ring *ep_ring;
63a0d9ab 754 struct xhci_virt_ep *ep;
ae636747 755 struct list_head *entry;
326b4810 756 struct xhci_td *cur_td = NULL;
ae636747
SS
757 struct xhci_td *last_unlinked_td;
758
c92bcfa7 759 struct xhci_dequeue_state deq_state;
ae636747 760
be88fe4f 761 if (unlikely(TRB_TO_SUSPEND_PORT(
28ccd296 762 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])))) {
be88fe4f 763 slot_id = TRB_TO_SLOT_ID(
28ccd296 764 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
be88fe4f
AX
765 virt_dev = xhci->devs[slot_id];
766 if (virt_dev)
767 handle_cmd_in_cmd_wait_list(xhci, virt_dev,
768 event);
769 else
770 xhci_warn(xhci, "Stop endpoint command "
771 "completion for disabled slot %u\n",
772 slot_id);
773 return;
774 }
775
ae636747 776 memset(&deq_state, 0, sizeof(deq_state));
28ccd296
ME
777 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
778 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
63a0d9ab 779 ep = &xhci->devs[slot_id]->eps[ep_index];
ae636747 780
678539cf 781 if (list_empty(&ep->cancelled_td_list)) {
6f5165cf 782 xhci_stop_watchdog_timer_in_irq(xhci, ep);
0714a57c
SS
783 ep->stopped_td = NULL;
784 ep->stopped_trb = NULL;
e9df17eb 785 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747 786 return;
678539cf 787 }
ae636747
SS
788
789 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
790 * We have the xHCI lock, so nothing can modify this list until we drop
791 * it. We're also in the event handler, so we can't get re-interrupted
792 * if another Stop Endpoint command completes
793 */
63a0d9ab 794 list_for_each(entry, &ep->cancelled_td_list) {
ae636747 795 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
79688acf
SS
796 xhci_dbg(xhci, "Removing canceled TD starting at 0x%llx (dma).\n",
797 (unsigned long long)xhci_trb_virt_to_dma(
798 cur_td->start_seg, cur_td->first_trb));
e9df17eb
SS
799 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
800 if (!ep_ring) {
801 /* This shouldn't happen unless a driver is mucking
802 * with the stream ID after submission. This will
803 * leave the TD on the hardware ring, and the hardware
804 * will try to execute it, and may access a buffer
805 * that has already been freed. In the best case, the
806 * hardware will execute it, and the event handler will
807 * ignore the completion event for that TD, since it was
808 * removed from the td_list for that endpoint. In
809 * short, don't muck with the stream ID after
810 * submission.
811 */
812 xhci_warn(xhci, "WARN Cancelled URB %p "
813 "has invalid stream ID %u.\n",
814 cur_td->urb,
815 cur_td->urb->stream_id);
816 goto remove_finished_td;
817 }
ae636747
SS
818 /*
819 * If we stopped on the TD we need to cancel, then we have to
820 * move the xHC endpoint ring dequeue pointer past this TD.
821 */
63a0d9ab 822 if (cur_td == ep->stopped_td)
e9df17eb
SS
823 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
824 cur_td->urb->stream_id,
825 cur_td, &deq_state);
ae636747 826 else
522989a2 827 td_to_noop(xhci, ep_ring, cur_td, false);
e9df17eb 828remove_finished_td:
ae636747
SS
829 /*
830 * The event handler won't see a completion for this TD anymore,
831 * so remove it from the endpoint ring's TD list. Keep it in
832 * the cancelled TD list for URB completion later.
833 */
585df1d9 834 list_del_init(&cur_td->td_list);
ae636747
SS
835 }
836 last_unlinked_td = cur_td;
6f5165cf 837 xhci_stop_watchdog_timer_in_irq(xhci, ep);
ae636747
SS
838
839 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
840 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
63a0d9ab 841 xhci_queue_new_dequeue_state(xhci,
e9df17eb
SS
842 slot_id, ep_index,
843 ep->stopped_td->urb->stream_id,
844 &deq_state);
ac9d8fe7 845 xhci_ring_cmd_db(xhci);
ae636747 846 } else {
e9df17eb
SS
847 /* Otherwise ring the doorbell(s) to restart queued transfers */
848 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747 849 }
1624ae1c
SS
850 ep->stopped_td = NULL;
851 ep->stopped_trb = NULL;
ae636747
SS
852
853 /*
854 * Drop the lock and complete the URBs in the cancelled TD list.
855 * New TDs to be cancelled might be added to the end of the list before
856 * we can complete all the URBs for the TDs we already unlinked.
857 * So stop when we've completed the URB for the last TD we unlinked.
858 */
859 do {
63a0d9ab 860 cur_td = list_entry(ep->cancelled_td_list.next,
ae636747 861 struct xhci_td, cancelled_td_list);
585df1d9 862 list_del_init(&cur_td->cancelled_td_list);
ae636747
SS
863
864 /* Clean up the cancelled URB */
ae636747
SS
865 /* Doesn't matter what we pass for status, since the core will
866 * just overwrite it (because the URB has been unlinked).
867 */
6f5165cf 868 xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled");
ae636747 869
6f5165cf
SS
870 /* Stop processing the cancelled list if the watchdog timer is
871 * running.
872 */
873 if (xhci->xhc_state & XHCI_STATE_DYING)
874 return;
ae636747
SS
875 } while (cur_td != last_unlinked_td);
876
877 /* Return to the event handler with xhci->lock re-acquired */
878}
879
6f5165cf
SS
880/* Watchdog timer function for when a stop endpoint command fails to complete.
881 * In this case, we assume the host controller is broken or dying or dead. The
882 * host may still be completing some other events, so we have to be careful to
883 * let the event ring handler and the URB dequeueing/enqueueing functions know
884 * through xhci->state.
885 *
886 * The timer may also fire if the host takes a very long time to respond to the
887 * command, and the stop endpoint command completion handler cannot delete the
888 * timer before the timer function is called. Another endpoint cancellation may
889 * sneak in before the timer function can grab the lock, and that may queue
890 * another stop endpoint command and add the timer back. So we cannot use a
891 * simple flag to say whether there is a pending stop endpoint command for a
892 * particular endpoint.
893 *
894 * Instead we use a combination of that flag and a counter for the number of
895 * pending stop endpoint commands. If the timer is the tail end of the last
896 * stop endpoint command, and the endpoint's command is still pending, we assume
897 * the host is dying.
898 */
899void xhci_stop_endpoint_command_watchdog(unsigned long arg)
900{
901 struct xhci_hcd *xhci;
902 struct xhci_virt_ep *ep;
903 struct xhci_virt_ep *temp_ep;
904 struct xhci_ring *ring;
905 struct xhci_td *cur_td;
906 int ret, i, j;
f43d6231 907 unsigned long flags;
6f5165cf
SS
908
909 ep = (struct xhci_virt_ep *) arg;
910 xhci = ep->xhci;
911
f43d6231 912 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
913
914 ep->stop_cmds_pending--;
915 if (xhci->xhc_state & XHCI_STATE_DYING) {
916 xhci_dbg(xhci, "Stop EP timer ran, but another timer marked "
917 "xHCI as DYING, exiting.\n");
f43d6231 918 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
919 return;
920 }
921 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
922 xhci_dbg(xhci, "Stop EP timer ran, but no command pending, "
923 "exiting.\n");
f43d6231 924 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
925 return;
926 }
927
928 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
929 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
930 /* Oops, HC is dead or dying or at least not responding to the stop
931 * endpoint command.
932 */
933 xhci->xhc_state |= XHCI_STATE_DYING;
934 /* Disable interrupts from the host controller and start halting it */
935 xhci_quiesce(xhci);
f43d6231 936 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
937
938 ret = xhci_halt(xhci);
939
f43d6231 940 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
941 if (ret < 0) {
942 /* This is bad; the host is not responding to commands and it's
943 * not allowing itself to be halted. At least interrupts are
ac04e6ff 944 * disabled. If we call usb_hc_died(), it will attempt to
6f5165cf
SS
945 * disconnect all device drivers under this host. Those
946 * disconnect() methods will wait for all URBs to be unlinked,
947 * so we must complete them.
948 */
949 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
950 xhci_warn(xhci, "Completing active URBs anyway.\n");
951 /* We could turn all TDs on the rings to no-ops. This won't
952 * help if the host has cached part of the ring, and is slow if
953 * we want to preserve the cycle bit. Skip it and hope the host
954 * doesn't touch the memory.
955 */
956 }
957 for (i = 0; i < MAX_HC_SLOTS; i++) {
958 if (!xhci->devs[i])
959 continue;
960 for (j = 0; j < 31; j++) {
961 temp_ep = &xhci->devs[i]->eps[j];
962 ring = temp_ep->ring;
963 if (!ring)
964 continue;
965 xhci_dbg(xhci, "Killing URBs for slot ID %u, "
966 "ep index %u\n", i, j);
967 while (!list_empty(&ring->td_list)) {
968 cur_td = list_first_entry(&ring->td_list,
969 struct xhci_td,
970 td_list);
585df1d9 971 list_del_init(&cur_td->td_list);
6f5165cf 972 if (!list_empty(&cur_td->cancelled_td_list))
585df1d9 973 list_del_init(&cur_td->cancelled_td_list);
6f5165cf
SS
974 xhci_giveback_urb_in_irq(xhci, cur_td,
975 -ESHUTDOWN, "killed");
976 }
977 while (!list_empty(&temp_ep->cancelled_td_list)) {
978 cur_td = list_first_entry(
979 &temp_ep->cancelled_td_list,
980 struct xhci_td,
981 cancelled_td_list);
585df1d9 982 list_del_init(&cur_td->cancelled_td_list);
6f5165cf
SS
983 xhci_giveback_urb_in_irq(xhci, cur_td,
984 -ESHUTDOWN, "killed");
985 }
986 }
987 }
f43d6231 988 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf 989 xhci_dbg(xhci, "Calling usb_hc_died()\n");
f6ff0ac8 990 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
6f5165cf
SS
991 xhci_dbg(xhci, "xHCI host controller is dead.\n");
992}
993
b008df60
AX
994
995static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
996 struct xhci_virt_device *dev,
997 struct xhci_ring *ep_ring,
998 unsigned int ep_index)
999{
1000 union xhci_trb *dequeue_temp;
1001 int num_trbs_free_temp;
1002 bool revert = false;
1003
1004 num_trbs_free_temp = ep_ring->num_trbs_free;
1005 dequeue_temp = ep_ring->dequeue;
1006
0d9f78a9
SS
1007 /* If we get two back-to-back stalls, and the first stalled transfer
1008 * ends just before a link TRB, the dequeue pointer will be left on
1009 * the link TRB by the code in the while loop. So we have to update
1010 * the dequeue pointer one segment further, or we'll jump off
1011 * the segment into la-la-land.
1012 */
1013 if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
1014 ep_ring->deq_seg = ep_ring->deq_seg->next;
1015 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1016 }
1017
b008df60
AX
1018 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1019 /* We have more usable TRBs */
1020 ep_ring->num_trbs_free++;
1021 ep_ring->dequeue++;
1022 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
1023 ep_ring->dequeue)) {
1024 if (ep_ring->dequeue ==
1025 dev->eps[ep_index].queued_deq_ptr)
1026 break;
1027 ep_ring->deq_seg = ep_ring->deq_seg->next;
1028 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1029 }
1030 if (ep_ring->dequeue == dequeue_temp) {
1031 revert = true;
1032 break;
1033 }
1034 }
1035
1036 if (revert) {
1037 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1038 ep_ring->num_trbs_free = num_trbs_free_temp;
1039 }
1040}
1041
ae636747
SS
1042/*
1043 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1044 * we need to clear the set deq pending flag in the endpoint ring state, so that
1045 * the TD queueing code can ring the doorbell again. We also need to ring the
1046 * endpoint doorbell to restart the ring, but only if there aren't more
1047 * cancellations pending.
1048 */
1049static void handle_set_deq_completion(struct xhci_hcd *xhci,
1050 struct xhci_event_cmd *event,
1051 union xhci_trb *trb)
1052{
1053 unsigned int slot_id;
1054 unsigned int ep_index;
e9df17eb 1055 unsigned int stream_id;
ae636747
SS
1056 struct xhci_ring *ep_ring;
1057 struct xhci_virt_device *dev;
d115b048
JY
1058 struct xhci_ep_ctx *ep_ctx;
1059 struct xhci_slot_ctx *slot_ctx;
ae636747 1060
28ccd296
ME
1061 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1062 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1063 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
ae636747 1064 dev = xhci->devs[slot_id];
e9df17eb
SS
1065
1066 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1067 if (!ep_ring) {
1068 xhci_warn(xhci, "WARN Set TR deq ptr command for "
1069 "freed stream ID %u\n",
1070 stream_id);
1071 /* XXX: Harmless??? */
1072 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1073 return;
1074 }
1075
d115b048
JY
1076 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1077 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
ae636747 1078
28ccd296 1079 if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) {
ae636747
SS
1080 unsigned int ep_state;
1081 unsigned int slot_state;
1082
28ccd296 1083 switch (GET_COMP_CODE(le32_to_cpu(event->status))) {
ae636747
SS
1084 case COMP_TRB_ERR:
1085 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
1086 "of stream ID configuration\n");
1087 break;
1088 case COMP_CTX_STATE:
1089 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
1090 "to incorrect slot or ep state.\n");
28ccd296 1091 ep_state = le32_to_cpu(ep_ctx->ep_info);
ae636747 1092 ep_state &= EP_STATE_MASK;
28ccd296 1093 slot_state = le32_to_cpu(slot_ctx->dev_state);
ae636747
SS
1094 slot_state = GET_SLOT_STATE(slot_state);
1095 xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
1096 slot_state, ep_state);
1097 break;
1098 case COMP_EBADSLT:
1099 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
1100 "slot %u was not enabled.\n", slot_id);
1101 break;
1102 default:
1103 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
1104 "completion code of %u.\n",
28ccd296 1105 GET_COMP_CODE(le32_to_cpu(event->status)));
ae636747
SS
1106 break;
1107 }
1108 /* OK what do we do now? The endpoint state is hosed, and we
1109 * should never get to this point if the synchronization between
1110 * queueing, and endpoint state are correct. This might happen
1111 * if the device gets disconnected after we've finished
1112 * cancelling URBs, which might not be an error...
1113 */
1114 } else {
8e595a5d 1115 xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
28ccd296 1116 le64_to_cpu(ep_ctx->deq));
bf161e85 1117 if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
28ccd296
ME
1118 dev->eps[ep_index].queued_deq_ptr) ==
1119 (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
bf161e85
SS
1120 /* Update the ring's dequeue segment and dequeue pointer
1121 * to reflect the new position.
1122 */
b008df60
AX
1123 update_ring_for_set_deq_completion(xhci, dev,
1124 ep_ring, ep_index);
bf161e85
SS
1125 } else {
1126 xhci_warn(xhci, "Mismatch between completed Set TR Deq "
1127 "Ptr command & xHCI internal state.\n");
1128 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1129 dev->eps[ep_index].queued_deq_seg,
1130 dev->eps[ep_index].queued_deq_ptr);
1131 }
ae636747
SS
1132 }
1133
63a0d9ab 1134 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
bf161e85
SS
1135 dev->eps[ep_index].queued_deq_seg = NULL;
1136 dev->eps[ep_index].queued_deq_ptr = NULL;
e9df17eb
SS
1137 /* Restart any rings with pending URBs */
1138 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747
SS
1139}
1140
a1587d97
SS
1141static void handle_reset_ep_completion(struct xhci_hcd *xhci,
1142 struct xhci_event_cmd *event,
1143 union xhci_trb *trb)
1144{
1145 int slot_id;
1146 unsigned int ep_index;
1147
28ccd296
ME
1148 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1149 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
a1587d97
SS
1150 /* This command will only fail if the endpoint wasn't halted,
1151 * but we don't care.
1152 */
1153 xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n",
f5960b69 1154 GET_COMP_CODE(le32_to_cpu(event->status)));
a1587d97 1155
ac9d8fe7
SS
1156 /* HW with the reset endpoint quirk needs to have a configure endpoint
1157 * command complete before the endpoint can be used. Queue that here
1158 * because the HW can't handle two commands being queued in a row.
1159 */
1160 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
1161 xhci_dbg(xhci, "Queueing configure endpoint command\n");
1162 xhci_queue_configure_endpoint(xhci,
913a8a34
SS
1163 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1164 false);
ac9d8fe7
SS
1165 xhci_ring_cmd_db(xhci);
1166 } else {
e9df17eb 1167 /* Clear our internal halted state and restart the ring(s) */
63a0d9ab 1168 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
e9df17eb 1169 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ac9d8fe7 1170 }
a1587d97 1171}
ae636747 1172
a50c8aa9
SS
1173/* Check to see if a command in the device's command queue matches this one.
1174 * Signal the completion or free the command, and return 1. Return 0 if the
1175 * completed command isn't at the head of the command list.
1176 */
1177static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1178 struct xhci_virt_device *virt_dev,
1179 struct xhci_event_cmd *event)
1180{
1181 struct xhci_command *command;
1182
1183 if (list_empty(&virt_dev->cmd_list))
1184 return 0;
1185
1186 command = list_entry(virt_dev->cmd_list.next,
1187 struct xhci_command, cmd_list);
1188 if (xhci->cmd_ring->dequeue != command->command_trb)
1189 return 0;
1190
28ccd296 1191 command->status = GET_COMP_CODE(le32_to_cpu(event->status));
a50c8aa9
SS
1192 list_del(&command->cmd_list);
1193 if (command->completion)
1194 complete(command->completion);
1195 else
1196 xhci_free_command(xhci, command);
1197 return 1;
1198}
1199
7f84eef0
SS
1200static void handle_cmd_completion(struct xhci_hcd *xhci,
1201 struct xhci_event_cmd *event)
1202{
28ccd296 1203 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
7f84eef0
SS
1204 u64 cmd_dma;
1205 dma_addr_t cmd_dequeue_dma;
ac9d8fe7 1206 struct xhci_input_control_ctx *ctrl_ctx;
913a8a34 1207 struct xhci_virt_device *virt_dev;
ac9d8fe7
SS
1208 unsigned int ep_index;
1209 struct xhci_ring *ep_ring;
1210 unsigned int ep_state;
7f84eef0 1211
28ccd296 1212 cmd_dma = le64_to_cpu(event->cmd_trb);
23e3be11 1213 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
7f84eef0
SS
1214 xhci->cmd_ring->dequeue);
1215 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1216 if (cmd_dequeue_dma == 0) {
1217 xhci->error_bitmask |= 1 << 4;
1218 return;
1219 }
1220 /* Does the DMA address match our internal dequeue pointer address? */
1221 if (cmd_dma != (u64) cmd_dequeue_dma) {
1222 xhci->error_bitmask |= 1 << 5;
1223 return;
1224 }
28ccd296
ME
1225 switch (le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])
1226 & TRB_TYPE_BITMASK) {
3ffbba95 1227 case TRB_TYPE(TRB_ENABLE_SLOT):
28ccd296 1228 if (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_SUCCESS)
3ffbba95
SS
1229 xhci->slot_id = slot_id;
1230 else
1231 xhci->slot_id = 0;
1232 complete(&xhci->addr_dev);
1233 break;
1234 case TRB_TYPE(TRB_DISABLE_SLOT):
2cf95c18
SS
1235 if (xhci->devs[slot_id]) {
1236 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1237 /* Delete default control endpoint resources */
1238 xhci_free_device_endpoint_resources(xhci,
1239 xhci->devs[slot_id], true);
3ffbba95 1240 xhci_free_virt_device(xhci, slot_id);
2cf95c18 1241 }
3ffbba95 1242 break;
f94e0186 1243 case TRB_TYPE(TRB_CONFIG_EP):
913a8a34 1244 virt_dev = xhci->devs[slot_id];
a50c8aa9 1245 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
913a8a34 1246 break;
ac9d8fe7
SS
1247 /*
1248 * Configure endpoint commands can come from the USB core
1249 * configuration or alt setting changes, or because the HW
1250 * needed an extra configure endpoint command after a reset
8df75f42
SS
1251 * endpoint command or streams were being configured.
1252 * If the command was for a halted endpoint, the xHCI driver
1253 * is not waiting on the configure endpoint command.
ac9d8fe7
SS
1254 */
1255 ctrl_ctx = xhci_get_input_control_ctx(xhci,
913a8a34 1256 virt_dev->in_ctx);
ac9d8fe7 1257 /* Input ctx add_flags are the endpoint index plus one */
28ccd296 1258 ep_index = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags)) - 1;
06df5729 1259 /* A usb_set_interface() call directly after clearing a halted
e9df17eb
SS
1260 * condition may race on this quirky hardware. Not worth
1261 * worrying about, since this is prototype hardware. Not sure
1262 * if this will work for streams, but streams support was
1263 * untested on this prototype.
06df5729 1264 */
ac9d8fe7 1265 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
06df5729 1266 ep_index != (unsigned int) -1 &&
28ccd296
ME
1267 le32_to_cpu(ctrl_ctx->add_flags) - SLOT_FLAG ==
1268 le32_to_cpu(ctrl_ctx->drop_flags)) {
06df5729
SS
1269 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
1270 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
1271 if (!(ep_state & EP_HALTED))
1272 goto bandwidth_change;
1273 xhci_dbg(xhci, "Completed config ep cmd - "
1274 "last ep index = %d, state = %d\n",
1275 ep_index, ep_state);
e9df17eb 1276 /* Clear internal halted state and restart ring(s) */
63a0d9ab 1277 xhci->devs[slot_id]->eps[ep_index].ep_state &=
ac9d8fe7 1278 ~EP_HALTED;
e9df17eb 1279 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
06df5729 1280 break;
ac9d8fe7 1281 }
06df5729
SS
1282bandwidth_change:
1283 xhci_dbg(xhci, "Completed config ep cmd\n");
1284 xhci->devs[slot_id]->cmd_status =
28ccd296 1285 GET_COMP_CODE(le32_to_cpu(event->status));
06df5729 1286 complete(&xhci->devs[slot_id]->cmd_completion);
f94e0186 1287 break;
2d3f1fac 1288 case TRB_TYPE(TRB_EVAL_CONTEXT):
ac1c1b7f
SS
1289 virt_dev = xhci->devs[slot_id];
1290 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1291 break;
28ccd296 1292 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
2d3f1fac
SS
1293 complete(&xhci->devs[slot_id]->cmd_completion);
1294 break;
3ffbba95 1295 case TRB_TYPE(TRB_ADDR_DEV):
28ccd296 1296 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
3ffbba95
SS
1297 complete(&xhci->addr_dev);
1298 break;
ae636747 1299 case TRB_TYPE(TRB_STOP_RING):
be88fe4f 1300 handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue, event);
ae636747
SS
1301 break;
1302 case TRB_TYPE(TRB_SET_DEQ):
1303 handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
1304 break;
7f84eef0 1305 case TRB_TYPE(TRB_CMD_NOOP):
7f84eef0 1306 break;
a1587d97
SS
1307 case TRB_TYPE(TRB_RESET_EP):
1308 handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
1309 break;
2a8f82c4
SS
1310 case TRB_TYPE(TRB_RESET_DEV):
1311 xhci_dbg(xhci, "Completed reset device command.\n");
1312 slot_id = TRB_TO_SLOT_ID(
28ccd296 1313 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
2a8f82c4
SS
1314 virt_dev = xhci->devs[slot_id];
1315 if (virt_dev)
1316 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1317 else
1318 xhci_warn(xhci, "Reset device command completion "
1319 "for disabled slot %u\n", slot_id);
1320 break;
0238634d
SS
1321 case TRB_TYPE(TRB_NEC_GET_FW):
1322 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1323 xhci->error_bitmask |= 1 << 6;
1324 break;
1325 }
1326 xhci_dbg(xhci, "NEC firmware version %2x.%02x\n",
28ccd296
ME
1327 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1328 NEC_FW_MINOR(le32_to_cpu(event->status)));
0238634d 1329 break;
7f84eef0
SS
1330 default:
1331 /* Skip over unknown commands on the event ring */
1332 xhci->error_bitmask |= 1 << 6;
1333 break;
1334 }
3b72fca0 1335 inc_deq(xhci, xhci->cmd_ring);
7f84eef0
SS
1336}
1337
0238634d
SS
1338static void handle_vendor_event(struct xhci_hcd *xhci,
1339 union xhci_trb *event)
1340{
1341 u32 trb_type;
1342
28ccd296 1343 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
0238634d
SS
1344 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1345 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1346 handle_cmd_completion(xhci, &event->event_cmd);
1347}
1348
f6ff0ac8
SS
1349/* @port_id: the one-based port ID from the hardware (indexed from array of all
1350 * port registers -- USB 3.0 and USB 2.0).
1351 *
1352 * Returns a zero-based port number, which is suitable for indexing into each of
1353 * the split roothubs' port arrays and bus state arrays.
d0cd5d48 1354 * Add one to it in order to call xhci_find_slot_id_by_port.
f6ff0ac8
SS
1355 */
1356static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1357 struct xhci_hcd *xhci, u32 port_id)
1358{
1359 unsigned int i;
1360 unsigned int num_similar_speed_ports = 0;
1361
1362 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1363 * and usb2_ports are 0-based indexes. Count the number of similar
1364 * speed ports, up to 1 port before this port.
1365 */
1366 for (i = 0; i < (port_id - 1); i++) {
1367 u8 port_speed = xhci->port_array[i];
1368
1369 /*
1370 * Skip ports that don't have known speeds, or have duplicate
1371 * Extended Capabilities port speed entries.
1372 */
22e04870 1373 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
f6ff0ac8
SS
1374 continue;
1375
1376 /*
1377 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1378 * 1.1 ports are under the USB 2.0 hub. If the port speed
1379 * matches the device speed, it's a similar speed port.
1380 */
1381 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1382 num_similar_speed_ports++;
1383 }
1384 return num_similar_speed_ports;
1385}
1386
623bef9e
SS
1387static void handle_device_notification(struct xhci_hcd *xhci,
1388 union xhci_trb *event)
1389{
1390 u32 slot_id;
4ee823b8 1391 struct usb_device *udev;
623bef9e
SS
1392
1393 slot_id = TRB_TO_SLOT_ID(event->generic.field[3]);
4ee823b8 1394 if (!xhci->devs[slot_id]) {
623bef9e
SS
1395 xhci_warn(xhci, "Device Notification event for "
1396 "unused slot %u\n", slot_id);
4ee823b8
SS
1397 return;
1398 }
1399
1400 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1401 slot_id);
1402 udev = xhci->devs[slot_id]->udev;
1403 if (udev && udev->parent)
1404 usb_wakeup_notification(udev->parent, udev->portnum);
623bef9e
SS
1405}
1406
0f2a7930
SS
1407static void handle_port_status(struct xhci_hcd *xhci,
1408 union xhci_trb *event)
1409{
f6ff0ac8 1410 struct usb_hcd *hcd;
0f2a7930 1411 u32 port_id;
56192531 1412 u32 temp, temp1;
518e848e 1413 int max_ports;
56192531 1414 int slot_id;
5308a91b 1415 unsigned int faked_port_index;
f6ff0ac8 1416 u8 major_revision;
20b67cf5 1417 struct xhci_bus_state *bus_state;
28ccd296 1418 __le32 __iomem **port_array;
386139d7 1419 bool bogus_port_status = false;
0f2a7930
SS
1420
1421 /* Port status change events always have a successful completion code */
28ccd296 1422 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
0f2a7930
SS
1423 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1424 xhci->error_bitmask |= 1 << 8;
1425 }
28ccd296 1426 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
0f2a7930
SS
1427 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1428
518e848e
SS
1429 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1430 if ((port_id <= 0) || (port_id > max_ports)) {
56192531 1431 xhci_warn(xhci, "Invalid port id %d\n", port_id);
386139d7 1432 bogus_port_status = true;
56192531
AX
1433 goto cleanup;
1434 }
1435
f6ff0ac8
SS
1436 /* Figure out which usb_hcd this port is attached to:
1437 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1438 */
1439 major_revision = xhci->port_array[port_id - 1];
1440 if (major_revision == 0) {
1441 xhci_warn(xhci, "Event for port %u not in "
1442 "Extended Capabilities, ignoring.\n",
1443 port_id);
386139d7 1444 bogus_port_status = true;
f6ff0ac8 1445 goto cleanup;
5308a91b 1446 }
22e04870 1447 if (major_revision == DUPLICATE_ENTRY) {
f6ff0ac8
SS
1448 xhci_warn(xhci, "Event for port %u duplicated in"
1449 "Extended Capabilities, ignoring.\n",
1450 port_id);
386139d7 1451 bogus_port_status = true;
f6ff0ac8
SS
1452 goto cleanup;
1453 }
1454
1455 /*
1456 * Hardware port IDs reported by a Port Status Change Event include USB
1457 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1458 * resume event, but we first need to translate the hardware port ID
1459 * into the index into the ports on the correct split roothub, and the
1460 * correct bus_state structure.
1461 */
1462 /* Find the right roothub. */
1463 hcd = xhci_to_hcd(xhci);
1464 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1465 hcd = xhci->shared_hcd;
1466 bus_state = &xhci->bus_state[hcd_index(hcd)];
1467 if (hcd->speed == HCD_USB3)
1468 port_array = xhci->usb3_ports;
1469 else
1470 port_array = xhci->usb2_ports;
1471 /* Find the faked port hub number */
1472 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1473 port_id);
5308a91b 1474
5308a91b 1475 temp = xhci_readl(xhci, port_array[faked_port_index]);
7111ebc9 1476 if (hcd->state == HC_STATE_SUSPENDED) {
56192531
AX
1477 xhci_dbg(xhci, "resume root hub\n");
1478 usb_hcd_resume_root_hub(hcd);
1479 }
1480
1481 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1482 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1483
1484 temp1 = xhci_readl(xhci, &xhci->op_regs->command);
1485 if (!(temp1 & CMD_RUN)) {
1486 xhci_warn(xhci, "xHC is not running.\n");
1487 goto cleanup;
1488 }
1489
1490 if (DEV_SUPERSPEED(temp)) {
d93814cf 1491 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
4ee823b8
SS
1492 /* Set a flag to say the port signaled remote wakeup,
1493 * so we can tell the difference between the end of
1494 * device and host initiated resume.
1495 */
1496 bus_state->port_remote_wakeup |= 1 << faked_port_index;
d93814cf
SS
1497 xhci_test_and_clear_bit(xhci, port_array,
1498 faked_port_index, PORT_PLC);
c9682dff
AX
1499 xhci_set_link_state(xhci, port_array, faked_port_index,
1500 XDEV_U0);
d93814cf
SS
1501 /* Need to wait until the next link state change
1502 * indicates the device is actually in U0.
1503 */
1504 bogus_port_status = true;
1505 goto cleanup;
56192531
AX
1506 } else {
1507 xhci_dbg(xhci, "resume HS port %d\n", port_id);
f6ff0ac8 1508 bus_state->resume_done[faked_port_index] = jiffies +
56192531 1509 msecs_to_jiffies(20);
f370b996 1510 set_bit(faked_port_index, &bus_state->resuming_ports);
56192531 1511 mod_timer(&hcd->rh_timer,
f6ff0ac8 1512 bus_state->resume_done[faked_port_index]);
56192531
AX
1513 /* Do the rest in GetPortStatus */
1514 }
1515 }
d93814cf
SS
1516
1517 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1518 DEV_SUPERSPEED(temp)) {
1519 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
4ee823b8
SS
1520 /* We've just brought the device into U0 through either the
1521 * Resume state after a device remote wakeup, or through the
1522 * U3Exit state after a host-initiated resume. If it's a device
1523 * initiated remote wake, don't pass up the link state change,
1524 * so the roothub behavior is consistent with external
1525 * USB 3.0 hub behavior.
1526 */
d93814cf
SS
1527 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1528 faked_port_index + 1);
1529 if (slot_id && xhci->devs[slot_id])
1530 xhci_ring_device(xhci, slot_id);
4ee823b8
SS
1531 if (bus_state->port_remote_wakeup && (1 << faked_port_index)) {
1532 bus_state->port_remote_wakeup &=
1533 ~(1 << faked_port_index);
1534 xhci_test_and_clear_bit(xhci, port_array,
1535 faked_port_index, PORT_PLC);
1536 usb_wakeup_notification(hcd->self.root_hub,
1537 faked_port_index + 1);
1538 bogus_port_status = true;
1539 goto cleanup;
1540 }
d93814cf 1541 }
56192531 1542
6fd45621
AX
1543 if (hcd->speed != HCD_USB3)
1544 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1545 PORT_PLC);
1546
56192531 1547cleanup:
0f2a7930 1548 /* Update event ring dequeue pointer before dropping the lock */
3b72fca0 1549 inc_deq(xhci, xhci->event_ring);
0f2a7930 1550
386139d7
SS
1551 /* Don't make the USB core poll the roothub if we got a bad port status
1552 * change event. Besides, at that point we can't tell which roothub
1553 * (USB 2.0 or USB 3.0) to kick.
1554 */
1555 if (bogus_port_status)
1556 return;
1557
0f2a7930
SS
1558 spin_unlock(&xhci->lock);
1559 /* Pass this up to the core */
f6ff0ac8 1560 usb_hcd_poll_rh_status(hcd);
0f2a7930
SS
1561 spin_lock(&xhci->lock);
1562}
1563
d0e96f5a
SS
1564/*
1565 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1566 * at end_trb, which may be in another segment. If the suspect DMA address is a
1567 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1568 * returns 0.
1569 */
6648f29d 1570struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
d0e96f5a
SS
1571 union xhci_trb *start_trb,
1572 union xhci_trb *end_trb,
1573 dma_addr_t suspect_dma)
1574{
1575 dma_addr_t start_dma;
1576 dma_addr_t end_seg_dma;
1577 dma_addr_t end_trb_dma;
1578 struct xhci_segment *cur_seg;
1579
23e3be11 1580 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
d0e96f5a
SS
1581 cur_seg = start_seg;
1582
1583 do {
2fa88daa 1584 if (start_dma == 0)
326b4810 1585 return NULL;
ae636747 1586 /* We may get an event for a Link TRB in the middle of a TD */
23e3be11 1587 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
2fa88daa 1588 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
d0e96f5a 1589 /* If the end TRB isn't in this segment, this is set to 0 */
23e3be11 1590 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
d0e96f5a
SS
1591
1592 if (end_trb_dma > 0) {
1593 /* The end TRB is in this segment, so suspect should be here */
1594 if (start_dma <= end_trb_dma) {
1595 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1596 return cur_seg;
1597 } else {
1598 /* Case for one segment with
1599 * a TD wrapped around to the top
1600 */
1601 if ((suspect_dma >= start_dma &&
1602 suspect_dma <= end_seg_dma) ||
1603 (suspect_dma >= cur_seg->dma &&
1604 suspect_dma <= end_trb_dma))
1605 return cur_seg;
1606 }
326b4810 1607 return NULL;
d0e96f5a
SS
1608 } else {
1609 /* Might still be somewhere in this segment */
1610 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1611 return cur_seg;
1612 }
1613 cur_seg = cur_seg->next;
23e3be11 1614 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
2fa88daa 1615 } while (cur_seg != start_seg);
d0e96f5a 1616
326b4810 1617 return NULL;
d0e96f5a
SS
1618}
1619
bcef3fd5
SS
1620static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1621 unsigned int slot_id, unsigned int ep_index,
e9df17eb 1622 unsigned int stream_id,
bcef3fd5
SS
1623 struct xhci_td *td, union xhci_trb *event_trb)
1624{
1625 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1626 ep->ep_state |= EP_HALTED;
1627 ep->stopped_td = td;
1628 ep->stopped_trb = event_trb;
e9df17eb 1629 ep->stopped_stream = stream_id;
1624ae1c 1630
bcef3fd5
SS
1631 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1632 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
1624ae1c
SS
1633
1634 ep->stopped_td = NULL;
1635 ep->stopped_trb = NULL;
5e5cf6fc 1636 ep->stopped_stream = 0;
1624ae1c 1637
bcef3fd5
SS
1638 xhci_ring_cmd_db(xhci);
1639}
1640
1641/* Check if an error has halted the endpoint ring. The class driver will
1642 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1643 * However, a babble and other errors also halt the endpoint ring, and the class
1644 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1645 * Ring Dequeue Pointer command manually.
1646 */
1647static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1648 struct xhci_ep_ctx *ep_ctx,
1649 unsigned int trb_comp_code)
1650{
1651 /* TRB completion codes that may require a manual halt cleanup */
1652 if (trb_comp_code == COMP_TX_ERR ||
1653 trb_comp_code == COMP_BABBLE ||
1654 trb_comp_code == COMP_SPLIT_ERR)
1655 /* The 0.96 spec says a babbling control endpoint
1656 * is not halted. The 0.96 spec says it is. Some HW
1657 * claims to be 0.95 compliant, but it halts the control
1658 * endpoint anyway. Check if a babble halted the
1659 * endpoint.
1660 */
f5960b69
ME
1661 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1662 cpu_to_le32(EP_STATE_HALTED))
bcef3fd5
SS
1663 return 1;
1664
1665 return 0;
1666}
1667
b45b5069
SS
1668int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1669{
1670 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1671 /* Vendor defined "informational" completion code,
1672 * treat as not-an-error.
1673 */
1674 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1675 trb_comp_code);
1676 xhci_dbg(xhci, "Treating code as success.\n");
1677 return 1;
1678 }
1679 return 0;
1680}
1681
4422da61
AX
1682/*
1683 * Finish the td processing, remove the td from td list;
1684 * Return 1 if the urb can be given back.
1685 */
1686static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1687 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1688 struct xhci_virt_ep *ep, int *status, bool skip)
1689{
1690 struct xhci_virt_device *xdev;
1691 struct xhci_ring *ep_ring;
1692 unsigned int slot_id;
1693 int ep_index;
1694 struct urb *urb = NULL;
1695 struct xhci_ep_ctx *ep_ctx;
1696 int ret = 0;
8e51adcc 1697 struct urb_priv *urb_priv;
4422da61
AX
1698 u32 trb_comp_code;
1699
28ccd296 1700 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
4422da61 1701 xdev = xhci->devs[slot_id];
28ccd296
ME
1702 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1703 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
4422da61 1704 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
28ccd296 1705 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
4422da61
AX
1706
1707 if (skip)
1708 goto td_cleanup;
1709
1710 if (trb_comp_code == COMP_STOP_INVAL ||
1711 trb_comp_code == COMP_STOP) {
1712 /* The Endpoint Stop Command completion will take care of any
1713 * stopped TDs. A stopped TD may be restarted, so don't update
1714 * the ring dequeue pointer or take this TD off any lists yet.
1715 */
1716 ep->stopped_td = td;
1717 ep->stopped_trb = event_trb;
1718 return 0;
1719 } else {
1720 if (trb_comp_code == COMP_STALL) {
1721 /* The transfer is completed from the driver's
1722 * perspective, but we need to issue a set dequeue
1723 * command for this stalled endpoint to move the dequeue
1724 * pointer past the TD. We can't do that here because
1725 * the halt condition must be cleared first. Let the
1726 * USB class driver clear the stall later.
1727 */
1728 ep->stopped_td = td;
1729 ep->stopped_trb = event_trb;
1730 ep->stopped_stream = ep_ring->stream_id;
1731 } else if (xhci_requires_manual_halt_cleanup(xhci,
1732 ep_ctx, trb_comp_code)) {
1733 /* Other types of errors halt the endpoint, but the
1734 * class driver doesn't call usb_reset_endpoint() unless
1735 * the error is -EPIPE. Clear the halted status in the
1736 * xHCI hardware manually.
1737 */
1738 xhci_cleanup_halted_endpoint(xhci,
1739 slot_id, ep_index, ep_ring->stream_id,
1740 td, event_trb);
1741 } else {
1742 /* Update ring dequeue pointer */
1743 while (ep_ring->dequeue != td->last_trb)
3b72fca0
AX
1744 inc_deq(xhci, ep_ring);
1745 inc_deq(xhci, ep_ring);
4422da61
AX
1746 }
1747
1748td_cleanup:
1749 /* Clean up the endpoint's TD list */
1750 urb = td->urb;
8e51adcc 1751 urb_priv = urb->hcpriv;
4422da61
AX
1752
1753 /* Do one last check of the actual transfer length.
1754 * If the host controller said we transferred more data than
1755 * the buffer length, urb->actual_length will be a very big
1756 * number (since it's unsigned). Play it safe and say we didn't
1757 * transfer anything.
1758 */
1759 if (urb->actual_length > urb->transfer_buffer_length) {
1760 xhci_warn(xhci, "URB transfer length is wrong, "
1761 "xHC issue? req. len = %u, "
1762 "act. len = %u\n",
1763 urb->transfer_buffer_length,
1764 urb->actual_length);
1765 urb->actual_length = 0;
1766 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1767 *status = -EREMOTEIO;
1768 else
1769 *status = 0;
1770 }
585df1d9 1771 list_del_init(&td->td_list);
4422da61
AX
1772 /* Was this TD slated to be cancelled but completed anyway? */
1773 if (!list_empty(&td->cancelled_td_list))
585df1d9 1774 list_del_init(&td->cancelled_td_list);
4422da61 1775
8e51adcc
AX
1776 urb_priv->td_cnt++;
1777 /* Giveback the urb when all the tds are completed */
c41136b0 1778 if (urb_priv->td_cnt == urb_priv->length) {
8e51adcc 1779 ret = 1;
c41136b0
AX
1780 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
1781 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
1782 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
1783 == 0) {
1784 if (xhci->quirks & XHCI_AMD_PLL_FIX)
1785 usb_amd_quirk_pll_enable();
1786 }
1787 }
1788 }
4422da61
AX
1789 }
1790
1791 return ret;
1792}
1793
8af56be1
AX
1794/*
1795 * Process control tds, update urb status and actual_length.
1796 */
1797static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1798 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1799 struct xhci_virt_ep *ep, int *status)
1800{
1801 struct xhci_virt_device *xdev;
1802 struct xhci_ring *ep_ring;
1803 unsigned int slot_id;
1804 int ep_index;
1805 struct xhci_ep_ctx *ep_ctx;
1806 u32 trb_comp_code;
1807
28ccd296 1808 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
8af56be1 1809 xdev = xhci->devs[slot_id];
28ccd296
ME
1810 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1811 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
8af56be1 1812 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
28ccd296 1813 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
8af56be1 1814
8af56be1
AX
1815 switch (trb_comp_code) {
1816 case COMP_SUCCESS:
1817 if (event_trb == ep_ring->dequeue) {
1818 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
1819 "without IOC set??\n");
1820 *status = -ESHUTDOWN;
1821 } else if (event_trb != td->last_trb) {
1822 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
1823 "without IOC set??\n");
1824 *status = -ESHUTDOWN;
1825 } else {
8af56be1
AX
1826 *status = 0;
1827 }
1828 break;
1829 case COMP_SHORT_TX:
8af56be1
AX
1830 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1831 *status = -EREMOTEIO;
1832 else
1833 *status = 0;
1834 break;
3abeca99
SS
1835 case COMP_STOP_INVAL:
1836 case COMP_STOP:
1837 return finish_td(xhci, td, event_trb, event, ep, status, false);
8af56be1
AX
1838 default:
1839 if (!xhci_requires_manual_halt_cleanup(xhci,
1840 ep_ctx, trb_comp_code))
1841 break;
1842 xhci_dbg(xhci, "TRB error code %u, "
1843 "halted endpoint index = %u\n",
1844 trb_comp_code, ep_index);
1845 /* else fall through */
1846 case COMP_STALL:
1847 /* Did we transfer part of the data (middle) phase? */
1848 if (event_trb != ep_ring->dequeue &&
1849 event_trb != td->last_trb)
1850 td->urb->actual_length =
1851 td->urb->transfer_buffer_length
28ccd296 1852 - TRB_LEN(le32_to_cpu(event->transfer_len));
8af56be1
AX
1853 else
1854 td->urb->actual_length = 0;
1855
1856 xhci_cleanup_halted_endpoint(xhci,
1857 slot_id, ep_index, 0, td, event_trb);
1858 return finish_td(xhci, td, event_trb, event, ep, status, true);
1859 }
1860 /*
1861 * Did we transfer any data, despite the errors that might have
1862 * happened? I.e. did we get past the setup stage?
1863 */
1864 if (event_trb != ep_ring->dequeue) {
1865 /* The event was for the status stage */
1866 if (event_trb == td->last_trb) {
1867 if (td->urb->actual_length != 0) {
1868 /* Don't overwrite a previously set error code
1869 */
1870 if ((*status == -EINPROGRESS || *status == 0) &&
1871 (td->urb->transfer_flags
1872 & URB_SHORT_NOT_OK))
1873 /* Did we already see a short data
1874 * stage? */
1875 *status = -EREMOTEIO;
1876 } else {
1877 td->urb->actual_length =
1878 td->urb->transfer_buffer_length;
1879 }
1880 } else {
1881 /* Maybe the event was for the data stage? */
3abeca99
SS
1882 td->urb->actual_length =
1883 td->urb->transfer_buffer_length -
1884 TRB_LEN(le32_to_cpu(event->transfer_len));
1885 xhci_dbg(xhci, "Waiting for status "
1886 "stage event\n");
1887 return 0;
8af56be1
AX
1888 }
1889 }
1890
1891 return finish_td(xhci, td, event_trb, event, ep, status, false);
1892}
1893
04e51901
AX
1894/*
1895 * Process isochronous tds, update urb packet status and actual_length.
1896 */
1897static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
1898 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1899 struct xhci_virt_ep *ep, int *status)
1900{
1901 struct xhci_ring *ep_ring;
1902 struct urb_priv *urb_priv;
1903 int idx;
1904 int len = 0;
04e51901
AX
1905 union xhci_trb *cur_trb;
1906 struct xhci_segment *cur_seg;
926008c9 1907 struct usb_iso_packet_descriptor *frame;
04e51901 1908 u32 trb_comp_code;
926008c9 1909 bool skip_td = false;
04e51901 1910
28ccd296
ME
1911 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1912 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
04e51901
AX
1913 urb_priv = td->urb->hcpriv;
1914 idx = urb_priv->td_cnt;
926008c9 1915 frame = &td->urb->iso_frame_desc[idx];
04e51901 1916
926008c9
DT
1917 /* handle completion code */
1918 switch (trb_comp_code) {
1919 case COMP_SUCCESS:
1530bbc6
SS
1920 if (TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
1921 frame->status = 0;
1922 break;
1923 }
1924 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
1925 trb_comp_code = COMP_SHORT_TX;
926008c9
DT
1926 case COMP_SHORT_TX:
1927 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
1928 -EREMOTEIO : 0;
1929 break;
1930 case COMP_BW_OVER:
1931 frame->status = -ECOMM;
1932 skip_td = true;
1933 break;
1934 case COMP_BUFF_OVER:
1935 case COMP_BABBLE:
1936 frame->status = -EOVERFLOW;
1937 skip_td = true;
1938 break;
f6ba6fe2 1939 case COMP_DEV_ERR:
926008c9 1940 case COMP_STALL:
9c745995 1941 case COMP_TX_ERR:
926008c9
DT
1942 frame->status = -EPROTO;
1943 skip_td = true;
1944 break;
1945 case COMP_STOP:
1946 case COMP_STOP_INVAL:
1947 break;
1948 default:
1949 frame->status = -1;
1950 break;
04e51901
AX
1951 }
1952
926008c9
DT
1953 if (trb_comp_code == COMP_SUCCESS || skip_td) {
1954 frame->actual_length = frame->length;
1955 td->urb->actual_length += frame->length;
04e51901
AX
1956 } else {
1957 for (cur_trb = ep_ring->dequeue,
1958 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
1959 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
f5960b69
ME
1960 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
1961 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
28ccd296 1962 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
04e51901 1963 }
28ccd296
ME
1964 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1965 TRB_LEN(le32_to_cpu(event->transfer_len));
04e51901
AX
1966
1967 if (trb_comp_code != COMP_STOP_INVAL) {
926008c9 1968 frame->actual_length = len;
04e51901
AX
1969 td->urb->actual_length += len;
1970 }
1971 }
1972
04e51901
AX
1973 return finish_td(xhci, td, event_trb, event, ep, status, false);
1974}
1975
926008c9
DT
1976static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
1977 struct xhci_transfer_event *event,
1978 struct xhci_virt_ep *ep, int *status)
1979{
1980 struct xhci_ring *ep_ring;
1981 struct urb_priv *urb_priv;
1982 struct usb_iso_packet_descriptor *frame;
1983 int idx;
1984
f6975314 1985 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
926008c9
DT
1986 urb_priv = td->urb->hcpriv;
1987 idx = urb_priv->td_cnt;
1988 frame = &td->urb->iso_frame_desc[idx];
1989
b3df3f9c 1990 /* The transfer is partly done. */
926008c9
DT
1991 frame->status = -EXDEV;
1992
1993 /* calc actual length */
1994 frame->actual_length = 0;
1995
1996 /* Update ring dequeue pointer */
1997 while (ep_ring->dequeue != td->last_trb)
3b72fca0
AX
1998 inc_deq(xhci, ep_ring);
1999 inc_deq(xhci, ep_ring);
926008c9
DT
2000
2001 return finish_td(xhci, td, NULL, event, ep, status, true);
2002}
2003
22405ed2
AX
2004/*
2005 * Process bulk and interrupt tds, update urb status and actual_length.
2006 */
2007static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2008 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2009 struct xhci_virt_ep *ep, int *status)
2010{
2011 struct xhci_ring *ep_ring;
2012 union xhci_trb *cur_trb;
2013 struct xhci_segment *cur_seg;
2014 u32 trb_comp_code;
2015
28ccd296
ME
2016 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2017 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
22405ed2
AX
2018
2019 switch (trb_comp_code) {
2020 case COMP_SUCCESS:
2021 /* Double check that the HW transferred everything. */
1530bbc6
SS
2022 if (event_trb != td->last_trb ||
2023 TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
22405ed2
AX
2024 xhci_warn(xhci, "WARN Successful completion "
2025 "on short TX\n");
2026 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2027 *status = -EREMOTEIO;
2028 else
2029 *status = 0;
1530bbc6
SS
2030 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2031 trb_comp_code = COMP_SHORT_TX;
22405ed2 2032 } else {
22405ed2
AX
2033 *status = 0;
2034 }
2035 break;
2036 case COMP_SHORT_TX:
2037 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2038 *status = -EREMOTEIO;
2039 else
2040 *status = 0;
2041 break;
2042 default:
2043 /* Others already handled above */
2044 break;
2045 }
f444ff27
SS
2046 if (trb_comp_code == COMP_SHORT_TX)
2047 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2048 "%d bytes untransferred\n",
2049 td->urb->ep->desc.bEndpointAddress,
2050 td->urb->transfer_buffer_length,
2051 TRB_LEN(le32_to_cpu(event->transfer_len)));
22405ed2
AX
2052 /* Fast path - was this the last TRB in the TD for this URB? */
2053 if (event_trb == td->last_trb) {
28ccd296 2054 if (TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
22405ed2
AX
2055 td->urb->actual_length =
2056 td->urb->transfer_buffer_length -
28ccd296 2057 TRB_LEN(le32_to_cpu(event->transfer_len));
22405ed2
AX
2058 if (td->urb->transfer_buffer_length <
2059 td->urb->actual_length) {
2060 xhci_warn(xhci, "HC gave bad length "
2061 "of %d bytes left\n",
28ccd296 2062 TRB_LEN(le32_to_cpu(event->transfer_len)));
22405ed2
AX
2063 td->urb->actual_length = 0;
2064 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2065 *status = -EREMOTEIO;
2066 else
2067 *status = 0;
2068 }
2069 /* Don't overwrite a previously set error code */
2070 if (*status == -EINPROGRESS) {
2071 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2072 *status = -EREMOTEIO;
2073 else
2074 *status = 0;
2075 }
2076 } else {
2077 td->urb->actual_length =
2078 td->urb->transfer_buffer_length;
2079 /* Ignore a short packet completion if the
2080 * untransferred length was zero.
2081 */
2082 if (*status == -EREMOTEIO)
2083 *status = 0;
2084 }
2085 } else {
2086 /* Slow path - walk the list, starting from the dequeue
2087 * pointer, to get the actual length transferred.
2088 */
2089 td->urb->actual_length = 0;
2090 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2091 cur_trb != event_trb;
2092 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
f5960b69
ME
2093 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2094 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
22405ed2 2095 td->urb->actual_length +=
28ccd296 2096 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
22405ed2
AX
2097 }
2098 /* If the ring didn't stop on a Link or No-op TRB, add
2099 * in the actual bytes transferred from the Normal TRB
2100 */
2101 if (trb_comp_code != COMP_STOP_INVAL)
2102 td->urb->actual_length +=
28ccd296
ME
2103 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
2104 TRB_LEN(le32_to_cpu(event->transfer_len));
22405ed2
AX
2105 }
2106
2107 return finish_td(xhci, td, event_trb, event, ep, status, false);
2108}
2109
d0e96f5a
SS
2110/*
2111 * If this function returns an error condition, it means it got a Transfer
2112 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2113 * At this point, the host controller is probably hosed and should be reset.
2114 */
2115static int handle_tx_event(struct xhci_hcd *xhci,
2116 struct xhci_transfer_event *event)
2117{
2118 struct xhci_virt_device *xdev;
63a0d9ab 2119 struct xhci_virt_ep *ep;
d0e96f5a 2120 struct xhci_ring *ep_ring;
82d1009f 2121 unsigned int slot_id;
d0e96f5a 2122 int ep_index;
326b4810 2123 struct xhci_td *td = NULL;
d0e96f5a
SS
2124 dma_addr_t event_dma;
2125 struct xhci_segment *event_seg;
2126 union xhci_trb *event_trb;
326b4810 2127 struct urb *urb = NULL;
d0e96f5a 2128 int status = -EINPROGRESS;
8e51adcc 2129 struct urb_priv *urb_priv;
d115b048 2130 struct xhci_ep_ctx *ep_ctx;
c2d7b49f 2131 struct list_head *tmp;
66d1eebc 2132 u32 trb_comp_code;
4422da61 2133 int ret = 0;
c2d7b49f 2134 int td_num = 0;
d0e96f5a 2135
28ccd296 2136 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
82d1009f 2137 xdev = xhci->devs[slot_id];
d0e96f5a
SS
2138 if (!xdev) {
2139 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
9258c0b2 2140 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
e910b440
SS
2141 (unsigned long long) xhci_trb_virt_to_dma(
2142 xhci->event_ring->deq_seg,
9258c0b2
SS
2143 xhci->event_ring->dequeue),
2144 lower_32_bits(le64_to_cpu(event->buffer)),
2145 upper_32_bits(le64_to_cpu(event->buffer)),
2146 le32_to_cpu(event->transfer_len),
2147 le32_to_cpu(event->flags));
2148 xhci_dbg(xhci, "Event ring:\n");
2149 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
d0e96f5a
SS
2150 return -ENODEV;
2151 }
2152
2153 /* Endpoint ID is 1 based, our index is zero based */
28ccd296 2154 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
63a0d9ab 2155 ep = &xdev->eps[ep_index];
28ccd296 2156 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
d115b048 2157 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
986a92d4 2158 if (!ep_ring ||
28ccd296
ME
2159 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2160 EP_STATE_DISABLED) {
e9df17eb
SS
2161 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2162 "or incorrect stream ring\n");
9258c0b2 2163 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
e910b440
SS
2164 (unsigned long long) xhci_trb_virt_to_dma(
2165 xhci->event_ring->deq_seg,
9258c0b2
SS
2166 xhci->event_ring->dequeue),
2167 lower_32_bits(le64_to_cpu(event->buffer)),
2168 upper_32_bits(le64_to_cpu(event->buffer)),
2169 le32_to_cpu(event->transfer_len),
2170 le32_to_cpu(event->flags));
2171 xhci_dbg(xhci, "Event ring:\n");
2172 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
d0e96f5a
SS
2173 return -ENODEV;
2174 }
2175
c2d7b49f
AX
2176 /* Count current td numbers if ep->skip is set */
2177 if (ep->skip) {
2178 list_for_each(tmp, &ep_ring->td_list)
2179 td_num++;
2180 }
2181
28ccd296
ME
2182 event_dma = le64_to_cpu(event->buffer);
2183 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
986a92d4 2184 /* Look for common error cases */
66d1eebc 2185 switch (trb_comp_code) {
b10de142
SS
2186 /* Skip codes that require special handling depending on
2187 * transfer type
2188 */
2189 case COMP_SUCCESS:
1530bbc6
SS
2190 if (TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
2191 break;
2192 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2193 trb_comp_code = COMP_SHORT_TX;
2194 else
8202ce2e
SS
2195 xhci_warn_ratelimited(xhci,
2196 "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
b10de142
SS
2197 case COMP_SHORT_TX:
2198 break;
ae636747
SS
2199 case COMP_STOP:
2200 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2201 break;
2202 case COMP_STOP_INVAL:
2203 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2204 break;
b10de142 2205 case COMP_STALL:
2a9227a5 2206 xhci_dbg(xhci, "Stalled endpoint\n");
63a0d9ab 2207 ep->ep_state |= EP_HALTED;
b10de142
SS
2208 status = -EPIPE;
2209 break;
2210 case COMP_TRB_ERR:
2211 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2212 status = -EILSEQ;
2213 break;
ec74e403 2214 case COMP_SPLIT_ERR:
b10de142 2215 case COMP_TX_ERR:
2a9227a5 2216 xhci_dbg(xhci, "Transfer error on endpoint\n");
b10de142
SS
2217 status = -EPROTO;
2218 break;
4a73143c 2219 case COMP_BABBLE:
2a9227a5 2220 xhci_dbg(xhci, "Babble error on endpoint\n");
4a73143c
SS
2221 status = -EOVERFLOW;
2222 break;
b10de142
SS
2223 case COMP_DB_ERR:
2224 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2225 status = -ENOSR;
2226 break;
986a92d4
AX
2227 case COMP_BW_OVER:
2228 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2229 break;
2230 case COMP_BUFF_OVER:
2231 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2232 break;
2233 case COMP_UNDERRUN:
2234 /*
2235 * When the Isoch ring is empty, the xHC will generate
2236 * a Ring Overrun Event for IN Isoch endpoint or Ring
2237 * Underrun Event for OUT Isoch endpoint.
2238 */
2239 xhci_dbg(xhci, "underrun event on endpoint\n");
2240 if (!list_empty(&ep_ring->td_list))
2241 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2242 "still with TDs queued?\n",
28ccd296
ME
2243 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2244 ep_index);
986a92d4
AX
2245 goto cleanup;
2246 case COMP_OVERRUN:
2247 xhci_dbg(xhci, "overrun event on endpoint\n");
2248 if (!list_empty(&ep_ring->td_list))
2249 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2250 "still with TDs queued?\n",
28ccd296
ME
2251 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2252 ep_index);
986a92d4 2253 goto cleanup;
f6ba6fe2
AH
2254 case COMP_DEV_ERR:
2255 xhci_warn(xhci, "WARN: detect an incompatible device");
2256 status = -EPROTO;
2257 break;
d18240db
AX
2258 case COMP_MISSED_INT:
2259 /*
2260 * When encounter missed service error, one or more isoc tds
2261 * may be missed by xHC.
2262 * Set skip flag of the ep_ring; Complete the missed tds as
2263 * short transfer when process the ep_ring next time.
2264 */
2265 ep->skip = true;
2266 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2267 goto cleanup;
b10de142 2268 default:
b45b5069 2269 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
5ad6a529
SS
2270 status = 0;
2271 break;
2272 }
986a92d4
AX
2273 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2274 "busted\n");
2275 goto cleanup;
2276 }
2277
d18240db
AX
2278 do {
2279 /* This TRB should be in the TD at the head of this ring's
2280 * TD list.
2281 */
2282 if (list_empty(&ep_ring->td_list)) {
2283 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d "
2284 "with no TDs queued?\n",
28ccd296
ME
2285 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2286 ep_index);
d18240db 2287 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
f5960b69
ME
2288 (le32_to_cpu(event->flags) &
2289 TRB_TYPE_BITMASK)>>10);
d18240db
AX
2290 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2291 if (ep->skip) {
2292 ep->skip = false;
2293 xhci_dbg(xhci, "td_list is empty while skip "
2294 "flag set. Clear skip flag.\n");
2295 }
2296 ret = 0;
2297 goto cleanup;
2298 }
986a92d4 2299
c2d7b49f
AX
2300 /* We've skipped all the TDs on the ep ring when ep->skip set */
2301 if (ep->skip && td_num == 0) {
2302 ep->skip = false;
2303 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2304 "Clear skip flag.\n");
2305 ret = 0;
2306 goto cleanup;
2307 }
2308
d18240db 2309 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
c2d7b49f
AX
2310 if (ep->skip)
2311 td_num--;
926008c9 2312
d18240db
AX
2313 /* Is this a TRB in the currently executing TD? */
2314 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2315 td->last_trb, event_dma);
e1cf486d
AH
2316
2317 /*
2318 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2319 * is not in the current TD pointed by ep_ring->dequeue because
2320 * that the hardware dequeue pointer still at the previous TRB
2321 * of the current TD. The previous TRB maybe a Link TD or the
2322 * last TRB of the previous TD. The command completion handle
2323 * will take care the rest.
2324 */
2325 if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2326 ret = 0;
2327 goto cleanup;
2328 }
2329
926008c9
DT
2330 if (!event_seg) {
2331 if (!ep->skip ||
2332 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
ad808333
SS
2333 /* Some host controllers give a spurious
2334 * successful event after a short transfer.
2335 * Ignore it.
2336 */
2337 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2338 ep_ring->last_td_was_short) {
2339 ep_ring->last_td_was_short = false;
2340 ret = 0;
2341 goto cleanup;
2342 }
926008c9
DT
2343 /* HC is busted, give up! */
2344 xhci_err(xhci,
2345 "ERROR Transfer event TRB DMA ptr not "
2346 "part of current TD\n");
2347 return -ESHUTDOWN;
2348 }
2349
2350 ret = skip_isoc_td(xhci, td, event, ep, &status);
2351 goto cleanup;
2352 }
ad808333
SS
2353 if (trb_comp_code == COMP_SHORT_TX)
2354 ep_ring->last_td_was_short = true;
2355 else
2356 ep_ring->last_td_was_short = false;
926008c9
DT
2357
2358 if (ep->skip) {
d18240db
AX
2359 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2360 ep->skip = false;
2361 }
678539cf 2362
926008c9
DT
2363 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2364 sizeof(*event_trb)];
2365 /*
2366 * No-op TRB should not trigger interrupts.
2367 * If event_trb is a no-op TRB, it means the
2368 * corresponding TD has been cancelled. Just ignore
2369 * the TD.
2370 */
f5960b69 2371 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
926008c9
DT
2372 xhci_dbg(xhci,
2373 "event_trb is a no-op TRB. Skip it\n");
2374 goto cleanup;
d18240db 2375 }
4422da61 2376
d18240db
AX
2377 /* Now update the urb's actual_length and give back to
2378 * the core
82d1009f 2379 */
d18240db
AX
2380 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2381 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2382 &status);
04e51901
AX
2383 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2384 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2385 &status);
d18240db
AX
2386 else
2387 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2388 ep, &status);
2389
2390cleanup:
2391 /*
2392 * Do not update event ring dequeue pointer if ep->skip is set.
2393 * Will roll back to continue process missed tds.
2394 */
2395 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
3b72fca0 2396 inc_deq(xhci, xhci->event_ring);
d18240db
AX
2397 }
2398
2399 if (ret) {
2400 urb = td->urb;
8e51adcc 2401 urb_priv = urb->hcpriv;
d18240db
AX
2402 /* Leave the TD around for the reset endpoint function
2403 * to use(but only if it's not a control endpoint,
2404 * since we already queued the Set TR dequeue pointer
2405 * command for stalled control endpoints).
2406 */
2407 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2408 (trb_comp_code != COMP_STALL &&
2409 trb_comp_code != COMP_BABBLE))
8e51adcc 2410 xhci_urb_free_priv(xhci, urb_priv);
d18240db 2411
214f76f7 2412 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
f444ff27
SS
2413 if ((urb->actual_length != urb->transfer_buffer_length &&
2414 (urb->transfer_flags &
2415 URB_SHORT_NOT_OK)) ||
fd984d24
SS
2416 (status != 0 &&
2417 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
f444ff27 2418 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
1949f9e2 2419 "expected = %d, status = %d\n",
f444ff27
SS
2420 urb, urb->actual_length,
2421 urb->transfer_buffer_length,
2422 status);
d18240db 2423 spin_unlock(&xhci->lock);
b3df3f9c
SS
2424 /* EHCI, UHCI, and OHCI always unconditionally set the
2425 * urb->status of an isochronous endpoint to 0.
2426 */
2427 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2428 status = 0;
214f76f7 2429 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
d18240db
AX
2430 spin_lock(&xhci->lock);
2431 }
2432
2433 /*
2434 * If ep->skip is set, it means there are missed tds on the
2435 * endpoint ring need to take care of.
2436 * Process them as short transfer until reach the td pointed by
2437 * the event.
2438 */
2439 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2440
d0e96f5a
SS
2441 return 0;
2442}
2443
0f2a7930
SS
2444/*
2445 * This function handles all OS-owned events on the event ring. It may drop
2446 * xhci->lock between event processing (e.g. to pass up port status changes).
9dee9a21
ME
2447 * Returns >0 for "possibly more events to process" (caller should call again),
2448 * otherwise 0 if done. In future, <0 returns should indicate error code.
0f2a7930 2449 */
9dee9a21 2450static int xhci_handle_event(struct xhci_hcd *xhci)
7f84eef0
SS
2451{
2452 union xhci_trb *event;
0f2a7930 2453 int update_ptrs = 1;
d0e96f5a 2454 int ret;
7f84eef0
SS
2455
2456 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2457 xhci->error_bitmask |= 1 << 1;
9dee9a21 2458 return 0;
7f84eef0
SS
2459 }
2460
2461 event = xhci->event_ring->dequeue;
2462 /* Does the HC or OS own the TRB? */
28ccd296
ME
2463 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2464 xhci->event_ring->cycle_state) {
7f84eef0 2465 xhci->error_bitmask |= 1 << 2;
9dee9a21 2466 return 0;
7f84eef0
SS
2467 }
2468
92a3da41
ME
2469 /*
2470 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2471 * speculative reads of the event's flags/data below.
2472 */
2473 rmb();
0f2a7930 2474 /* FIXME: Handle more event types. */
28ccd296 2475 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
7f84eef0
SS
2476 case TRB_TYPE(TRB_COMPLETION):
2477 handle_cmd_completion(xhci, &event->event_cmd);
2478 break;
0f2a7930
SS
2479 case TRB_TYPE(TRB_PORT_STATUS):
2480 handle_port_status(xhci, event);
2481 update_ptrs = 0;
2482 break;
d0e96f5a
SS
2483 case TRB_TYPE(TRB_TRANSFER):
2484 ret = handle_tx_event(xhci, &event->trans_event);
2485 if (ret < 0)
2486 xhci->error_bitmask |= 1 << 9;
2487 else
2488 update_ptrs = 0;
2489 break;
623bef9e
SS
2490 case TRB_TYPE(TRB_DEV_NOTE):
2491 handle_device_notification(xhci, event);
2492 break;
7f84eef0 2493 default:
28ccd296
ME
2494 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2495 TRB_TYPE(48))
0238634d
SS
2496 handle_vendor_event(xhci, event);
2497 else
2498 xhci->error_bitmask |= 1 << 3;
7f84eef0 2499 }
6f5165cf
SS
2500 /* Any of the above functions may drop and re-acquire the lock, so check
2501 * to make sure a watchdog timer didn't mark the host as non-responsive.
2502 */
2503 if (xhci->xhc_state & XHCI_STATE_DYING) {
2504 xhci_dbg(xhci, "xHCI host dying, returning from "
2505 "event handler.\n");
9dee9a21 2506 return 0;
6f5165cf 2507 }
7f84eef0 2508
c06d68b8
SS
2509 if (update_ptrs)
2510 /* Update SW event ring dequeue pointer */
3b72fca0 2511 inc_deq(xhci, xhci->event_ring);
c06d68b8 2512
9dee9a21
ME
2513 /* Are there more items on the event ring? Caller will call us again to
2514 * check.
2515 */
2516 return 1;
7f84eef0 2517}
9032cd52
SS
2518
2519/*
2520 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2521 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2522 * indicators of an event TRB error, but we check the status *first* to be safe.
2523 */
2524irqreturn_t xhci_irq(struct usb_hcd *hcd)
2525{
2526 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
c21599a3 2527 u32 status;
9032cd52 2528 union xhci_trb *trb;
bda53145 2529 u64 temp_64;
c06d68b8
SS
2530 union xhci_trb *event_ring_deq;
2531 dma_addr_t deq;
9032cd52
SS
2532
2533 spin_lock(&xhci->lock);
2534 trb = xhci->event_ring->dequeue;
2535 /* Check if the xHC generated the interrupt, or the irq is shared */
27e0dd4d 2536 status = xhci_readl(xhci, &xhci->op_regs->status);
c21599a3 2537 if (status == 0xffffffff)
9032cd52
SS
2538 goto hw_died;
2539
c21599a3 2540 if (!(status & STS_EINT)) {
9032cd52 2541 spin_unlock(&xhci->lock);
9032cd52
SS
2542 return IRQ_NONE;
2543 }
27e0dd4d 2544 if (status & STS_FATAL) {
9032cd52
SS
2545 xhci_warn(xhci, "WARNING: Host System Error\n");
2546 xhci_halt(xhci);
2547hw_died:
9032cd52
SS
2548 spin_unlock(&xhci->lock);
2549 return -ESHUTDOWN;
2550 }
2551
bda53145
SS
2552 /*
2553 * Clear the op reg interrupt status first,
2554 * so we can receive interrupts from other MSI-X interrupters.
2555 * Write 1 to clear the interrupt status.
2556 */
27e0dd4d
SS
2557 status |= STS_EINT;
2558 xhci_writel(xhci, status, &xhci->op_regs->status);
bda53145
SS
2559 /* FIXME when MSI-X is supported and there are multiple vectors */
2560 /* Clear the MSI-X event interrupt status */
2561
cd70469d 2562 if (hcd->irq) {
c21599a3
SS
2563 u32 irq_pending;
2564 /* Acknowledge the PCI interrupt */
2565 irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
4e833c0b 2566 irq_pending |= IMAN_IP;
c21599a3
SS
2567 xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
2568 }
bda53145 2569
c06d68b8 2570 if (xhci->xhc_state & XHCI_STATE_DYING) {
bda53145
SS
2571 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2572 "Shouldn't IRQs be disabled?\n");
c06d68b8
SS
2573 /* Clear the event handler busy flag (RW1C);
2574 * the event ring should be empty.
bda53145 2575 */
c06d68b8
SS
2576 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2577 xhci_write_64(xhci, temp_64 | ERST_EHB,
2578 &xhci->ir_set->erst_dequeue);
2579 spin_unlock(&xhci->lock);
2580
2581 return IRQ_HANDLED;
2582 }
2583
2584 event_ring_deq = xhci->event_ring->dequeue;
2585 /* FIXME this should be a delayed service routine
2586 * that clears the EHB.
2587 */
9dee9a21 2588 while (xhci_handle_event(xhci) > 0) {}
bda53145 2589
bda53145 2590 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
c06d68b8
SS
2591 /* If necessary, update the HW's version of the event ring deq ptr. */
2592 if (event_ring_deq != xhci->event_ring->dequeue) {
2593 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2594 xhci->event_ring->dequeue);
2595 if (deq == 0)
2596 xhci_warn(xhci, "WARN something wrong with SW event "
2597 "ring dequeue ptr.\n");
2598 /* Update HC event ring dequeue pointer */
2599 temp_64 &= ERST_PTR_MASK;
2600 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2601 }
2602
2603 /* Clear the event handler busy flag (RW1C); event ring is empty. */
2604 temp_64 |= ERST_EHB;
2605 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2606
9032cd52
SS
2607 spin_unlock(&xhci->lock);
2608
2609 return IRQ_HANDLED;
2610}
2611
2612irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd)
2613{
968b822c 2614 return xhci_irq(hcd);
9032cd52 2615}
7f84eef0 2616
d0e96f5a
SS
2617/**** Endpoint Ring Operations ****/
2618
7f84eef0
SS
2619/*
2620 * Generic function for queueing a TRB on a ring.
2621 * The caller must have checked to make sure there's room on the ring.
6cc30d85
SS
2622 *
2623 * @more_trbs_coming: Will you enqueue more TRBs before calling
2624 * prepare_transfer()?
7f84eef0
SS
2625 */
2626static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
3b72fca0 2627 bool more_trbs_coming,
7f84eef0
SS
2628 u32 field1, u32 field2, u32 field3, u32 field4)
2629{
2630 struct xhci_generic_trb *trb;
2631
2632 trb = &ring->enqueue->generic;
28ccd296
ME
2633 trb->field[0] = cpu_to_le32(field1);
2634 trb->field[1] = cpu_to_le32(field2);
2635 trb->field[2] = cpu_to_le32(field3);
2636 trb->field[3] = cpu_to_le32(field4);
3b72fca0 2637 inc_enq(xhci, ring, more_trbs_coming);
7f84eef0
SS
2638}
2639
d0e96f5a
SS
2640/*
2641 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2642 * FIXME allocate segments if the ring is full.
2643 */
2644static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
3b72fca0 2645 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
d0e96f5a 2646{
8dfec614
AX
2647 unsigned int num_trbs_needed;
2648
d0e96f5a 2649 /* Make sure the endpoint has been added to xHC schedule */
d0e96f5a
SS
2650 switch (ep_state) {
2651 case EP_STATE_DISABLED:
2652 /*
2653 * USB core changed config/interfaces without notifying us,
2654 * or hardware is reporting the wrong state.
2655 */
2656 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2657 return -ENOENT;
d0e96f5a 2658 case EP_STATE_ERROR:
c92bcfa7 2659 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
d0e96f5a
SS
2660 /* FIXME event handling code for error needs to clear it */
2661 /* XXX not sure if this should be -ENOENT or not */
2662 return -EINVAL;
c92bcfa7
SS
2663 case EP_STATE_HALTED:
2664 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
d0e96f5a
SS
2665 case EP_STATE_STOPPED:
2666 case EP_STATE_RUNNING:
2667 break;
2668 default:
2669 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2670 /*
2671 * FIXME issue Configure Endpoint command to try to get the HC
2672 * back into a known state.
2673 */
2674 return -EINVAL;
2675 }
8dfec614
AX
2676
2677 while (1) {
2678 if (room_on_ring(xhci, ep_ring, num_trbs))
2679 break;
2680
2681 if (ep_ring == xhci->cmd_ring) {
2682 xhci_err(xhci, "Do not support expand command ring\n");
2683 return -ENOMEM;
2684 }
2685
8dfec614
AX
2686 xhci_dbg(xhci, "ERROR no room on ep ring, "
2687 "try ring expansion\n");
2688 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2689 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2690 mem_flags)) {
2691 xhci_err(xhci, "Ring expansion failed\n");
2692 return -ENOMEM;
2693 }
2694 };
6c12db90
JY
2695
2696 if (enqueue_is_link_trb(ep_ring)) {
2697 struct xhci_ring *ring = ep_ring;
2698 union xhci_trb *next;
6c12db90 2699
6c12db90
JY
2700 next = ring->enqueue;
2701
2702 while (last_trb(xhci, ring, ring->enq_seg, next)) {
7e393a83
AX
2703 /* If we're not dealing with 0.95 hardware or isoc rings
2704 * on AMD 0.96 host, clear the chain bit.
6c12db90 2705 */
3b72fca0
AX
2706 if (!xhci_link_trb_quirk(xhci) &&
2707 !(ring->type == TYPE_ISOC &&
2708 (xhci->quirks & XHCI_AMD_0x96_HOST)))
28ccd296 2709 next->link.control &= cpu_to_le32(~TRB_CHAIN);
6c12db90 2710 else
28ccd296 2711 next->link.control |= cpu_to_le32(TRB_CHAIN);
6c12db90
JY
2712
2713 wmb();
f5960b69 2714 next->link.control ^= cpu_to_le32(TRB_CYCLE);
6c12db90
JY
2715
2716 /* Toggle the cycle bit after the last ring segment. */
2717 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
2718 ring->cycle_state = (ring->cycle_state ? 0 : 1);
6c12db90
JY
2719 }
2720 ring->enq_seg = ring->enq_seg->next;
2721 ring->enqueue = ring->enq_seg->trbs;
2722 next = ring->enqueue;
2723 }
2724 }
2725
d0e96f5a
SS
2726 return 0;
2727}
2728
23e3be11 2729static int prepare_transfer(struct xhci_hcd *xhci,
d0e96f5a
SS
2730 struct xhci_virt_device *xdev,
2731 unsigned int ep_index,
e9df17eb 2732 unsigned int stream_id,
d0e96f5a
SS
2733 unsigned int num_trbs,
2734 struct urb *urb,
8e51adcc 2735 unsigned int td_index,
d0e96f5a
SS
2736 gfp_t mem_flags)
2737{
2738 int ret;
8e51adcc
AX
2739 struct urb_priv *urb_priv;
2740 struct xhci_td *td;
e9df17eb 2741 struct xhci_ring *ep_ring;
d115b048 2742 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
e9df17eb
SS
2743
2744 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2745 if (!ep_ring) {
2746 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2747 stream_id);
2748 return -EINVAL;
2749 }
2750
2751 ret = prepare_ring(xhci, ep_ring,
28ccd296 2752 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
3b72fca0 2753 num_trbs, mem_flags);
d0e96f5a
SS
2754 if (ret)
2755 return ret;
d0e96f5a 2756
8e51adcc
AX
2757 urb_priv = urb->hcpriv;
2758 td = urb_priv->td[td_index];
2759
2760 INIT_LIST_HEAD(&td->td_list);
2761 INIT_LIST_HEAD(&td->cancelled_td_list);
2762
2763 if (td_index == 0) {
214f76f7 2764 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
d13565c1 2765 if (unlikely(ret))
8e51adcc 2766 return ret;
d0e96f5a
SS
2767 }
2768
8e51adcc 2769 td->urb = urb;
d0e96f5a 2770 /* Add this TD to the tail of the endpoint ring's TD list */
8e51adcc
AX
2771 list_add_tail(&td->td_list, &ep_ring->td_list);
2772 td->start_seg = ep_ring->enq_seg;
2773 td->first_trb = ep_ring->enqueue;
2774
2775 urb_priv->td[td_index] = td;
d0e96f5a
SS
2776
2777 return 0;
2778}
2779
23e3be11 2780static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
8a96c052
SS
2781{
2782 int num_sgs, num_trbs, running_total, temp, i;
2783 struct scatterlist *sg;
2784
2785 sg = NULL;
bc677d5b 2786 num_sgs = urb->num_mapped_sgs;
8a96c052
SS
2787 temp = urb->transfer_buffer_length;
2788
8a96c052 2789 num_trbs = 0;
910f8d0c 2790 for_each_sg(urb->sg, sg, num_sgs, i) {
8a96c052
SS
2791 unsigned int len = sg_dma_len(sg);
2792
2793 /* Scatter gather list entries may cross 64KB boundaries */
2794 running_total = TRB_MAX_BUFF_SIZE -
a2490187 2795 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
5807795b 2796 running_total &= TRB_MAX_BUFF_SIZE - 1;
8a96c052
SS
2797 if (running_total != 0)
2798 num_trbs++;
2799
2800 /* How many more 64KB chunks to transfer, how many more TRBs? */
bcd2fde0 2801 while (running_total < sg_dma_len(sg) && running_total < temp) {
8a96c052
SS
2802 num_trbs++;
2803 running_total += TRB_MAX_BUFF_SIZE;
2804 }
8a96c052
SS
2805 len = min_t(int, len, temp);
2806 temp -= len;
2807 if (temp == 0)
2808 break;
2809 }
8a96c052
SS
2810 return num_trbs;
2811}
2812
23e3be11 2813static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
8a96c052
SS
2814{
2815 if (num_trbs != 0)
a2490187 2816 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
8a96c052
SS
2817 "TRBs, %d left\n", __func__,
2818 urb->ep->desc.bEndpointAddress, num_trbs);
2819 if (running_total != urb->transfer_buffer_length)
a2490187 2820 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
8a96c052
SS
2821 "queued %#x (%d), asked for %#x (%d)\n",
2822 __func__,
2823 urb->ep->desc.bEndpointAddress,
2824 running_total, running_total,
2825 urb->transfer_buffer_length,
2826 urb->transfer_buffer_length);
2827}
2828
23e3be11 2829static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
e9df17eb 2830 unsigned int ep_index, unsigned int stream_id, int start_cycle,
e1eab2e0 2831 struct xhci_generic_trb *start_trb)
8a96c052 2832{
8a96c052
SS
2833 /*
2834 * Pass all the TRBs to the hardware at once and make sure this write
2835 * isn't reordered.
2836 */
2837 wmb();
50f7b52a 2838 if (start_cycle)
28ccd296 2839 start_trb->field[3] |= cpu_to_le32(start_cycle);
50f7b52a 2840 else
28ccd296 2841 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
be88fe4f 2842 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
8a96c052
SS
2843}
2844
624defa1
SS
2845/*
2846 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
2847 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
2848 * (comprised of sg list entries) can take several service intervals to
2849 * transmit.
2850 */
2851int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
2852 struct urb *urb, int slot_id, unsigned int ep_index)
2853{
2854 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
2855 xhci->devs[slot_id]->out_ctx, ep_index);
2856 int xhci_interval;
2857 int ep_interval;
2858
28ccd296 2859 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
624defa1
SS
2860 ep_interval = urb->interval;
2861 /* Convert to microframes */
2862 if (urb->dev->speed == USB_SPEED_LOW ||
2863 urb->dev->speed == USB_SPEED_FULL)
2864 ep_interval *= 8;
2865 /* FIXME change this to a warning and a suggestion to use the new API
2866 * to set the polling interval (once the API is added).
2867 */
2868 if (xhci_interval != ep_interval) {
7961acd7 2869 if (printk_ratelimit())
624defa1
SS
2870 dev_dbg(&urb->dev->dev, "Driver uses different interval"
2871 " (%d microframe%s) than xHCI "
2872 "(%d microframe%s)\n",
2873 ep_interval,
2874 ep_interval == 1 ? "" : "s",
2875 xhci_interval,
2876 xhci_interval == 1 ? "" : "s");
2877 urb->interval = xhci_interval;
2878 /* Convert back to frames for LS/FS devices */
2879 if (urb->dev->speed == USB_SPEED_LOW ||
2880 urb->dev->speed == USB_SPEED_FULL)
2881 urb->interval /= 8;
2882 }
3fc8206d 2883 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
624defa1
SS
2884}
2885
04dd950d
SS
2886/*
2887 * The TD size is the number of bytes remaining in the TD (including this TRB),
2888 * right shifted by 10.
2889 * It must fit in bits 21:17, so it can't be bigger than 31.
2890 */
2891static u32 xhci_td_remainder(unsigned int remainder)
2892{
2893 u32 max = (1 << (21 - 17 + 1)) - 1;
2894
2895 if ((remainder >> 10) >= max)
2896 return max << 17;
2897 else
2898 return (remainder >> 10) << 17;
2899}
2900
4da6e6f2
SS
2901/*
2902 * For xHCI 1.0 host controllers, TD size is the number of packets remaining in
2903 * the TD (*not* including this TRB).
2904 *
2905 * Total TD packet count = total_packet_count =
2906 * roundup(TD size in bytes / wMaxPacketSize)
2907 *
2908 * Packets transferred up to and including this TRB = packets_transferred =
2909 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
2910 *
2911 * TD size = total_packet_count - packets_transferred
2912 *
2913 * It must fit in bits 21:17, so it can't be bigger than 31.
2914 */
2915
2916static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
2917 unsigned int total_packet_count, struct urb *urb)
2918{
2919 int packets_transferred;
2920
48df4a6f
SS
2921 /* One TRB with a zero-length data packet. */
2922 if (running_total == 0 && trb_buff_len == 0)
2923 return 0;
2924
4da6e6f2
SS
2925 /* All the TRB queueing functions don't count the current TRB in
2926 * running_total.
2927 */
2928 packets_transferred = (running_total + trb_buff_len) /
29cc8897 2929 usb_endpoint_maxp(&urb->ep->desc);
4da6e6f2
SS
2930
2931 return xhci_td_remainder(total_packet_count - packets_transferred);
2932}
2933
23e3be11 2934static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
8a96c052
SS
2935 struct urb *urb, int slot_id, unsigned int ep_index)
2936{
2937 struct xhci_ring *ep_ring;
2938 unsigned int num_trbs;
8e51adcc 2939 struct urb_priv *urb_priv;
8a96c052
SS
2940 struct xhci_td *td;
2941 struct scatterlist *sg;
2942 int num_sgs;
2943 int trb_buff_len, this_sg_len, running_total;
4da6e6f2 2944 unsigned int total_packet_count;
8a96c052
SS
2945 bool first_trb;
2946 u64 addr;
6cc30d85 2947 bool more_trbs_coming;
8a96c052
SS
2948
2949 struct xhci_generic_trb *start_trb;
2950 int start_cycle;
2951
e9df17eb
SS
2952 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
2953 if (!ep_ring)
2954 return -EINVAL;
2955
8a96c052 2956 num_trbs = count_sg_trbs_needed(xhci, urb);
bc677d5b 2957 num_sgs = urb->num_mapped_sgs;
4da6e6f2 2958 total_packet_count = roundup(urb->transfer_buffer_length,
29cc8897 2959 usb_endpoint_maxp(&urb->ep->desc));
8a96c052 2960
23e3be11 2961 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
e9df17eb 2962 ep_index, urb->stream_id,
3b72fca0 2963 num_trbs, urb, 0, mem_flags);
8a96c052
SS
2964 if (trb_buff_len < 0)
2965 return trb_buff_len;
8e51adcc
AX
2966
2967 urb_priv = urb->hcpriv;
2968 td = urb_priv->td[0];
2969
8a96c052
SS
2970 /*
2971 * Don't give the first TRB to the hardware (by toggling the cycle bit)
2972 * until we've finished creating all the other TRBs. The ring's cycle
2973 * state may change as we enqueue the other TRBs, so save it too.
2974 */
2975 start_trb = &ep_ring->enqueue->generic;
2976 start_cycle = ep_ring->cycle_state;
2977
2978 running_total = 0;
2979 /*
2980 * How much data is in the first TRB?
2981 *
2982 * There are three forces at work for TRB buffer pointers and lengths:
2983 * 1. We don't want to walk off the end of this sg-list entry buffer.
2984 * 2. The transfer length that the driver requested may be smaller than
2985 * the amount of memory allocated for this scatter-gather list.
2986 * 3. TRBs buffers can't cross 64KB boundaries.
2987 */
910f8d0c 2988 sg = urb->sg;
8a96c052
SS
2989 addr = (u64) sg_dma_address(sg);
2990 this_sg_len = sg_dma_len(sg);
a2490187 2991 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
8a96c052
SS
2992 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
2993 if (trb_buff_len > urb->transfer_buffer_length)
2994 trb_buff_len = urb->transfer_buffer_length;
8a96c052
SS
2995
2996 first_trb = true;
2997 /* Queue the first TRB, even if it's zero-length */
2998 do {
2999 u32 field = 0;
f9dc68fe 3000 u32 length_field = 0;
04dd950d 3001 u32 remainder = 0;
8a96c052
SS
3002
3003 /* Don't change the cycle bit of the first TRB until later */
50f7b52a 3004 if (first_trb) {
8a96c052 3005 first_trb = false;
50f7b52a
AX
3006 if (start_cycle == 0)
3007 field |= 0x1;
3008 } else
8a96c052
SS
3009 field |= ep_ring->cycle_state;
3010
3011 /* Chain all the TRBs together; clear the chain bit in the last
3012 * TRB to indicate it's the last TRB in the chain.
3013 */
3014 if (num_trbs > 1) {
3015 field |= TRB_CHAIN;
3016 } else {
3017 /* FIXME - add check for ZERO_PACKET flag before this */
3018 td->last_trb = ep_ring->enqueue;
3019 field |= TRB_IOC;
3020 }
af8b9e63
SS
3021
3022 /* Only set interrupt on short packet for IN endpoints */
3023 if (usb_urb_dir_in(urb))
3024 field |= TRB_ISP;
3025
8a96c052 3026 if (TRB_MAX_BUFF_SIZE -
a2490187 3027 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
8a96c052
SS
3028 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
3029 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
3030 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
3031 (unsigned int) addr + trb_buff_len);
3032 }
4da6e6f2
SS
3033
3034 /* Set the TRB length, TD size, and interrupter fields. */
3035 if (xhci->hci_version < 0x100) {
3036 remainder = xhci_td_remainder(
3037 urb->transfer_buffer_length -
3038 running_total);
3039 } else {
3040 remainder = xhci_v1_0_td_remainder(running_total,
3041 trb_buff_len, total_packet_count, urb);
3042 }
f9dc68fe 3043 length_field = TRB_LEN(trb_buff_len) |
04dd950d 3044 remainder |
f9dc68fe 3045 TRB_INTR_TARGET(0);
4da6e6f2 3046
6cc30d85
SS
3047 if (num_trbs > 1)
3048 more_trbs_coming = true;
3049 else
3050 more_trbs_coming = false;
3b72fca0 3051 queue_trb(xhci, ep_ring, more_trbs_coming,
8e595a5d
SS
3052 lower_32_bits(addr),
3053 upper_32_bits(addr),
f9dc68fe 3054 length_field,
af8b9e63 3055 field | TRB_TYPE(TRB_NORMAL));
8a96c052
SS
3056 --num_trbs;
3057 running_total += trb_buff_len;
3058
3059 /* Calculate length for next transfer --
3060 * Are we done queueing all the TRBs for this sg entry?
3061 */
3062 this_sg_len -= trb_buff_len;
3063 if (this_sg_len == 0) {
3064 --num_sgs;
3065 if (num_sgs == 0)
3066 break;
3067 sg = sg_next(sg);
3068 addr = (u64) sg_dma_address(sg);
3069 this_sg_len = sg_dma_len(sg);
3070 } else {
3071 addr += trb_buff_len;
3072 }
3073
3074 trb_buff_len = TRB_MAX_BUFF_SIZE -
a2490187 3075 (addr & (TRB_MAX_BUFF_SIZE - 1));
8a96c052
SS
3076 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3077 if (running_total + trb_buff_len > urb->transfer_buffer_length)
3078 trb_buff_len =
3079 urb->transfer_buffer_length - running_total;
3080 } while (running_total < urb->transfer_buffer_length);
3081
3082 check_trb_math(urb, num_trbs, running_total);
e9df17eb 3083 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
e1eab2e0 3084 start_cycle, start_trb);
8a96c052
SS
3085 return 0;
3086}
3087
b10de142 3088/* This is very similar to what ehci-q.c qtd_fill() does */
23e3be11 3089int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
b10de142
SS
3090 struct urb *urb, int slot_id, unsigned int ep_index)
3091{
3092 struct xhci_ring *ep_ring;
8e51adcc 3093 struct urb_priv *urb_priv;
b10de142
SS
3094 struct xhci_td *td;
3095 int num_trbs;
3096 struct xhci_generic_trb *start_trb;
3097 bool first_trb;
6cc30d85 3098 bool more_trbs_coming;
b10de142 3099 int start_cycle;
f9dc68fe 3100 u32 field, length_field;
b10de142
SS
3101
3102 int running_total, trb_buff_len, ret;
4da6e6f2 3103 unsigned int total_packet_count;
b10de142
SS
3104 u64 addr;
3105
ff9c895f 3106 if (urb->num_sgs)
8a96c052
SS
3107 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
3108
e9df17eb
SS
3109 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3110 if (!ep_ring)
3111 return -EINVAL;
b10de142
SS
3112
3113 num_trbs = 0;
3114 /* How much data is (potentially) left before the 64KB boundary? */
3115 running_total = TRB_MAX_BUFF_SIZE -
a2490187 3116 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
5807795b 3117 running_total &= TRB_MAX_BUFF_SIZE - 1;
b10de142
SS
3118
3119 /* If there's some data on this 64KB chunk, or we have to send a
3120 * zero-length transfer, we need at least one TRB
3121 */
3122 if (running_total != 0 || urb->transfer_buffer_length == 0)
3123 num_trbs++;
3124 /* How many more 64KB chunks to transfer, how many more TRBs? */
3125 while (running_total < urb->transfer_buffer_length) {
3126 num_trbs++;
3127 running_total += TRB_MAX_BUFF_SIZE;
3128 }
3129 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
3130
e9df17eb
SS
3131 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3132 ep_index, urb->stream_id,
3b72fca0 3133 num_trbs, urb, 0, mem_flags);
b10de142
SS
3134 if (ret < 0)
3135 return ret;
3136
8e51adcc
AX
3137 urb_priv = urb->hcpriv;
3138 td = urb_priv->td[0];
3139
b10de142
SS
3140 /*
3141 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3142 * until we've finished creating all the other TRBs. The ring's cycle
3143 * state may change as we enqueue the other TRBs, so save it too.
3144 */
3145 start_trb = &ep_ring->enqueue->generic;
3146 start_cycle = ep_ring->cycle_state;
3147
3148 running_total = 0;
4da6e6f2 3149 total_packet_count = roundup(urb->transfer_buffer_length,
29cc8897 3150 usb_endpoint_maxp(&urb->ep->desc));
b10de142
SS
3151 /* How much data is in the first TRB? */
3152 addr = (u64) urb->transfer_dma;
3153 trb_buff_len = TRB_MAX_BUFF_SIZE -
a2490187
PZ
3154 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3155 if (trb_buff_len > urb->transfer_buffer_length)
b10de142
SS
3156 trb_buff_len = urb->transfer_buffer_length;
3157
3158 first_trb = true;
3159
3160 /* Queue the first TRB, even if it's zero-length */
3161 do {
04dd950d 3162 u32 remainder = 0;
b10de142
SS
3163 field = 0;
3164
3165 /* Don't change the cycle bit of the first TRB until later */
50f7b52a 3166 if (first_trb) {
b10de142 3167 first_trb = false;
50f7b52a
AX
3168 if (start_cycle == 0)
3169 field |= 0x1;
3170 } else
b10de142
SS
3171 field |= ep_ring->cycle_state;
3172
3173 /* Chain all the TRBs together; clear the chain bit in the last
3174 * TRB to indicate it's the last TRB in the chain.
3175 */
3176 if (num_trbs > 1) {
3177 field |= TRB_CHAIN;
3178 } else {
3179 /* FIXME - add check for ZERO_PACKET flag before this */
3180 td->last_trb = ep_ring->enqueue;
3181 field |= TRB_IOC;
3182 }
af8b9e63
SS
3183
3184 /* Only set interrupt on short packet for IN endpoints */
3185 if (usb_urb_dir_in(urb))
3186 field |= TRB_ISP;
3187
4da6e6f2
SS
3188 /* Set the TRB length, TD size, and interrupter fields. */
3189 if (xhci->hci_version < 0x100) {
3190 remainder = xhci_td_remainder(
3191 urb->transfer_buffer_length -
3192 running_total);
3193 } else {
3194 remainder = xhci_v1_0_td_remainder(running_total,
3195 trb_buff_len, total_packet_count, urb);
3196 }
f9dc68fe 3197 length_field = TRB_LEN(trb_buff_len) |
04dd950d 3198 remainder |
f9dc68fe 3199 TRB_INTR_TARGET(0);
4da6e6f2 3200
6cc30d85
SS
3201 if (num_trbs > 1)
3202 more_trbs_coming = true;
3203 else
3204 more_trbs_coming = false;
3b72fca0 3205 queue_trb(xhci, ep_ring, more_trbs_coming,
8e595a5d
SS
3206 lower_32_bits(addr),
3207 upper_32_bits(addr),
f9dc68fe 3208 length_field,
af8b9e63 3209 field | TRB_TYPE(TRB_NORMAL));
b10de142
SS
3210 --num_trbs;
3211 running_total += trb_buff_len;
3212
3213 /* Calculate length for next transfer */
3214 addr += trb_buff_len;
3215 trb_buff_len = urb->transfer_buffer_length - running_total;
3216 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3217 trb_buff_len = TRB_MAX_BUFF_SIZE;
3218 } while (running_total < urb->transfer_buffer_length);
3219
8a96c052 3220 check_trb_math(urb, num_trbs, running_total);
e9df17eb 3221 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
e1eab2e0 3222 start_cycle, start_trb);
b10de142
SS
3223 return 0;
3224}
3225
d0e96f5a 3226/* Caller must have locked xhci->lock */
23e3be11 3227int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
d0e96f5a
SS
3228 struct urb *urb, int slot_id, unsigned int ep_index)
3229{
3230 struct xhci_ring *ep_ring;
3231 int num_trbs;
3232 int ret;
3233 struct usb_ctrlrequest *setup;
3234 struct xhci_generic_trb *start_trb;
3235 int start_cycle;
f9dc68fe 3236 u32 field, length_field;
8e51adcc 3237 struct urb_priv *urb_priv;
d0e96f5a
SS
3238 struct xhci_td *td;
3239
e9df17eb
SS
3240 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3241 if (!ep_ring)
3242 return -EINVAL;
d0e96f5a
SS
3243
3244 /*
3245 * Need to copy setup packet into setup TRB, so we can't use the setup
3246 * DMA address.
3247 */
3248 if (!urb->setup_packet)
3249 return -EINVAL;
3250
d0e96f5a
SS
3251 /* 1 TRB for setup, 1 for status */
3252 num_trbs = 2;
3253 /*
3254 * Don't need to check if we need additional event data and normal TRBs,
3255 * since data in control transfers will never get bigger than 16MB
3256 * XXX: can we get a buffer that crosses 64KB boundaries?
3257 */
3258 if (urb->transfer_buffer_length > 0)
3259 num_trbs++;
e9df17eb
SS
3260 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3261 ep_index, urb->stream_id,
3b72fca0 3262 num_trbs, urb, 0, mem_flags);
d0e96f5a
SS
3263 if (ret < 0)
3264 return ret;
3265
8e51adcc
AX
3266 urb_priv = urb->hcpriv;
3267 td = urb_priv->td[0];
3268
d0e96f5a
SS
3269 /*
3270 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3271 * until we've finished creating all the other TRBs. The ring's cycle
3272 * state may change as we enqueue the other TRBs, so save it too.
3273 */
3274 start_trb = &ep_ring->enqueue->generic;
3275 start_cycle = ep_ring->cycle_state;
3276
3277 /* Queue setup TRB - see section 6.4.1.2.1 */
3278 /* FIXME better way to translate setup_packet into two u32 fields? */
3279 setup = (struct usb_ctrlrequest *) urb->setup_packet;
50f7b52a
AX
3280 field = 0;
3281 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3282 if (start_cycle == 0)
3283 field |= 0x1;
b83cdc8f
AX
3284
3285 /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3286 if (xhci->hci_version == 0x100) {
3287 if (urb->transfer_buffer_length > 0) {
3288 if (setup->bRequestType & USB_DIR_IN)
3289 field |= TRB_TX_TYPE(TRB_DATA_IN);
3290 else
3291 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3292 }
3293 }
3294
3b72fca0 3295 queue_trb(xhci, ep_ring, true,
28ccd296
ME
3296 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3297 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3298 TRB_LEN(8) | TRB_INTR_TARGET(0),
3299 /* Immediate data in pointer */
3300 field);
d0e96f5a
SS
3301
3302 /* If there's data, queue data TRBs */
af8b9e63
SS
3303 /* Only set interrupt on short packet for IN endpoints */
3304 if (usb_urb_dir_in(urb))
3305 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3306 else
3307 field = TRB_TYPE(TRB_DATA);
3308
f9dc68fe 3309 length_field = TRB_LEN(urb->transfer_buffer_length) |
04dd950d 3310 xhci_td_remainder(urb->transfer_buffer_length) |
f9dc68fe 3311 TRB_INTR_TARGET(0);
d0e96f5a
SS
3312 if (urb->transfer_buffer_length > 0) {
3313 if (setup->bRequestType & USB_DIR_IN)
3314 field |= TRB_DIR_IN;
3b72fca0 3315 queue_trb(xhci, ep_ring, true,
d0e96f5a
SS
3316 lower_32_bits(urb->transfer_dma),
3317 upper_32_bits(urb->transfer_dma),
f9dc68fe 3318 length_field,
af8b9e63 3319 field | ep_ring->cycle_state);
d0e96f5a
SS
3320 }
3321
3322 /* Save the DMA address of the last TRB in the TD */
3323 td->last_trb = ep_ring->enqueue;
3324
3325 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3326 /* If the device sent data, the status stage is an OUT transfer */
3327 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3328 field = 0;
3329 else
3330 field = TRB_DIR_IN;
3b72fca0 3331 queue_trb(xhci, ep_ring, false,
d0e96f5a
SS
3332 0,
3333 0,
3334 TRB_INTR_TARGET(0),
3335 /* Event on completion */
3336 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3337
e9df17eb 3338 giveback_first_trb(xhci, slot_id, ep_index, 0,
e1eab2e0 3339 start_cycle, start_trb);
d0e96f5a
SS
3340 return 0;
3341}
3342
04e51901
AX
3343static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3344 struct urb *urb, int i)
3345{
3346 int num_trbs = 0;
48df4a6f 3347 u64 addr, td_len;
04e51901
AX
3348
3349 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3350 td_len = urb->iso_frame_desc[i].length;
3351
48df4a6f
SS
3352 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3353 TRB_MAX_BUFF_SIZE);
3354 if (num_trbs == 0)
04e51901 3355 num_trbs++;
04e51901
AX
3356
3357 return num_trbs;
3358}
3359
5cd43e33
SS
3360/*
3361 * The transfer burst count field of the isochronous TRB defines the number of
3362 * bursts that are required to move all packets in this TD. Only SuperSpeed
3363 * devices can burst up to bMaxBurst number of packets per service interval.
3364 * This field is zero based, meaning a value of zero in the field means one
3365 * burst. Basically, for everything but SuperSpeed devices, this field will be
3366 * zero. Only xHCI 1.0 host controllers support this field.
3367 */
3368static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3369 struct usb_device *udev,
3370 struct urb *urb, unsigned int total_packet_count)
3371{
3372 unsigned int max_burst;
3373
3374 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3375 return 0;
3376
3377 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3378 return roundup(total_packet_count, max_burst + 1) - 1;
3379}
3380
b61d378f
SS
3381/*
3382 * Returns the number of packets in the last "burst" of packets. This field is
3383 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3384 * the last burst packet count is equal to the total number of packets in the
3385 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3386 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3387 * contain 1 to (bMaxBurst + 1) packets.
3388 */
3389static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3390 struct usb_device *udev,
3391 struct urb *urb, unsigned int total_packet_count)
3392{
3393 unsigned int max_burst;
3394 unsigned int residue;
3395
3396 if (xhci->hci_version < 0x100)
3397 return 0;
3398
3399 switch (udev->speed) {
3400 case USB_SPEED_SUPER:
3401 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3402 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3403 residue = total_packet_count % (max_burst + 1);
3404 /* If residue is zero, the last burst contains (max_burst + 1)
3405 * number of packets, but the TLBPC field is zero-based.
3406 */
3407 if (residue == 0)
3408 return max_burst;
3409 return residue - 1;
3410 default:
3411 if (total_packet_count == 0)
3412 return 0;
3413 return total_packet_count - 1;
3414 }
3415}
3416
04e51901
AX
3417/* This is for isoc transfer */
3418static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3419 struct urb *urb, int slot_id, unsigned int ep_index)
3420{
3421 struct xhci_ring *ep_ring;
3422 struct urb_priv *urb_priv;
3423 struct xhci_td *td;
3424 int num_tds, trbs_per_td;
3425 struct xhci_generic_trb *start_trb;
3426 bool first_trb;
3427 int start_cycle;
3428 u32 field, length_field;
3429 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3430 u64 start_addr, addr;
3431 int i, j;
47cbf692 3432 bool more_trbs_coming;
04e51901
AX
3433
3434 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3435
3436 num_tds = urb->number_of_packets;
3437 if (num_tds < 1) {
3438 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3439 return -EINVAL;
3440 }
3441
04e51901
AX
3442 start_addr = (u64) urb->transfer_dma;
3443 start_trb = &ep_ring->enqueue->generic;
3444 start_cycle = ep_ring->cycle_state;
3445
522989a2 3446 urb_priv = urb->hcpriv;
04e51901
AX
3447 /* Queue the first TRB, even if it's zero-length */
3448 for (i = 0; i < num_tds; i++) {
4da6e6f2 3449 unsigned int total_packet_count;
5cd43e33 3450 unsigned int burst_count;
b61d378f 3451 unsigned int residue;
04e51901 3452
4da6e6f2 3453 first_trb = true;
04e51901
AX
3454 running_total = 0;
3455 addr = start_addr + urb->iso_frame_desc[i].offset;
3456 td_len = urb->iso_frame_desc[i].length;
3457 td_remain_len = td_len;
4da6e6f2 3458 total_packet_count = roundup(td_len,
29cc8897 3459 usb_endpoint_maxp(&urb->ep->desc));
48df4a6f
SS
3460 /* A zero-length transfer still involves at least one packet. */
3461 if (total_packet_count == 0)
3462 total_packet_count++;
5cd43e33
SS
3463 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3464 total_packet_count);
b61d378f
SS
3465 residue = xhci_get_last_burst_packet_count(xhci,
3466 urb->dev, urb, total_packet_count);
04e51901
AX
3467
3468 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3469
3470 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
3b72fca0 3471 urb->stream_id, trbs_per_td, urb, i, mem_flags);
522989a2
SS
3472 if (ret < 0) {
3473 if (i == 0)
3474 return ret;
3475 goto cleanup;
3476 }
04e51901 3477
04e51901 3478 td = urb_priv->td[i];
04e51901
AX
3479 for (j = 0; j < trbs_per_td; j++) {
3480 u32 remainder = 0;
b61d378f 3481 field = TRB_TBC(burst_count) | TRB_TLBPC(residue);
04e51901
AX
3482
3483 if (first_trb) {
3484 /* Queue the isoc TRB */
3485 field |= TRB_TYPE(TRB_ISOC);
3486 /* Assume URB_ISO_ASAP is set */
3487 field |= TRB_SIA;
50f7b52a
AX
3488 if (i == 0) {
3489 if (start_cycle == 0)
3490 field |= 0x1;
3491 } else
04e51901
AX
3492 field |= ep_ring->cycle_state;
3493 first_trb = false;
3494 } else {
3495 /* Queue other normal TRBs */
3496 field |= TRB_TYPE(TRB_NORMAL);
3497 field |= ep_ring->cycle_state;
3498 }
3499
af8b9e63
SS
3500 /* Only set interrupt on short packet for IN EPs */
3501 if (usb_urb_dir_in(urb))
3502 field |= TRB_ISP;
3503
04e51901
AX
3504 /* Chain all the TRBs together; clear the chain bit in
3505 * the last TRB to indicate it's the last TRB in the
3506 * chain.
3507 */
3508 if (j < trbs_per_td - 1) {
3509 field |= TRB_CHAIN;
47cbf692 3510 more_trbs_coming = true;
04e51901
AX
3511 } else {
3512 td->last_trb = ep_ring->enqueue;
3513 field |= TRB_IOC;
ad106f29
AX
3514 if (xhci->hci_version == 0x100) {
3515 /* Set BEI bit except for the last td */
3516 if (i < num_tds - 1)
3517 field |= TRB_BEI;
3518 }
47cbf692 3519 more_trbs_coming = false;
04e51901
AX
3520 }
3521
3522 /* Calculate TRB length */
3523 trb_buff_len = TRB_MAX_BUFF_SIZE -
3524 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3525 if (trb_buff_len > td_remain_len)
3526 trb_buff_len = td_remain_len;
3527
4da6e6f2
SS
3528 /* Set the TRB length, TD size, & interrupter fields. */
3529 if (xhci->hci_version < 0x100) {
3530 remainder = xhci_td_remainder(
3531 td_len - running_total);
3532 } else {
3533 remainder = xhci_v1_0_td_remainder(
3534 running_total, trb_buff_len,
3535 total_packet_count, urb);
3536 }
04e51901
AX
3537 length_field = TRB_LEN(trb_buff_len) |
3538 remainder |
3539 TRB_INTR_TARGET(0);
4da6e6f2 3540
3b72fca0 3541 queue_trb(xhci, ep_ring, more_trbs_coming,
04e51901
AX
3542 lower_32_bits(addr),
3543 upper_32_bits(addr),
3544 length_field,
af8b9e63 3545 field);
04e51901
AX
3546 running_total += trb_buff_len;
3547
3548 addr += trb_buff_len;
3549 td_remain_len -= trb_buff_len;
3550 }
3551
3552 /* Check TD length */
3553 if (running_total != td_len) {
3554 xhci_err(xhci, "ISOC TD length unmatch\n");
cf840551
AX
3555 ret = -EINVAL;
3556 goto cleanup;
04e51901
AX
3557 }
3558 }
3559
c41136b0
AX
3560 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3561 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3562 usb_amd_quirk_pll_disable();
3563 }
3564 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3565
e1eab2e0
AX
3566 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3567 start_cycle, start_trb);
04e51901 3568 return 0;
522989a2
SS
3569cleanup:
3570 /* Clean up a partially enqueued isoc transfer. */
3571
3572 for (i--; i >= 0; i--)
585df1d9 3573 list_del_init(&urb_priv->td[i]->td_list);
522989a2
SS
3574
3575 /* Use the first TD as a temporary variable to turn the TDs we've queued
3576 * into No-ops with a software-owned cycle bit. That way the hardware
3577 * won't accidentally start executing bogus TDs when we partially
3578 * overwrite them. td->first_trb and td->start_seg are already set.
3579 */
3580 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3581 /* Every TRB except the first & last will have its cycle bit flipped. */
3582 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3583
3584 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3585 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3586 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3587 ep_ring->cycle_state = start_cycle;
b008df60 3588 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
522989a2
SS
3589 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3590 return ret;
04e51901
AX
3591}
3592
3593/*
3594 * Check transfer ring to guarantee there is enough room for the urb.
3595 * Update ISO URB start_frame and interval.
3596 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3597 * update the urb->start_frame by now.
3598 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3599 */
3600int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3601 struct urb *urb, int slot_id, unsigned int ep_index)
3602{
3603 struct xhci_virt_device *xdev;
3604 struct xhci_ring *ep_ring;
3605 struct xhci_ep_ctx *ep_ctx;
3606 int start_frame;
3607 int xhci_interval;
3608 int ep_interval;
3609 int num_tds, num_trbs, i;
3610 int ret;
3611
3612 xdev = xhci->devs[slot_id];
3613 ep_ring = xdev->eps[ep_index].ring;
3614 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3615
3616 num_trbs = 0;
3617 num_tds = urb->number_of_packets;
3618 for (i = 0; i < num_tds; i++)
3619 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3620
3621 /* Check the ring to guarantee there is enough room for the whole urb.
3622 * Do not insert any td of the urb to the ring if the check failed.
3623 */
28ccd296 3624 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
3b72fca0 3625 num_trbs, mem_flags);
04e51901
AX
3626 if (ret)
3627 return ret;
3628
3629 start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
3630 start_frame &= 0x3fff;
3631
3632 urb->start_frame = start_frame;
3633 if (urb->dev->speed == USB_SPEED_LOW ||
3634 urb->dev->speed == USB_SPEED_FULL)
3635 urb->start_frame >>= 3;
3636
28ccd296 3637 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
04e51901
AX
3638 ep_interval = urb->interval;
3639 /* Convert to microframes */
3640 if (urb->dev->speed == USB_SPEED_LOW ||
3641 urb->dev->speed == USB_SPEED_FULL)
3642 ep_interval *= 8;
3643 /* FIXME change this to a warning and a suggestion to use the new API
3644 * to set the polling interval (once the API is added).
3645 */
3646 if (xhci_interval != ep_interval) {
7961acd7 3647 if (printk_ratelimit())
04e51901
AX
3648 dev_dbg(&urb->dev->dev, "Driver uses different interval"
3649 " (%d microframe%s) than xHCI "
3650 "(%d microframe%s)\n",
3651 ep_interval,
3652 ep_interval == 1 ? "" : "s",
3653 xhci_interval,
3654 xhci_interval == 1 ? "" : "s");
3655 urb->interval = xhci_interval;
3656 /* Convert back to frames for LS/FS devices */
3657 if (urb->dev->speed == USB_SPEED_LOW ||
3658 urb->dev->speed == USB_SPEED_FULL)
3659 urb->interval /= 8;
3660 }
b008df60
AX
3661 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3662
3fc8206d 3663 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
04e51901
AX
3664}
3665
d0e96f5a
SS
3666/**** Command Ring Operations ****/
3667
913a8a34
SS
3668/* Generic function for queueing a command TRB on the command ring.
3669 * Check to make sure there's room on the command ring for one command TRB.
3670 * Also check that there's room reserved for commands that must not fail.
3671 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3672 * then only check for the number of reserved spots.
3673 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3674 * because the command event handler may want to resubmit a failed command.
3675 */
3676static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3677 u32 field3, u32 field4, bool command_must_succeed)
7f84eef0 3678{
913a8a34 3679 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
d1dc908a
SS
3680 int ret;
3681
913a8a34
SS
3682 if (!command_must_succeed)
3683 reserved_trbs++;
3684
d1dc908a 3685 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
3b72fca0 3686 reserved_trbs, GFP_ATOMIC);
d1dc908a
SS
3687 if (ret < 0) {
3688 xhci_err(xhci, "ERR: No room for command on command ring\n");
913a8a34
SS
3689 if (command_must_succeed)
3690 xhci_err(xhci, "ERR: Reserved TRB counting for "
3691 "unfailable commands failed.\n");
d1dc908a 3692 return ret;
7f84eef0 3693 }
3b72fca0
AX
3694 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3695 field4 | xhci->cmd_ring->cycle_state);
7f84eef0
SS
3696 return 0;
3697}
3698
3ffbba95 3699/* Queue a slot enable or disable request on the command ring */
23e3be11 3700int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
3ffbba95
SS
3701{
3702 return queue_command(xhci, 0, 0, 0,
913a8a34 3703 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
3ffbba95
SS
3704}
3705
3706/* Queue an address device command TRB */
23e3be11
SS
3707int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3708 u32 slot_id)
3ffbba95 3709{
8e595a5d
SS
3710 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3711 upper_32_bits(in_ctx_ptr), 0,
913a8a34 3712 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
2a8f82c4
SS
3713 false);
3714}
3715
0238634d
SS
3716int xhci_queue_vendor_command(struct xhci_hcd *xhci,
3717 u32 field1, u32 field2, u32 field3, u32 field4)
3718{
3719 return queue_command(xhci, field1, field2, field3, field4, false);
3720}
3721
2a8f82c4
SS
3722/* Queue a reset device command TRB */
3723int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
3724{
3725 return queue_command(xhci, 0, 0, 0,
3726 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
913a8a34 3727 false);
3ffbba95 3728}
f94e0186
SS
3729
3730/* Queue a configure endpoint command TRB */
23e3be11 3731int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
913a8a34 3732 u32 slot_id, bool command_must_succeed)
f94e0186 3733{
8e595a5d
SS
3734 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3735 upper_32_bits(in_ctx_ptr), 0,
913a8a34
SS
3736 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3737 command_must_succeed);
f94e0186 3738}
ae636747 3739
f2217e8e
SS
3740/* Queue an evaluate context command TRB */
3741int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
4b266541 3742 u32 slot_id, bool command_must_succeed)
f2217e8e
SS
3743{
3744 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3745 upper_32_bits(in_ctx_ptr), 0,
913a8a34 3746 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
4b266541 3747 command_must_succeed);
f2217e8e
SS
3748}
3749
be88fe4f
AX
3750/*
3751 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3752 * activity on an endpoint that is about to be suspended.
3753 */
23e3be11 3754int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
be88fe4f 3755 unsigned int ep_index, int suspend)
ae636747
SS
3756{
3757 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3758 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3759 u32 type = TRB_TYPE(TRB_STOP_RING);
be88fe4f 3760 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
ae636747
SS
3761
3762 return queue_command(xhci, 0, 0, 0,
be88fe4f 3763 trb_slot_id | trb_ep_index | type | trb_suspend, false);
ae636747
SS
3764}
3765
3766/* Set Transfer Ring Dequeue Pointer command.
3767 * This should not be used for endpoints that have streams enabled.
3768 */
3769static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
e9df17eb
SS
3770 unsigned int ep_index, unsigned int stream_id,
3771 struct xhci_segment *deq_seg,
ae636747
SS
3772 union xhci_trb *deq_ptr, u32 cycle_state)
3773{
3774 dma_addr_t addr;
3775 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3776 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
e9df17eb 3777 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
ae636747 3778 u32 type = TRB_TYPE(TRB_SET_DEQ);
bf161e85 3779 struct xhci_virt_ep *ep;
ae636747 3780
23e3be11 3781 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
c92bcfa7 3782 if (addr == 0) {
ae636747 3783 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
700e2052
GKH
3784 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
3785 deq_seg, deq_ptr);
c92bcfa7
SS
3786 return 0;
3787 }
bf161e85
SS
3788 ep = &xhci->devs[slot_id]->eps[ep_index];
3789 if ((ep->ep_state & SET_DEQ_PENDING)) {
3790 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3791 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
3792 return 0;
3793 }
3794 ep->queued_deq_seg = deq_seg;
3795 ep->queued_deq_ptr = deq_ptr;
8e595a5d 3796 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
e9df17eb 3797 upper_32_bits(addr), trb_stream_id,
913a8a34 3798 trb_slot_id | trb_ep_index | type, false);
ae636747 3799}
a1587d97
SS
3800
3801int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
3802 unsigned int ep_index)
3803{
3804 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3805 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3806 u32 type = TRB_TYPE(TRB_RESET_EP);
3807
913a8a34
SS
3808 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
3809 false);
a1587d97 3810}