]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/usb/host/xhci-ring.c
xhci: Add stream id to xhci_dequeue_state structure
[mirror_ubuntu-artful-kernel.git] / drivers / usb / host / xhci-ring.c
CommitLineData
7f84eef0
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
8a96c052 67#include <linux/scatterlist.h>
5a0e3ad6 68#include <linux/slab.h>
f9c589e1 69#include <linux/dma-mapping.h>
7f84eef0 70#include "xhci.h"
3a7fa5be 71#include "xhci-trace.h"
0cbd4b34 72#include "xhci-mtk.h"
7f84eef0
SS
73
74/*
75 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
76 * address of the TRB.
77 */
23e3be11 78dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
7f84eef0
SS
79 union xhci_trb *trb)
80{
6071d836 81 unsigned long segment_offset;
7f84eef0 82
6071d836 83 if (!seg || !trb || trb < seg->trbs)
7f84eef0 84 return 0;
6071d836
SS
85 /* offset in TRBs */
86 segment_offset = trb - seg->trbs;
7895086a 87 if (segment_offset >= TRBS_PER_SEGMENT)
7f84eef0 88 return 0;
6071d836 89 return seg->dma + (segment_offset * sizeof(*trb));
7f84eef0
SS
90}
91
0ce57499
MN
92static bool trb_is_noop(union xhci_trb *trb)
93{
94 return TRB_TYPE_NOOP_LE32(trb->generic.field[3]);
95}
96
2d98ef40
MN
97static bool trb_is_link(union xhci_trb *trb)
98{
99 return TRB_TYPE_LINK_LE32(trb->link.control);
100}
101
bd5e67f5
MN
102static bool last_trb_on_seg(struct xhci_segment *seg, union xhci_trb *trb)
103{
104 return trb == &seg->trbs[TRBS_PER_SEGMENT - 1];
105}
106
107static bool last_trb_on_ring(struct xhci_ring *ring,
108 struct xhci_segment *seg, union xhci_trb *trb)
109{
110 return last_trb_on_seg(seg, trb) && (seg->next == ring->first_seg);
111}
112
d0c77d84
MN
113static bool link_trb_toggles_cycle(union xhci_trb *trb)
114{
115 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
116}
117
2a72126d
MN
118static bool last_td_in_urb(struct xhci_td *td)
119{
120 struct urb_priv *urb_priv = td->urb->hcpriv;
121
9ef7fbbb 122 return urb_priv->num_tds_done == urb_priv->num_tds;
2a72126d
MN
123}
124
125static void inc_td_cnt(struct urb *urb)
126{
127 struct urb_priv *urb_priv = urb->hcpriv;
128
9ef7fbbb 129 urb_priv->num_tds_done++;
2a72126d
MN
130}
131
ae1e3f07
MN
132static void trb_to_noop(union xhci_trb *trb, u32 noop_type)
133{
134 if (trb_is_link(trb)) {
135 /* unchain chained link TRBs */
136 trb->link.control &= cpu_to_le32(~TRB_CHAIN);
137 } else {
138 trb->generic.field[0] = 0;
139 trb->generic.field[1] = 0;
140 trb->generic.field[2] = 0;
141 /* Preserve only the cycle bit of this TRB */
142 trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
143 trb->generic.field[3] |= cpu_to_le32(TRB_TYPE(noop_type));
144 }
145}
146
ae636747
SS
147/* Updates trb to point to the next TRB in the ring, and updates seg if the next
148 * TRB is in a new segment. This does not skip over link TRBs, and it does not
149 * effect the ring dequeue or enqueue pointers.
150 */
151static void next_trb(struct xhci_hcd *xhci,
152 struct xhci_ring *ring,
153 struct xhci_segment **seg,
154 union xhci_trb **trb)
155{
2d98ef40 156 if (trb_is_link(*trb)) {
ae636747
SS
157 *seg = (*seg)->next;
158 *trb = ((*seg)->trbs);
159 } else {
a1669b2c 160 (*trb)++;
ae636747
SS
161 }
162}
163
7f84eef0
SS
164/*
165 * See Cycle bit rules. SW is the consumer for the event ring only.
166 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
167 */
3b72fca0 168static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
7f84eef0 169{
bd5e67f5
MN
170 /* event ring doesn't have link trbs, check for last trb */
171 if (ring->type == TYPE_EVENT) {
172 if (!last_trb_on_seg(ring->deq_seg, ring->dequeue)) {
50d0206f 173 ring->dequeue++;
bd5e67f5 174 return;
7f84eef0 175 }
bd5e67f5
MN
176 if (last_trb_on_ring(ring, ring->deq_seg, ring->dequeue))
177 ring->cycle_state ^= 1;
178 ring->deq_seg = ring->deq_seg->next;
179 ring->dequeue = ring->deq_seg->trbs;
180 return;
181 }
182
183 /* All other rings have link trbs */
184 if (!trb_is_link(ring->dequeue)) {
185 ring->dequeue++;
186 ring->num_trbs_free++;
187 }
188 while (trb_is_link(ring->dequeue)) {
189 ring->deq_seg = ring->deq_seg->next;
190 ring->dequeue = ring->deq_seg->trbs;
191 }
b2d6edbb
LB
192
193 trace_xhci_inc_deq(ring);
194
bd5e67f5 195 return;
7f84eef0
SS
196}
197
198/*
199 * See Cycle bit rules. SW is the consumer for the event ring only.
200 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
201 *
202 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
203 * chain bit is set), then set the chain bit in all the following link TRBs.
204 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
205 * have their chain bit cleared (so that each Link TRB is a separate TD).
206 *
207 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
b0567b3f
SS
208 * set, but other sections talk about dealing with the chain bit set. This was
209 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
210 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
6cc30d85
SS
211 *
212 * @more_trbs_coming: Will you enqueue more TRBs before calling
213 * prepare_transfer()?
7f84eef0 214 */
6cc30d85 215static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
3b72fca0 216 bool more_trbs_coming)
7f84eef0
SS
217{
218 u32 chain;
219 union xhci_trb *next;
220
28ccd296 221 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
b008df60 222 /* If this is not event ring, there is one less usable TRB */
2d98ef40 223 if (!trb_is_link(ring->enqueue))
b008df60 224 ring->num_trbs_free--;
7f84eef0
SS
225 next = ++(ring->enqueue);
226
2251198b 227 /* Update the dequeue pointer further if that was a link TRB */
2d98ef40 228 while (trb_is_link(next)) {
6cc30d85 229
2251198b
MN
230 /*
231 * If the caller doesn't plan on enqueueing more TDs before
232 * ringing the doorbell, then we don't want to give the link TRB
233 * to the hardware just yet. We'll give the link TRB back in
234 * prepare_ring() just before we enqueue the TD at the top of
235 * the ring.
236 */
237 if (!chain && !more_trbs_coming)
238 break;
3b72fca0 239
2251198b
MN
240 /* If we're not dealing with 0.95 hardware or isoc rings on
241 * AMD 0.96 host, carry over the chain bit of the previous TRB
242 * (which may mean the chain bit is cleared).
243 */
244 if (!(ring->type == TYPE_ISOC &&
245 (xhci->quirks & XHCI_AMD_0x96_HOST)) &&
246 !xhci_link_trb_quirk(xhci)) {
247 next->link.control &= cpu_to_le32(~TRB_CHAIN);
248 next->link.control |= cpu_to_le32(chain);
7f84eef0 249 }
2251198b
MN
250 /* Give this link TRB to the hardware */
251 wmb();
252 next->link.control ^= cpu_to_le32(TRB_CYCLE);
253
254 /* Toggle the cycle bit after the last ring segment. */
d0c77d84 255 if (link_trb_toggles_cycle(next))
2251198b
MN
256 ring->cycle_state ^= 1;
257
7f84eef0
SS
258 ring->enq_seg = ring->enq_seg->next;
259 ring->enqueue = ring->enq_seg->trbs;
260 next = ring->enqueue;
261 }
b2d6edbb
LB
262
263 trace_xhci_inc_enq(ring);
7f84eef0
SS
264}
265
266/*
085deb16
AX
267 * Check to see if there's room to enqueue num_trbs on the ring and make sure
268 * enqueue pointer will not advance into dequeue segment. See rules above.
7f84eef0 269 */
b008df60 270static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
7f84eef0
SS
271 unsigned int num_trbs)
272{
085deb16 273 int num_trbs_in_deq_seg;
b008df60 274
085deb16
AX
275 if (ring->num_trbs_free < num_trbs)
276 return 0;
277
278 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
279 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
280 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
281 return 0;
282 }
283
284 return 1;
7f84eef0
SS
285}
286
7f84eef0 287/* Ring the host controller doorbell after placing a command on the ring */
23e3be11 288void xhci_ring_cmd_db(struct xhci_hcd *xhci)
7f84eef0 289{
c181bc5b
EF
290 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
291 return;
292
7f84eef0 293 xhci_dbg(xhci, "// Ding dong!\n");
204b7793 294 writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
7f84eef0 295 /* Flush PCI posted writes */
b0ba9720 296 readl(&xhci->dba->doorbell[0]);
7f84eef0
SS
297}
298
cb4d5ce5
OH
299static bool xhci_mod_cmd_timer(struct xhci_hcd *xhci, unsigned long delay)
300{
301 return mod_delayed_work(system_wq, &xhci->cmd_timer, delay);
302}
303
1c111b6c
OH
304static struct xhci_command *xhci_next_queued_cmd(struct xhci_hcd *xhci)
305{
306 return list_first_entry_or_null(&xhci->cmd_list, struct xhci_command,
307 cmd_list);
308}
309
310/*
311 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
312 * If there are other commands waiting then restart the ring and kick the timer.
313 * This must be called with command ring stopped and xhci->lock held.
314 */
315static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
316 struct xhci_command *cur_cmd)
317{
318 struct xhci_command *i_cmd;
1c111b6c
OH
319
320 /* Turn all aborted commands in list to no-ops, then restart */
321 list_for_each_entry(i_cmd, &xhci->cmd_list, cmd_list) {
322
0b7c105a 323 if (i_cmd->status != COMP_COMMAND_ABORTED)
1c111b6c
OH
324 continue;
325
604d02a2 326 i_cmd->status = COMP_COMMAND_RING_STOPPED;
1c111b6c
OH
327
328 xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
329 i_cmd->command_trb);
5278204c
MN
330
331 trb_to_noop(i_cmd->command_trb, TRB_CMD_NOOP);
1c111b6c
OH
332
333 /*
334 * caller waiting for completion is called when command
335 * completion event is received for these no-op commands
336 */
337 }
338
339 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
340
341 /* ring command ring doorbell to restart the command ring */
342 if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
343 !(xhci->xhc_state & XHCI_STATE_DYING)) {
344 xhci->current_cmd = cur_cmd;
345 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
346 xhci_ring_cmd_db(xhci);
347 }
348}
349
350/* Must be called with xhci->lock held, releases and aquires lock back */
351static int xhci_abort_cmd_ring(struct xhci_hcd *xhci, unsigned long flags)
b92cc66c
EF
352{
353 u64 temp_64;
354 int ret;
355
356 xhci_dbg(xhci, "Abort command ring\n");
357
1c111b6c 358 reinit_completion(&xhci->cmd_ring_stop_completion);
3425aa03 359
1c111b6c 360 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
477632df
SS
361 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
362 &xhci->op_regs->cmd_ring);
b92cc66c 363
d9f11ba9
MN
364 /* Section 4.6.1.2 of xHCI 1.0 spec says software should also time the
365 * completion of the Command Abort operation. If CRR is not negated in 5
366 * seconds then driver handles it as if host died (-ENODEV).
367 * In the future we should distinguish between -ENODEV and -ETIMEDOUT
368 * and try to recover a -ETIMEDOUT with a host controller reset.
b92cc66c 369 */
dc0b177c 370 ret = xhci_handshake(&xhci->op_regs->cmd_ring,
b92cc66c
EF
371 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
372 if (ret < 0) {
d9f11ba9 373 xhci_err(xhci, "Abort failed to stop command ring: %d\n", ret);
1cc6d861 374 xhci_halt(xhci);
d9f11ba9
MN
375 xhci_hc_died(xhci);
376 return ret;
1c111b6c
OH
377 }
378 /*
379 * Writing the CMD_RING_ABORT bit should cause a cmd completion event,
380 * however on some host hw the CMD_RING_RUNNING bit is correctly cleared
381 * but the completion event in never sent. Wait 2 secs (arbitrary
382 * number) to handle those cases after negation of CMD_RING_RUNNING.
383 */
384 spin_unlock_irqrestore(&xhci->lock, flags);
385 ret = wait_for_completion_timeout(&xhci->cmd_ring_stop_completion,
386 msecs_to_jiffies(2000));
387 spin_lock_irqsave(&xhci->lock, flags);
388 if (!ret) {
389 xhci_dbg(xhci, "No stop event for abort, ring start fail?\n");
390 xhci_cleanup_command_queue(xhci);
391 } else {
392 xhci_handle_stopped_cmd_ring(xhci, xhci_next_queued_cmd(xhci));
b92cc66c 393 }
b92cc66c
EF
394 return 0;
395}
396
be88fe4f 397void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
ae636747 398 unsigned int slot_id,
e9df17eb
SS
399 unsigned int ep_index,
400 unsigned int stream_id)
ae636747 401{
28ccd296 402 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
50d64676
MW
403 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
404 unsigned int ep_state = ep->ep_state;
ae636747 405
ae636747 406 /* Don't ring the doorbell for this endpoint if there are pending
50d64676 407 * cancellations because we don't want to interrupt processing.
8df75f42
SS
408 * We don't want to restart any stream rings if there's a set dequeue
409 * pointer command pending because the device can choose to start any
410 * stream once the endpoint is on the HW schedule.
ae636747 411 */
9983a5fc 412 if ((ep_state & EP_STOP_CMD_PENDING) || (ep_state & SET_DEQ_PENDING) ||
50d64676
MW
413 (ep_state & EP_HALTED))
414 return;
204b7793 415 writel(DB_VALUE(ep_index, stream_id), db_addr);
50d64676
MW
416 /* The CPU has better things to do at this point than wait for a
417 * write-posting flush. It'll get there soon enough.
418 */
ae636747
SS
419}
420
e9df17eb
SS
421/* Ring the doorbell for any rings with pending URBs */
422static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
423 unsigned int slot_id,
424 unsigned int ep_index)
425{
426 unsigned int stream_id;
427 struct xhci_virt_ep *ep;
428
429 ep = &xhci->devs[slot_id]->eps[ep_index];
430
431 /* A ring has pending URBs if its TD list is not empty */
432 if (!(ep->ep_state & EP_HAS_STREAMS)) {
d66eaf9f 433 if (ep->ring && !(list_empty(&ep->ring->td_list)))
be88fe4f 434 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
e9df17eb
SS
435 return;
436 }
437
438 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
439 stream_id++) {
440 struct xhci_stream_info *stream_info = ep->stream_info;
441 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
be88fe4f
AX
442 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
443 stream_id);
e9df17eb
SS
444 }
445}
446
75b040ec
AI
447/* Get the right ring for the given slot_id, ep_index and stream_id.
448 * If the endpoint supports streams, boundary check the URB's stream ID.
449 * If the endpoint doesn't support streams, return the singular endpoint ring.
450 */
451struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
021bff91
SS
452 unsigned int slot_id, unsigned int ep_index,
453 unsigned int stream_id)
454{
455 struct xhci_virt_ep *ep;
456
457 ep = &xhci->devs[slot_id]->eps[ep_index];
458 /* Common case: no streams */
459 if (!(ep->ep_state & EP_HAS_STREAMS))
460 return ep->ring;
461
462 if (stream_id == 0) {
463 xhci_warn(xhci,
464 "WARN: Slot ID %u, ep index %u has streams, "
465 "but URB has no stream ID.\n",
466 slot_id, ep_index);
467 return NULL;
468 }
469
470 if (stream_id < ep->stream_info->num_streams)
471 return ep->stream_info->stream_rings[stream_id];
472
473 xhci_warn(xhci,
474 "WARN: Slot ID %u, ep index %u has "
475 "stream IDs 1 to %u allocated, "
476 "but stream ID %u is requested.\n",
477 slot_id, ep_index,
478 ep->stream_info->num_streams - 1,
479 stream_id);
480 return NULL;
481}
482
ae636747
SS
483/*
484 * Move the xHC's endpoint ring dequeue pointer past cur_td.
485 * Record the new state of the xHC's endpoint ring dequeue segment,
8790736d 486 * dequeue pointer, stream id, and new consumer cycle state in state.
ae636747
SS
487 * Update our internal representation of the ring's dequeue pointer.
488 *
489 * We do this in three jumps:
490 * - First we update our new ring state to be the same as when the xHC stopped.
491 * - Then we traverse the ring to find the segment that contains
492 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
493 * any link TRBs with the toggle cycle bit set.
494 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
495 * if we've moved it past a link TRB with the toggle cycle bit set.
28ccd296
ME
496 *
497 * Some of the uses of xhci_generic_trb are grotty, but if they're done
498 * with correct __le32 accesses they should work fine. Only users of this are
499 * in here.
ae636747 500 */
c92bcfa7 501void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
ae636747 502 unsigned int slot_id, unsigned int ep_index,
e9df17eb
SS
503 unsigned int stream_id, struct xhci_td *cur_td,
504 struct xhci_dequeue_state *state)
ae636747
SS
505{
506 struct xhci_virt_device *dev = xhci->devs[slot_id];
c4bedb77 507 struct xhci_virt_ep *ep = &dev->eps[ep_index];
e9df17eb 508 struct xhci_ring *ep_ring;
365038d8
MN
509 struct xhci_segment *new_seg;
510 union xhci_trb *new_deq;
c92bcfa7 511 dma_addr_t addr;
1f81b6d2 512 u64 hw_dequeue;
365038d8
MN
513 bool cycle_found = false;
514 bool td_last_trb_found = false;
ae636747 515
e9df17eb
SS
516 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
517 ep_index, stream_id);
518 if (!ep_ring) {
519 xhci_warn(xhci, "WARN can't find new dequeue state "
520 "for invalid stream ID %u.\n",
521 stream_id);
522 return;
523 }
68e41c5d 524
ae636747 525 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
aa50b290
XR
526 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
527 "Finding endpoint context");
c4bedb77
HG
528 /* 4.6.9 the css flag is written to the stream context for streams */
529 if (ep->ep_state & EP_HAS_STREAMS) {
530 struct xhci_stream_ctx *ctx =
531 &ep->stream_info->stream_ctx_array[stream_id];
1f81b6d2 532 hw_dequeue = le64_to_cpu(ctx->stream_ring);
c4bedb77
HG
533 } else {
534 struct xhci_ep_ctx *ep_ctx
535 = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1f81b6d2 536 hw_dequeue = le64_to_cpu(ep_ctx->deq);
c4bedb77 537 }
ae636747 538
365038d8
MN
539 new_seg = ep_ring->deq_seg;
540 new_deq = ep_ring->dequeue;
541 state->new_cycle_state = hw_dequeue & 0x1;
8790736d 542 state->stream_id = stream_id;
365038d8 543
1f81b6d2 544 /*
365038d8
MN
545 * We want to find the pointer, segment and cycle state of the new trb
546 * (the one after current TD's last_trb). We know the cycle state at
547 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
548 * found.
1f81b6d2 549 */
365038d8
MN
550 do {
551 if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
552 == (dma_addr_t)(hw_dequeue & ~0xf)) {
553 cycle_found = true;
554 if (td_last_trb_found)
555 break;
556 }
557 if (new_deq == cur_td->last_trb)
558 td_last_trb_found = true;
1f81b6d2 559
3495e451
MN
560 if (cycle_found && trb_is_link(new_deq) &&
561 link_trb_toggles_cycle(new_deq))
365038d8
MN
562 state->new_cycle_state ^= 0x1;
563
564 next_trb(xhci, ep_ring, &new_seg, &new_deq);
565
566 /* Search wrapped around, bail out */
567 if (new_deq == ep->ring->dequeue) {
568 xhci_err(xhci, "Error: Failed finding new dequeue state\n");
569 state->new_deq_seg = NULL;
570 state->new_deq_ptr = NULL;
571 return;
572 }
573
574 } while (!cycle_found || !td_last_trb_found);
ae636747 575
365038d8
MN
576 state->new_deq_seg = new_seg;
577 state->new_deq_ptr = new_deq;
ae636747 578
1f81b6d2 579 /* Don't update the ring cycle state for the producer (us). */
aa50b290
XR
580 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
581 "Cycle state = 0x%x", state->new_cycle_state);
01a1fdb9 582
aa50b290
XR
583 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
584 "New dequeue segment = %p (virtual)",
c92bcfa7
SS
585 state->new_deq_seg);
586 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
aa50b290
XR
587 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
588 "New dequeue pointer = 0x%llx (DMA)",
c92bcfa7 589 (unsigned long long) addr);
ae636747
SS
590}
591
522989a2
SS
592/* flip_cycle means flip the cycle bit of all but the first and last TRB.
593 * (The last TRB actually points to the ring enqueue pointer, which is not part
594 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
595 */
23e3be11 596static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
0d58a1a0 597 struct xhci_td *td, bool flip_cycle)
ae636747 598{
0d58a1a0
MN
599 struct xhci_segment *seg = td->start_seg;
600 union xhci_trb *trb = td->first_trb;
601
602 while (1) {
ae1e3f07
MN
603 trb_to_noop(trb, TRB_TR_NOOP);
604
0d58a1a0
MN
605 /* flip cycle if asked to */
606 if (flip_cycle && trb != td->first_trb && trb != td->last_trb)
607 trb->generic.field[3] ^= cpu_to_le32(TRB_CYCLE);
608
609 if (trb == td->last_trb)
ae636747 610 break;
0d58a1a0
MN
611
612 next_trb(xhci, ep_ring, &seg, &trb);
ae636747
SS
613 }
614}
615
575688e1 616static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
6f5165cf
SS
617 struct xhci_virt_ep *ep)
618{
9983a5fc 619 ep->ep_state &= ~EP_STOP_CMD_PENDING;
f9926596
MN
620 /* Can't del_timer_sync in interrupt */
621 del_timer(&ep->stop_cmd_timer);
6f5165cf
SS
622}
623
2a72126d
MN
624/*
625 * Must be called with xhci->lock held in interrupt context,
626 * releases and re-acquires xhci->lock
627 */
6f5165cf 628static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
2a72126d 629 struct xhci_td *cur_td, int status)
6f5165cf 630{
2a72126d
MN
631 struct urb *urb = cur_td->urb;
632 struct urb_priv *urb_priv = urb->hcpriv;
633 struct usb_hcd *hcd = bus_to_hcd(urb->dev->bus);
634
635 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
636 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
637 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
638 if (xhci->quirks & XHCI_AMD_PLL_FIX)
639 usb_amd_quirk_pll_enable();
c41136b0 640 }
8e51adcc 641 }
446b3141 642 xhci_urb_free_priv(urb_priv);
2a72126d 643 usb_hcd_unlink_urb_from_ep(hcd, urb);
446b3141 644 spin_unlock(&xhci->lock);
5abdc2e6 645 trace_xhci_urb_giveback(urb);
7bc5d5af 646 usb_hcd_giveback_urb(hcd, urb, status);
446b3141
MN
647 spin_lock(&xhci->lock);
648}
649
2d6d5769
WY
650static void xhci_unmap_td_bounce_buffer(struct xhci_hcd *xhci,
651 struct xhci_ring *ring, struct xhci_td *td)
f9c589e1
MN
652{
653 struct device *dev = xhci_to_hcd(xhci)->self.controller;
654 struct xhci_segment *seg = td->bounce_seg;
655 struct urb *urb = td->urb;
656
f45e2a02 657 if (!ring || !seg || !urb)
f9c589e1
MN
658 return;
659
660 if (usb_urb_dir_out(urb)) {
661 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
662 DMA_TO_DEVICE);
663 return;
664 }
665
666 /* for in tranfers we need to copy the data from bounce to sg */
667 sg_pcopy_from_buffer(urb->sg, urb->num_mapped_sgs, seg->bounce_buf,
668 seg->bounce_len, seg->bounce_offs);
669 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
670 DMA_FROM_DEVICE);
671 seg->bounce_len = 0;
672 seg->bounce_offs = 0;
673}
674
ae636747
SS
675/*
676 * When we get a command completion for a Stop Endpoint Command, we need to
677 * unlink any cancelled TDs from the ring. There are two ways to do that:
678 *
679 * 1. If the HW was in the middle of processing the TD that needs to be
680 * cancelled, then we must move the ring's dequeue pointer past the last TRB
681 * in the TD with a Set Dequeue Pointer Command.
682 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
683 * bit cleared) so that the HW will skip over them.
684 */
b8200c94 685static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
be88fe4f 686 union xhci_trb *trb, struct xhci_event_cmd *event)
ae636747 687{
ae636747
SS
688 unsigned int ep_index;
689 struct xhci_ring *ep_ring;
63a0d9ab 690 struct xhci_virt_ep *ep;
326b4810 691 struct xhci_td *cur_td = NULL;
ae636747 692 struct xhci_td *last_unlinked_td;
19a7d0d6
FB
693 struct xhci_ep_ctx *ep_ctx;
694 struct xhci_virt_device *vdev;
cdd504e1 695 u64 hw_deq;
c92bcfa7 696 struct xhci_dequeue_state deq_state;
ae636747 697
bc752bde 698 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
9ea1833e 699 if (!xhci->devs[slot_id])
be88fe4f
AX
700 xhci_warn(xhci, "Stop endpoint command "
701 "completion for disabled slot %u\n",
702 slot_id);
703 return;
704 }
705
ae636747 706 memset(&deq_state, 0, sizeof(deq_state));
28ccd296 707 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
19a7d0d6
FB
708
709 vdev = xhci->devs[slot_id];
710 ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index);
711 trace_xhci_handle_cmd_stop_ep(ep_ctx);
712
63a0d9ab 713 ep = &xhci->devs[slot_id]->eps[ep_index];
04861f83
FB
714 last_unlinked_td = list_last_entry(&ep->cancelled_td_list,
715 struct xhci_td, cancelled_td_list);
ae636747 716
678539cf 717 if (list_empty(&ep->cancelled_td_list)) {
6f5165cf 718 xhci_stop_watchdog_timer_in_irq(xhci, ep);
e9df17eb 719 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747 720 return;
678539cf 721 }
ae636747
SS
722
723 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
724 * We have the xHCI lock, so nothing can modify this list until we drop
725 * it. We're also in the event handler, so we can't get re-interrupted
726 * if another Stop Endpoint command completes
727 */
04861f83 728 list_for_each_entry(cur_td, &ep->cancelled_td_list, cancelled_td_list) {
aa50b290
XR
729 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
730 "Removing canceled TD starting at 0x%llx (dma).",
79688acf
SS
731 (unsigned long long)xhci_trb_virt_to_dma(
732 cur_td->start_seg, cur_td->first_trb));
e9df17eb
SS
733 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
734 if (!ep_ring) {
735 /* This shouldn't happen unless a driver is mucking
736 * with the stream ID after submission. This will
737 * leave the TD on the hardware ring, and the hardware
738 * will try to execute it, and may access a buffer
739 * that has already been freed. In the best case, the
740 * hardware will execute it, and the event handler will
741 * ignore the completion event for that TD, since it was
742 * removed from the td_list for that endpoint. In
743 * short, don't muck with the stream ID after
744 * submission.
745 */
746 xhci_warn(xhci, "WARN Cancelled URB %p "
747 "has invalid stream ID %u.\n",
748 cur_td->urb,
749 cur_td->urb->stream_id);
750 goto remove_finished_td;
751 }
ae636747
SS
752 /*
753 * If we stopped on the TD we need to cancel, then we have to
754 * move the xHC endpoint ring dequeue pointer past this TD.
755 */
cdd504e1
MN
756 hw_deq = xhci_get_hw_deq(xhci, vdev, ep_index,
757 cur_td->urb->stream_id);
758 hw_deq &= ~0xf;
759
760 if (trb_in_td(xhci, cur_td->start_seg, cur_td->first_trb,
761 cur_td->last_trb, hw_deq, false)) {
e9df17eb 762 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
cdd504e1
MN
763 cur_td->urb->stream_id,
764 cur_td, &deq_state);
765 } else {
522989a2 766 td_to_noop(xhci, ep_ring, cur_td, false);
cdd504e1
MN
767 }
768
e9df17eb 769remove_finished_td:
ae636747
SS
770 /*
771 * The event handler won't see a completion for this TD anymore,
772 * so remove it from the endpoint ring's TD list. Keep it in
773 * the cancelled TD list for URB completion later.
774 */
585df1d9 775 list_del_init(&cur_td->td_list);
ae636747 776 }
04861f83 777
6f5165cf 778 xhci_stop_watchdog_timer_in_irq(xhci, ep);
ae636747
SS
779
780 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
781 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
1e3452e3 782 xhci_queue_new_dequeue_state(xhci, slot_id, ep_index,
8790736d 783 &deq_state);
ac9d8fe7 784 xhci_ring_cmd_db(xhci);
ae636747 785 } else {
e9df17eb
SS
786 /* Otherwise ring the doorbell(s) to restart queued transfers */
787 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747 788 }
526867c3 789
ae636747
SS
790 /*
791 * Drop the lock and complete the URBs in the cancelled TD list.
792 * New TDs to be cancelled might be added to the end of the list before
793 * we can complete all the URBs for the TDs we already unlinked.
794 * So stop when we've completed the URB for the last TD we unlinked.
795 */
796 do {
04861f83 797 cur_td = list_first_entry(&ep->cancelled_td_list,
ae636747 798 struct xhci_td, cancelled_td_list);
585df1d9 799 list_del_init(&cur_td->cancelled_td_list);
ae636747
SS
800
801 /* Clean up the cancelled URB */
ae636747
SS
802 /* Doesn't matter what we pass for status, since the core will
803 * just overwrite it (because the URB has been unlinked).
804 */
f76a28a6 805 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
a60f2f2f 806 xhci_unmap_td_bounce_buffer(xhci, ep_ring, cur_td);
2a72126d
MN
807 inc_td_cnt(cur_td->urb);
808 if (last_td_in_urb(cur_td))
809 xhci_giveback_urb_in_irq(xhci, cur_td, 0);
ae636747 810
6f5165cf
SS
811 /* Stop processing the cancelled list if the watchdog timer is
812 * running.
813 */
814 if (xhci->xhc_state & XHCI_STATE_DYING)
815 return;
ae636747
SS
816 } while (cur_td != last_unlinked_td);
817
818 /* Return to the event handler with xhci->lock re-acquired */
819}
820
50e8725e
SS
821static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
822{
823 struct xhci_td *cur_td;
a54cfae3 824 struct xhci_td *tmp;
50e8725e 825
a54cfae3 826 list_for_each_entry_safe(cur_td, tmp, &ring->td_list, td_list) {
50e8725e 827 list_del_init(&cur_td->td_list);
a54cfae3 828
50e8725e
SS
829 if (!list_empty(&cur_td->cancelled_td_list))
830 list_del_init(&cur_td->cancelled_td_list);
f9c589e1 831
a60f2f2f 832 xhci_unmap_td_bounce_buffer(xhci, ring, cur_td);
2a72126d
MN
833
834 inc_td_cnt(cur_td->urb);
835 if (last_td_in_urb(cur_td))
836 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
50e8725e
SS
837 }
838}
839
840static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
841 int slot_id, int ep_index)
842{
843 struct xhci_td *cur_td;
a54cfae3 844 struct xhci_td *tmp;
50e8725e
SS
845 struct xhci_virt_ep *ep;
846 struct xhci_ring *ring;
847
848 ep = &xhci->devs[slot_id]->eps[ep_index];
21d0e51b
SS
849 if ((ep->ep_state & EP_HAS_STREAMS) ||
850 (ep->ep_state & EP_GETTING_NO_STREAMS)) {
851 int stream_id;
852
853 for (stream_id = 0; stream_id < ep->stream_info->num_streams;
854 stream_id++) {
855 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
856 "Killing URBs for slot ID %u, ep index %u, stream %u",
857 slot_id, ep_index, stream_id + 1);
858 xhci_kill_ring_urbs(xhci,
859 ep->stream_info->stream_rings[stream_id]);
860 }
861 } else {
862 ring = ep->ring;
863 if (!ring)
864 return;
865 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
866 "Killing URBs for slot ID %u, ep index %u",
867 slot_id, ep_index);
868 xhci_kill_ring_urbs(xhci, ring);
869 }
2a72126d 870
a54cfae3
FB
871 list_for_each_entry_safe(cur_td, tmp, &ep->cancelled_td_list,
872 cancelled_td_list) {
873 list_del_init(&cur_td->cancelled_td_list);
2a72126d 874 inc_td_cnt(cur_td->urb);
a54cfae3 875
2a72126d
MN
876 if (last_td_in_urb(cur_td))
877 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
50e8725e
SS
878 }
879}
880
d9f11ba9
MN
881/*
882 * host controller died, register read returns 0xffffffff
883 * Complete pending commands, mark them ABORTED.
884 * URBs need to be given back as usb core might be waiting with device locks
885 * held for the URBs to finish during device disconnect, blocking host remove.
886 *
887 * Call with xhci->lock held.
888 * lock is relased and re-acquired while giving back urb.
889 */
890void xhci_hc_died(struct xhci_hcd *xhci)
891{
892 int i, j;
893
894 if (xhci->xhc_state & XHCI_STATE_DYING)
895 return;
896
897 xhci_err(xhci, "xHCI host controller not responding, assume dead\n");
898 xhci->xhc_state |= XHCI_STATE_DYING;
899
900 xhci_cleanup_command_queue(xhci);
901
902 /* return any pending urbs, remove may be waiting for them */
903 for (i = 0; i <= HCS_MAX_SLOTS(xhci->hcs_params1); i++) {
904 if (!xhci->devs[i])
905 continue;
906 for (j = 0; j < 31; j++)
907 xhci_kill_endpoint_urbs(xhci, i, j);
908 }
909
910 /* inform usb core hc died if PCI remove isn't already handling it */
911 if (!(xhci->xhc_state & XHCI_STATE_REMOVING))
912 usb_hc_died(xhci_to_hcd(xhci));
913}
914
6f5165cf
SS
915/* Watchdog timer function for when a stop endpoint command fails to complete.
916 * In this case, we assume the host controller is broken or dying or dead. The
917 * host may still be completing some other events, so we have to be careful to
918 * let the event ring handler and the URB dequeueing/enqueueing functions know
919 * through xhci->state.
920 *
921 * The timer may also fire if the host takes a very long time to respond to the
922 * command, and the stop endpoint command completion handler cannot delete the
923 * timer before the timer function is called. Another endpoint cancellation may
924 * sneak in before the timer function can grab the lock, and that may queue
925 * another stop endpoint command and add the timer back. So we cannot use a
926 * simple flag to say whether there is a pending stop endpoint command for a
927 * particular endpoint.
928 *
f9926596
MN
929 * Instead we use a combination of that flag and checking if a new timer is
930 * pending.
6f5165cf
SS
931 */
932void xhci_stop_endpoint_command_watchdog(unsigned long arg)
933{
934 struct xhci_hcd *xhci;
935 struct xhci_virt_ep *ep;
f43d6231 936 unsigned long flags;
6f5165cf
SS
937
938 ep = (struct xhci_virt_ep *) arg;
939 xhci = ep->xhci;
940
f43d6231 941 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf 942
f9926596
MN
943 /* bail out if cmd completed but raced with stop ep watchdog timer.*/
944 if (!(ep->ep_state & EP_STOP_CMD_PENDING) ||
945 timer_pending(&ep->stop_cmd_timer)) {
f43d6231 946 spin_unlock_irqrestore(&xhci->lock, flags);
f9926596 947 xhci_dbg(xhci, "Stop EP timer raced with cmd completion, exit");
6f5165cf
SS
948 return;
949 }
950
951 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
f9926596
MN
952 ep->ep_state &= ~EP_STOP_CMD_PENDING;
953
d9f11ba9 954 xhci_halt(xhci);
6f5165cf 955
d9f11ba9
MN
956 /*
957 * handle a stop endpoint cmd timeout as if host died (-ENODEV).
958 * In the future we could distinguish between -ENODEV and -ETIMEDOUT
959 * and try to recover a -ETIMEDOUT with a host controller reset
960 */
961 xhci_hc_died(xhci);
6f5165cf 962
f43d6231 963 spin_unlock_irqrestore(&xhci->lock, flags);
aa50b290
XR
964 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
965 "xHCI host controller is dead.");
6f5165cf
SS
966}
967
b008df60
AX
968static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
969 struct xhci_virt_device *dev,
970 struct xhci_ring *ep_ring,
971 unsigned int ep_index)
972{
973 union xhci_trb *dequeue_temp;
974 int num_trbs_free_temp;
975 bool revert = false;
976
977 num_trbs_free_temp = ep_ring->num_trbs_free;
978 dequeue_temp = ep_ring->dequeue;
979
0d9f78a9
SS
980 /* If we get two back-to-back stalls, and the first stalled transfer
981 * ends just before a link TRB, the dequeue pointer will be left on
982 * the link TRB by the code in the while loop. So we have to update
983 * the dequeue pointer one segment further, or we'll jump off
984 * the segment into la-la-land.
985 */
2d98ef40 986 if (trb_is_link(ep_ring->dequeue)) {
0d9f78a9
SS
987 ep_ring->deq_seg = ep_ring->deq_seg->next;
988 ep_ring->dequeue = ep_ring->deq_seg->trbs;
989 }
990
b008df60
AX
991 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
992 /* We have more usable TRBs */
993 ep_ring->num_trbs_free++;
994 ep_ring->dequeue++;
2d98ef40 995 if (trb_is_link(ep_ring->dequeue)) {
b008df60
AX
996 if (ep_ring->dequeue ==
997 dev->eps[ep_index].queued_deq_ptr)
998 break;
999 ep_ring->deq_seg = ep_ring->deq_seg->next;
1000 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1001 }
1002 if (ep_ring->dequeue == dequeue_temp) {
1003 revert = true;
1004 break;
1005 }
1006 }
1007
1008 if (revert) {
1009 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1010 ep_ring->num_trbs_free = num_trbs_free_temp;
1011 }
1012}
1013
ae636747
SS
1014/*
1015 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1016 * we need to clear the set deq pending flag in the endpoint ring state, so that
1017 * the TD queueing code can ring the doorbell again. We also need to ring the
1018 * endpoint doorbell to restart the ring, but only if there aren't more
1019 * cancellations pending.
1020 */
b8200c94 1021static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
c69a0597 1022 union xhci_trb *trb, u32 cmd_comp_code)
ae636747 1023{
ae636747 1024 unsigned int ep_index;
e9df17eb 1025 unsigned int stream_id;
ae636747
SS
1026 struct xhci_ring *ep_ring;
1027 struct xhci_virt_device *dev;
9aad95e2 1028 struct xhci_virt_ep *ep;
d115b048
JY
1029 struct xhci_ep_ctx *ep_ctx;
1030 struct xhci_slot_ctx *slot_ctx;
ae636747 1031
28ccd296
ME
1032 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1033 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
ae636747 1034 dev = xhci->devs[slot_id];
9aad95e2 1035 ep = &dev->eps[ep_index];
e9df17eb
SS
1036
1037 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1038 if (!ep_ring) {
e587b8b2 1039 xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
e9df17eb
SS
1040 stream_id);
1041 /* XXX: Harmless??? */
0d4976ec 1042 goto cleanup;
e9df17eb
SS
1043 }
1044
d115b048
JY
1045 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1046 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
19a7d0d6
FB
1047 trace_xhci_handle_cmd_set_deq(slot_ctx);
1048 trace_xhci_handle_cmd_set_deq_ep(ep_ctx);
ae636747 1049
c69a0597 1050 if (cmd_comp_code != COMP_SUCCESS) {
ae636747
SS
1051 unsigned int ep_state;
1052 unsigned int slot_state;
1053
c69a0597 1054 switch (cmd_comp_code) {
0b7c105a 1055 case COMP_TRB_ERROR:
e587b8b2 1056 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
ae636747 1057 break;
0b7c105a 1058 case COMP_CONTEXT_STATE_ERROR:
e587b8b2 1059 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
5071e6b2 1060 ep_state = GET_EP_CTX_STATE(ep_ctx);
28ccd296 1061 slot_state = le32_to_cpu(slot_ctx->dev_state);
ae636747 1062 slot_state = GET_SLOT_STATE(slot_state);
aa50b290
XR
1063 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1064 "Slot state = %u, EP state = %u",
ae636747
SS
1065 slot_state, ep_state);
1066 break;
0b7c105a 1067 case COMP_SLOT_NOT_ENABLED_ERROR:
e587b8b2
ON
1068 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
1069 slot_id);
ae636747
SS
1070 break;
1071 default:
e587b8b2
ON
1072 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
1073 cmd_comp_code);
ae636747
SS
1074 break;
1075 }
1076 /* OK what do we do now? The endpoint state is hosed, and we
1077 * should never get to this point if the synchronization between
1078 * queueing, and endpoint state are correct. This might happen
1079 * if the device gets disconnected after we've finished
1080 * cancelling URBs, which might not be an error...
1081 */
1082 } else {
9aad95e2
HG
1083 u64 deq;
1084 /* 4.6.10 deq ptr is written to the stream ctx for streams */
1085 if (ep->ep_state & EP_HAS_STREAMS) {
1086 struct xhci_stream_ctx *ctx =
1087 &ep->stream_info->stream_ctx_array[stream_id];
1088 deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1089 } else {
1090 deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1091 }
aa50b290 1092 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
9aad95e2
HG
1093 "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1094 if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1095 ep->queued_deq_ptr) == deq) {
bf161e85
SS
1096 /* Update the ring's dequeue segment and dequeue pointer
1097 * to reflect the new position.
1098 */
b008df60
AX
1099 update_ring_for_set_deq_completion(xhci, dev,
1100 ep_ring, ep_index);
bf161e85 1101 } else {
e587b8b2 1102 xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
bf161e85 1103 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
9aad95e2 1104 ep->queued_deq_seg, ep->queued_deq_ptr);
bf161e85 1105 }
ae636747
SS
1106 }
1107
0d4976ec 1108cleanup:
63a0d9ab 1109 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
bf161e85
SS
1110 dev->eps[ep_index].queued_deq_seg = NULL;
1111 dev->eps[ep_index].queued_deq_ptr = NULL;
e9df17eb
SS
1112 /* Restart any rings with pending URBs */
1113 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747
SS
1114}
1115
b8200c94 1116static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
c69a0597 1117 union xhci_trb *trb, u32 cmd_comp_code)
a1587d97 1118{
19a7d0d6
FB
1119 struct xhci_virt_device *vdev;
1120 struct xhci_ep_ctx *ep_ctx;
a1587d97
SS
1121 unsigned int ep_index;
1122
28ccd296 1123 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
19a7d0d6
FB
1124 vdev = xhci->devs[slot_id];
1125 ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index);
1126 trace_xhci_handle_cmd_reset_ep(ep_ctx);
1127
a1587d97
SS
1128 /* This command will only fail if the endpoint wasn't halted,
1129 * but we don't care.
1130 */
a0254324 1131 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
c69a0597 1132 "Ignoring reset ep completion code of %u", cmd_comp_code);
a1587d97 1133
ac9d8fe7
SS
1134 /* HW with the reset endpoint quirk needs to have a configure endpoint
1135 * command complete before the endpoint can be used. Queue that here
1136 * because the HW can't handle two commands being queued in a row.
1137 */
1138 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
ddba5cd0 1139 struct xhci_command *command;
74e0b564 1140
ddba5cd0 1141 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
74e0b564 1142 if (!command)
a0ee619f 1143 return;
74e0b564 1144
4bdfe4c3
XR
1145 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1146 "Queueing configure endpoint command");
ddba5cd0 1147 xhci_queue_configure_endpoint(xhci, command,
913a8a34
SS
1148 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1149 false);
ac9d8fe7
SS
1150 xhci_ring_cmd_db(xhci);
1151 } else {
c3492dbf 1152 /* Clear our internal halted state */
63a0d9ab 1153 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
ac9d8fe7 1154 }
a1587d97 1155}
ae636747 1156
b244b431 1157static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
c2d3d49b 1158 struct xhci_command *command, u32 cmd_comp_code)
b244b431
XR
1159{
1160 if (cmd_comp_code == COMP_SUCCESS)
c2d3d49b 1161 command->slot_id = slot_id;
b244b431 1162 else
c2d3d49b 1163 command->slot_id = 0;
b244b431
XR
1164}
1165
6c02dd14
XR
1166static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1167{
1168 struct xhci_virt_device *virt_dev;
19a7d0d6 1169 struct xhci_slot_ctx *slot_ctx;
6c02dd14
XR
1170
1171 virt_dev = xhci->devs[slot_id];
1172 if (!virt_dev)
1173 return;
19a7d0d6
FB
1174
1175 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
1176 trace_xhci_handle_cmd_disable_slot(slot_ctx);
1177
6c02dd14
XR
1178 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1179 /* Delete default control endpoint resources */
1180 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1181 xhci_free_virt_device(xhci, slot_id);
1182}
1183
6ed46d33
XR
1184static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1185 struct xhci_event_cmd *event, u32 cmd_comp_code)
1186{
1187 struct xhci_virt_device *virt_dev;
1188 struct xhci_input_control_ctx *ctrl_ctx;
19a7d0d6 1189 struct xhci_ep_ctx *ep_ctx;
6ed46d33
XR
1190 unsigned int ep_index;
1191 unsigned int ep_state;
1192 u32 add_flags, drop_flags;
1193
6ed46d33
XR
1194 /*
1195 * Configure endpoint commands can come from the USB core
1196 * configuration or alt setting changes, or because the HW
1197 * needed an extra configure endpoint command after a reset
1198 * endpoint command or streams were being configured.
1199 * If the command was for a halted endpoint, the xHCI driver
1200 * is not waiting on the configure endpoint command.
1201 */
9ea1833e 1202 virt_dev = xhci->devs[slot_id];
4daf9df5 1203 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
6ed46d33
XR
1204 if (!ctrl_ctx) {
1205 xhci_warn(xhci, "Could not get input context, bad type.\n");
1206 return;
1207 }
1208
1209 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1210 drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1211 /* Input ctx add_flags are the endpoint index plus one */
1212 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1213
19a7d0d6
FB
1214 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->out_ctx, ep_index);
1215 trace_xhci_handle_cmd_config_ep(ep_ctx);
1216
6ed46d33
XR
1217 /* A usb_set_interface() call directly after clearing a halted
1218 * condition may race on this quirky hardware. Not worth
1219 * worrying about, since this is prototype hardware. Not sure
1220 * if this will work for streams, but streams support was
1221 * untested on this prototype.
1222 */
1223 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1224 ep_index != (unsigned int) -1 &&
1225 add_flags - SLOT_FLAG == drop_flags) {
1226 ep_state = virt_dev->eps[ep_index].ep_state;
1227 if (!(ep_state & EP_HALTED))
ddba5cd0 1228 return;
6ed46d33
XR
1229 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1230 "Completed config ep cmd - "
1231 "last ep index = %d, state = %d",
1232 ep_index, ep_state);
1233 /* Clear internal halted state and restart ring(s) */
1234 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1235 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1236 return;
1237 }
6ed46d33
XR
1238 return;
1239}
1240
19a7d0d6
FB
1241static void xhci_handle_cmd_addr_dev(struct xhci_hcd *xhci, int slot_id)
1242{
1243 struct xhci_virt_device *vdev;
1244 struct xhci_slot_ctx *slot_ctx;
1245
1246 vdev = xhci->devs[slot_id];
1247 slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
1248 trace_xhci_handle_cmd_addr_dev(slot_ctx);
1249}
1250
f681321b
XR
1251static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1252 struct xhci_event_cmd *event)
1253{
19a7d0d6
FB
1254 struct xhci_virt_device *vdev;
1255 struct xhci_slot_ctx *slot_ctx;
1256
1257 vdev = xhci->devs[slot_id];
1258 slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
1259 trace_xhci_handle_cmd_reset_dev(slot_ctx);
1260
f681321b 1261 xhci_dbg(xhci, "Completed reset device command.\n");
9ea1833e 1262 if (!xhci->devs[slot_id])
f681321b
XR
1263 xhci_warn(xhci, "Reset device command completion "
1264 "for disabled slot %u\n", slot_id);
1265}
1266
2c070821
XR
1267static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1268 struct xhci_event_cmd *event)
1269{
1270 if (!(xhci->quirks & XHCI_NEC_HOST)) {
f4c8f03c 1271 xhci_warn(xhci, "WARN NEC_GET_FW command on non-NEC host\n");
2c070821
XR
1272 return;
1273 }
1274 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1275 "NEC firmware version %2x.%02x",
1276 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1277 NEC_FW_MINOR(le32_to_cpu(event->status)));
1278}
1279
9ea1833e 1280static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
c9aa1a2d
MN
1281{
1282 list_del(&cmd->cmd_list);
9ea1833e
MN
1283
1284 if (cmd->completion) {
1285 cmd->status = status;
1286 complete(cmd->completion);
1287 } else {
c9aa1a2d 1288 kfree(cmd);
9ea1833e 1289 }
c9aa1a2d
MN
1290}
1291
1292void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
1293{
1294 struct xhci_command *cur_cmd, *tmp_cmd;
1295 list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
0b7c105a 1296 xhci_complete_del_and_free_cmd(cur_cmd, COMP_COMMAND_ABORTED);
c9aa1a2d
MN
1297}
1298
cb4d5ce5 1299void xhci_handle_command_timeout(struct work_struct *work)
c311e391
MN
1300{
1301 struct xhci_hcd *xhci;
c311e391
MN
1302 unsigned long flags;
1303 u64 hw_ring_state;
cb4d5ce5
OH
1304
1305 xhci = container_of(to_delayed_work(work), struct xhci_hcd, cmd_timer);
c311e391 1306
c311e391 1307 spin_lock_irqsave(&xhci->lock, flags);
2b985467 1308
a5a1b951
MN
1309 /*
1310 * If timeout work is pending, or current_cmd is NULL, it means we
1311 * raced with command completion. Command is handled so just return.
1312 */
cb4d5ce5 1313 if (!xhci->current_cmd || delayed_work_pending(&xhci->cmd_timer)) {
2b985467
LB
1314 spin_unlock_irqrestore(&xhci->lock, flags);
1315 return;
c311e391 1316 }
2b985467 1317 /* mark this command to be cancelled */
0b7c105a 1318 xhci->current_cmd->status = COMP_COMMAND_ABORTED;
2b985467 1319
c311e391
MN
1320 /* Make sure command ring is running before aborting it */
1321 hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
d9f11ba9
MN
1322 if (hw_ring_state == ~(u64)0) {
1323 xhci_hc_died(xhci);
1324 goto time_out_completed;
1325 }
1326
c311e391
MN
1327 if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
1328 (hw_ring_state & CMD_RING_RUNNING)) {
1c111b6c
OH
1329 /* Prevent new doorbell, and start command abort */
1330 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
c311e391 1331 xhci_dbg(xhci, "Command timeout\n");
d9f11ba9 1332 xhci_abort_cmd_ring(xhci, flags);
4dea7077 1333 goto time_out_completed;
c311e391 1334 }
3425aa03 1335
1c111b6c
OH
1336 /* host removed. Bail out */
1337 if (xhci->xhc_state & XHCI_STATE_REMOVING) {
1338 xhci_dbg(xhci, "host removed, ring start fail?\n");
3425aa03 1339 xhci_cleanup_command_queue(xhci);
4dea7077
LB
1340
1341 goto time_out_completed;
3425aa03
MN
1342 }
1343
c311e391
MN
1344 /* command timeout on stopped ring, ring can't be aborted */
1345 xhci_dbg(xhci, "Command timeout on stopped ring\n");
1346 xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
4dea7077
LB
1347
1348time_out_completed:
c311e391
MN
1349 spin_unlock_irqrestore(&xhci->lock, flags);
1350 return;
1351}
1352
7f84eef0
SS
1353static void handle_cmd_completion(struct xhci_hcd *xhci,
1354 struct xhci_event_cmd *event)
1355{
28ccd296 1356 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
7f84eef0
SS
1357 u64 cmd_dma;
1358 dma_addr_t cmd_dequeue_dma;
e7a79a1d 1359 u32 cmd_comp_code;
9124b121 1360 union xhci_trb *cmd_trb;
c9aa1a2d 1361 struct xhci_command *cmd;
b54fc46d 1362 u32 cmd_type;
7f84eef0 1363
28ccd296 1364 cmd_dma = le64_to_cpu(event->cmd_trb);
9124b121 1365 cmd_trb = xhci->cmd_ring->dequeue;
a37c3f76
FB
1366
1367 trace_xhci_handle_command(xhci->cmd_ring, &cmd_trb->generic);
1368
23e3be11 1369 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
9124b121 1370 cmd_trb);
f4c8f03c
LB
1371 /*
1372 * Check whether the completion event is for our internal kept
1373 * command.
1374 */
1375 if (!cmd_dequeue_dma || cmd_dma != (u64)cmd_dequeue_dma) {
1376 xhci_warn(xhci,
1377 "ERROR mismatched command completion event\n");
7f84eef0
SS
1378 return;
1379 }
b63f4053 1380
04861f83 1381 cmd = list_first_entry(&xhci->cmd_list, struct xhci_command, cmd_list);
c9aa1a2d 1382
cb4d5ce5 1383 cancel_delayed_work(&xhci->cmd_timer);
c311e391 1384
e7a79a1d 1385 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
c311e391
MN
1386
1387 /* If CMD ring stopped we own the trbs between enqueue and dequeue */
604d02a2 1388 if (cmd_comp_code == COMP_COMMAND_RING_STOPPED) {
1c111b6c 1389 complete_all(&xhci->cmd_ring_stop_completion);
c311e391
MN
1390 return;
1391 }
33be1265
MN
1392
1393 if (cmd->command_trb != xhci->cmd_ring->dequeue) {
1394 xhci_err(xhci,
1395 "Command completion event does not match command\n");
1396 return;
1397 }
1398
c311e391
MN
1399 /*
1400 * Host aborted the command ring, check if the current command was
1401 * supposed to be aborted, otherwise continue normally.
1402 * The command ring is stopped now, but the xHC will issue a Command
1403 * Ring Stopped event which will cause us to restart it.
1404 */
0b7c105a 1405 if (cmd_comp_code == COMP_COMMAND_ABORTED) {
c311e391 1406 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
0b7c105a 1407 if (cmd->status == COMP_COMMAND_ABORTED) {
2a7cfdf3
BW
1408 if (xhci->current_cmd == cmd)
1409 xhci->current_cmd = NULL;
c311e391 1410 goto event_handled;
2a7cfdf3 1411 }
b63f4053
EF
1412 }
1413
b54fc46d
XR
1414 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1415 switch (cmd_type) {
1416 case TRB_ENABLE_SLOT:
c2d3d49b 1417 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd, cmd_comp_code);
3ffbba95 1418 break;
b54fc46d 1419 case TRB_DISABLE_SLOT:
6c02dd14 1420 xhci_handle_cmd_disable_slot(xhci, slot_id);
3ffbba95 1421 break;
b54fc46d 1422 case TRB_CONFIG_EP:
9ea1833e
MN
1423 if (!cmd->completion)
1424 xhci_handle_cmd_config_ep(xhci, slot_id, event,
1425 cmd_comp_code);
f94e0186 1426 break;
b54fc46d 1427 case TRB_EVAL_CONTEXT:
2d3f1fac 1428 break;
b54fc46d 1429 case TRB_ADDR_DEV:
19a7d0d6 1430 xhci_handle_cmd_addr_dev(xhci, slot_id);
3ffbba95 1431 break;
b54fc46d 1432 case TRB_STOP_RING:
b8200c94
XR
1433 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1434 le32_to_cpu(cmd_trb->generic.field[3])));
1435 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
ae636747 1436 break;
b54fc46d 1437 case TRB_SET_DEQ:
b8200c94
XR
1438 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1439 le32_to_cpu(cmd_trb->generic.field[3])));
c69a0597 1440 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
ae636747 1441 break;
b54fc46d 1442 case TRB_CMD_NOOP:
c311e391 1443 /* Is this an aborted command turned to NO-OP? */
604d02a2
MN
1444 if (cmd->status == COMP_COMMAND_RING_STOPPED)
1445 cmd_comp_code = COMP_COMMAND_RING_STOPPED;
7f84eef0 1446 break;
b54fc46d 1447 case TRB_RESET_EP:
b8200c94
XR
1448 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1449 le32_to_cpu(cmd_trb->generic.field[3])));
c69a0597 1450 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
a1587d97 1451 break;
b54fc46d 1452 case TRB_RESET_DEV:
6fcfb0d6
MN
1453 /* SLOT_ID field in reset device cmd completion event TRB is 0.
1454 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
1455 */
1456 slot_id = TRB_TO_SLOT_ID(
1457 le32_to_cpu(cmd_trb->generic.field[3]));
f681321b 1458 xhci_handle_cmd_reset_dev(xhci, slot_id, event);
2a8f82c4 1459 break;
b54fc46d 1460 case TRB_NEC_GET_FW:
2c070821 1461 xhci_handle_cmd_nec_get_fw(xhci, event);
0238634d 1462 break;
7f84eef0
SS
1463 default:
1464 /* Skip over unknown commands on the event ring */
f4c8f03c 1465 xhci_info(xhci, "INFO unknown command type %d\n", cmd_type);
7f84eef0
SS
1466 break;
1467 }
c9aa1a2d 1468
c311e391 1469 /* restart timer if this wasn't the last command */
daa47f21 1470 if (!list_is_singular(&xhci->cmd_list)) {
04861f83
FB
1471 xhci->current_cmd = list_first_entry(&cmd->cmd_list,
1472 struct xhci_command, cmd_list);
cb4d5ce5 1473 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
2b985467
LB
1474 } else if (xhci->current_cmd == cmd) {
1475 xhci->current_cmd = NULL;
c311e391
MN
1476 }
1477
1478event_handled:
9ea1833e 1479 xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
c9aa1a2d 1480
3b72fca0 1481 inc_deq(xhci, xhci->cmd_ring);
7f84eef0
SS
1482}
1483
0238634d
SS
1484static void handle_vendor_event(struct xhci_hcd *xhci,
1485 union xhci_trb *event)
1486{
1487 u32 trb_type;
1488
28ccd296 1489 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
0238634d
SS
1490 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1491 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1492 handle_cmd_completion(xhci, &event->event_cmd);
1493}
1494
f6ff0ac8
SS
1495/* @port_id: the one-based port ID from the hardware (indexed from array of all
1496 * port registers -- USB 3.0 and USB 2.0).
1497 *
1498 * Returns a zero-based port number, which is suitable for indexing into each of
1499 * the split roothubs' port arrays and bus state arrays.
d0cd5d48 1500 * Add one to it in order to call xhci_find_slot_id_by_port.
f6ff0ac8
SS
1501 */
1502static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1503 struct xhci_hcd *xhci, u32 port_id)
1504{
1505 unsigned int i;
1506 unsigned int num_similar_speed_ports = 0;
1507
1508 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1509 * and usb2_ports are 0-based indexes. Count the number of similar
1510 * speed ports, up to 1 port before this port.
1511 */
1512 for (i = 0; i < (port_id - 1); i++) {
1513 u8 port_speed = xhci->port_array[i];
1514
1515 /*
1516 * Skip ports that don't have known speeds, or have duplicate
1517 * Extended Capabilities port speed entries.
1518 */
22e04870 1519 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
f6ff0ac8
SS
1520 continue;
1521
1522 /*
1523 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1524 * 1.1 ports are under the USB 2.0 hub. If the port speed
1525 * matches the device speed, it's a similar speed port.
1526 */
b50107bb 1527 if ((port_speed == 0x03) == (hcd->speed >= HCD_USB3))
f6ff0ac8
SS
1528 num_similar_speed_ports++;
1529 }
1530 return num_similar_speed_ports;
1531}
1532
623bef9e
SS
1533static void handle_device_notification(struct xhci_hcd *xhci,
1534 union xhci_trb *event)
1535{
1536 u32 slot_id;
4ee823b8 1537 struct usb_device *udev;
623bef9e 1538
7e76ad43 1539 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
4ee823b8 1540 if (!xhci->devs[slot_id]) {
623bef9e
SS
1541 xhci_warn(xhci, "Device Notification event for "
1542 "unused slot %u\n", slot_id);
4ee823b8
SS
1543 return;
1544 }
1545
1546 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1547 slot_id);
1548 udev = xhci->devs[slot_id]->udev;
1549 if (udev && udev->parent)
1550 usb_wakeup_notification(udev->parent, udev->portnum);
623bef9e
SS
1551}
1552
0f2a7930
SS
1553static void handle_port_status(struct xhci_hcd *xhci,
1554 union xhci_trb *event)
1555{
f6ff0ac8 1556 struct usb_hcd *hcd;
0f2a7930 1557 u32 port_id;
56192531 1558 u32 temp, temp1;
518e848e 1559 int max_ports;
56192531 1560 int slot_id;
5308a91b 1561 unsigned int faked_port_index;
f6ff0ac8 1562 u8 major_revision;
20b67cf5 1563 struct xhci_bus_state *bus_state;
28ccd296 1564 __le32 __iomem **port_array;
386139d7 1565 bool bogus_port_status = false;
0f2a7930
SS
1566
1567 /* Port status change events always have a successful completion code */
f4c8f03c
LB
1568 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS)
1569 xhci_warn(xhci,
1570 "WARN: xHC returned failed port status event\n");
1571
28ccd296 1572 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
0f2a7930
SS
1573 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1574
518e848e
SS
1575 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1576 if ((port_id <= 0) || (port_id > max_ports)) {
56192531 1577 xhci_warn(xhci, "Invalid port id %d\n", port_id);
09ce0c0c
PC
1578 inc_deq(xhci, xhci->event_ring);
1579 return;
56192531
AX
1580 }
1581
f6ff0ac8
SS
1582 /* Figure out which usb_hcd this port is attached to:
1583 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1584 */
1585 major_revision = xhci->port_array[port_id - 1];
09ce0c0c
PC
1586
1587 /* Find the right roothub. */
1588 hcd = xhci_to_hcd(xhci);
b50107bb 1589 if ((major_revision == 0x03) != (hcd->speed >= HCD_USB3))
09ce0c0c
PC
1590 hcd = xhci->shared_hcd;
1591
f6ff0ac8
SS
1592 if (major_revision == 0) {
1593 xhci_warn(xhci, "Event for port %u not in "
1594 "Extended Capabilities, ignoring.\n",
1595 port_id);
386139d7 1596 bogus_port_status = true;
f6ff0ac8 1597 goto cleanup;
5308a91b 1598 }
22e04870 1599 if (major_revision == DUPLICATE_ENTRY) {
f6ff0ac8
SS
1600 xhci_warn(xhci, "Event for port %u duplicated in"
1601 "Extended Capabilities, ignoring.\n",
1602 port_id);
386139d7 1603 bogus_port_status = true;
f6ff0ac8
SS
1604 goto cleanup;
1605 }
1606
1607 /*
1608 * Hardware port IDs reported by a Port Status Change Event include USB
1609 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1610 * resume event, but we first need to translate the hardware port ID
1611 * into the index into the ports on the correct split roothub, and the
1612 * correct bus_state structure.
1613 */
f6ff0ac8 1614 bus_state = &xhci->bus_state[hcd_index(hcd)];
b50107bb 1615 if (hcd->speed >= HCD_USB3)
f6ff0ac8
SS
1616 port_array = xhci->usb3_ports;
1617 else
1618 port_array = xhci->usb2_ports;
1619 /* Find the faked port hub number */
1620 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1621 port_id);
5308a91b 1622
b0ba9720 1623 temp = readl(port_array[faked_port_index]);
7111ebc9 1624 if (hcd->state == HC_STATE_SUSPENDED) {
56192531
AX
1625 xhci_dbg(xhci, "resume root hub\n");
1626 usb_hcd_resume_root_hub(hcd);
1627 }
1628
b50107bb 1629 if (hcd->speed >= HCD_USB3 && (temp & PORT_PLS_MASK) == XDEV_INACTIVE)
fac4271d
ZJC
1630 bus_state->port_remote_wakeup &= ~(1 << faked_port_index);
1631
56192531
AX
1632 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1633 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1634
b0ba9720 1635 temp1 = readl(&xhci->op_regs->command);
56192531
AX
1636 if (!(temp1 & CMD_RUN)) {
1637 xhci_warn(xhci, "xHC is not running.\n");
1638 goto cleanup;
1639 }
1640
2338b9e4 1641 if (DEV_SUPERSPEED_ANY(temp)) {
d93814cf 1642 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
4ee823b8
SS
1643 /* Set a flag to say the port signaled remote wakeup,
1644 * so we can tell the difference between the end of
1645 * device and host initiated resume.
1646 */
1647 bus_state->port_remote_wakeup |= 1 << faked_port_index;
d93814cf
SS
1648 xhci_test_and_clear_bit(xhci, port_array,
1649 faked_port_index, PORT_PLC);
c9682dff
AX
1650 xhci_set_link_state(xhci, port_array, faked_port_index,
1651 XDEV_U0);
d93814cf
SS
1652 /* Need to wait until the next link state change
1653 * indicates the device is actually in U0.
1654 */
1655 bogus_port_status = true;
1656 goto cleanup;
f69115fd
MN
1657 } else if (!test_bit(faked_port_index,
1658 &bus_state->resuming_ports)) {
56192531 1659 xhci_dbg(xhci, "resume HS port %d\n", port_id);
f6ff0ac8 1660 bus_state->resume_done[faked_port_index] = jiffies +
b9e45188 1661 msecs_to_jiffies(USB_RESUME_TIMEOUT);
f370b996 1662 set_bit(faked_port_index, &bus_state->resuming_ports);
56192531 1663 mod_timer(&hcd->rh_timer,
f6ff0ac8 1664 bus_state->resume_done[faked_port_index]);
56192531
AX
1665 /* Do the rest in GetPortStatus */
1666 }
1667 }
d93814cf
SS
1668
1669 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
2338b9e4 1670 DEV_SUPERSPEED_ANY(temp)) {
d93814cf 1671 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
4ee823b8
SS
1672 /* We've just brought the device into U0 through either the
1673 * Resume state after a device remote wakeup, or through the
1674 * U3Exit state after a host-initiated resume. If it's a device
1675 * initiated remote wake, don't pass up the link state change,
1676 * so the roothub behavior is consistent with external
1677 * USB 3.0 hub behavior.
1678 */
d93814cf
SS
1679 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1680 faked_port_index + 1);
1681 if (slot_id && xhci->devs[slot_id])
1682 xhci_ring_device(xhci, slot_id);
ba7b5c22 1683 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
4ee823b8
SS
1684 bus_state->port_remote_wakeup &=
1685 ~(1 << faked_port_index);
1686 xhci_test_and_clear_bit(xhci, port_array,
1687 faked_port_index, PORT_PLC);
1688 usb_wakeup_notification(hcd->self.root_hub,
1689 faked_port_index + 1);
1690 bogus_port_status = true;
1691 goto cleanup;
1692 }
d93814cf 1693 }
56192531 1694
8b3d4570
SS
1695 /*
1696 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1697 * RExit to a disconnect state). If so, let the the driver know it's
1698 * out of the RExit state.
1699 */
2338b9e4 1700 if (!DEV_SUPERSPEED_ANY(temp) &&
8b3d4570
SS
1701 test_and_clear_bit(faked_port_index,
1702 &bus_state->rexit_ports)) {
1703 complete(&bus_state->rexit_done[faked_port_index]);
1704 bogus_port_status = true;
1705 goto cleanup;
1706 }
1707
b50107bb 1708 if (hcd->speed < HCD_USB3)
6fd45621
AX
1709 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1710 PORT_PLC);
1711
56192531 1712cleanup:
0f2a7930 1713 /* Update event ring dequeue pointer before dropping the lock */
3b72fca0 1714 inc_deq(xhci, xhci->event_ring);
0f2a7930 1715
386139d7
SS
1716 /* Don't make the USB core poll the roothub if we got a bad port status
1717 * change event. Besides, at that point we can't tell which roothub
1718 * (USB 2.0 or USB 3.0) to kick.
1719 */
1720 if (bogus_port_status)
1721 return;
1722
c52804a4
SS
1723 /*
1724 * xHCI port-status-change events occur when the "or" of all the
1725 * status-change bits in the portsc register changes from 0 to 1.
1726 * New status changes won't cause an event if any other change
1727 * bits are still set. When an event occurs, switch over to
1728 * polling to avoid losing status changes.
1729 */
1730 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1731 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
0f2a7930
SS
1732 spin_unlock(&xhci->lock);
1733 /* Pass this up to the core */
f6ff0ac8 1734 usb_hcd_poll_rh_status(hcd);
0f2a7930
SS
1735 spin_lock(&xhci->lock);
1736}
1737
d0e96f5a
SS
1738/*
1739 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1740 * at end_trb, which may be in another segment. If the suspect DMA address is a
1741 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1742 * returns 0.
1743 */
cffb9be8
HG
1744struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
1745 struct xhci_segment *start_seg,
d0e96f5a
SS
1746 union xhci_trb *start_trb,
1747 union xhci_trb *end_trb,
cffb9be8
HG
1748 dma_addr_t suspect_dma,
1749 bool debug)
d0e96f5a
SS
1750{
1751 dma_addr_t start_dma;
1752 dma_addr_t end_seg_dma;
1753 dma_addr_t end_trb_dma;
1754 struct xhci_segment *cur_seg;
1755
23e3be11 1756 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
d0e96f5a
SS
1757 cur_seg = start_seg;
1758
1759 do {
2fa88daa 1760 if (start_dma == 0)
326b4810 1761 return NULL;
ae636747 1762 /* We may get an event for a Link TRB in the middle of a TD */
23e3be11 1763 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
2fa88daa 1764 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
d0e96f5a 1765 /* If the end TRB isn't in this segment, this is set to 0 */
23e3be11 1766 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
d0e96f5a 1767
cffb9be8
HG
1768 if (debug)
1769 xhci_warn(xhci,
1770 "Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n",
1771 (unsigned long long)suspect_dma,
1772 (unsigned long long)start_dma,
1773 (unsigned long long)end_trb_dma,
1774 (unsigned long long)cur_seg->dma,
1775 (unsigned long long)end_seg_dma);
1776
d0e96f5a
SS
1777 if (end_trb_dma > 0) {
1778 /* The end TRB is in this segment, so suspect should be here */
1779 if (start_dma <= end_trb_dma) {
1780 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1781 return cur_seg;
1782 } else {
1783 /* Case for one segment with
1784 * a TD wrapped around to the top
1785 */
1786 if ((suspect_dma >= start_dma &&
1787 suspect_dma <= end_seg_dma) ||
1788 (suspect_dma >= cur_seg->dma &&
1789 suspect_dma <= end_trb_dma))
1790 return cur_seg;
1791 }
326b4810 1792 return NULL;
d0e96f5a
SS
1793 } else {
1794 /* Might still be somewhere in this segment */
1795 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1796 return cur_seg;
1797 }
1798 cur_seg = cur_seg->next;
23e3be11 1799 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
2fa88daa 1800 } while (cur_seg != start_seg);
d0e96f5a 1801
326b4810 1802 return NULL;
d0e96f5a
SS
1803}
1804
bcef3fd5
SS
1805static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1806 unsigned int slot_id, unsigned int ep_index,
e9df17eb 1807 unsigned int stream_id,
f97c08ae 1808 struct xhci_td *td, union xhci_trb *ep_trb)
bcef3fd5
SS
1809{
1810 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
ddba5cd0
MN
1811 struct xhci_command *command;
1812 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
1813 if (!command)
1814 return;
1815
d0167ad2 1816 ep->ep_state |= EP_HALTED;
e9df17eb 1817 ep->stopped_stream = stream_id;
1624ae1c 1818
ddba5cd0 1819 xhci_queue_reset_ep(xhci, command, slot_id, ep_index);
d97b4f8d 1820 xhci_cleanup_stalled_ring(xhci, ep_index, td);
1624ae1c 1821
5e5cf6fc 1822 ep->stopped_stream = 0;
1624ae1c 1823
bcef3fd5
SS
1824 xhci_ring_cmd_db(xhci);
1825}
1826
1827/* Check if an error has halted the endpoint ring. The class driver will
1828 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1829 * However, a babble and other errors also halt the endpoint ring, and the class
1830 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1831 * Ring Dequeue Pointer command manually.
1832 */
1833static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1834 struct xhci_ep_ctx *ep_ctx,
1835 unsigned int trb_comp_code)
1836{
1837 /* TRB completion codes that may require a manual halt cleanup */
0b7c105a
FB
1838 if (trb_comp_code == COMP_USB_TRANSACTION_ERROR ||
1839 trb_comp_code == COMP_BABBLE_DETECTED_ERROR ||
1840 trb_comp_code == COMP_SPLIT_TRANSACTION_ERROR)
d4fc8bf5 1841 /* The 0.95 spec says a babbling control endpoint
bcef3fd5
SS
1842 * is not halted. The 0.96 spec says it is. Some HW
1843 * claims to be 0.95 compliant, but it halts the control
1844 * endpoint anyway. Check if a babble halted the
1845 * endpoint.
1846 */
5071e6b2 1847 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_HALTED)
bcef3fd5
SS
1848 return 1;
1849
1850 return 0;
1851}
1852
b45b5069
SS
1853int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1854{
1855 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1856 /* Vendor defined "informational" completion code,
1857 * treat as not-an-error.
1858 */
1859 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1860 trb_comp_code);
1861 xhci_dbg(xhci, "Treating code as success.\n");
1862 return 1;
1863 }
1864 return 0;
1865}
1866
55fa4396
FB
1867static int xhci_td_cleanup(struct xhci_hcd *xhci, struct xhci_td *td,
1868 struct xhci_ring *ep_ring, int *status)
1869{
1870 struct urb_priv *urb_priv;
1871 struct urb *urb = NULL;
1872
1873 /* Clean up the endpoint's TD list */
1874 urb = td->urb;
1875 urb_priv = urb->hcpriv;
1876
1877 /* if a bounce buffer was used to align this td then unmap it */
a60f2f2f 1878 xhci_unmap_td_bounce_buffer(xhci, ep_ring, td);
55fa4396
FB
1879
1880 /* Do one last check of the actual transfer length.
1881 * If the host controller said we transferred more data than the buffer
1882 * length, urb->actual_length will be a very big number (since it's
1883 * unsigned). Play it safe and say we didn't transfer anything.
1884 */
1885 if (urb->actual_length > urb->transfer_buffer_length) {
1886 xhci_warn(xhci, "URB req %u and actual %u transfer length mismatch\n",
1887 urb->transfer_buffer_length, urb->actual_length);
1888 urb->actual_length = 0;
1889 *status = 0;
1890 }
1891 list_del_init(&td->td_list);
1892 /* Was this TD slated to be cancelled but completed anyway? */
1893 if (!list_empty(&td->cancelled_td_list))
1894 list_del_init(&td->cancelled_td_list);
1895
1896 inc_td_cnt(urb);
1897 /* Giveback the urb when all the tds are completed */
1898 if (last_td_in_urb(td)) {
1899 if ((urb->actual_length != urb->transfer_buffer_length &&
1900 (urb->transfer_flags & URB_SHORT_NOT_OK)) ||
1901 (*status != 0 && !usb_endpoint_xfer_isoc(&urb->ep->desc)))
1902 xhci_dbg(xhci, "Giveback URB %p, len = %d, expected = %d, status = %d\n",
1903 urb, urb->actual_length,
1904 urb->transfer_buffer_length, *status);
1905
1906 /* set isoc urb status to 0 just as EHCI, UHCI, and OHCI */
1907 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
1908 *status = 0;
1909 xhci_giveback_urb_in_irq(xhci, td, *status);
1910 }
1911
1912 return 0;
1913}
1914
4422da61 1915static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
f97c08ae 1916 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
4422da61
AX
1917 struct xhci_virt_ep *ep, int *status, bool skip)
1918{
1919 struct xhci_virt_device *xdev;
4422da61 1920 struct xhci_ep_ctx *ep_ctx;
be0f50c2 1921 struct xhci_ring *ep_ring;
be0f50c2 1922 unsigned int slot_id;
4422da61 1923 u32 trb_comp_code;
be0f50c2 1924 int ep_index;
4422da61 1925
28ccd296 1926 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
4422da61 1927 xdev = xhci->devs[slot_id];
28ccd296
ME
1928 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1929 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
4422da61 1930 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
28ccd296 1931 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
4422da61
AX
1932
1933 if (skip)
1934 goto td_cleanup;
1935
0b7c105a
FB
1936 if (trb_comp_code == COMP_STOPPED_LENGTH_INVALID ||
1937 trb_comp_code == COMP_STOPPED ||
1938 trb_comp_code == COMP_STOPPED_SHORT_PACKET) {
4422da61
AX
1939 /* The Endpoint Stop Command completion will take care of any
1940 * stopped TDs. A stopped TD may be restarted, so don't update
1941 * the ring dequeue pointer or take this TD off any lists yet.
1942 */
4422da61 1943 return 0;
69defe04 1944 }
0b7c105a 1945 if (trb_comp_code == COMP_STALL_ERROR ||
69defe04
MN
1946 xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
1947 trb_comp_code)) {
1948 /* Issue a reset endpoint command to clear the host side
1949 * halt, followed by a set dequeue command to move the
1950 * dequeue pointer past the TD.
1951 * The class driver clears the device side halt later.
1952 */
1953 xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index,
f97c08ae 1954 ep_ring->stream_id, td, ep_trb);
4422da61 1955 } else {
69defe04
MN
1956 /* Update ring dequeue pointer */
1957 while (ep_ring->dequeue != td->last_trb)
3b72fca0 1958 inc_deq(xhci, ep_ring);
69defe04
MN
1959 inc_deq(xhci, ep_ring);
1960 }
4422da61
AX
1961
1962td_cleanup:
55fa4396 1963 return xhci_td_cleanup(xhci, td, ep_ring, status);
4422da61
AX
1964}
1965
30a65b45
MN
1966/* sum trb lengths from ring dequeue up to stop_trb, _excluding_ stop_trb */
1967static int sum_trb_lengths(struct xhci_hcd *xhci, struct xhci_ring *ring,
1968 union xhci_trb *stop_trb)
1969{
1970 u32 sum;
1971 union xhci_trb *trb = ring->dequeue;
1972 struct xhci_segment *seg = ring->deq_seg;
1973
1974 for (sum = 0; trb != stop_trb; next_trb(xhci, ring, &seg, &trb)) {
1975 if (!trb_is_noop(trb) && !trb_is_link(trb))
1976 sum += TRB_LEN(le32_to_cpu(trb->generic.field[2]));
1977 }
1978 return sum;
1979}
1980
8af56be1
AX
1981/*
1982 * Process control tds, update urb status and actual_length.
1983 */
1984static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
f97c08ae 1985 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
8af56be1
AX
1986 struct xhci_virt_ep *ep, int *status)
1987{
1988 struct xhci_virt_device *xdev;
1989 struct xhci_ring *ep_ring;
1990 unsigned int slot_id;
1991 int ep_index;
1992 struct xhci_ep_ctx *ep_ctx;
1993 u32 trb_comp_code;
0b6c324c 1994 u32 remaining, requested;
29fc1aa4 1995 u32 trb_type;
8af56be1 1996
29fc1aa4 1997 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(ep_trb->generic.field[3]));
28ccd296 1998 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
8af56be1 1999 xdev = xhci->devs[slot_id];
28ccd296
ME
2000 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2001 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
8af56be1 2002 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
28ccd296 2003 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
0b6c324c
MN
2004 requested = td->urb->transfer_buffer_length;
2005 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2006
8af56be1
AX
2007 switch (trb_comp_code) {
2008 case COMP_SUCCESS:
29fc1aa4 2009 if (trb_type != TRB_STATUS) {
0b6c324c 2010 xhci_warn(xhci, "WARN: Success on ctrl %s TRB without IOC set?\n",
29fc1aa4 2011 (trb_type == TRB_DATA) ? "data" : "setup");
8af56be1 2012 *status = -ESHUTDOWN;
0b6c324c 2013 break;
8af56be1 2014 }
0b6c324c 2015 *status = 0;
8af56be1 2016 break;
0b7c105a 2017 case COMP_SHORT_PACKET:
0b6c324c 2018 *status = 0;
8af56be1 2019 break;
0b7c105a 2020 case COMP_STOPPED_SHORT_PACKET:
29fc1aa4 2021 if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
0b6c324c 2022 td->urb->actual_length = remaining;
40a3b775 2023 else
0b6c324c
MN
2024 xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n");
2025 goto finish_td;
0b7c105a 2026 case COMP_STOPPED:
29fc1aa4
FB
2027 switch (trb_type) {
2028 case TRB_SETUP:
2029 td->urb->actual_length = 0;
2030 goto finish_td;
2031 case TRB_DATA:
2032 case TRB_NORMAL:
0b6c324c 2033 td->urb->actual_length = requested - remaining;
29fc1aa4 2034 goto finish_td;
0ab2881a
MN
2035 case TRB_STATUS:
2036 td->urb->actual_length = requested;
2037 goto finish_td;
29fc1aa4
FB
2038 default:
2039 xhci_warn(xhci, "WARN: unexpected TRB Type %d\n",
2040 trb_type);
2041 goto finish_td;
2042 }
0b7c105a 2043 case COMP_STOPPED_LENGTH_INVALID:
0b6c324c 2044 goto finish_td;
8af56be1
AX
2045 default:
2046 if (!xhci_requires_manual_halt_cleanup(xhci,
0b6c324c 2047 ep_ctx, trb_comp_code))
8af56be1 2048 break;
0b6c324c
MN
2049 xhci_dbg(xhci, "TRB error %u, halted endpoint index = %u\n",
2050 trb_comp_code, ep_index);
8af56be1 2051 /* else fall through */
0b7c105a 2052 case COMP_STALL_ERROR:
8af56be1 2053 /* Did we transfer part of the data (middle) phase? */
29fc1aa4 2054 if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
0b6c324c 2055 td->urb->actual_length = requested - remaining;
22ae47e6 2056 else if (!td->urb_length_set)
8af56be1 2057 td->urb->actual_length = 0;
0b6c324c 2058 goto finish_td;
8af56be1 2059 }
0b6c324c
MN
2060
2061 /* stopped at setup stage, no data transferred */
29fc1aa4 2062 if (trb_type == TRB_SETUP)
0b6c324c
MN
2063 goto finish_td;
2064
8af56be1 2065 /*
0b6c324c
MN
2066 * if on data stage then update the actual_length of the URB and flag it
2067 * as set, so it won't be overwritten in the event for the last TRB.
8af56be1 2068 */
29fc1aa4
FB
2069 if (trb_type == TRB_DATA ||
2070 trb_type == TRB_NORMAL) {
0b6c324c
MN
2071 td->urb_length_set = true;
2072 td->urb->actual_length = requested - remaining;
2073 xhci_dbg(xhci, "Waiting for status stage event\n");
2074 return 0;
8af56be1
AX
2075 }
2076
0b6c324c
MN
2077 /* at status stage */
2078 if (!td->urb_length_set)
2079 td->urb->actual_length = requested;
2080
2081finish_td:
f97c08ae 2082 return finish_td(xhci, td, ep_trb, event, ep, status, false);
8af56be1
AX
2083}
2084
04e51901
AX
2085/*
2086 * Process isochronous tds, update urb packet status and actual_length.
2087 */
2088static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
f97c08ae 2089 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
04e51901
AX
2090 struct xhci_virt_ep *ep, int *status)
2091{
2092 struct xhci_ring *ep_ring;
2093 struct urb_priv *urb_priv;
2094 int idx;
926008c9 2095 struct usb_iso_packet_descriptor *frame;
04e51901 2096 u32 trb_comp_code;
36da3a1d
MN
2097 bool sum_trbs_for_length = false;
2098 u32 remaining, requested, ep_trb_len;
2099 int short_framestatus;
04e51901 2100
28ccd296
ME
2101 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2102 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
04e51901 2103 urb_priv = td->urb->hcpriv;
9ef7fbbb 2104 idx = urb_priv->num_tds_done;
926008c9 2105 frame = &td->urb->iso_frame_desc[idx];
36da3a1d
MN
2106 requested = frame->length;
2107 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2108 ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
2109 short_framestatus = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2110 -EREMOTEIO : 0;
04e51901 2111
926008c9
DT
2112 /* handle completion code */
2113 switch (trb_comp_code) {
2114 case COMP_SUCCESS:
36da3a1d
MN
2115 if (remaining) {
2116 frame->status = short_framestatus;
2117 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2118 sum_trbs_for_length = true;
1530bbc6
SS
2119 break;
2120 }
36da3a1d
MN
2121 frame->status = 0;
2122 break;
0b7c105a 2123 case COMP_SHORT_PACKET:
36da3a1d
MN
2124 frame->status = short_framestatus;
2125 sum_trbs_for_length = true;
926008c9 2126 break;
0b7c105a 2127 case COMP_BANDWIDTH_OVERRUN_ERROR:
926008c9 2128 frame->status = -ECOMM;
926008c9 2129 break;
0b7c105a
FB
2130 case COMP_ISOCH_BUFFER_OVERRUN:
2131 case COMP_BABBLE_DETECTED_ERROR:
926008c9 2132 frame->status = -EOVERFLOW;
926008c9 2133 break;
0b7c105a
FB
2134 case COMP_INCOMPATIBLE_DEVICE_ERROR:
2135 case COMP_STALL_ERROR:
d104d015 2136 frame->status = -EPROTO;
d104d015 2137 break;
0b7c105a 2138 case COMP_USB_TRANSACTION_ERROR:
926008c9 2139 frame->status = -EPROTO;
f97c08ae 2140 if (ep_trb != td->last_trb)
d104d015 2141 return 0;
926008c9 2142 break;
0b7c105a 2143 case COMP_STOPPED:
36da3a1d
MN
2144 sum_trbs_for_length = true;
2145 break;
0b7c105a 2146 case COMP_STOPPED_SHORT_PACKET:
36da3a1d
MN
2147 /* field normally containing residue now contains tranferred */
2148 frame->status = short_framestatus;
2149 requested = remaining;
2150 break;
0b7c105a 2151 case COMP_STOPPED_LENGTH_INVALID:
36da3a1d
MN
2152 requested = 0;
2153 remaining = 0;
926008c9
DT
2154 break;
2155 default:
36da3a1d 2156 sum_trbs_for_length = true;
926008c9
DT
2157 frame->status = -1;
2158 break;
04e51901
AX
2159 }
2160
36da3a1d
MN
2161 if (sum_trbs_for_length)
2162 frame->actual_length = sum_trb_lengths(xhci, ep_ring, ep_trb) +
2163 ep_trb_len - remaining;
2164 else
2165 frame->actual_length = requested;
04e51901 2166
36da3a1d 2167 td->urb->actual_length += frame->actual_length;
04e51901 2168
f97c08ae 2169 return finish_td(xhci, td, ep_trb, event, ep, status, false);
04e51901
AX
2170}
2171
926008c9
DT
2172static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2173 struct xhci_transfer_event *event,
2174 struct xhci_virt_ep *ep, int *status)
2175{
2176 struct xhci_ring *ep_ring;
2177 struct urb_priv *urb_priv;
2178 struct usb_iso_packet_descriptor *frame;
2179 int idx;
2180
f6975314 2181 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
926008c9 2182 urb_priv = td->urb->hcpriv;
9ef7fbbb 2183 idx = urb_priv->num_tds_done;
926008c9
DT
2184 frame = &td->urb->iso_frame_desc[idx];
2185
b3df3f9c 2186 /* The transfer is partly done. */
926008c9
DT
2187 frame->status = -EXDEV;
2188
2189 /* calc actual length */
2190 frame->actual_length = 0;
2191
2192 /* Update ring dequeue pointer */
2193 while (ep_ring->dequeue != td->last_trb)
3b72fca0
AX
2194 inc_deq(xhci, ep_ring);
2195 inc_deq(xhci, ep_ring);
926008c9
DT
2196
2197 return finish_td(xhci, td, NULL, event, ep, status, true);
2198}
2199
22405ed2
AX
2200/*
2201 * Process bulk and interrupt tds, update urb status and actual_length.
2202 */
2203static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
f97c08ae 2204 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
22405ed2
AX
2205 struct xhci_virt_ep *ep, int *status)
2206{
2207 struct xhci_ring *ep_ring;
22405ed2 2208 u32 trb_comp_code;
f97c08ae 2209 u32 remaining, requested, ep_trb_len;
22405ed2 2210
28ccd296
ME
2211 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2212 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
30a65b45 2213 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
f97c08ae 2214 ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
30a65b45 2215 requested = td->urb->transfer_buffer_length;
22405ed2
AX
2216
2217 switch (trb_comp_code) {
2218 case COMP_SUCCESS:
30a65b45 2219 /* handle success with untransferred data as short packet */
f97c08ae 2220 if (ep_trb != td->last_trb || remaining) {
52ab8685 2221 xhci_warn(xhci, "WARN Successful completion on short TX\n");
30a65b45
MN
2222 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2223 td->urb->ep->desc.bEndpointAddress,
2224 requested, remaining);
22405ed2 2225 }
52ab8685 2226 *status = 0;
22405ed2 2227 break;
0b7c105a 2228 case COMP_SHORT_PACKET:
30a65b45
MN
2229 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2230 td->urb->ep->desc.bEndpointAddress,
2231 requested, remaining);
52ab8685 2232 *status = 0;
22405ed2 2233 break;
0b7c105a 2234 case COMP_STOPPED_SHORT_PACKET:
30a65b45
MN
2235 td->urb->actual_length = remaining;
2236 goto finish_td;
0b7c105a 2237 case COMP_STOPPED_LENGTH_INVALID:
30a65b45 2238 /* stopped on ep trb with invalid length, exclude it */
f97c08ae 2239 ep_trb_len = 0;
30a65b45
MN
2240 remaining = 0;
2241 break;
22405ed2 2242 default:
30a65b45 2243 /* do nothing */
22405ed2
AX
2244 break;
2245 }
40a3b775 2246
f97c08ae 2247 if (ep_trb == td->last_trb)
30a65b45
MN
2248 td->urb->actual_length = requested - remaining;
2249 else
2250 td->urb->actual_length =
f97c08ae
MN
2251 sum_trb_lengths(xhci, ep_ring, ep_trb) +
2252 ep_trb_len - remaining;
30a65b45
MN
2253finish_td:
2254 if (remaining > requested) {
2255 xhci_warn(xhci, "bad transfer trb length %d in event trb\n",
2256 remaining);
22405ed2 2257 td->urb->actual_length = 0;
22405ed2 2258 }
f97c08ae 2259 return finish_td(xhci, td, ep_trb, event, ep, status, false);
22405ed2
AX
2260}
2261
d0e96f5a
SS
2262/*
2263 * If this function returns an error condition, it means it got a Transfer
2264 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2265 * At this point, the host controller is probably hosed and should be reset.
2266 */
2267static int handle_tx_event(struct xhci_hcd *xhci,
2268 struct xhci_transfer_event *event)
2269{
2270 struct xhci_virt_device *xdev;
63a0d9ab 2271 struct xhci_virt_ep *ep;
d0e96f5a 2272 struct xhci_ring *ep_ring;
82d1009f 2273 unsigned int slot_id;
d0e96f5a 2274 int ep_index;
326b4810 2275 struct xhci_td *td = NULL;
f97c08ae
MN
2276 dma_addr_t ep_trb_dma;
2277 struct xhci_segment *ep_seg;
2278 union xhci_trb *ep_trb;
d0e96f5a 2279 int status = -EINPROGRESS;
d115b048 2280 struct xhci_ep_ctx *ep_ctx;
c2d7b49f 2281 struct list_head *tmp;
66d1eebc 2282 u32 trb_comp_code;
c2d7b49f 2283 int td_num = 0;
3b4739b8 2284 bool handling_skipped_tds = false;
d0e96f5a 2285
28ccd296 2286 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
82d1009f 2287 xdev = xhci->devs[slot_id];
d0e96f5a 2288 if (!xdev) {
b7f769ae
ZX
2289 xhci_err(xhci, "ERROR Transfer event pointed to bad slot %u\n",
2290 slot_id);
9258c0b2 2291 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
e910b440
SS
2292 (unsigned long long) xhci_trb_virt_to_dma(
2293 xhci->event_ring->deq_seg,
9258c0b2
SS
2294 xhci->event_ring->dequeue),
2295 lower_32_bits(le64_to_cpu(event->buffer)),
2296 upper_32_bits(le64_to_cpu(event->buffer)),
2297 le32_to_cpu(event->transfer_len),
2298 le32_to_cpu(event->flags));
d0e96f5a
SS
2299 return -ENODEV;
2300 }
2301
2302 /* Endpoint ID is 1 based, our index is zero based */
28ccd296 2303 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
63a0d9ab 2304 ep = &xdev->eps[ep_index];
28ccd296 2305 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
d115b048 2306 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
5071e6b2 2307 if (!ep_ring || GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) {
b7f769ae
ZX
2308 xhci_err(xhci,
2309 "ERROR Transfer event for disabled endpoint slot %u ep %u or incorrect stream ring\n",
2310 slot_id, ep_index);
9258c0b2 2311 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
e910b440
SS
2312 (unsigned long long) xhci_trb_virt_to_dma(
2313 xhci->event_ring->deq_seg,
9258c0b2
SS
2314 xhci->event_ring->dequeue),
2315 lower_32_bits(le64_to_cpu(event->buffer)),
2316 upper_32_bits(le64_to_cpu(event->buffer)),
2317 le32_to_cpu(event->transfer_len),
2318 le32_to_cpu(event->flags));
d0e96f5a
SS
2319 return -ENODEV;
2320 }
2321
c2d7b49f
AX
2322 /* Count current td numbers if ep->skip is set */
2323 if (ep->skip) {
2324 list_for_each(tmp, &ep_ring->td_list)
2325 td_num++;
2326 }
2327
f97c08ae 2328 ep_trb_dma = le64_to_cpu(event->buffer);
28ccd296 2329 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
986a92d4 2330 /* Look for common error cases */
66d1eebc 2331 switch (trb_comp_code) {
b10de142
SS
2332 /* Skip codes that require special handling depending on
2333 * transfer type
2334 */
2335 case COMP_SUCCESS:
1c11a172 2336 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
1530bbc6
SS
2337 break;
2338 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
0b7c105a 2339 trb_comp_code = COMP_SHORT_PACKET;
1530bbc6 2340 else
8202ce2e 2341 xhci_warn_ratelimited(xhci,
b7f769ae
ZX
2342 "WARN Successful completion on short TX for slot %u ep %u: needs XHCI_TRUST_TX_LENGTH quirk?\n",
2343 slot_id, ep_index);
0b7c105a 2344 case COMP_SHORT_PACKET:
b10de142 2345 break;
0b7c105a 2346 case COMP_STOPPED:
b7f769ae
ZX
2347 xhci_dbg(xhci, "Stopped on Transfer TRB for slot %u ep %u\n",
2348 slot_id, ep_index);
ae636747 2349 break;
0b7c105a 2350 case COMP_STOPPED_LENGTH_INVALID:
b7f769ae
ZX
2351 xhci_dbg(xhci,
2352 "Stopped on No-op or Link TRB for slot %u ep %u\n",
2353 slot_id, ep_index);
ae636747 2354 break;
0b7c105a 2355 case COMP_STOPPED_SHORT_PACKET:
b7f769ae
ZX
2356 xhci_dbg(xhci,
2357 "Stopped with short packet transfer detected for slot %u ep %u\n",
2358 slot_id, ep_index);
40a3b775 2359 break;
0b7c105a 2360 case COMP_STALL_ERROR:
b7f769ae
ZX
2361 xhci_dbg(xhci, "Stalled endpoint for slot %u ep %u\n", slot_id,
2362 ep_index);
63a0d9ab 2363 ep->ep_state |= EP_HALTED;
b10de142
SS
2364 status = -EPIPE;
2365 break;
0b7c105a 2366 case COMP_TRB_ERROR:
b7f769ae
ZX
2367 xhci_warn(xhci,
2368 "WARN: TRB error for slot %u ep %u on endpoint\n",
2369 slot_id, ep_index);
b10de142
SS
2370 status = -EILSEQ;
2371 break;
0b7c105a
FB
2372 case COMP_SPLIT_TRANSACTION_ERROR:
2373 case COMP_USB_TRANSACTION_ERROR:
b7f769ae
ZX
2374 xhci_dbg(xhci, "Transfer error for slot %u ep %u on endpoint\n",
2375 slot_id, ep_index);
b10de142
SS
2376 status = -EPROTO;
2377 break;
0b7c105a 2378 case COMP_BABBLE_DETECTED_ERROR:
b7f769ae
ZX
2379 xhci_dbg(xhci, "Babble error for slot %u ep %u on endpoint\n",
2380 slot_id, ep_index);
4a73143c
SS
2381 status = -EOVERFLOW;
2382 break;
0b7c105a 2383 case COMP_DATA_BUFFER_ERROR:
b7f769ae
ZX
2384 xhci_warn(xhci,
2385 "WARN: HC couldn't access mem fast enough for slot %u ep %u\n",
2386 slot_id, ep_index);
b10de142
SS
2387 status = -ENOSR;
2388 break;
0b7c105a 2389 case COMP_BANDWIDTH_OVERRUN_ERROR:
b7f769ae
ZX
2390 xhci_warn(xhci,
2391 "WARN: bandwidth overrun event for slot %u ep %u on endpoint\n",
2392 slot_id, ep_index);
986a92d4 2393 break;
0b7c105a 2394 case COMP_ISOCH_BUFFER_OVERRUN:
b7f769ae
ZX
2395 xhci_warn(xhci,
2396 "WARN: buffer overrun event for slot %u ep %u on endpoint",
2397 slot_id, ep_index);
986a92d4 2398 break;
0b7c105a 2399 case COMP_RING_UNDERRUN:
986a92d4
AX
2400 /*
2401 * When the Isoch ring is empty, the xHC will generate
2402 * a Ring Overrun Event for IN Isoch endpoint or Ring
2403 * Underrun Event for OUT Isoch endpoint.
2404 */
2405 xhci_dbg(xhci, "underrun event on endpoint\n");
2406 if (!list_empty(&ep_ring->td_list))
2407 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2408 "still with TDs queued?\n",
28ccd296
ME
2409 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2410 ep_index);
986a92d4 2411 goto cleanup;
0b7c105a 2412 case COMP_RING_OVERRUN:
986a92d4
AX
2413 xhci_dbg(xhci, "overrun event on endpoint\n");
2414 if (!list_empty(&ep_ring->td_list))
2415 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2416 "still with TDs queued?\n",
28ccd296
ME
2417 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2418 ep_index);
986a92d4 2419 goto cleanup;
0b7c105a 2420 case COMP_INCOMPATIBLE_DEVICE_ERROR:
b7f769ae
ZX
2421 xhci_warn(xhci,
2422 "WARN: detect an incompatible device for slot %u ep %u",
2423 slot_id, ep_index);
f6ba6fe2
AH
2424 status = -EPROTO;
2425 break;
0b7c105a 2426 case COMP_MISSED_SERVICE_ERROR:
d18240db
AX
2427 /*
2428 * When encounter missed service error, one or more isoc tds
2429 * may be missed by xHC.
2430 * Set skip flag of the ep_ring; Complete the missed tds as
2431 * short transfer when process the ep_ring next time.
2432 */
2433 ep->skip = true;
b7f769ae
ZX
2434 xhci_dbg(xhci,
2435 "Miss service interval error for slot %u ep %u, set skip flag\n",
2436 slot_id, ep_index);
d18240db 2437 goto cleanup;
0b7c105a 2438 case COMP_NO_PING_RESPONSE_ERROR:
3b4739b8 2439 ep->skip = true;
b7f769ae
ZX
2440 xhci_dbg(xhci,
2441 "No Ping response error for slot %u ep %u, Skip one Isoc TD\n",
2442 slot_id, ep_index);
3b4739b8 2443 goto cleanup;
b10de142 2444 default:
b45b5069 2445 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
5ad6a529
SS
2446 status = 0;
2447 break;
2448 }
b7f769ae
ZX
2449 xhci_warn(xhci,
2450 "ERROR Unknown event condition %u for slot %u ep %u , HC probably busted\n",
2451 trb_comp_code, slot_id, ep_index);
986a92d4
AX
2452 goto cleanup;
2453 }
2454
d18240db
AX
2455 do {
2456 /* This TRB should be in the TD at the head of this ring's
2457 * TD list.
2458 */
2459 if (list_empty(&ep_ring->td_list)) {
a83d6755
SS
2460 /*
2461 * A stopped endpoint may generate an extra completion
2462 * event if the device was suspended. Don't print
2463 * warnings.
2464 */
0b7c105a
FB
2465 if (!(trb_comp_code == COMP_STOPPED ||
2466 trb_comp_code == COMP_STOPPED_LENGTH_INVALID)) {
a83d6755
SS
2467 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2468 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2469 ep_index);
a83d6755 2470 }
d18240db
AX
2471 if (ep->skip) {
2472 ep->skip = false;
b7f769ae
ZX
2473 xhci_dbg(xhci, "td_list is empty while skip flag set. Clear skip flag for slot %u ep %u.\n",
2474 slot_id, ep_index);
d18240db 2475 }
d18240db
AX
2476 goto cleanup;
2477 }
986a92d4 2478
c2d7b49f
AX
2479 /* We've skipped all the TDs on the ep ring when ep->skip set */
2480 if (ep->skip && td_num == 0) {
2481 ep->skip = false;
b7f769ae
ZX
2482 xhci_dbg(xhci, "All tds on the ep_ring skipped. Clear skip flag for slot %u ep %u.\n",
2483 slot_id, ep_index);
c2d7b49f
AX
2484 goto cleanup;
2485 }
2486
04861f83
FB
2487 td = list_first_entry(&ep_ring->td_list, struct xhci_td,
2488 td_list);
c2d7b49f
AX
2489 if (ep->skip)
2490 td_num--;
926008c9 2491
d18240db 2492 /* Is this a TRB in the currently executing TD? */
f97c08ae
MN
2493 ep_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue,
2494 td->last_trb, ep_trb_dma, false);
e1cf486d
AH
2495
2496 /*
2497 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2498 * is not in the current TD pointed by ep_ring->dequeue because
2499 * that the hardware dequeue pointer still at the previous TRB
2500 * of the current TD. The previous TRB maybe a Link TD or the
2501 * last TRB of the previous TD. The command completion handle
2502 * will take care the rest.
2503 */
0b7c105a
FB
2504 if (!ep_seg && (trb_comp_code == COMP_STOPPED ||
2505 trb_comp_code == COMP_STOPPED_LENGTH_INVALID)) {
e1cf486d
AH
2506 goto cleanup;
2507 }
2508
f97c08ae 2509 if (!ep_seg) {
926008c9
DT
2510 if (!ep->skip ||
2511 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
ad808333
SS
2512 /* Some host controllers give a spurious
2513 * successful event after a short transfer.
2514 * Ignore it.
2515 */
ddba5cd0 2516 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
ad808333
SS
2517 ep_ring->last_td_was_short) {
2518 ep_ring->last_td_was_short = false;
ad808333
SS
2519 goto cleanup;
2520 }
926008c9
DT
2521 /* HC is busted, give up! */
2522 xhci_err(xhci,
2523 "ERROR Transfer event TRB DMA ptr not "
cffb9be8
HG
2524 "part of current TD ep_index %d "
2525 "comp_code %u\n", ep_index,
2526 trb_comp_code);
2527 trb_in_td(xhci, ep_ring->deq_seg,
2528 ep_ring->dequeue, td->last_trb,
f97c08ae 2529 ep_trb_dma, true);
926008c9
DT
2530 return -ESHUTDOWN;
2531 }
2532
0c03d89d 2533 skip_isoc_td(xhci, td, event, ep, &status);
926008c9
DT
2534 goto cleanup;
2535 }
0b7c105a 2536 if (trb_comp_code == COMP_SHORT_PACKET)
ad808333
SS
2537 ep_ring->last_td_was_short = true;
2538 else
2539 ep_ring->last_td_was_short = false;
926008c9
DT
2540
2541 if (ep->skip) {
b7f769ae
ZX
2542 xhci_dbg(xhci,
2543 "Found td. Clear skip flag for slot %u ep %u.\n",
2544 slot_id, ep_index);
d18240db
AX
2545 ep->skip = false;
2546 }
678539cf 2547
f97c08ae
MN
2548 ep_trb = &ep_seg->trbs[(ep_trb_dma - ep_seg->dma) /
2549 sizeof(*ep_trb)];
a37c3f76
FB
2550
2551 trace_xhci_handle_transfer(ep_ring,
2552 (struct xhci_generic_trb *) ep_trb);
2553
926008c9
DT
2554 /*
2555 * No-op TRB should not trigger interrupts.
f97c08ae 2556 * If ep_trb is a no-op TRB, it means the
926008c9
DT
2557 * corresponding TD has been cancelled. Just ignore
2558 * the TD.
2559 */
f97c08ae 2560 if (trb_is_noop(ep_trb)) {
b7f769ae
ZX
2561 xhci_dbg(xhci,
2562 "ep_trb is a no-op TRB. Skip it for slot %u ep %u\n",
2563 slot_id, ep_index);
926008c9 2564 goto cleanup;
d18240db 2565 }
4422da61 2566
0c03d89d 2567 /* update the urb's actual_length and give back to the core */
d18240db 2568 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
0c03d89d 2569 process_ctrl_td(xhci, td, ep_trb, event, ep, &status);
04e51901 2570 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
0c03d89d 2571 process_isoc_td(xhci, td, ep_trb, event, ep, &status);
d18240db 2572 else
0c03d89d
MN
2573 process_bulk_intr_td(xhci, td, ep_trb, event, ep,
2574 &status);
d18240db 2575cleanup:
3b4739b8 2576 handling_skipped_tds = ep->skip &&
0b7c105a
FB
2577 trb_comp_code != COMP_MISSED_SERVICE_ERROR &&
2578 trb_comp_code != COMP_NO_PING_RESPONSE_ERROR;
3b4739b8 2579
d18240db 2580 /*
3b4739b8
MN
2581 * Do not update event ring dequeue pointer if we're in a loop
2582 * processing missed tds.
d18240db 2583 */
3b4739b8 2584 if (!handling_skipped_tds)
3b72fca0 2585 inc_deq(xhci, xhci->event_ring);
d18240db 2586
d18240db
AX
2587 /*
2588 * If ep->skip is set, it means there are missed tds on the
2589 * endpoint ring need to take care of.
2590 * Process them as short transfer until reach the td pointed by
2591 * the event.
2592 */
3b4739b8 2593 } while (handling_skipped_tds);
d18240db 2594
d0e96f5a
SS
2595 return 0;
2596}
2597
0f2a7930
SS
2598/*
2599 * This function handles all OS-owned events on the event ring. It may drop
2600 * xhci->lock between event processing (e.g. to pass up port status changes).
9dee9a21
ME
2601 * Returns >0 for "possibly more events to process" (caller should call again),
2602 * otherwise 0 if done. In future, <0 returns should indicate error code.
0f2a7930 2603 */
9dee9a21 2604static int xhci_handle_event(struct xhci_hcd *xhci)
7f84eef0
SS
2605{
2606 union xhci_trb *event;
0f2a7930 2607 int update_ptrs = 1;
d0e96f5a 2608 int ret;
7f84eef0 2609
f4c8f03c 2610 /* Event ring hasn't been allocated yet. */
7f84eef0 2611 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
f4c8f03c
LB
2612 xhci_err(xhci, "ERROR event ring not ready\n");
2613 return -ENOMEM;
7f84eef0
SS
2614 }
2615
2616 event = xhci->event_ring->dequeue;
2617 /* Does the HC or OS own the TRB? */
28ccd296 2618 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
f4c8f03c 2619 xhci->event_ring->cycle_state)
9dee9a21 2620 return 0;
7f84eef0 2621
a37c3f76
FB
2622 trace_xhci_handle_event(xhci->event_ring, &event->generic);
2623
92a3da41
ME
2624 /*
2625 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2626 * speculative reads of the event's flags/data below.
2627 */
2628 rmb();
0f2a7930 2629 /* FIXME: Handle more event types. */
f4c8f03c 2630 switch (le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) {
7f84eef0
SS
2631 case TRB_TYPE(TRB_COMPLETION):
2632 handle_cmd_completion(xhci, &event->event_cmd);
2633 break;
0f2a7930
SS
2634 case TRB_TYPE(TRB_PORT_STATUS):
2635 handle_port_status(xhci, event);
2636 update_ptrs = 0;
2637 break;
d0e96f5a
SS
2638 case TRB_TYPE(TRB_TRANSFER):
2639 ret = handle_tx_event(xhci, &event->trans_event);
f4c8f03c 2640 if (ret >= 0)
d0e96f5a
SS
2641 update_ptrs = 0;
2642 break;
623bef9e
SS
2643 case TRB_TYPE(TRB_DEV_NOTE):
2644 handle_device_notification(xhci, event);
2645 break;
7f84eef0 2646 default:
28ccd296
ME
2647 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2648 TRB_TYPE(48))
0238634d
SS
2649 handle_vendor_event(xhci, event);
2650 else
f4c8f03c
LB
2651 xhci_warn(xhci, "ERROR unknown event type %d\n",
2652 TRB_FIELD_TO_TYPE(
2653 le32_to_cpu(event->event_cmd.flags)));
7f84eef0 2654 }
6f5165cf
SS
2655 /* Any of the above functions may drop and re-acquire the lock, so check
2656 * to make sure a watchdog timer didn't mark the host as non-responsive.
2657 */
2658 if (xhci->xhc_state & XHCI_STATE_DYING) {
2659 xhci_dbg(xhci, "xHCI host dying, returning from "
2660 "event handler.\n");
9dee9a21 2661 return 0;
6f5165cf 2662 }
7f84eef0 2663
c06d68b8
SS
2664 if (update_ptrs)
2665 /* Update SW event ring dequeue pointer */
3b72fca0 2666 inc_deq(xhci, xhci->event_ring);
c06d68b8 2667
9dee9a21
ME
2668 /* Are there more items on the event ring? Caller will call us again to
2669 * check.
2670 */
2671 return 1;
7f84eef0 2672}
9032cd52
SS
2673
2674/*
2675 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2676 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2677 * indicators of an event TRB error, but we check the status *first* to be safe.
2678 */
2679irqreturn_t xhci_irq(struct usb_hcd *hcd)
2680{
2681 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
c06d68b8 2682 union xhci_trb *event_ring_deq;
76a35293 2683 irqreturn_t ret = IRQ_NONE;
63aea0db 2684 unsigned long flags;
c06d68b8 2685 dma_addr_t deq;
76a35293
FB
2686 u64 temp_64;
2687 u32 status;
9032cd52 2688
63aea0db 2689 spin_lock_irqsave(&xhci->lock, flags);
9032cd52 2690 /* Check if the xHC generated the interrupt, or the irq is shared */
b0ba9720 2691 status = readl(&xhci->op_regs->status);
d9f11ba9
MN
2692 if (status == ~(u32)0) {
2693 xhci_hc_died(xhci);
76a35293
FB
2694 ret = IRQ_HANDLED;
2695 goto out;
9032cd52 2696 }
76a35293
FB
2697
2698 if (!(status & STS_EINT))
2699 goto out;
2700
27e0dd4d 2701 if (status & STS_FATAL) {
9032cd52
SS
2702 xhci_warn(xhci, "WARNING: Host System Error\n");
2703 xhci_halt(xhci);
76a35293
FB
2704 ret = IRQ_HANDLED;
2705 goto out;
9032cd52
SS
2706 }
2707
bda53145
SS
2708 /*
2709 * Clear the op reg interrupt status first,
2710 * so we can receive interrupts from other MSI-X interrupters.
2711 * Write 1 to clear the interrupt status.
2712 */
27e0dd4d 2713 status |= STS_EINT;
204b7793 2714 writel(status, &xhci->op_regs->status);
bda53145 2715
6a29beef 2716 if (!hcd->msi_enabled) {
c21599a3 2717 u32 irq_pending;
b0ba9720 2718 irq_pending = readl(&xhci->ir_set->irq_pending);
4e833c0b 2719 irq_pending |= IMAN_IP;
204b7793 2720 writel(irq_pending, &xhci->ir_set->irq_pending);
c21599a3 2721 }
bda53145 2722
27a41a83
GKB
2723 if (xhci->xhc_state & XHCI_STATE_DYING ||
2724 xhci->xhc_state & XHCI_STATE_HALTED) {
bda53145
SS
2725 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2726 "Shouldn't IRQs be disabled?\n");
c06d68b8
SS
2727 /* Clear the event handler busy flag (RW1C);
2728 * the event ring should be empty.
bda53145 2729 */
f7b2e403 2730 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
477632df
SS
2731 xhci_write_64(xhci, temp_64 | ERST_EHB,
2732 &xhci->ir_set->erst_dequeue);
76a35293
FB
2733 ret = IRQ_HANDLED;
2734 goto out;
c06d68b8
SS
2735 }
2736
2737 event_ring_deq = xhci->event_ring->dequeue;
2738 /* FIXME this should be a delayed service routine
2739 * that clears the EHB.
2740 */
9dee9a21 2741 while (xhci_handle_event(xhci) > 0) {}
bda53145 2742
f7b2e403 2743 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
c06d68b8
SS
2744 /* If necessary, update the HW's version of the event ring deq ptr. */
2745 if (event_ring_deq != xhci->event_ring->dequeue) {
2746 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2747 xhci->event_ring->dequeue);
2748 if (deq == 0)
2749 xhci_warn(xhci, "WARN something wrong with SW event "
2750 "ring dequeue ptr.\n");
2751 /* Update HC event ring dequeue pointer */
2752 temp_64 &= ERST_PTR_MASK;
2753 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2754 }
2755
2756 /* Clear the event handler busy flag (RW1C); event ring is empty. */
2757 temp_64 |= ERST_EHB;
477632df 2758 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
76a35293 2759 ret = IRQ_HANDLED;
c06d68b8 2760
76a35293 2761out:
63aea0db 2762 spin_unlock_irqrestore(&xhci->lock, flags);
9032cd52 2763
76a35293 2764 return ret;
9032cd52
SS
2765}
2766
851ec164 2767irqreturn_t xhci_msi_irq(int irq, void *hcd)
9032cd52 2768{
968b822c 2769 return xhci_irq(hcd);
9032cd52 2770}
7f84eef0 2771
d0e96f5a
SS
2772/**** Endpoint Ring Operations ****/
2773
7f84eef0
SS
2774/*
2775 * Generic function for queueing a TRB on a ring.
2776 * The caller must have checked to make sure there's room on the ring.
6cc30d85
SS
2777 *
2778 * @more_trbs_coming: Will you enqueue more TRBs before calling
2779 * prepare_transfer()?
7f84eef0
SS
2780 */
2781static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
3b72fca0 2782 bool more_trbs_coming,
7f84eef0
SS
2783 u32 field1, u32 field2, u32 field3, u32 field4)
2784{
2785 struct xhci_generic_trb *trb;
2786
2787 trb = &ring->enqueue->generic;
28ccd296
ME
2788 trb->field[0] = cpu_to_le32(field1);
2789 trb->field[1] = cpu_to_le32(field2);
2790 trb->field[2] = cpu_to_le32(field3);
2791 trb->field[3] = cpu_to_le32(field4);
a37c3f76
FB
2792
2793 trace_xhci_queue_trb(ring, trb);
2794
3b72fca0 2795 inc_enq(xhci, ring, more_trbs_coming);
7f84eef0
SS
2796}
2797
d0e96f5a
SS
2798/*
2799 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2800 * FIXME allocate segments if the ring is full.
2801 */
2802static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
3b72fca0 2803 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
d0e96f5a 2804{
8dfec614
AX
2805 unsigned int num_trbs_needed;
2806
d0e96f5a 2807 /* Make sure the endpoint has been added to xHC schedule */
d0e96f5a
SS
2808 switch (ep_state) {
2809 case EP_STATE_DISABLED:
2810 /*
2811 * USB core changed config/interfaces without notifying us,
2812 * or hardware is reporting the wrong state.
2813 */
2814 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2815 return -ENOENT;
d0e96f5a 2816 case EP_STATE_ERROR:
c92bcfa7 2817 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
d0e96f5a
SS
2818 /* FIXME event handling code for error needs to clear it */
2819 /* XXX not sure if this should be -ENOENT or not */
2820 return -EINVAL;
c92bcfa7
SS
2821 case EP_STATE_HALTED:
2822 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
d0e96f5a
SS
2823 case EP_STATE_STOPPED:
2824 case EP_STATE_RUNNING:
2825 break;
2826 default:
2827 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2828 /*
2829 * FIXME issue Configure Endpoint command to try to get the HC
2830 * back into a known state.
2831 */
2832 return -EINVAL;
2833 }
8dfec614
AX
2834
2835 while (1) {
3d4b81ed
SS
2836 if (room_on_ring(xhci, ep_ring, num_trbs))
2837 break;
8dfec614
AX
2838
2839 if (ep_ring == xhci->cmd_ring) {
2840 xhci_err(xhci, "Do not support expand command ring\n");
2841 return -ENOMEM;
2842 }
2843
68ffb011
XR
2844 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2845 "ERROR no room on ep ring, try ring expansion");
8dfec614
AX
2846 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2847 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2848 mem_flags)) {
2849 xhci_err(xhci, "Ring expansion failed\n");
2850 return -ENOMEM;
2851 }
261fa12b 2852 }
6c12db90 2853
d0c77d84
MN
2854 while (trb_is_link(ep_ring->enqueue)) {
2855 /* If we're not dealing with 0.95 hardware or isoc rings
2856 * on AMD 0.96 host, clear the chain bit.
2857 */
2858 if (!xhci_link_trb_quirk(xhci) &&
2859 !(ep_ring->type == TYPE_ISOC &&
2860 (xhci->quirks & XHCI_AMD_0x96_HOST)))
2861 ep_ring->enqueue->link.control &=
2862 cpu_to_le32(~TRB_CHAIN);
2863 else
2864 ep_ring->enqueue->link.control |=
2865 cpu_to_le32(TRB_CHAIN);
6c12db90 2866
d0c77d84
MN
2867 wmb();
2868 ep_ring->enqueue->link.control ^= cpu_to_le32(TRB_CYCLE);
6c12db90 2869
d0c77d84
MN
2870 /* Toggle the cycle bit after the last ring segment. */
2871 if (link_trb_toggles_cycle(ep_ring->enqueue))
2872 ep_ring->cycle_state ^= 1;
6c12db90 2873
d0c77d84
MN
2874 ep_ring->enq_seg = ep_ring->enq_seg->next;
2875 ep_ring->enqueue = ep_ring->enq_seg->trbs;
6c12db90 2876 }
d0e96f5a
SS
2877 return 0;
2878}
2879
23e3be11 2880static int prepare_transfer(struct xhci_hcd *xhci,
d0e96f5a
SS
2881 struct xhci_virt_device *xdev,
2882 unsigned int ep_index,
e9df17eb 2883 unsigned int stream_id,
d0e96f5a
SS
2884 unsigned int num_trbs,
2885 struct urb *urb,
8e51adcc 2886 unsigned int td_index,
d0e96f5a
SS
2887 gfp_t mem_flags)
2888{
2889 int ret;
8e51adcc
AX
2890 struct urb_priv *urb_priv;
2891 struct xhci_td *td;
e9df17eb 2892 struct xhci_ring *ep_ring;
d115b048 2893 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
e9df17eb
SS
2894
2895 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2896 if (!ep_ring) {
2897 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2898 stream_id);
2899 return -EINVAL;
2900 }
2901
5071e6b2 2902 ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
3b72fca0 2903 num_trbs, mem_flags);
d0e96f5a
SS
2904 if (ret)
2905 return ret;
d0e96f5a 2906
8e51adcc 2907 urb_priv = urb->hcpriv;
7e64b037 2908 td = &urb_priv->td[td_index];
8e51adcc
AX
2909
2910 INIT_LIST_HEAD(&td->td_list);
2911 INIT_LIST_HEAD(&td->cancelled_td_list);
2912
2913 if (td_index == 0) {
214f76f7 2914 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
d13565c1 2915 if (unlikely(ret))
8e51adcc 2916 return ret;
d0e96f5a
SS
2917 }
2918
8e51adcc 2919 td->urb = urb;
d0e96f5a 2920 /* Add this TD to the tail of the endpoint ring's TD list */
8e51adcc
AX
2921 list_add_tail(&td->td_list, &ep_ring->td_list);
2922 td->start_seg = ep_ring->enq_seg;
2923 td->first_trb = ep_ring->enqueue;
2924
d0e96f5a
SS
2925 return 0;
2926}
2927
d2510342
AI
2928static unsigned int count_trbs(u64 addr, u64 len)
2929{
2930 unsigned int num_trbs;
2931
2932 num_trbs = DIV_ROUND_UP(len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
2933 TRB_MAX_BUFF_SIZE);
2934 if (num_trbs == 0)
2935 num_trbs++;
2936
2937 return num_trbs;
2938}
2939
2940static inline unsigned int count_trbs_needed(struct urb *urb)
2941{
2942 return count_trbs(urb->transfer_dma, urb->transfer_buffer_length);
2943}
2944
2945static unsigned int count_sg_trbs_needed(struct urb *urb)
8a96c052 2946{
8a96c052 2947 struct scatterlist *sg;
d2510342 2948 unsigned int i, len, full_len, num_trbs = 0;
8a96c052 2949
d2510342 2950 full_len = urb->transfer_buffer_length;
8a96c052 2951
d2510342
AI
2952 for_each_sg(urb->sg, sg, urb->num_mapped_sgs, i) {
2953 len = sg_dma_len(sg);
2954 num_trbs += count_trbs(sg_dma_address(sg), len);
2955 len = min_t(unsigned int, len, full_len);
2956 full_len -= len;
2957 if (full_len == 0)
8a96c052
SS
2958 break;
2959 }
d2510342 2960
8a96c052
SS
2961 return num_trbs;
2962}
2963
d2510342
AI
2964static unsigned int count_isoc_trbs_needed(struct urb *urb, int i)
2965{
2966 u64 addr, len;
2967
2968 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
2969 len = urb->iso_frame_desc[i].length;
2970
2971 return count_trbs(addr, len);
2972}
2973
2974static void check_trb_math(struct urb *urb, int running_total)
8a96c052 2975{
d2510342 2976 if (unlikely(running_total != urb->transfer_buffer_length))
a2490187 2977 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
8a96c052
SS
2978 "queued %#x (%d), asked for %#x (%d)\n",
2979 __func__,
2980 urb->ep->desc.bEndpointAddress,
2981 running_total, running_total,
2982 urb->transfer_buffer_length,
2983 urb->transfer_buffer_length);
2984}
2985
23e3be11 2986static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
e9df17eb 2987 unsigned int ep_index, unsigned int stream_id, int start_cycle,
e1eab2e0 2988 struct xhci_generic_trb *start_trb)
8a96c052 2989{
8a96c052
SS
2990 /*
2991 * Pass all the TRBs to the hardware at once and make sure this write
2992 * isn't reordered.
2993 */
2994 wmb();
50f7b52a 2995 if (start_cycle)
28ccd296 2996 start_trb->field[3] |= cpu_to_le32(start_cycle);
50f7b52a 2997 else
28ccd296 2998 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
be88fe4f 2999 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
8a96c052
SS
3000}
3001
78140156
AI
3002static void check_interval(struct xhci_hcd *xhci, struct urb *urb,
3003 struct xhci_ep_ctx *ep_ctx)
624defa1 3004{
624defa1
SS
3005 int xhci_interval;
3006 int ep_interval;
3007
28ccd296 3008 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
624defa1 3009 ep_interval = urb->interval;
78140156 3010
624defa1
SS
3011 /* Convert to microframes */
3012 if (urb->dev->speed == USB_SPEED_LOW ||
3013 urb->dev->speed == USB_SPEED_FULL)
3014 ep_interval *= 8;
78140156 3015
624defa1
SS
3016 /* FIXME change this to a warning and a suggestion to use the new API
3017 * to set the polling interval (once the API is added).
3018 */
3019 if (xhci_interval != ep_interval) {
0730d52a
DK
3020 dev_dbg_ratelimited(&urb->dev->dev,
3021 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3022 ep_interval, ep_interval == 1 ? "" : "s",
3023 xhci_interval, xhci_interval == 1 ? "" : "s");
624defa1
SS
3024 urb->interval = xhci_interval;
3025 /* Convert back to frames for LS/FS devices */
3026 if (urb->dev->speed == USB_SPEED_LOW ||
3027 urb->dev->speed == USB_SPEED_FULL)
3028 urb->interval /= 8;
3029 }
78140156
AI
3030}
3031
3032/*
3033 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3034 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3035 * (comprised of sg list entries) can take several service intervals to
3036 * transmit.
3037 */
3038int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3039 struct urb *urb, int slot_id, unsigned int ep_index)
3040{
3041 struct xhci_ep_ctx *ep_ctx;
3042
3043 ep_ctx = xhci_get_ep_ctx(xhci, xhci->devs[slot_id]->out_ctx, ep_index);
3044 check_interval(xhci, urb, ep_ctx);
3045
3fc8206d 3046 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
624defa1
SS
3047}
3048
4da6e6f2 3049/*
4525c0a1
SS
3050 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3051 * packets remaining in the TD (*not* including this TRB).
4da6e6f2
SS
3052 *
3053 * Total TD packet count = total_packet_count =
4525c0a1 3054 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
4da6e6f2
SS
3055 *
3056 * Packets transferred up to and including this TRB = packets_transferred =
3057 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3058 *
3059 * TD size = total_packet_count - packets_transferred
3060 *
c840d6ce
MN
3061 * For xHCI 0.96 and older, TD size field should be the remaining bytes
3062 * including this TRB, right shifted by 10
3063 *
3064 * For all hosts it must fit in bits 21:17, so it can't be bigger than 31.
3065 * This is taken care of in the TRB_TD_SIZE() macro
3066 *
4525c0a1 3067 * The last TRB in a TD must have the TD size set to zero.
4da6e6f2 3068 */
c840d6ce
MN
3069static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred,
3070 int trb_buff_len, unsigned int td_total_len,
124c3937 3071 struct urb *urb, bool more_trbs_coming)
4da6e6f2 3072{
c840d6ce
MN
3073 u32 maxp, total_packet_count;
3074
0cbd4b34
CY
3075 /* MTK xHCI is mostly 0.97 but contains some features from 1.0 */
3076 if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST))
c840d6ce
MN
3077 return ((td_total_len - transferred) >> 10);
3078
48df4a6f 3079 /* One TRB with a zero-length data packet. */
124c3937 3080 if (!more_trbs_coming || (transferred == 0 && trb_buff_len == 0) ||
c840d6ce 3081 trb_buff_len == td_total_len)
48df4a6f
SS
3082 return 0;
3083
0cbd4b34
CY
3084 /* for MTK xHCI, TD size doesn't include this TRB */
3085 if (xhci->quirks & XHCI_MTK_HOST)
3086 trb_buff_len = 0;
3087
734d3ddd 3088 maxp = usb_endpoint_maxp(&urb->ep->desc);
0cbd4b34
CY
3089 total_packet_count = DIV_ROUND_UP(td_total_len, maxp);
3090
c840d6ce
MN
3091 /* Queueing functions don't count the current TRB into transferred */
3092 return (total_packet_count - ((transferred + trb_buff_len) / maxp));
4da6e6f2
SS
3093}
3094
f9c589e1 3095
474ed23a 3096static int xhci_align_td(struct xhci_hcd *xhci, struct urb *urb, u32 enqd_len,
f9c589e1 3097 u32 *trb_buff_len, struct xhci_segment *seg)
474ed23a 3098{
f9c589e1 3099 struct device *dev = xhci_to_hcd(xhci)->self.controller;
474ed23a
MN
3100 unsigned int unalign;
3101 unsigned int max_pkt;
f9c589e1 3102 u32 new_buff_len;
474ed23a 3103
734d3ddd 3104 max_pkt = usb_endpoint_maxp(&urb->ep->desc);
474ed23a
MN
3105 unalign = (enqd_len + *trb_buff_len) % max_pkt;
3106
3107 /* we got lucky, last normal TRB data on segment is packet aligned */
3108 if (unalign == 0)
3109 return 0;
3110
f9c589e1
MN
3111 xhci_dbg(xhci, "Unaligned %d bytes, buff len %d\n",
3112 unalign, *trb_buff_len);
3113
474ed23a
MN
3114 /* is the last nornal TRB alignable by splitting it */
3115 if (*trb_buff_len > unalign) {
3116 *trb_buff_len -= unalign;
f9c589e1 3117 xhci_dbg(xhci, "split align, new buff len %d\n", *trb_buff_len);
474ed23a
MN
3118 return 0;
3119 }
f9c589e1
MN
3120
3121 /*
3122 * We want enqd_len + trb_buff_len to sum up to a number aligned to
3123 * number which is divisible by the endpoint's wMaxPacketSize. IOW:
3124 * (size of currently enqueued TRBs + remainder) % wMaxPacketSize == 0.
3125 */
3126 new_buff_len = max_pkt - (enqd_len % max_pkt);
3127
3128 if (new_buff_len > (urb->transfer_buffer_length - enqd_len))
3129 new_buff_len = (urb->transfer_buffer_length - enqd_len);
3130
3131 /* create a max max_pkt sized bounce buffer pointed to by last trb */
3132 if (usb_urb_dir_out(urb)) {
3133 sg_pcopy_to_buffer(urb->sg, urb->num_mapped_sgs,
3134 seg->bounce_buf, new_buff_len, enqd_len);
3135 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3136 max_pkt, DMA_TO_DEVICE);
3137 } else {
3138 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3139 max_pkt, DMA_FROM_DEVICE);
3140 }
3141
3142 if (dma_mapping_error(dev, seg->bounce_dma)) {
3143 /* try without aligning. Some host controllers survive */
3144 xhci_warn(xhci, "Failed mapping bounce buffer, not aligning\n");
3145 return 0;
3146 }
3147 *trb_buff_len = new_buff_len;
3148 seg->bounce_len = new_buff_len;
3149 seg->bounce_offs = enqd_len;
3150
3151 xhci_dbg(xhci, "Bounce align, new buff len %d\n", *trb_buff_len);
3152
474ed23a
MN
3153 return 1;
3154}
3155
d2510342
AI
3156/* This is very similar to what ehci-q.c qtd_fill() does */
3157int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
8a96c052
SS
3158 struct urb *urb, int slot_id, unsigned int ep_index)
3159{
5a5a0b1a 3160 struct xhci_ring *ring;
8e51adcc 3161 struct urb_priv *urb_priv;
8a96c052 3162 struct xhci_td *td;
d2510342
AI
3163 struct xhci_generic_trb *start_trb;
3164 struct scatterlist *sg = NULL;
5a83f04a
MN
3165 bool more_trbs_coming = true;
3166 bool need_zero_pkt = false;
86065c27
MN
3167 bool first_trb = true;
3168 unsigned int num_trbs;
d2510342 3169 unsigned int start_cycle, num_sgs = 0;
86065c27 3170 unsigned int enqd_len, block_len, trb_buff_len, full_len;
f9c589e1 3171 int sent_len, ret;
d2510342 3172 u32 field, length_field, remainder;
f9c589e1 3173 u64 addr, send_addr;
8a96c052 3174
5a5a0b1a
MN
3175 ring = xhci_urb_to_transfer_ring(xhci, urb);
3176 if (!ring)
e9df17eb
SS
3177 return -EINVAL;
3178
86065c27 3179 full_len = urb->transfer_buffer_length;
d2510342
AI
3180 /* If we have scatter/gather list, we use it. */
3181 if (urb->num_sgs) {
3182 num_sgs = urb->num_mapped_sgs;
3183 sg = urb->sg;
86065c27
MN
3184 addr = (u64) sg_dma_address(sg);
3185 block_len = sg_dma_len(sg);
d2510342 3186 num_trbs = count_sg_trbs_needed(urb);
86065c27 3187 } else {
d2510342 3188 num_trbs = count_trbs_needed(urb);
86065c27
MN
3189 addr = (u64) urb->transfer_dma;
3190 block_len = full_len;
3191 }
4758dcd1 3192 ret = prepare_transfer(xhci, xhci->devs[slot_id],
e9df17eb 3193 ep_index, urb->stream_id,
3b72fca0 3194 num_trbs, urb, 0, mem_flags);
d2510342 3195 if (unlikely(ret < 0))
4758dcd1 3196 return ret;
8e51adcc
AX
3197
3198 urb_priv = urb->hcpriv;
4758dcd1
RA
3199
3200 /* Deal with URB_ZERO_PACKET - need one more td/trb */
9ef7fbbb 3201 if (urb->transfer_flags & URB_ZERO_PACKET && urb_priv->num_tds > 1)
5a83f04a 3202 need_zero_pkt = true;
4758dcd1 3203
7e64b037 3204 td = &urb_priv->td[0];
8e51adcc 3205
8a96c052
SS
3206 /*
3207 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3208 * until we've finished creating all the other TRBs. The ring's cycle
3209 * state may change as we enqueue the other TRBs, so save it too.
3210 */
5a5a0b1a
MN
3211 start_trb = &ring->enqueue->generic;
3212 start_cycle = ring->cycle_state;
f9c589e1 3213 send_addr = addr;
8a96c052 3214
d2510342 3215 /* Queue the TRBs, even if they are zero-length */
0d2daade
AB
3216 for (enqd_len = 0; first_trb || enqd_len < full_len;
3217 enqd_len += trb_buff_len) {
d2510342 3218 field = TRB_TYPE(TRB_NORMAL);
af8b9e63 3219
86065c27
MN
3220 /* TRB buffer should not cross 64KB boundaries */
3221 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
3222 trb_buff_len = min_t(unsigned int, trb_buff_len, block_len);
8a96c052 3223
86065c27
MN
3224 if (enqd_len + trb_buff_len > full_len)
3225 trb_buff_len = full_len - enqd_len;
b10de142
SS
3226
3227 /* Don't change the cycle bit of the first TRB until later */
86065c27
MN
3228 if (first_trb) {
3229 first_trb = false;
50f7b52a 3230 if (start_cycle == 0)
d2510342 3231 field |= TRB_CYCLE;
50f7b52a 3232 } else
5a5a0b1a 3233 field |= ring->cycle_state;
b10de142
SS
3234
3235 /* Chain all the TRBs together; clear the chain bit in the last
3236 * TRB to indicate it's the last TRB in the chain.
3237 */
86065c27 3238 if (enqd_len + trb_buff_len < full_len) {
b10de142 3239 field |= TRB_CHAIN;
2d98ef40 3240 if (trb_is_link(ring->enqueue + 1)) {
474ed23a 3241 if (xhci_align_td(xhci, urb, enqd_len,
f9c589e1
MN
3242 &trb_buff_len,
3243 ring->enq_seg)) {
3244 send_addr = ring->enq_seg->bounce_dma;
3245 /* assuming TD won't span 2 segs */
3246 td->bounce_seg = ring->enq_seg;
3247 }
474ed23a 3248 }
f9c589e1
MN
3249 }
3250 if (enqd_len + trb_buff_len >= full_len) {
3251 field &= ~TRB_CHAIN;
4758dcd1 3252 field |= TRB_IOC;
124c3937 3253 more_trbs_coming = false;
5a83f04a 3254 td->last_trb = ring->enqueue;
b10de142 3255 }
af8b9e63
SS
3256
3257 /* Only set interrupt on short packet for IN endpoints */
3258 if (usb_urb_dir_in(urb))
3259 field |= TRB_ISP;
3260
4da6e6f2 3261 /* Set the TRB length, TD size, and interrupter fields. */
86065c27
MN
3262 remainder = xhci_td_remainder(xhci, enqd_len, trb_buff_len,
3263 full_len, urb, more_trbs_coming);
3264
f9dc68fe 3265 length_field = TRB_LEN(trb_buff_len) |
c840d6ce 3266 TRB_TD_SIZE(remainder) |
f9dc68fe 3267 TRB_INTR_TARGET(0);
4da6e6f2 3268
124c3937 3269 queue_trb(xhci, ring, more_trbs_coming | need_zero_pkt,
f9c589e1
MN
3270 lower_32_bits(send_addr),
3271 upper_32_bits(send_addr),
f9dc68fe 3272 length_field,
d2510342 3273 field);
b10de142 3274
b10de142 3275 addr += trb_buff_len;
f9c589e1 3276 sent_len = trb_buff_len;
d2510342 3277
f9c589e1 3278 while (sg && sent_len >= block_len) {
86065c27
MN
3279 /* New sg entry */
3280 --num_sgs;
f9c589e1 3281 sent_len -= block_len;
86065c27 3282 if (num_sgs != 0) {
d2510342 3283 sg = sg_next(sg);
86065c27
MN
3284 block_len = sg_dma_len(sg);
3285 addr = (u64) sg_dma_address(sg);
f9c589e1 3286 addr += sent_len;
d2510342
AI
3287 }
3288 }
f9c589e1
MN
3289 block_len -= sent_len;
3290 send_addr = addr;
d2510342 3291 }
b10de142 3292
5a83f04a
MN
3293 if (need_zero_pkt) {
3294 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3295 ep_index, urb->stream_id,
3296 1, urb, 1, mem_flags);
7e64b037 3297 urb_priv->td[1].last_trb = ring->enqueue;
5a83f04a
MN
3298 field = TRB_TYPE(TRB_NORMAL) | ring->cycle_state | TRB_IOC;
3299 queue_trb(xhci, ring, 0, 0, 0, TRB_INTR_TARGET(0), field);
3300 }
3301
86065c27 3302 check_trb_math(urb, enqd_len);
e9df17eb 3303 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
e1eab2e0 3304 start_cycle, start_trb);
b10de142
SS
3305 return 0;
3306}
3307
d0e96f5a 3308/* Caller must have locked xhci->lock */
23e3be11 3309int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
d0e96f5a
SS
3310 struct urb *urb, int slot_id, unsigned int ep_index)
3311{
3312 struct xhci_ring *ep_ring;
3313 int num_trbs;
3314 int ret;
3315 struct usb_ctrlrequest *setup;
3316 struct xhci_generic_trb *start_trb;
3317 int start_cycle;
fb79a6da 3318 u32 field;
8e51adcc 3319 struct urb_priv *urb_priv;
d0e96f5a
SS
3320 struct xhci_td *td;
3321
e9df17eb
SS
3322 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3323 if (!ep_ring)
3324 return -EINVAL;
d0e96f5a
SS
3325
3326 /*
3327 * Need to copy setup packet into setup TRB, so we can't use the setup
3328 * DMA address.
3329 */
3330 if (!urb->setup_packet)
3331 return -EINVAL;
3332
d0e96f5a
SS
3333 /* 1 TRB for setup, 1 for status */
3334 num_trbs = 2;
3335 /*
3336 * Don't need to check if we need additional event data and normal TRBs,
3337 * since data in control transfers will never get bigger than 16MB
3338 * XXX: can we get a buffer that crosses 64KB boundaries?
3339 */
3340 if (urb->transfer_buffer_length > 0)
3341 num_trbs++;
e9df17eb
SS
3342 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3343 ep_index, urb->stream_id,
3b72fca0 3344 num_trbs, urb, 0, mem_flags);
d0e96f5a
SS
3345 if (ret < 0)
3346 return ret;
3347
8e51adcc 3348 urb_priv = urb->hcpriv;
7e64b037 3349 td = &urb_priv->td[0];
8e51adcc 3350
d0e96f5a
SS
3351 /*
3352 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3353 * until we've finished creating all the other TRBs. The ring's cycle
3354 * state may change as we enqueue the other TRBs, so save it too.
3355 */
3356 start_trb = &ep_ring->enqueue->generic;
3357 start_cycle = ep_ring->cycle_state;
3358
3359 /* Queue setup TRB - see section 6.4.1.2.1 */
3360 /* FIXME better way to translate setup_packet into two u32 fields? */
3361 setup = (struct usb_ctrlrequest *) urb->setup_packet;
50f7b52a
AX
3362 field = 0;
3363 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3364 if (start_cycle == 0)
3365 field |= 0x1;
b83cdc8f 3366
dca77945 3367 /* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */
0cbd4b34 3368 if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) {
b83cdc8f
AX
3369 if (urb->transfer_buffer_length > 0) {
3370 if (setup->bRequestType & USB_DIR_IN)
3371 field |= TRB_TX_TYPE(TRB_DATA_IN);
3372 else
3373 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3374 }
3375 }
3376
3b72fca0 3377 queue_trb(xhci, ep_ring, true,
28ccd296
ME
3378 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3379 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3380 TRB_LEN(8) | TRB_INTR_TARGET(0),
3381 /* Immediate data in pointer */
3382 field);
d0e96f5a
SS
3383
3384 /* If there's data, queue data TRBs */
af8b9e63
SS
3385 /* Only set interrupt on short packet for IN endpoints */
3386 if (usb_urb_dir_in(urb))
3387 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3388 else
3389 field = TRB_TYPE(TRB_DATA);
3390
d0e96f5a 3391 if (urb->transfer_buffer_length > 0) {
fb79a6da
LB
3392 u32 length_field, remainder;
3393
3394 remainder = xhci_td_remainder(xhci, 0,
3395 urb->transfer_buffer_length,
3396 urb->transfer_buffer_length,
3397 urb, 1);
3398 length_field = TRB_LEN(urb->transfer_buffer_length) |
3399 TRB_TD_SIZE(remainder) |
3400 TRB_INTR_TARGET(0);
d0e96f5a
SS
3401 if (setup->bRequestType & USB_DIR_IN)
3402 field |= TRB_DIR_IN;
3b72fca0 3403 queue_trb(xhci, ep_ring, true,
d0e96f5a
SS
3404 lower_32_bits(urb->transfer_dma),
3405 upper_32_bits(urb->transfer_dma),
f9dc68fe 3406 length_field,
af8b9e63 3407 field | ep_ring->cycle_state);
d0e96f5a
SS
3408 }
3409
3410 /* Save the DMA address of the last TRB in the TD */
3411 td->last_trb = ep_ring->enqueue;
3412
3413 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3414 /* If the device sent data, the status stage is an OUT transfer */
3415 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3416 field = 0;
3417 else
3418 field = TRB_DIR_IN;
3b72fca0 3419 queue_trb(xhci, ep_ring, false,
d0e96f5a
SS
3420 0,
3421 0,
3422 TRB_INTR_TARGET(0),
3423 /* Event on completion */
3424 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3425
e9df17eb 3426 giveback_first_trb(xhci, slot_id, ep_index, 0,
e1eab2e0 3427 start_cycle, start_trb);
d0e96f5a
SS
3428 return 0;
3429}
3430
5cd43e33
SS
3431/*
3432 * The transfer burst count field of the isochronous TRB defines the number of
3433 * bursts that are required to move all packets in this TD. Only SuperSpeed
3434 * devices can burst up to bMaxBurst number of packets per service interval.
3435 * This field is zero based, meaning a value of zero in the field means one
3436 * burst. Basically, for everything but SuperSpeed devices, this field will be
3437 * zero. Only xHCI 1.0 host controllers support this field.
3438 */
3439static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
5cd43e33
SS
3440 struct urb *urb, unsigned int total_packet_count)
3441{
3442 unsigned int max_burst;
3443
09c352ed 3444 if (xhci->hci_version < 0x100 || urb->dev->speed < USB_SPEED_SUPER)
5cd43e33
SS
3445 return 0;
3446
3447 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3213b151 3448 return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
5cd43e33
SS
3449}
3450
b61d378f
SS
3451/*
3452 * Returns the number of packets in the last "burst" of packets. This field is
3453 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3454 * the last burst packet count is equal to the total number of packets in the
3455 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3456 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3457 * contain 1 to (bMaxBurst + 1) packets.
3458 */
3459static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
b61d378f
SS
3460 struct urb *urb, unsigned int total_packet_count)
3461{
3462 unsigned int max_burst;
3463 unsigned int residue;
3464
3465 if (xhci->hci_version < 0x100)
3466 return 0;
3467
09c352ed 3468 if (urb->dev->speed >= USB_SPEED_SUPER) {
b61d378f
SS
3469 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3470 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3471 residue = total_packet_count % (max_burst + 1);
3472 /* If residue is zero, the last burst contains (max_burst + 1)
3473 * number of packets, but the TLBPC field is zero-based.
3474 */
3475 if (residue == 0)
3476 return max_burst;
3477 return residue - 1;
b61d378f 3478 }
09c352ed
MN
3479 if (total_packet_count == 0)
3480 return 0;
3481 return total_packet_count - 1;
b61d378f
SS
3482}
3483
79b8094f
LB
3484/*
3485 * Calculates Frame ID field of the isochronous TRB identifies the
3486 * target frame that the Interval associated with this Isochronous
3487 * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec.
3488 *
3489 * Returns actual frame id on success, negative value on error.
3490 */
3491static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci,
3492 struct urb *urb, int index)
3493{
3494 int start_frame, ist, ret = 0;
3495 int start_frame_id, end_frame_id, current_frame_id;
3496
3497 if (urb->dev->speed == USB_SPEED_LOW ||
3498 urb->dev->speed == USB_SPEED_FULL)
3499 start_frame = urb->start_frame + index * urb->interval;
3500 else
3501 start_frame = (urb->start_frame + index * urb->interval) >> 3;
3502
3503 /* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2):
3504 *
3505 * If bit [3] of IST is cleared to '0', software can add a TRB no
3506 * later than IST[2:0] Microframes before that TRB is scheduled to
3507 * be executed.
3508 * If bit [3] of IST is set to '1', software can add a TRB no later
3509 * than IST[2:0] Frames before that TRB is scheduled to be executed.
3510 */
3511 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3512 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3513 ist <<= 3;
3514
3515 /* Software shall not schedule an Isoch TD with a Frame ID value that
3516 * is less than the Start Frame ID or greater than the End Frame ID,
3517 * where:
3518 *
3519 * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048
3520 * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048
3521 *
3522 * Both the End Frame ID and Start Frame ID values are calculated
3523 * in microframes. When software determines the valid Frame ID value;
3524 * The End Frame ID value should be rounded down to the nearest Frame
3525 * boundary, and the Start Frame ID value should be rounded up to the
3526 * nearest Frame boundary.
3527 */
3528 current_frame_id = readl(&xhci->run_regs->microframe_index);
3529 start_frame_id = roundup(current_frame_id + ist + 1, 8);
3530 end_frame_id = rounddown(current_frame_id + 895 * 8, 8);
3531
3532 start_frame &= 0x7ff;
3533 start_frame_id = (start_frame_id >> 3) & 0x7ff;
3534 end_frame_id = (end_frame_id >> 3) & 0x7ff;
3535
3536 xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n",
3537 __func__, index, readl(&xhci->run_regs->microframe_index),
3538 start_frame_id, end_frame_id, start_frame);
3539
3540 if (start_frame_id < end_frame_id) {
3541 if (start_frame > end_frame_id ||
3542 start_frame < start_frame_id)
3543 ret = -EINVAL;
3544 } else if (start_frame_id > end_frame_id) {
3545 if ((start_frame > end_frame_id &&
3546 start_frame < start_frame_id))
3547 ret = -EINVAL;
3548 } else {
3549 ret = -EINVAL;
3550 }
3551
3552 if (index == 0) {
3553 if (ret == -EINVAL || start_frame == start_frame_id) {
3554 start_frame = start_frame_id + 1;
3555 if (urb->dev->speed == USB_SPEED_LOW ||
3556 urb->dev->speed == USB_SPEED_FULL)
3557 urb->start_frame = start_frame;
3558 else
3559 urb->start_frame = start_frame << 3;
3560 ret = 0;
3561 }
3562 }
3563
3564 if (ret) {
3565 xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n",
3566 start_frame, current_frame_id, index,
3567 start_frame_id, end_frame_id);
3568 xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n");
3569 return ret;
3570 }
3571
3572 return start_frame;
3573}
3574
04e51901
AX
3575/* This is for isoc transfer */
3576static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3577 struct urb *urb, int slot_id, unsigned int ep_index)
3578{
3579 struct xhci_ring *ep_ring;
3580 struct urb_priv *urb_priv;
3581 struct xhci_td *td;
3582 int num_tds, trbs_per_td;
3583 struct xhci_generic_trb *start_trb;
3584 bool first_trb;
3585 int start_cycle;
3586 u32 field, length_field;
3587 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3588 u64 start_addr, addr;
3589 int i, j;
47cbf692 3590 bool more_trbs_coming;
79b8094f 3591 struct xhci_virt_ep *xep;
09c352ed 3592 int frame_id;
04e51901 3593
79b8094f 3594 xep = &xhci->devs[slot_id]->eps[ep_index];
04e51901
AX
3595 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3596
3597 num_tds = urb->number_of_packets;
3598 if (num_tds < 1) {
3599 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3600 return -EINVAL;
3601 }
04e51901
AX
3602 start_addr = (u64) urb->transfer_dma;
3603 start_trb = &ep_ring->enqueue->generic;
3604 start_cycle = ep_ring->cycle_state;
3605
522989a2 3606 urb_priv = urb->hcpriv;
09c352ed 3607 /* Queue the TRBs for each TD, even if they are zero-length */
04e51901 3608 for (i = 0; i < num_tds; i++) {
09c352ed
MN
3609 unsigned int total_pkt_count, max_pkt;
3610 unsigned int burst_count, last_burst_pkt_count;
3611 u32 sia_frame_id;
04e51901 3612
4da6e6f2 3613 first_trb = true;
04e51901
AX
3614 running_total = 0;
3615 addr = start_addr + urb->iso_frame_desc[i].offset;
3616 td_len = urb->iso_frame_desc[i].length;
3617 td_remain_len = td_len;
734d3ddd 3618 max_pkt = usb_endpoint_maxp(&urb->ep->desc);
09c352ed
MN
3619 total_pkt_count = DIV_ROUND_UP(td_len, max_pkt);
3620
48df4a6f 3621 /* A zero-length transfer still involves at least one packet. */
09c352ed
MN
3622 if (total_pkt_count == 0)
3623 total_pkt_count++;
3624 burst_count = xhci_get_burst_count(xhci, urb, total_pkt_count);
3625 last_burst_pkt_count = xhci_get_last_burst_packet_count(xhci,
3626 urb, total_pkt_count);
04e51901 3627
d2510342 3628 trbs_per_td = count_isoc_trbs_needed(urb, i);
04e51901
AX
3629
3630 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
3b72fca0 3631 urb->stream_id, trbs_per_td, urb, i, mem_flags);
522989a2
SS
3632 if (ret < 0) {
3633 if (i == 0)
3634 return ret;
3635 goto cleanup;
3636 }
7e64b037 3637 td = &urb_priv->td[i];
09c352ed
MN
3638
3639 /* use SIA as default, if frame id is used overwrite it */
3640 sia_frame_id = TRB_SIA;
3641 if (!(urb->transfer_flags & URB_ISO_ASAP) &&
3642 HCC_CFC(xhci->hcc_params)) {
3643 frame_id = xhci_get_isoc_frame_id(xhci, urb, i);
3644 if (frame_id >= 0)
3645 sia_frame_id = TRB_FRAME_ID(frame_id);
3646 }
3647 /*
3648 * Set isoc specific data for the first TRB in a TD.
3649 * Prevent HW from getting the TRBs by keeping the cycle state
3650 * inverted in the first TDs isoc TRB.
3651 */
2f6d3b65 3652 field = TRB_TYPE(TRB_ISOC) |
09c352ed
MN
3653 TRB_TLBPC(last_burst_pkt_count) |
3654 sia_frame_id |
3655 (i ? ep_ring->cycle_state : !start_cycle);
3656
2f6d3b65
MN
3657 /* xhci 1.1 with ETE uses TD_Size field for TBC, old is Rsvdz */
3658 if (!xep->use_extended_tbc)
3659 field |= TRB_TBC(burst_count);
3660
09c352ed 3661 /* fill the rest of the TRB fields, and remaining normal TRBs */
04e51901
AX
3662 for (j = 0; j < trbs_per_td; j++) {
3663 u32 remainder = 0;
09c352ed
MN
3664
3665 /* only first TRB is isoc, overwrite otherwise */
3666 if (!first_trb)
3667 field = TRB_TYPE(TRB_NORMAL) |
3668 ep_ring->cycle_state;
04e51901 3669
af8b9e63
SS
3670 /* Only set interrupt on short packet for IN EPs */
3671 if (usb_urb_dir_in(urb))
3672 field |= TRB_ISP;
3673
09c352ed 3674 /* Set the chain bit for all except the last TRB */
04e51901 3675 if (j < trbs_per_td - 1) {
47cbf692 3676 more_trbs_coming = true;
09c352ed 3677 field |= TRB_CHAIN;
04e51901 3678 } else {
09c352ed 3679 more_trbs_coming = false;
04e51901
AX
3680 td->last_trb = ep_ring->enqueue;
3681 field |= TRB_IOC;
09c352ed
MN
3682 /* set BEI, except for the last TD */
3683 if (xhci->hci_version >= 0x100 &&
3684 !(xhci->quirks & XHCI_AVOID_BEI) &&
3685 i < num_tds - 1)
3686 field |= TRB_BEI;
04e51901 3687 }
04e51901 3688 /* Calculate TRB length */
d2510342 3689 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
04e51901
AX
3690 if (trb_buff_len > td_remain_len)
3691 trb_buff_len = td_remain_len;
3692
4da6e6f2 3693 /* Set the TRB length, TD size, & interrupter fields. */
c840d6ce
MN
3694 remainder = xhci_td_remainder(xhci, running_total,
3695 trb_buff_len, td_len,
124c3937 3696 urb, more_trbs_coming);
c840d6ce 3697
04e51901 3698 length_field = TRB_LEN(trb_buff_len) |
04e51901 3699 TRB_INTR_TARGET(0);
4da6e6f2 3700
2f6d3b65
MN
3701 /* xhci 1.1 with ETE uses TD Size field for TBC */
3702 if (first_trb && xep->use_extended_tbc)
3703 length_field |= TRB_TD_SIZE_TBC(burst_count);
3704 else
3705 length_field |= TRB_TD_SIZE(remainder);
3706 first_trb = false;
3707
3b72fca0 3708 queue_trb(xhci, ep_ring, more_trbs_coming,
04e51901
AX
3709 lower_32_bits(addr),
3710 upper_32_bits(addr),
3711 length_field,
af8b9e63 3712 field);
04e51901
AX
3713 running_total += trb_buff_len;
3714
3715 addr += trb_buff_len;
3716 td_remain_len -= trb_buff_len;
3717 }
3718
3719 /* Check TD length */
3720 if (running_total != td_len) {
3721 xhci_err(xhci, "ISOC TD length unmatch\n");
cf840551
AX
3722 ret = -EINVAL;
3723 goto cleanup;
04e51901
AX
3724 }
3725 }
3726
79b8094f
LB
3727 /* store the next frame id */
3728 if (HCC_CFC(xhci->hcc_params))
3729 xep->next_frame_id = urb->start_frame + num_tds * urb->interval;
3730
c41136b0
AX
3731 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3732 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3733 usb_amd_quirk_pll_disable();
3734 }
3735 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3736
e1eab2e0
AX
3737 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3738 start_cycle, start_trb);
04e51901 3739 return 0;
522989a2
SS
3740cleanup:
3741 /* Clean up a partially enqueued isoc transfer. */
3742
3743 for (i--; i >= 0; i--)
7e64b037 3744 list_del_init(&urb_priv->td[i].td_list);
522989a2
SS
3745
3746 /* Use the first TD as a temporary variable to turn the TDs we've queued
3747 * into No-ops with a software-owned cycle bit. That way the hardware
3748 * won't accidentally start executing bogus TDs when we partially
3749 * overwrite them. td->first_trb and td->start_seg are already set.
3750 */
7e64b037 3751 urb_priv->td[0].last_trb = ep_ring->enqueue;
522989a2 3752 /* Every TRB except the first & last will have its cycle bit flipped. */
7e64b037 3753 td_to_noop(xhci, ep_ring, &urb_priv->td[0], true);
522989a2
SS
3754
3755 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
7e64b037
MN
3756 ep_ring->enqueue = urb_priv->td[0].first_trb;
3757 ep_ring->enq_seg = urb_priv->td[0].start_seg;
522989a2 3758 ep_ring->cycle_state = start_cycle;
b008df60 3759 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
522989a2
SS
3760 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3761 return ret;
04e51901
AX
3762}
3763
3764/*
3765 * Check transfer ring to guarantee there is enough room for the urb.
3766 * Update ISO URB start_frame and interval.
79b8094f
LB
3767 * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to
3768 * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or
3769 * Contiguous Frame ID is not supported by HC.
04e51901
AX
3770 */
3771int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3772 struct urb *urb, int slot_id, unsigned int ep_index)
3773{
3774 struct xhci_virt_device *xdev;
3775 struct xhci_ring *ep_ring;
3776 struct xhci_ep_ctx *ep_ctx;
3777 int start_frame;
04e51901
AX
3778 int num_tds, num_trbs, i;
3779 int ret;
79b8094f
LB
3780 struct xhci_virt_ep *xep;
3781 int ist;
04e51901
AX
3782
3783 xdev = xhci->devs[slot_id];
79b8094f 3784 xep = &xhci->devs[slot_id]->eps[ep_index];
04e51901
AX
3785 ep_ring = xdev->eps[ep_index].ring;
3786 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3787
3788 num_trbs = 0;
3789 num_tds = urb->number_of_packets;
3790 for (i = 0; i < num_tds; i++)
d2510342 3791 num_trbs += count_isoc_trbs_needed(urb, i);
04e51901
AX
3792
3793 /* Check the ring to guarantee there is enough room for the whole urb.
3794 * Do not insert any td of the urb to the ring if the check failed.
3795 */
5071e6b2 3796 ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
3b72fca0 3797 num_trbs, mem_flags);
04e51901
AX
3798 if (ret)
3799 return ret;
3800
79b8094f
LB
3801 /*
3802 * Check interval value. This should be done before we start to
3803 * calculate the start frame value.
3804 */
78140156 3805 check_interval(xhci, urb, ep_ctx);
79b8094f
LB
3806
3807 /* Calculate the start frame and put it in urb->start_frame. */
42df7215 3808 if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) {
5071e6b2 3809 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_RUNNING) {
42df7215
LB
3810 urb->start_frame = xep->next_frame_id;
3811 goto skip_start_over;
3812 }
79b8094f
LB
3813 }
3814
3815 start_frame = readl(&xhci->run_regs->microframe_index);
3816 start_frame &= 0x3fff;
3817 /*
3818 * Round up to the next frame and consider the time before trb really
3819 * gets scheduled by hardare.
3820 */
3821 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3822 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3823 ist <<= 3;
3824 start_frame += ist + XHCI_CFC_DELAY;
3825 start_frame = roundup(start_frame, 8);
3826
3827 /*
3828 * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT
3829 * is greate than 8 microframes.
3830 */
3831 if (urb->dev->speed == USB_SPEED_LOW ||
3832 urb->dev->speed == USB_SPEED_FULL) {
3833 start_frame = roundup(start_frame, urb->interval << 3);
3834 urb->start_frame = start_frame >> 3;
3835 } else {
3836 start_frame = roundup(start_frame, urb->interval);
3837 urb->start_frame = start_frame;
3838 }
3839
3840skip_start_over:
b008df60
AX
3841 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3842
3fc8206d 3843 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
04e51901
AX
3844}
3845
d0e96f5a
SS
3846/**** Command Ring Operations ****/
3847
913a8a34
SS
3848/* Generic function for queueing a command TRB on the command ring.
3849 * Check to make sure there's room on the command ring for one command TRB.
3850 * Also check that there's room reserved for commands that must not fail.
3851 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3852 * then only check for the number of reserved spots.
3853 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3854 * because the command event handler may want to resubmit a failed command.
3855 */
ddba5cd0
MN
3856static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
3857 u32 field1, u32 field2,
3858 u32 field3, u32 field4, bool command_must_succeed)
7f84eef0 3859{
913a8a34 3860 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
d1dc908a 3861 int ret;
ad6b1d91 3862
98d74f9c
MN
3863 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
3864 (xhci->xhc_state & XHCI_STATE_HALTED)) {
ad6b1d91 3865 xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n");
c9aa1a2d 3866 return -ESHUTDOWN;
ad6b1d91 3867 }
d1dc908a 3868
913a8a34
SS
3869 if (!command_must_succeed)
3870 reserved_trbs++;
3871
d1dc908a 3872 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
3b72fca0 3873 reserved_trbs, GFP_ATOMIC);
d1dc908a
SS
3874 if (ret < 0) {
3875 xhci_err(xhci, "ERR: No room for command on command ring\n");
913a8a34
SS
3876 if (command_must_succeed)
3877 xhci_err(xhci, "ERR: Reserved TRB counting for "
3878 "unfailable commands failed.\n");
d1dc908a 3879 return ret;
7f84eef0 3880 }
c9aa1a2d
MN
3881
3882 cmd->command_trb = xhci->cmd_ring->enqueue;
ddba5cd0 3883
c311e391 3884 /* if there are no other commands queued we start the timeout timer */
daa47f21 3885 if (list_empty(&xhci->cmd_list)) {
c311e391 3886 xhci->current_cmd = cmd;
cb4d5ce5 3887 xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
c311e391
MN
3888 }
3889
daa47f21
LB
3890 list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
3891
3b72fca0
AX
3892 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3893 field4 | xhci->cmd_ring->cycle_state);
7f84eef0
SS
3894 return 0;
3895}
3896
3ffbba95 3897/* Queue a slot enable or disable request on the command ring */
ddba5cd0
MN
3898int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
3899 u32 trb_type, u32 slot_id)
3ffbba95 3900{
ddba5cd0 3901 return queue_command(xhci, cmd, 0, 0, 0,
913a8a34 3902 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
3ffbba95
SS
3903}
3904
3905/* Queue an address device command TRB */
ddba5cd0
MN
3906int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3907 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
3ffbba95 3908{
ddba5cd0 3909 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
8e595a5d 3910 upper_32_bits(in_ctx_ptr), 0,
48fc7dbd
DW
3911 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
3912 | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
2a8f82c4
SS
3913}
3914
ddba5cd0 3915int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
0238634d
SS
3916 u32 field1, u32 field2, u32 field3, u32 field4)
3917{
ddba5cd0 3918 return queue_command(xhci, cmd, field1, field2, field3, field4, false);
0238634d
SS
3919}
3920
2a8f82c4 3921/* Queue a reset device command TRB */
ddba5cd0
MN
3922int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3923 u32 slot_id)
2a8f82c4 3924{
ddba5cd0 3925 return queue_command(xhci, cmd, 0, 0, 0,
2a8f82c4 3926 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
913a8a34 3927 false);
3ffbba95 3928}
f94e0186
SS
3929
3930/* Queue a configure endpoint command TRB */
ddba5cd0
MN
3931int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
3932 struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
913a8a34 3933 u32 slot_id, bool command_must_succeed)
f94e0186 3934{
ddba5cd0 3935 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
8e595a5d 3936 upper_32_bits(in_ctx_ptr), 0,
913a8a34
SS
3937 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3938 command_must_succeed);
f94e0186 3939}
ae636747 3940
f2217e8e 3941/* Queue an evaluate context command TRB */
ddba5cd0
MN
3942int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
3943 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
f2217e8e 3944{
ddba5cd0 3945 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
f2217e8e 3946 upper_32_bits(in_ctx_ptr), 0,
913a8a34 3947 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
4b266541 3948 command_must_succeed);
f2217e8e
SS
3949}
3950
be88fe4f
AX
3951/*
3952 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3953 * activity on an endpoint that is about to be suspended.
3954 */
ddba5cd0
MN
3955int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
3956 int slot_id, unsigned int ep_index, int suspend)
ae636747
SS
3957{
3958 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3959 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3960 u32 type = TRB_TYPE(TRB_STOP_RING);
be88fe4f 3961 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
ae636747 3962
ddba5cd0 3963 return queue_command(xhci, cmd, 0, 0, 0,
be88fe4f 3964 trb_slot_id | trb_ep_index | type | trb_suspend, false);
ae636747
SS
3965}
3966
d3a43e66
HG
3967/* Set Transfer Ring Dequeue Pointer command */
3968void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
3969 unsigned int slot_id, unsigned int ep_index,
d3a43e66 3970 struct xhci_dequeue_state *deq_state)
ae636747
SS
3971{
3972 dma_addr_t addr;
3973 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3974 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
8790736d 3975 u32 trb_stream_id = STREAM_ID_FOR_TRB(deq_state->stream_id);
95241dbd 3976 u32 trb_sct = 0;
ae636747 3977 u32 type = TRB_TYPE(TRB_SET_DEQ);
bf161e85 3978 struct xhci_virt_ep *ep;
1e3452e3
HG
3979 struct xhci_command *cmd;
3980 int ret;
ae636747 3981
d3a43e66
HG
3982 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
3983 "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), new deq ptr = %p (0x%llx dma), new cycle = %u",
3984 deq_state->new_deq_seg,
3985 (unsigned long long)deq_state->new_deq_seg->dma,
3986 deq_state->new_deq_ptr,
3987 (unsigned long long)xhci_trb_virt_to_dma(
3988 deq_state->new_deq_seg, deq_state->new_deq_ptr),
3989 deq_state->new_cycle_state);
3990
3991 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
3992 deq_state->new_deq_ptr);
c92bcfa7 3993 if (addr == 0) {
ae636747 3994 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
700e2052 3995 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
d3a43e66
HG
3996 deq_state->new_deq_seg, deq_state->new_deq_ptr);
3997 return;
c92bcfa7 3998 }
bf161e85
SS
3999 ep = &xhci->devs[slot_id]->eps[ep_index];
4000 if ((ep->ep_state & SET_DEQ_PENDING)) {
4001 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4002 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
d3a43e66 4003 return;
bf161e85 4004 }
1e3452e3
HG
4005
4006 /* This function gets called from contexts where it cannot sleep */
4007 cmd = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
74e0b564 4008 if (!cmd)
d3a43e66 4009 return;
1e3452e3 4010
d3a43e66
HG
4011 ep->queued_deq_seg = deq_state->new_deq_seg;
4012 ep->queued_deq_ptr = deq_state->new_deq_ptr;
8790736d 4013 if (deq_state->stream_id)
95241dbd 4014 trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
1e3452e3 4015 ret = queue_command(xhci, cmd,
d3a43e66
HG
4016 lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state,
4017 upper_32_bits(addr), trb_stream_id,
4018 trb_slot_id | trb_ep_index | type, false);
1e3452e3
HG
4019 if (ret < 0) {
4020 xhci_free_command(xhci, cmd);
d3a43e66 4021 return;
1e3452e3
HG
4022 }
4023
d3a43e66
HG
4024 /* Stop the TD queueing code from ringing the doorbell until
4025 * this command completes. The HC won't set the dequeue pointer
4026 * if the ring is running, and ringing the doorbell starts the
4027 * ring running.
4028 */
4029 ep->ep_state |= SET_DEQ_PENDING;
ae636747 4030}
a1587d97 4031
ddba5cd0
MN
4032int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
4033 int slot_id, unsigned int ep_index)
a1587d97
SS
4034{
4035 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4036 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4037 u32 type = TRB_TYPE(TRB_RESET_EP);
4038
ddba5cd0
MN
4039 return queue_command(xhci, cmd, 0, 0, 0,
4040 trb_slot_id | trb_ep_index | type, false);
a1587d97 4041}