]>
Commit | Line | Data |
---|---|---|
7f84eef0 SS |
1 | /* |
2 | * xHCI host controller driver | |
3 | * | |
4 | * Copyright (C) 2008 Intel Corp. | |
5 | * | |
6 | * Author: Sarah Sharp | |
7 | * Some code borrowed from the Linux EHCI driver. | |
8 | * | |
9 | * This program is free software; you can redistribute it and/or modify | |
10 | * it under the terms of the GNU General Public License version 2 as | |
11 | * published by the Free Software Foundation. | |
12 | * | |
13 | * This program is distributed in the hope that it will be useful, but | |
14 | * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY | |
15 | * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License | |
16 | * for more details. | |
17 | * | |
18 | * You should have received a copy of the GNU General Public License | |
19 | * along with this program; if not, write to the Free Software Foundation, | |
20 | * Inc., 675 Mass Ave, Cambridge, MA 02139, USA. | |
21 | */ | |
22 | ||
23 | /* | |
24 | * Ring initialization rules: | |
25 | * 1. Each segment is initialized to zero, except for link TRBs. | |
26 | * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or | |
27 | * Consumer Cycle State (CCS), depending on ring function. | |
28 | * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment. | |
29 | * | |
30 | * Ring behavior rules: | |
31 | * 1. A ring is empty if enqueue == dequeue. This means there will always be at | |
32 | * least one free TRB in the ring. This is useful if you want to turn that | |
33 | * into a link TRB and expand the ring. | |
34 | * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a | |
35 | * link TRB, then load the pointer with the address in the link TRB. If the | |
36 | * link TRB had its toggle bit set, you may need to update the ring cycle | |
37 | * state (see cycle bit rules). You may have to do this multiple times | |
38 | * until you reach a non-link TRB. | |
39 | * 3. A ring is full if enqueue++ (for the definition of increment above) | |
40 | * equals the dequeue pointer. | |
41 | * | |
42 | * Cycle bit rules: | |
43 | * 1. When a consumer increments a dequeue pointer and encounters a toggle bit | |
44 | * in a link TRB, it must toggle the ring cycle state. | |
45 | * 2. When a producer increments an enqueue pointer and encounters a toggle bit | |
46 | * in a link TRB, it must toggle the ring cycle state. | |
47 | * | |
48 | * Producer rules: | |
49 | * 1. Check if ring is full before you enqueue. | |
50 | * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing. | |
51 | * Update enqueue pointer between each write (which may update the ring | |
52 | * cycle state). | |
53 | * 3. Notify consumer. If SW is producer, it rings the doorbell for command | |
54 | * and endpoint rings. If HC is the producer for the event ring, | |
55 | * and it generates an interrupt according to interrupt modulation rules. | |
56 | * | |
57 | * Consumer rules: | |
58 | * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state, | |
59 | * the TRB is owned by the consumer. | |
60 | * 2. Update dequeue pointer (which may update the ring cycle state) and | |
61 | * continue processing TRBs until you reach a TRB which is not owned by you. | |
62 | * 3. Notify the producer. SW is the consumer for the event ring, and it | |
63 | * updates event ring dequeue pointer. HC is the consumer for the command and | |
64 | * endpoint rings; it generates events on the event ring for these. | |
65 | */ | |
66 | ||
8a96c052 | 67 | #include <linux/scatterlist.h> |
5a0e3ad6 | 68 | #include <linux/slab.h> |
f9c589e1 | 69 | #include <linux/dma-mapping.h> |
7f84eef0 | 70 | #include "xhci.h" |
3a7fa5be | 71 | #include "xhci-trace.h" |
0cbd4b34 | 72 | #include "xhci-mtk.h" |
7f84eef0 SS |
73 | |
74 | /* | |
75 | * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA | |
76 | * address of the TRB. | |
77 | */ | |
23e3be11 | 78 | dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, |
7f84eef0 SS |
79 | union xhci_trb *trb) |
80 | { | |
6071d836 | 81 | unsigned long segment_offset; |
7f84eef0 | 82 | |
6071d836 | 83 | if (!seg || !trb || trb < seg->trbs) |
7f84eef0 | 84 | return 0; |
6071d836 SS |
85 | /* offset in TRBs */ |
86 | segment_offset = trb - seg->trbs; | |
7895086a | 87 | if (segment_offset >= TRBS_PER_SEGMENT) |
7f84eef0 | 88 | return 0; |
6071d836 | 89 | return seg->dma + (segment_offset * sizeof(*trb)); |
7f84eef0 SS |
90 | } |
91 | ||
0ce57499 MN |
92 | static bool trb_is_noop(union xhci_trb *trb) |
93 | { | |
94 | return TRB_TYPE_NOOP_LE32(trb->generic.field[3]); | |
95 | } | |
96 | ||
2d98ef40 MN |
97 | static bool trb_is_link(union xhci_trb *trb) |
98 | { | |
99 | return TRB_TYPE_LINK_LE32(trb->link.control); | |
100 | } | |
101 | ||
bd5e67f5 MN |
102 | static bool last_trb_on_seg(struct xhci_segment *seg, union xhci_trb *trb) |
103 | { | |
104 | return trb == &seg->trbs[TRBS_PER_SEGMENT - 1]; | |
105 | } | |
106 | ||
107 | static bool last_trb_on_ring(struct xhci_ring *ring, | |
108 | struct xhci_segment *seg, union xhci_trb *trb) | |
109 | { | |
110 | return last_trb_on_seg(seg, trb) && (seg->next == ring->first_seg); | |
111 | } | |
112 | ||
d0c77d84 MN |
113 | static bool link_trb_toggles_cycle(union xhci_trb *trb) |
114 | { | |
115 | return le32_to_cpu(trb->link.control) & LINK_TOGGLE; | |
116 | } | |
117 | ||
2a72126d MN |
118 | static bool last_td_in_urb(struct xhci_td *td) |
119 | { | |
120 | struct urb_priv *urb_priv = td->urb->hcpriv; | |
121 | ||
122 | return urb_priv->td_cnt == urb_priv->length; | |
123 | } | |
124 | ||
125 | static void inc_td_cnt(struct urb *urb) | |
126 | { | |
127 | struct urb_priv *urb_priv = urb->hcpriv; | |
128 | ||
129 | urb_priv->td_cnt++; | |
130 | } | |
131 | ||
ae636747 SS |
132 | /* Updates trb to point to the next TRB in the ring, and updates seg if the next |
133 | * TRB is in a new segment. This does not skip over link TRBs, and it does not | |
134 | * effect the ring dequeue or enqueue pointers. | |
135 | */ | |
136 | static void next_trb(struct xhci_hcd *xhci, | |
137 | struct xhci_ring *ring, | |
138 | struct xhci_segment **seg, | |
139 | union xhci_trb **trb) | |
140 | { | |
2d98ef40 | 141 | if (trb_is_link(*trb)) { |
ae636747 SS |
142 | *seg = (*seg)->next; |
143 | *trb = ((*seg)->trbs); | |
144 | } else { | |
a1669b2c | 145 | (*trb)++; |
ae636747 SS |
146 | } |
147 | } | |
148 | ||
7f84eef0 SS |
149 | /* |
150 | * See Cycle bit rules. SW is the consumer for the event ring only. | |
151 | * Don't make a ring full of link TRBs. That would be dumb and this would loop. | |
152 | */ | |
3b72fca0 | 153 | static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring) |
7f84eef0 | 154 | { |
7f84eef0 | 155 | ring->deq_updates++; |
b008df60 | 156 | |
bd5e67f5 MN |
157 | /* event ring doesn't have link trbs, check for last trb */ |
158 | if (ring->type == TYPE_EVENT) { | |
159 | if (!last_trb_on_seg(ring->deq_seg, ring->dequeue)) { | |
50d0206f | 160 | ring->dequeue++; |
bd5e67f5 | 161 | return; |
7f84eef0 | 162 | } |
bd5e67f5 MN |
163 | if (last_trb_on_ring(ring, ring->deq_seg, ring->dequeue)) |
164 | ring->cycle_state ^= 1; | |
165 | ring->deq_seg = ring->deq_seg->next; | |
166 | ring->dequeue = ring->deq_seg->trbs; | |
167 | return; | |
168 | } | |
169 | ||
170 | /* All other rings have link trbs */ | |
171 | if (!trb_is_link(ring->dequeue)) { | |
172 | ring->dequeue++; | |
173 | ring->num_trbs_free++; | |
174 | } | |
175 | while (trb_is_link(ring->dequeue)) { | |
176 | ring->deq_seg = ring->deq_seg->next; | |
177 | ring->dequeue = ring->deq_seg->trbs; | |
178 | } | |
179 | return; | |
7f84eef0 SS |
180 | } |
181 | ||
182 | /* | |
183 | * See Cycle bit rules. SW is the consumer for the event ring only. | |
184 | * Don't make a ring full of link TRBs. That would be dumb and this would loop. | |
185 | * | |
186 | * If we've just enqueued a TRB that is in the middle of a TD (meaning the | |
187 | * chain bit is set), then set the chain bit in all the following link TRBs. | |
188 | * If we've enqueued the last TRB in a TD, make sure the following link TRBs | |
189 | * have their chain bit cleared (so that each Link TRB is a separate TD). | |
190 | * | |
191 | * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit | |
b0567b3f SS |
192 | * set, but other sections talk about dealing with the chain bit set. This was |
193 | * fixed in the 0.96 specification errata, but we have to assume that all 0.95 | |
194 | * xHCI hardware can't handle the chain bit being cleared on a link TRB. | |
6cc30d85 SS |
195 | * |
196 | * @more_trbs_coming: Will you enqueue more TRBs before calling | |
197 | * prepare_transfer()? | |
7f84eef0 | 198 | */ |
6cc30d85 | 199 | static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring, |
3b72fca0 | 200 | bool more_trbs_coming) |
7f84eef0 SS |
201 | { |
202 | u32 chain; | |
203 | union xhci_trb *next; | |
204 | ||
28ccd296 | 205 | chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN; |
b008df60 | 206 | /* If this is not event ring, there is one less usable TRB */ |
2d98ef40 | 207 | if (!trb_is_link(ring->enqueue)) |
b008df60 | 208 | ring->num_trbs_free--; |
7f84eef0 SS |
209 | next = ++(ring->enqueue); |
210 | ||
211 | ring->enq_updates++; | |
2251198b | 212 | /* Update the dequeue pointer further if that was a link TRB */ |
2d98ef40 | 213 | while (trb_is_link(next)) { |
6cc30d85 | 214 | |
2251198b MN |
215 | /* |
216 | * If the caller doesn't plan on enqueueing more TDs before | |
217 | * ringing the doorbell, then we don't want to give the link TRB | |
218 | * to the hardware just yet. We'll give the link TRB back in | |
219 | * prepare_ring() just before we enqueue the TD at the top of | |
220 | * the ring. | |
221 | */ | |
222 | if (!chain && !more_trbs_coming) | |
223 | break; | |
3b72fca0 | 224 | |
2251198b MN |
225 | /* If we're not dealing with 0.95 hardware or isoc rings on |
226 | * AMD 0.96 host, carry over the chain bit of the previous TRB | |
227 | * (which may mean the chain bit is cleared). | |
228 | */ | |
229 | if (!(ring->type == TYPE_ISOC && | |
230 | (xhci->quirks & XHCI_AMD_0x96_HOST)) && | |
231 | !xhci_link_trb_quirk(xhci)) { | |
232 | next->link.control &= cpu_to_le32(~TRB_CHAIN); | |
233 | next->link.control |= cpu_to_le32(chain); | |
7f84eef0 | 234 | } |
2251198b MN |
235 | /* Give this link TRB to the hardware */ |
236 | wmb(); | |
237 | next->link.control ^= cpu_to_le32(TRB_CYCLE); | |
238 | ||
239 | /* Toggle the cycle bit after the last ring segment. */ | |
d0c77d84 | 240 | if (link_trb_toggles_cycle(next)) |
2251198b MN |
241 | ring->cycle_state ^= 1; |
242 | ||
7f84eef0 SS |
243 | ring->enq_seg = ring->enq_seg->next; |
244 | ring->enqueue = ring->enq_seg->trbs; | |
245 | next = ring->enqueue; | |
246 | } | |
247 | } | |
248 | ||
249 | /* | |
085deb16 AX |
250 | * Check to see if there's room to enqueue num_trbs on the ring and make sure |
251 | * enqueue pointer will not advance into dequeue segment. See rules above. | |
7f84eef0 | 252 | */ |
b008df60 | 253 | static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring, |
7f84eef0 SS |
254 | unsigned int num_trbs) |
255 | { | |
085deb16 | 256 | int num_trbs_in_deq_seg; |
b008df60 | 257 | |
085deb16 AX |
258 | if (ring->num_trbs_free < num_trbs) |
259 | return 0; | |
260 | ||
261 | if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) { | |
262 | num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs; | |
263 | if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg) | |
264 | return 0; | |
265 | } | |
266 | ||
267 | return 1; | |
7f84eef0 SS |
268 | } |
269 | ||
7f84eef0 | 270 | /* Ring the host controller doorbell after placing a command on the ring */ |
23e3be11 | 271 | void xhci_ring_cmd_db(struct xhci_hcd *xhci) |
7f84eef0 | 272 | { |
c181bc5b EF |
273 | if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) |
274 | return; | |
275 | ||
7f84eef0 | 276 | xhci_dbg(xhci, "// Ding dong!\n"); |
204b7793 | 277 | writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]); |
7f84eef0 | 278 | /* Flush PCI posted writes */ |
b0ba9720 | 279 | readl(&xhci->dba->doorbell[0]); |
7f84eef0 SS |
280 | } |
281 | ||
cb4d5ce5 OH |
282 | static bool xhci_mod_cmd_timer(struct xhci_hcd *xhci, unsigned long delay) |
283 | { | |
284 | return mod_delayed_work(system_wq, &xhci->cmd_timer, delay); | |
285 | } | |
286 | ||
1c111b6c OH |
287 | static struct xhci_command *xhci_next_queued_cmd(struct xhci_hcd *xhci) |
288 | { | |
289 | return list_first_entry_or_null(&xhci->cmd_list, struct xhci_command, | |
290 | cmd_list); | |
291 | } | |
292 | ||
293 | /* | |
294 | * Turn all commands on command ring with status set to "aborted" to no-op trbs. | |
295 | * If there are other commands waiting then restart the ring and kick the timer. | |
296 | * This must be called with command ring stopped and xhci->lock held. | |
297 | */ | |
298 | static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci, | |
299 | struct xhci_command *cur_cmd) | |
300 | { | |
301 | struct xhci_command *i_cmd; | |
302 | u32 cycle_state; | |
303 | ||
304 | /* Turn all aborted commands in list to no-ops, then restart */ | |
305 | list_for_each_entry(i_cmd, &xhci->cmd_list, cmd_list) { | |
306 | ||
0b7c105a | 307 | if (i_cmd->status != COMP_COMMAND_ABORTED) |
1c111b6c OH |
308 | continue; |
309 | ||
0b7c105a | 310 | i_cmd->status = COMP_STOPPED; |
1c111b6c OH |
311 | |
312 | xhci_dbg(xhci, "Turn aborted command %p to no-op\n", | |
313 | i_cmd->command_trb); | |
314 | /* get cycle state from the original cmd trb */ | |
315 | cycle_state = le32_to_cpu( | |
316 | i_cmd->command_trb->generic.field[3]) & TRB_CYCLE; | |
317 | /* modify the command trb to no-op command */ | |
318 | i_cmd->command_trb->generic.field[0] = 0; | |
319 | i_cmd->command_trb->generic.field[1] = 0; | |
320 | i_cmd->command_trb->generic.field[2] = 0; | |
321 | i_cmd->command_trb->generic.field[3] = cpu_to_le32( | |
322 | TRB_TYPE(TRB_CMD_NOOP) | cycle_state); | |
323 | ||
324 | /* | |
325 | * caller waiting for completion is called when command | |
326 | * completion event is received for these no-op commands | |
327 | */ | |
328 | } | |
329 | ||
330 | xhci->cmd_ring_state = CMD_RING_STATE_RUNNING; | |
331 | ||
332 | /* ring command ring doorbell to restart the command ring */ | |
333 | if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) && | |
334 | !(xhci->xhc_state & XHCI_STATE_DYING)) { | |
335 | xhci->current_cmd = cur_cmd; | |
336 | xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT); | |
337 | xhci_ring_cmd_db(xhci); | |
338 | } | |
339 | } | |
340 | ||
341 | /* Must be called with xhci->lock held, releases and aquires lock back */ | |
342 | static int xhci_abort_cmd_ring(struct xhci_hcd *xhci, unsigned long flags) | |
b92cc66c EF |
343 | { |
344 | u64 temp_64; | |
345 | int ret; | |
346 | ||
347 | xhci_dbg(xhci, "Abort command ring\n"); | |
348 | ||
1c111b6c | 349 | reinit_completion(&xhci->cmd_ring_stop_completion); |
3425aa03 | 350 | |
1c111b6c | 351 | temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring); |
477632df SS |
352 | xhci_write_64(xhci, temp_64 | CMD_RING_ABORT, |
353 | &xhci->op_regs->cmd_ring); | |
b92cc66c EF |
354 | |
355 | /* Section 4.6.1.2 of xHCI 1.0 spec says software should | |
356 | * time the completion od all xHCI commands, including | |
357 | * the Command Abort operation. If software doesn't see | |
358 | * CRR negated in a timely manner (e.g. longer than 5 | |
359 | * seconds), then it should assume that the there are | |
360 | * larger problems with the xHC and assert HCRST. | |
361 | */ | |
dc0b177c | 362 | ret = xhci_handshake(&xhci->op_regs->cmd_ring, |
b92cc66c EF |
363 | CMD_RING_RUNNING, 0, 5 * 1000 * 1000); |
364 | if (ret < 0) { | |
1cc6d861 LB |
365 | xhci_err(xhci, |
366 | "Stop command ring failed, maybe the host is dead\n"); | |
367 | xhci->xhc_state |= XHCI_STATE_DYING; | |
368 | xhci_halt(xhci); | |
369 | return -ESHUTDOWN; | |
1c111b6c OH |
370 | } |
371 | /* | |
372 | * Writing the CMD_RING_ABORT bit should cause a cmd completion event, | |
373 | * however on some host hw the CMD_RING_RUNNING bit is correctly cleared | |
374 | * but the completion event in never sent. Wait 2 secs (arbitrary | |
375 | * number) to handle those cases after negation of CMD_RING_RUNNING. | |
376 | */ | |
377 | spin_unlock_irqrestore(&xhci->lock, flags); | |
378 | ret = wait_for_completion_timeout(&xhci->cmd_ring_stop_completion, | |
379 | msecs_to_jiffies(2000)); | |
380 | spin_lock_irqsave(&xhci->lock, flags); | |
381 | if (!ret) { | |
382 | xhci_dbg(xhci, "No stop event for abort, ring start fail?\n"); | |
383 | xhci_cleanup_command_queue(xhci); | |
384 | } else { | |
385 | xhci_handle_stopped_cmd_ring(xhci, xhci_next_queued_cmd(xhci)); | |
b92cc66c | 386 | } |
b92cc66c EF |
387 | return 0; |
388 | } | |
389 | ||
be88fe4f | 390 | void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, |
ae636747 | 391 | unsigned int slot_id, |
e9df17eb SS |
392 | unsigned int ep_index, |
393 | unsigned int stream_id) | |
ae636747 | 394 | { |
28ccd296 | 395 | __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id]; |
50d64676 MW |
396 | struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index]; |
397 | unsigned int ep_state = ep->ep_state; | |
ae636747 | 398 | |
ae636747 | 399 | /* Don't ring the doorbell for this endpoint if there are pending |
50d64676 | 400 | * cancellations because we don't want to interrupt processing. |
8df75f42 SS |
401 | * We don't want to restart any stream rings if there's a set dequeue |
402 | * pointer command pending because the device can choose to start any | |
403 | * stream once the endpoint is on the HW schedule. | |
ae636747 | 404 | */ |
9983a5fc | 405 | if ((ep_state & EP_STOP_CMD_PENDING) || (ep_state & SET_DEQ_PENDING) || |
50d64676 MW |
406 | (ep_state & EP_HALTED)) |
407 | return; | |
204b7793 | 408 | writel(DB_VALUE(ep_index, stream_id), db_addr); |
50d64676 MW |
409 | /* The CPU has better things to do at this point than wait for a |
410 | * write-posting flush. It'll get there soon enough. | |
411 | */ | |
ae636747 SS |
412 | } |
413 | ||
e9df17eb SS |
414 | /* Ring the doorbell for any rings with pending URBs */ |
415 | static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci, | |
416 | unsigned int slot_id, | |
417 | unsigned int ep_index) | |
418 | { | |
419 | unsigned int stream_id; | |
420 | struct xhci_virt_ep *ep; | |
421 | ||
422 | ep = &xhci->devs[slot_id]->eps[ep_index]; | |
423 | ||
424 | /* A ring has pending URBs if its TD list is not empty */ | |
425 | if (!(ep->ep_state & EP_HAS_STREAMS)) { | |
d66eaf9f | 426 | if (ep->ring && !(list_empty(&ep->ring->td_list))) |
be88fe4f | 427 | xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0); |
e9df17eb SS |
428 | return; |
429 | } | |
430 | ||
431 | for (stream_id = 1; stream_id < ep->stream_info->num_streams; | |
432 | stream_id++) { | |
433 | struct xhci_stream_info *stream_info = ep->stream_info; | |
434 | if (!list_empty(&stream_info->stream_rings[stream_id]->td_list)) | |
be88fe4f AX |
435 | xhci_ring_ep_doorbell(xhci, slot_id, ep_index, |
436 | stream_id); | |
e9df17eb SS |
437 | } |
438 | } | |
439 | ||
75b040ec AI |
440 | /* Get the right ring for the given slot_id, ep_index and stream_id. |
441 | * If the endpoint supports streams, boundary check the URB's stream ID. | |
442 | * If the endpoint doesn't support streams, return the singular endpoint ring. | |
443 | */ | |
444 | struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci, | |
021bff91 SS |
445 | unsigned int slot_id, unsigned int ep_index, |
446 | unsigned int stream_id) | |
447 | { | |
448 | struct xhci_virt_ep *ep; | |
449 | ||
450 | ep = &xhci->devs[slot_id]->eps[ep_index]; | |
451 | /* Common case: no streams */ | |
452 | if (!(ep->ep_state & EP_HAS_STREAMS)) | |
453 | return ep->ring; | |
454 | ||
455 | if (stream_id == 0) { | |
456 | xhci_warn(xhci, | |
457 | "WARN: Slot ID %u, ep index %u has streams, " | |
458 | "but URB has no stream ID.\n", | |
459 | slot_id, ep_index); | |
460 | return NULL; | |
461 | } | |
462 | ||
463 | if (stream_id < ep->stream_info->num_streams) | |
464 | return ep->stream_info->stream_rings[stream_id]; | |
465 | ||
466 | xhci_warn(xhci, | |
467 | "WARN: Slot ID %u, ep index %u has " | |
468 | "stream IDs 1 to %u allocated, " | |
469 | "but stream ID %u is requested.\n", | |
470 | slot_id, ep_index, | |
471 | ep->stream_info->num_streams - 1, | |
472 | stream_id); | |
473 | return NULL; | |
474 | } | |
475 | ||
ae636747 SS |
476 | /* |
477 | * Move the xHC's endpoint ring dequeue pointer past cur_td. | |
478 | * Record the new state of the xHC's endpoint ring dequeue segment, | |
479 | * dequeue pointer, and new consumer cycle state in state. | |
480 | * Update our internal representation of the ring's dequeue pointer. | |
481 | * | |
482 | * We do this in three jumps: | |
483 | * - First we update our new ring state to be the same as when the xHC stopped. | |
484 | * - Then we traverse the ring to find the segment that contains | |
485 | * the last TRB in the TD. We toggle the xHC's new cycle state when we pass | |
486 | * any link TRBs with the toggle cycle bit set. | |
487 | * - Finally we move the dequeue state one TRB further, toggling the cycle bit | |
488 | * if we've moved it past a link TRB with the toggle cycle bit set. | |
28ccd296 ME |
489 | * |
490 | * Some of the uses of xhci_generic_trb are grotty, but if they're done | |
491 | * with correct __le32 accesses they should work fine. Only users of this are | |
492 | * in here. | |
ae636747 | 493 | */ |
c92bcfa7 | 494 | void xhci_find_new_dequeue_state(struct xhci_hcd *xhci, |
ae636747 | 495 | unsigned int slot_id, unsigned int ep_index, |
e9df17eb SS |
496 | unsigned int stream_id, struct xhci_td *cur_td, |
497 | struct xhci_dequeue_state *state) | |
ae636747 SS |
498 | { |
499 | struct xhci_virt_device *dev = xhci->devs[slot_id]; | |
c4bedb77 | 500 | struct xhci_virt_ep *ep = &dev->eps[ep_index]; |
e9df17eb | 501 | struct xhci_ring *ep_ring; |
365038d8 MN |
502 | struct xhci_segment *new_seg; |
503 | union xhci_trb *new_deq; | |
c92bcfa7 | 504 | dma_addr_t addr; |
1f81b6d2 | 505 | u64 hw_dequeue; |
365038d8 MN |
506 | bool cycle_found = false; |
507 | bool td_last_trb_found = false; | |
ae636747 | 508 | |
e9df17eb SS |
509 | ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id, |
510 | ep_index, stream_id); | |
511 | if (!ep_ring) { | |
512 | xhci_warn(xhci, "WARN can't find new dequeue state " | |
513 | "for invalid stream ID %u.\n", | |
514 | stream_id); | |
515 | return; | |
516 | } | |
68e41c5d | 517 | |
ae636747 | 518 | /* Dig out the cycle state saved by the xHC during the stop ep cmd */ |
aa50b290 XR |
519 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
520 | "Finding endpoint context"); | |
c4bedb77 HG |
521 | /* 4.6.9 the css flag is written to the stream context for streams */ |
522 | if (ep->ep_state & EP_HAS_STREAMS) { | |
523 | struct xhci_stream_ctx *ctx = | |
524 | &ep->stream_info->stream_ctx_array[stream_id]; | |
1f81b6d2 | 525 | hw_dequeue = le64_to_cpu(ctx->stream_ring); |
c4bedb77 HG |
526 | } else { |
527 | struct xhci_ep_ctx *ep_ctx | |
528 | = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index); | |
1f81b6d2 | 529 | hw_dequeue = le64_to_cpu(ep_ctx->deq); |
c4bedb77 | 530 | } |
ae636747 | 531 | |
365038d8 MN |
532 | new_seg = ep_ring->deq_seg; |
533 | new_deq = ep_ring->dequeue; | |
534 | state->new_cycle_state = hw_dequeue & 0x1; | |
535 | ||
1f81b6d2 | 536 | /* |
365038d8 MN |
537 | * We want to find the pointer, segment and cycle state of the new trb |
538 | * (the one after current TD's last_trb). We know the cycle state at | |
539 | * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are | |
540 | * found. | |
1f81b6d2 | 541 | */ |
365038d8 MN |
542 | do { |
543 | if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq) | |
544 | == (dma_addr_t)(hw_dequeue & ~0xf)) { | |
545 | cycle_found = true; | |
546 | if (td_last_trb_found) | |
547 | break; | |
548 | } | |
549 | if (new_deq == cur_td->last_trb) | |
550 | td_last_trb_found = true; | |
1f81b6d2 | 551 | |
3495e451 MN |
552 | if (cycle_found && trb_is_link(new_deq) && |
553 | link_trb_toggles_cycle(new_deq)) | |
365038d8 MN |
554 | state->new_cycle_state ^= 0x1; |
555 | ||
556 | next_trb(xhci, ep_ring, &new_seg, &new_deq); | |
557 | ||
558 | /* Search wrapped around, bail out */ | |
559 | if (new_deq == ep->ring->dequeue) { | |
560 | xhci_err(xhci, "Error: Failed finding new dequeue state\n"); | |
561 | state->new_deq_seg = NULL; | |
562 | state->new_deq_ptr = NULL; | |
563 | return; | |
564 | } | |
565 | ||
566 | } while (!cycle_found || !td_last_trb_found); | |
ae636747 | 567 | |
365038d8 MN |
568 | state->new_deq_seg = new_seg; |
569 | state->new_deq_ptr = new_deq; | |
ae636747 | 570 | |
1f81b6d2 | 571 | /* Don't update the ring cycle state for the producer (us). */ |
aa50b290 XR |
572 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
573 | "Cycle state = 0x%x", state->new_cycle_state); | |
01a1fdb9 | 574 | |
aa50b290 XR |
575 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
576 | "New dequeue segment = %p (virtual)", | |
c92bcfa7 SS |
577 | state->new_deq_seg); |
578 | addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr); | |
aa50b290 XR |
579 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
580 | "New dequeue pointer = 0x%llx (DMA)", | |
c92bcfa7 | 581 | (unsigned long long) addr); |
ae636747 SS |
582 | } |
583 | ||
522989a2 SS |
584 | /* flip_cycle means flip the cycle bit of all but the first and last TRB. |
585 | * (The last TRB actually points to the ring enqueue pointer, which is not part | |
586 | * of this TD.) This is used to remove partially enqueued isoc TDs from a ring. | |
587 | */ | |
23e3be11 | 588 | static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring, |
0d58a1a0 | 589 | struct xhci_td *td, bool flip_cycle) |
ae636747 | 590 | { |
0d58a1a0 MN |
591 | struct xhci_segment *seg = td->start_seg; |
592 | union xhci_trb *trb = td->first_trb; | |
593 | ||
594 | while (1) { | |
595 | if (trb_is_link(trb)) { | |
596 | /* unchain chained link TRBs */ | |
597 | trb->link.control &= cpu_to_le32(~TRB_CHAIN); | |
ae636747 | 598 | } else { |
0d58a1a0 MN |
599 | trb->generic.field[0] = 0; |
600 | trb->generic.field[1] = 0; | |
601 | trb->generic.field[2] = 0; | |
ae636747 | 602 | /* Preserve only the cycle bit of this TRB */ |
0d58a1a0 MN |
603 | trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE); |
604 | trb->generic.field[3] |= cpu_to_le32( | |
28ccd296 | 605 | TRB_TYPE(TRB_TR_NOOP)); |
ae636747 | 606 | } |
0d58a1a0 MN |
607 | /* flip cycle if asked to */ |
608 | if (flip_cycle && trb != td->first_trb && trb != td->last_trb) | |
609 | trb->generic.field[3] ^= cpu_to_le32(TRB_CYCLE); | |
610 | ||
611 | if (trb == td->last_trb) | |
ae636747 | 612 | break; |
0d58a1a0 MN |
613 | |
614 | next_trb(xhci, ep_ring, &seg, &trb); | |
ae636747 SS |
615 | } |
616 | } | |
617 | ||
575688e1 | 618 | static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci, |
6f5165cf SS |
619 | struct xhci_virt_ep *ep) |
620 | { | |
9983a5fc | 621 | ep->ep_state &= ~EP_STOP_CMD_PENDING; |
f9926596 MN |
622 | /* Can't del_timer_sync in interrupt */ |
623 | del_timer(&ep->stop_cmd_timer); | |
6f5165cf SS |
624 | } |
625 | ||
2a72126d MN |
626 | /* |
627 | * Must be called with xhci->lock held in interrupt context, | |
628 | * releases and re-acquires xhci->lock | |
629 | */ | |
6f5165cf | 630 | static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci, |
2a72126d | 631 | struct xhci_td *cur_td, int status) |
6f5165cf | 632 | { |
2a72126d MN |
633 | struct urb *urb = cur_td->urb; |
634 | struct urb_priv *urb_priv = urb->hcpriv; | |
635 | struct usb_hcd *hcd = bus_to_hcd(urb->dev->bus); | |
636 | ||
637 | if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) { | |
638 | xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--; | |
639 | if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) { | |
640 | if (xhci->quirks & XHCI_AMD_PLL_FIX) | |
641 | usb_amd_quirk_pll_enable(); | |
c41136b0 | 642 | } |
8e51adcc | 643 | } |
446b3141 | 644 | xhci_urb_free_priv(urb_priv); |
2a72126d | 645 | usb_hcd_unlink_urb_from_ep(hcd, urb); |
446b3141 | 646 | spin_unlock(&xhci->lock); |
2a72126d | 647 | usb_hcd_giveback_urb(hcd, urb, status); |
446b3141 MN |
648 | spin_lock(&xhci->lock); |
649 | } | |
650 | ||
2d6d5769 WY |
651 | static void xhci_unmap_td_bounce_buffer(struct xhci_hcd *xhci, |
652 | struct xhci_ring *ring, struct xhci_td *td) | |
f9c589e1 MN |
653 | { |
654 | struct device *dev = xhci_to_hcd(xhci)->self.controller; | |
655 | struct xhci_segment *seg = td->bounce_seg; | |
656 | struct urb *urb = td->urb; | |
657 | ||
f45e2a02 | 658 | if (!ring || !seg || !urb) |
f9c589e1 MN |
659 | return; |
660 | ||
661 | if (usb_urb_dir_out(urb)) { | |
662 | dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len, | |
663 | DMA_TO_DEVICE); | |
664 | return; | |
665 | } | |
666 | ||
667 | /* for in tranfers we need to copy the data from bounce to sg */ | |
668 | sg_pcopy_from_buffer(urb->sg, urb->num_mapped_sgs, seg->bounce_buf, | |
669 | seg->bounce_len, seg->bounce_offs); | |
670 | dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len, | |
671 | DMA_FROM_DEVICE); | |
672 | seg->bounce_len = 0; | |
673 | seg->bounce_offs = 0; | |
674 | } | |
675 | ||
ae636747 SS |
676 | /* |
677 | * When we get a command completion for a Stop Endpoint Command, we need to | |
678 | * unlink any cancelled TDs from the ring. There are two ways to do that: | |
679 | * | |
680 | * 1. If the HW was in the middle of processing the TD that needs to be | |
681 | * cancelled, then we must move the ring's dequeue pointer past the last TRB | |
682 | * in the TD with a Set Dequeue Pointer Command. | |
683 | * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain | |
684 | * bit cleared) so that the HW will skip over them. | |
685 | */ | |
b8200c94 | 686 | static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id, |
be88fe4f | 687 | union xhci_trb *trb, struct xhci_event_cmd *event) |
ae636747 | 688 | { |
ae636747 SS |
689 | unsigned int ep_index; |
690 | struct xhci_ring *ep_ring; | |
63a0d9ab | 691 | struct xhci_virt_ep *ep; |
326b4810 | 692 | struct xhci_td *cur_td = NULL; |
ae636747 SS |
693 | struct xhci_td *last_unlinked_td; |
694 | ||
c92bcfa7 | 695 | struct xhci_dequeue_state deq_state; |
ae636747 | 696 | |
bc752bde | 697 | if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) { |
9ea1833e | 698 | if (!xhci->devs[slot_id]) |
be88fe4f AX |
699 | xhci_warn(xhci, "Stop endpoint command " |
700 | "completion for disabled slot %u\n", | |
701 | slot_id); | |
702 | return; | |
703 | } | |
704 | ||
ae636747 | 705 | memset(&deq_state, 0, sizeof(deq_state)); |
28ccd296 | 706 | ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3])); |
63a0d9ab | 707 | ep = &xhci->devs[slot_id]->eps[ep_index]; |
04861f83 FB |
708 | last_unlinked_td = list_last_entry(&ep->cancelled_td_list, |
709 | struct xhci_td, cancelled_td_list); | |
ae636747 | 710 | |
678539cf | 711 | if (list_empty(&ep->cancelled_td_list)) { |
6f5165cf | 712 | xhci_stop_watchdog_timer_in_irq(xhci, ep); |
0714a57c | 713 | ep->stopped_td = NULL; |
e9df17eb | 714 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); |
ae636747 | 715 | return; |
678539cf | 716 | } |
ae636747 SS |
717 | |
718 | /* Fix up the ep ring first, so HW stops executing cancelled TDs. | |
719 | * We have the xHCI lock, so nothing can modify this list until we drop | |
720 | * it. We're also in the event handler, so we can't get re-interrupted | |
721 | * if another Stop Endpoint command completes | |
722 | */ | |
04861f83 | 723 | list_for_each_entry(cur_td, &ep->cancelled_td_list, cancelled_td_list) { |
aa50b290 XR |
724 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
725 | "Removing canceled TD starting at 0x%llx (dma).", | |
79688acf SS |
726 | (unsigned long long)xhci_trb_virt_to_dma( |
727 | cur_td->start_seg, cur_td->first_trb)); | |
e9df17eb SS |
728 | ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb); |
729 | if (!ep_ring) { | |
730 | /* This shouldn't happen unless a driver is mucking | |
731 | * with the stream ID after submission. This will | |
732 | * leave the TD on the hardware ring, and the hardware | |
733 | * will try to execute it, and may access a buffer | |
734 | * that has already been freed. In the best case, the | |
735 | * hardware will execute it, and the event handler will | |
736 | * ignore the completion event for that TD, since it was | |
737 | * removed from the td_list for that endpoint. In | |
738 | * short, don't muck with the stream ID after | |
739 | * submission. | |
740 | */ | |
741 | xhci_warn(xhci, "WARN Cancelled URB %p " | |
742 | "has invalid stream ID %u.\n", | |
743 | cur_td->urb, | |
744 | cur_td->urb->stream_id); | |
745 | goto remove_finished_td; | |
746 | } | |
ae636747 SS |
747 | /* |
748 | * If we stopped on the TD we need to cancel, then we have to | |
749 | * move the xHC endpoint ring dequeue pointer past this TD. | |
750 | */ | |
63a0d9ab | 751 | if (cur_td == ep->stopped_td) |
e9df17eb SS |
752 | xhci_find_new_dequeue_state(xhci, slot_id, ep_index, |
753 | cur_td->urb->stream_id, | |
754 | cur_td, &deq_state); | |
ae636747 | 755 | else |
522989a2 | 756 | td_to_noop(xhci, ep_ring, cur_td, false); |
e9df17eb | 757 | remove_finished_td: |
ae636747 SS |
758 | /* |
759 | * The event handler won't see a completion for this TD anymore, | |
760 | * so remove it from the endpoint ring's TD list. Keep it in | |
761 | * the cancelled TD list for URB completion later. | |
762 | */ | |
585df1d9 | 763 | list_del_init(&cur_td->td_list); |
ae636747 | 764 | } |
04861f83 | 765 | |
6f5165cf | 766 | xhci_stop_watchdog_timer_in_irq(xhci, ep); |
ae636747 SS |
767 | |
768 | /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */ | |
769 | if (deq_state.new_deq_ptr && deq_state.new_deq_seg) { | |
1e3452e3 HG |
770 | xhci_queue_new_dequeue_state(xhci, slot_id, ep_index, |
771 | ep->stopped_td->urb->stream_id, &deq_state); | |
ac9d8fe7 | 772 | xhci_ring_cmd_db(xhci); |
ae636747 | 773 | } else { |
e9df17eb SS |
774 | /* Otherwise ring the doorbell(s) to restart queued transfers */ |
775 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); | |
ae636747 | 776 | } |
526867c3 | 777 | |
d97b4f8d | 778 | ep->stopped_td = NULL; |
ae636747 SS |
779 | |
780 | /* | |
781 | * Drop the lock and complete the URBs in the cancelled TD list. | |
782 | * New TDs to be cancelled might be added to the end of the list before | |
783 | * we can complete all the URBs for the TDs we already unlinked. | |
784 | * So stop when we've completed the URB for the last TD we unlinked. | |
785 | */ | |
786 | do { | |
04861f83 | 787 | cur_td = list_first_entry(&ep->cancelled_td_list, |
ae636747 | 788 | struct xhci_td, cancelled_td_list); |
585df1d9 | 789 | list_del_init(&cur_td->cancelled_td_list); |
ae636747 SS |
790 | |
791 | /* Clean up the cancelled URB */ | |
ae636747 SS |
792 | /* Doesn't matter what we pass for status, since the core will |
793 | * just overwrite it (because the URB has been unlinked). | |
794 | */ | |
f76a28a6 | 795 | ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb); |
a60f2f2f | 796 | xhci_unmap_td_bounce_buffer(xhci, ep_ring, cur_td); |
2a72126d MN |
797 | inc_td_cnt(cur_td->urb); |
798 | if (last_td_in_urb(cur_td)) | |
799 | xhci_giveback_urb_in_irq(xhci, cur_td, 0); | |
ae636747 | 800 | |
6f5165cf SS |
801 | /* Stop processing the cancelled list if the watchdog timer is |
802 | * running. | |
803 | */ | |
804 | if (xhci->xhc_state & XHCI_STATE_DYING) | |
805 | return; | |
ae636747 SS |
806 | } while (cur_td != last_unlinked_td); |
807 | ||
808 | /* Return to the event handler with xhci->lock re-acquired */ | |
809 | } | |
810 | ||
50e8725e SS |
811 | static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring) |
812 | { | |
813 | struct xhci_td *cur_td; | |
814 | ||
815 | while (!list_empty(&ring->td_list)) { | |
816 | cur_td = list_first_entry(&ring->td_list, | |
817 | struct xhci_td, td_list); | |
818 | list_del_init(&cur_td->td_list); | |
819 | if (!list_empty(&cur_td->cancelled_td_list)) | |
820 | list_del_init(&cur_td->cancelled_td_list); | |
f9c589e1 | 821 | |
a60f2f2f | 822 | xhci_unmap_td_bounce_buffer(xhci, ring, cur_td); |
2a72126d MN |
823 | |
824 | inc_td_cnt(cur_td->urb); | |
825 | if (last_td_in_urb(cur_td)) | |
826 | xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN); | |
50e8725e SS |
827 | } |
828 | } | |
829 | ||
830 | static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci, | |
831 | int slot_id, int ep_index) | |
832 | { | |
833 | struct xhci_td *cur_td; | |
834 | struct xhci_virt_ep *ep; | |
835 | struct xhci_ring *ring; | |
836 | ||
837 | ep = &xhci->devs[slot_id]->eps[ep_index]; | |
21d0e51b SS |
838 | if ((ep->ep_state & EP_HAS_STREAMS) || |
839 | (ep->ep_state & EP_GETTING_NO_STREAMS)) { | |
840 | int stream_id; | |
841 | ||
842 | for (stream_id = 0; stream_id < ep->stream_info->num_streams; | |
843 | stream_id++) { | |
844 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, | |
845 | "Killing URBs for slot ID %u, ep index %u, stream %u", | |
846 | slot_id, ep_index, stream_id + 1); | |
847 | xhci_kill_ring_urbs(xhci, | |
848 | ep->stream_info->stream_rings[stream_id]); | |
849 | } | |
850 | } else { | |
851 | ring = ep->ring; | |
852 | if (!ring) | |
853 | return; | |
854 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, | |
855 | "Killing URBs for slot ID %u, ep index %u", | |
856 | slot_id, ep_index); | |
857 | xhci_kill_ring_urbs(xhci, ring); | |
858 | } | |
50e8725e SS |
859 | while (!list_empty(&ep->cancelled_td_list)) { |
860 | cur_td = list_first_entry(&ep->cancelled_td_list, | |
861 | struct xhci_td, cancelled_td_list); | |
862 | list_del_init(&cur_td->cancelled_td_list); | |
2a72126d MN |
863 | |
864 | inc_td_cnt(cur_td->urb); | |
865 | if (last_td_in_urb(cur_td)) | |
866 | xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN); | |
50e8725e SS |
867 | } |
868 | } | |
869 | ||
6f5165cf SS |
870 | /* Watchdog timer function for when a stop endpoint command fails to complete. |
871 | * In this case, we assume the host controller is broken or dying or dead. The | |
872 | * host may still be completing some other events, so we have to be careful to | |
873 | * let the event ring handler and the URB dequeueing/enqueueing functions know | |
874 | * through xhci->state. | |
875 | * | |
876 | * The timer may also fire if the host takes a very long time to respond to the | |
877 | * command, and the stop endpoint command completion handler cannot delete the | |
878 | * timer before the timer function is called. Another endpoint cancellation may | |
879 | * sneak in before the timer function can grab the lock, and that may queue | |
880 | * another stop endpoint command and add the timer back. So we cannot use a | |
881 | * simple flag to say whether there is a pending stop endpoint command for a | |
882 | * particular endpoint. | |
883 | * | |
f9926596 MN |
884 | * Instead we use a combination of that flag and checking if a new timer is |
885 | * pending. | |
6f5165cf SS |
886 | */ |
887 | void xhci_stop_endpoint_command_watchdog(unsigned long arg) | |
888 | { | |
889 | struct xhci_hcd *xhci; | |
890 | struct xhci_virt_ep *ep; | |
6f5165cf | 891 | int ret, i, j; |
f43d6231 | 892 | unsigned long flags; |
6f5165cf SS |
893 | |
894 | ep = (struct xhci_virt_ep *) arg; | |
895 | xhci = ep->xhci; | |
896 | ||
f43d6231 | 897 | spin_lock_irqsave(&xhci->lock, flags); |
6f5165cf | 898 | |
f9926596 MN |
899 | /* bail out if cmd completed but raced with stop ep watchdog timer.*/ |
900 | if (!(ep->ep_state & EP_STOP_CMD_PENDING) || | |
901 | timer_pending(&ep->stop_cmd_timer)) { | |
f43d6231 | 902 | spin_unlock_irqrestore(&xhci->lock, flags); |
f9926596 | 903 | xhci_dbg(xhci, "Stop EP timer raced with cmd completion, exit"); |
6f5165cf SS |
904 | return; |
905 | } | |
906 | ||
907 | xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n"); | |
908 | xhci_warn(xhci, "Assuming host is dying, halting host.\n"); | |
909 | /* Oops, HC is dead or dying or at least not responding to the stop | |
910 | * endpoint command. | |
911 | */ | |
f9926596 | 912 | |
6f5165cf | 913 | xhci->xhc_state |= XHCI_STATE_DYING; |
f9926596 MN |
914 | ep->ep_state &= ~EP_STOP_CMD_PENDING; |
915 | ||
6f5165cf SS |
916 | /* Disable interrupts from the host controller and start halting it */ |
917 | xhci_quiesce(xhci); | |
f43d6231 | 918 | spin_unlock_irqrestore(&xhci->lock, flags); |
6f5165cf SS |
919 | |
920 | ret = xhci_halt(xhci); | |
921 | ||
f43d6231 | 922 | spin_lock_irqsave(&xhci->lock, flags); |
6f5165cf SS |
923 | if (ret < 0) { |
924 | /* This is bad; the host is not responding to commands and it's | |
925 | * not allowing itself to be halted. At least interrupts are | |
ac04e6ff | 926 | * disabled. If we call usb_hc_died(), it will attempt to |
6f5165cf SS |
927 | * disconnect all device drivers under this host. Those |
928 | * disconnect() methods will wait for all URBs to be unlinked, | |
929 | * so we must complete them. | |
930 | */ | |
931 | xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n"); | |
932 | xhci_warn(xhci, "Completing active URBs anyway.\n"); | |
933 | /* We could turn all TDs on the rings to no-ops. This won't | |
934 | * help if the host has cached part of the ring, and is slow if | |
935 | * we want to preserve the cycle bit. Skip it and hope the host | |
936 | * doesn't touch the memory. | |
937 | */ | |
938 | } | |
939 | for (i = 0; i < MAX_HC_SLOTS; i++) { | |
940 | if (!xhci->devs[i]) | |
941 | continue; | |
50e8725e SS |
942 | for (j = 0; j < 31; j++) |
943 | xhci_kill_endpoint_urbs(xhci, i, j); | |
6f5165cf | 944 | } |
f43d6231 | 945 | spin_unlock_irqrestore(&xhci->lock, flags); |
aa50b290 XR |
946 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
947 | "Calling usb_hc_died()"); | |
bcf42aa6 | 948 | usb_hc_died(xhci_to_hcd(xhci)); |
aa50b290 XR |
949 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
950 | "xHCI host controller is dead."); | |
6f5165cf SS |
951 | } |
952 | ||
b008df60 AX |
953 | |
954 | static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci, | |
955 | struct xhci_virt_device *dev, | |
956 | struct xhci_ring *ep_ring, | |
957 | unsigned int ep_index) | |
958 | { | |
959 | union xhci_trb *dequeue_temp; | |
960 | int num_trbs_free_temp; | |
961 | bool revert = false; | |
962 | ||
963 | num_trbs_free_temp = ep_ring->num_trbs_free; | |
964 | dequeue_temp = ep_ring->dequeue; | |
965 | ||
0d9f78a9 SS |
966 | /* If we get two back-to-back stalls, and the first stalled transfer |
967 | * ends just before a link TRB, the dequeue pointer will be left on | |
968 | * the link TRB by the code in the while loop. So we have to update | |
969 | * the dequeue pointer one segment further, or we'll jump off | |
970 | * the segment into la-la-land. | |
971 | */ | |
2d98ef40 | 972 | if (trb_is_link(ep_ring->dequeue)) { |
0d9f78a9 SS |
973 | ep_ring->deq_seg = ep_ring->deq_seg->next; |
974 | ep_ring->dequeue = ep_ring->deq_seg->trbs; | |
975 | } | |
976 | ||
b008df60 AX |
977 | while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) { |
978 | /* We have more usable TRBs */ | |
979 | ep_ring->num_trbs_free++; | |
980 | ep_ring->dequeue++; | |
2d98ef40 | 981 | if (trb_is_link(ep_ring->dequeue)) { |
b008df60 AX |
982 | if (ep_ring->dequeue == |
983 | dev->eps[ep_index].queued_deq_ptr) | |
984 | break; | |
985 | ep_ring->deq_seg = ep_ring->deq_seg->next; | |
986 | ep_ring->dequeue = ep_ring->deq_seg->trbs; | |
987 | } | |
988 | if (ep_ring->dequeue == dequeue_temp) { | |
989 | revert = true; | |
990 | break; | |
991 | } | |
992 | } | |
993 | ||
994 | if (revert) { | |
995 | xhci_dbg(xhci, "Unable to find new dequeue pointer\n"); | |
996 | ep_ring->num_trbs_free = num_trbs_free_temp; | |
997 | } | |
998 | } | |
999 | ||
ae636747 SS |
1000 | /* |
1001 | * When we get a completion for a Set Transfer Ring Dequeue Pointer command, | |
1002 | * we need to clear the set deq pending flag in the endpoint ring state, so that | |
1003 | * the TD queueing code can ring the doorbell again. We also need to ring the | |
1004 | * endpoint doorbell to restart the ring, but only if there aren't more | |
1005 | * cancellations pending. | |
1006 | */ | |
b8200c94 | 1007 | static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id, |
c69a0597 | 1008 | union xhci_trb *trb, u32 cmd_comp_code) |
ae636747 | 1009 | { |
ae636747 | 1010 | unsigned int ep_index; |
e9df17eb | 1011 | unsigned int stream_id; |
ae636747 SS |
1012 | struct xhci_ring *ep_ring; |
1013 | struct xhci_virt_device *dev; | |
9aad95e2 | 1014 | struct xhci_virt_ep *ep; |
d115b048 JY |
1015 | struct xhci_ep_ctx *ep_ctx; |
1016 | struct xhci_slot_ctx *slot_ctx; | |
ae636747 | 1017 | |
28ccd296 ME |
1018 | ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3])); |
1019 | stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2])); | |
ae636747 | 1020 | dev = xhci->devs[slot_id]; |
9aad95e2 | 1021 | ep = &dev->eps[ep_index]; |
e9df17eb SS |
1022 | |
1023 | ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id); | |
1024 | if (!ep_ring) { | |
e587b8b2 | 1025 | xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n", |
e9df17eb SS |
1026 | stream_id); |
1027 | /* XXX: Harmless??? */ | |
0d4976ec | 1028 | goto cleanup; |
e9df17eb SS |
1029 | } |
1030 | ||
d115b048 JY |
1031 | ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index); |
1032 | slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx); | |
ae636747 | 1033 | |
c69a0597 | 1034 | if (cmd_comp_code != COMP_SUCCESS) { |
ae636747 SS |
1035 | unsigned int ep_state; |
1036 | unsigned int slot_state; | |
1037 | ||
c69a0597 | 1038 | switch (cmd_comp_code) { |
0b7c105a | 1039 | case COMP_TRB_ERROR: |
e587b8b2 | 1040 | xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n"); |
ae636747 | 1041 | break; |
0b7c105a | 1042 | case COMP_CONTEXT_STATE_ERROR: |
e587b8b2 | 1043 | xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n"); |
5071e6b2 | 1044 | ep_state = GET_EP_CTX_STATE(ep_ctx); |
28ccd296 | 1045 | slot_state = le32_to_cpu(slot_ctx->dev_state); |
ae636747 | 1046 | slot_state = GET_SLOT_STATE(slot_state); |
aa50b290 XR |
1047 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
1048 | "Slot state = %u, EP state = %u", | |
ae636747 SS |
1049 | slot_state, ep_state); |
1050 | break; | |
0b7c105a | 1051 | case COMP_SLOT_NOT_ENABLED_ERROR: |
e587b8b2 ON |
1052 | xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n", |
1053 | slot_id); | |
ae636747 SS |
1054 | break; |
1055 | default: | |
e587b8b2 ON |
1056 | xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n", |
1057 | cmd_comp_code); | |
ae636747 SS |
1058 | break; |
1059 | } | |
1060 | /* OK what do we do now? The endpoint state is hosed, and we | |
1061 | * should never get to this point if the synchronization between | |
1062 | * queueing, and endpoint state are correct. This might happen | |
1063 | * if the device gets disconnected after we've finished | |
1064 | * cancelling URBs, which might not be an error... | |
1065 | */ | |
1066 | } else { | |
9aad95e2 HG |
1067 | u64 deq; |
1068 | /* 4.6.10 deq ptr is written to the stream ctx for streams */ | |
1069 | if (ep->ep_state & EP_HAS_STREAMS) { | |
1070 | struct xhci_stream_ctx *ctx = | |
1071 | &ep->stream_info->stream_ctx_array[stream_id]; | |
1072 | deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK; | |
1073 | } else { | |
1074 | deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK; | |
1075 | } | |
aa50b290 | 1076 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
9aad95e2 HG |
1077 | "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq); |
1078 | if (xhci_trb_virt_to_dma(ep->queued_deq_seg, | |
1079 | ep->queued_deq_ptr) == deq) { | |
bf161e85 SS |
1080 | /* Update the ring's dequeue segment and dequeue pointer |
1081 | * to reflect the new position. | |
1082 | */ | |
b008df60 AX |
1083 | update_ring_for_set_deq_completion(xhci, dev, |
1084 | ep_ring, ep_index); | |
bf161e85 | 1085 | } else { |
e587b8b2 | 1086 | xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n"); |
bf161e85 | 1087 | xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n", |
9aad95e2 | 1088 | ep->queued_deq_seg, ep->queued_deq_ptr); |
bf161e85 | 1089 | } |
ae636747 SS |
1090 | } |
1091 | ||
0d4976ec | 1092 | cleanup: |
63a0d9ab | 1093 | dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING; |
bf161e85 SS |
1094 | dev->eps[ep_index].queued_deq_seg = NULL; |
1095 | dev->eps[ep_index].queued_deq_ptr = NULL; | |
e9df17eb SS |
1096 | /* Restart any rings with pending URBs */ |
1097 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); | |
ae636747 SS |
1098 | } |
1099 | ||
b8200c94 | 1100 | static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id, |
c69a0597 | 1101 | union xhci_trb *trb, u32 cmd_comp_code) |
a1587d97 | 1102 | { |
a1587d97 SS |
1103 | unsigned int ep_index; |
1104 | ||
28ccd296 | 1105 | ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3])); |
a1587d97 SS |
1106 | /* This command will only fail if the endpoint wasn't halted, |
1107 | * but we don't care. | |
1108 | */ | |
a0254324 | 1109 | xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep, |
c69a0597 | 1110 | "Ignoring reset ep completion code of %u", cmd_comp_code); |
a1587d97 | 1111 | |
ac9d8fe7 SS |
1112 | /* HW with the reset endpoint quirk needs to have a configure endpoint |
1113 | * command complete before the endpoint can be used. Queue that here | |
1114 | * because the HW can't handle two commands being queued in a row. | |
1115 | */ | |
1116 | if (xhci->quirks & XHCI_RESET_EP_QUIRK) { | |
ddba5cd0 MN |
1117 | struct xhci_command *command; |
1118 | command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC); | |
a0ee619f HG |
1119 | if (!command) { |
1120 | xhci_warn(xhci, "WARN Cannot submit cfg ep: ENOMEM\n"); | |
1121 | return; | |
1122 | } | |
4bdfe4c3 XR |
1123 | xhci_dbg_trace(xhci, trace_xhci_dbg_quirks, |
1124 | "Queueing configure endpoint command"); | |
ddba5cd0 | 1125 | xhci_queue_configure_endpoint(xhci, command, |
913a8a34 SS |
1126 | xhci->devs[slot_id]->in_ctx->dma, slot_id, |
1127 | false); | |
ac9d8fe7 SS |
1128 | xhci_ring_cmd_db(xhci); |
1129 | } else { | |
c3492dbf | 1130 | /* Clear our internal halted state */ |
63a0d9ab | 1131 | xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED; |
ac9d8fe7 | 1132 | } |
a1587d97 | 1133 | } |
ae636747 | 1134 | |
b244b431 | 1135 | static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id, |
c2d3d49b | 1136 | struct xhci_command *command, u32 cmd_comp_code) |
b244b431 XR |
1137 | { |
1138 | if (cmd_comp_code == COMP_SUCCESS) | |
c2d3d49b | 1139 | command->slot_id = slot_id; |
b244b431 | 1140 | else |
c2d3d49b | 1141 | command->slot_id = 0; |
b244b431 XR |
1142 | } |
1143 | ||
6c02dd14 XR |
1144 | static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id) |
1145 | { | |
1146 | struct xhci_virt_device *virt_dev; | |
1147 | ||
1148 | virt_dev = xhci->devs[slot_id]; | |
1149 | if (!virt_dev) | |
1150 | return; | |
1151 | if (xhci->quirks & XHCI_EP_LIMIT_QUIRK) | |
1152 | /* Delete default control endpoint resources */ | |
1153 | xhci_free_device_endpoint_resources(xhci, virt_dev, true); | |
1154 | xhci_free_virt_device(xhci, slot_id); | |
1155 | } | |
1156 | ||
6ed46d33 XR |
1157 | static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id, |
1158 | struct xhci_event_cmd *event, u32 cmd_comp_code) | |
1159 | { | |
1160 | struct xhci_virt_device *virt_dev; | |
1161 | struct xhci_input_control_ctx *ctrl_ctx; | |
1162 | unsigned int ep_index; | |
1163 | unsigned int ep_state; | |
1164 | u32 add_flags, drop_flags; | |
1165 | ||
6ed46d33 XR |
1166 | /* |
1167 | * Configure endpoint commands can come from the USB core | |
1168 | * configuration or alt setting changes, or because the HW | |
1169 | * needed an extra configure endpoint command after a reset | |
1170 | * endpoint command or streams were being configured. | |
1171 | * If the command was for a halted endpoint, the xHCI driver | |
1172 | * is not waiting on the configure endpoint command. | |
1173 | */ | |
9ea1833e | 1174 | virt_dev = xhci->devs[slot_id]; |
4daf9df5 | 1175 | ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx); |
6ed46d33 XR |
1176 | if (!ctrl_ctx) { |
1177 | xhci_warn(xhci, "Could not get input context, bad type.\n"); | |
1178 | return; | |
1179 | } | |
1180 | ||
1181 | add_flags = le32_to_cpu(ctrl_ctx->add_flags); | |
1182 | drop_flags = le32_to_cpu(ctrl_ctx->drop_flags); | |
1183 | /* Input ctx add_flags are the endpoint index plus one */ | |
1184 | ep_index = xhci_last_valid_endpoint(add_flags) - 1; | |
1185 | ||
1186 | /* A usb_set_interface() call directly after clearing a halted | |
1187 | * condition may race on this quirky hardware. Not worth | |
1188 | * worrying about, since this is prototype hardware. Not sure | |
1189 | * if this will work for streams, but streams support was | |
1190 | * untested on this prototype. | |
1191 | */ | |
1192 | if (xhci->quirks & XHCI_RESET_EP_QUIRK && | |
1193 | ep_index != (unsigned int) -1 && | |
1194 | add_flags - SLOT_FLAG == drop_flags) { | |
1195 | ep_state = virt_dev->eps[ep_index].ep_state; | |
1196 | if (!(ep_state & EP_HALTED)) | |
ddba5cd0 | 1197 | return; |
6ed46d33 XR |
1198 | xhci_dbg_trace(xhci, trace_xhci_dbg_quirks, |
1199 | "Completed config ep cmd - " | |
1200 | "last ep index = %d, state = %d", | |
1201 | ep_index, ep_state); | |
1202 | /* Clear internal halted state and restart ring(s) */ | |
1203 | virt_dev->eps[ep_index].ep_state &= ~EP_HALTED; | |
1204 | ring_doorbell_for_active_rings(xhci, slot_id, ep_index); | |
1205 | return; | |
1206 | } | |
6ed46d33 XR |
1207 | return; |
1208 | } | |
1209 | ||
f681321b XR |
1210 | static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id, |
1211 | struct xhci_event_cmd *event) | |
1212 | { | |
f681321b | 1213 | xhci_dbg(xhci, "Completed reset device command.\n"); |
9ea1833e | 1214 | if (!xhci->devs[slot_id]) |
f681321b XR |
1215 | xhci_warn(xhci, "Reset device command completion " |
1216 | "for disabled slot %u\n", slot_id); | |
1217 | } | |
1218 | ||
2c070821 XR |
1219 | static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci, |
1220 | struct xhci_event_cmd *event) | |
1221 | { | |
1222 | if (!(xhci->quirks & XHCI_NEC_HOST)) { | |
f4c8f03c | 1223 | xhci_warn(xhci, "WARN NEC_GET_FW command on non-NEC host\n"); |
2c070821 XR |
1224 | return; |
1225 | } | |
1226 | xhci_dbg_trace(xhci, trace_xhci_dbg_quirks, | |
1227 | "NEC firmware version %2x.%02x", | |
1228 | NEC_FW_MAJOR(le32_to_cpu(event->status)), | |
1229 | NEC_FW_MINOR(le32_to_cpu(event->status))); | |
1230 | } | |
1231 | ||
9ea1833e | 1232 | static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status) |
c9aa1a2d MN |
1233 | { |
1234 | list_del(&cmd->cmd_list); | |
9ea1833e MN |
1235 | |
1236 | if (cmd->completion) { | |
1237 | cmd->status = status; | |
1238 | complete(cmd->completion); | |
1239 | } else { | |
c9aa1a2d | 1240 | kfree(cmd); |
9ea1833e | 1241 | } |
c9aa1a2d MN |
1242 | } |
1243 | ||
1244 | void xhci_cleanup_command_queue(struct xhci_hcd *xhci) | |
1245 | { | |
1246 | struct xhci_command *cur_cmd, *tmp_cmd; | |
1247 | list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list) | |
0b7c105a | 1248 | xhci_complete_del_and_free_cmd(cur_cmd, COMP_COMMAND_ABORTED); |
c9aa1a2d MN |
1249 | } |
1250 | ||
cb4d5ce5 | 1251 | void xhci_handle_command_timeout(struct work_struct *work) |
c311e391 MN |
1252 | { |
1253 | struct xhci_hcd *xhci; | |
1254 | int ret; | |
1255 | unsigned long flags; | |
1256 | u64 hw_ring_state; | |
cb4d5ce5 OH |
1257 | |
1258 | xhci = container_of(to_delayed_work(work), struct xhci_hcd, cmd_timer); | |
c311e391 | 1259 | |
c311e391 | 1260 | spin_lock_irqsave(&xhci->lock, flags); |
2b985467 | 1261 | |
a5a1b951 MN |
1262 | /* |
1263 | * If timeout work is pending, or current_cmd is NULL, it means we | |
1264 | * raced with command completion. Command is handled so just return. | |
1265 | */ | |
cb4d5ce5 | 1266 | if (!xhci->current_cmd || delayed_work_pending(&xhci->cmd_timer)) { |
2b985467 LB |
1267 | spin_unlock_irqrestore(&xhci->lock, flags); |
1268 | return; | |
c311e391 | 1269 | } |
2b985467 | 1270 | /* mark this command to be cancelled */ |
0b7c105a | 1271 | xhci->current_cmd->status = COMP_COMMAND_ABORTED; |
2b985467 | 1272 | |
c311e391 MN |
1273 | /* Make sure command ring is running before aborting it */ |
1274 | hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring); | |
1275 | if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) && | |
1276 | (hw_ring_state & CMD_RING_RUNNING)) { | |
1c111b6c OH |
1277 | /* Prevent new doorbell, and start command abort */ |
1278 | xhci->cmd_ring_state = CMD_RING_STATE_ABORTED; | |
c311e391 | 1279 | xhci_dbg(xhci, "Command timeout\n"); |
1c111b6c | 1280 | ret = xhci_abort_cmd_ring(xhci, flags); |
c311e391 MN |
1281 | if (unlikely(ret == -ESHUTDOWN)) { |
1282 | xhci_err(xhci, "Abort command ring failed\n"); | |
1283 | xhci_cleanup_command_queue(xhci); | |
4dea7077 | 1284 | spin_unlock_irqrestore(&xhci->lock, flags); |
c311e391 MN |
1285 | usb_hc_died(xhci_to_hcd(xhci)->primary_hcd); |
1286 | xhci_dbg(xhci, "xHCI host controller is dead.\n"); | |
4dea7077 LB |
1287 | |
1288 | return; | |
c311e391 | 1289 | } |
4dea7077 LB |
1290 | |
1291 | goto time_out_completed; | |
c311e391 | 1292 | } |
3425aa03 | 1293 | |
1c111b6c OH |
1294 | /* host removed. Bail out */ |
1295 | if (xhci->xhc_state & XHCI_STATE_REMOVING) { | |
1296 | xhci_dbg(xhci, "host removed, ring start fail?\n"); | |
3425aa03 | 1297 | xhci_cleanup_command_queue(xhci); |
4dea7077 LB |
1298 | |
1299 | goto time_out_completed; | |
3425aa03 MN |
1300 | } |
1301 | ||
c311e391 MN |
1302 | /* command timeout on stopped ring, ring can't be aborted */ |
1303 | xhci_dbg(xhci, "Command timeout on stopped ring\n"); | |
1304 | xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd); | |
4dea7077 LB |
1305 | |
1306 | time_out_completed: | |
c311e391 MN |
1307 | spin_unlock_irqrestore(&xhci->lock, flags); |
1308 | return; | |
1309 | } | |
1310 | ||
7f84eef0 SS |
1311 | static void handle_cmd_completion(struct xhci_hcd *xhci, |
1312 | struct xhci_event_cmd *event) | |
1313 | { | |
28ccd296 | 1314 | int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); |
7f84eef0 SS |
1315 | u64 cmd_dma; |
1316 | dma_addr_t cmd_dequeue_dma; | |
e7a79a1d | 1317 | u32 cmd_comp_code; |
9124b121 | 1318 | union xhci_trb *cmd_trb; |
c9aa1a2d | 1319 | struct xhci_command *cmd; |
b54fc46d | 1320 | u32 cmd_type; |
7f84eef0 | 1321 | |
28ccd296 | 1322 | cmd_dma = le64_to_cpu(event->cmd_trb); |
9124b121 | 1323 | cmd_trb = xhci->cmd_ring->dequeue; |
23e3be11 | 1324 | cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg, |
9124b121 | 1325 | cmd_trb); |
f4c8f03c LB |
1326 | /* |
1327 | * Check whether the completion event is for our internal kept | |
1328 | * command. | |
1329 | */ | |
1330 | if (!cmd_dequeue_dma || cmd_dma != (u64)cmd_dequeue_dma) { | |
1331 | xhci_warn(xhci, | |
1332 | "ERROR mismatched command completion event\n"); | |
7f84eef0 SS |
1333 | return; |
1334 | } | |
b63f4053 | 1335 | |
04861f83 | 1336 | cmd = list_first_entry(&xhci->cmd_list, struct xhci_command, cmd_list); |
c9aa1a2d | 1337 | |
cb4d5ce5 | 1338 | cancel_delayed_work(&xhci->cmd_timer); |
c311e391 | 1339 | |
9124b121 | 1340 | trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event); |
63a23b9a | 1341 | |
e7a79a1d | 1342 | cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status)); |
c311e391 MN |
1343 | |
1344 | /* If CMD ring stopped we own the trbs between enqueue and dequeue */ | |
0b7c105a | 1345 | if (cmd_comp_code == COMP_STOPPED) { |
1c111b6c | 1346 | complete_all(&xhci->cmd_ring_stop_completion); |
c311e391 MN |
1347 | return; |
1348 | } | |
33be1265 MN |
1349 | |
1350 | if (cmd->command_trb != xhci->cmd_ring->dequeue) { | |
1351 | xhci_err(xhci, | |
1352 | "Command completion event does not match command\n"); | |
1353 | return; | |
1354 | } | |
1355 | ||
c311e391 MN |
1356 | /* |
1357 | * Host aborted the command ring, check if the current command was | |
1358 | * supposed to be aborted, otherwise continue normally. | |
1359 | * The command ring is stopped now, but the xHC will issue a Command | |
1360 | * Ring Stopped event which will cause us to restart it. | |
1361 | */ | |
0b7c105a | 1362 | if (cmd_comp_code == COMP_COMMAND_ABORTED) { |
c311e391 | 1363 | xhci->cmd_ring_state = CMD_RING_STATE_STOPPED; |
0b7c105a | 1364 | if (cmd->status == COMP_COMMAND_ABORTED) { |
2a7cfdf3 BW |
1365 | if (xhci->current_cmd == cmd) |
1366 | xhci->current_cmd = NULL; | |
c311e391 | 1367 | goto event_handled; |
2a7cfdf3 | 1368 | } |
b63f4053 EF |
1369 | } |
1370 | ||
b54fc46d XR |
1371 | cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3])); |
1372 | switch (cmd_type) { | |
1373 | case TRB_ENABLE_SLOT: | |
c2d3d49b | 1374 | xhci_handle_cmd_enable_slot(xhci, slot_id, cmd, cmd_comp_code); |
3ffbba95 | 1375 | break; |
b54fc46d | 1376 | case TRB_DISABLE_SLOT: |
6c02dd14 | 1377 | xhci_handle_cmd_disable_slot(xhci, slot_id); |
3ffbba95 | 1378 | break; |
b54fc46d | 1379 | case TRB_CONFIG_EP: |
9ea1833e MN |
1380 | if (!cmd->completion) |
1381 | xhci_handle_cmd_config_ep(xhci, slot_id, event, | |
1382 | cmd_comp_code); | |
f94e0186 | 1383 | break; |
b54fc46d | 1384 | case TRB_EVAL_CONTEXT: |
2d3f1fac | 1385 | break; |
b54fc46d | 1386 | case TRB_ADDR_DEV: |
3ffbba95 | 1387 | break; |
b54fc46d | 1388 | case TRB_STOP_RING: |
b8200c94 XR |
1389 | WARN_ON(slot_id != TRB_TO_SLOT_ID( |
1390 | le32_to_cpu(cmd_trb->generic.field[3]))); | |
1391 | xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event); | |
ae636747 | 1392 | break; |
b54fc46d | 1393 | case TRB_SET_DEQ: |
b8200c94 XR |
1394 | WARN_ON(slot_id != TRB_TO_SLOT_ID( |
1395 | le32_to_cpu(cmd_trb->generic.field[3]))); | |
c69a0597 | 1396 | xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code); |
ae636747 | 1397 | break; |
b54fc46d | 1398 | case TRB_CMD_NOOP: |
c311e391 | 1399 | /* Is this an aborted command turned to NO-OP? */ |
0b7c105a FB |
1400 | if (cmd->status == COMP_STOPPED) |
1401 | cmd_comp_code = COMP_STOPPED; | |
7f84eef0 | 1402 | break; |
b54fc46d | 1403 | case TRB_RESET_EP: |
b8200c94 XR |
1404 | WARN_ON(slot_id != TRB_TO_SLOT_ID( |
1405 | le32_to_cpu(cmd_trb->generic.field[3]))); | |
c69a0597 | 1406 | xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code); |
a1587d97 | 1407 | break; |
b54fc46d | 1408 | case TRB_RESET_DEV: |
6fcfb0d6 MN |
1409 | /* SLOT_ID field in reset device cmd completion event TRB is 0. |
1410 | * Use the SLOT_ID from the command TRB instead (xhci 4.6.11) | |
1411 | */ | |
1412 | slot_id = TRB_TO_SLOT_ID( | |
1413 | le32_to_cpu(cmd_trb->generic.field[3])); | |
f681321b | 1414 | xhci_handle_cmd_reset_dev(xhci, slot_id, event); |
2a8f82c4 | 1415 | break; |
b54fc46d | 1416 | case TRB_NEC_GET_FW: |
2c070821 | 1417 | xhci_handle_cmd_nec_get_fw(xhci, event); |
0238634d | 1418 | break; |
7f84eef0 SS |
1419 | default: |
1420 | /* Skip over unknown commands on the event ring */ | |
f4c8f03c | 1421 | xhci_info(xhci, "INFO unknown command type %d\n", cmd_type); |
7f84eef0 SS |
1422 | break; |
1423 | } | |
c9aa1a2d | 1424 | |
c311e391 | 1425 | /* restart timer if this wasn't the last command */ |
daa47f21 | 1426 | if (!list_is_singular(&xhci->cmd_list)) { |
04861f83 FB |
1427 | xhci->current_cmd = list_first_entry(&cmd->cmd_list, |
1428 | struct xhci_command, cmd_list); | |
cb4d5ce5 | 1429 | xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT); |
2b985467 LB |
1430 | } else if (xhci->current_cmd == cmd) { |
1431 | xhci->current_cmd = NULL; | |
c311e391 MN |
1432 | } |
1433 | ||
1434 | event_handled: | |
9ea1833e | 1435 | xhci_complete_del_and_free_cmd(cmd, cmd_comp_code); |
c9aa1a2d | 1436 | |
3b72fca0 | 1437 | inc_deq(xhci, xhci->cmd_ring); |
7f84eef0 SS |
1438 | } |
1439 | ||
0238634d SS |
1440 | static void handle_vendor_event(struct xhci_hcd *xhci, |
1441 | union xhci_trb *event) | |
1442 | { | |
1443 | u32 trb_type; | |
1444 | ||
28ccd296 | 1445 | trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3])); |
0238634d SS |
1446 | xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type); |
1447 | if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST)) | |
1448 | handle_cmd_completion(xhci, &event->event_cmd); | |
1449 | } | |
1450 | ||
f6ff0ac8 SS |
1451 | /* @port_id: the one-based port ID from the hardware (indexed from array of all |
1452 | * port registers -- USB 3.0 and USB 2.0). | |
1453 | * | |
1454 | * Returns a zero-based port number, which is suitable for indexing into each of | |
1455 | * the split roothubs' port arrays and bus state arrays. | |
d0cd5d48 | 1456 | * Add one to it in order to call xhci_find_slot_id_by_port. |
f6ff0ac8 SS |
1457 | */ |
1458 | static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd, | |
1459 | struct xhci_hcd *xhci, u32 port_id) | |
1460 | { | |
1461 | unsigned int i; | |
1462 | unsigned int num_similar_speed_ports = 0; | |
1463 | ||
1464 | /* port_id from the hardware is 1-based, but port_array[], usb3_ports[], | |
1465 | * and usb2_ports are 0-based indexes. Count the number of similar | |
1466 | * speed ports, up to 1 port before this port. | |
1467 | */ | |
1468 | for (i = 0; i < (port_id - 1); i++) { | |
1469 | u8 port_speed = xhci->port_array[i]; | |
1470 | ||
1471 | /* | |
1472 | * Skip ports that don't have known speeds, or have duplicate | |
1473 | * Extended Capabilities port speed entries. | |
1474 | */ | |
22e04870 | 1475 | if (port_speed == 0 || port_speed == DUPLICATE_ENTRY) |
f6ff0ac8 SS |
1476 | continue; |
1477 | ||
1478 | /* | |
1479 | * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and | |
1480 | * 1.1 ports are under the USB 2.0 hub. If the port speed | |
1481 | * matches the device speed, it's a similar speed port. | |
1482 | */ | |
b50107bb | 1483 | if ((port_speed == 0x03) == (hcd->speed >= HCD_USB3)) |
f6ff0ac8 SS |
1484 | num_similar_speed_ports++; |
1485 | } | |
1486 | return num_similar_speed_ports; | |
1487 | } | |
1488 | ||
623bef9e SS |
1489 | static void handle_device_notification(struct xhci_hcd *xhci, |
1490 | union xhci_trb *event) | |
1491 | { | |
1492 | u32 slot_id; | |
4ee823b8 | 1493 | struct usb_device *udev; |
623bef9e | 1494 | |
7e76ad43 | 1495 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3])); |
4ee823b8 | 1496 | if (!xhci->devs[slot_id]) { |
623bef9e SS |
1497 | xhci_warn(xhci, "Device Notification event for " |
1498 | "unused slot %u\n", slot_id); | |
4ee823b8 SS |
1499 | return; |
1500 | } | |
1501 | ||
1502 | xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n", | |
1503 | slot_id); | |
1504 | udev = xhci->devs[slot_id]->udev; | |
1505 | if (udev && udev->parent) | |
1506 | usb_wakeup_notification(udev->parent, udev->portnum); | |
623bef9e SS |
1507 | } |
1508 | ||
0f2a7930 SS |
1509 | static void handle_port_status(struct xhci_hcd *xhci, |
1510 | union xhci_trb *event) | |
1511 | { | |
f6ff0ac8 | 1512 | struct usb_hcd *hcd; |
0f2a7930 | 1513 | u32 port_id; |
56192531 | 1514 | u32 temp, temp1; |
518e848e | 1515 | int max_ports; |
56192531 | 1516 | int slot_id; |
5308a91b | 1517 | unsigned int faked_port_index; |
f6ff0ac8 | 1518 | u8 major_revision; |
20b67cf5 | 1519 | struct xhci_bus_state *bus_state; |
28ccd296 | 1520 | __le32 __iomem **port_array; |
386139d7 | 1521 | bool bogus_port_status = false; |
0f2a7930 SS |
1522 | |
1523 | /* Port status change events always have a successful completion code */ | |
f4c8f03c LB |
1524 | if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) |
1525 | xhci_warn(xhci, | |
1526 | "WARN: xHC returned failed port status event\n"); | |
1527 | ||
28ccd296 | 1528 | port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0])); |
0f2a7930 SS |
1529 | xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id); |
1530 | ||
518e848e SS |
1531 | max_ports = HCS_MAX_PORTS(xhci->hcs_params1); |
1532 | if ((port_id <= 0) || (port_id > max_ports)) { | |
56192531 | 1533 | xhci_warn(xhci, "Invalid port id %d\n", port_id); |
09ce0c0c PC |
1534 | inc_deq(xhci, xhci->event_ring); |
1535 | return; | |
56192531 AX |
1536 | } |
1537 | ||
f6ff0ac8 SS |
1538 | /* Figure out which usb_hcd this port is attached to: |
1539 | * is it a USB 3.0 port or a USB 2.0/1.1 port? | |
1540 | */ | |
1541 | major_revision = xhci->port_array[port_id - 1]; | |
09ce0c0c PC |
1542 | |
1543 | /* Find the right roothub. */ | |
1544 | hcd = xhci_to_hcd(xhci); | |
b50107bb | 1545 | if ((major_revision == 0x03) != (hcd->speed >= HCD_USB3)) |
09ce0c0c PC |
1546 | hcd = xhci->shared_hcd; |
1547 | ||
f6ff0ac8 SS |
1548 | if (major_revision == 0) { |
1549 | xhci_warn(xhci, "Event for port %u not in " | |
1550 | "Extended Capabilities, ignoring.\n", | |
1551 | port_id); | |
386139d7 | 1552 | bogus_port_status = true; |
f6ff0ac8 | 1553 | goto cleanup; |
5308a91b | 1554 | } |
22e04870 | 1555 | if (major_revision == DUPLICATE_ENTRY) { |
f6ff0ac8 SS |
1556 | xhci_warn(xhci, "Event for port %u duplicated in" |
1557 | "Extended Capabilities, ignoring.\n", | |
1558 | port_id); | |
386139d7 | 1559 | bogus_port_status = true; |
f6ff0ac8 SS |
1560 | goto cleanup; |
1561 | } | |
1562 | ||
1563 | /* | |
1564 | * Hardware port IDs reported by a Port Status Change Event include USB | |
1565 | * 3.0 and USB 2.0 ports. We want to check if the port has reported a | |
1566 | * resume event, but we first need to translate the hardware port ID | |
1567 | * into the index into the ports on the correct split roothub, and the | |
1568 | * correct bus_state structure. | |
1569 | */ | |
f6ff0ac8 | 1570 | bus_state = &xhci->bus_state[hcd_index(hcd)]; |
b50107bb | 1571 | if (hcd->speed >= HCD_USB3) |
f6ff0ac8 SS |
1572 | port_array = xhci->usb3_ports; |
1573 | else | |
1574 | port_array = xhci->usb2_ports; | |
1575 | /* Find the faked port hub number */ | |
1576 | faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci, | |
1577 | port_id); | |
5308a91b | 1578 | |
b0ba9720 | 1579 | temp = readl(port_array[faked_port_index]); |
7111ebc9 | 1580 | if (hcd->state == HC_STATE_SUSPENDED) { |
56192531 AX |
1581 | xhci_dbg(xhci, "resume root hub\n"); |
1582 | usb_hcd_resume_root_hub(hcd); | |
1583 | } | |
1584 | ||
b50107bb | 1585 | if (hcd->speed >= HCD_USB3 && (temp & PORT_PLS_MASK) == XDEV_INACTIVE) |
fac4271d ZJC |
1586 | bus_state->port_remote_wakeup &= ~(1 << faked_port_index); |
1587 | ||
56192531 AX |
1588 | if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) { |
1589 | xhci_dbg(xhci, "port resume event for port %d\n", port_id); | |
1590 | ||
b0ba9720 | 1591 | temp1 = readl(&xhci->op_regs->command); |
56192531 AX |
1592 | if (!(temp1 & CMD_RUN)) { |
1593 | xhci_warn(xhci, "xHC is not running.\n"); | |
1594 | goto cleanup; | |
1595 | } | |
1596 | ||
2338b9e4 | 1597 | if (DEV_SUPERSPEED_ANY(temp)) { |
d93814cf | 1598 | xhci_dbg(xhci, "remote wake SS port %d\n", port_id); |
4ee823b8 SS |
1599 | /* Set a flag to say the port signaled remote wakeup, |
1600 | * so we can tell the difference between the end of | |
1601 | * device and host initiated resume. | |
1602 | */ | |
1603 | bus_state->port_remote_wakeup |= 1 << faked_port_index; | |
d93814cf SS |
1604 | xhci_test_and_clear_bit(xhci, port_array, |
1605 | faked_port_index, PORT_PLC); | |
c9682dff AX |
1606 | xhci_set_link_state(xhci, port_array, faked_port_index, |
1607 | XDEV_U0); | |
d93814cf SS |
1608 | /* Need to wait until the next link state change |
1609 | * indicates the device is actually in U0. | |
1610 | */ | |
1611 | bogus_port_status = true; | |
1612 | goto cleanup; | |
f69115fd MN |
1613 | } else if (!test_bit(faked_port_index, |
1614 | &bus_state->resuming_ports)) { | |
56192531 | 1615 | xhci_dbg(xhci, "resume HS port %d\n", port_id); |
f6ff0ac8 | 1616 | bus_state->resume_done[faked_port_index] = jiffies + |
b9e45188 | 1617 | msecs_to_jiffies(USB_RESUME_TIMEOUT); |
f370b996 | 1618 | set_bit(faked_port_index, &bus_state->resuming_ports); |
56192531 | 1619 | mod_timer(&hcd->rh_timer, |
f6ff0ac8 | 1620 | bus_state->resume_done[faked_port_index]); |
56192531 AX |
1621 | /* Do the rest in GetPortStatus */ |
1622 | } | |
1623 | } | |
d93814cf SS |
1624 | |
1625 | if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 && | |
2338b9e4 | 1626 | DEV_SUPERSPEED_ANY(temp)) { |
d93814cf | 1627 | xhci_dbg(xhci, "resume SS port %d finished\n", port_id); |
4ee823b8 SS |
1628 | /* We've just brought the device into U0 through either the |
1629 | * Resume state after a device remote wakeup, or through the | |
1630 | * U3Exit state after a host-initiated resume. If it's a device | |
1631 | * initiated remote wake, don't pass up the link state change, | |
1632 | * so the roothub behavior is consistent with external | |
1633 | * USB 3.0 hub behavior. | |
1634 | */ | |
d93814cf SS |
1635 | slot_id = xhci_find_slot_id_by_port(hcd, xhci, |
1636 | faked_port_index + 1); | |
1637 | if (slot_id && xhci->devs[slot_id]) | |
1638 | xhci_ring_device(xhci, slot_id); | |
ba7b5c22 | 1639 | if (bus_state->port_remote_wakeup & (1 << faked_port_index)) { |
4ee823b8 SS |
1640 | bus_state->port_remote_wakeup &= |
1641 | ~(1 << faked_port_index); | |
1642 | xhci_test_and_clear_bit(xhci, port_array, | |
1643 | faked_port_index, PORT_PLC); | |
1644 | usb_wakeup_notification(hcd->self.root_hub, | |
1645 | faked_port_index + 1); | |
1646 | bogus_port_status = true; | |
1647 | goto cleanup; | |
1648 | } | |
d93814cf | 1649 | } |
56192531 | 1650 | |
8b3d4570 SS |
1651 | /* |
1652 | * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or | |
1653 | * RExit to a disconnect state). If so, let the the driver know it's | |
1654 | * out of the RExit state. | |
1655 | */ | |
2338b9e4 | 1656 | if (!DEV_SUPERSPEED_ANY(temp) && |
8b3d4570 SS |
1657 | test_and_clear_bit(faked_port_index, |
1658 | &bus_state->rexit_ports)) { | |
1659 | complete(&bus_state->rexit_done[faked_port_index]); | |
1660 | bogus_port_status = true; | |
1661 | goto cleanup; | |
1662 | } | |
1663 | ||
b50107bb | 1664 | if (hcd->speed < HCD_USB3) |
6fd45621 AX |
1665 | xhci_test_and_clear_bit(xhci, port_array, faked_port_index, |
1666 | PORT_PLC); | |
1667 | ||
56192531 | 1668 | cleanup: |
0f2a7930 | 1669 | /* Update event ring dequeue pointer before dropping the lock */ |
3b72fca0 | 1670 | inc_deq(xhci, xhci->event_ring); |
0f2a7930 | 1671 | |
386139d7 SS |
1672 | /* Don't make the USB core poll the roothub if we got a bad port status |
1673 | * change event. Besides, at that point we can't tell which roothub | |
1674 | * (USB 2.0 or USB 3.0) to kick. | |
1675 | */ | |
1676 | if (bogus_port_status) | |
1677 | return; | |
1678 | ||
c52804a4 SS |
1679 | /* |
1680 | * xHCI port-status-change events occur when the "or" of all the | |
1681 | * status-change bits in the portsc register changes from 0 to 1. | |
1682 | * New status changes won't cause an event if any other change | |
1683 | * bits are still set. When an event occurs, switch over to | |
1684 | * polling to avoid losing status changes. | |
1685 | */ | |
1686 | xhci_dbg(xhci, "%s: starting port polling.\n", __func__); | |
1687 | set_bit(HCD_FLAG_POLL_RH, &hcd->flags); | |
0f2a7930 SS |
1688 | spin_unlock(&xhci->lock); |
1689 | /* Pass this up to the core */ | |
f6ff0ac8 | 1690 | usb_hcd_poll_rh_status(hcd); |
0f2a7930 SS |
1691 | spin_lock(&xhci->lock); |
1692 | } | |
1693 | ||
d0e96f5a SS |
1694 | /* |
1695 | * This TD is defined by the TRBs starting at start_trb in start_seg and ending | |
1696 | * at end_trb, which may be in another segment. If the suspect DMA address is a | |
1697 | * TRB in this TD, this function returns that TRB's segment. Otherwise it | |
1698 | * returns 0. | |
1699 | */ | |
cffb9be8 HG |
1700 | struct xhci_segment *trb_in_td(struct xhci_hcd *xhci, |
1701 | struct xhci_segment *start_seg, | |
d0e96f5a SS |
1702 | union xhci_trb *start_trb, |
1703 | union xhci_trb *end_trb, | |
cffb9be8 HG |
1704 | dma_addr_t suspect_dma, |
1705 | bool debug) | |
d0e96f5a SS |
1706 | { |
1707 | dma_addr_t start_dma; | |
1708 | dma_addr_t end_seg_dma; | |
1709 | dma_addr_t end_trb_dma; | |
1710 | struct xhci_segment *cur_seg; | |
1711 | ||
23e3be11 | 1712 | start_dma = xhci_trb_virt_to_dma(start_seg, start_trb); |
d0e96f5a SS |
1713 | cur_seg = start_seg; |
1714 | ||
1715 | do { | |
2fa88daa | 1716 | if (start_dma == 0) |
326b4810 | 1717 | return NULL; |
ae636747 | 1718 | /* We may get an event for a Link TRB in the middle of a TD */ |
23e3be11 | 1719 | end_seg_dma = xhci_trb_virt_to_dma(cur_seg, |
2fa88daa | 1720 | &cur_seg->trbs[TRBS_PER_SEGMENT - 1]); |
d0e96f5a | 1721 | /* If the end TRB isn't in this segment, this is set to 0 */ |
23e3be11 | 1722 | end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb); |
d0e96f5a | 1723 | |
cffb9be8 HG |
1724 | if (debug) |
1725 | xhci_warn(xhci, | |
1726 | "Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n", | |
1727 | (unsigned long long)suspect_dma, | |
1728 | (unsigned long long)start_dma, | |
1729 | (unsigned long long)end_trb_dma, | |
1730 | (unsigned long long)cur_seg->dma, | |
1731 | (unsigned long long)end_seg_dma); | |
1732 | ||
d0e96f5a SS |
1733 | if (end_trb_dma > 0) { |
1734 | /* The end TRB is in this segment, so suspect should be here */ | |
1735 | if (start_dma <= end_trb_dma) { | |
1736 | if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma) | |
1737 | return cur_seg; | |
1738 | } else { | |
1739 | /* Case for one segment with | |
1740 | * a TD wrapped around to the top | |
1741 | */ | |
1742 | if ((suspect_dma >= start_dma && | |
1743 | suspect_dma <= end_seg_dma) || | |
1744 | (suspect_dma >= cur_seg->dma && | |
1745 | suspect_dma <= end_trb_dma)) | |
1746 | return cur_seg; | |
1747 | } | |
326b4810 | 1748 | return NULL; |
d0e96f5a SS |
1749 | } else { |
1750 | /* Might still be somewhere in this segment */ | |
1751 | if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma) | |
1752 | return cur_seg; | |
1753 | } | |
1754 | cur_seg = cur_seg->next; | |
23e3be11 | 1755 | start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]); |
2fa88daa | 1756 | } while (cur_seg != start_seg); |
d0e96f5a | 1757 | |
326b4810 | 1758 | return NULL; |
d0e96f5a SS |
1759 | } |
1760 | ||
bcef3fd5 SS |
1761 | static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci, |
1762 | unsigned int slot_id, unsigned int ep_index, | |
e9df17eb | 1763 | unsigned int stream_id, |
f97c08ae | 1764 | struct xhci_td *td, union xhci_trb *ep_trb) |
bcef3fd5 SS |
1765 | { |
1766 | struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index]; | |
ddba5cd0 MN |
1767 | struct xhci_command *command; |
1768 | command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC); | |
1769 | if (!command) | |
1770 | return; | |
1771 | ||
d0167ad2 | 1772 | ep->ep_state |= EP_HALTED; |
e9df17eb | 1773 | ep->stopped_stream = stream_id; |
1624ae1c | 1774 | |
ddba5cd0 | 1775 | xhci_queue_reset_ep(xhci, command, slot_id, ep_index); |
d97b4f8d | 1776 | xhci_cleanup_stalled_ring(xhci, ep_index, td); |
1624ae1c | 1777 | |
5e5cf6fc | 1778 | ep->stopped_stream = 0; |
1624ae1c | 1779 | |
bcef3fd5 SS |
1780 | xhci_ring_cmd_db(xhci); |
1781 | } | |
1782 | ||
1783 | /* Check if an error has halted the endpoint ring. The class driver will | |
1784 | * cleanup the halt for a non-default control endpoint if we indicate a stall. | |
1785 | * However, a babble and other errors also halt the endpoint ring, and the class | |
1786 | * driver won't clear the halt in that case, so we need to issue a Set Transfer | |
1787 | * Ring Dequeue Pointer command manually. | |
1788 | */ | |
1789 | static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci, | |
1790 | struct xhci_ep_ctx *ep_ctx, | |
1791 | unsigned int trb_comp_code) | |
1792 | { | |
1793 | /* TRB completion codes that may require a manual halt cleanup */ | |
0b7c105a FB |
1794 | if (trb_comp_code == COMP_USB_TRANSACTION_ERROR || |
1795 | trb_comp_code == COMP_BABBLE_DETECTED_ERROR || | |
1796 | trb_comp_code == COMP_SPLIT_TRANSACTION_ERROR) | |
d4fc8bf5 | 1797 | /* The 0.95 spec says a babbling control endpoint |
bcef3fd5 SS |
1798 | * is not halted. The 0.96 spec says it is. Some HW |
1799 | * claims to be 0.95 compliant, but it halts the control | |
1800 | * endpoint anyway. Check if a babble halted the | |
1801 | * endpoint. | |
1802 | */ | |
5071e6b2 | 1803 | if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_HALTED) |
bcef3fd5 SS |
1804 | return 1; |
1805 | ||
1806 | return 0; | |
1807 | } | |
1808 | ||
b45b5069 SS |
1809 | int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code) |
1810 | { | |
1811 | if (trb_comp_code >= 224 && trb_comp_code <= 255) { | |
1812 | /* Vendor defined "informational" completion code, | |
1813 | * treat as not-an-error. | |
1814 | */ | |
1815 | xhci_dbg(xhci, "Vendor defined info completion code %u\n", | |
1816 | trb_comp_code); | |
1817 | xhci_dbg(xhci, "Treating code as success.\n"); | |
1818 | return 1; | |
1819 | } | |
1820 | return 0; | |
1821 | } | |
1822 | ||
55fa4396 FB |
1823 | static int xhci_td_cleanup(struct xhci_hcd *xhci, struct xhci_td *td, |
1824 | struct xhci_ring *ep_ring, int *status) | |
1825 | { | |
1826 | struct urb_priv *urb_priv; | |
1827 | struct urb *urb = NULL; | |
1828 | ||
1829 | /* Clean up the endpoint's TD list */ | |
1830 | urb = td->urb; | |
1831 | urb_priv = urb->hcpriv; | |
1832 | ||
1833 | /* if a bounce buffer was used to align this td then unmap it */ | |
a60f2f2f | 1834 | xhci_unmap_td_bounce_buffer(xhci, ep_ring, td); |
55fa4396 FB |
1835 | |
1836 | /* Do one last check of the actual transfer length. | |
1837 | * If the host controller said we transferred more data than the buffer | |
1838 | * length, urb->actual_length will be a very big number (since it's | |
1839 | * unsigned). Play it safe and say we didn't transfer anything. | |
1840 | */ | |
1841 | if (urb->actual_length > urb->transfer_buffer_length) { | |
1842 | xhci_warn(xhci, "URB req %u and actual %u transfer length mismatch\n", | |
1843 | urb->transfer_buffer_length, urb->actual_length); | |
1844 | urb->actual_length = 0; | |
1845 | *status = 0; | |
1846 | } | |
1847 | list_del_init(&td->td_list); | |
1848 | /* Was this TD slated to be cancelled but completed anyway? */ | |
1849 | if (!list_empty(&td->cancelled_td_list)) | |
1850 | list_del_init(&td->cancelled_td_list); | |
1851 | ||
1852 | inc_td_cnt(urb); | |
1853 | /* Giveback the urb when all the tds are completed */ | |
1854 | if (last_td_in_urb(td)) { | |
1855 | if ((urb->actual_length != urb->transfer_buffer_length && | |
1856 | (urb->transfer_flags & URB_SHORT_NOT_OK)) || | |
1857 | (*status != 0 && !usb_endpoint_xfer_isoc(&urb->ep->desc))) | |
1858 | xhci_dbg(xhci, "Giveback URB %p, len = %d, expected = %d, status = %d\n", | |
1859 | urb, urb->actual_length, | |
1860 | urb->transfer_buffer_length, *status); | |
1861 | ||
1862 | /* set isoc urb status to 0 just as EHCI, UHCI, and OHCI */ | |
1863 | if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) | |
1864 | *status = 0; | |
1865 | xhci_giveback_urb_in_irq(xhci, td, *status); | |
1866 | } | |
1867 | ||
1868 | return 0; | |
1869 | } | |
1870 | ||
4422da61 | 1871 | static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td, |
f97c08ae | 1872 | union xhci_trb *ep_trb, struct xhci_transfer_event *event, |
4422da61 AX |
1873 | struct xhci_virt_ep *ep, int *status, bool skip) |
1874 | { | |
1875 | struct xhci_virt_device *xdev; | |
4422da61 | 1876 | struct xhci_ep_ctx *ep_ctx; |
be0f50c2 | 1877 | struct xhci_ring *ep_ring; |
be0f50c2 | 1878 | unsigned int slot_id; |
4422da61 | 1879 | u32 trb_comp_code; |
be0f50c2 | 1880 | int ep_index; |
4422da61 | 1881 | |
28ccd296 | 1882 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); |
4422da61 | 1883 | xdev = xhci->devs[slot_id]; |
28ccd296 ME |
1884 | ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1; |
1885 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); | |
4422da61 | 1886 | ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
28ccd296 | 1887 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); |
4422da61 AX |
1888 | |
1889 | if (skip) | |
1890 | goto td_cleanup; | |
1891 | ||
0b7c105a FB |
1892 | if (trb_comp_code == COMP_STOPPED_LENGTH_INVALID || |
1893 | trb_comp_code == COMP_STOPPED || | |
1894 | trb_comp_code == COMP_STOPPED_SHORT_PACKET) { | |
4422da61 AX |
1895 | /* The Endpoint Stop Command completion will take care of any |
1896 | * stopped TDs. A stopped TD may be restarted, so don't update | |
1897 | * the ring dequeue pointer or take this TD off any lists yet. | |
1898 | */ | |
1899 | ep->stopped_td = td; | |
4422da61 | 1900 | return 0; |
69defe04 | 1901 | } |
0b7c105a | 1902 | if (trb_comp_code == COMP_STALL_ERROR || |
69defe04 MN |
1903 | xhci_requires_manual_halt_cleanup(xhci, ep_ctx, |
1904 | trb_comp_code)) { | |
1905 | /* Issue a reset endpoint command to clear the host side | |
1906 | * halt, followed by a set dequeue command to move the | |
1907 | * dequeue pointer past the TD. | |
1908 | * The class driver clears the device side halt later. | |
1909 | */ | |
1910 | xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index, | |
f97c08ae | 1911 | ep_ring->stream_id, td, ep_trb); |
4422da61 | 1912 | } else { |
69defe04 MN |
1913 | /* Update ring dequeue pointer */ |
1914 | while (ep_ring->dequeue != td->last_trb) | |
3b72fca0 | 1915 | inc_deq(xhci, ep_ring); |
69defe04 MN |
1916 | inc_deq(xhci, ep_ring); |
1917 | } | |
4422da61 AX |
1918 | |
1919 | td_cleanup: | |
55fa4396 | 1920 | return xhci_td_cleanup(xhci, td, ep_ring, status); |
4422da61 AX |
1921 | } |
1922 | ||
30a65b45 MN |
1923 | /* sum trb lengths from ring dequeue up to stop_trb, _excluding_ stop_trb */ |
1924 | static int sum_trb_lengths(struct xhci_hcd *xhci, struct xhci_ring *ring, | |
1925 | union xhci_trb *stop_trb) | |
1926 | { | |
1927 | u32 sum; | |
1928 | union xhci_trb *trb = ring->dequeue; | |
1929 | struct xhci_segment *seg = ring->deq_seg; | |
1930 | ||
1931 | for (sum = 0; trb != stop_trb; next_trb(xhci, ring, &seg, &trb)) { | |
1932 | if (!trb_is_noop(trb) && !trb_is_link(trb)) | |
1933 | sum += TRB_LEN(le32_to_cpu(trb->generic.field[2])); | |
1934 | } | |
1935 | return sum; | |
1936 | } | |
1937 | ||
8af56be1 AX |
1938 | /* |
1939 | * Process control tds, update urb status and actual_length. | |
1940 | */ | |
1941 | static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td, | |
f97c08ae | 1942 | union xhci_trb *ep_trb, struct xhci_transfer_event *event, |
8af56be1 AX |
1943 | struct xhci_virt_ep *ep, int *status) |
1944 | { | |
1945 | struct xhci_virt_device *xdev; | |
1946 | struct xhci_ring *ep_ring; | |
1947 | unsigned int slot_id; | |
1948 | int ep_index; | |
1949 | struct xhci_ep_ctx *ep_ctx; | |
1950 | u32 trb_comp_code; | |
0b6c324c | 1951 | u32 remaining, requested; |
29fc1aa4 | 1952 | u32 trb_type; |
8af56be1 | 1953 | |
29fc1aa4 | 1954 | trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(ep_trb->generic.field[3])); |
28ccd296 | 1955 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); |
8af56be1 | 1956 | xdev = xhci->devs[slot_id]; |
28ccd296 ME |
1957 | ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1; |
1958 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); | |
8af56be1 | 1959 | ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
28ccd296 | 1960 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); |
0b6c324c MN |
1961 | requested = td->urb->transfer_buffer_length; |
1962 | remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); | |
1963 | ||
8af56be1 AX |
1964 | switch (trb_comp_code) { |
1965 | case COMP_SUCCESS: | |
29fc1aa4 | 1966 | if (trb_type != TRB_STATUS) { |
0b6c324c | 1967 | xhci_warn(xhci, "WARN: Success on ctrl %s TRB without IOC set?\n", |
29fc1aa4 | 1968 | (trb_type == TRB_DATA) ? "data" : "setup"); |
8af56be1 | 1969 | *status = -ESHUTDOWN; |
0b6c324c | 1970 | break; |
8af56be1 | 1971 | } |
0b6c324c | 1972 | *status = 0; |
8af56be1 | 1973 | break; |
0b7c105a | 1974 | case COMP_SHORT_PACKET: |
0b6c324c | 1975 | *status = 0; |
8af56be1 | 1976 | break; |
0b7c105a | 1977 | case COMP_STOPPED_SHORT_PACKET: |
29fc1aa4 | 1978 | if (trb_type == TRB_DATA || trb_type == TRB_NORMAL) |
0b6c324c | 1979 | td->urb->actual_length = remaining; |
40a3b775 | 1980 | else |
0b6c324c MN |
1981 | xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n"); |
1982 | goto finish_td; | |
0b7c105a | 1983 | case COMP_STOPPED: |
29fc1aa4 FB |
1984 | switch (trb_type) { |
1985 | case TRB_SETUP: | |
1986 | td->urb->actual_length = 0; | |
1987 | goto finish_td; | |
1988 | case TRB_DATA: | |
1989 | case TRB_NORMAL: | |
0b6c324c | 1990 | td->urb->actual_length = requested - remaining; |
29fc1aa4 FB |
1991 | goto finish_td; |
1992 | default: | |
1993 | xhci_warn(xhci, "WARN: unexpected TRB Type %d\n", | |
1994 | trb_type); | |
1995 | goto finish_td; | |
1996 | } | |
0b7c105a | 1997 | case COMP_STOPPED_LENGTH_INVALID: |
0b6c324c | 1998 | goto finish_td; |
8af56be1 AX |
1999 | default: |
2000 | if (!xhci_requires_manual_halt_cleanup(xhci, | |
0b6c324c | 2001 | ep_ctx, trb_comp_code)) |
8af56be1 | 2002 | break; |
0b6c324c MN |
2003 | xhci_dbg(xhci, "TRB error %u, halted endpoint index = %u\n", |
2004 | trb_comp_code, ep_index); | |
8af56be1 | 2005 | /* else fall through */ |
0b7c105a | 2006 | case COMP_STALL_ERROR: |
8af56be1 | 2007 | /* Did we transfer part of the data (middle) phase? */ |
29fc1aa4 | 2008 | if (trb_type == TRB_DATA || trb_type == TRB_NORMAL) |
0b6c324c | 2009 | td->urb->actual_length = requested - remaining; |
22ae47e6 | 2010 | else if (!td->urb_length_set) |
8af56be1 | 2011 | td->urb->actual_length = 0; |
0b6c324c | 2012 | goto finish_td; |
8af56be1 | 2013 | } |
0b6c324c MN |
2014 | |
2015 | /* stopped at setup stage, no data transferred */ | |
29fc1aa4 | 2016 | if (trb_type == TRB_SETUP) |
0b6c324c MN |
2017 | goto finish_td; |
2018 | ||
8af56be1 | 2019 | /* |
0b6c324c MN |
2020 | * if on data stage then update the actual_length of the URB and flag it |
2021 | * as set, so it won't be overwritten in the event for the last TRB. | |
8af56be1 | 2022 | */ |
29fc1aa4 FB |
2023 | if (trb_type == TRB_DATA || |
2024 | trb_type == TRB_NORMAL) { | |
0b6c324c MN |
2025 | td->urb_length_set = true; |
2026 | td->urb->actual_length = requested - remaining; | |
2027 | xhci_dbg(xhci, "Waiting for status stage event\n"); | |
2028 | return 0; | |
8af56be1 AX |
2029 | } |
2030 | ||
0b6c324c MN |
2031 | /* at status stage */ |
2032 | if (!td->urb_length_set) | |
2033 | td->urb->actual_length = requested; | |
2034 | ||
2035 | finish_td: | |
f97c08ae | 2036 | return finish_td(xhci, td, ep_trb, event, ep, status, false); |
8af56be1 AX |
2037 | } |
2038 | ||
04e51901 AX |
2039 | /* |
2040 | * Process isochronous tds, update urb packet status and actual_length. | |
2041 | */ | |
2042 | static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td, | |
f97c08ae | 2043 | union xhci_trb *ep_trb, struct xhci_transfer_event *event, |
04e51901 AX |
2044 | struct xhci_virt_ep *ep, int *status) |
2045 | { | |
2046 | struct xhci_ring *ep_ring; | |
2047 | struct urb_priv *urb_priv; | |
2048 | int idx; | |
926008c9 | 2049 | struct usb_iso_packet_descriptor *frame; |
04e51901 | 2050 | u32 trb_comp_code; |
36da3a1d MN |
2051 | bool sum_trbs_for_length = false; |
2052 | u32 remaining, requested, ep_trb_len; | |
2053 | int short_framestatus; | |
04e51901 | 2054 | |
28ccd296 ME |
2055 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
2056 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); | |
04e51901 AX |
2057 | urb_priv = td->urb->hcpriv; |
2058 | idx = urb_priv->td_cnt; | |
926008c9 | 2059 | frame = &td->urb->iso_frame_desc[idx]; |
36da3a1d MN |
2060 | requested = frame->length; |
2061 | remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); | |
2062 | ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2])); | |
2063 | short_framestatus = td->urb->transfer_flags & URB_SHORT_NOT_OK ? | |
2064 | -EREMOTEIO : 0; | |
04e51901 | 2065 | |
926008c9 DT |
2066 | /* handle completion code */ |
2067 | switch (trb_comp_code) { | |
2068 | case COMP_SUCCESS: | |
36da3a1d MN |
2069 | if (remaining) { |
2070 | frame->status = short_framestatus; | |
2071 | if (xhci->quirks & XHCI_TRUST_TX_LENGTH) | |
2072 | sum_trbs_for_length = true; | |
1530bbc6 SS |
2073 | break; |
2074 | } | |
36da3a1d MN |
2075 | frame->status = 0; |
2076 | break; | |
0b7c105a | 2077 | case COMP_SHORT_PACKET: |
36da3a1d MN |
2078 | frame->status = short_framestatus; |
2079 | sum_trbs_for_length = true; | |
926008c9 | 2080 | break; |
0b7c105a | 2081 | case COMP_BANDWIDTH_OVERRUN_ERROR: |
926008c9 | 2082 | frame->status = -ECOMM; |
926008c9 | 2083 | break; |
0b7c105a FB |
2084 | case COMP_ISOCH_BUFFER_OVERRUN: |
2085 | case COMP_BABBLE_DETECTED_ERROR: | |
926008c9 | 2086 | frame->status = -EOVERFLOW; |
926008c9 | 2087 | break; |
0b7c105a FB |
2088 | case COMP_INCOMPATIBLE_DEVICE_ERROR: |
2089 | case COMP_STALL_ERROR: | |
d104d015 | 2090 | frame->status = -EPROTO; |
d104d015 | 2091 | break; |
0b7c105a | 2092 | case COMP_USB_TRANSACTION_ERROR: |
926008c9 | 2093 | frame->status = -EPROTO; |
f97c08ae | 2094 | if (ep_trb != td->last_trb) |
d104d015 | 2095 | return 0; |
926008c9 | 2096 | break; |
0b7c105a | 2097 | case COMP_STOPPED: |
36da3a1d MN |
2098 | sum_trbs_for_length = true; |
2099 | break; | |
0b7c105a | 2100 | case COMP_STOPPED_SHORT_PACKET: |
36da3a1d MN |
2101 | /* field normally containing residue now contains tranferred */ |
2102 | frame->status = short_framestatus; | |
2103 | requested = remaining; | |
2104 | break; | |
0b7c105a | 2105 | case COMP_STOPPED_LENGTH_INVALID: |
36da3a1d MN |
2106 | requested = 0; |
2107 | remaining = 0; | |
926008c9 DT |
2108 | break; |
2109 | default: | |
36da3a1d | 2110 | sum_trbs_for_length = true; |
926008c9 DT |
2111 | frame->status = -1; |
2112 | break; | |
04e51901 AX |
2113 | } |
2114 | ||
36da3a1d MN |
2115 | if (sum_trbs_for_length) |
2116 | frame->actual_length = sum_trb_lengths(xhci, ep_ring, ep_trb) + | |
2117 | ep_trb_len - remaining; | |
2118 | else | |
2119 | frame->actual_length = requested; | |
04e51901 | 2120 | |
36da3a1d | 2121 | td->urb->actual_length += frame->actual_length; |
04e51901 | 2122 | |
f97c08ae | 2123 | return finish_td(xhci, td, ep_trb, event, ep, status, false); |
04e51901 AX |
2124 | } |
2125 | ||
926008c9 DT |
2126 | static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td, |
2127 | struct xhci_transfer_event *event, | |
2128 | struct xhci_virt_ep *ep, int *status) | |
2129 | { | |
2130 | struct xhci_ring *ep_ring; | |
2131 | struct urb_priv *urb_priv; | |
2132 | struct usb_iso_packet_descriptor *frame; | |
2133 | int idx; | |
2134 | ||
f6975314 | 2135 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
926008c9 DT |
2136 | urb_priv = td->urb->hcpriv; |
2137 | idx = urb_priv->td_cnt; | |
2138 | frame = &td->urb->iso_frame_desc[idx]; | |
2139 | ||
b3df3f9c | 2140 | /* The transfer is partly done. */ |
926008c9 DT |
2141 | frame->status = -EXDEV; |
2142 | ||
2143 | /* calc actual length */ | |
2144 | frame->actual_length = 0; | |
2145 | ||
2146 | /* Update ring dequeue pointer */ | |
2147 | while (ep_ring->dequeue != td->last_trb) | |
3b72fca0 AX |
2148 | inc_deq(xhci, ep_ring); |
2149 | inc_deq(xhci, ep_ring); | |
926008c9 DT |
2150 | |
2151 | return finish_td(xhci, td, NULL, event, ep, status, true); | |
2152 | } | |
2153 | ||
22405ed2 AX |
2154 | /* |
2155 | * Process bulk and interrupt tds, update urb status and actual_length. | |
2156 | */ | |
2157 | static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td, | |
f97c08ae | 2158 | union xhci_trb *ep_trb, struct xhci_transfer_event *event, |
22405ed2 AX |
2159 | struct xhci_virt_ep *ep, int *status) |
2160 | { | |
2161 | struct xhci_ring *ep_ring; | |
22405ed2 | 2162 | u32 trb_comp_code; |
f97c08ae | 2163 | u32 remaining, requested, ep_trb_len; |
22405ed2 | 2164 | |
28ccd296 ME |
2165 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
2166 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); | |
30a65b45 | 2167 | remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)); |
f97c08ae | 2168 | ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2])); |
30a65b45 | 2169 | requested = td->urb->transfer_buffer_length; |
22405ed2 AX |
2170 | |
2171 | switch (trb_comp_code) { | |
2172 | case COMP_SUCCESS: | |
30a65b45 | 2173 | /* handle success with untransferred data as short packet */ |
f97c08ae | 2174 | if (ep_trb != td->last_trb || remaining) { |
52ab8685 | 2175 | xhci_warn(xhci, "WARN Successful completion on short TX\n"); |
30a65b45 MN |
2176 | xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n", |
2177 | td->urb->ep->desc.bEndpointAddress, | |
2178 | requested, remaining); | |
22405ed2 | 2179 | } |
52ab8685 | 2180 | *status = 0; |
22405ed2 | 2181 | break; |
0b7c105a | 2182 | case COMP_SHORT_PACKET: |
30a65b45 MN |
2183 | xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n", |
2184 | td->urb->ep->desc.bEndpointAddress, | |
2185 | requested, remaining); | |
52ab8685 | 2186 | *status = 0; |
22405ed2 | 2187 | break; |
0b7c105a | 2188 | case COMP_STOPPED_SHORT_PACKET: |
30a65b45 MN |
2189 | td->urb->actual_length = remaining; |
2190 | goto finish_td; | |
0b7c105a | 2191 | case COMP_STOPPED_LENGTH_INVALID: |
30a65b45 | 2192 | /* stopped on ep trb with invalid length, exclude it */ |
f97c08ae | 2193 | ep_trb_len = 0; |
30a65b45 MN |
2194 | remaining = 0; |
2195 | break; | |
22405ed2 | 2196 | default: |
30a65b45 | 2197 | /* do nothing */ |
22405ed2 AX |
2198 | break; |
2199 | } | |
40a3b775 | 2200 | |
f97c08ae | 2201 | if (ep_trb == td->last_trb) |
30a65b45 MN |
2202 | td->urb->actual_length = requested - remaining; |
2203 | else | |
2204 | td->urb->actual_length = | |
f97c08ae MN |
2205 | sum_trb_lengths(xhci, ep_ring, ep_trb) + |
2206 | ep_trb_len - remaining; | |
30a65b45 MN |
2207 | finish_td: |
2208 | if (remaining > requested) { | |
2209 | xhci_warn(xhci, "bad transfer trb length %d in event trb\n", | |
2210 | remaining); | |
22405ed2 | 2211 | td->urb->actual_length = 0; |
22405ed2 | 2212 | } |
f97c08ae | 2213 | return finish_td(xhci, td, ep_trb, event, ep, status, false); |
22405ed2 AX |
2214 | } |
2215 | ||
d0e96f5a SS |
2216 | /* |
2217 | * If this function returns an error condition, it means it got a Transfer | |
2218 | * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address. | |
2219 | * At this point, the host controller is probably hosed and should be reset. | |
2220 | */ | |
2221 | static int handle_tx_event(struct xhci_hcd *xhci, | |
2222 | struct xhci_transfer_event *event) | |
2223 | { | |
2224 | struct xhci_virt_device *xdev; | |
63a0d9ab | 2225 | struct xhci_virt_ep *ep; |
d0e96f5a | 2226 | struct xhci_ring *ep_ring; |
82d1009f | 2227 | unsigned int slot_id; |
d0e96f5a | 2228 | int ep_index; |
326b4810 | 2229 | struct xhci_td *td = NULL; |
f97c08ae MN |
2230 | dma_addr_t ep_trb_dma; |
2231 | struct xhci_segment *ep_seg; | |
2232 | union xhci_trb *ep_trb; | |
d0e96f5a | 2233 | int status = -EINPROGRESS; |
d115b048 | 2234 | struct xhci_ep_ctx *ep_ctx; |
c2d7b49f | 2235 | struct list_head *tmp; |
66d1eebc | 2236 | u32 trb_comp_code; |
c2d7b49f | 2237 | int td_num = 0; |
3b4739b8 | 2238 | bool handling_skipped_tds = false; |
d0e96f5a | 2239 | |
28ccd296 | 2240 | slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags)); |
82d1009f | 2241 | xdev = xhci->devs[slot_id]; |
d0e96f5a SS |
2242 | if (!xdev) { |
2243 | xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n"); | |
9258c0b2 | 2244 | xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n", |
e910b440 SS |
2245 | (unsigned long long) xhci_trb_virt_to_dma( |
2246 | xhci->event_ring->deq_seg, | |
9258c0b2 SS |
2247 | xhci->event_ring->dequeue), |
2248 | lower_32_bits(le64_to_cpu(event->buffer)), | |
2249 | upper_32_bits(le64_to_cpu(event->buffer)), | |
2250 | le32_to_cpu(event->transfer_len), | |
2251 | le32_to_cpu(event->flags)); | |
2252 | xhci_dbg(xhci, "Event ring:\n"); | |
2253 | xhci_debug_segment(xhci, xhci->event_ring->deq_seg); | |
d0e96f5a SS |
2254 | return -ENODEV; |
2255 | } | |
2256 | ||
2257 | /* Endpoint ID is 1 based, our index is zero based */ | |
28ccd296 | 2258 | ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1; |
63a0d9ab | 2259 | ep = &xdev->eps[ep_index]; |
28ccd296 | 2260 | ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer)); |
d115b048 | 2261 | ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
5071e6b2 | 2262 | if (!ep_ring || GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) { |
e9df17eb SS |
2263 | xhci_err(xhci, "ERROR Transfer event for disabled endpoint " |
2264 | "or incorrect stream ring\n"); | |
9258c0b2 | 2265 | xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n", |
e910b440 SS |
2266 | (unsigned long long) xhci_trb_virt_to_dma( |
2267 | xhci->event_ring->deq_seg, | |
9258c0b2 SS |
2268 | xhci->event_ring->dequeue), |
2269 | lower_32_bits(le64_to_cpu(event->buffer)), | |
2270 | upper_32_bits(le64_to_cpu(event->buffer)), | |
2271 | le32_to_cpu(event->transfer_len), | |
2272 | le32_to_cpu(event->flags)); | |
2273 | xhci_dbg(xhci, "Event ring:\n"); | |
2274 | xhci_debug_segment(xhci, xhci->event_ring->deq_seg); | |
d0e96f5a SS |
2275 | return -ENODEV; |
2276 | } | |
2277 | ||
c2d7b49f AX |
2278 | /* Count current td numbers if ep->skip is set */ |
2279 | if (ep->skip) { | |
2280 | list_for_each(tmp, &ep_ring->td_list) | |
2281 | td_num++; | |
2282 | } | |
2283 | ||
f97c08ae | 2284 | ep_trb_dma = le64_to_cpu(event->buffer); |
28ccd296 | 2285 | trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len)); |
986a92d4 | 2286 | /* Look for common error cases */ |
66d1eebc | 2287 | switch (trb_comp_code) { |
b10de142 SS |
2288 | /* Skip codes that require special handling depending on |
2289 | * transfer type | |
2290 | */ | |
2291 | case COMP_SUCCESS: | |
1c11a172 | 2292 | if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) |
1530bbc6 SS |
2293 | break; |
2294 | if (xhci->quirks & XHCI_TRUST_TX_LENGTH) | |
0b7c105a | 2295 | trb_comp_code = COMP_SHORT_PACKET; |
1530bbc6 | 2296 | else |
8202ce2e SS |
2297 | xhci_warn_ratelimited(xhci, |
2298 | "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n"); | |
0b7c105a | 2299 | case COMP_SHORT_PACKET: |
b10de142 | 2300 | break; |
0b7c105a | 2301 | case COMP_STOPPED: |
ae636747 SS |
2302 | xhci_dbg(xhci, "Stopped on Transfer TRB\n"); |
2303 | break; | |
0b7c105a | 2304 | case COMP_STOPPED_LENGTH_INVALID: |
ae636747 SS |
2305 | xhci_dbg(xhci, "Stopped on No-op or Link TRB\n"); |
2306 | break; | |
0b7c105a | 2307 | case COMP_STOPPED_SHORT_PACKET: |
40a3b775 LB |
2308 | xhci_dbg(xhci, "Stopped with short packet transfer detected\n"); |
2309 | break; | |
0b7c105a | 2310 | case COMP_STALL_ERROR: |
2a9227a5 | 2311 | xhci_dbg(xhci, "Stalled endpoint\n"); |
63a0d9ab | 2312 | ep->ep_state |= EP_HALTED; |
b10de142 SS |
2313 | status = -EPIPE; |
2314 | break; | |
0b7c105a | 2315 | case COMP_TRB_ERROR: |
b10de142 SS |
2316 | xhci_warn(xhci, "WARN: TRB error on endpoint\n"); |
2317 | status = -EILSEQ; | |
2318 | break; | |
0b7c105a FB |
2319 | case COMP_SPLIT_TRANSACTION_ERROR: |
2320 | case COMP_USB_TRANSACTION_ERROR: | |
2a9227a5 | 2321 | xhci_dbg(xhci, "Transfer error on endpoint\n"); |
b10de142 SS |
2322 | status = -EPROTO; |
2323 | break; | |
0b7c105a | 2324 | case COMP_BABBLE_DETECTED_ERROR: |
2a9227a5 | 2325 | xhci_dbg(xhci, "Babble error on endpoint\n"); |
4a73143c SS |
2326 | status = -EOVERFLOW; |
2327 | break; | |
0b7c105a | 2328 | case COMP_DATA_BUFFER_ERROR: |
b10de142 SS |
2329 | xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n"); |
2330 | status = -ENOSR; | |
2331 | break; | |
0b7c105a | 2332 | case COMP_BANDWIDTH_OVERRUN_ERROR: |
986a92d4 AX |
2333 | xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n"); |
2334 | break; | |
0b7c105a | 2335 | case COMP_ISOCH_BUFFER_OVERRUN: |
986a92d4 AX |
2336 | xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n"); |
2337 | break; | |
0b7c105a | 2338 | case COMP_RING_UNDERRUN: |
986a92d4 AX |
2339 | /* |
2340 | * When the Isoch ring is empty, the xHC will generate | |
2341 | * a Ring Overrun Event for IN Isoch endpoint or Ring | |
2342 | * Underrun Event for OUT Isoch endpoint. | |
2343 | */ | |
2344 | xhci_dbg(xhci, "underrun event on endpoint\n"); | |
2345 | if (!list_empty(&ep_ring->td_list)) | |
2346 | xhci_dbg(xhci, "Underrun Event for slot %d ep %d " | |
2347 | "still with TDs queued?\n", | |
28ccd296 ME |
2348 | TRB_TO_SLOT_ID(le32_to_cpu(event->flags)), |
2349 | ep_index); | |
986a92d4 | 2350 | goto cleanup; |
0b7c105a | 2351 | case COMP_RING_OVERRUN: |
986a92d4 AX |
2352 | xhci_dbg(xhci, "overrun event on endpoint\n"); |
2353 | if (!list_empty(&ep_ring->td_list)) | |
2354 | xhci_dbg(xhci, "Overrun Event for slot %d ep %d " | |
2355 | "still with TDs queued?\n", | |
28ccd296 ME |
2356 | TRB_TO_SLOT_ID(le32_to_cpu(event->flags)), |
2357 | ep_index); | |
986a92d4 | 2358 | goto cleanup; |
0b7c105a | 2359 | case COMP_INCOMPATIBLE_DEVICE_ERROR: |
f6ba6fe2 AH |
2360 | xhci_warn(xhci, "WARN: detect an incompatible device"); |
2361 | status = -EPROTO; | |
2362 | break; | |
0b7c105a | 2363 | case COMP_MISSED_SERVICE_ERROR: |
d18240db AX |
2364 | /* |
2365 | * When encounter missed service error, one or more isoc tds | |
2366 | * may be missed by xHC. | |
2367 | * Set skip flag of the ep_ring; Complete the missed tds as | |
2368 | * short transfer when process the ep_ring next time. | |
2369 | */ | |
2370 | ep->skip = true; | |
2371 | xhci_dbg(xhci, "Miss service interval error, set skip flag\n"); | |
2372 | goto cleanup; | |
0b7c105a | 2373 | case COMP_NO_PING_RESPONSE_ERROR: |
3b4739b8 MN |
2374 | ep->skip = true; |
2375 | xhci_dbg(xhci, "No Ping response error, Skip one Isoc TD\n"); | |
2376 | goto cleanup; | |
b10de142 | 2377 | default: |
b45b5069 | 2378 | if (xhci_is_vendor_info_code(xhci, trb_comp_code)) { |
5ad6a529 SS |
2379 | status = 0; |
2380 | break; | |
2381 | } | |
86cd740a MN |
2382 | xhci_warn(xhci, "ERROR Unknown event condition %u, HC probably busted\n", |
2383 | trb_comp_code); | |
986a92d4 AX |
2384 | goto cleanup; |
2385 | } | |
2386 | ||
d18240db AX |
2387 | do { |
2388 | /* This TRB should be in the TD at the head of this ring's | |
2389 | * TD list. | |
2390 | */ | |
2391 | if (list_empty(&ep_ring->td_list)) { | |
a83d6755 SS |
2392 | /* |
2393 | * A stopped endpoint may generate an extra completion | |
2394 | * event if the device was suspended. Don't print | |
2395 | * warnings. | |
2396 | */ | |
0b7c105a FB |
2397 | if (!(trb_comp_code == COMP_STOPPED || |
2398 | trb_comp_code == COMP_STOPPED_LENGTH_INVALID)) { | |
a83d6755 SS |
2399 | xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n", |
2400 | TRB_TO_SLOT_ID(le32_to_cpu(event->flags)), | |
2401 | ep_index); | |
2402 | xhci_dbg(xhci, "Event TRB with TRB type ID %u\n", | |
2403 | (le32_to_cpu(event->flags) & | |
2404 | TRB_TYPE_BITMASK)>>10); | |
2405 | xhci_print_trb_offsets(xhci, (union xhci_trb *) event); | |
2406 | } | |
d18240db AX |
2407 | if (ep->skip) { |
2408 | ep->skip = false; | |
2409 | xhci_dbg(xhci, "td_list is empty while skip " | |
2410 | "flag set. Clear skip flag.\n"); | |
2411 | } | |
d18240db AX |
2412 | goto cleanup; |
2413 | } | |
986a92d4 | 2414 | |
c2d7b49f AX |
2415 | /* We've skipped all the TDs on the ep ring when ep->skip set */ |
2416 | if (ep->skip && td_num == 0) { | |
2417 | ep->skip = false; | |
2418 | xhci_dbg(xhci, "All tds on the ep_ring skipped. " | |
2419 | "Clear skip flag.\n"); | |
c2d7b49f AX |
2420 | goto cleanup; |
2421 | } | |
2422 | ||
04861f83 FB |
2423 | td = list_first_entry(&ep_ring->td_list, struct xhci_td, |
2424 | td_list); | |
c2d7b49f AX |
2425 | if (ep->skip) |
2426 | td_num--; | |
926008c9 | 2427 | |
d18240db | 2428 | /* Is this a TRB in the currently executing TD? */ |
f97c08ae MN |
2429 | ep_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue, |
2430 | td->last_trb, ep_trb_dma, false); | |
e1cf486d AH |
2431 | |
2432 | /* | |
2433 | * Skip the Force Stopped Event. The event_trb(event_dma) of FSE | |
2434 | * is not in the current TD pointed by ep_ring->dequeue because | |
2435 | * that the hardware dequeue pointer still at the previous TRB | |
2436 | * of the current TD. The previous TRB maybe a Link TD or the | |
2437 | * last TRB of the previous TD. The command completion handle | |
2438 | * will take care the rest. | |
2439 | */ | |
0b7c105a FB |
2440 | if (!ep_seg && (trb_comp_code == COMP_STOPPED || |
2441 | trb_comp_code == COMP_STOPPED_LENGTH_INVALID)) { | |
e1cf486d AH |
2442 | goto cleanup; |
2443 | } | |
2444 | ||
f97c08ae | 2445 | if (!ep_seg) { |
926008c9 DT |
2446 | if (!ep->skip || |
2447 | !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) { | |
ad808333 SS |
2448 | /* Some host controllers give a spurious |
2449 | * successful event after a short transfer. | |
2450 | * Ignore it. | |
2451 | */ | |
ddba5cd0 | 2452 | if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) && |
ad808333 SS |
2453 | ep_ring->last_td_was_short) { |
2454 | ep_ring->last_td_was_short = false; | |
ad808333 SS |
2455 | goto cleanup; |
2456 | } | |
926008c9 DT |
2457 | /* HC is busted, give up! */ |
2458 | xhci_err(xhci, | |
2459 | "ERROR Transfer event TRB DMA ptr not " | |
cffb9be8 HG |
2460 | "part of current TD ep_index %d " |
2461 | "comp_code %u\n", ep_index, | |
2462 | trb_comp_code); | |
2463 | trb_in_td(xhci, ep_ring->deq_seg, | |
2464 | ep_ring->dequeue, td->last_trb, | |
f97c08ae | 2465 | ep_trb_dma, true); |
926008c9 DT |
2466 | return -ESHUTDOWN; |
2467 | } | |
2468 | ||
0c03d89d | 2469 | skip_isoc_td(xhci, td, event, ep, &status); |
926008c9 DT |
2470 | goto cleanup; |
2471 | } | |
0b7c105a | 2472 | if (trb_comp_code == COMP_SHORT_PACKET) |
ad808333 SS |
2473 | ep_ring->last_td_was_short = true; |
2474 | else | |
2475 | ep_ring->last_td_was_short = false; | |
926008c9 DT |
2476 | |
2477 | if (ep->skip) { | |
d18240db AX |
2478 | xhci_dbg(xhci, "Found td. Clear skip flag.\n"); |
2479 | ep->skip = false; | |
2480 | } | |
678539cf | 2481 | |
f97c08ae MN |
2482 | ep_trb = &ep_seg->trbs[(ep_trb_dma - ep_seg->dma) / |
2483 | sizeof(*ep_trb)]; | |
926008c9 DT |
2484 | /* |
2485 | * No-op TRB should not trigger interrupts. | |
f97c08ae | 2486 | * If ep_trb is a no-op TRB, it means the |
926008c9 DT |
2487 | * corresponding TD has been cancelled. Just ignore |
2488 | * the TD. | |
2489 | */ | |
f97c08ae MN |
2490 | if (trb_is_noop(ep_trb)) { |
2491 | xhci_dbg(xhci, "ep_trb is a no-op TRB. Skip it\n"); | |
926008c9 | 2492 | goto cleanup; |
d18240db | 2493 | } |
4422da61 | 2494 | |
0c03d89d | 2495 | /* update the urb's actual_length and give back to the core */ |
d18240db | 2496 | if (usb_endpoint_xfer_control(&td->urb->ep->desc)) |
0c03d89d | 2497 | process_ctrl_td(xhci, td, ep_trb, event, ep, &status); |
04e51901 | 2498 | else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc)) |
0c03d89d | 2499 | process_isoc_td(xhci, td, ep_trb, event, ep, &status); |
d18240db | 2500 | else |
0c03d89d MN |
2501 | process_bulk_intr_td(xhci, td, ep_trb, event, ep, |
2502 | &status); | |
d18240db | 2503 | cleanup: |
3b4739b8 | 2504 | handling_skipped_tds = ep->skip && |
0b7c105a FB |
2505 | trb_comp_code != COMP_MISSED_SERVICE_ERROR && |
2506 | trb_comp_code != COMP_NO_PING_RESPONSE_ERROR; | |
3b4739b8 | 2507 | |
d18240db | 2508 | /* |
3b4739b8 MN |
2509 | * Do not update event ring dequeue pointer if we're in a loop |
2510 | * processing missed tds. | |
d18240db | 2511 | */ |
3b4739b8 | 2512 | if (!handling_skipped_tds) |
3b72fca0 | 2513 | inc_deq(xhci, xhci->event_ring); |
d18240db | 2514 | |
d18240db AX |
2515 | /* |
2516 | * If ep->skip is set, it means there are missed tds on the | |
2517 | * endpoint ring need to take care of. | |
2518 | * Process them as short transfer until reach the td pointed by | |
2519 | * the event. | |
2520 | */ | |
3b4739b8 | 2521 | } while (handling_skipped_tds); |
d18240db | 2522 | |
d0e96f5a SS |
2523 | return 0; |
2524 | } | |
2525 | ||
0f2a7930 SS |
2526 | /* |
2527 | * This function handles all OS-owned events on the event ring. It may drop | |
2528 | * xhci->lock between event processing (e.g. to pass up port status changes). | |
9dee9a21 ME |
2529 | * Returns >0 for "possibly more events to process" (caller should call again), |
2530 | * otherwise 0 if done. In future, <0 returns should indicate error code. | |
0f2a7930 | 2531 | */ |
9dee9a21 | 2532 | static int xhci_handle_event(struct xhci_hcd *xhci) |
7f84eef0 SS |
2533 | { |
2534 | union xhci_trb *event; | |
0f2a7930 | 2535 | int update_ptrs = 1; |
d0e96f5a | 2536 | int ret; |
7f84eef0 | 2537 | |
f4c8f03c | 2538 | /* Event ring hasn't been allocated yet. */ |
7f84eef0 | 2539 | if (!xhci->event_ring || !xhci->event_ring->dequeue) { |
f4c8f03c LB |
2540 | xhci_err(xhci, "ERROR event ring not ready\n"); |
2541 | return -ENOMEM; | |
7f84eef0 SS |
2542 | } |
2543 | ||
2544 | event = xhci->event_ring->dequeue; | |
2545 | /* Does the HC or OS own the TRB? */ | |
28ccd296 | 2546 | if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) != |
f4c8f03c | 2547 | xhci->event_ring->cycle_state) |
9dee9a21 | 2548 | return 0; |
7f84eef0 | 2549 | |
92a3da41 ME |
2550 | /* |
2551 | * Barrier between reading the TRB_CYCLE (valid) flag above and any | |
2552 | * speculative reads of the event's flags/data below. | |
2553 | */ | |
2554 | rmb(); | |
0f2a7930 | 2555 | /* FIXME: Handle more event types. */ |
f4c8f03c | 2556 | switch (le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) { |
7f84eef0 SS |
2557 | case TRB_TYPE(TRB_COMPLETION): |
2558 | handle_cmd_completion(xhci, &event->event_cmd); | |
2559 | break; | |
0f2a7930 SS |
2560 | case TRB_TYPE(TRB_PORT_STATUS): |
2561 | handle_port_status(xhci, event); | |
2562 | update_ptrs = 0; | |
2563 | break; | |
d0e96f5a SS |
2564 | case TRB_TYPE(TRB_TRANSFER): |
2565 | ret = handle_tx_event(xhci, &event->trans_event); | |
f4c8f03c | 2566 | if (ret >= 0) |
d0e96f5a SS |
2567 | update_ptrs = 0; |
2568 | break; | |
623bef9e SS |
2569 | case TRB_TYPE(TRB_DEV_NOTE): |
2570 | handle_device_notification(xhci, event); | |
2571 | break; | |
7f84eef0 | 2572 | default: |
28ccd296 ME |
2573 | if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >= |
2574 | TRB_TYPE(48)) | |
0238634d SS |
2575 | handle_vendor_event(xhci, event); |
2576 | else | |
f4c8f03c LB |
2577 | xhci_warn(xhci, "ERROR unknown event type %d\n", |
2578 | TRB_FIELD_TO_TYPE( | |
2579 | le32_to_cpu(event->event_cmd.flags))); | |
7f84eef0 | 2580 | } |
6f5165cf SS |
2581 | /* Any of the above functions may drop and re-acquire the lock, so check |
2582 | * to make sure a watchdog timer didn't mark the host as non-responsive. | |
2583 | */ | |
2584 | if (xhci->xhc_state & XHCI_STATE_DYING) { | |
2585 | xhci_dbg(xhci, "xHCI host dying, returning from " | |
2586 | "event handler.\n"); | |
9dee9a21 | 2587 | return 0; |
6f5165cf | 2588 | } |
7f84eef0 | 2589 | |
c06d68b8 SS |
2590 | if (update_ptrs) |
2591 | /* Update SW event ring dequeue pointer */ | |
3b72fca0 | 2592 | inc_deq(xhci, xhci->event_ring); |
c06d68b8 | 2593 | |
9dee9a21 ME |
2594 | /* Are there more items on the event ring? Caller will call us again to |
2595 | * check. | |
2596 | */ | |
2597 | return 1; | |
7f84eef0 | 2598 | } |
9032cd52 SS |
2599 | |
2600 | /* | |
2601 | * xHCI spec says we can get an interrupt, and if the HC has an error condition, | |
2602 | * we might get bad data out of the event ring. Section 4.10.2.7 has a list of | |
2603 | * indicators of an event TRB error, but we check the status *first* to be safe. | |
2604 | */ | |
2605 | irqreturn_t xhci_irq(struct usb_hcd *hcd) | |
2606 | { | |
2607 | struct xhci_hcd *xhci = hcd_to_xhci(hcd); | |
c06d68b8 | 2608 | union xhci_trb *event_ring_deq; |
76a35293 | 2609 | irqreturn_t ret = IRQ_NONE; |
c06d68b8 | 2610 | dma_addr_t deq; |
76a35293 FB |
2611 | u64 temp_64; |
2612 | u32 status; | |
9032cd52 SS |
2613 | |
2614 | spin_lock(&xhci->lock); | |
9032cd52 | 2615 | /* Check if the xHC generated the interrupt, or the irq is shared */ |
b0ba9720 | 2616 | status = readl(&xhci->op_regs->status); |
76a35293 FB |
2617 | if (status == 0xffffffff) { |
2618 | ret = IRQ_HANDLED; | |
2619 | goto out; | |
9032cd52 | 2620 | } |
76a35293 FB |
2621 | |
2622 | if (!(status & STS_EINT)) | |
2623 | goto out; | |
2624 | ||
27e0dd4d | 2625 | if (status & STS_FATAL) { |
9032cd52 SS |
2626 | xhci_warn(xhci, "WARNING: Host System Error\n"); |
2627 | xhci_halt(xhci); | |
76a35293 FB |
2628 | ret = IRQ_HANDLED; |
2629 | goto out; | |
9032cd52 SS |
2630 | } |
2631 | ||
bda53145 SS |
2632 | /* |
2633 | * Clear the op reg interrupt status first, | |
2634 | * so we can receive interrupts from other MSI-X interrupters. | |
2635 | * Write 1 to clear the interrupt status. | |
2636 | */ | |
27e0dd4d | 2637 | status |= STS_EINT; |
204b7793 | 2638 | writel(status, &xhci->op_regs->status); |
bda53145 SS |
2639 | /* FIXME when MSI-X is supported and there are multiple vectors */ |
2640 | /* Clear the MSI-X event interrupt status */ | |
2641 | ||
cd70469d | 2642 | if (hcd->irq) { |
c21599a3 SS |
2643 | u32 irq_pending; |
2644 | /* Acknowledge the PCI interrupt */ | |
b0ba9720 | 2645 | irq_pending = readl(&xhci->ir_set->irq_pending); |
4e833c0b | 2646 | irq_pending |= IMAN_IP; |
204b7793 | 2647 | writel(irq_pending, &xhci->ir_set->irq_pending); |
c21599a3 | 2648 | } |
bda53145 | 2649 | |
27a41a83 GKB |
2650 | if (xhci->xhc_state & XHCI_STATE_DYING || |
2651 | xhci->xhc_state & XHCI_STATE_HALTED) { | |
bda53145 SS |
2652 | xhci_dbg(xhci, "xHCI dying, ignoring interrupt. " |
2653 | "Shouldn't IRQs be disabled?\n"); | |
c06d68b8 SS |
2654 | /* Clear the event handler busy flag (RW1C); |
2655 | * the event ring should be empty. | |
bda53145 | 2656 | */ |
f7b2e403 | 2657 | temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue); |
477632df SS |
2658 | xhci_write_64(xhci, temp_64 | ERST_EHB, |
2659 | &xhci->ir_set->erst_dequeue); | |
76a35293 FB |
2660 | ret = IRQ_HANDLED; |
2661 | goto out; | |
c06d68b8 SS |
2662 | } |
2663 | ||
2664 | event_ring_deq = xhci->event_ring->dequeue; | |
2665 | /* FIXME this should be a delayed service routine | |
2666 | * that clears the EHB. | |
2667 | */ | |
9dee9a21 | 2668 | while (xhci_handle_event(xhci) > 0) {} |
bda53145 | 2669 | |
f7b2e403 | 2670 | temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue); |
c06d68b8 SS |
2671 | /* If necessary, update the HW's version of the event ring deq ptr. */ |
2672 | if (event_ring_deq != xhci->event_ring->dequeue) { | |
2673 | deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg, | |
2674 | xhci->event_ring->dequeue); | |
2675 | if (deq == 0) | |
2676 | xhci_warn(xhci, "WARN something wrong with SW event " | |
2677 | "ring dequeue ptr.\n"); | |
2678 | /* Update HC event ring dequeue pointer */ | |
2679 | temp_64 &= ERST_PTR_MASK; | |
2680 | temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK); | |
2681 | } | |
2682 | ||
2683 | /* Clear the event handler busy flag (RW1C); event ring is empty. */ | |
2684 | temp_64 |= ERST_EHB; | |
477632df | 2685 | xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue); |
76a35293 | 2686 | ret = IRQ_HANDLED; |
c06d68b8 | 2687 | |
76a35293 | 2688 | out: |
9032cd52 SS |
2689 | spin_unlock(&xhci->lock); |
2690 | ||
76a35293 | 2691 | return ret; |
9032cd52 SS |
2692 | } |
2693 | ||
851ec164 | 2694 | irqreturn_t xhci_msi_irq(int irq, void *hcd) |
9032cd52 | 2695 | { |
968b822c | 2696 | return xhci_irq(hcd); |
9032cd52 | 2697 | } |
7f84eef0 | 2698 | |
d0e96f5a SS |
2699 | /**** Endpoint Ring Operations ****/ |
2700 | ||
7f84eef0 SS |
2701 | /* |
2702 | * Generic function for queueing a TRB on a ring. | |
2703 | * The caller must have checked to make sure there's room on the ring. | |
6cc30d85 SS |
2704 | * |
2705 | * @more_trbs_coming: Will you enqueue more TRBs before calling | |
2706 | * prepare_transfer()? | |
7f84eef0 SS |
2707 | */ |
2708 | static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring, | |
3b72fca0 | 2709 | bool more_trbs_coming, |
7f84eef0 SS |
2710 | u32 field1, u32 field2, u32 field3, u32 field4) |
2711 | { | |
2712 | struct xhci_generic_trb *trb; | |
2713 | ||
2714 | trb = &ring->enqueue->generic; | |
28ccd296 ME |
2715 | trb->field[0] = cpu_to_le32(field1); |
2716 | trb->field[1] = cpu_to_le32(field2); | |
2717 | trb->field[2] = cpu_to_le32(field3); | |
2718 | trb->field[3] = cpu_to_le32(field4); | |
3b72fca0 | 2719 | inc_enq(xhci, ring, more_trbs_coming); |
7f84eef0 SS |
2720 | } |
2721 | ||
d0e96f5a SS |
2722 | /* |
2723 | * Does various checks on the endpoint ring, and makes it ready to queue num_trbs. | |
2724 | * FIXME allocate segments if the ring is full. | |
2725 | */ | |
2726 | static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring, | |
3b72fca0 | 2727 | u32 ep_state, unsigned int num_trbs, gfp_t mem_flags) |
d0e96f5a | 2728 | { |
8dfec614 AX |
2729 | unsigned int num_trbs_needed; |
2730 | ||
d0e96f5a | 2731 | /* Make sure the endpoint has been added to xHC schedule */ |
d0e96f5a SS |
2732 | switch (ep_state) { |
2733 | case EP_STATE_DISABLED: | |
2734 | /* | |
2735 | * USB core changed config/interfaces without notifying us, | |
2736 | * or hardware is reporting the wrong state. | |
2737 | */ | |
2738 | xhci_warn(xhci, "WARN urb submitted to disabled ep\n"); | |
2739 | return -ENOENT; | |
d0e96f5a | 2740 | case EP_STATE_ERROR: |
c92bcfa7 | 2741 | xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n"); |
d0e96f5a SS |
2742 | /* FIXME event handling code for error needs to clear it */ |
2743 | /* XXX not sure if this should be -ENOENT or not */ | |
2744 | return -EINVAL; | |
c92bcfa7 SS |
2745 | case EP_STATE_HALTED: |
2746 | xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n"); | |
d0e96f5a SS |
2747 | case EP_STATE_STOPPED: |
2748 | case EP_STATE_RUNNING: | |
2749 | break; | |
2750 | default: | |
2751 | xhci_err(xhci, "ERROR unknown endpoint state for ep\n"); | |
2752 | /* | |
2753 | * FIXME issue Configure Endpoint command to try to get the HC | |
2754 | * back into a known state. | |
2755 | */ | |
2756 | return -EINVAL; | |
2757 | } | |
8dfec614 AX |
2758 | |
2759 | while (1) { | |
3d4b81ed SS |
2760 | if (room_on_ring(xhci, ep_ring, num_trbs)) |
2761 | break; | |
8dfec614 AX |
2762 | |
2763 | if (ep_ring == xhci->cmd_ring) { | |
2764 | xhci_err(xhci, "Do not support expand command ring\n"); | |
2765 | return -ENOMEM; | |
2766 | } | |
2767 | ||
68ffb011 XR |
2768 | xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion, |
2769 | "ERROR no room on ep ring, try ring expansion"); | |
8dfec614 AX |
2770 | num_trbs_needed = num_trbs - ep_ring->num_trbs_free; |
2771 | if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed, | |
2772 | mem_flags)) { | |
2773 | xhci_err(xhci, "Ring expansion failed\n"); | |
2774 | return -ENOMEM; | |
2775 | } | |
261fa12b | 2776 | } |
6c12db90 | 2777 | |
d0c77d84 MN |
2778 | while (trb_is_link(ep_ring->enqueue)) { |
2779 | /* If we're not dealing with 0.95 hardware or isoc rings | |
2780 | * on AMD 0.96 host, clear the chain bit. | |
2781 | */ | |
2782 | if (!xhci_link_trb_quirk(xhci) && | |
2783 | !(ep_ring->type == TYPE_ISOC && | |
2784 | (xhci->quirks & XHCI_AMD_0x96_HOST))) | |
2785 | ep_ring->enqueue->link.control &= | |
2786 | cpu_to_le32(~TRB_CHAIN); | |
2787 | else | |
2788 | ep_ring->enqueue->link.control |= | |
2789 | cpu_to_le32(TRB_CHAIN); | |
6c12db90 | 2790 | |
d0c77d84 MN |
2791 | wmb(); |
2792 | ep_ring->enqueue->link.control ^= cpu_to_le32(TRB_CYCLE); | |
6c12db90 | 2793 | |
d0c77d84 MN |
2794 | /* Toggle the cycle bit after the last ring segment. */ |
2795 | if (link_trb_toggles_cycle(ep_ring->enqueue)) | |
2796 | ep_ring->cycle_state ^= 1; | |
6c12db90 | 2797 | |
d0c77d84 MN |
2798 | ep_ring->enq_seg = ep_ring->enq_seg->next; |
2799 | ep_ring->enqueue = ep_ring->enq_seg->trbs; | |
6c12db90 | 2800 | } |
d0e96f5a SS |
2801 | return 0; |
2802 | } | |
2803 | ||
23e3be11 | 2804 | static int prepare_transfer(struct xhci_hcd *xhci, |
d0e96f5a SS |
2805 | struct xhci_virt_device *xdev, |
2806 | unsigned int ep_index, | |
e9df17eb | 2807 | unsigned int stream_id, |
d0e96f5a SS |
2808 | unsigned int num_trbs, |
2809 | struct urb *urb, | |
8e51adcc | 2810 | unsigned int td_index, |
d0e96f5a SS |
2811 | gfp_t mem_flags) |
2812 | { | |
2813 | int ret; | |
8e51adcc AX |
2814 | struct urb_priv *urb_priv; |
2815 | struct xhci_td *td; | |
e9df17eb | 2816 | struct xhci_ring *ep_ring; |
d115b048 | 2817 | struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); |
e9df17eb SS |
2818 | |
2819 | ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id); | |
2820 | if (!ep_ring) { | |
2821 | xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n", | |
2822 | stream_id); | |
2823 | return -EINVAL; | |
2824 | } | |
2825 | ||
5071e6b2 | 2826 | ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx), |
3b72fca0 | 2827 | num_trbs, mem_flags); |
d0e96f5a SS |
2828 | if (ret) |
2829 | return ret; | |
d0e96f5a | 2830 | |
8e51adcc AX |
2831 | urb_priv = urb->hcpriv; |
2832 | td = urb_priv->td[td_index]; | |
2833 | ||
2834 | INIT_LIST_HEAD(&td->td_list); | |
2835 | INIT_LIST_HEAD(&td->cancelled_td_list); | |
2836 | ||
2837 | if (td_index == 0) { | |
214f76f7 | 2838 | ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb); |
d13565c1 | 2839 | if (unlikely(ret)) |
8e51adcc | 2840 | return ret; |
d0e96f5a SS |
2841 | } |
2842 | ||
8e51adcc | 2843 | td->urb = urb; |
d0e96f5a | 2844 | /* Add this TD to the tail of the endpoint ring's TD list */ |
8e51adcc AX |
2845 | list_add_tail(&td->td_list, &ep_ring->td_list); |
2846 | td->start_seg = ep_ring->enq_seg; | |
2847 | td->first_trb = ep_ring->enqueue; | |
2848 | ||
d0e96f5a SS |
2849 | return 0; |
2850 | } | |
2851 | ||
d2510342 AI |
2852 | static unsigned int count_trbs(u64 addr, u64 len) |
2853 | { | |
2854 | unsigned int num_trbs; | |
2855 | ||
2856 | num_trbs = DIV_ROUND_UP(len + (addr & (TRB_MAX_BUFF_SIZE - 1)), | |
2857 | TRB_MAX_BUFF_SIZE); | |
2858 | if (num_trbs == 0) | |
2859 | num_trbs++; | |
2860 | ||
2861 | return num_trbs; | |
2862 | } | |
2863 | ||
2864 | static inline unsigned int count_trbs_needed(struct urb *urb) | |
2865 | { | |
2866 | return count_trbs(urb->transfer_dma, urb->transfer_buffer_length); | |
2867 | } | |
2868 | ||
2869 | static unsigned int count_sg_trbs_needed(struct urb *urb) | |
8a96c052 | 2870 | { |
8a96c052 | 2871 | struct scatterlist *sg; |
d2510342 | 2872 | unsigned int i, len, full_len, num_trbs = 0; |
8a96c052 | 2873 | |
d2510342 | 2874 | full_len = urb->transfer_buffer_length; |
8a96c052 | 2875 | |
d2510342 AI |
2876 | for_each_sg(urb->sg, sg, urb->num_mapped_sgs, i) { |
2877 | len = sg_dma_len(sg); | |
2878 | num_trbs += count_trbs(sg_dma_address(sg), len); | |
2879 | len = min_t(unsigned int, len, full_len); | |
2880 | full_len -= len; | |
2881 | if (full_len == 0) | |
8a96c052 SS |
2882 | break; |
2883 | } | |
d2510342 | 2884 | |
8a96c052 SS |
2885 | return num_trbs; |
2886 | } | |
2887 | ||
d2510342 AI |
2888 | static unsigned int count_isoc_trbs_needed(struct urb *urb, int i) |
2889 | { | |
2890 | u64 addr, len; | |
2891 | ||
2892 | addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset); | |
2893 | len = urb->iso_frame_desc[i].length; | |
2894 | ||
2895 | return count_trbs(addr, len); | |
2896 | } | |
2897 | ||
2898 | static void check_trb_math(struct urb *urb, int running_total) | |
8a96c052 | 2899 | { |
d2510342 | 2900 | if (unlikely(running_total != urb->transfer_buffer_length)) |
a2490187 | 2901 | dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, " |
8a96c052 SS |
2902 | "queued %#x (%d), asked for %#x (%d)\n", |
2903 | __func__, | |
2904 | urb->ep->desc.bEndpointAddress, | |
2905 | running_total, running_total, | |
2906 | urb->transfer_buffer_length, | |
2907 | urb->transfer_buffer_length); | |
2908 | } | |
2909 | ||
23e3be11 | 2910 | static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id, |
e9df17eb | 2911 | unsigned int ep_index, unsigned int stream_id, int start_cycle, |
e1eab2e0 | 2912 | struct xhci_generic_trb *start_trb) |
8a96c052 | 2913 | { |
8a96c052 SS |
2914 | /* |
2915 | * Pass all the TRBs to the hardware at once and make sure this write | |
2916 | * isn't reordered. | |
2917 | */ | |
2918 | wmb(); | |
50f7b52a | 2919 | if (start_cycle) |
28ccd296 | 2920 | start_trb->field[3] |= cpu_to_le32(start_cycle); |
50f7b52a | 2921 | else |
28ccd296 | 2922 | start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE); |
be88fe4f | 2923 | xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id); |
8a96c052 SS |
2924 | } |
2925 | ||
78140156 AI |
2926 | static void check_interval(struct xhci_hcd *xhci, struct urb *urb, |
2927 | struct xhci_ep_ctx *ep_ctx) | |
624defa1 | 2928 | { |
624defa1 SS |
2929 | int xhci_interval; |
2930 | int ep_interval; | |
2931 | ||
28ccd296 | 2932 | xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info)); |
624defa1 | 2933 | ep_interval = urb->interval; |
78140156 | 2934 | |
624defa1 SS |
2935 | /* Convert to microframes */ |
2936 | if (urb->dev->speed == USB_SPEED_LOW || | |
2937 | urb->dev->speed == USB_SPEED_FULL) | |
2938 | ep_interval *= 8; | |
78140156 | 2939 | |
624defa1 SS |
2940 | /* FIXME change this to a warning and a suggestion to use the new API |
2941 | * to set the polling interval (once the API is added). | |
2942 | */ | |
2943 | if (xhci_interval != ep_interval) { | |
0730d52a DK |
2944 | dev_dbg_ratelimited(&urb->dev->dev, |
2945 | "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n", | |
2946 | ep_interval, ep_interval == 1 ? "" : "s", | |
2947 | xhci_interval, xhci_interval == 1 ? "" : "s"); | |
624defa1 SS |
2948 | urb->interval = xhci_interval; |
2949 | /* Convert back to frames for LS/FS devices */ | |
2950 | if (urb->dev->speed == USB_SPEED_LOW || | |
2951 | urb->dev->speed == USB_SPEED_FULL) | |
2952 | urb->interval /= 8; | |
2953 | } | |
78140156 AI |
2954 | } |
2955 | ||
2956 | /* | |
2957 | * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt | |
2958 | * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD | |
2959 | * (comprised of sg list entries) can take several service intervals to | |
2960 | * transmit. | |
2961 | */ | |
2962 | int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, | |
2963 | struct urb *urb, int slot_id, unsigned int ep_index) | |
2964 | { | |
2965 | struct xhci_ep_ctx *ep_ctx; | |
2966 | ||
2967 | ep_ctx = xhci_get_ep_ctx(xhci, xhci->devs[slot_id]->out_ctx, ep_index); | |
2968 | check_interval(xhci, urb, ep_ctx); | |
2969 | ||
3fc8206d | 2970 | return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index); |
624defa1 SS |
2971 | } |
2972 | ||
4da6e6f2 | 2973 | /* |
4525c0a1 SS |
2974 | * For xHCI 1.0 host controllers, TD size is the number of max packet sized |
2975 | * packets remaining in the TD (*not* including this TRB). | |
4da6e6f2 SS |
2976 | * |
2977 | * Total TD packet count = total_packet_count = | |
4525c0a1 | 2978 | * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize) |
4da6e6f2 SS |
2979 | * |
2980 | * Packets transferred up to and including this TRB = packets_transferred = | |
2981 | * rounddown(total bytes transferred including this TRB / wMaxPacketSize) | |
2982 | * | |
2983 | * TD size = total_packet_count - packets_transferred | |
2984 | * | |
c840d6ce MN |
2985 | * For xHCI 0.96 and older, TD size field should be the remaining bytes |
2986 | * including this TRB, right shifted by 10 | |
2987 | * | |
2988 | * For all hosts it must fit in bits 21:17, so it can't be bigger than 31. | |
2989 | * This is taken care of in the TRB_TD_SIZE() macro | |
2990 | * | |
4525c0a1 | 2991 | * The last TRB in a TD must have the TD size set to zero. |
4da6e6f2 | 2992 | */ |
c840d6ce MN |
2993 | static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred, |
2994 | int trb_buff_len, unsigned int td_total_len, | |
124c3937 | 2995 | struct urb *urb, bool more_trbs_coming) |
4da6e6f2 | 2996 | { |
c840d6ce MN |
2997 | u32 maxp, total_packet_count; |
2998 | ||
0cbd4b34 CY |
2999 | /* MTK xHCI is mostly 0.97 but contains some features from 1.0 */ |
3000 | if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST)) | |
c840d6ce MN |
3001 | return ((td_total_len - transferred) >> 10); |
3002 | ||
48df4a6f | 3003 | /* One TRB with a zero-length data packet. */ |
124c3937 | 3004 | if (!more_trbs_coming || (transferred == 0 && trb_buff_len == 0) || |
c840d6ce | 3005 | trb_buff_len == td_total_len) |
48df4a6f SS |
3006 | return 0; |
3007 | ||
0cbd4b34 CY |
3008 | /* for MTK xHCI, TD size doesn't include this TRB */ |
3009 | if (xhci->quirks & XHCI_MTK_HOST) | |
3010 | trb_buff_len = 0; | |
3011 | ||
734d3ddd | 3012 | maxp = usb_endpoint_maxp(&urb->ep->desc); |
0cbd4b34 CY |
3013 | total_packet_count = DIV_ROUND_UP(td_total_len, maxp); |
3014 | ||
c840d6ce MN |
3015 | /* Queueing functions don't count the current TRB into transferred */ |
3016 | return (total_packet_count - ((transferred + trb_buff_len) / maxp)); | |
4da6e6f2 SS |
3017 | } |
3018 | ||
f9c589e1 | 3019 | |
474ed23a | 3020 | static int xhci_align_td(struct xhci_hcd *xhci, struct urb *urb, u32 enqd_len, |
f9c589e1 | 3021 | u32 *trb_buff_len, struct xhci_segment *seg) |
474ed23a | 3022 | { |
f9c589e1 | 3023 | struct device *dev = xhci_to_hcd(xhci)->self.controller; |
474ed23a MN |
3024 | unsigned int unalign; |
3025 | unsigned int max_pkt; | |
f9c589e1 | 3026 | u32 new_buff_len; |
474ed23a | 3027 | |
734d3ddd | 3028 | max_pkt = usb_endpoint_maxp(&urb->ep->desc); |
474ed23a MN |
3029 | unalign = (enqd_len + *trb_buff_len) % max_pkt; |
3030 | ||
3031 | /* we got lucky, last normal TRB data on segment is packet aligned */ | |
3032 | if (unalign == 0) | |
3033 | return 0; | |
3034 | ||
f9c589e1 MN |
3035 | xhci_dbg(xhci, "Unaligned %d bytes, buff len %d\n", |
3036 | unalign, *trb_buff_len); | |
3037 | ||
474ed23a MN |
3038 | /* is the last nornal TRB alignable by splitting it */ |
3039 | if (*trb_buff_len > unalign) { | |
3040 | *trb_buff_len -= unalign; | |
f9c589e1 | 3041 | xhci_dbg(xhci, "split align, new buff len %d\n", *trb_buff_len); |
474ed23a MN |
3042 | return 0; |
3043 | } | |
f9c589e1 MN |
3044 | |
3045 | /* | |
3046 | * We want enqd_len + trb_buff_len to sum up to a number aligned to | |
3047 | * number which is divisible by the endpoint's wMaxPacketSize. IOW: | |
3048 | * (size of currently enqueued TRBs + remainder) % wMaxPacketSize == 0. | |
3049 | */ | |
3050 | new_buff_len = max_pkt - (enqd_len % max_pkt); | |
3051 | ||
3052 | if (new_buff_len > (urb->transfer_buffer_length - enqd_len)) | |
3053 | new_buff_len = (urb->transfer_buffer_length - enqd_len); | |
3054 | ||
3055 | /* create a max max_pkt sized bounce buffer pointed to by last trb */ | |
3056 | if (usb_urb_dir_out(urb)) { | |
3057 | sg_pcopy_to_buffer(urb->sg, urb->num_mapped_sgs, | |
3058 | seg->bounce_buf, new_buff_len, enqd_len); | |
3059 | seg->bounce_dma = dma_map_single(dev, seg->bounce_buf, | |
3060 | max_pkt, DMA_TO_DEVICE); | |
3061 | } else { | |
3062 | seg->bounce_dma = dma_map_single(dev, seg->bounce_buf, | |
3063 | max_pkt, DMA_FROM_DEVICE); | |
3064 | } | |
3065 | ||
3066 | if (dma_mapping_error(dev, seg->bounce_dma)) { | |
3067 | /* try without aligning. Some host controllers survive */ | |
3068 | xhci_warn(xhci, "Failed mapping bounce buffer, not aligning\n"); | |
3069 | return 0; | |
3070 | } | |
3071 | *trb_buff_len = new_buff_len; | |
3072 | seg->bounce_len = new_buff_len; | |
3073 | seg->bounce_offs = enqd_len; | |
3074 | ||
3075 | xhci_dbg(xhci, "Bounce align, new buff len %d\n", *trb_buff_len); | |
3076 | ||
474ed23a MN |
3077 | return 1; |
3078 | } | |
3079 | ||
d2510342 AI |
3080 | /* This is very similar to what ehci-q.c qtd_fill() does */ |
3081 | int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, | |
8a96c052 SS |
3082 | struct urb *urb, int slot_id, unsigned int ep_index) |
3083 | { | |
5a5a0b1a | 3084 | struct xhci_ring *ring; |
8e51adcc | 3085 | struct urb_priv *urb_priv; |
8a96c052 | 3086 | struct xhci_td *td; |
d2510342 AI |
3087 | struct xhci_generic_trb *start_trb; |
3088 | struct scatterlist *sg = NULL; | |
5a83f04a MN |
3089 | bool more_trbs_coming = true; |
3090 | bool need_zero_pkt = false; | |
86065c27 MN |
3091 | bool first_trb = true; |
3092 | unsigned int num_trbs; | |
d2510342 | 3093 | unsigned int start_cycle, num_sgs = 0; |
86065c27 | 3094 | unsigned int enqd_len, block_len, trb_buff_len, full_len; |
f9c589e1 | 3095 | int sent_len, ret; |
d2510342 | 3096 | u32 field, length_field, remainder; |
f9c589e1 | 3097 | u64 addr, send_addr; |
8a96c052 | 3098 | |
5a5a0b1a MN |
3099 | ring = xhci_urb_to_transfer_ring(xhci, urb); |
3100 | if (!ring) | |
e9df17eb SS |
3101 | return -EINVAL; |
3102 | ||
86065c27 | 3103 | full_len = urb->transfer_buffer_length; |
d2510342 AI |
3104 | /* If we have scatter/gather list, we use it. */ |
3105 | if (urb->num_sgs) { | |
3106 | num_sgs = urb->num_mapped_sgs; | |
3107 | sg = urb->sg; | |
86065c27 MN |
3108 | addr = (u64) sg_dma_address(sg); |
3109 | block_len = sg_dma_len(sg); | |
d2510342 | 3110 | num_trbs = count_sg_trbs_needed(urb); |
86065c27 | 3111 | } else { |
d2510342 | 3112 | num_trbs = count_trbs_needed(urb); |
86065c27 MN |
3113 | addr = (u64) urb->transfer_dma; |
3114 | block_len = full_len; | |
3115 | } | |
4758dcd1 | 3116 | ret = prepare_transfer(xhci, xhci->devs[slot_id], |
e9df17eb | 3117 | ep_index, urb->stream_id, |
3b72fca0 | 3118 | num_trbs, urb, 0, mem_flags); |
d2510342 | 3119 | if (unlikely(ret < 0)) |
4758dcd1 | 3120 | return ret; |
8e51adcc AX |
3121 | |
3122 | urb_priv = urb->hcpriv; | |
4758dcd1 RA |
3123 | |
3124 | /* Deal with URB_ZERO_PACKET - need one more td/trb */ | |
5a83f04a MN |
3125 | if (urb->transfer_flags & URB_ZERO_PACKET && urb_priv->length > 1) |
3126 | need_zero_pkt = true; | |
4758dcd1 | 3127 | |
8e51adcc AX |
3128 | td = urb_priv->td[0]; |
3129 | ||
8a96c052 SS |
3130 | /* |
3131 | * Don't give the first TRB to the hardware (by toggling the cycle bit) | |
3132 | * until we've finished creating all the other TRBs. The ring's cycle | |
3133 | * state may change as we enqueue the other TRBs, so save it too. | |
3134 | */ | |
5a5a0b1a MN |
3135 | start_trb = &ring->enqueue->generic; |
3136 | start_cycle = ring->cycle_state; | |
f9c589e1 | 3137 | send_addr = addr; |
8a96c052 | 3138 | |
d2510342 | 3139 | /* Queue the TRBs, even if they are zero-length */ |
0d2daade AB |
3140 | for (enqd_len = 0; first_trb || enqd_len < full_len; |
3141 | enqd_len += trb_buff_len) { | |
d2510342 | 3142 | field = TRB_TYPE(TRB_NORMAL); |
af8b9e63 | 3143 | |
86065c27 MN |
3144 | /* TRB buffer should not cross 64KB boundaries */ |
3145 | trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr); | |
3146 | trb_buff_len = min_t(unsigned int, trb_buff_len, block_len); | |
8a96c052 | 3147 | |
86065c27 MN |
3148 | if (enqd_len + trb_buff_len > full_len) |
3149 | trb_buff_len = full_len - enqd_len; | |
b10de142 SS |
3150 | |
3151 | /* Don't change the cycle bit of the first TRB until later */ | |
86065c27 MN |
3152 | if (first_trb) { |
3153 | first_trb = false; | |
50f7b52a | 3154 | if (start_cycle == 0) |
d2510342 | 3155 | field |= TRB_CYCLE; |
50f7b52a | 3156 | } else |
5a5a0b1a | 3157 | field |= ring->cycle_state; |
b10de142 SS |
3158 | |
3159 | /* Chain all the TRBs together; clear the chain bit in the last | |
3160 | * TRB to indicate it's the last TRB in the chain. | |
3161 | */ | |
86065c27 | 3162 | if (enqd_len + trb_buff_len < full_len) { |
b10de142 | 3163 | field |= TRB_CHAIN; |
2d98ef40 | 3164 | if (trb_is_link(ring->enqueue + 1)) { |
474ed23a | 3165 | if (xhci_align_td(xhci, urb, enqd_len, |
f9c589e1 MN |
3166 | &trb_buff_len, |
3167 | ring->enq_seg)) { | |
3168 | send_addr = ring->enq_seg->bounce_dma; | |
3169 | /* assuming TD won't span 2 segs */ | |
3170 | td->bounce_seg = ring->enq_seg; | |
3171 | } | |
474ed23a | 3172 | } |
f9c589e1 MN |
3173 | } |
3174 | if (enqd_len + trb_buff_len >= full_len) { | |
3175 | field &= ~TRB_CHAIN; | |
4758dcd1 | 3176 | field |= TRB_IOC; |
124c3937 | 3177 | more_trbs_coming = false; |
5a83f04a | 3178 | td->last_trb = ring->enqueue; |
b10de142 | 3179 | } |
af8b9e63 SS |
3180 | |
3181 | /* Only set interrupt on short packet for IN endpoints */ | |
3182 | if (usb_urb_dir_in(urb)) | |
3183 | field |= TRB_ISP; | |
3184 | ||
4da6e6f2 | 3185 | /* Set the TRB length, TD size, and interrupter fields. */ |
86065c27 MN |
3186 | remainder = xhci_td_remainder(xhci, enqd_len, trb_buff_len, |
3187 | full_len, urb, more_trbs_coming); | |
3188 | ||
f9dc68fe | 3189 | length_field = TRB_LEN(trb_buff_len) | |
c840d6ce | 3190 | TRB_TD_SIZE(remainder) | |
f9dc68fe | 3191 | TRB_INTR_TARGET(0); |
4da6e6f2 | 3192 | |
124c3937 | 3193 | queue_trb(xhci, ring, more_trbs_coming | need_zero_pkt, |
f9c589e1 MN |
3194 | lower_32_bits(send_addr), |
3195 | upper_32_bits(send_addr), | |
f9dc68fe | 3196 | length_field, |
d2510342 | 3197 | field); |
b10de142 | 3198 | |
b10de142 | 3199 | addr += trb_buff_len; |
f9c589e1 | 3200 | sent_len = trb_buff_len; |
d2510342 | 3201 | |
f9c589e1 | 3202 | while (sg && sent_len >= block_len) { |
86065c27 MN |
3203 | /* New sg entry */ |
3204 | --num_sgs; | |
f9c589e1 | 3205 | sent_len -= block_len; |
86065c27 | 3206 | if (num_sgs != 0) { |
d2510342 | 3207 | sg = sg_next(sg); |
86065c27 MN |
3208 | block_len = sg_dma_len(sg); |
3209 | addr = (u64) sg_dma_address(sg); | |
f9c589e1 | 3210 | addr += sent_len; |
d2510342 AI |
3211 | } |
3212 | } | |
f9c589e1 MN |
3213 | block_len -= sent_len; |
3214 | send_addr = addr; | |
d2510342 | 3215 | } |
b10de142 | 3216 | |
5a83f04a MN |
3217 | if (need_zero_pkt) { |
3218 | ret = prepare_transfer(xhci, xhci->devs[slot_id], | |
3219 | ep_index, urb->stream_id, | |
3220 | 1, urb, 1, mem_flags); | |
3221 | urb_priv->td[1]->last_trb = ring->enqueue; | |
3222 | field = TRB_TYPE(TRB_NORMAL) | ring->cycle_state | TRB_IOC; | |
3223 | queue_trb(xhci, ring, 0, 0, 0, TRB_INTR_TARGET(0), field); | |
3224 | } | |
3225 | ||
86065c27 | 3226 | check_trb_math(urb, enqd_len); |
e9df17eb | 3227 | giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id, |
e1eab2e0 | 3228 | start_cycle, start_trb); |
b10de142 SS |
3229 | return 0; |
3230 | } | |
3231 | ||
d0e96f5a | 3232 | /* Caller must have locked xhci->lock */ |
23e3be11 | 3233 | int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, |
d0e96f5a SS |
3234 | struct urb *urb, int slot_id, unsigned int ep_index) |
3235 | { | |
3236 | struct xhci_ring *ep_ring; | |
3237 | int num_trbs; | |
3238 | int ret; | |
3239 | struct usb_ctrlrequest *setup; | |
3240 | struct xhci_generic_trb *start_trb; | |
3241 | int start_cycle; | |
fb79a6da | 3242 | u32 field; |
8e51adcc | 3243 | struct urb_priv *urb_priv; |
d0e96f5a SS |
3244 | struct xhci_td *td; |
3245 | ||
e9df17eb SS |
3246 | ep_ring = xhci_urb_to_transfer_ring(xhci, urb); |
3247 | if (!ep_ring) | |
3248 | return -EINVAL; | |
d0e96f5a SS |
3249 | |
3250 | /* | |
3251 | * Need to copy setup packet into setup TRB, so we can't use the setup | |
3252 | * DMA address. | |
3253 | */ | |
3254 | if (!urb->setup_packet) | |
3255 | return -EINVAL; | |
3256 | ||
d0e96f5a SS |
3257 | /* 1 TRB for setup, 1 for status */ |
3258 | num_trbs = 2; | |
3259 | /* | |
3260 | * Don't need to check if we need additional event data and normal TRBs, | |
3261 | * since data in control transfers will never get bigger than 16MB | |
3262 | * XXX: can we get a buffer that crosses 64KB boundaries? | |
3263 | */ | |
3264 | if (urb->transfer_buffer_length > 0) | |
3265 | num_trbs++; | |
e9df17eb SS |
3266 | ret = prepare_transfer(xhci, xhci->devs[slot_id], |
3267 | ep_index, urb->stream_id, | |
3b72fca0 | 3268 | num_trbs, urb, 0, mem_flags); |
d0e96f5a SS |
3269 | if (ret < 0) |
3270 | return ret; | |
3271 | ||
8e51adcc AX |
3272 | urb_priv = urb->hcpriv; |
3273 | td = urb_priv->td[0]; | |
3274 | ||
d0e96f5a SS |
3275 | /* |
3276 | * Don't give the first TRB to the hardware (by toggling the cycle bit) | |
3277 | * until we've finished creating all the other TRBs. The ring's cycle | |
3278 | * state may change as we enqueue the other TRBs, so save it too. | |
3279 | */ | |
3280 | start_trb = &ep_ring->enqueue->generic; | |
3281 | start_cycle = ep_ring->cycle_state; | |
3282 | ||
3283 | /* Queue setup TRB - see section 6.4.1.2.1 */ | |
3284 | /* FIXME better way to translate setup_packet into two u32 fields? */ | |
3285 | setup = (struct usb_ctrlrequest *) urb->setup_packet; | |
50f7b52a AX |
3286 | field = 0; |
3287 | field |= TRB_IDT | TRB_TYPE(TRB_SETUP); | |
3288 | if (start_cycle == 0) | |
3289 | field |= 0x1; | |
b83cdc8f | 3290 | |
dca77945 | 3291 | /* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */ |
0cbd4b34 | 3292 | if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) { |
b83cdc8f AX |
3293 | if (urb->transfer_buffer_length > 0) { |
3294 | if (setup->bRequestType & USB_DIR_IN) | |
3295 | field |= TRB_TX_TYPE(TRB_DATA_IN); | |
3296 | else | |
3297 | field |= TRB_TX_TYPE(TRB_DATA_OUT); | |
3298 | } | |
3299 | } | |
3300 | ||
3b72fca0 | 3301 | queue_trb(xhci, ep_ring, true, |
28ccd296 ME |
3302 | setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16, |
3303 | le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16, | |
3304 | TRB_LEN(8) | TRB_INTR_TARGET(0), | |
3305 | /* Immediate data in pointer */ | |
3306 | field); | |
d0e96f5a SS |
3307 | |
3308 | /* If there's data, queue data TRBs */ | |
af8b9e63 SS |
3309 | /* Only set interrupt on short packet for IN endpoints */ |
3310 | if (usb_urb_dir_in(urb)) | |
3311 | field = TRB_ISP | TRB_TYPE(TRB_DATA); | |
3312 | else | |
3313 | field = TRB_TYPE(TRB_DATA); | |
3314 | ||
d0e96f5a | 3315 | if (urb->transfer_buffer_length > 0) { |
fb79a6da LB |
3316 | u32 length_field, remainder; |
3317 | ||
3318 | remainder = xhci_td_remainder(xhci, 0, | |
3319 | urb->transfer_buffer_length, | |
3320 | urb->transfer_buffer_length, | |
3321 | urb, 1); | |
3322 | length_field = TRB_LEN(urb->transfer_buffer_length) | | |
3323 | TRB_TD_SIZE(remainder) | | |
3324 | TRB_INTR_TARGET(0); | |
d0e96f5a SS |
3325 | if (setup->bRequestType & USB_DIR_IN) |
3326 | field |= TRB_DIR_IN; | |
3b72fca0 | 3327 | queue_trb(xhci, ep_ring, true, |
d0e96f5a SS |
3328 | lower_32_bits(urb->transfer_dma), |
3329 | upper_32_bits(urb->transfer_dma), | |
f9dc68fe | 3330 | length_field, |
af8b9e63 | 3331 | field | ep_ring->cycle_state); |
d0e96f5a SS |
3332 | } |
3333 | ||
3334 | /* Save the DMA address of the last TRB in the TD */ | |
3335 | td->last_trb = ep_ring->enqueue; | |
3336 | ||
3337 | /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */ | |
3338 | /* If the device sent data, the status stage is an OUT transfer */ | |
3339 | if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN) | |
3340 | field = 0; | |
3341 | else | |
3342 | field = TRB_DIR_IN; | |
3b72fca0 | 3343 | queue_trb(xhci, ep_ring, false, |
d0e96f5a SS |
3344 | 0, |
3345 | 0, | |
3346 | TRB_INTR_TARGET(0), | |
3347 | /* Event on completion */ | |
3348 | field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state); | |
3349 | ||
e9df17eb | 3350 | giveback_first_trb(xhci, slot_id, ep_index, 0, |
e1eab2e0 | 3351 | start_cycle, start_trb); |
d0e96f5a SS |
3352 | return 0; |
3353 | } | |
3354 | ||
5cd43e33 SS |
3355 | /* |
3356 | * The transfer burst count field of the isochronous TRB defines the number of | |
3357 | * bursts that are required to move all packets in this TD. Only SuperSpeed | |
3358 | * devices can burst up to bMaxBurst number of packets per service interval. | |
3359 | * This field is zero based, meaning a value of zero in the field means one | |
3360 | * burst. Basically, for everything but SuperSpeed devices, this field will be | |
3361 | * zero. Only xHCI 1.0 host controllers support this field. | |
3362 | */ | |
3363 | static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci, | |
5cd43e33 SS |
3364 | struct urb *urb, unsigned int total_packet_count) |
3365 | { | |
3366 | unsigned int max_burst; | |
3367 | ||
09c352ed | 3368 | if (xhci->hci_version < 0x100 || urb->dev->speed < USB_SPEED_SUPER) |
5cd43e33 SS |
3369 | return 0; |
3370 | ||
3371 | max_burst = urb->ep->ss_ep_comp.bMaxBurst; | |
3213b151 | 3372 | return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1; |
5cd43e33 SS |
3373 | } |
3374 | ||
b61d378f SS |
3375 | /* |
3376 | * Returns the number of packets in the last "burst" of packets. This field is | |
3377 | * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so | |
3378 | * the last burst packet count is equal to the total number of packets in the | |
3379 | * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst | |
3380 | * must contain (bMaxBurst + 1) number of packets, but the last burst can | |
3381 | * contain 1 to (bMaxBurst + 1) packets. | |
3382 | */ | |
3383 | static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci, | |
b61d378f SS |
3384 | struct urb *urb, unsigned int total_packet_count) |
3385 | { | |
3386 | unsigned int max_burst; | |
3387 | unsigned int residue; | |
3388 | ||
3389 | if (xhci->hci_version < 0x100) | |
3390 | return 0; | |
3391 | ||
09c352ed | 3392 | if (urb->dev->speed >= USB_SPEED_SUPER) { |
b61d378f SS |
3393 | /* bMaxBurst is zero based: 0 means 1 packet per burst */ |
3394 | max_burst = urb->ep->ss_ep_comp.bMaxBurst; | |
3395 | residue = total_packet_count % (max_burst + 1); | |
3396 | /* If residue is zero, the last burst contains (max_burst + 1) | |
3397 | * number of packets, but the TLBPC field is zero-based. | |
3398 | */ | |
3399 | if (residue == 0) | |
3400 | return max_burst; | |
3401 | return residue - 1; | |
b61d378f | 3402 | } |
09c352ed MN |
3403 | if (total_packet_count == 0) |
3404 | return 0; | |
3405 | return total_packet_count - 1; | |
b61d378f SS |
3406 | } |
3407 | ||
79b8094f LB |
3408 | /* |
3409 | * Calculates Frame ID field of the isochronous TRB identifies the | |
3410 | * target frame that the Interval associated with this Isochronous | |
3411 | * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec. | |
3412 | * | |
3413 | * Returns actual frame id on success, negative value on error. | |
3414 | */ | |
3415 | static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci, | |
3416 | struct urb *urb, int index) | |
3417 | { | |
3418 | int start_frame, ist, ret = 0; | |
3419 | int start_frame_id, end_frame_id, current_frame_id; | |
3420 | ||
3421 | if (urb->dev->speed == USB_SPEED_LOW || | |
3422 | urb->dev->speed == USB_SPEED_FULL) | |
3423 | start_frame = urb->start_frame + index * urb->interval; | |
3424 | else | |
3425 | start_frame = (urb->start_frame + index * urb->interval) >> 3; | |
3426 | ||
3427 | /* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2): | |
3428 | * | |
3429 | * If bit [3] of IST is cleared to '0', software can add a TRB no | |
3430 | * later than IST[2:0] Microframes before that TRB is scheduled to | |
3431 | * be executed. | |
3432 | * If bit [3] of IST is set to '1', software can add a TRB no later | |
3433 | * than IST[2:0] Frames before that TRB is scheduled to be executed. | |
3434 | */ | |
3435 | ist = HCS_IST(xhci->hcs_params2) & 0x7; | |
3436 | if (HCS_IST(xhci->hcs_params2) & (1 << 3)) | |
3437 | ist <<= 3; | |
3438 | ||
3439 | /* Software shall not schedule an Isoch TD with a Frame ID value that | |
3440 | * is less than the Start Frame ID or greater than the End Frame ID, | |
3441 | * where: | |
3442 | * | |
3443 | * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048 | |
3444 | * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048 | |
3445 | * | |
3446 | * Both the End Frame ID and Start Frame ID values are calculated | |
3447 | * in microframes. When software determines the valid Frame ID value; | |
3448 | * The End Frame ID value should be rounded down to the nearest Frame | |
3449 | * boundary, and the Start Frame ID value should be rounded up to the | |
3450 | * nearest Frame boundary. | |
3451 | */ | |
3452 | current_frame_id = readl(&xhci->run_regs->microframe_index); | |
3453 | start_frame_id = roundup(current_frame_id + ist + 1, 8); | |
3454 | end_frame_id = rounddown(current_frame_id + 895 * 8, 8); | |
3455 | ||
3456 | start_frame &= 0x7ff; | |
3457 | start_frame_id = (start_frame_id >> 3) & 0x7ff; | |
3458 | end_frame_id = (end_frame_id >> 3) & 0x7ff; | |
3459 | ||
3460 | xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n", | |
3461 | __func__, index, readl(&xhci->run_regs->microframe_index), | |
3462 | start_frame_id, end_frame_id, start_frame); | |
3463 | ||
3464 | if (start_frame_id < end_frame_id) { | |
3465 | if (start_frame > end_frame_id || | |
3466 | start_frame < start_frame_id) | |
3467 | ret = -EINVAL; | |
3468 | } else if (start_frame_id > end_frame_id) { | |
3469 | if ((start_frame > end_frame_id && | |
3470 | start_frame < start_frame_id)) | |
3471 | ret = -EINVAL; | |
3472 | } else { | |
3473 | ret = -EINVAL; | |
3474 | } | |
3475 | ||
3476 | if (index == 0) { | |
3477 | if (ret == -EINVAL || start_frame == start_frame_id) { | |
3478 | start_frame = start_frame_id + 1; | |
3479 | if (urb->dev->speed == USB_SPEED_LOW || | |
3480 | urb->dev->speed == USB_SPEED_FULL) | |
3481 | urb->start_frame = start_frame; | |
3482 | else | |
3483 | urb->start_frame = start_frame << 3; | |
3484 | ret = 0; | |
3485 | } | |
3486 | } | |
3487 | ||
3488 | if (ret) { | |
3489 | xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n", | |
3490 | start_frame, current_frame_id, index, | |
3491 | start_frame_id, end_frame_id); | |
3492 | xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n"); | |
3493 | return ret; | |
3494 | } | |
3495 | ||
3496 | return start_frame; | |
3497 | } | |
3498 | ||
04e51901 AX |
3499 | /* This is for isoc transfer */ |
3500 | static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags, | |
3501 | struct urb *urb, int slot_id, unsigned int ep_index) | |
3502 | { | |
3503 | struct xhci_ring *ep_ring; | |
3504 | struct urb_priv *urb_priv; | |
3505 | struct xhci_td *td; | |
3506 | int num_tds, trbs_per_td; | |
3507 | struct xhci_generic_trb *start_trb; | |
3508 | bool first_trb; | |
3509 | int start_cycle; | |
3510 | u32 field, length_field; | |
3511 | int running_total, trb_buff_len, td_len, td_remain_len, ret; | |
3512 | u64 start_addr, addr; | |
3513 | int i, j; | |
47cbf692 | 3514 | bool more_trbs_coming; |
79b8094f | 3515 | struct xhci_virt_ep *xep; |
09c352ed | 3516 | int frame_id; |
04e51901 | 3517 | |
79b8094f | 3518 | xep = &xhci->devs[slot_id]->eps[ep_index]; |
04e51901 AX |
3519 | ep_ring = xhci->devs[slot_id]->eps[ep_index].ring; |
3520 | ||
3521 | num_tds = urb->number_of_packets; | |
3522 | if (num_tds < 1) { | |
3523 | xhci_dbg(xhci, "Isoc URB with zero packets?\n"); | |
3524 | return -EINVAL; | |
3525 | } | |
04e51901 AX |
3526 | start_addr = (u64) urb->transfer_dma; |
3527 | start_trb = &ep_ring->enqueue->generic; | |
3528 | start_cycle = ep_ring->cycle_state; | |
3529 | ||
522989a2 | 3530 | urb_priv = urb->hcpriv; |
09c352ed | 3531 | /* Queue the TRBs for each TD, even if they are zero-length */ |
04e51901 | 3532 | for (i = 0; i < num_tds; i++) { |
09c352ed MN |
3533 | unsigned int total_pkt_count, max_pkt; |
3534 | unsigned int burst_count, last_burst_pkt_count; | |
3535 | u32 sia_frame_id; | |
04e51901 | 3536 | |
4da6e6f2 | 3537 | first_trb = true; |
04e51901 AX |
3538 | running_total = 0; |
3539 | addr = start_addr + urb->iso_frame_desc[i].offset; | |
3540 | td_len = urb->iso_frame_desc[i].length; | |
3541 | td_remain_len = td_len; | |
734d3ddd | 3542 | max_pkt = usb_endpoint_maxp(&urb->ep->desc); |
09c352ed MN |
3543 | total_pkt_count = DIV_ROUND_UP(td_len, max_pkt); |
3544 | ||
48df4a6f | 3545 | /* A zero-length transfer still involves at least one packet. */ |
09c352ed MN |
3546 | if (total_pkt_count == 0) |
3547 | total_pkt_count++; | |
3548 | burst_count = xhci_get_burst_count(xhci, urb, total_pkt_count); | |
3549 | last_burst_pkt_count = xhci_get_last_burst_packet_count(xhci, | |
3550 | urb, total_pkt_count); | |
04e51901 | 3551 | |
d2510342 | 3552 | trbs_per_td = count_isoc_trbs_needed(urb, i); |
04e51901 AX |
3553 | |
3554 | ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index, | |
3b72fca0 | 3555 | urb->stream_id, trbs_per_td, urb, i, mem_flags); |
522989a2 SS |
3556 | if (ret < 0) { |
3557 | if (i == 0) | |
3558 | return ret; | |
3559 | goto cleanup; | |
3560 | } | |
04e51901 | 3561 | td = urb_priv->td[i]; |
09c352ed MN |
3562 | |
3563 | /* use SIA as default, if frame id is used overwrite it */ | |
3564 | sia_frame_id = TRB_SIA; | |
3565 | if (!(urb->transfer_flags & URB_ISO_ASAP) && | |
3566 | HCC_CFC(xhci->hcc_params)) { | |
3567 | frame_id = xhci_get_isoc_frame_id(xhci, urb, i); | |
3568 | if (frame_id >= 0) | |
3569 | sia_frame_id = TRB_FRAME_ID(frame_id); | |
3570 | } | |
3571 | /* | |
3572 | * Set isoc specific data for the first TRB in a TD. | |
3573 | * Prevent HW from getting the TRBs by keeping the cycle state | |
3574 | * inverted in the first TDs isoc TRB. | |
3575 | */ | |
2f6d3b65 | 3576 | field = TRB_TYPE(TRB_ISOC) | |
09c352ed MN |
3577 | TRB_TLBPC(last_burst_pkt_count) | |
3578 | sia_frame_id | | |
3579 | (i ? ep_ring->cycle_state : !start_cycle); | |
3580 | ||
2f6d3b65 MN |
3581 | /* xhci 1.1 with ETE uses TD_Size field for TBC, old is Rsvdz */ |
3582 | if (!xep->use_extended_tbc) | |
3583 | field |= TRB_TBC(burst_count); | |
3584 | ||
09c352ed | 3585 | /* fill the rest of the TRB fields, and remaining normal TRBs */ |
04e51901 AX |
3586 | for (j = 0; j < trbs_per_td; j++) { |
3587 | u32 remainder = 0; | |
09c352ed MN |
3588 | |
3589 | /* only first TRB is isoc, overwrite otherwise */ | |
3590 | if (!first_trb) | |
3591 | field = TRB_TYPE(TRB_NORMAL) | | |
3592 | ep_ring->cycle_state; | |
04e51901 | 3593 | |
af8b9e63 SS |
3594 | /* Only set interrupt on short packet for IN EPs */ |
3595 | if (usb_urb_dir_in(urb)) | |
3596 | field |= TRB_ISP; | |
3597 | ||
09c352ed | 3598 | /* Set the chain bit for all except the last TRB */ |
04e51901 | 3599 | if (j < trbs_per_td - 1) { |
47cbf692 | 3600 | more_trbs_coming = true; |
09c352ed | 3601 | field |= TRB_CHAIN; |
04e51901 | 3602 | } else { |
09c352ed | 3603 | more_trbs_coming = false; |
04e51901 AX |
3604 | td->last_trb = ep_ring->enqueue; |
3605 | field |= TRB_IOC; | |
09c352ed MN |
3606 | /* set BEI, except for the last TD */ |
3607 | if (xhci->hci_version >= 0x100 && | |
3608 | !(xhci->quirks & XHCI_AVOID_BEI) && | |
3609 | i < num_tds - 1) | |
3610 | field |= TRB_BEI; | |
04e51901 | 3611 | } |
04e51901 | 3612 | /* Calculate TRB length */ |
d2510342 | 3613 | trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr); |
04e51901 AX |
3614 | if (trb_buff_len > td_remain_len) |
3615 | trb_buff_len = td_remain_len; | |
3616 | ||
4da6e6f2 | 3617 | /* Set the TRB length, TD size, & interrupter fields. */ |
c840d6ce MN |
3618 | remainder = xhci_td_remainder(xhci, running_total, |
3619 | trb_buff_len, td_len, | |
124c3937 | 3620 | urb, more_trbs_coming); |
c840d6ce | 3621 | |
04e51901 | 3622 | length_field = TRB_LEN(trb_buff_len) | |
04e51901 | 3623 | TRB_INTR_TARGET(0); |
4da6e6f2 | 3624 | |
2f6d3b65 MN |
3625 | /* xhci 1.1 with ETE uses TD Size field for TBC */ |
3626 | if (first_trb && xep->use_extended_tbc) | |
3627 | length_field |= TRB_TD_SIZE_TBC(burst_count); | |
3628 | else | |
3629 | length_field |= TRB_TD_SIZE(remainder); | |
3630 | first_trb = false; | |
3631 | ||
3b72fca0 | 3632 | queue_trb(xhci, ep_ring, more_trbs_coming, |
04e51901 AX |
3633 | lower_32_bits(addr), |
3634 | upper_32_bits(addr), | |
3635 | length_field, | |
af8b9e63 | 3636 | field); |
04e51901 AX |
3637 | running_total += trb_buff_len; |
3638 | ||
3639 | addr += trb_buff_len; | |
3640 | td_remain_len -= trb_buff_len; | |
3641 | } | |
3642 | ||
3643 | /* Check TD length */ | |
3644 | if (running_total != td_len) { | |
3645 | xhci_err(xhci, "ISOC TD length unmatch\n"); | |
cf840551 AX |
3646 | ret = -EINVAL; |
3647 | goto cleanup; | |
04e51901 AX |
3648 | } |
3649 | } | |
3650 | ||
79b8094f LB |
3651 | /* store the next frame id */ |
3652 | if (HCC_CFC(xhci->hcc_params)) | |
3653 | xep->next_frame_id = urb->start_frame + num_tds * urb->interval; | |
3654 | ||
c41136b0 AX |
3655 | if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) { |
3656 | if (xhci->quirks & XHCI_AMD_PLL_FIX) | |
3657 | usb_amd_quirk_pll_disable(); | |
3658 | } | |
3659 | xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++; | |
3660 | ||
e1eab2e0 AX |
3661 | giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id, |
3662 | start_cycle, start_trb); | |
04e51901 | 3663 | return 0; |
522989a2 SS |
3664 | cleanup: |
3665 | /* Clean up a partially enqueued isoc transfer. */ | |
3666 | ||
3667 | for (i--; i >= 0; i--) | |
585df1d9 | 3668 | list_del_init(&urb_priv->td[i]->td_list); |
522989a2 SS |
3669 | |
3670 | /* Use the first TD as a temporary variable to turn the TDs we've queued | |
3671 | * into No-ops with a software-owned cycle bit. That way the hardware | |
3672 | * won't accidentally start executing bogus TDs when we partially | |
3673 | * overwrite them. td->first_trb and td->start_seg are already set. | |
3674 | */ | |
3675 | urb_priv->td[0]->last_trb = ep_ring->enqueue; | |
3676 | /* Every TRB except the first & last will have its cycle bit flipped. */ | |
3677 | td_to_noop(xhci, ep_ring, urb_priv->td[0], true); | |
3678 | ||
3679 | /* Reset the ring enqueue back to the first TRB and its cycle bit. */ | |
3680 | ep_ring->enqueue = urb_priv->td[0]->first_trb; | |
3681 | ep_ring->enq_seg = urb_priv->td[0]->start_seg; | |
3682 | ep_ring->cycle_state = start_cycle; | |
b008df60 | 3683 | ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp; |
522989a2 SS |
3684 | usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb); |
3685 | return ret; | |
04e51901 AX |
3686 | } |
3687 | ||
3688 | /* | |
3689 | * Check transfer ring to guarantee there is enough room for the urb. | |
3690 | * Update ISO URB start_frame and interval. | |
79b8094f LB |
3691 | * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to |
3692 | * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or | |
3693 | * Contiguous Frame ID is not supported by HC. | |
04e51901 AX |
3694 | */ |
3695 | int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags, | |
3696 | struct urb *urb, int slot_id, unsigned int ep_index) | |
3697 | { | |
3698 | struct xhci_virt_device *xdev; | |
3699 | struct xhci_ring *ep_ring; | |
3700 | struct xhci_ep_ctx *ep_ctx; | |
3701 | int start_frame; | |
04e51901 AX |
3702 | int num_tds, num_trbs, i; |
3703 | int ret; | |
79b8094f LB |
3704 | struct xhci_virt_ep *xep; |
3705 | int ist; | |
04e51901 AX |
3706 | |
3707 | xdev = xhci->devs[slot_id]; | |
79b8094f | 3708 | xep = &xhci->devs[slot_id]->eps[ep_index]; |
04e51901 AX |
3709 | ep_ring = xdev->eps[ep_index].ring; |
3710 | ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index); | |
3711 | ||
3712 | num_trbs = 0; | |
3713 | num_tds = urb->number_of_packets; | |
3714 | for (i = 0; i < num_tds; i++) | |
d2510342 | 3715 | num_trbs += count_isoc_trbs_needed(urb, i); |
04e51901 AX |
3716 | |
3717 | /* Check the ring to guarantee there is enough room for the whole urb. | |
3718 | * Do not insert any td of the urb to the ring if the check failed. | |
3719 | */ | |
5071e6b2 | 3720 | ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx), |
3b72fca0 | 3721 | num_trbs, mem_flags); |
04e51901 AX |
3722 | if (ret) |
3723 | return ret; | |
3724 | ||
79b8094f LB |
3725 | /* |
3726 | * Check interval value. This should be done before we start to | |
3727 | * calculate the start frame value. | |
3728 | */ | |
78140156 | 3729 | check_interval(xhci, urb, ep_ctx); |
79b8094f LB |
3730 | |
3731 | /* Calculate the start frame and put it in urb->start_frame. */ | |
42df7215 | 3732 | if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) { |
5071e6b2 | 3733 | if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_RUNNING) { |
42df7215 LB |
3734 | urb->start_frame = xep->next_frame_id; |
3735 | goto skip_start_over; | |
3736 | } | |
79b8094f LB |
3737 | } |
3738 | ||
3739 | start_frame = readl(&xhci->run_regs->microframe_index); | |
3740 | start_frame &= 0x3fff; | |
3741 | /* | |
3742 | * Round up to the next frame and consider the time before trb really | |
3743 | * gets scheduled by hardare. | |
3744 | */ | |
3745 | ist = HCS_IST(xhci->hcs_params2) & 0x7; | |
3746 | if (HCS_IST(xhci->hcs_params2) & (1 << 3)) | |
3747 | ist <<= 3; | |
3748 | start_frame += ist + XHCI_CFC_DELAY; | |
3749 | start_frame = roundup(start_frame, 8); | |
3750 | ||
3751 | /* | |
3752 | * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT | |
3753 | * is greate than 8 microframes. | |
3754 | */ | |
3755 | if (urb->dev->speed == USB_SPEED_LOW || | |
3756 | urb->dev->speed == USB_SPEED_FULL) { | |
3757 | start_frame = roundup(start_frame, urb->interval << 3); | |
3758 | urb->start_frame = start_frame >> 3; | |
3759 | } else { | |
3760 | start_frame = roundup(start_frame, urb->interval); | |
3761 | urb->start_frame = start_frame; | |
3762 | } | |
3763 | ||
3764 | skip_start_over: | |
b008df60 AX |
3765 | ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free; |
3766 | ||
3fc8206d | 3767 | return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index); |
04e51901 AX |
3768 | } |
3769 | ||
d0e96f5a SS |
3770 | /**** Command Ring Operations ****/ |
3771 | ||
913a8a34 SS |
3772 | /* Generic function for queueing a command TRB on the command ring. |
3773 | * Check to make sure there's room on the command ring for one command TRB. | |
3774 | * Also check that there's room reserved for commands that must not fail. | |
3775 | * If this is a command that must not fail, meaning command_must_succeed = TRUE, | |
3776 | * then only check for the number of reserved spots. | |
3777 | * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB | |
3778 | * because the command event handler may want to resubmit a failed command. | |
3779 | */ | |
ddba5cd0 MN |
3780 | static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd, |
3781 | u32 field1, u32 field2, | |
3782 | u32 field3, u32 field4, bool command_must_succeed) | |
7f84eef0 | 3783 | { |
913a8a34 | 3784 | int reserved_trbs = xhci->cmd_ring_reserved_trbs; |
d1dc908a | 3785 | int ret; |
ad6b1d91 | 3786 | |
98d74f9c MN |
3787 | if ((xhci->xhc_state & XHCI_STATE_DYING) || |
3788 | (xhci->xhc_state & XHCI_STATE_HALTED)) { | |
ad6b1d91 | 3789 | xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n"); |
c9aa1a2d | 3790 | return -ESHUTDOWN; |
ad6b1d91 | 3791 | } |
d1dc908a | 3792 | |
913a8a34 SS |
3793 | if (!command_must_succeed) |
3794 | reserved_trbs++; | |
3795 | ||
d1dc908a | 3796 | ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING, |
3b72fca0 | 3797 | reserved_trbs, GFP_ATOMIC); |
d1dc908a SS |
3798 | if (ret < 0) { |
3799 | xhci_err(xhci, "ERR: No room for command on command ring\n"); | |
913a8a34 SS |
3800 | if (command_must_succeed) |
3801 | xhci_err(xhci, "ERR: Reserved TRB counting for " | |
3802 | "unfailable commands failed.\n"); | |
d1dc908a | 3803 | return ret; |
7f84eef0 | 3804 | } |
c9aa1a2d MN |
3805 | |
3806 | cmd->command_trb = xhci->cmd_ring->enqueue; | |
ddba5cd0 | 3807 | |
c311e391 | 3808 | /* if there are no other commands queued we start the timeout timer */ |
daa47f21 | 3809 | if (list_empty(&xhci->cmd_list)) { |
c311e391 | 3810 | xhci->current_cmd = cmd; |
cb4d5ce5 | 3811 | xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT); |
c311e391 MN |
3812 | } |
3813 | ||
daa47f21 LB |
3814 | list_add_tail(&cmd->cmd_list, &xhci->cmd_list); |
3815 | ||
3b72fca0 AX |
3816 | queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3, |
3817 | field4 | xhci->cmd_ring->cycle_state); | |
7f84eef0 SS |
3818 | return 0; |
3819 | } | |
3820 | ||
3ffbba95 | 3821 | /* Queue a slot enable or disable request on the command ring */ |
ddba5cd0 MN |
3822 | int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd, |
3823 | u32 trb_type, u32 slot_id) | |
3ffbba95 | 3824 | { |
ddba5cd0 | 3825 | return queue_command(xhci, cmd, 0, 0, 0, |
913a8a34 | 3826 | TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false); |
3ffbba95 SS |
3827 | } |
3828 | ||
3829 | /* Queue an address device command TRB */ | |
ddba5cd0 MN |
3830 | int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd, |
3831 | dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup) | |
3ffbba95 | 3832 | { |
ddba5cd0 | 3833 | return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr), |
8e595a5d | 3834 | upper_32_bits(in_ctx_ptr), 0, |
48fc7dbd DW |
3835 | TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id) |
3836 | | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false); | |
2a8f82c4 SS |
3837 | } |
3838 | ||
ddba5cd0 | 3839 | int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd, |
0238634d SS |
3840 | u32 field1, u32 field2, u32 field3, u32 field4) |
3841 | { | |
ddba5cd0 | 3842 | return queue_command(xhci, cmd, field1, field2, field3, field4, false); |
0238634d SS |
3843 | } |
3844 | ||
2a8f82c4 | 3845 | /* Queue a reset device command TRB */ |
ddba5cd0 MN |
3846 | int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd, |
3847 | u32 slot_id) | |
2a8f82c4 | 3848 | { |
ddba5cd0 | 3849 | return queue_command(xhci, cmd, 0, 0, 0, |
2a8f82c4 | 3850 | TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id), |
913a8a34 | 3851 | false); |
3ffbba95 | 3852 | } |
f94e0186 SS |
3853 | |
3854 | /* Queue a configure endpoint command TRB */ | |
ddba5cd0 MN |
3855 | int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, |
3856 | struct xhci_command *cmd, dma_addr_t in_ctx_ptr, | |
913a8a34 | 3857 | u32 slot_id, bool command_must_succeed) |
f94e0186 | 3858 | { |
ddba5cd0 | 3859 | return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr), |
8e595a5d | 3860 | upper_32_bits(in_ctx_ptr), 0, |
913a8a34 SS |
3861 | TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id), |
3862 | command_must_succeed); | |
f94e0186 | 3863 | } |
ae636747 | 3864 | |
f2217e8e | 3865 | /* Queue an evaluate context command TRB */ |
ddba5cd0 MN |
3866 | int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd, |
3867 | dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed) | |
f2217e8e | 3868 | { |
ddba5cd0 | 3869 | return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr), |
f2217e8e | 3870 | upper_32_bits(in_ctx_ptr), 0, |
913a8a34 | 3871 | TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id), |
4b266541 | 3872 | command_must_succeed); |
f2217e8e SS |
3873 | } |
3874 | ||
be88fe4f AX |
3875 | /* |
3876 | * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop | |
3877 | * activity on an endpoint that is about to be suspended. | |
3878 | */ | |
ddba5cd0 MN |
3879 | int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd, |
3880 | int slot_id, unsigned int ep_index, int suspend) | |
ae636747 SS |
3881 | { |
3882 | u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id); | |
3883 | u32 trb_ep_index = EP_ID_FOR_TRB(ep_index); | |
3884 | u32 type = TRB_TYPE(TRB_STOP_RING); | |
be88fe4f | 3885 | u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend); |
ae636747 | 3886 | |
ddba5cd0 | 3887 | return queue_command(xhci, cmd, 0, 0, 0, |
be88fe4f | 3888 | trb_slot_id | trb_ep_index | type | trb_suspend, false); |
ae636747 SS |
3889 | } |
3890 | ||
d3a43e66 HG |
3891 | /* Set Transfer Ring Dequeue Pointer command */ |
3892 | void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci, | |
3893 | unsigned int slot_id, unsigned int ep_index, | |
3894 | unsigned int stream_id, | |
3895 | struct xhci_dequeue_state *deq_state) | |
ae636747 SS |
3896 | { |
3897 | dma_addr_t addr; | |
3898 | u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id); | |
3899 | u32 trb_ep_index = EP_ID_FOR_TRB(ep_index); | |
e9df17eb | 3900 | u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id); |
95241dbd | 3901 | u32 trb_sct = 0; |
ae636747 | 3902 | u32 type = TRB_TYPE(TRB_SET_DEQ); |
bf161e85 | 3903 | struct xhci_virt_ep *ep; |
1e3452e3 HG |
3904 | struct xhci_command *cmd; |
3905 | int ret; | |
ae636747 | 3906 | |
d3a43e66 HG |
3907 | xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb, |
3908 | "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), new deq ptr = %p (0x%llx dma), new cycle = %u", | |
3909 | deq_state->new_deq_seg, | |
3910 | (unsigned long long)deq_state->new_deq_seg->dma, | |
3911 | deq_state->new_deq_ptr, | |
3912 | (unsigned long long)xhci_trb_virt_to_dma( | |
3913 | deq_state->new_deq_seg, deq_state->new_deq_ptr), | |
3914 | deq_state->new_cycle_state); | |
3915 | ||
3916 | addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg, | |
3917 | deq_state->new_deq_ptr); | |
c92bcfa7 | 3918 | if (addr == 0) { |
ae636747 | 3919 | xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n"); |
700e2052 | 3920 | xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n", |
d3a43e66 HG |
3921 | deq_state->new_deq_seg, deq_state->new_deq_ptr); |
3922 | return; | |
c92bcfa7 | 3923 | } |
bf161e85 SS |
3924 | ep = &xhci->devs[slot_id]->eps[ep_index]; |
3925 | if ((ep->ep_state & SET_DEQ_PENDING)) { | |
3926 | xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n"); | |
3927 | xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n"); | |
d3a43e66 | 3928 | return; |
bf161e85 | 3929 | } |
1e3452e3 HG |
3930 | |
3931 | /* This function gets called from contexts where it cannot sleep */ | |
3932 | cmd = xhci_alloc_command(xhci, false, false, GFP_ATOMIC); | |
3933 | if (!cmd) { | |
3934 | xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr: ENOMEM\n"); | |
d3a43e66 | 3935 | return; |
1e3452e3 HG |
3936 | } |
3937 | ||
d3a43e66 HG |
3938 | ep->queued_deq_seg = deq_state->new_deq_seg; |
3939 | ep->queued_deq_ptr = deq_state->new_deq_ptr; | |
95241dbd HG |
3940 | if (stream_id) |
3941 | trb_sct = SCT_FOR_TRB(SCT_PRI_TR); | |
1e3452e3 | 3942 | ret = queue_command(xhci, cmd, |
d3a43e66 HG |
3943 | lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state, |
3944 | upper_32_bits(addr), trb_stream_id, | |
3945 | trb_slot_id | trb_ep_index | type, false); | |
1e3452e3 HG |
3946 | if (ret < 0) { |
3947 | xhci_free_command(xhci, cmd); | |
d3a43e66 | 3948 | return; |
1e3452e3 HG |
3949 | } |
3950 | ||
d3a43e66 HG |
3951 | /* Stop the TD queueing code from ringing the doorbell until |
3952 | * this command completes. The HC won't set the dequeue pointer | |
3953 | * if the ring is running, and ringing the doorbell starts the | |
3954 | * ring running. | |
3955 | */ | |
3956 | ep->ep_state |= SET_DEQ_PENDING; | |
ae636747 | 3957 | } |
a1587d97 | 3958 | |
ddba5cd0 MN |
3959 | int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd, |
3960 | int slot_id, unsigned int ep_index) | |
a1587d97 SS |
3961 | { |
3962 | u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id); | |
3963 | u32 trb_ep_index = EP_ID_FOR_TRB(ep_index); | |
3964 | u32 type = TRB_TYPE(TRB_RESET_EP); | |
3965 | ||
ddba5cd0 MN |
3966 | return queue_command(xhci, cmd, 0, 0, 0, |
3967 | trb_slot_id | trb_ep_index | type, false); | |
a1587d97 | 3968 | } |