]> git.proxmox.com Git - mirror_ubuntu-artful-kernel.git/blame - drivers/usb/host/xhci-ring.c
xhci: add argument 'slot_id' in stop_ep, set_deq and reset_ep cmd handlers
[mirror_ubuntu-artful-kernel.git] / drivers / usb / host / xhci-ring.c
CommitLineData
7f84eef0
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
8a96c052 67#include <linux/scatterlist.h>
5a0e3ad6 68#include <linux/slab.h>
7f84eef0 69#include "xhci.h"
3a7fa5be 70#include "xhci-trace.h"
7f84eef0 71
be88fe4f
AX
72static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
73 struct xhci_virt_device *virt_dev,
74 struct xhci_event_cmd *event);
75
7f84eef0
SS
76/*
77 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
78 * address of the TRB.
79 */
23e3be11 80dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
7f84eef0
SS
81 union xhci_trb *trb)
82{
6071d836 83 unsigned long segment_offset;
7f84eef0 84
6071d836 85 if (!seg || !trb || trb < seg->trbs)
7f84eef0 86 return 0;
6071d836
SS
87 /* offset in TRBs */
88 segment_offset = trb - seg->trbs;
89 if (segment_offset > TRBS_PER_SEGMENT)
7f84eef0 90 return 0;
6071d836 91 return seg->dma + (segment_offset * sizeof(*trb));
7f84eef0
SS
92}
93
94/* Does this link TRB point to the first segment in a ring,
95 * or was the previous TRB the last TRB on the last segment in the ERST?
96 */
575688e1 97static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
7f84eef0
SS
98 struct xhci_segment *seg, union xhci_trb *trb)
99{
100 if (ring == xhci->event_ring)
101 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
102 (seg->next == xhci->event_ring->first_seg);
103 else
28ccd296 104 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
7f84eef0
SS
105}
106
107/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
108 * segment? I.e. would the updated event TRB pointer step off the end of the
109 * event seg?
110 */
575688e1 111static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
7f84eef0
SS
112 struct xhci_segment *seg, union xhci_trb *trb)
113{
114 if (ring == xhci->event_ring)
115 return trb == &seg->trbs[TRBS_PER_SEGMENT];
116 else
f5960b69 117 return TRB_TYPE_LINK_LE32(trb->link.control);
7f84eef0
SS
118}
119
575688e1 120static int enqueue_is_link_trb(struct xhci_ring *ring)
6c12db90
JY
121{
122 struct xhci_link_trb *link = &ring->enqueue->link;
f5960b69 123 return TRB_TYPE_LINK_LE32(link->control);
6c12db90
JY
124}
125
ec7e43e2
MN
126union xhci_trb *xhci_find_next_enqueue(struct xhci_ring *ring)
127{
128 /* Enqueue pointer can be left pointing to the link TRB,
129 * we must handle that
130 */
131 if (TRB_TYPE_LINK_LE32(ring->enqueue->link.control))
132 return ring->enq_seg->next->trbs;
133 return ring->enqueue;
134}
135
ae636747
SS
136/* Updates trb to point to the next TRB in the ring, and updates seg if the next
137 * TRB is in a new segment. This does not skip over link TRBs, and it does not
138 * effect the ring dequeue or enqueue pointers.
139 */
140static void next_trb(struct xhci_hcd *xhci,
141 struct xhci_ring *ring,
142 struct xhci_segment **seg,
143 union xhci_trb **trb)
144{
145 if (last_trb(xhci, ring, *seg, *trb)) {
146 *seg = (*seg)->next;
147 *trb = ((*seg)->trbs);
148 } else {
a1669b2c 149 (*trb)++;
ae636747
SS
150 }
151}
152
7f84eef0
SS
153/*
154 * See Cycle bit rules. SW is the consumer for the event ring only.
155 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
156 */
3b72fca0 157static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
7f84eef0 158{
66e49d87 159 unsigned long long addr;
7f84eef0
SS
160
161 ring->deq_updates++;
b008df60 162
50d0206f
SS
163 /*
164 * If this is not event ring, and the dequeue pointer
165 * is not on a link TRB, there is one more usable TRB
166 */
b008df60
AX
167 if (ring->type != TYPE_EVENT &&
168 !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
169 ring->num_trbs_free++;
b008df60 170
50d0206f
SS
171 do {
172 /*
173 * Update the dequeue pointer further if that was a link TRB or
174 * we're at the end of an event ring segment (which doesn't have
175 * link TRBS)
176 */
177 if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
178 if (ring->type == TYPE_EVENT &&
179 last_trb_on_last_seg(xhci, ring,
180 ring->deq_seg, ring->dequeue)) {
181 ring->cycle_state = (ring->cycle_state ? 0 : 1);
182 }
183 ring->deq_seg = ring->deq_seg->next;
184 ring->dequeue = ring->deq_seg->trbs;
185 } else {
186 ring->dequeue++;
7f84eef0 187 }
50d0206f
SS
188 } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
189
66e49d87 190 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
7f84eef0
SS
191}
192
193/*
194 * See Cycle bit rules. SW is the consumer for the event ring only.
195 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
196 *
197 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
198 * chain bit is set), then set the chain bit in all the following link TRBs.
199 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
200 * have their chain bit cleared (so that each Link TRB is a separate TD).
201 *
202 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
b0567b3f
SS
203 * set, but other sections talk about dealing with the chain bit set. This was
204 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
205 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
6cc30d85
SS
206 *
207 * @more_trbs_coming: Will you enqueue more TRBs before calling
208 * prepare_transfer()?
7f84eef0 209 */
6cc30d85 210static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
3b72fca0 211 bool more_trbs_coming)
7f84eef0
SS
212{
213 u32 chain;
214 union xhci_trb *next;
66e49d87 215 unsigned long long addr;
7f84eef0 216
28ccd296 217 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
b008df60
AX
218 /* If this is not event ring, there is one less usable TRB */
219 if (ring->type != TYPE_EVENT &&
220 !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
221 ring->num_trbs_free--;
7f84eef0
SS
222 next = ++(ring->enqueue);
223
224 ring->enq_updates++;
225 /* Update the dequeue pointer further if that was a link TRB or we're at
226 * the end of an event ring segment (which doesn't have link TRBS)
227 */
228 while (last_trb(xhci, ring, ring->enq_seg, next)) {
3b72fca0
AX
229 if (ring->type != TYPE_EVENT) {
230 /*
231 * If the caller doesn't plan on enqueueing more
232 * TDs before ringing the doorbell, then we
233 * don't want to give the link TRB to the
234 * hardware just yet. We'll give the link TRB
235 * back in prepare_ring() just before we enqueue
236 * the TD at the top of the ring.
237 */
238 if (!chain && !more_trbs_coming)
239 break;
6cc30d85 240
3b72fca0
AX
241 /* If we're not dealing with 0.95 hardware or
242 * isoc rings on AMD 0.96 host,
243 * carry over the chain bit of the previous TRB
244 * (which may mean the chain bit is cleared).
245 */
246 if (!(ring->type == TYPE_ISOC &&
247 (xhci->quirks & XHCI_AMD_0x96_HOST))
7e393a83 248 && !xhci_link_trb_quirk(xhci)) {
3b72fca0
AX
249 next->link.control &=
250 cpu_to_le32(~TRB_CHAIN);
251 next->link.control |=
252 cpu_to_le32(chain);
7f84eef0 253 }
3b72fca0
AX
254 /* Give this link TRB to the hardware */
255 wmb();
256 next->link.control ^= cpu_to_le32(TRB_CYCLE);
257
7f84eef0
SS
258 /* Toggle the cycle bit after the last ring segment. */
259 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
260 ring->cycle_state = (ring->cycle_state ? 0 : 1);
7f84eef0
SS
261 }
262 }
263 ring->enq_seg = ring->enq_seg->next;
264 ring->enqueue = ring->enq_seg->trbs;
265 next = ring->enqueue;
266 }
66e49d87 267 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
7f84eef0
SS
268}
269
270/*
085deb16
AX
271 * Check to see if there's room to enqueue num_trbs on the ring and make sure
272 * enqueue pointer will not advance into dequeue segment. See rules above.
7f84eef0 273 */
b008df60 274static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
7f84eef0
SS
275 unsigned int num_trbs)
276{
085deb16 277 int num_trbs_in_deq_seg;
b008df60 278
085deb16
AX
279 if (ring->num_trbs_free < num_trbs)
280 return 0;
281
282 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
283 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
284 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
285 return 0;
286 }
287
288 return 1;
7f84eef0
SS
289}
290
7f84eef0 291/* Ring the host controller doorbell after placing a command on the ring */
23e3be11 292void xhci_ring_cmd_db(struct xhci_hcd *xhci)
7f84eef0 293{
c181bc5b
EF
294 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
295 return;
296
7f84eef0 297 xhci_dbg(xhci, "// Ding dong!\n");
50d64676 298 xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
7f84eef0
SS
299 /* Flush PCI posted writes */
300 xhci_readl(xhci, &xhci->dba->doorbell[0]);
301}
302
b92cc66c
EF
303static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
304{
305 u64 temp_64;
306 int ret;
307
308 xhci_dbg(xhci, "Abort command ring\n");
309
310 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING)) {
311 xhci_dbg(xhci, "The command ring isn't running, "
312 "Have the command ring been stopped?\n");
313 return 0;
314 }
315
316 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
317 if (!(temp_64 & CMD_RING_RUNNING)) {
318 xhci_dbg(xhci, "Command ring had been stopped\n");
319 return 0;
320 }
321 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
322 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
323 &xhci->op_regs->cmd_ring);
324
325 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
326 * time the completion od all xHCI commands, including
327 * the Command Abort operation. If software doesn't see
328 * CRR negated in a timely manner (e.g. longer than 5
329 * seconds), then it should assume that the there are
330 * larger problems with the xHC and assert HCRST.
331 */
2611bd18 332 ret = xhci_handshake(xhci, &xhci->op_regs->cmd_ring,
b92cc66c
EF
333 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
334 if (ret < 0) {
335 xhci_err(xhci, "Stopped the command ring failed, "
336 "maybe the host is dead\n");
337 xhci->xhc_state |= XHCI_STATE_DYING;
338 xhci_quiesce(xhci);
339 xhci_halt(xhci);
340 return -ESHUTDOWN;
341 }
342
343 return 0;
344}
345
346static int xhci_queue_cd(struct xhci_hcd *xhci,
347 struct xhci_command *command,
348 union xhci_trb *cmd_trb)
349{
350 struct xhci_cd *cd;
351 cd = kzalloc(sizeof(struct xhci_cd), GFP_ATOMIC);
352 if (!cd)
353 return -ENOMEM;
354 INIT_LIST_HEAD(&cd->cancel_cmd_list);
355
356 cd->command = command;
357 cd->cmd_trb = cmd_trb;
358 list_add_tail(&cd->cancel_cmd_list, &xhci->cancel_cmd_list);
359
360 return 0;
361}
362
363/*
364 * Cancel the command which has issue.
365 *
366 * Some commands may hang due to waiting for acknowledgement from
367 * usb device. It is outside of the xHC's ability to control and
368 * will cause the command ring is blocked. When it occurs software
369 * should intervene to recover the command ring.
370 * See Section 4.6.1.1 and 4.6.1.2
371 */
372int xhci_cancel_cmd(struct xhci_hcd *xhci, struct xhci_command *command,
373 union xhci_trb *cmd_trb)
374{
375 int retval = 0;
376 unsigned long flags;
377
378 spin_lock_irqsave(&xhci->lock, flags);
379
380 if (xhci->xhc_state & XHCI_STATE_DYING) {
381 xhci_warn(xhci, "Abort the command ring,"
382 " but the xHCI is dead.\n");
383 retval = -ESHUTDOWN;
384 goto fail;
385 }
386
387 /* queue the cmd desriptor to cancel_cmd_list */
388 retval = xhci_queue_cd(xhci, command, cmd_trb);
389 if (retval) {
390 xhci_warn(xhci, "Queuing command descriptor failed.\n");
391 goto fail;
392 }
393
394 /* abort command ring */
395 retval = xhci_abort_cmd_ring(xhci);
396 if (retval) {
397 xhci_err(xhci, "Abort command ring failed\n");
398 if (unlikely(retval == -ESHUTDOWN)) {
399 spin_unlock_irqrestore(&xhci->lock, flags);
400 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
401 xhci_dbg(xhci, "xHCI host controller is dead.\n");
402 return retval;
403 }
404 }
405
406fail:
407 spin_unlock_irqrestore(&xhci->lock, flags);
408 return retval;
409}
410
be88fe4f 411void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
ae636747 412 unsigned int slot_id,
e9df17eb
SS
413 unsigned int ep_index,
414 unsigned int stream_id)
ae636747 415{
28ccd296 416 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
50d64676
MW
417 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
418 unsigned int ep_state = ep->ep_state;
ae636747 419
ae636747 420 /* Don't ring the doorbell for this endpoint if there are pending
50d64676 421 * cancellations because we don't want to interrupt processing.
8df75f42
SS
422 * We don't want to restart any stream rings if there's a set dequeue
423 * pointer command pending because the device can choose to start any
424 * stream once the endpoint is on the HW schedule.
425 * FIXME - check all the stream rings for pending cancellations.
ae636747 426 */
50d64676
MW
427 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
428 (ep_state & EP_HALTED))
429 return;
430 xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
431 /* The CPU has better things to do at this point than wait for a
432 * write-posting flush. It'll get there soon enough.
433 */
ae636747
SS
434}
435
e9df17eb
SS
436/* Ring the doorbell for any rings with pending URBs */
437static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
438 unsigned int slot_id,
439 unsigned int ep_index)
440{
441 unsigned int stream_id;
442 struct xhci_virt_ep *ep;
443
444 ep = &xhci->devs[slot_id]->eps[ep_index];
445
446 /* A ring has pending URBs if its TD list is not empty */
447 if (!(ep->ep_state & EP_HAS_STREAMS)) {
d66eaf9f 448 if (ep->ring && !(list_empty(&ep->ring->td_list)))
be88fe4f 449 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
e9df17eb
SS
450 return;
451 }
452
453 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
454 stream_id++) {
455 struct xhci_stream_info *stream_info = ep->stream_info;
456 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
be88fe4f
AX
457 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
458 stream_id);
e9df17eb
SS
459 }
460}
461
ae636747
SS
462/*
463 * Find the segment that trb is in. Start searching in start_seg.
464 * If we must move past a segment that has a link TRB with a toggle cycle state
465 * bit set, then we will toggle the value pointed at by cycle_state.
466 */
467static struct xhci_segment *find_trb_seg(
468 struct xhci_segment *start_seg,
469 union xhci_trb *trb, int *cycle_state)
470{
471 struct xhci_segment *cur_seg = start_seg;
472 struct xhci_generic_trb *generic_trb;
473
474 while (cur_seg->trbs > trb ||
475 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
476 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
f5960b69 477 if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
ba0a4d9a 478 *cycle_state ^= 0x1;
ae636747
SS
479 cur_seg = cur_seg->next;
480 if (cur_seg == start_seg)
481 /* Looped over the entire list. Oops! */
326b4810 482 return NULL;
ae636747
SS
483 }
484 return cur_seg;
485}
486
021bff91
SS
487
488static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
489 unsigned int slot_id, unsigned int ep_index,
490 unsigned int stream_id)
491{
492 struct xhci_virt_ep *ep;
493
494 ep = &xhci->devs[slot_id]->eps[ep_index];
495 /* Common case: no streams */
496 if (!(ep->ep_state & EP_HAS_STREAMS))
497 return ep->ring;
498
499 if (stream_id == 0) {
500 xhci_warn(xhci,
501 "WARN: Slot ID %u, ep index %u has streams, "
502 "but URB has no stream ID.\n",
503 slot_id, ep_index);
504 return NULL;
505 }
506
507 if (stream_id < ep->stream_info->num_streams)
508 return ep->stream_info->stream_rings[stream_id];
509
510 xhci_warn(xhci,
511 "WARN: Slot ID %u, ep index %u has "
512 "stream IDs 1 to %u allocated, "
513 "but stream ID %u is requested.\n",
514 slot_id, ep_index,
515 ep->stream_info->num_streams - 1,
516 stream_id);
517 return NULL;
518}
519
520/* Get the right ring for the given URB.
521 * If the endpoint supports streams, boundary check the URB's stream ID.
522 * If the endpoint doesn't support streams, return the singular endpoint ring.
523 */
524static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
525 struct urb *urb)
526{
527 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
528 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
529}
530
ae636747
SS
531/*
532 * Move the xHC's endpoint ring dequeue pointer past cur_td.
533 * Record the new state of the xHC's endpoint ring dequeue segment,
534 * dequeue pointer, and new consumer cycle state in state.
535 * Update our internal representation of the ring's dequeue pointer.
536 *
537 * We do this in three jumps:
538 * - First we update our new ring state to be the same as when the xHC stopped.
539 * - Then we traverse the ring to find the segment that contains
540 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
541 * any link TRBs with the toggle cycle bit set.
542 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
543 * if we've moved it past a link TRB with the toggle cycle bit set.
28ccd296
ME
544 *
545 * Some of the uses of xhci_generic_trb are grotty, but if they're done
546 * with correct __le32 accesses they should work fine. Only users of this are
547 * in here.
ae636747 548 */
c92bcfa7 549void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
ae636747 550 unsigned int slot_id, unsigned int ep_index,
e9df17eb
SS
551 unsigned int stream_id, struct xhci_td *cur_td,
552 struct xhci_dequeue_state *state)
ae636747
SS
553{
554 struct xhci_virt_device *dev = xhci->devs[slot_id];
e9df17eb 555 struct xhci_ring *ep_ring;
ae636747 556 struct xhci_generic_trb *trb;
d115b048 557 struct xhci_ep_ctx *ep_ctx;
c92bcfa7 558 dma_addr_t addr;
ae636747 559
e9df17eb
SS
560 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
561 ep_index, stream_id);
562 if (!ep_ring) {
563 xhci_warn(xhci, "WARN can't find new dequeue state "
564 "for invalid stream ID %u.\n",
565 stream_id);
566 return;
567 }
ae636747 568 state->new_cycle_state = 0;
aa50b290
XR
569 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
570 "Finding segment containing stopped TRB.");
ae636747 571 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
63a0d9ab 572 dev->eps[ep_index].stopped_trb,
ae636747 573 &state->new_cycle_state);
68e41c5d
PZ
574 if (!state->new_deq_seg) {
575 WARN_ON(1);
576 return;
577 }
578
ae636747 579 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
aa50b290
XR
580 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
581 "Finding endpoint context");
d115b048 582 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
28ccd296 583 state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
ae636747
SS
584
585 state->new_deq_ptr = cur_td->last_trb;
aa50b290
XR
586 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
587 "Finding segment containing last TRB in TD.");
ae636747
SS
588 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
589 state->new_deq_ptr,
590 &state->new_cycle_state);
68e41c5d
PZ
591 if (!state->new_deq_seg) {
592 WARN_ON(1);
593 return;
594 }
ae636747
SS
595
596 trb = &state->new_deq_ptr->generic;
f5960b69
ME
597 if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
598 (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
ba0a4d9a 599 state->new_cycle_state ^= 0x1;
ae636747
SS
600 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
601
01a1fdb9
SS
602 /*
603 * If there is only one segment in a ring, find_trb_seg()'s while loop
604 * will not run, and it will return before it has a chance to see if it
605 * needs to toggle the cycle bit. It can't tell if the stalled transfer
606 * ended just before the link TRB on a one-segment ring, or if the TD
607 * wrapped around the top of the ring, because it doesn't have the TD in
608 * question. Look for the one-segment case where stalled TRB's address
609 * is greater than the new dequeue pointer address.
610 */
611 if (ep_ring->first_seg == ep_ring->first_seg->next &&
612 state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
613 state->new_cycle_state ^= 0x1;
aa50b290
XR
614 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
615 "Cycle state = 0x%x", state->new_cycle_state);
01a1fdb9 616
ae636747 617 /* Don't update the ring cycle state for the producer (us). */
aa50b290
XR
618 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
619 "New dequeue segment = %p (virtual)",
c92bcfa7
SS
620 state->new_deq_seg);
621 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
aa50b290
XR
622 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
623 "New dequeue pointer = 0x%llx (DMA)",
c92bcfa7 624 (unsigned long long) addr);
ae636747
SS
625}
626
522989a2
SS
627/* flip_cycle means flip the cycle bit of all but the first and last TRB.
628 * (The last TRB actually points to the ring enqueue pointer, which is not part
629 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
630 */
23e3be11 631static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
522989a2 632 struct xhci_td *cur_td, bool flip_cycle)
ae636747
SS
633{
634 struct xhci_segment *cur_seg;
635 union xhci_trb *cur_trb;
636
637 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
638 true;
639 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
f5960b69 640 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
ae636747
SS
641 /* Unchain any chained Link TRBs, but
642 * leave the pointers intact.
643 */
28ccd296 644 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
522989a2
SS
645 /* Flip the cycle bit (link TRBs can't be the first
646 * or last TRB).
647 */
648 if (flip_cycle)
649 cur_trb->generic.field[3] ^=
650 cpu_to_le32(TRB_CYCLE);
aa50b290
XR
651 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
652 "Cancel (unchain) link TRB");
653 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
654 "Address = %p (0x%llx dma); "
655 "in seg %p (0x%llx dma)",
700e2052 656 cur_trb,
23e3be11 657 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
700e2052
GKH
658 cur_seg,
659 (unsigned long long)cur_seg->dma);
ae636747
SS
660 } else {
661 cur_trb->generic.field[0] = 0;
662 cur_trb->generic.field[1] = 0;
663 cur_trb->generic.field[2] = 0;
664 /* Preserve only the cycle bit of this TRB */
28ccd296 665 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
522989a2
SS
666 /* Flip the cycle bit except on the first or last TRB */
667 if (flip_cycle && cur_trb != cur_td->first_trb &&
668 cur_trb != cur_td->last_trb)
669 cur_trb->generic.field[3] ^=
670 cpu_to_le32(TRB_CYCLE);
28ccd296
ME
671 cur_trb->generic.field[3] |= cpu_to_le32(
672 TRB_TYPE(TRB_TR_NOOP));
aa50b290
XR
673 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
674 "TRB to noop at offset 0x%llx",
79688acf
SS
675 (unsigned long long)
676 xhci_trb_virt_to_dma(cur_seg, cur_trb));
ae636747
SS
677 }
678 if (cur_trb == cur_td->last_trb)
679 break;
680 }
681}
682
683static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
e9df17eb
SS
684 unsigned int ep_index, unsigned int stream_id,
685 struct xhci_segment *deq_seg,
ae636747
SS
686 union xhci_trb *deq_ptr, u32 cycle_state);
687
c92bcfa7 688void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
63a0d9ab 689 unsigned int slot_id, unsigned int ep_index,
e9df17eb 690 unsigned int stream_id,
63a0d9ab 691 struct xhci_dequeue_state *deq_state)
c92bcfa7 692{
63a0d9ab
SS
693 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
694
aa50b290
XR
695 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
696 "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
697 "new deq ptr = %p (0x%llx dma), new cycle = %u",
c92bcfa7
SS
698 deq_state->new_deq_seg,
699 (unsigned long long)deq_state->new_deq_seg->dma,
700 deq_state->new_deq_ptr,
701 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
702 deq_state->new_cycle_state);
e9df17eb 703 queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
c92bcfa7
SS
704 deq_state->new_deq_seg,
705 deq_state->new_deq_ptr,
706 (u32) deq_state->new_cycle_state);
707 /* Stop the TD queueing code from ringing the doorbell until
708 * this command completes. The HC won't set the dequeue pointer
709 * if the ring is running, and ringing the doorbell starts the
710 * ring running.
711 */
63a0d9ab 712 ep->ep_state |= SET_DEQ_PENDING;
c92bcfa7
SS
713}
714
575688e1 715static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
6f5165cf
SS
716 struct xhci_virt_ep *ep)
717{
718 ep->ep_state &= ~EP_HALT_PENDING;
719 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
720 * timer is running on another CPU, we don't decrement stop_cmds_pending
721 * (since we didn't successfully stop the watchdog timer).
722 */
723 if (del_timer(&ep->stop_cmd_timer))
724 ep->stop_cmds_pending--;
725}
726
727/* Must be called with xhci->lock held in interrupt context */
728static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
07a37e9e 729 struct xhci_td *cur_td, int status)
6f5165cf 730{
214f76f7 731 struct usb_hcd *hcd;
8e51adcc
AX
732 struct urb *urb;
733 struct urb_priv *urb_priv;
6f5165cf 734
8e51adcc
AX
735 urb = cur_td->urb;
736 urb_priv = urb->hcpriv;
737 urb_priv->td_cnt++;
214f76f7 738 hcd = bus_to_hcd(urb->dev->bus);
6f5165cf 739
8e51adcc
AX
740 /* Only giveback urb when this is the last td in urb */
741 if (urb_priv->td_cnt == urb_priv->length) {
c41136b0
AX
742 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
743 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
744 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
745 if (xhci->quirks & XHCI_AMD_PLL_FIX)
746 usb_amd_quirk_pll_enable();
747 }
748 }
8e51adcc 749 usb_hcd_unlink_urb_from_ep(hcd, urb);
8e51adcc
AX
750
751 spin_unlock(&xhci->lock);
752 usb_hcd_giveback_urb(hcd, urb, status);
753 xhci_urb_free_priv(xhci, urb_priv);
754 spin_lock(&xhci->lock);
8e51adcc 755 }
6f5165cf
SS
756}
757
ae636747
SS
758/*
759 * When we get a command completion for a Stop Endpoint Command, we need to
760 * unlink any cancelled TDs from the ring. There are two ways to do that:
761 *
762 * 1. If the HW was in the middle of processing the TD that needs to be
763 * cancelled, then we must move the ring's dequeue pointer past the last TRB
764 * in the TD with a Set Dequeue Pointer Command.
765 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
766 * bit cleared) so that the HW will skip over them.
767 */
b8200c94 768static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
be88fe4f 769 union xhci_trb *trb, struct xhci_event_cmd *event)
ae636747 770{
ae636747 771 unsigned int ep_index;
be88fe4f 772 struct xhci_virt_device *virt_dev;
ae636747 773 struct xhci_ring *ep_ring;
63a0d9ab 774 struct xhci_virt_ep *ep;
ae636747 775 struct list_head *entry;
326b4810 776 struct xhci_td *cur_td = NULL;
ae636747
SS
777 struct xhci_td *last_unlinked_td;
778
c92bcfa7 779 struct xhci_dequeue_state deq_state;
ae636747 780
bc752bde 781 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
be88fe4f
AX
782 virt_dev = xhci->devs[slot_id];
783 if (virt_dev)
784 handle_cmd_in_cmd_wait_list(xhci, virt_dev,
785 event);
786 else
787 xhci_warn(xhci, "Stop endpoint command "
788 "completion for disabled slot %u\n",
789 slot_id);
790 return;
791 }
792
ae636747 793 memset(&deq_state, 0, sizeof(deq_state));
28ccd296 794 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
63a0d9ab 795 ep = &xhci->devs[slot_id]->eps[ep_index];
ae636747 796
678539cf 797 if (list_empty(&ep->cancelled_td_list)) {
6f5165cf 798 xhci_stop_watchdog_timer_in_irq(xhci, ep);
0714a57c
SS
799 ep->stopped_td = NULL;
800 ep->stopped_trb = NULL;
e9df17eb 801 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747 802 return;
678539cf 803 }
ae636747
SS
804
805 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
806 * We have the xHCI lock, so nothing can modify this list until we drop
807 * it. We're also in the event handler, so we can't get re-interrupted
808 * if another Stop Endpoint command completes
809 */
63a0d9ab 810 list_for_each(entry, &ep->cancelled_td_list) {
ae636747 811 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
aa50b290
XR
812 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
813 "Removing canceled TD starting at 0x%llx (dma).",
79688acf
SS
814 (unsigned long long)xhci_trb_virt_to_dma(
815 cur_td->start_seg, cur_td->first_trb));
e9df17eb
SS
816 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
817 if (!ep_ring) {
818 /* This shouldn't happen unless a driver is mucking
819 * with the stream ID after submission. This will
820 * leave the TD on the hardware ring, and the hardware
821 * will try to execute it, and may access a buffer
822 * that has already been freed. In the best case, the
823 * hardware will execute it, and the event handler will
824 * ignore the completion event for that TD, since it was
825 * removed from the td_list for that endpoint. In
826 * short, don't muck with the stream ID after
827 * submission.
828 */
829 xhci_warn(xhci, "WARN Cancelled URB %p "
830 "has invalid stream ID %u.\n",
831 cur_td->urb,
832 cur_td->urb->stream_id);
833 goto remove_finished_td;
834 }
ae636747
SS
835 /*
836 * If we stopped on the TD we need to cancel, then we have to
837 * move the xHC endpoint ring dequeue pointer past this TD.
838 */
63a0d9ab 839 if (cur_td == ep->stopped_td)
e9df17eb
SS
840 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
841 cur_td->urb->stream_id,
842 cur_td, &deq_state);
ae636747 843 else
522989a2 844 td_to_noop(xhci, ep_ring, cur_td, false);
e9df17eb 845remove_finished_td:
ae636747
SS
846 /*
847 * The event handler won't see a completion for this TD anymore,
848 * so remove it from the endpoint ring's TD list. Keep it in
849 * the cancelled TD list for URB completion later.
850 */
585df1d9 851 list_del_init(&cur_td->td_list);
ae636747
SS
852 }
853 last_unlinked_td = cur_td;
6f5165cf 854 xhci_stop_watchdog_timer_in_irq(xhci, ep);
ae636747
SS
855
856 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
857 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
63a0d9ab 858 xhci_queue_new_dequeue_state(xhci,
e9df17eb
SS
859 slot_id, ep_index,
860 ep->stopped_td->urb->stream_id,
861 &deq_state);
ac9d8fe7 862 xhci_ring_cmd_db(xhci);
ae636747 863 } else {
e9df17eb
SS
864 /* Otherwise ring the doorbell(s) to restart queued transfers */
865 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747 866 }
526867c3
FW
867
868 /* Clear stopped_td and stopped_trb if endpoint is not halted */
869 if (!(ep->ep_state & EP_HALTED)) {
870 ep->stopped_td = NULL;
871 ep->stopped_trb = NULL;
872 }
ae636747
SS
873
874 /*
875 * Drop the lock and complete the URBs in the cancelled TD list.
876 * New TDs to be cancelled might be added to the end of the list before
877 * we can complete all the URBs for the TDs we already unlinked.
878 * So stop when we've completed the URB for the last TD we unlinked.
879 */
880 do {
63a0d9ab 881 cur_td = list_entry(ep->cancelled_td_list.next,
ae636747 882 struct xhci_td, cancelled_td_list);
585df1d9 883 list_del_init(&cur_td->cancelled_td_list);
ae636747
SS
884
885 /* Clean up the cancelled URB */
ae636747
SS
886 /* Doesn't matter what we pass for status, since the core will
887 * just overwrite it (because the URB has been unlinked).
888 */
07a37e9e 889 xhci_giveback_urb_in_irq(xhci, cur_td, 0);
ae636747 890
6f5165cf
SS
891 /* Stop processing the cancelled list if the watchdog timer is
892 * running.
893 */
894 if (xhci->xhc_state & XHCI_STATE_DYING)
895 return;
ae636747
SS
896 } while (cur_td != last_unlinked_td);
897
898 /* Return to the event handler with xhci->lock re-acquired */
899}
900
6f5165cf
SS
901/* Watchdog timer function for when a stop endpoint command fails to complete.
902 * In this case, we assume the host controller is broken or dying or dead. The
903 * host may still be completing some other events, so we have to be careful to
904 * let the event ring handler and the URB dequeueing/enqueueing functions know
905 * through xhci->state.
906 *
907 * The timer may also fire if the host takes a very long time to respond to the
908 * command, and the stop endpoint command completion handler cannot delete the
909 * timer before the timer function is called. Another endpoint cancellation may
910 * sneak in before the timer function can grab the lock, and that may queue
911 * another stop endpoint command and add the timer back. So we cannot use a
912 * simple flag to say whether there is a pending stop endpoint command for a
913 * particular endpoint.
914 *
915 * Instead we use a combination of that flag and a counter for the number of
916 * pending stop endpoint commands. If the timer is the tail end of the last
917 * stop endpoint command, and the endpoint's command is still pending, we assume
918 * the host is dying.
919 */
920void xhci_stop_endpoint_command_watchdog(unsigned long arg)
921{
922 struct xhci_hcd *xhci;
923 struct xhci_virt_ep *ep;
924 struct xhci_virt_ep *temp_ep;
925 struct xhci_ring *ring;
926 struct xhci_td *cur_td;
927 int ret, i, j;
f43d6231 928 unsigned long flags;
6f5165cf
SS
929
930 ep = (struct xhci_virt_ep *) arg;
931 xhci = ep->xhci;
932
f43d6231 933 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
934
935 ep->stop_cmds_pending--;
936 if (xhci->xhc_state & XHCI_STATE_DYING) {
aa50b290
XR
937 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
938 "Stop EP timer ran, but another timer marked "
939 "xHCI as DYING, exiting.");
f43d6231 940 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
941 return;
942 }
943 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
aa50b290
XR
944 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
945 "Stop EP timer ran, but no command pending, "
946 "exiting.");
f43d6231 947 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
948 return;
949 }
950
951 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
952 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
953 /* Oops, HC is dead or dying or at least not responding to the stop
954 * endpoint command.
955 */
956 xhci->xhc_state |= XHCI_STATE_DYING;
957 /* Disable interrupts from the host controller and start halting it */
958 xhci_quiesce(xhci);
f43d6231 959 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
960
961 ret = xhci_halt(xhci);
962
f43d6231 963 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
964 if (ret < 0) {
965 /* This is bad; the host is not responding to commands and it's
966 * not allowing itself to be halted. At least interrupts are
ac04e6ff 967 * disabled. If we call usb_hc_died(), it will attempt to
6f5165cf
SS
968 * disconnect all device drivers under this host. Those
969 * disconnect() methods will wait for all URBs to be unlinked,
970 * so we must complete them.
971 */
972 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
973 xhci_warn(xhci, "Completing active URBs anyway.\n");
974 /* We could turn all TDs on the rings to no-ops. This won't
975 * help if the host has cached part of the ring, and is slow if
976 * we want to preserve the cycle bit. Skip it and hope the host
977 * doesn't touch the memory.
978 */
979 }
980 for (i = 0; i < MAX_HC_SLOTS; i++) {
981 if (!xhci->devs[i])
982 continue;
983 for (j = 0; j < 31; j++) {
984 temp_ep = &xhci->devs[i]->eps[j];
985 ring = temp_ep->ring;
986 if (!ring)
987 continue;
aa50b290
XR
988 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
989 "Killing URBs for slot ID %u, "
990 "ep index %u", i, j);
6f5165cf
SS
991 while (!list_empty(&ring->td_list)) {
992 cur_td = list_first_entry(&ring->td_list,
993 struct xhci_td,
994 td_list);
585df1d9 995 list_del_init(&cur_td->td_list);
6f5165cf 996 if (!list_empty(&cur_td->cancelled_td_list))
585df1d9 997 list_del_init(&cur_td->cancelled_td_list);
6f5165cf 998 xhci_giveback_urb_in_irq(xhci, cur_td,
07a37e9e 999 -ESHUTDOWN);
6f5165cf
SS
1000 }
1001 while (!list_empty(&temp_ep->cancelled_td_list)) {
1002 cur_td = list_first_entry(
1003 &temp_ep->cancelled_td_list,
1004 struct xhci_td,
1005 cancelled_td_list);
585df1d9 1006 list_del_init(&cur_td->cancelled_td_list);
6f5165cf 1007 xhci_giveback_urb_in_irq(xhci, cur_td,
07a37e9e 1008 -ESHUTDOWN);
6f5165cf
SS
1009 }
1010 }
1011 }
f43d6231 1012 spin_unlock_irqrestore(&xhci->lock, flags);
aa50b290
XR
1013 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1014 "Calling usb_hc_died()");
f6ff0ac8 1015 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
aa50b290
XR
1016 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1017 "xHCI host controller is dead.");
6f5165cf
SS
1018}
1019
b008df60
AX
1020
1021static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
1022 struct xhci_virt_device *dev,
1023 struct xhci_ring *ep_ring,
1024 unsigned int ep_index)
1025{
1026 union xhci_trb *dequeue_temp;
1027 int num_trbs_free_temp;
1028 bool revert = false;
1029
1030 num_trbs_free_temp = ep_ring->num_trbs_free;
1031 dequeue_temp = ep_ring->dequeue;
1032
0d9f78a9
SS
1033 /* If we get two back-to-back stalls, and the first stalled transfer
1034 * ends just before a link TRB, the dequeue pointer will be left on
1035 * the link TRB by the code in the while loop. So we have to update
1036 * the dequeue pointer one segment further, or we'll jump off
1037 * the segment into la-la-land.
1038 */
1039 if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
1040 ep_ring->deq_seg = ep_ring->deq_seg->next;
1041 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1042 }
1043
b008df60
AX
1044 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1045 /* We have more usable TRBs */
1046 ep_ring->num_trbs_free++;
1047 ep_ring->dequeue++;
1048 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
1049 ep_ring->dequeue)) {
1050 if (ep_ring->dequeue ==
1051 dev->eps[ep_index].queued_deq_ptr)
1052 break;
1053 ep_ring->deq_seg = ep_ring->deq_seg->next;
1054 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1055 }
1056 if (ep_ring->dequeue == dequeue_temp) {
1057 revert = true;
1058 break;
1059 }
1060 }
1061
1062 if (revert) {
1063 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
1064 ep_ring->num_trbs_free = num_trbs_free_temp;
1065 }
1066}
1067
ae636747
SS
1068/*
1069 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1070 * we need to clear the set deq pending flag in the endpoint ring state, so that
1071 * the TD queueing code can ring the doorbell again. We also need to ring the
1072 * endpoint doorbell to restart the ring, but only if there aren't more
1073 * cancellations pending.
1074 */
b8200c94 1075static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
60b9593c 1076 struct xhci_event_cmd *event, union xhci_trb *trb)
ae636747 1077{
ae636747 1078 unsigned int ep_index;
e9df17eb 1079 unsigned int stream_id;
ae636747
SS
1080 struct xhci_ring *ep_ring;
1081 struct xhci_virt_device *dev;
d115b048
JY
1082 struct xhci_ep_ctx *ep_ctx;
1083 struct xhci_slot_ctx *slot_ctx;
ae636747 1084
28ccd296
ME
1085 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1086 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
ae636747 1087 dev = xhci->devs[slot_id];
e9df17eb
SS
1088
1089 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
1090 if (!ep_ring) {
1091 xhci_warn(xhci, "WARN Set TR deq ptr command for "
1092 "freed stream ID %u\n",
1093 stream_id);
1094 /* XXX: Harmless??? */
1095 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1096 return;
1097 }
1098
d115b048
JY
1099 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1100 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
ae636747 1101
28ccd296 1102 if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) {
ae636747
SS
1103 unsigned int ep_state;
1104 unsigned int slot_state;
1105
28ccd296 1106 switch (GET_COMP_CODE(le32_to_cpu(event->status))) {
ae636747
SS
1107 case COMP_TRB_ERR:
1108 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
1109 "of stream ID configuration\n");
1110 break;
1111 case COMP_CTX_STATE:
1112 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
1113 "to incorrect slot or ep state.\n");
28ccd296 1114 ep_state = le32_to_cpu(ep_ctx->ep_info);
ae636747 1115 ep_state &= EP_STATE_MASK;
28ccd296 1116 slot_state = le32_to_cpu(slot_ctx->dev_state);
ae636747 1117 slot_state = GET_SLOT_STATE(slot_state);
aa50b290
XR
1118 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1119 "Slot state = %u, EP state = %u",
ae636747
SS
1120 slot_state, ep_state);
1121 break;
1122 case COMP_EBADSLT:
1123 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
1124 "slot %u was not enabled.\n", slot_id);
1125 break;
1126 default:
1127 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
1128 "completion code of %u.\n",
28ccd296 1129 GET_COMP_CODE(le32_to_cpu(event->status)));
ae636747
SS
1130 break;
1131 }
1132 /* OK what do we do now? The endpoint state is hosed, and we
1133 * should never get to this point if the synchronization between
1134 * queueing, and endpoint state are correct. This might happen
1135 * if the device gets disconnected after we've finished
1136 * cancelling URBs, which might not be an error...
1137 */
1138 } else {
aa50b290
XR
1139 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1140 "Successful Set TR Deq Ptr cmd, deq = @%08llx",
28ccd296 1141 le64_to_cpu(ep_ctx->deq));
bf161e85 1142 if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
28ccd296
ME
1143 dev->eps[ep_index].queued_deq_ptr) ==
1144 (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
bf161e85
SS
1145 /* Update the ring's dequeue segment and dequeue pointer
1146 * to reflect the new position.
1147 */
b008df60
AX
1148 update_ring_for_set_deq_completion(xhci, dev,
1149 ep_ring, ep_index);
bf161e85
SS
1150 } else {
1151 xhci_warn(xhci, "Mismatch between completed Set TR Deq "
1152 "Ptr command & xHCI internal state.\n");
1153 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1154 dev->eps[ep_index].queued_deq_seg,
1155 dev->eps[ep_index].queued_deq_ptr);
1156 }
ae636747
SS
1157 }
1158
63a0d9ab 1159 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
bf161e85
SS
1160 dev->eps[ep_index].queued_deq_seg = NULL;
1161 dev->eps[ep_index].queued_deq_ptr = NULL;
e9df17eb
SS
1162 /* Restart any rings with pending URBs */
1163 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747
SS
1164}
1165
b8200c94 1166static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
60b9593c 1167 struct xhci_event_cmd *event, union xhci_trb *trb)
a1587d97 1168{
a1587d97
SS
1169 unsigned int ep_index;
1170
28ccd296 1171 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
a1587d97
SS
1172 /* This command will only fail if the endpoint wasn't halted,
1173 * but we don't care.
1174 */
a0254324
XR
1175 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
1176 "Ignoring reset ep completion code of %u",
f5960b69 1177 GET_COMP_CODE(le32_to_cpu(event->status)));
a1587d97 1178
ac9d8fe7
SS
1179 /* HW with the reset endpoint quirk needs to have a configure endpoint
1180 * command complete before the endpoint can be used. Queue that here
1181 * because the HW can't handle two commands being queued in a row.
1182 */
1183 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
4bdfe4c3
XR
1184 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1185 "Queueing configure endpoint command");
ac9d8fe7 1186 xhci_queue_configure_endpoint(xhci,
913a8a34
SS
1187 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1188 false);
ac9d8fe7
SS
1189 xhci_ring_cmd_db(xhci);
1190 } else {
e9df17eb 1191 /* Clear our internal halted state and restart the ring(s) */
63a0d9ab 1192 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
e9df17eb 1193 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ac9d8fe7 1194 }
a1587d97 1195}
ae636747 1196
b63f4053
EF
1197/* Complete the command and detele it from the devcie's command queue.
1198 */
1199static void xhci_complete_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1200 struct xhci_command *command, u32 status)
1201{
1202 command->status = status;
1203 list_del(&command->cmd_list);
1204 if (command->completion)
1205 complete(command->completion);
1206 else
1207 xhci_free_command(xhci, command);
1208}
1209
1210
a50c8aa9
SS
1211/* Check to see if a command in the device's command queue matches this one.
1212 * Signal the completion or free the command, and return 1. Return 0 if the
1213 * completed command isn't at the head of the command list.
1214 */
1215static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1216 struct xhci_virt_device *virt_dev,
1217 struct xhci_event_cmd *event)
1218{
1219 struct xhci_command *command;
1220
1221 if (list_empty(&virt_dev->cmd_list))
1222 return 0;
1223
1224 command = list_entry(virt_dev->cmd_list.next,
1225 struct xhci_command, cmd_list);
1226 if (xhci->cmd_ring->dequeue != command->command_trb)
1227 return 0;
1228
b63f4053
EF
1229 xhci_complete_cmd_in_cmd_wait_list(xhci, command,
1230 GET_COMP_CODE(le32_to_cpu(event->status)));
a50c8aa9
SS
1231 return 1;
1232}
1233
b63f4053
EF
1234/*
1235 * Finding the command trb need to be cancelled and modifying it to
1236 * NO OP command. And if the command is in device's command wait
1237 * list, finishing and freeing it.
1238 *
1239 * If we can't find the command trb, we think it had already been
1240 * executed.
1241 */
1242static void xhci_cmd_to_noop(struct xhci_hcd *xhci, struct xhci_cd *cur_cd)
1243{
1244 struct xhci_segment *cur_seg;
1245 union xhci_trb *cmd_trb;
1246 u32 cycle_state;
1247
1248 if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1249 return;
1250
1251 /* find the current segment of command ring */
1252 cur_seg = find_trb_seg(xhci->cmd_ring->first_seg,
1253 xhci->cmd_ring->dequeue, &cycle_state);
1254
43a09f7f
SS
1255 if (!cur_seg) {
1256 xhci_warn(xhci, "Command ring mismatch, dequeue = %p %llx (dma)\n",
1257 xhci->cmd_ring->dequeue,
1258 (unsigned long long)
1259 xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1260 xhci->cmd_ring->dequeue));
1261 xhci_debug_ring(xhci, xhci->cmd_ring);
1262 xhci_dbg_ring_ptrs(xhci, xhci->cmd_ring);
1263 return;
1264 }
1265
b63f4053
EF
1266 /* find the command trb matched by cd from command ring */
1267 for (cmd_trb = xhci->cmd_ring->dequeue;
1268 cmd_trb != xhci->cmd_ring->enqueue;
1269 next_trb(xhci, xhci->cmd_ring, &cur_seg, &cmd_trb)) {
1270 /* If the trb is link trb, continue */
1271 if (TRB_TYPE_LINK_LE32(cmd_trb->generic.field[3]))
1272 continue;
1273
1274 if (cur_cd->cmd_trb == cmd_trb) {
1275
1276 /* If the command in device's command list, we should
1277 * finish it and free the command structure.
1278 */
1279 if (cur_cd->command)
1280 xhci_complete_cmd_in_cmd_wait_list(xhci,
1281 cur_cd->command, COMP_CMD_STOP);
1282
1283 /* get cycle state from the origin command trb */
1284 cycle_state = le32_to_cpu(cmd_trb->generic.field[3])
1285 & TRB_CYCLE;
1286
1287 /* modify the command trb to NO OP command */
1288 cmd_trb->generic.field[0] = 0;
1289 cmd_trb->generic.field[1] = 0;
1290 cmd_trb->generic.field[2] = 0;
1291 cmd_trb->generic.field[3] = cpu_to_le32(
1292 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
1293 break;
1294 }
1295 }
1296}
1297
1298static void xhci_cancel_cmd_in_cd_list(struct xhci_hcd *xhci)
1299{
1300 struct xhci_cd *cur_cd, *next_cd;
1301
1302 if (list_empty(&xhci->cancel_cmd_list))
1303 return;
1304
1305 list_for_each_entry_safe(cur_cd, next_cd,
1306 &xhci->cancel_cmd_list, cancel_cmd_list) {
1307 xhci_cmd_to_noop(xhci, cur_cd);
1308 list_del(&cur_cd->cancel_cmd_list);
1309 kfree(cur_cd);
1310 }
1311}
1312
1313/*
1314 * traversing the cancel_cmd_list. If the command descriptor according
1315 * to cmd_trb is found, the function free it and return 1, otherwise
1316 * return 0.
1317 */
1318static int xhci_search_cmd_trb_in_cd_list(struct xhci_hcd *xhci,
1319 union xhci_trb *cmd_trb)
1320{
1321 struct xhci_cd *cur_cd, *next_cd;
1322
1323 if (list_empty(&xhci->cancel_cmd_list))
1324 return 0;
1325
1326 list_for_each_entry_safe(cur_cd, next_cd,
1327 &xhci->cancel_cmd_list, cancel_cmd_list) {
1328 if (cur_cd->cmd_trb == cmd_trb) {
1329 if (cur_cd->command)
1330 xhci_complete_cmd_in_cmd_wait_list(xhci,
1331 cur_cd->command, COMP_CMD_STOP);
1332 list_del(&cur_cd->cancel_cmd_list);
1333 kfree(cur_cd);
1334 return 1;
1335 }
1336 }
1337
1338 return 0;
1339}
1340
1341/*
1342 * If the cmd_trb_comp_code is COMP_CMD_ABORT, we just check whether the
1343 * trb pointed by the command ring dequeue pointer is the trb we want to
1344 * cancel or not. And if the cmd_trb_comp_code is COMP_CMD_STOP, we will
1345 * traverse the cancel_cmd_list to trun the all of the commands according
1346 * to command descriptor to NO-OP trb.
1347 */
1348static int handle_stopped_cmd_ring(struct xhci_hcd *xhci,
1349 int cmd_trb_comp_code)
1350{
1351 int cur_trb_is_good = 0;
1352
1353 /* Searching the cmd trb pointed by the command ring dequeue
1354 * pointer in command descriptor list. If it is found, free it.
1355 */
1356 cur_trb_is_good = xhci_search_cmd_trb_in_cd_list(xhci,
1357 xhci->cmd_ring->dequeue);
1358
1359 if (cmd_trb_comp_code == COMP_CMD_ABORT)
1360 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1361 else if (cmd_trb_comp_code == COMP_CMD_STOP) {
1362 /* traversing the cancel_cmd_list and canceling
1363 * the command according to command descriptor
1364 */
1365 xhci_cancel_cmd_in_cd_list(xhci);
1366
1367 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
1368 /*
1369 * ring command ring doorbell again to restart the
1370 * command ring
1371 */
1372 if (xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue)
1373 xhci_ring_cmd_db(xhci);
1374 }
1375 return cur_trb_is_good;
1376}
1377
b244b431
XR
1378static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1379 u32 cmd_comp_code)
1380{
1381 if (cmd_comp_code == COMP_SUCCESS)
1382 xhci->slot_id = slot_id;
1383 else
1384 xhci->slot_id = 0;
1385 complete(&xhci->addr_dev);
1386}
1387
6c02dd14
XR
1388static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1389{
1390 struct xhci_virt_device *virt_dev;
1391
1392 virt_dev = xhci->devs[slot_id];
1393 if (!virt_dev)
1394 return;
1395 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1396 /* Delete default control endpoint resources */
1397 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1398 xhci_free_virt_device(xhci, slot_id);
1399}
1400
6ed46d33
XR
1401static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1402 struct xhci_event_cmd *event, u32 cmd_comp_code)
1403{
1404 struct xhci_virt_device *virt_dev;
1405 struct xhci_input_control_ctx *ctrl_ctx;
1406 unsigned int ep_index;
1407 unsigned int ep_state;
1408 u32 add_flags, drop_flags;
1409
1410 virt_dev = xhci->devs[slot_id];
1411 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1412 return;
1413 /*
1414 * Configure endpoint commands can come from the USB core
1415 * configuration or alt setting changes, or because the HW
1416 * needed an extra configure endpoint command after a reset
1417 * endpoint command or streams were being configured.
1418 * If the command was for a halted endpoint, the xHCI driver
1419 * is not waiting on the configure endpoint command.
1420 */
1421 ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
1422 if (!ctrl_ctx) {
1423 xhci_warn(xhci, "Could not get input context, bad type.\n");
1424 return;
1425 }
1426
1427 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1428 drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1429 /* Input ctx add_flags are the endpoint index plus one */
1430 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1431
1432 /* A usb_set_interface() call directly after clearing a halted
1433 * condition may race on this quirky hardware. Not worth
1434 * worrying about, since this is prototype hardware. Not sure
1435 * if this will work for streams, but streams support was
1436 * untested on this prototype.
1437 */
1438 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1439 ep_index != (unsigned int) -1 &&
1440 add_flags - SLOT_FLAG == drop_flags) {
1441 ep_state = virt_dev->eps[ep_index].ep_state;
1442 if (!(ep_state & EP_HALTED))
1443 goto bandwidth_change;
1444 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1445 "Completed config ep cmd - "
1446 "last ep index = %d, state = %d",
1447 ep_index, ep_state);
1448 /* Clear internal halted state and restart ring(s) */
1449 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1450 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1451 return;
1452 }
1453bandwidth_change:
1454 xhci_dbg_trace(xhci, trace_xhci_dbg_context_change,
1455 "Completed config ep cmd");
1456 virt_dev->cmd_status = cmd_comp_code;
1457 complete(&virt_dev->cmd_completion);
1458 return;
1459}
1460
07948a8d
XR
1461static void xhci_handle_cmd_eval_ctx(struct xhci_hcd *xhci, int slot_id,
1462 struct xhci_event_cmd *event, u32 cmd_comp_code)
1463{
1464 struct xhci_virt_device *virt_dev;
1465
1466 virt_dev = xhci->devs[slot_id];
1467 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1468 return;
1469 virt_dev->cmd_status = cmd_comp_code;
1470 complete(&virt_dev->cmd_completion);
1471}
1472
9b3103ac
XR
1473static void xhci_handle_cmd_addr_dev(struct xhci_hcd *xhci, int slot_id,
1474 u32 cmd_comp_code)
1475{
1476 xhci->devs[slot_id]->cmd_status = cmd_comp_code;
1477 complete(&xhci->addr_dev);
1478}
1479
f681321b
XR
1480static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1481 struct xhci_event_cmd *event)
1482{
1483 struct xhci_virt_device *virt_dev;
1484
1485 xhci_dbg(xhci, "Completed reset device command.\n");
1486 virt_dev = xhci->devs[slot_id];
1487 if (virt_dev)
1488 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1489 else
1490 xhci_warn(xhci, "Reset device command completion "
1491 "for disabled slot %u\n", slot_id);
1492}
1493
2c070821
XR
1494static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1495 struct xhci_event_cmd *event)
1496{
1497 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1498 xhci->error_bitmask |= 1 << 6;
1499 return;
1500 }
1501 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1502 "NEC firmware version %2x.%02x",
1503 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1504 NEC_FW_MINOR(le32_to_cpu(event->status)));
1505}
1506
7f84eef0
SS
1507static void handle_cmd_completion(struct xhci_hcd *xhci,
1508 struct xhci_event_cmd *event)
1509{
28ccd296 1510 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
7f84eef0
SS
1511 u64 cmd_dma;
1512 dma_addr_t cmd_dequeue_dma;
e7a79a1d 1513 u32 cmd_comp_code;
9124b121 1514 union xhci_trb *cmd_trb;
b54fc46d 1515 u32 cmd_type;
7f84eef0 1516
28ccd296 1517 cmd_dma = le64_to_cpu(event->cmd_trb);
9124b121 1518 cmd_trb = xhci->cmd_ring->dequeue;
23e3be11 1519 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
9124b121 1520 cmd_trb);
7f84eef0
SS
1521 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1522 if (cmd_dequeue_dma == 0) {
1523 xhci->error_bitmask |= 1 << 4;
1524 return;
1525 }
1526 /* Does the DMA address match our internal dequeue pointer address? */
1527 if (cmd_dma != (u64) cmd_dequeue_dma) {
1528 xhci->error_bitmask |= 1 << 5;
1529 return;
1530 }
b63f4053 1531
9124b121 1532 trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event);
63a23b9a 1533
e7a79a1d
XR
1534 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
1535 if (cmd_comp_code == COMP_CMD_ABORT || cmd_comp_code == COMP_CMD_STOP) {
b63f4053
EF
1536 /* If the return value is 0, we think the trb pointed by
1537 * command ring dequeue pointer is a good trb. The good
1538 * trb means we don't want to cancel the trb, but it have
1539 * been stopped by host. So we should handle it normally.
1540 * Otherwise, driver should invoke inc_deq() and return.
1541 */
e7a79a1d 1542 if (handle_stopped_cmd_ring(xhci, cmd_comp_code)) {
b63f4053
EF
1543 inc_deq(xhci, xhci->cmd_ring);
1544 return;
1545 }
284d2055
MN
1546 /* There is no command to handle if we get a stop event when the
1547 * command ring is empty, event->cmd_trb points to the next
1548 * unset command
1549 */
1550 if (xhci->cmd_ring->dequeue == xhci->cmd_ring->enqueue)
1551 return;
b63f4053
EF
1552 }
1553
b54fc46d
XR
1554 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1555 switch (cmd_type) {
1556 case TRB_ENABLE_SLOT:
e7a79a1d 1557 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd_comp_code);
3ffbba95 1558 break;
b54fc46d 1559 case TRB_DISABLE_SLOT:
6c02dd14 1560 xhci_handle_cmd_disable_slot(xhci, slot_id);
3ffbba95 1561 break;
b54fc46d 1562 case TRB_CONFIG_EP:
e7a79a1d 1563 xhci_handle_cmd_config_ep(xhci, slot_id, event, cmd_comp_code);
f94e0186 1564 break;
b54fc46d 1565 case TRB_EVAL_CONTEXT:
e7a79a1d 1566 xhci_handle_cmd_eval_ctx(xhci, slot_id, event, cmd_comp_code);
2d3f1fac 1567 break;
b54fc46d 1568 case TRB_ADDR_DEV:
e7a79a1d 1569 xhci_handle_cmd_addr_dev(xhci, slot_id, cmd_comp_code);
3ffbba95 1570 break;
b54fc46d 1571 case TRB_STOP_RING:
b8200c94
XR
1572 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1573 le32_to_cpu(cmd_trb->generic.field[3])));
1574 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
ae636747 1575 break;
b54fc46d 1576 case TRB_SET_DEQ:
b8200c94
XR
1577 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1578 le32_to_cpu(cmd_trb->generic.field[3])));
1579 xhci_handle_cmd_set_deq(xhci, slot_id, event, cmd_trb);
ae636747 1580 break;
b54fc46d 1581 case TRB_CMD_NOOP:
7f84eef0 1582 break;
b54fc46d 1583 case TRB_RESET_EP:
b8200c94
XR
1584 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1585 le32_to_cpu(cmd_trb->generic.field[3])));
1586 xhci_handle_cmd_reset_ep(xhci, slot_id, event, cmd_trb);
a1587d97 1587 break;
b54fc46d 1588 case TRB_RESET_DEV:
20e7acb1 1589 WARN_ON(slot_id != TRB_TO_SLOT_ID(
9124b121 1590 le32_to_cpu(cmd_trb->generic.field[3])));
f681321b 1591 xhci_handle_cmd_reset_dev(xhci, slot_id, event);
2a8f82c4 1592 break;
b54fc46d 1593 case TRB_NEC_GET_FW:
2c070821 1594 xhci_handle_cmd_nec_get_fw(xhci, event);
0238634d 1595 break;
7f84eef0
SS
1596 default:
1597 /* Skip over unknown commands on the event ring */
1598 xhci->error_bitmask |= 1 << 6;
1599 break;
1600 }
3b72fca0 1601 inc_deq(xhci, xhci->cmd_ring);
7f84eef0
SS
1602}
1603
0238634d
SS
1604static void handle_vendor_event(struct xhci_hcd *xhci,
1605 union xhci_trb *event)
1606{
1607 u32 trb_type;
1608
28ccd296 1609 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
0238634d
SS
1610 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1611 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1612 handle_cmd_completion(xhci, &event->event_cmd);
1613}
1614
f6ff0ac8
SS
1615/* @port_id: the one-based port ID from the hardware (indexed from array of all
1616 * port registers -- USB 3.0 and USB 2.0).
1617 *
1618 * Returns a zero-based port number, which is suitable for indexing into each of
1619 * the split roothubs' port arrays and bus state arrays.
d0cd5d48 1620 * Add one to it in order to call xhci_find_slot_id_by_port.
f6ff0ac8
SS
1621 */
1622static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1623 struct xhci_hcd *xhci, u32 port_id)
1624{
1625 unsigned int i;
1626 unsigned int num_similar_speed_ports = 0;
1627
1628 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1629 * and usb2_ports are 0-based indexes. Count the number of similar
1630 * speed ports, up to 1 port before this port.
1631 */
1632 for (i = 0; i < (port_id - 1); i++) {
1633 u8 port_speed = xhci->port_array[i];
1634
1635 /*
1636 * Skip ports that don't have known speeds, or have duplicate
1637 * Extended Capabilities port speed entries.
1638 */
22e04870 1639 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
f6ff0ac8
SS
1640 continue;
1641
1642 /*
1643 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1644 * 1.1 ports are under the USB 2.0 hub. If the port speed
1645 * matches the device speed, it's a similar speed port.
1646 */
1647 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1648 num_similar_speed_ports++;
1649 }
1650 return num_similar_speed_ports;
1651}
1652
623bef9e
SS
1653static void handle_device_notification(struct xhci_hcd *xhci,
1654 union xhci_trb *event)
1655{
1656 u32 slot_id;
4ee823b8 1657 struct usb_device *udev;
623bef9e
SS
1658
1659 slot_id = TRB_TO_SLOT_ID(event->generic.field[3]);
4ee823b8 1660 if (!xhci->devs[slot_id]) {
623bef9e
SS
1661 xhci_warn(xhci, "Device Notification event for "
1662 "unused slot %u\n", slot_id);
4ee823b8
SS
1663 return;
1664 }
1665
1666 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1667 slot_id);
1668 udev = xhci->devs[slot_id]->udev;
1669 if (udev && udev->parent)
1670 usb_wakeup_notification(udev->parent, udev->portnum);
623bef9e
SS
1671}
1672
0f2a7930
SS
1673static void handle_port_status(struct xhci_hcd *xhci,
1674 union xhci_trb *event)
1675{
f6ff0ac8 1676 struct usb_hcd *hcd;
0f2a7930 1677 u32 port_id;
56192531 1678 u32 temp, temp1;
518e848e 1679 int max_ports;
56192531 1680 int slot_id;
5308a91b 1681 unsigned int faked_port_index;
f6ff0ac8 1682 u8 major_revision;
20b67cf5 1683 struct xhci_bus_state *bus_state;
28ccd296 1684 __le32 __iomem **port_array;
386139d7 1685 bool bogus_port_status = false;
0f2a7930
SS
1686
1687 /* Port status change events always have a successful completion code */
28ccd296 1688 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
0f2a7930
SS
1689 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1690 xhci->error_bitmask |= 1 << 8;
1691 }
28ccd296 1692 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
0f2a7930
SS
1693 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1694
518e848e
SS
1695 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1696 if ((port_id <= 0) || (port_id > max_ports)) {
56192531 1697 xhci_warn(xhci, "Invalid port id %d\n", port_id);
09ce0c0c
PC
1698 inc_deq(xhci, xhci->event_ring);
1699 return;
56192531
AX
1700 }
1701
f6ff0ac8
SS
1702 /* Figure out which usb_hcd this port is attached to:
1703 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1704 */
1705 major_revision = xhci->port_array[port_id - 1];
09ce0c0c
PC
1706
1707 /* Find the right roothub. */
1708 hcd = xhci_to_hcd(xhci);
1709 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1710 hcd = xhci->shared_hcd;
1711
f6ff0ac8
SS
1712 if (major_revision == 0) {
1713 xhci_warn(xhci, "Event for port %u not in "
1714 "Extended Capabilities, ignoring.\n",
1715 port_id);
386139d7 1716 bogus_port_status = true;
f6ff0ac8 1717 goto cleanup;
5308a91b 1718 }
22e04870 1719 if (major_revision == DUPLICATE_ENTRY) {
f6ff0ac8
SS
1720 xhci_warn(xhci, "Event for port %u duplicated in"
1721 "Extended Capabilities, ignoring.\n",
1722 port_id);
386139d7 1723 bogus_port_status = true;
f6ff0ac8
SS
1724 goto cleanup;
1725 }
1726
1727 /*
1728 * Hardware port IDs reported by a Port Status Change Event include USB
1729 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1730 * resume event, but we first need to translate the hardware port ID
1731 * into the index into the ports on the correct split roothub, and the
1732 * correct bus_state structure.
1733 */
f6ff0ac8
SS
1734 bus_state = &xhci->bus_state[hcd_index(hcd)];
1735 if (hcd->speed == HCD_USB3)
1736 port_array = xhci->usb3_ports;
1737 else
1738 port_array = xhci->usb2_ports;
1739 /* Find the faked port hub number */
1740 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1741 port_id);
5308a91b 1742
5308a91b 1743 temp = xhci_readl(xhci, port_array[faked_port_index]);
7111ebc9 1744 if (hcd->state == HC_STATE_SUSPENDED) {
56192531
AX
1745 xhci_dbg(xhci, "resume root hub\n");
1746 usb_hcd_resume_root_hub(hcd);
1747 }
1748
1749 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1750 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1751
1752 temp1 = xhci_readl(xhci, &xhci->op_regs->command);
1753 if (!(temp1 & CMD_RUN)) {
1754 xhci_warn(xhci, "xHC is not running.\n");
1755 goto cleanup;
1756 }
1757
1758 if (DEV_SUPERSPEED(temp)) {
d93814cf 1759 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
4ee823b8
SS
1760 /* Set a flag to say the port signaled remote wakeup,
1761 * so we can tell the difference between the end of
1762 * device and host initiated resume.
1763 */
1764 bus_state->port_remote_wakeup |= 1 << faked_port_index;
d93814cf
SS
1765 xhci_test_and_clear_bit(xhci, port_array,
1766 faked_port_index, PORT_PLC);
c9682dff
AX
1767 xhci_set_link_state(xhci, port_array, faked_port_index,
1768 XDEV_U0);
d93814cf
SS
1769 /* Need to wait until the next link state change
1770 * indicates the device is actually in U0.
1771 */
1772 bogus_port_status = true;
1773 goto cleanup;
56192531
AX
1774 } else {
1775 xhci_dbg(xhci, "resume HS port %d\n", port_id);
f6ff0ac8 1776 bus_state->resume_done[faked_port_index] = jiffies +
56192531 1777 msecs_to_jiffies(20);
f370b996 1778 set_bit(faked_port_index, &bus_state->resuming_ports);
56192531 1779 mod_timer(&hcd->rh_timer,
f6ff0ac8 1780 bus_state->resume_done[faked_port_index]);
56192531
AX
1781 /* Do the rest in GetPortStatus */
1782 }
1783 }
d93814cf
SS
1784
1785 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1786 DEV_SUPERSPEED(temp)) {
1787 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
4ee823b8
SS
1788 /* We've just brought the device into U0 through either the
1789 * Resume state after a device remote wakeup, or through the
1790 * U3Exit state after a host-initiated resume. If it's a device
1791 * initiated remote wake, don't pass up the link state change,
1792 * so the roothub behavior is consistent with external
1793 * USB 3.0 hub behavior.
1794 */
d93814cf
SS
1795 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1796 faked_port_index + 1);
1797 if (slot_id && xhci->devs[slot_id])
1798 xhci_ring_device(xhci, slot_id);
ba7b5c22 1799 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
4ee823b8
SS
1800 bus_state->port_remote_wakeup &=
1801 ~(1 << faked_port_index);
1802 xhci_test_and_clear_bit(xhci, port_array,
1803 faked_port_index, PORT_PLC);
1804 usb_wakeup_notification(hcd->self.root_hub,
1805 faked_port_index + 1);
1806 bogus_port_status = true;
1807 goto cleanup;
1808 }
d93814cf 1809 }
56192531 1810
8b3d4570
SS
1811 /*
1812 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1813 * RExit to a disconnect state). If so, let the the driver know it's
1814 * out of the RExit state.
1815 */
1816 if (!DEV_SUPERSPEED(temp) &&
1817 test_and_clear_bit(faked_port_index,
1818 &bus_state->rexit_ports)) {
1819 complete(&bus_state->rexit_done[faked_port_index]);
1820 bogus_port_status = true;
1821 goto cleanup;
1822 }
1823
6fd45621
AX
1824 if (hcd->speed != HCD_USB3)
1825 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1826 PORT_PLC);
1827
56192531 1828cleanup:
0f2a7930 1829 /* Update event ring dequeue pointer before dropping the lock */
3b72fca0 1830 inc_deq(xhci, xhci->event_ring);
0f2a7930 1831
386139d7
SS
1832 /* Don't make the USB core poll the roothub if we got a bad port status
1833 * change event. Besides, at that point we can't tell which roothub
1834 * (USB 2.0 or USB 3.0) to kick.
1835 */
1836 if (bogus_port_status)
1837 return;
1838
c52804a4
SS
1839 /*
1840 * xHCI port-status-change events occur when the "or" of all the
1841 * status-change bits in the portsc register changes from 0 to 1.
1842 * New status changes won't cause an event if any other change
1843 * bits are still set. When an event occurs, switch over to
1844 * polling to avoid losing status changes.
1845 */
1846 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1847 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
0f2a7930
SS
1848 spin_unlock(&xhci->lock);
1849 /* Pass this up to the core */
f6ff0ac8 1850 usb_hcd_poll_rh_status(hcd);
0f2a7930
SS
1851 spin_lock(&xhci->lock);
1852}
1853
d0e96f5a
SS
1854/*
1855 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1856 * at end_trb, which may be in another segment. If the suspect DMA address is a
1857 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1858 * returns 0.
1859 */
6648f29d 1860struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
d0e96f5a
SS
1861 union xhci_trb *start_trb,
1862 union xhci_trb *end_trb,
1863 dma_addr_t suspect_dma)
1864{
1865 dma_addr_t start_dma;
1866 dma_addr_t end_seg_dma;
1867 dma_addr_t end_trb_dma;
1868 struct xhci_segment *cur_seg;
1869
23e3be11 1870 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
d0e96f5a
SS
1871 cur_seg = start_seg;
1872
1873 do {
2fa88daa 1874 if (start_dma == 0)
326b4810 1875 return NULL;
ae636747 1876 /* We may get an event for a Link TRB in the middle of a TD */
23e3be11 1877 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
2fa88daa 1878 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
d0e96f5a 1879 /* If the end TRB isn't in this segment, this is set to 0 */
23e3be11 1880 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
d0e96f5a
SS
1881
1882 if (end_trb_dma > 0) {
1883 /* The end TRB is in this segment, so suspect should be here */
1884 if (start_dma <= end_trb_dma) {
1885 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1886 return cur_seg;
1887 } else {
1888 /* Case for one segment with
1889 * a TD wrapped around to the top
1890 */
1891 if ((suspect_dma >= start_dma &&
1892 suspect_dma <= end_seg_dma) ||
1893 (suspect_dma >= cur_seg->dma &&
1894 suspect_dma <= end_trb_dma))
1895 return cur_seg;
1896 }
326b4810 1897 return NULL;
d0e96f5a
SS
1898 } else {
1899 /* Might still be somewhere in this segment */
1900 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1901 return cur_seg;
1902 }
1903 cur_seg = cur_seg->next;
23e3be11 1904 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
2fa88daa 1905 } while (cur_seg != start_seg);
d0e96f5a 1906
326b4810 1907 return NULL;
d0e96f5a
SS
1908}
1909
bcef3fd5
SS
1910static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1911 unsigned int slot_id, unsigned int ep_index,
e9df17eb 1912 unsigned int stream_id,
bcef3fd5
SS
1913 struct xhci_td *td, union xhci_trb *event_trb)
1914{
1915 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1916 ep->ep_state |= EP_HALTED;
1917 ep->stopped_td = td;
1918 ep->stopped_trb = event_trb;
e9df17eb 1919 ep->stopped_stream = stream_id;
1624ae1c 1920
bcef3fd5
SS
1921 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1922 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
1624ae1c
SS
1923
1924 ep->stopped_td = NULL;
1925 ep->stopped_trb = NULL;
5e5cf6fc 1926 ep->stopped_stream = 0;
1624ae1c 1927
bcef3fd5
SS
1928 xhci_ring_cmd_db(xhci);
1929}
1930
1931/* Check if an error has halted the endpoint ring. The class driver will
1932 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1933 * However, a babble and other errors also halt the endpoint ring, and the class
1934 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1935 * Ring Dequeue Pointer command manually.
1936 */
1937static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1938 struct xhci_ep_ctx *ep_ctx,
1939 unsigned int trb_comp_code)
1940{
1941 /* TRB completion codes that may require a manual halt cleanup */
1942 if (trb_comp_code == COMP_TX_ERR ||
1943 trb_comp_code == COMP_BABBLE ||
1944 trb_comp_code == COMP_SPLIT_ERR)
1945 /* The 0.96 spec says a babbling control endpoint
1946 * is not halted. The 0.96 spec says it is. Some HW
1947 * claims to be 0.95 compliant, but it halts the control
1948 * endpoint anyway. Check if a babble halted the
1949 * endpoint.
1950 */
f5960b69
ME
1951 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1952 cpu_to_le32(EP_STATE_HALTED))
bcef3fd5
SS
1953 return 1;
1954
1955 return 0;
1956}
1957
b45b5069
SS
1958int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1959{
1960 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1961 /* Vendor defined "informational" completion code,
1962 * treat as not-an-error.
1963 */
1964 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1965 trb_comp_code);
1966 xhci_dbg(xhci, "Treating code as success.\n");
1967 return 1;
1968 }
1969 return 0;
1970}
1971
4422da61
AX
1972/*
1973 * Finish the td processing, remove the td from td list;
1974 * Return 1 if the urb can be given back.
1975 */
1976static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1977 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1978 struct xhci_virt_ep *ep, int *status, bool skip)
1979{
1980 struct xhci_virt_device *xdev;
1981 struct xhci_ring *ep_ring;
1982 unsigned int slot_id;
1983 int ep_index;
1984 struct urb *urb = NULL;
1985 struct xhci_ep_ctx *ep_ctx;
1986 int ret = 0;
8e51adcc 1987 struct urb_priv *urb_priv;
4422da61
AX
1988 u32 trb_comp_code;
1989
28ccd296 1990 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
4422da61 1991 xdev = xhci->devs[slot_id];
28ccd296
ME
1992 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1993 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
4422da61 1994 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
28ccd296 1995 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
4422da61
AX
1996
1997 if (skip)
1998 goto td_cleanup;
1999
2000 if (trb_comp_code == COMP_STOP_INVAL ||
2001 trb_comp_code == COMP_STOP) {
2002 /* The Endpoint Stop Command completion will take care of any
2003 * stopped TDs. A stopped TD may be restarted, so don't update
2004 * the ring dequeue pointer or take this TD off any lists yet.
2005 */
2006 ep->stopped_td = td;
2007 ep->stopped_trb = event_trb;
2008 return 0;
2009 } else {
2010 if (trb_comp_code == COMP_STALL) {
2011 /* The transfer is completed from the driver's
2012 * perspective, but we need to issue a set dequeue
2013 * command for this stalled endpoint to move the dequeue
2014 * pointer past the TD. We can't do that here because
2015 * the halt condition must be cleared first. Let the
2016 * USB class driver clear the stall later.
2017 */
2018 ep->stopped_td = td;
2019 ep->stopped_trb = event_trb;
2020 ep->stopped_stream = ep_ring->stream_id;
2021 } else if (xhci_requires_manual_halt_cleanup(xhci,
2022 ep_ctx, trb_comp_code)) {
2023 /* Other types of errors halt the endpoint, but the
2024 * class driver doesn't call usb_reset_endpoint() unless
2025 * the error is -EPIPE. Clear the halted status in the
2026 * xHCI hardware manually.
2027 */
2028 xhci_cleanup_halted_endpoint(xhci,
2029 slot_id, ep_index, ep_ring->stream_id,
2030 td, event_trb);
2031 } else {
2032 /* Update ring dequeue pointer */
2033 while (ep_ring->dequeue != td->last_trb)
3b72fca0
AX
2034 inc_deq(xhci, ep_ring);
2035 inc_deq(xhci, ep_ring);
4422da61
AX
2036 }
2037
2038td_cleanup:
2039 /* Clean up the endpoint's TD list */
2040 urb = td->urb;
8e51adcc 2041 urb_priv = urb->hcpriv;
4422da61
AX
2042
2043 /* Do one last check of the actual transfer length.
2044 * If the host controller said we transferred more data than
2045 * the buffer length, urb->actual_length will be a very big
2046 * number (since it's unsigned). Play it safe and say we didn't
2047 * transfer anything.
2048 */
2049 if (urb->actual_length > urb->transfer_buffer_length) {
2050 xhci_warn(xhci, "URB transfer length is wrong, "
2051 "xHC issue? req. len = %u, "
2052 "act. len = %u\n",
2053 urb->transfer_buffer_length,
2054 urb->actual_length);
2055 urb->actual_length = 0;
2056 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2057 *status = -EREMOTEIO;
2058 else
2059 *status = 0;
2060 }
585df1d9 2061 list_del_init(&td->td_list);
4422da61
AX
2062 /* Was this TD slated to be cancelled but completed anyway? */
2063 if (!list_empty(&td->cancelled_td_list))
585df1d9 2064 list_del_init(&td->cancelled_td_list);
4422da61 2065
8e51adcc
AX
2066 urb_priv->td_cnt++;
2067 /* Giveback the urb when all the tds are completed */
c41136b0 2068 if (urb_priv->td_cnt == urb_priv->length) {
8e51adcc 2069 ret = 1;
c41136b0
AX
2070 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
2071 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
2072 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
2073 == 0) {
2074 if (xhci->quirks & XHCI_AMD_PLL_FIX)
2075 usb_amd_quirk_pll_enable();
2076 }
2077 }
2078 }
4422da61
AX
2079 }
2080
2081 return ret;
2082}
2083
8af56be1
AX
2084/*
2085 * Process control tds, update urb status and actual_length.
2086 */
2087static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
2088 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2089 struct xhci_virt_ep *ep, int *status)
2090{
2091 struct xhci_virt_device *xdev;
2092 struct xhci_ring *ep_ring;
2093 unsigned int slot_id;
2094 int ep_index;
2095 struct xhci_ep_ctx *ep_ctx;
2096 u32 trb_comp_code;
2097
28ccd296 2098 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
8af56be1 2099 xdev = xhci->devs[slot_id];
28ccd296
ME
2100 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2101 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
8af56be1 2102 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
28ccd296 2103 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
8af56be1 2104
8af56be1
AX
2105 switch (trb_comp_code) {
2106 case COMP_SUCCESS:
2107 if (event_trb == ep_ring->dequeue) {
2108 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
2109 "without IOC set??\n");
2110 *status = -ESHUTDOWN;
2111 } else if (event_trb != td->last_trb) {
2112 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
2113 "without IOC set??\n");
2114 *status = -ESHUTDOWN;
2115 } else {
8af56be1
AX
2116 *status = 0;
2117 }
2118 break;
2119 case COMP_SHORT_TX:
8af56be1
AX
2120 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2121 *status = -EREMOTEIO;
2122 else
2123 *status = 0;
2124 break;
3abeca99
SS
2125 case COMP_STOP_INVAL:
2126 case COMP_STOP:
2127 return finish_td(xhci, td, event_trb, event, ep, status, false);
8af56be1
AX
2128 default:
2129 if (!xhci_requires_manual_halt_cleanup(xhci,
2130 ep_ctx, trb_comp_code))
2131 break;
2132 xhci_dbg(xhci, "TRB error code %u, "
2133 "halted endpoint index = %u\n",
2134 trb_comp_code, ep_index);
2135 /* else fall through */
2136 case COMP_STALL:
2137 /* Did we transfer part of the data (middle) phase? */
2138 if (event_trb != ep_ring->dequeue &&
2139 event_trb != td->last_trb)
2140 td->urb->actual_length =
1c11a172
VG
2141 td->urb->transfer_buffer_length -
2142 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
8af56be1
AX
2143 else
2144 td->urb->actual_length = 0;
2145
2146 xhci_cleanup_halted_endpoint(xhci,
2147 slot_id, ep_index, 0, td, event_trb);
2148 return finish_td(xhci, td, event_trb, event, ep, status, true);
2149 }
2150 /*
2151 * Did we transfer any data, despite the errors that might have
2152 * happened? I.e. did we get past the setup stage?
2153 */
2154 if (event_trb != ep_ring->dequeue) {
2155 /* The event was for the status stage */
2156 if (event_trb == td->last_trb) {
2157 if (td->urb->actual_length != 0) {
2158 /* Don't overwrite a previously set error code
2159 */
2160 if ((*status == -EINPROGRESS || *status == 0) &&
2161 (td->urb->transfer_flags
2162 & URB_SHORT_NOT_OK))
2163 /* Did we already see a short data
2164 * stage? */
2165 *status = -EREMOTEIO;
2166 } else {
2167 td->urb->actual_length =
2168 td->urb->transfer_buffer_length;
2169 }
2170 } else {
2171 /* Maybe the event was for the data stage? */
3abeca99
SS
2172 td->urb->actual_length =
2173 td->urb->transfer_buffer_length -
1c11a172 2174 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
3abeca99
SS
2175 xhci_dbg(xhci, "Waiting for status "
2176 "stage event\n");
2177 return 0;
8af56be1
AX
2178 }
2179 }
2180
2181 return finish_td(xhci, td, event_trb, event, ep, status, false);
2182}
2183
04e51901
AX
2184/*
2185 * Process isochronous tds, update urb packet status and actual_length.
2186 */
2187static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2188 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2189 struct xhci_virt_ep *ep, int *status)
2190{
2191 struct xhci_ring *ep_ring;
2192 struct urb_priv *urb_priv;
2193 int idx;
2194 int len = 0;
04e51901
AX
2195 union xhci_trb *cur_trb;
2196 struct xhci_segment *cur_seg;
926008c9 2197 struct usb_iso_packet_descriptor *frame;
04e51901 2198 u32 trb_comp_code;
926008c9 2199 bool skip_td = false;
04e51901 2200
28ccd296
ME
2201 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2202 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
04e51901
AX
2203 urb_priv = td->urb->hcpriv;
2204 idx = urb_priv->td_cnt;
926008c9 2205 frame = &td->urb->iso_frame_desc[idx];
04e51901 2206
926008c9
DT
2207 /* handle completion code */
2208 switch (trb_comp_code) {
2209 case COMP_SUCCESS:
1c11a172 2210 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
1530bbc6
SS
2211 frame->status = 0;
2212 break;
2213 }
2214 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2215 trb_comp_code = COMP_SHORT_TX;
926008c9
DT
2216 case COMP_SHORT_TX:
2217 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2218 -EREMOTEIO : 0;
2219 break;
2220 case COMP_BW_OVER:
2221 frame->status = -ECOMM;
2222 skip_td = true;
2223 break;
2224 case COMP_BUFF_OVER:
2225 case COMP_BABBLE:
2226 frame->status = -EOVERFLOW;
2227 skip_td = true;
2228 break;
f6ba6fe2 2229 case COMP_DEV_ERR:
926008c9 2230 case COMP_STALL:
9c745995 2231 case COMP_TX_ERR:
926008c9
DT
2232 frame->status = -EPROTO;
2233 skip_td = true;
2234 break;
2235 case COMP_STOP:
2236 case COMP_STOP_INVAL:
2237 break;
2238 default:
2239 frame->status = -1;
2240 break;
04e51901
AX
2241 }
2242
926008c9
DT
2243 if (trb_comp_code == COMP_SUCCESS || skip_td) {
2244 frame->actual_length = frame->length;
2245 td->urb->actual_length += frame->length;
04e51901
AX
2246 } else {
2247 for (cur_trb = ep_ring->dequeue,
2248 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
2249 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
f5960b69
ME
2250 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2251 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
28ccd296 2252 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
04e51901 2253 }
28ccd296 2254 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1c11a172 2255 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
04e51901
AX
2256
2257 if (trb_comp_code != COMP_STOP_INVAL) {
926008c9 2258 frame->actual_length = len;
04e51901
AX
2259 td->urb->actual_length += len;
2260 }
2261 }
2262
04e51901
AX
2263 return finish_td(xhci, td, event_trb, event, ep, status, false);
2264}
2265
926008c9
DT
2266static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2267 struct xhci_transfer_event *event,
2268 struct xhci_virt_ep *ep, int *status)
2269{
2270 struct xhci_ring *ep_ring;
2271 struct urb_priv *urb_priv;
2272 struct usb_iso_packet_descriptor *frame;
2273 int idx;
2274
f6975314 2275 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
926008c9
DT
2276 urb_priv = td->urb->hcpriv;
2277 idx = urb_priv->td_cnt;
2278 frame = &td->urb->iso_frame_desc[idx];
2279
b3df3f9c 2280 /* The transfer is partly done. */
926008c9
DT
2281 frame->status = -EXDEV;
2282
2283 /* calc actual length */
2284 frame->actual_length = 0;
2285
2286 /* Update ring dequeue pointer */
2287 while (ep_ring->dequeue != td->last_trb)
3b72fca0
AX
2288 inc_deq(xhci, ep_ring);
2289 inc_deq(xhci, ep_ring);
926008c9
DT
2290
2291 return finish_td(xhci, td, NULL, event, ep, status, true);
2292}
2293
22405ed2
AX
2294/*
2295 * Process bulk and interrupt tds, update urb status and actual_length.
2296 */
2297static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2298 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2299 struct xhci_virt_ep *ep, int *status)
2300{
2301 struct xhci_ring *ep_ring;
2302 union xhci_trb *cur_trb;
2303 struct xhci_segment *cur_seg;
2304 u32 trb_comp_code;
2305
28ccd296
ME
2306 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2307 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
22405ed2
AX
2308
2309 switch (trb_comp_code) {
2310 case COMP_SUCCESS:
2311 /* Double check that the HW transferred everything. */
1530bbc6 2312 if (event_trb != td->last_trb ||
1c11a172 2313 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
22405ed2
AX
2314 xhci_warn(xhci, "WARN Successful completion "
2315 "on short TX\n");
2316 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2317 *status = -EREMOTEIO;
2318 else
2319 *status = 0;
1530bbc6
SS
2320 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2321 trb_comp_code = COMP_SHORT_TX;
22405ed2 2322 } else {
22405ed2
AX
2323 *status = 0;
2324 }
2325 break;
2326 case COMP_SHORT_TX:
2327 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2328 *status = -EREMOTEIO;
2329 else
2330 *status = 0;
2331 break;
2332 default:
2333 /* Others already handled above */
2334 break;
2335 }
f444ff27
SS
2336 if (trb_comp_code == COMP_SHORT_TX)
2337 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2338 "%d bytes untransferred\n",
2339 td->urb->ep->desc.bEndpointAddress,
2340 td->urb->transfer_buffer_length,
1c11a172 2341 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
22405ed2
AX
2342 /* Fast path - was this the last TRB in the TD for this URB? */
2343 if (event_trb == td->last_trb) {
1c11a172 2344 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
22405ed2
AX
2345 td->urb->actual_length =
2346 td->urb->transfer_buffer_length -
1c11a172 2347 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
22405ed2
AX
2348 if (td->urb->transfer_buffer_length <
2349 td->urb->actual_length) {
2350 xhci_warn(xhci, "HC gave bad length "
2351 "of %d bytes left\n",
1c11a172 2352 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
22405ed2
AX
2353 td->urb->actual_length = 0;
2354 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2355 *status = -EREMOTEIO;
2356 else
2357 *status = 0;
2358 }
2359 /* Don't overwrite a previously set error code */
2360 if (*status == -EINPROGRESS) {
2361 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2362 *status = -EREMOTEIO;
2363 else
2364 *status = 0;
2365 }
2366 } else {
2367 td->urb->actual_length =
2368 td->urb->transfer_buffer_length;
2369 /* Ignore a short packet completion if the
2370 * untransferred length was zero.
2371 */
2372 if (*status == -EREMOTEIO)
2373 *status = 0;
2374 }
2375 } else {
2376 /* Slow path - walk the list, starting from the dequeue
2377 * pointer, to get the actual length transferred.
2378 */
2379 td->urb->actual_length = 0;
2380 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2381 cur_trb != event_trb;
2382 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
f5960b69
ME
2383 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2384 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
22405ed2 2385 td->urb->actual_length +=
28ccd296 2386 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
22405ed2
AX
2387 }
2388 /* If the ring didn't stop on a Link or No-op TRB, add
2389 * in the actual bytes transferred from the Normal TRB
2390 */
2391 if (trb_comp_code != COMP_STOP_INVAL)
2392 td->urb->actual_length +=
28ccd296 2393 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1c11a172 2394 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
22405ed2
AX
2395 }
2396
2397 return finish_td(xhci, td, event_trb, event, ep, status, false);
2398}
2399
d0e96f5a
SS
2400/*
2401 * If this function returns an error condition, it means it got a Transfer
2402 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2403 * At this point, the host controller is probably hosed and should be reset.
2404 */
2405static int handle_tx_event(struct xhci_hcd *xhci,
2406 struct xhci_transfer_event *event)
ed384bd3
FB
2407 __releases(&xhci->lock)
2408 __acquires(&xhci->lock)
d0e96f5a
SS
2409{
2410 struct xhci_virt_device *xdev;
63a0d9ab 2411 struct xhci_virt_ep *ep;
d0e96f5a 2412 struct xhci_ring *ep_ring;
82d1009f 2413 unsigned int slot_id;
d0e96f5a 2414 int ep_index;
326b4810 2415 struct xhci_td *td = NULL;
d0e96f5a
SS
2416 dma_addr_t event_dma;
2417 struct xhci_segment *event_seg;
2418 union xhci_trb *event_trb;
326b4810 2419 struct urb *urb = NULL;
d0e96f5a 2420 int status = -EINPROGRESS;
8e51adcc 2421 struct urb_priv *urb_priv;
d115b048 2422 struct xhci_ep_ctx *ep_ctx;
c2d7b49f 2423 struct list_head *tmp;
66d1eebc 2424 u32 trb_comp_code;
4422da61 2425 int ret = 0;
c2d7b49f 2426 int td_num = 0;
d0e96f5a 2427
28ccd296 2428 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
82d1009f 2429 xdev = xhci->devs[slot_id];
d0e96f5a
SS
2430 if (!xdev) {
2431 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
9258c0b2 2432 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
e910b440
SS
2433 (unsigned long long) xhci_trb_virt_to_dma(
2434 xhci->event_ring->deq_seg,
9258c0b2
SS
2435 xhci->event_ring->dequeue),
2436 lower_32_bits(le64_to_cpu(event->buffer)),
2437 upper_32_bits(le64_to_cpu(event->buffer)),
2438 le32_to_cpu(event->transfer_len),
2439 le32_to_cpu(event->flags));
2440 xhci_dbg(xhci, "Event ring:\n");
2441 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
d0e96f5a
SS
2442 return -ENODEV;
2443 }
2444
2445 /* Endpoint ID is 1 based, our index is zero based */
28ccd296 2446 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
63a0d9ab 2447 ep = &xdev->eps[ep_index];
28ccd296 2448 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
d115b048 2449 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
986a92d4 2450 if (!ep_ring ||
28ccd296
ME
2451 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2452 EP_STATE_DISABLED) {
e9df17eb
SS
2453 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2454 "or incorrect stream ring\n");
9258c0b2 2455 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
e910b440
SS
2456 (unsigned long long) xhci_trb_virt_to_dma(
2457 xhci->event_ring->deq_seg,
9258c0b2
SS
2458 xhci->event_ring->dequeue),
2459 lower_32_bits(le64_to_cpu(event->buffer)),
2460 upper_32_bits(le64_to_cpu(event->buffer)),
2461 le32_to_cpu(event->transfer_len),
2462 le32_to_cpu(event->flags));
2463 xhci_dbg(xhci, "Event ring:\n");
2464 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
d0e96f5a
SS
2465 return -ENODEV;
2466 }
2467
c2d7b49f
AX
2468 /* Count current td numbers if ep->skip is set */
2469 if (ep->skip) {
2470 list_for_each(tmp, &ep_ring->td_list)
2471 td_num++;
2472 }
2473
28ccd296
ME
2474 event_dma = le64_to_cpu(event->buffer);
2475 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
986a92d4 2476 /* Look for common error cases */
66d1eebc 2477 switch (trb_comp_code) {
b10de142
SS
2478 /* Skip codes that require special handling depending on
2479 * transfer type
2480 */
2481 case COMP_SUCCESS:
1c11a172 2482 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
1530bbc6
SS
2483 break;
2484 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2485 trb_comp_code = COMP_SHORT_TX;
2486 else
8202ce2e
SS
2487 xhci_warn_ratelimited(xhci,
2488 "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
b10de142
SS
2489 case COMP_SHORT_TX:
2490 break;
ae636747
SS
2491 case COMP_STOP:
2492 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2493 break;
2494 case COMP_STOP_INVAL:
2495 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2496 break;
b10de142 2497 case COMP_STALL:
2a9227a5 2498 xhci_dbg(xhci, "Stalled endpoint\n");
63a0d9ab 2499 ep->ep_state |= EP_HALTED;
b10de142
SS
2500 status = -EPIPE;
2501 break;
2502 case COMP_TRB_ERR:
2503 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2504 status = -EILSEQ;
2505 break;
ec74e403 2506 case COMP_SPLIT_ERR:
b10de142 2507 case COMP_TX_ERR:
2a9227a5 2508 xhci_dbg(xhci, "Transfer error on endpoint\n");
b10de142
SS
2509 status = -EPROTO;
2510 break;
4a73143c 2511 case COMP_BABBLE:
2a9227a5 2512 xhci_dbg(xhci, "Babble error on endpoint\n");
4a73143c
SS
2513 status = -EOVERFLOW;
2514 break;
b10de142
SS
2515 case COMP_DB_ERR:
2516 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2517 status = -ENOSR;
2518 break;
986a92d4
AX
2519 case COMP_BW_OVER:
2520 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2521 break;
2522 case COMP_BUFF_OVER:
2523 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2524 break;
2525 case COMP_UNDERRUN:
2526 /*
2527 * When the Isoch ring is empty, the xHC will generate
2528 * a Ring Overrun Event for IN Isoch endpoint or Ring
2529 * Underrun Event for OUT Isoch endpoint.
2530 */
2531 xhci_dbg(xhci, "underrun event on endpoint\n");
2532 if (!list_empty(&ep_ring->td_list))
2533 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2534 "still with TDs queued?\n",
28ccd296
ME
2535 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2536 ep_index);
986a92d4
AX
2537 goto cleanup;
2538 case COMP_OVERRUN:
2539 xhci_dbg(xhci, "overrun event on endpoint\n");
2540 if (!list_empty(&ep_ring->td_list))
2541 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2542 "still with TDs queued?\n",
28ccd296
ME
2543 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2544 ep_index);
986a92d4 2545 goto cleanup;
f6ba6fe2
AH
2546 case COMP_DEV_ERR:
2547 xhci_warn(xhci, "WARN: detect an incompatible device");
2548 status = -EPROTO;
2549 break;
d18240db
AX
2550 case COMP_MISSED_INT:
2551 /*
2552 * When encounter missed service error, one or more isoc tds
2553 * may be missed by xHC.
2554 * Set skip flag of the ep_ring; Complete the missed tds as
2555 * short transfer when process the ep_ring next time.
2556 */
2557 ep->skip = true;
2558 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2559 goto cleanup;
b10de142 2560 default:
b45b5069 2561 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
5ad6a529
SS
2562 status = 0;
2563 break;
2564 }
986a92d4
AX
2565 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2566 "busted\n");
2567 goto cleanup;
2568 }
2569
d18240db
AX
2570 do {
2571 /* This TRB should be in the TD at the head of this ring's
2572 * TD list.
2573 */
2574 if (list_empty(&ep_ring->td_list)) {
a83d6755
SS
2575 /*
2576 * A stopped endpoint may generate an extra completion
2577 * event if the device was suspended. Don't print
2578 * warnings.
2579 */
2580 if (!(trb_comp_code == COMP_STOP ||
2581 trb_comp_code == COMP_STOP_INVAL)) {
2582 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2583 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2584 ep_index);
2585 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2586 (le32_to_cpu(event->flags) &
2587 TRB_TYPE_BITMASK)>>10);
2588 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2589 }
d18240db
AX
2590 if (ep->skip) {
2591 ep->skip = false;
2592 xhci_dbg(xhci, "td_list is empty while skip "
2593 "flag set. Clear skip flag.\n");
2594 }
2595 ret = 0;
2596 goto cleanup;
2597 }
986a92d4 2598
c2d7b49f
AX
2599 /* We've skipped all the TDs on the ep ring when ep->skip set */
2600 if (ep->skip && td_num == 0) {
2601 ep->skip = false;
2602 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2603 "Clear skip flag.\n");
2604 ret = 0;
2605 goto cleanup;
2606 }
2607
d18240db 2608 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
c2d7b49f
AX
2609 if (ep->skip)
2610 td_num--;
926008c9 2611
d18240db
AX
2612 /* Is this a TRB in the currently executing TD? */
2613 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2614 td->last_trb, event_dma);
e1cf486d
AH
2615
2616 /*
2617 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2618 * is not in the current TD pointed by ep_ring->dequeue because
2619 * that the hardware dequeue pointer still at the previous TRB
2620 * of the current TD. The previous TRB maybe a Link TD or the
2621 * last TRB of the previous TD. The command completion handle
2622 * will take care the rest.
2623 */
2624 if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2625 ret = 0;
2626 goto cleanup;
2627 }
2628
926008c9
DT
2629 if (!event_seg) {
2630 if (!ep->skip ||
2631 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
ad808333
SS
2632 /* Some host controllers give a spurious
2633 * successful event after a short transfer.
2634 * Ignore it.
2635 */
2636 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2637 ep_ring->last_td_was_short) {
2638 ep_ring->last_td_was_short = false;
2639 ret = 0;
2640 goto cleanup;
2641 }
926008c9
DT
2642 /* HC is busted, give up! */
2643 xhci_err(xhci,
2644 "ERROR Transfer event TRB DMA ptr not "
2645 "part of current TD\n");
2646 return -ESHUTDOWN;
2647 }
2648
2649 ret = skip_isoc_td(xhci, td, event, ep, &status);
2650 goto cleanup;
2651 }
ad808333
SS
2652 if (trb_comp_code == COMP_SHORT_TX)
2653 ep_ring->last_td_was_short = true;
2654 else
2655 ep_ring->last_td_was_short = false;
926008c9
DT
2656
2657 if (ep->skip) {
d18240db
AX
2658 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2659 ep->skip = false;
2660 }
678539cf 2661
926008c9
DT
2662 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2663 sizeof(*event_trb)];
2664 /*
2665 * No-op TRB should not trigger interrupts.
2666 * If event_trb is a no-op TRB, it means the
2667 * corresponding TD has been cancelled. Just ignore
2668 * the TD.
2669 */
f5960b69 2670 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
926008c9
DT
2671 xhci_dbg(xhci,
2672 "event_trb is a no-op TRB. Skip it\n");
2673 goto cleanup;
d18240db 2674 }
4422da61 2675
d18240db
AX
2676 /* Now update the urb's actual_length and give back to
2677 * the core
82d1009f 2678 */
d18240db
AX
2679 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2680 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2681 &status);
04e51901
AX
2682 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2683 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2684 &status);
d18240db
AX
2685 else
2686 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2687 ep, &status);
2688
2689cleanup:
2690 /*
2691 * Do not update event ring dequeue pointer if ep->skip is set.
2692 * Will roll back to continue process missed tds.
2693 */
2694 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
3b72fca0 2695 inc_deq(xhci, xhci->event_ring);
d18240db
AX
2696 }
2697
2698 if (ret) {
2699 urb = td->urb;
8e51adcc 2700 urb_priv = urb->hcpriv;
d18240db
AX
2701 /* Leave the TD around for the reset endpoint function
2702 * to use(but only if it's not a control endpoint,
2703 * since we already queued the Set TR dequeue pointer
2704 * command for stalled control endpoints).
2705 */
2706 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2707 (trb_comp_code != COMP_STALL &&
2708 trb_comp_code != COMP_BABBLE))
8e51adcc 2709 xhci_urb_free_priv(xhci, urb_priv);
48c3375c
AS
2710 else
2711 kfree(urb_priv);
d18240db 2712
214f76f7 2713 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
f444ff27
SS
2714 if ((urb->actual_length != urb->transfer_buffer_length &&
2715 (urb->transfer_flags &
2716 URB_SHORT_NOT_OK)) ||
fd984d24
SS
2717 (status != 0 &&
2718 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
f444ff27 2719 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
1949f9e2 2720 "expected = %d, status = %d\n",
f444ff27
SS
2721 urb, urb->actual_length,
2722 urb->transfer_buffer_length,
2723 status);
d18240db 2724 spin_unlock(&xhci->lock);
b3df3f9c
SS
2725 /* EHCI, UHCI, and OHCI always unconditionally set the
2726 * urb->status of an isochronous endpoint to 0.
2727 */
2728 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2729 status = 0;
214f76f7 2730 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
d18240db
AX
2731 spin_lock(&xhci->lock);
2732 }
2733
2734 /*
2735 * If ep->skip is set, it means there are missed tds on the
2736 * endpoint ring need to take care of.
2737 * Process them as short transfer until reach the td pointed by
2738 * the event.
2739 */
2740 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2741
d0e96f5a
SS
2742 return 0;
2743}
2744
0f2a7930
SS
2745/*
2746 * This function handles all OS-owned events on the event ring. It may drop
2747 * xhci->lock between event processing (e.g. to pass up port status changes).
9dee9a21
ME
2748 * Returns >0 for "possibly more events to process" (caller should call again),
2749 * otherwise 0 if done. In future, <0 returns should indicate error code.
0f2a7930 2750 */
9dee9a21 2751static int xhci_handle_event(struct xhci_hcd *xhci)
7f84eef0
SS
2752{
2753 union xhci_trb *event;
0f2a7930 2754 int update_ptrs = 1;
d0e96f5a 2755 int ret;
7f84eef0
SS
2756
2757 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2758 xhci->error_bitmask |= 1 << 1;
9dee9a21 2759 return 0;
7f84eef0
SS
2760 }
2761
2762 event = xhci->event_ring->dequeue;
2763 /* Does the HC or OS own the TRB? */
28ccd296
ME
2764 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2765 xhci->event_ring->cycle_state) {
7f84eef0 2766 xhci->error_bitmask |= 1 << 2;
9dee9a21 2767 return 0;
7f84eef0
SS
2768 }
2769
92a3da41
ME
2770 /*
2771 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2772 * speculative reads of the event's flags/data below.
2773 */
2774 rmb();
0f2a7930 2775 /* FIXME: Handle more event types. */
28ccd296 2776 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
7f84eef0
SS
2777 case TRB_TYPE(TRB_COMPLETION):
2778 handle_cmd_completion(xhci, &event->event_cmd);
2779 break;
0f2a7930
SS
2780 case TRB_TYPE(TRB_PORT_STATUS):
2781 handle_port_status(xhci, event);
2782 update_ptrs = 0;
2783 break;
d0e96f5a
SS
2784 case TRB_TYPE(TRB_TRANSFER):
2785 ret = handle_tx_event(xhci, &event->trans_event);
2786 if (ret < 0)
2787 xhci->error_bitmask |= 1 << 9;
2788 else
2789 update_ptrs = 0;
2790 break;
623bef9e
SS
2791 case TRB_TYPE(TRB_DEV_NOTE):
2792 handle_device_notification(xhci, event);
2793 break;
7f84eef0 2794 default:
28ccd296
ME
2795 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2796 TRB_TYPE(48))
0238634d
SS
2797 handle_vendor_event(xhci, event);
2798 else
2799 xhci->error_bitmask |= 1 << 3;
7f84eef0 2800 }
6f5165cf
SS
2801 /* Any of the above functions may drop and re-acquire the lock, so check
2802 * to make sure a watchdog timer didn't mark the host as non-responsive.
2803 */
2804 if (xhci->xhc_state & XHCI_STATE_DYING) {
2805 xhci_dbg(xhci, "xHCI host dying, returning from "
2806 "event handler.\n");
9dee9a21 2807 return 0;
6f5165cf 2808 }
7f84eef0 2809
c06d68b8
SS
2810 if (update_ptrs)
2811 /* Update SW event ring dequeue pointer */
3b72fca0 2812 inc_deq(xhci, xhci->event_ring);
c06d68b8 2813
9dee9a21
ME
2814 /* Are there more items on the event ring? Caller will call us again to
2815 * check.
2816 */
2817 return 1;
7f84eef0 2818}
9032cd52
SS
2819
2820/*
2821 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2822 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2823 * indicators of an event TRB error, but we check the status *first* to be safe.
2824 */
2825irqreturn_t xhci_irq(struct usb_hcd *hcd)
2826{
2827 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
c21599a3 2828 u32 status;
bda53145 2829 u64 temp_64;
c06d68b8
SS
2830 union xhci_trb *event_ring_deq;
2831 dma_addr_t deq;
9032cd52
SS
2832
2833 spin_lock(&xhci->lock);
9032cd52 2834 /* Check if the xHC generated the interrupt, or the irq is shared */
27e0dd4d 2835 status = xhci_readl(xhci, &xhci->op_regs->status);
c21599a3 2836 if (status == 0xffffffff)
9032cd52
SS
2837 goto hw_died;
2838
c21599a3 2839 if (!(status & STS_EINT)) {
9032cd52 2840 spin_unlock(&xhci->lock);
9032cd52
SS
2841 return IRQ_NONE;
2842 }
27e0dd4d 2843 if (status & STS_FATAL) {
9032cd52
SS
2844 xhci_warn(xhci, "WARNING: Host System Error\n");
2845 xhci_halt(xhci);
2846hw_died:
9032cd52
SS
2847 spin_unlock(&xhci->lock);
2848 return -ESHUTDOWN;
2849 }
2850
bda53145
SS
2851 /*
2852 * Clear the op reg interrupt status first,
2853 * so we can receive interrupts from other MSI-X interrupters.
2854 * Write 1 to clear the interrupt status.
2855 */
27e0dd4d
SS
2856 status |= STS_EINT;
2857 xhci_writel(xhci, status, &xhci->op_regs->status);
bda53145
SS
2858 /* FIXME when MSI-X is supported and there are multiple vectors */
2859 /* Clear the MSI-X event interrupt status */
2860
cd70469d 2861 if (hcd->irq) {
c21599a3
SS
2862 u32 irq_pending;
2863 /* Acknowledge the PCI interrupt */
2864 irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
4e833c0b 2865 irq_pending |= IMAN_IP;
c21599a3
SS
2866 xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
2867 }
bda53145 2868
c06d68b8 2869 if (xhci->xhc_state & XHCI_STATE_DYING) {
bda53145
SS
2870 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2871 "Shouldn't IRQs be disabled?\n");
c06d68b8
SS
2872 /* Clear the event handler busy flag (RW1C);
2873 * the event ring should be empty.
bda53145 2874 */
c06d68b8
SS
2875 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2876 xhci_write_64(xhci, temp_64 | ERST_EHB,
2877 &xhci->ir_set->erst_dequeue);
2878 spin_unlock(&xhci->lock);
2879
2880 return IRQ_HANDLED;
2881 }
2882
2883 event_ring_deq = xhci->event_ring->dequeue;
2884 /* FIXME this should be a delayed service routine
2885 * that clears the EHB.
2886 */
9dee9a21 2887 while (xhci_handle_event(xhci) > 0) {}
bda53145 2888
bda53145 2889 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
c06d68b8
SS
2890 /* If necessary, update the HW's version of the event ring deq ptr. */
2891 if (event_ring_deq != xhci->event_ring->dequeue) {
2892 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2893 xhci->event_ring->dequeue);
2894 if (deq == 0)
2895 xhci_warn(xhci, "WARN something wrong with SW event "
2896 "ring dequeue ptr.\n");
2897 /* Update HC event ring dequeue pointer */
2898 temp_64 &= ERST_PTR_MASK;
2899 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2900 }
2901
2902 /* Clear the event handler busy flag (RW1C); event ring is empty. */
2903 temp_64 |= ERST_EHB;
2904 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2905
9032cd52
SS
2906 spin_unlock(&xhci->lock);
2907
2908 return IRQ_HANDLED;
2909}
2910
851ec164 2911irqreturn_t xhci_msi_irq(int irq, void *hcd)
9032cd52 2912{
968b822c 2913 return xhci_irq(hcd);
9032cd52 2914}
7f84eef0 2915
d0e96f5a
SS
2916/**** Endpoint Ring Operations ****/
2917
7f84eef0
SS
2918/*
2919 * Generic function for queueing a TRB on a ring.
2920 * The caller must have checked to make sure there's room on the ring.
6cc30d85
SS
2921 *
2922 * @more_trbs_coming: Will you enqueue more TRBs before calling
2923 * prepare_transfer()?
7f84eef0
SS
2924 */
2925static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
3b72fca0 2926 bool more_trbs_coming,
7f84eef0
SS
2927 u32 field1, u32 field2, u32 field3, u32 field4)
2928{
2929 struct xhci_generic_trb *trb;
2930
2931 trb = &ring->enqueue->generic;
28ccd296
ME
2932 trb->field[0] = cpu_to_le32(field1);
2933 trb->field[1] = cpu_to_le32(field2);
2934 trb->field[2] = cpu_to_le32(field3);
2935 trb->field[3] = cpu_to_le32(field4);
3b72fca0 2936 inc_enq(xhci, ring, more_trbs_coming);
7f84eef0
SS
2937}
2938
d0e96f5a
SS
2939/*
2940 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2941 * FIXME allocate segments if the ring is full.
2942 */
2943static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
3b72fca0 2944 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
d0e96f5a 2945{
8dfec614
AX
2946 unsigned int num_trbs_needed;
2947
d0e96f5a 2948 /* Make sure the endpoint has been added to xHC schedule */
d0e96f5a
SS
2949 switch (ep_state) {
2950 case EP_STATE_DISABLED:
2951 /*
2952 * USB core changed config/interfaces without notifying us,
2953 * or hardware is reporting the wrong state.
2954 */
2955 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2956 return -ENOENT;
d0e96f5a 2957 case EP_STATE_ERROR:
c92bcfa7 2958 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
d0e96f5a
SS
2959 /* FIXME event handling code for error needs to clear it */
2960 /* XXX not sure if this should be -ENOENT or not */
2961 return -EINVAL;
c92bcfa7
SS
2962 case EP_STATE_HALTED:
2963 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
d0e96f5a
SS
2964 case EP_STATE_STOPPED:
2965 case EP_STATE_RUNNING:
2966 break;
2967 default:
2968 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2969 /*
2970 * FIXME issue Configure Endpoint command to try to get the HC
2971 * back into a known state.
2972 */
2973 return -EINVAL;
2974 }
8dfec614
AX
2975
2976 while (1) {
2977 if (room_on_ring(xhci, ep_ring, num_trbs))
2978 break;
2979
2980 if (ep_ring == xhci->cmd_ring) {
2981 xhci_err(xhci, "Do not support expand command ring\n");
2982 return -ENOMEM;
2983 }
2984
68ffb011
XR
2985 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2986 "ERROR no room on ep ring, try ring expansion");
8dfec614
AX
2987 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2988 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2989 mem_flags)) {
2990 xhci_err(xhci, "Ring expansion failed\n");
2991 return -ENOMEM;
2992 }
261fa12b 2993 }
6c12db90
JY
2994
2995 if (enqueue_is_link_trb(ep_ring)) {
2996 struct xhci_ring *ring = ep_ring;
2997 union xhci_trb *next;
6c12db90 2998
6c12db90
JY
2999 next = ring->enqueue;
3000
3001 while (last_trb(xhci, ring, ring->enq_seg, next)) {
7e393a83
AX
3002 /* If we're not dealing with 0.95 hardware or isoc rings
3003 * on AMD 0.96 host, clear the chain bit.
6c12db90 3004 */
3b72fca0
AX
3005 if (!xhci_link_trb_quirk(xhci) &&
3006 !(ring->type == TYPE_ISOC &&
3007 (xhci->quirks & XHCI_AMD_0x96_HOST)))
28ccd296 3008 next->link.control &= cpu_to_le32(~TRB_CHAIN);
6c12db90 3009 else
28ccd296 3010 next->link.control |= cpu_to_le32(TRB_CHAIN);
6c12db90
JY
3011
3012 wmb();
f5960b69 3013 next->link.control ^= cpu_to_le32(TRB_CYCLE);
6c12db90
JY
3014
3015 /* Toggle the cycle bit after the last ring segment. */
3016 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
3017 ring->cycle_state = (ring->cycle_state ? 0 : 1);
6c12db90
JY
3018 }
3019 ring->enq_seg = ring->enq_seg->next;
3020 ring->enqueue = ring->enq_seg->trbs;
3021 next = ring->enqueue;
3022 }
3023 }
3024
d0e96f5a
SS
3025 return 0;
3026}
3027
23e3be11 3028static int prepare_transfer(struct xhci_hcd *xhci,
d0e96f5a
SS
3029 struct xhci_virt_device *xdev,
3030 unsigned int ep_index,
e9df17eb 3031 unsigned int stream_id,
d0e96f5a
SS
3032 unsigned int num_trbs,
3033 struct urb *urb,
8e51adcc 3034 unsigned int td_index,
d0e96f5a
SS
3035 gfp_t mem_flags)
3036{
3037 int ret;
8e51adcc
AX
3038 struct urb_priv *urb_priv;
3039 struct xhci_td *td;
e9df17eb 3040 struct xhci_ring *ep_ring;
d115b048 3041 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
e9df17eb
SS
3042
3043 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
3044 if (!ep_ring) {
3045 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
3046 stream_id);
3047 return -EINVAL;
3048 }
3049
3050 ret = prepare_ring(xhci, ep_ring,
28ccd296 3051 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
3b72fca0 3052 num_trbs, mem_flags);
d0e96f5a
SS
3053 if (ret)
3054 return ret;
d0e96f5a 3055
8e51adcc
AX
3056 urb_priv = urb->hcpriv;
3057 td = urb_priv->td[td_index];
3058
3059 INIT_LIST_HEAD(&td->td_list);
3060 INIT_LIST_HEAD(&td->cancelled_td_list);
3061
3062 if (td_index == 0) {
214f76f7 3063 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
d13565c1 3064 if (unlikely(ret))
8e51adcc 3065 return ret;
d0e96f5a
SS
3066 }
3067
8e51adcc 3068 td->urb = urb;
d0e96f5a 3069 /* Add this TD to the tail of the endpoint ring's TD list */
8e51adcc
AX
3070 list_add_tail(&td->td_list, &ep_ring->td_list);
3071 td->start_seg = ep_ring->enq_seg;
3072 td->first_trb = ep_ring->enqueue;
3073
3074 urb_priv->td[td_index] = td;
d0e96f5a
SS
3075
3076 return 0;
3077}
3078
23e3be11 3079static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
8a96c052
SS
3080{
3081 int num_sgs, num_trbs, running_total, temp, i;
3082 struct scatterlist *sg;
3083
3084 sg = NULL;
bc677d5b 3085 num_sgs = urb->num_mapped_sgs;
8a96c052
SS
3086 temp = urb->transfer_buffer_length;
3087
8a96c052 3088 num_trbs = 0;
910f8d0c 3089 for_each_sg(urb->sg, sg, num_sgs, i) {
8a96c052
SS
3090 unsigned int len = sg_dma_len(sg);
3091
3092 /* Scatter gather list entries may cross 64KB boundaries */
3093 running_total = TRB_MAX_BUFF_SIZE -
a2490187 3094 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
5807795b 3095 running_total &= TRB_MAX_BUFF_SIZE - 1;
8a96c052
SS
3096 if (running_total != 0)
3097 num_trbs++;
3098
3099 /* How many more 64KB chunks to transfer, how many more TRBs? */
bcd2fde0 3100 while (running_total < sg_dma_len(sg) && running_total < temp) {
8a96c052
SS
3101 num_trbs++;
3102 running_total += TRB_MAX_BUFF_SIZE;
3103 }
8a96c052
SS
3104 len = min_t(int, len, temp);
3105 temp -= len;
3106 if (temp == 0)
3107 break;
3108 }
8a96c052
SS
3109 return num_trbs;
3110}
3111
23e3be11 3112static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
8a96c052
SS
3113{
3114 if (num_trbs != 0)
a2490187 3115 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
8a96c052
SS
3116 "TRBs, %d left\n", __func__,
3117 urb->ep->desc.bEndpointAddress, num_trbs);
3118 if (running_total != urb->transfer_buffer_length)
a2490187 3119 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
8a96c052
SS
3120 "queued %#x (%d), asked for %#x (%d)\n",
3121 __func__,
3122 urb->ep->desc.bEndpointAddress,
3123 running_total, running_total,
3124 urb->transfer_buffer_length,
3125 urb->transfer_buffer_length);
3126}
3127
23e3be11 3128static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
e9df17eb 3129 unsigned int ep_index, unsigned int stream_id, int start_cycle,
e1eab2e0 3130 struct xhci_generic_trb *start_trb)
8a96c052 3131{
8a96c052
SS
3132 /*
3133 * Pass all the TRBs to the hardware at once and make sure this write
3134 * isn't reordered.
3135 */
3136 wmb();
50f7b52a 3137 if (start_cycle)
28ccd296 3138 start_trb->field[3] |= cpu_to_le32(start_cycle);
50f7b52a 3139 else
28ccd296 3140 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
be88fe4f 3141 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
8a96c052
SS
3142}
3143
624defa1
SS
3144/*
3145 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3146 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3147 * (comprised of sg list entries) can take several service intervals to
3148 * transmit.
3149 */
3150int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3151 struct urb *urb, int slot_id, unsigned int ep_index)
3152{
3153 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
3154 xhci->devs[slot_id]->out_ctx, ep_index);
3155 int xhci_interval;
3156 int ep_interval;
3157
28ccd296 3158 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
624defa1
SS
3159 ep_interval = urb->interval;
3160 /* Convert to microframes */
3161 if (urb->dev->speed == USB_SPEED_LOW ||
3162 urb->dev->speed == USB_SPEED_FULL)
3163 ep_interval *= 8;
3164 /* FIXME change this to a warning and a suggestion to use the new API
3165 * to set the polling interval (once the API is added).
3166 */
3167 if (xhci_interval != ep_interval) {
0730d52a
DK
3168 dev_dbg_ratelimited(&urb->dev->dev,
3169 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3170 ep_interval, ep_interval == 1 ? "" : "s",
3171 xhci_interval, xhci_interval == 1 ? "" : "s");
624defa1
SS
3172 urb->interval = xhci_interval;
3173 /* Convert back to frames for LS/FS devices */
3174 if (urb->dev->speed == USB_SPEED_LOW ||
3175 urb->dev->speed == USB_SPEED_FULL)
3176 urb->interval /= 8;
3177 }
3fc8206d 3178 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
624defa1
SS
3179}
3180
04dd950d
SS
3181/*
3182 * The TD size is the number of bytes remaining in the TD (including this TRB),
3183 * right shifted by 10.
3184 * It must fit in bits 21:17, so it can't be bigger than 31.
3185 */
3186static u32 xhci_td_remainder(unsigned int remainder)
3187{
3188 u32 max = (1 << (21 - 17 + 1)) - 1;
3189
3190 if ((remainder >> 10) >= max)
3191 return max << 17;
3192 else
3193 return (remainder >> 10) << 17;
3194}
3195
4da6e6f2 3196/*
4525c0a1
SS
3197 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3198 * packets remaining in the TD (*not* including this TRB).
4da6e6f2
SS
3199 *
3200 * Total TD packet count = total_packet_count =
4525c0a1 3201 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
4da6e6f2
SS
3202 *
3203 * Packets transferred up to and including this TRB = packets_transferred =
3204 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3205 *
3206 * TD size = total_packet_count - packets_transferred
3207 *
3208 * It must fit in bits 21:17, so it can't be bigger than 31.
4525c0a1 3209 * The last TRB in a TD must have the TD size set to zero.
4da6e6f2 3210 */
4da6e6f2 3211static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
4525c0a1
SS
3212 unsigned int total_packet_count, struct urb *urb,
3213 unsigned int num_trbs_left)
4da6e6f2
SS
3214{
3215 int packets_transferred;
3216
48df4a6f 3217 /* One TRB with a zero-length data packet. */
4525c0a1 3218 if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0))
48df4a6f
SS
3219 return 0;
3220
4da6e6f2
SS
3221 /* All the TRB queueing functions don't count the current TRB in
3222 * running_total.
3223 */
3224 packets_transferred = (running_total + trb_buff_len) /
f18f8ed2 3225 GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
4da6e6f2 3226
4525c0a1
SS
3227 if ((total_packet_count - packets_transferred) > 31)
3228 return 31 << 17;
3229 return (total_packet_count - packets_transferred) << 17;
4da6e6f2
SS
3230}
3231
23e3be11 3232static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
8a96c052
SS
3233 struct urb *urb, int slot_id, unsigned int ep_index)
3234{
3235 struct xhci_ring *ep_ring;
3236 unsigned int num_trbs;
8e51adcc 3237 struct urb_priv *urb_priv;
8a96c052
SS
3238 struct xhci_td *td;
3239 struct scatterlist *sg;
3240 int num_sgs;
3241 int trb_buff_len, this_sg_len, running_total;
4da6e6f2 3242 unsigned int total_packet_count;
8a96c052
SS
3243 bool first_trb;
3244 u64 addr;
6cc30d85 3245 bool more_trbs_coming;
8a96c052
SS
3246
3247 struct xhci_generic_trb *start_trb;
3248 int start_cycle;
3249
e9df17eb
SS
3250 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3251 if (!ep_ring)
3252 return -EINVAL;
3253
8a96c052 3254 num_trbs = count_sg_trbs_needed(xhci, urb);
bc677d5b 3255 num_sgs = urb->num_mapped_sgs;
4525c0a1 3256 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
29cc8897 3257 usb_endpoint_maxp(&urb->ep->desc));
8a96c052 3258
23e3be11 3259 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
e9df17eb 3260 ep_index, urb->stream_id,
3b72fca0 3261 num_trbs, urb, 0, mem_flags);
8a96c052
SS
3262 if (trb_buff_len < 0)
3263 return trb_buff_len;
8e51adcc
AX
3264
3265 urb_priv = urb->hcpriv;
3266 td = urb_priv->td[0];
3267
8a96c052
SS
3268 /*
3269 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3270 * until we've finished creating all the other TRBs. The ring's cycle
3271 * state may change as we enqueue the other TRBs, so save it too.
3272 */
3273 start_trb = &ep_ring->enqueue->generic;
3274 start_cycle = ep_ring->cycle_state;
3275
3276 running_total = 0;
3277 /*
3278 * How much data is in the first TRB?
3279 *
3280 * There are three forces at work for TRB buffer pointers and lengths:
3281 * 1. We don't want to walk off the end of this sg-list entry buffer.
3282 * 2. The transfer length that the driver requested may be smaller than
3283 * the amount of memory allocated for this scatter-gather list.
3284 * 3. TRBs buffers can't cross 64KB boundaries.
3285 */
910f8d0c 3286 sg = urb->sg;
8a96c052
SS
3287 addr = (u64) sg_dma_address(sg);
3288 this_sg_len = sg_dma_len(sg);
a2490187 3289 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
8a96c052
SS
3290 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3291 if (trb_buff_len > urb->transfer_buffer_length)
3292 trb_buff_len = urb->transfer_buffer_length;
8a96c052
SS
3293
3294 first_trb = true;
3295 /* Queue the first TRB, even if it's zero-length */
3296 do {
3297 u32 field = 0;
f9dc68fe 3298 u32 length_field = 0;
04dd950d 3299 u32 remainder = 0;
8a96c052
SS
3300
3301 /* Don't change the cycle bit of the first TRB until later */
50f7b52a 3302 if (first_trb) {
8a96c052 3303 first_trb = false;
50f7b52a
AX
3304 if (start_cycle == 0)
3305 field |= 0x1;
3306 } else
8a96c052
SS
3307 field |= ep_ring->cycle_state;
3308
3309 /* Chain all the TRBs together; clear the chain bit in the last
3310 * TRB to indicate it's the last TRB in the chain.
3311 */
3312 if (num_trbs > 1) {
3313 field |= TRB_CHAIN;
3314 } else {
3315 /* FIXME - add check for ZERO_PACKET flag before this */
3316 td->last_trb = ep_ring->enqueue;
3317 field |= TRB_IOC;
3318 }
af8b9e63
SS
3319
3320 /* Only set interrupt on short packet for IN endpoints */
3321 if (usb_urb_dir_in(urb))
3322 field |= TRB_ISP;
3323
8a96c052 3324 if (TRB_MAX_BUFF_SIZE -
a2490187 3325 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
8a96c052
SS
3326 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
3327 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
3328 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
3329 (unsigned int) addr + trb_buff_len);
3330 }
4da6e6f2
SS
3331
3332 /* Set the TRB length, TD size, and interrupter fields. */
3333 if (xhci->hci_version < 0x100) {
3334 remainder = xhci_td_remainder(
3335 urb->transfer_buffer_length -
3336 running_total);
3337 } else {
3338 remainder = xhci_v1_0_td_remainder(running_total,
4525c0a1
SS
3339 trb_buff_len, total_packet_count, urb,
3340 num_trbs - 1);
4da6e6f2 3341 }
f9dc68fe 3342 length_field = TRB_LEN(trb_buff_len) |
04dd950d 3343 remainder |
f9dc68fe 3344 TRB_INTR_TARGET(0);
4da6e6f2 3345
6cc30d85
SS
3346 if (num_trbs > 1)
3347 more_trbs_coming = true;
3348 else
3349 more_trbs_coming = false;
3b72fca0 3350 queue_trb(xhci, ep_ring, more_trbs_coming,
8e595a5d
SS
3351 lower_32_bits(addr),
3352 upper_32_bits(addr),
f9dc68fe 3353 length_field,
af8b9e63 3354 field | TRB_TYPE(TRB_NORMAL));
8a96c052
SS
3355 --num_trbs;
3356 running_total += trb_buff_len;
3357
3358 /* Calculate length for next transfer --
3359 * Are we done queueing all the TRBs for this sg entry?
3360 */
3361 this_sg_len -= trb_buff_len;
3362 if (this_sg_len == 0) {
3363 --num_sgs;
3364 if (num_sgs == 0)
3365 break;
3366 sg = sg_next(sg);
3367 addr = (u64) sg_dma_address(sg);
3368 this_sg_len = sg_dma_len(sg);
3369 } else {
3370 addr += trb_buff_len;
3371 }
3372
3373 trb_buff_len = TRB_MAX_BUFF_SIZE -
a2490187 3374 (addr & (TRB_MAX_BUFF_SIZE - 1));
8a96c052
SS
3375 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3376 if (running_total + trb_buff_len > urb->transfer_buffer_length)
3377 trb_buff_len =
3378 urb->transfer_buffer_length - running_total;
3379 } while (running_total < urb->transfer_buffer_length);
3380
3381 check_trb_math(urb, num_trbs, running_total);
e9df17eb 3382 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
e1eab2e0 3383 start_cycle, start_trb);
8a96c052
SS
3384 return 0;
3385}
3386
b10de142 3387/* This is very similar to what ehci-q.c qtd_fill() does */
23e3be11 3388int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
b10de142
SS
3389 struct urb *urb, int slot_id, unsigned int ep_index)
3390{
3391 struct xhci_ring *ep_ring;
8e51adcc 3392 struct urb_priv *urb_priv;
b10de142
SS
3393 struct xhci_td *td;
3394 int num_trbs;
3395 struct xhci_generic_trb *start_trb;
3396 bool first_trb;
6cc30d85 3397 bool more_trbs_coming;
b10de142 3398 int start_cycle;
f9dc68fe 3399 u32 field, length_field;
b10de142
SS
3400
3401 int running_total, trb_buff_len, ret;
4da6e6f2 3402 unsigned int total_packet_count;
b10de142
SS
3403 u64 addr;
3404
ff9c895f 3405 if (urb->num_sgs)
8a96c052
SS
3406 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
3407
e9df17eb
SS
3408 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3409 if (!ep_ring)
3410 return -EINVAL;
b10de142
SS
3411
3412 num_trbs = 0;
3413 /* How much data is (potentially) left before the 64KB boundary? */
3414 running_total = TRB_MAX_BUFF_SIZE -
a2490187 3415 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
5807795b 3416 running_total &= TRB_MAX_BUFF_SIZE - 1;
b10de142
SS
3417
3418 /* If there's some data on this 64KB chunk, or we have to send a
3419 * zero-length transfer, we need at least one TRB
3420 */
3421 if (running_total != 0 || urb->transfer_buffer_length == 0)
3422 num_trbs++;
3423 /* How many more 64KB chunks to transfer, how many more TRBs? */
3424 while (running_total < urb->transfer_buffer_length) {
3425 num_trbs++;
3426 running_total += TRB_MAX_BUFF_SIZE;
3427 }
3428 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
3429
e9df17eb
SS
3430 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3431 ep_index, urb->stream_id,
3b72fca0 3432 num_trbs, urb, 0, mem_flags);
b10de142
SS
3433 if (ret < 0)
3434 return ret;
3435
8e51adcc
AX
3436 urb_priv = urb->hcpriv;
3437 td = urb_priv->td[0];
3438
b10de142
SS
3439 /*
3440 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3441 * until we've finished creating all the other TRBs. The ring's cycle
3442 * state may change as we enqueue the other TRBs, so save it too.
3443 */
3444 start_trb = &ep_ring->enqueue->generic;
3445 start_cycle = ep_ring->cycle_state;
3446
3447 running_total = 0;
4525c0a1 3448 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
29cc8897 3449 usb_endpoint_maxp(&urb->ep->desc));
b10de142
SS
3450 /* How much data is in the first TRB? */
3451 addr = (u64) urb->transfer_dma;
3452 trb_buff_len = TRB_MAX_BUFF_SIZE -
a2490187
PZ
3453 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3454 if (trb_buff_len > urb->transfer_buffer_length)
b10de142
SS
3455 trb_buff_len = urb->transfer_buffer_length;
3456
3457 first_trb = true;
3458
3459 /* Queue the first TRB, even if it's zero-length */
3460 do {
04dd950d 3461 u32 remainder = 0;
b10de142
SS
3462 field = 0;
3463
3464 /* Don't change the cycle bit of the first TRB until later */
50f7b52a 3465 if (first_trb) {
b10de142 3466 first_trb = false;
50f7b52a
AX
3467 if (start_cycle == 0)
3468 field |= 0x1;
3469 } else
b10de142
SS
3470 field |= ep_ring->cycle_state;
3471
3472 /* Chain all the TRBs together; clear the chain bit in the last
3473 * TRB to indicate it's the last TRB in the chain.
3474 */
3475 if (num_trbs > 1) {
3476 field |= TRB_CHAIN;
3477 } else {
3478 /* FIXME - add check for ZERO_PACKET flag before this */
3479 td->last_trb = ep_ring->enqueue;
3480 field |= TRB_IOC;
3481 }
af8b9e63
SS
3482
3483 /* Only set interrupt on short packet for IN endpoints */
3484 if (usb_urb_dir_in(urb))
3485 field |= TRB_ISP;
3486
4da6e6f2
SS
3487 /* Set the TRB length, TD size, and interrupter fields. */
3488 if (xhci->hci_version < 0x100) {
3489 remainder = xhci_td_remainder(
3490 urb->transfer_buffer_length -
3491 running_total);
3492 } else {
3493 remainder = xhci_v1_0_td_remainder(running_total,
4525c0a1
SS
3494 trb_buff_len, total_packet_count, urb,
3495 num_trbs - 1);
4da6e6f2 3496 }
f9dc68fe 3497 length_field = TRB_LEN(trb_buff_len) |
04dd950d 3498 remainder |
f9dc68fe 3499 TRB_INTR_TARGET(0);
4da6e6f2 3500
6cc30d85
SS
3501 if (num_trbs > 1)
3502 more_trbs_coming = true;
3503 else
3504 more_trbs_coming = false;
3b72fca0 3505 queue_trb(xhci, ep_ring, more_trbs_coming,
8e595a5d
SS
3506 lower_32_bits(addr),
3507 upper_32_bits(addr),
f9dc68fe 3508 length_field,
af8b9e63 3509 field | TRB_TYPE(TRB_NORMAL));
b10de142
SS
3510 --num_trbs;
3511 running_total += trb_buff_len;
3512
3513 /* Calculate length for next transfer */
3514 addr += trb_buff_len;
3515 trb_buff_len = urb->transfer_buffer_length - running_total;
3516 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3517 trb_buff_len = TRB_MAX_BUFF_SIZE;
3518 } while (running_total < urb->transfer_buffer_length);
3519
8a96c052 3520 check_trb_math(urb, num_trbs, running_total);
e9df17eb 3521 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
e1eab2e0 3522 start_cycle, start_trb);
b10de142
SS
3523 return 0;
3524}
3525
d0e96f5a 3526/* Caller must have locked xhci->lock */
23e3be11 3527int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
d0e96f5a
SS
3528 struct urb *urb, int slot_id, unsigned int ep_index)
3529{
3530 struct xhci_ring *ep_ring;
3531 int num_trbs;
3532 int ret;
3533 struct usb_ctrlrequest *setup;
3534 struct xhci_generic_trb *start_trb;
3535 int start_cycle;
f9dc68fe 3536 u32 field, length_field;
8e51adcc 3537 struct urb_priv *urb_priv;
d0e96f5a
SS
3538 struct xhci_td *td;
3539
e9df17eb
SS
3540 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3541 if (!ep_ring)
3542 return -EINVAL;
d0e96f5a
SS
3543
3544 /*
3545 * Need to copy setup packet into setup TRB, so we can't use the setup
3546 * DMA address.
3547 */
3548 if (!urb->setup_packet)
3549 return -EINVAL;
3550
d0e96f5a
SS
3551 /* 1 TRB for setup, 1 for status */
3552 num_trbs = 2;
3553 /*
3554 * Don't need to check if we need additional event data and normal TRBs,
3555 * since data in control transfers will never get bigger than 16MB
3556 * XXX: can we get a buffer that crosses 64KB boundaries?
3557 */
3558 if (urb->transfer_buffer_length > 0)
3559 num_trbs++;
e9df17eb
SS
3560 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3561 ep_index, urb->stream_id,
3b72fca0 3562 num_trbs, urb, 0, mem_flags);
d0e96f5a
SS
3563 if (ret < 0)
3564 return ret;
3565
8e51adcc
AX
3566 urb_priv = urb->hcpriv;
3567 td = urb_priv->td[0];
3568
d0e96f5a
SS
3569 /*
3570 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3571 * until we've finished creating all the other TRBs. The ring's cycle
3572 * state may change as we enqueue the other TRBs, so save it too.
3573 */
3574 start_trb = &ep_ring->enqueue->generic;
3575 start_cycle = ep_ring->cycle_state;
3576
3577 /* Queue setup TRB - see section 6.4.1.2.1 */
3578 /* FIXME better way to translate setup_packet into two u32 fields? */
3579 setup = (struct usb_ctrlrequest *) urb->setup_packet;
50f7b52a
AX
3580 field = 0;
3581 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3582 if (start_cycle == 0)
3583 field |= 0x1;
b83cdc8f
AX
3584
3585 /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3586 if (xhci->hci_version == 0x100) {
3587 if (urb->transfer_buffer_length > 0) {
3588 if (setup->bRequestType & USB_DIR_IN)
3589 field |= TRB_TX_TYPE(TRB_DATA_IN);
3590 else
3591 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3592 }
3593 }
3594
3b72fca0 3595 queue_trb(xhci, ep_ring, true,
28ccd296
ME
3596 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3597 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3598 TRB_LEN(8) | TRB_INTR_TARGET(0),
3599 /* Immediate data in pointer */
3600 field);
d0e96f5a
SS
3601
3602 /* If there's data, queue data TRBs */
af8b9e63
SS
3603 /* Only set interrupt on short packet for IN endpoints */
3604 if (usb_urb_dir_in(urb))
3605 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3606 else
3607 field = TRB_TYPE(TRB_DATA);
3608
f9dc68fe 3609 length_field = TRB_LEN(urb->transfer_buffer_length) |
04dd950d 3610 xhci_td_remainder(urb->transfer_buffer_length) |
f9dc68fe 3611 TRB_INTR_TARGET(0);
d0e96f5a
SS
3612 if (urb->transfer_buffer_length > 0) {
3613 if (setup->bRequestType & USB_DIR_IN)
3614 field |= TRB_DIR_IN;
3b72fca0 3615 queue_trb(xhci, ep_ring, true,
d0e96f5a
SS
3616 lower_32_bits(urb->transfer_dma),
3617 upper_32_bits(urb->transfer_dma),
f9dc68fe 3618 length_field,
af8b9e63 3619 field | ep_ring->cycle_state);
d0e96f5a
SS
3620 }
3621
3622 /* Save the DMA address of the last TRB in the TD */
3623 td->last_trb = ep_ring->enqueue;
3624
3625 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3626 /* If the device sent data, the status stage is an OUT transfer */
3627 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3628 field = 0;
3629 else
3630 field = TRB_DIR_IN;
3b72fca0 3631 queue_trb(xhci, ep_ring, false,
d0e96f5a
SS
3632 0,
3633 0,
3634 TRB_INTR_TARGET(0),
3635 /* Event on completion */
3636 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3637
e9df17eb 3638 giveback_first_trb(xhci, slot_id, ep_index, 0,
e1eab2e0 3639 start_cycle, start_trb);
d0e96f5a
SS
3640 return 0;
3641}
3642
04e51901
AX
3643static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3644 struct urb *urb, int i)
3645{
3646 int num_trbs = 0;
48df4a6f 3647 u64 addr, td_len;
04e51901
AX
3648
3649 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3650 td_len = urb->iso_frame_desc[i].length;
3651
48df4a6f
SS
3652 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3653 TRB_MAX_BUFF_SIZE);
3654 if (num_trbs == 0)
04e51901 3655 num_trbs++;
04e51901
AX
3656
3657 return num_trbs;
3658}
3659
5cd43e33
SS
3660/*
3661 * The transfer burst count field of the isochronous TRB defines the number of
3662 * bursts that are required to move all packets in this TD. Only SuperSpeed
3663 * devices can burst up to bMaxBurst number of packets per service interval.
3664 * This field is zero based, meaning a value of zero in the field means one
3665 * burst. Basically, for everything but SuperSpeed devices, this field will be
3666 * zero. Only xHCI 1.0 host controllers support this field.
3667 */
3668static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3669 struct usb_device *udev,
3670 struct urb *urb, unsigned int total_packet_count)
3671{
3672 unsigned int max_burst;
3673
3674 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3675 return 0;
3676
3677 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3678 return roundup(total_packet_count, max_burst + 1) - 1;
3679}
3680
b61d378f
SS
3681/*
3682 * Returns the number of packets in the last "burst" of packets. This field is
3683 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3684 * the last burst packet count is equal to the total number of packets in the
3685 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3686 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3687 * contain 1 to (bMaxBurst + 1) packets.
3688 */
3689static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3690 struct usb_device *udev,
3691 struct urb *urb, unsigned int total_packet_count)
3692{
3693 unsigned int max_burst;
3694 unsigned int residue;
3695
3696 if (xhci->hci_version < 0x100)
3697 return 0;
3698
3699 switch (udev->speed) {
3700 case USB_SPEED_SUPER:
3701 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3702 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3703 residue = total_packet_count % (max_burst + 1);
3704 /* If residue is zero, the last burst contains (max_burst + 1)
3705 * number of packets, but the TLBPC field is zero-based.
3706 */
3707 if (residue == 0)
3708 return max_burst;
3709 return residue - 1;
3710 default:
3711 if (total_packet_count == 0)
3712 return 0;
3713 return total_packet_count - 1;
3714 }
3715}
3716
04e51901
AX
3717/* This is for isoc transfer */
3718static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3719 struct urb *urb, int slot_id, unsigned int ep_index)
3720{
3721 struct xhci_ring *ep_ring;
3722 struct urb_priv *urb_priv;
3723 struct xhci_td *td;
3724 int num_tds, trbs_per_td;
3725 struct xhci_generic_trb *start_trb;
3726 bool first_trb;
3727 int start_cycle;
3728 u32 field, length_field;
3729 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3730 u64 start_addr, addr;
3731 int i, j;
47cbf692 3732 bool more_trbs_coming;
04e51901
AX
3733
3734 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3735
3736 num_tds = urb->number_of_packets;
3737 if (num_tds < 1) {
3738 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3739 return -EINVAL;
3740 }
3741
04e51901
AX
3742 start_addr = (u64) urb->transfer_dma;
3743 start_trb = &ep_ring->enqueue->generic;
3744 start_cycle = ep_ring->cycle_state;
3745
522989a2 3746 urb_priv = urb->hcpriv;
04e51901
AX
3747 /* Queue the first TRB, even if it's zero-length */
3748 for (i = 0; i < num_tds; i++) {
4da6e6f2 3749 unsigned int total_packet_count;
5cd43e33 3750 unsigned int burst_count;
b61d378f 3751 unsigned int residue;
04e51901 3752
4da6e6f2 3753 first_trb = true;
04e51901
AX
3754 running_total = 0;
3755 addr = start_addr + urb->iso_frame_desc[i].offset;
3756 td_len = urb->iso_frame_desc[i].length;
3757 td_remain_len = td_len;
4525c0a1 3758 total_packet_count = DIV_ROUND_UP(td_len,
f18f8ed2
SS
3759 GET_MAX_PACKET(
3760 usb_endpoint_maxp(&urb->ep->desc)));
48df4a6f
SS
3761 /* A zero-length transfer still involves at least one packet. */
3762 if (total_packet_count == 0)
3763 total_packet_count++;
5cd43e33
SS
3764 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3765 total_packet_count);
b61d378f
SS
3766 residue = xhci_get_last_burst_packet_count(xhci,
3767 urb->dev, urb, total_packet_count);
04e51901
AX
3768
3769 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3770
3771 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
3b72fca0 3772 urb->stream_id, trbs_per_td, urb, i, mem_flags);
522989a2
SS
3773 if (ret < 0) {
3774 if (i == 0)
3775 return ret;
3776 goto cleanup;
3777 }
04e51901 3778
04e51901 3779 td = urb_priv->td[i];
04e51901
AX
3780 for (j = 0; j < trbs_per_td; j++) {
3781 u32 remainder = 0;
760973d2 3782 field = 0;
04e51901
AX
3783
3784 if (first_trb) {
760973d2
SS
3785 field = TRB_TBC(burst_count) |
3786 TRB_TLBPC(residue);
04e51901
AX
3787 /* Queue the isoc TRB */
3788 field |= TRB_TYPE(TRB_ISOC);
3789 /* Assume URB_ISO_ASAP is set */
3790 field |= TRB_SIA;
50f7b52a
AX
3791 if (i == 0) {
3792 if (start_cycle == 0)
3793 field |= 0x1;
3794 } else
04e51901
AX
3795 field |= ep_ring->cycle_state;
3796 first_trb = false;
3797 } else {
3798 /* Queue other normal TRBs */
3799 field |= TRB_TYPE(TRB_NORMAL);
3800 field |= ep_ring->cycle_state;
3801 }
3802
af8b9e63
SS
3803 /* Only set interrupt on short packet for IN EPs */
3804 if (usb_urb_dir_in(urb))
3805 field |= TRB_ISP;
3806
04e51901
AX
3807 /* Chain all the TRBs together; clear the chain bit in
3808 * the last TRB to indicate it's the last TRB in the
3809 * chain.
3810 */
3811 if (j < trbs_per_td - 1) {
3812 field |= TRB_CHAIN;
47cbf692 3813 more_trbs_coming = true;
04e51901
AX
3814 } else {
3815 td->last_trb = ep_ring->enqueue;
3816 field |= TRB_IOC;
80fab3b2
SS
3817 if (xhci->hci_version == 0x100 &&
3818 !(xhci->quirks &
3819 XHCI_AVOID_BEI)) {
ad106f29
AX
3820 /* Set BEI bit except for the last td */
3821 if (i < num_tds - 1)
3822 field |= TRB_BEI;
3823 }
47cbf692 3824 more_trbs_coming = false;
04e51901
AX
3825 }
3826
3827 /* Calculate TRB length */
3828 trb_buff_len = TRB_MAX_BUFF_SIZE -
3829 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3830 if (trb_buff_len > td_remain_len)
3831 trb_buff_len = td_remain_len;
3832
4da6e6f2
SS
3833 /* Set the TRB length, TD size, & interrupter fields. */
3834 if (xhci->hci_version < 0x100) {
3835 remainder = xhci_td_remainder(
3836 td_len - running_total);
3837 } else {
3838 remainder = xhci_v1_0_td_remainder(
3839 running_total, trb_buff_len,
4525c0a1
SS
3840 total_packet_count, urb,
3841 (trbs_per_td - j - 1));
4da6e6f2 3842 }
04e51901
AX
3843 length_field = TRB_LEN(trb_buff_len) |
3844 remainder |
3845 TRB_INTR_TARGET(0);
4da6e6f2 3846
3b72fca0 3847 queue_trb(xhci, ep_ring, more_trbs_coming,
04e51901
AX
3848 lower_32_bits(addr),
3849 upper_32_bits(addr),
3850 length_field,
af8b9e63 3851 field);
04e51901
AX
3852 running_total += trb_buff_len;
3853
3854 addr += trb_buff_len;
3855 td_remain_len -= trb_buff_len;
3856 }
3857
3858 /* Check TD length */
3859 if (running_total != td_len) {
3860 xhci_err(xhci, "ISOC TD length unmatch\n");
cf840551
AX
3861 ret = -EINVAL;
3862 goto cleanup;
04e51901
AX
3863 }
3864 }
3865
c41136b0
AX
3866 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3867 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3868 usb_amd_quirk_pll_disable();
3869 }
3870 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3871
e1eab2e0
AX
3872 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3873 start_cycle, start_trb);
04e51901 3874 return 0;
522989a2
SS
3875cleanup:
3876 /* Clean up a partially enqueued isoc transfer. */
3877
3878 for (i--; i >= 0; i--)
585df1d9 3879 list_del_init(&urb_priv->td[i]->td_list);
522989a2
SS
3880
3881 /* Use the first TD as a temporary variable to turn the TDs we've queued
3882 * into No-ops with a software-owned cycle bit. That way the hardware
3883 * won't accidentally start executing bogus TDs when we partially
3884 * overwrite them. td->first_trb and td->start_seg are already set.
3885 */
3886 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3887 /* Every TRB except the first & last will have its cycle bit flipped. */
3888 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3889
3890 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3891 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3892 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3893 ep_ring->cycle_state = start_cycle;
b008df60 3894 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
522989a2
SS
3895 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3896 return ret;
04e51901
AX
3897}
3898
3899/*
3900 * Check transfer ring to guarantee there is enough room for the urb.
3901 * Update ISO URB start_frame and interval.
3902 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3903 * update the urb->start_frame by now.
3904 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3905 */
3906int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3907 struct urb *urb, int slot_id, unsigned int ep_index)
3908{
3909 struct xhci_virt_device *xdev;
3910 struct xhci_ring *ep_ring;
3911 struct xhci_ep_ctx *ep_ctx;
3912 int start_frame;
3913 int xhci_interval;
3914 int ep_interval;
3915 int num_tds, num_trbs, i;
3916 int ret;
3917
3918 xdev = xhci->devs[slot_id];
3919 ep_ring = xdev->eps[ep_index].ring;
3920 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3921
3922 num_trbs = 0;
3923 num_tds = urb->number_of_packets;
3924 for (i = 0; i < num_tds; i++)
3925 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3926
3927 /* Check the ring to guarantee there is enough room for the whole urb.
3928 * Do not insert any td of the urb to the ring if the check failed.
3929 */
28ccd296 3930 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
3b72fca0 3931 num_trbs, mem_flags);
04e51901
AX
3932 if (ret)
3933 return ret;
3934
3935 start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
3936 start_frame &= 0x3fff;
3937
3938 urb->start_frame = start_frame;
3939 if (urb->dev->speed == USB_SPEED_LOW ||
3940 urb->dev->speed == USB_SPEED_FULL)
3941 urb->start_frame >>= 3;
3942
28ccd296 3943 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
04e51901
AX
3944 ep_interval = urb->interval;
3945 /* Convert to microframes */
3946 if (urb->dev->speed == USB_SPEED_LOW ||
3947 urb->dev->speed == USB_SPEED_FULL)
3948 ep_interval *= 8;
3949 /* FIXME change this to a warning and a suggestion to use the new API
3950 * to set the polling interval (once the API is added).
3951 */
3952 if (xhci_interval != ep_interval) {
0730d52a
DK
3953 dev_dbg_ratelimited(&urb->dev->dev,
3954 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3955 ep_interval, ep_interval == 1 ? "" : "s",
3956 xhci_interval, xhci_interval == 1 ? "" : "s");
04e51901
AX
3957 urb->interval = xhci_interval;
3958 /* Convert back to frames for LS/FS devices */
3959 if (urb->dev->speed == USB_SPEED_LOW ||
3960 urb->dev->speed == USB_SPEED_FULL)
3961 urb->interval /= 8;
3962 }
b008df60
AX
3963 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3964
3fc8206d 3965 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
04e51901
AX
3966}
3967
d0e96f5a
SS
3968/**** Command Ring Operations ****/
3969
913a8a34
SS
3970/* Generic function for queueing a command TRB on the command ring.
3971 * Check to make sure there's room on the command ring for one command TRB.
3972 * Also check that there's room reserved for commands that must not fail.
3973 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3974 * then only check for the number of reserved spots.
3975 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3976 * because the command event handler may want to resubmit a failed command.
3977 */
3978static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3979 u32 field3, u32 field4, bool command_must_succeed)
7f84eef0 3980{
913a8a34 3981 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
d1dc908a
SS
3982 int ret;
3983
913a8a34
SS
3984 if (!command_must_succeed)
3985 reserved_trbs++;
3986
d1dc908a 3987 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
3b72fca0 3988 reserved_trbs, GFP_ATOMIC);
d1dc908a
SS
3989 if (ret < 0) {
3990 xhci_err(xhci, "ERR: No room for command on command ring\n");
913a8a34
SS
3991 if (command_must_succeed)
3992 xhci_err(xhci, "ERR: Reserved TRB counting for "
3993 "unfailable commands failed.\n");
d1dc908a 3994 return ret;
7f84eef0 3995 }
3b72fca0
AX
3996 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3997 field4 | xhci->cmd_ring->cycle_state);
7f84eef0
SS
3998 return 0;
3999}
4000
3ffbba95 4001/* Queue a slot enable or disable request on the command ring */
23e3be11 4002int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
3ffbba95
SS
4003{
4004 return queue_command(xhci, 0, 0, 0,
913a8a34 4005 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
3ffbba95
SS
4006}
4007
4008/* Queue an address device command TRB */
23e3be11
SS
4009int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
4010 u32 slot_id)
3ffbba95 4011{
8e595a5d
SS
4012 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
4013 upper_32_bits(in_ctx_ptr), 0,
913a8a34 4014 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
2a8f82c4
SS
4015 false);
4016}
4017
0238634d
SS
4018int xhci_queue_vendor_command(struct xhci_hcd *xhci,
4019 u32 field1, u32 field2, u32 field3, u32 field4)
4020{
4021 return queue_command(xhci, field1, field2, field3, field4, false);
4022}
4023
2a8f82c4
SS
4024/* Queue a reset device command TRB */
4025int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
4026{
4027 return queue_command(xhci, 0, 0, 0,
4028 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
913a8a34 4029 false);
3ffbba95 4030}
f94e0186
SS
4031
4032/* Queue a configure endpoint command TRB */
23e3be11 4033int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
913a8a34 4034 u32 slot_id, bool command_must_succeed)
f94e0186 4035{
8e595a5d
SS
4036 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
4037 upper_32_bits(in_ctx_ptr), 0,
913a8a34
SS
4038 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
4039 command_must_succeed);
f94e0186 4040}
ae636747 4041
f2217e8e
SS
4042/* Queue an evaluate context command TRB */
4043int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
4b266541 4044 u32 slot_id, bool command_must_succeed)
f2217e8e
SS
4045{
4046 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
4047 upper_32_bits(in_ctx_ptr), 0,
913a8a34 4048 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
4b266541 4049 command_must_succeed);
f2217e8e
SS
4050}
4051
be88fe4f
AX
4052/*
4053 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
4054 * activity on an endpoint that is about to be suspended.
4055 */
23e3be11 4056int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
be88fe4f 4057 unsigned int ep_index, int suspend)
ae636747
SS
4058{
4059 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4060 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4061 u32 type = TRB_TYPE(TRB_STOP_RING);
be88fe4f 4062 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
ae636747
SS
4063
4064 return queue_command(xhci, 0, 0, 0,
be88fe4f 4065 trb_slot_id | trb_ep_index | type | trb_suspend, false);
ae636747
SS
4066}
4067
4068/* Set Transfer Ring Dequeue Pointer command.
4069 * This should not be used for endpoints that have streams enabled.
4070 */
4071static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
e9df17eb
SS
4072 unsigned int ep_index, unsigned int stream_id,
4073 struct xhci_segment *deq_seg,
ae636747
SS
4074 union xhci_trb *deq_ptr, u32 cycle_state)
4075{
4076 dma_addr_t addr;
4077 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4078 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
e9df17eb 4079 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
ae636747 4080 u32 type = TRB_TYPE(TRB_SET_DEQ);
bf161e85 4081 struct xhci_virt_ep *ep;
ae636747 4082
23e3be11 4083 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
c92bcfa7 4084 if (addr == 0) {
ae636747 4085 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
700e2052
GKH
4086 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
4087 deq_seg, deq_ptr);
c92bcfa7
SS
4088 return 0;
4089 }
bf161e85
SS
4090 ep = &xhci->devs[slot_id]->eps[ep_index];
4091 if ((ep->ep_state & SET_DEQ_PENDING)) {
4092 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4093 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
4094 return 0;
4095 }
4096 ep->queued_deq_seg = deq_seg;
4097 ep->queued_deq_ptr = deq_ptr;
8e595a5d 4098 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
e9df17eb 4099 upper_32_bits(addr), trb_stream_id,
913a8a34 4100 trb_slot_id | trb_ep_index | type, false);
ae636747 4101}
a1587d97
SS
4102
4103int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
4104 unsigned int ep_index)
4105{
4106 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4107 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4108 u32 type = TRB_TYPE(TRB_RESET_EP);
4109
913a8a34
SS
4110 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
4111 false);
a1587d97 4112}