]> git.proxmox.com Git - mirror_ubuntu-jammy-kernel.git/blame - drivers/usb/host/xhci-ring.c
xhci: don't finish a TD if we get a short transfer event mid TD
[mirror_ubuntu-jammy-kernel.git] / drivers / usb / host / xhci-ring.c
CommitLineData
7f84eef0
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
8a96c052 67#include <linux/scatterlist.h>
5a0e3ad6 68#include <linux/slab.h>
7f84eef0 69#include "xhci.h"
3a7fa5be 70#include "xhci-trace.h"
7f84eef0
SS
71
72/*
73 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
74 * address of the TRB.
75 */
23e3be11 76dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
7f84eef0
SS
77 union xhci_trb *trb)
78{
6071d836 79 unsigned long segment_offset;
7f84eef0 80
6071d836 81 if (!seg || !trb || trb < seg->trbs)
7f84eef0 82 return 0;
6071d836
SS
83 /* offset in TRBs */
84 segment_offset = trb - seg->trbs;
7895086a 85 if (segment_offset >= TRBS_PER_SEGMENT)
7f84eef0 86 return 0;
6071d836 87 return seg->dma + (segment_offset * sizeof(*trb));
7f84eef0
SS
88}
89
90/* Does this link TRB point to the first segment in a ring,
91 * or was the previous TRB the last TRB on the last segment in the ERST?
92 */
575688e1 93static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
7f84eef0
SS
94 struct xhci_segment *seg, union xhci_trb *trb)
95{
96 if (ring == xhci->event_ring)
97 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
98 (seg->next == xhci->event_ring->first_seg);
99 else
28ccd296 100 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
7f84eef0
SS
101}
102
103/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
104 * segment? I.e. would the updated event TRB pointer step off the end of the
105 * event seg?
106 */
575688e1 107static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
7f84eef0
SS
108 struct xhci_segment *seg, union xhci_trb *trb)
109{
110 if (ring == xhci->event_ring)
111 return trb == &seg->trbs[TRBS_PER_SEGMENT];
112 else
f5960b69 113 return TRB_TYPE_LINK_LE32(trb->link.control);
7f84eef0
SS
114}
115
575688e1 116static int enqueue_is_link_trb(struct xhci_ring *ring)
6c12db90
JY
117{
118 struct xhci_link_trb *link = &ring->enqueue->link;
f5960b69 119 return TRB_TYPE_LINK_LE32(link->control);
6c12db90
JY
120}
121
ae636747
SS
122/* Updates trb to point to the next TRB in the ring, and updates seg if the next
123 * TRB is in a new segment. This does not skip over link TRBs, and it does not
124 * effect the ring dequeue or enqueue pointers.
125 */
126static void next_trb(struct xhci_hcd *xhci,
127 struct xhci_ring *ring,
128 struct xhci_segment **seg,
129 union xhci_trb **trb)
130{
131 if (last_trb(xhci, ring, *seg, *trb)) {
132 *seg = (*seg)->next;
133 *trb = ((*seg)->trbs);
134 } else {
a1669b2c 135 (*trb)++;
ae636747
SS
136 }
137}
138
7f84eef0
SS
139/*
140 * See Cycle bit rules. SW is the consumer for the event ring only.
141 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
142 */
3b72fca0 143static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
7f84eef0 144{
7f84eef0 145 ring->deq_updates++;
b008df60 146
50d0206f
SS
147 /*
148 * If this is not event ring, and the dequeue pointer
149 * is not on a link TRB, there is one more usable TRB
150 */
b008df60
AX
151 if (ring->type != TYPE_EVENT &&
152 !last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
153 ring->num_trbs_free++;
b008df60 154
50d0206f
SS
155 do {
156 /*
157 * Update the dequeue pointer further if that was a link TRB or
158 * we're at the end of an event ring segment (which doesn't have
159 * link TRBS)
160 */
161 if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
162 if (ring->type == TYPE_EVENT &&
163 last_trb_on_last_seg(xhci, ring,
164 ring->deq_seg, ring->dequeue)) {
4e341818 165 ring->cycle_state ^= 1;
50d0206f
SS
166 }
167 ring->deq_seg = ring->deq_seg->next;
168 ring->dequeue = ring->deq_seg->trbs;
169 } else {
170 ring->dequeue++;
7f84eef0 171 }
50d0206f 172 } while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
7f84eef0
SS
173}
174
175/*
176 * See Cycle bit rules. SW is the consumer for the event ring only.
177 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
178 *
179 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
180 * chain bit is set), then set the chain bit in all the following link TRBs.
181 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
182 * have their chain bit cleared (so that each Link TRB is a separate TD).
183 *
184 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
b0567b3f
SS
185 * set, but other sections talk about dealing with the chain bit set. This was
186 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
187 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
6cc30d85
SS
188 *
189 * @more_trbs_coming: Will you enqueue more TRBs before calling
190 * prepare_transfer()?
7f84eef0 191 */
6cc30d85 192static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
3b72fca0 193 bool more_trbs_coming)
7f84eef0
SS
194{
195 u32 chain;
196 union xhci_trb *next;
197
28ccd296 198 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
b008df60
AX
199 /* If this is not event ring, there is one less usable TRB */
200 if (ring->type != TYPE_EVENT &&
201 !last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
202 ring->num_trbs_free--;
7f84eef0
SS
203 next = ++(ring->enqueue);
204
205 ring->enq_updates++;
206 /* Update the dequeue pointer further if that was a link TRB or we're at
207 * the end of an event ring segment (which doesn't have link TRBS)
208 */
209 while (last_trb(xhci, ring, ring->enq_seg, next)) {
3b72fca0
AX
210 if (ring->type != TYPE_EVENT) {
211 /*
212 * If the caller doesn't plan on enqueueing more
213 * TDs before ringing the doorbell, then we
214 * don't want to give the link TRB to the
215 * hardware just yet. We'll give the link TRB
216 * back in prepare_ring() just before we enqueue
217 * the TD at the top of the ring.
218 */
219 if (!chain && !more_trbs_coming)
220 break;
6cc30d85 221
3b72fca0
AX
222 /* If we're not dealing with 0.95 hardware or
223 * isoc rings on AMD 0.96 host,
224 * carry over the chain bit of the previous TRB
225 * (which may mean the chain bit is cleared).
226 */
227 if (!(ring->type == TYPE_ISOC &&
228 (xhci->quirks & XHCI_AMD_0x96_HOST))
7e393a83 229 && !xhci_link_trb_quirk(xhci)) {
3b72fca0
AX
230 next->link.control &=
231 cpu_to_le32(~TRB_CHAIN);
232 next->link.control |=
233 cpu_to_le32(chain);
7f84eef0 234 }
3b72fca0
AX
235 /* Give this link TRB to the hardware */
236 wmb();
237 next->link.control ^= cpu_to_le32(TRB_CYCLE);
238
7f84eef0
SS
239 /* Toggle the cycle bit after the last ring segment. */
240 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
e5401bf3 241 ring->cycle_state ^= 1;
7f84eef0
SS
242 }
243 }
244 ring->enq_seg = ring->enq_seg->next;
245 ring->enqueue = ring->enq_seg->trbs;
246 next = ring->enqueue;
247 }
248}
249
250/*
085deb16
AX
251 * Check to see if there's room to enqueue num_trbs on the ring and make sure
252 * enqueue pointer will not advance into dequeue segment. See rules above.
7f84eef0 253 */
b008df60 254static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
7f84eef0
SS
255 unsigned int num_trbs)
256{
085deb16 257 int num_trbs_in_deq_seg;
b008df60 258
085deb16
AX
259 if (ring->num_trbs_free < num_trbs)
260 return 0;
261
262 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
263 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
264 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
265 return 0;
266 }
267
268 return 1;
7f84eef0
SS
269}
270
7f84eef0 271/* Ring the host controller doorbell after placing a command on the ring */
23e3be11 272void xhci_ring_cmd_db(struct xhci_hcd *xhci)
7f84eef0 273{
c181bc5b
EF
274 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
275 return;
276
7f84eef0 277 xhci_dbg(xhci, "// Ding dong!\n");
204b7793 278 writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
7f84eef0 279 /* Flush PCI posted writes */
b0ba9720 280 readl(&xhci->dba->doorbell[0]);
7f84eef0
SS
281}
282
b92cc66c
EF
283static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
284{
285 u64 temp_64;
286 int ret;
287
288 xhci_dbg(xhci, "Abort command ring\n");
289
f7b2e403 290 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
b92cc66c 291 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
477632df
SS
292 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
293 &xhci->op_regs->cmd_ring);
b92cc66c
EF
294
295 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
296 * time the completion od all xHCI commands, including
297 * the Command Abort operation. If software doesn't see
298 * CRR negated in a timely manner (e.g. longer than 5
299 * seconds), then it should assume that the there are
300 * larger problems with the xHC and assert HCRST.
301 */
dc0b177c 302 ret = xhci_handshake(&xhci->op_regs->cmd_ring,
b92cc66c
EF
303 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
304 if (ret < 0) {
a6809ffd
MN
305 /* we are about to kill xhci, give it one more chance */
306 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
307 &xhci->op_regs->cmd_ring);
308 udelay(1000);
309 ret = xhci_handshake(&xhci->op_regs->cmd_ring,
310 CMD_RING_RUNNING, 0, 3 * 1000 * 1000);
311 if (ret == 0)
312 return 0;
313
b92cc66c
EF
314 xhci_err(xhci, "Stopped the command ring failed, "
315 "maybe the host is dead\n");
316 xhci->xhc_state |= XHCI_STATE_DYING;
317 xhci_quiesce(xhci);
318 xhci_halt(xhci);
319 return -ESHUTDOWN;
320 }
321
322 return 0;
323}
324
be88fe4f 325void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
ae636747 326 unsigned int slot_id,
e9df17eb
SS
327 unsigned int ep_index,
328 unsigned int stream_id)
ae636747 329{
28ccd296 330 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
50d64676
MW
331 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
332 unsigned int ep_state = ep->ep_state;
ae636747 333
ae636747 334 /* Don't ring the doorbell for this endpoint if there are pending
50d64676 335 * cancellations because we don't want to interrupt processing.
8df75f42
SS
336 * We don't want to restart any stream rings if there's a set dequeue
337 * pointer command pending because the device can choose to start any
338 * stream once the endpoint is on the HW schedule.
ae636747 339 */
50d64676
MW
340 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
341 (ep_state & EP_HALTED))
342 return;
204b7793 343 writel(DB_VALUE(ep_index, stream_id), db_addr);
50d64676
MW
344 /* The CPU has better things to do at this point than wait for a
345 * write-posting flush. It'll get there soon enough.
346 */
ae636747
SS
347}
348
e9df17eb
SS
349/* Ring the doorbell for any rings with pending URBs */
350static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
351 unsigned int slot_id,
352 unsigned int ep_index)
353{
354 unsigned int stream_id;
355 struct xhci_virt_ep *ep;
356
357 ep = &xhci->devs[slot_id]->eps[ep_index];
358
359 /* A ring has pending URBs if its TD list is not empty */
360 if (!(ep->ep_state & EP_HAS_STREAMS)) {
d66eaf9f 361 if (ep->ring && !(list_empty(&ep->ring->td_list)))
be88fe4f 362 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
e9df17eb
SS
363 return;
364 }
365
366 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
367 stream_id++) {
368 struct xhci_stream_info *stream_info = ep->stream_info;
369 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
be88fe4f
AX
370 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
371 stream_id);
e9df17eb
SS
372 }
373}
374
021bff91
SS
375static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
376 unsigned int slot_id, unsigned int ep_index,
377 unsigned int stream_id)
378{
379 struct xhci_virt_ep *ep;
380
381 ep = &xhci->devs[slot_id]->eps[ep_index];
382 /* Common case: no streams */
383 if (!(ep->ep_state & EP_HAS_STREAMS))
384 return ep->ring;
385
386 if (stream_id == 0) {
387 xhci_warn(xhci,
388 "WARN: Slot ID %u, ep index %u has streams, "
389 "but URB has no stream ID.\n",
390 slot_id, ep_index);
391 return NULL;
392 }
393
394 if (stream_id < ep->stream_info->num_streams)
395 return ep->stream_info->stream_rings[stream_id];
396
397 xhci_warn(xhci,
398 "WARN: Slot ID %u, ep index %u has "
399 "stream IDs 1 to %u allocated, "
400 "but stream ID %u is requested.\n",
401 slot_id, ep_index,
402 ep->stream_info->num_streams - 1,
403 stream_id);
404 return NULL;
405}
406
407/* Get the right ring for the given URB.
408 * If the endpoint supports streams, boundary check the URB's stream ID.
409 * If the endpoint doesn't support streams, return the singular endpoint ring.
410 */
411static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
412 struct urb *urb)
413{
414 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
415 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
416}
417
ae636747
SS
418/*
419 * Move the xHC's endpoint ring dequeue pointer past cur_td.
420 * Record the new state of the xHC's endpoint ring dequeue segment,
421 * dequeue pointer, and new consumer cycle state in state.
422 * Update our internal representation of the ring's dequeue pointer.
423 *
424 * We do this in three jumps:
425 * - First we update our new ring state to be the same as when the xHC stopped.
426 * - Then we traverse the ring to find the segment that contains
427 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
428 * any link TRBs with the toggle cycle bit set.
429 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
430 * if we've moved it past a link TRB with the toggle cycle bit set.
28ccd296
ME
431 *
432 * Some of the uses of xhci_generic_trb are grotty, but if they're done
433 * with correct __le32 accesses they should work fine. Only users of this are
434 * in here.
ae636747 435 */
c92bcfa7 436void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
ae636747 437 unsigned int slot_id, unsigned int ep_index,
e9df17eb
SS
438 unsigned int stream_id, struct xhci_td *cur_td,
439 struct xhci_dequeue_state *state)
ae636747
SS
440{
441 struct xhci_virt_device *dev = xhci->devs[slot_id];
c4bedb77 442 struct xhci_virt_ep *ep = &dev->eps[ep_index];
e9df17eb 443 struct xhci_ring *ep_ring;
365038d8
MN
444 struct xhci_segment *new_seg;
445 union xhci_trb *new_deq;
c92bcfa7 446 dma_addr_t addr;
1f81b6d2 447 u64 hw_dequeue;
365038d8
MN
448 bool cycle_found = false;
449 bool td_last_trb_found = false;
ae636747 450
e9df17eb
SS
451 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
452 ep_index, stream_id);
453 if (!ep_ring) {
454 xhci_warn(xhci, "WARN can't find new dequeue state "
455 "for invalid stream ID %u.\n",
456 stream_id);
457 return;
458 }
68e41c5d 459
ae636747 460 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
aa50b290
XR
461 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
462 "Finding endpoint context");
c4bedb77
HG
463 /* 4.6.9 the css flag is written to the stream context for streams */
464 if (ep->ep_state & EP_HAS_STREAMS) {
465 struct xhci_stream_ctx *ctx =
466 &ep->stream_info->stream_ctx_array[stream_id];
1f81b6d2 467 hw_dequeue = le64_to_cpu(ctx->stream_ring);
c4bedb77
HG
468 } else {
469 struct xhci_ep_ctx *ep_ctx
470 = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
1f81b6d2 471 hw_dequeue = le64_to_cpu(ep_ctx->deq);
c4bedb77 472 }
ae636747 473
365038d8
MN
474 new_seg = ep_ring->deq_seg;
475 new_deq = ep_ring->dequeue;
476 state->new_cycle_state = hw_dequeue & 0x1;
477
1f81b6d2 478 /*
365038d8
MN
479 * We want to find the pointer, segment and cycle state of the new trb
480 * (the one after current TD's last_trb). We know the cycle state at
481 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
482 * found.
1f81b6d2 483 */
365038d8
MN
484 do {
485 if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
486 == (dma_addr_t)(hw_dequeue & ~0xf)) {
487 cycle_found = true;
488 if (td_last_trb_found)
489 break;
490 }
491 if (new_deq == cur_td->last_trb)
492 td_last_trb_found = true;
1f81b6d2 493
365038d8
MN
494 if (cycle_found &&
495 TRB_TYPE_LINK_LE32(new_deq->generic.field[3]) &&
496 new_deq->generic.field[3] & cpu_to_le32(LINK_TOGGLE))
497 state->new_cycle_state ^= 0x1;
498
499 next_trb(xhci, ep_ring, &new_seg, &new_deq);
500
501 /* Search wrapped around, bail out */
502 if (new_deq == ep->ring->dequeue) {
503 xhci_err(xhci, "Error: Failed finding new dequeue state\n");
504 state->new_deq_seg = NULL;
505 state->new_deq_ptr = NULL;
506 return;
507 }
508
509 } while (!cycle_found || !td_last_trb_found);
ae636747 510
365038d8
MN
511 state->new_deq_seg = new_seg;
512 state->new_deq_ptr = new_deq;
ae636747 513
1f81b6d2 514 /* Don't update the ring cycle state for the producer (us). */
aa50b290
XR
515 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
516 "Cycle state = 0x%x", state->new_cycle_state);
01a1fdb9 517
aa50b290
XR
518 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
519 "New dequeue segment = %p (virtual)",
c92bcfa7
SS
520 state->new_deq_seg);
521 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
aa50b290
XR
522 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
523 "New dequeue pointer = 0x%llx (DMA)",
c92bcfa7 524 (unsigned long long) addr);
ae636747
SS
525}
526
522989a2
SS
527/* flip_cycle means flip the cycle bit of all but the first and last TRB.
528 * (The last TRB actually points to the ring enqueue pointer, which is not part
529 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
530 */
23e3be11 531static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
522989a2 532 struct xhci_td *cur_td, bool flip_cycle)
ae636747
SS
533{
534 struct xhci_segment *cur_seg;
535 union xhci_trb *cur_trb;
536
537 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
538 true;
539 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
f5960b69 540 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
ae636747
SS
541 /* Unchain any chained Link TRBs, but
542 * leave the pointers intact.
543 */
28ccd296 544 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
522989a2
SS
545 /* Flip the cycle bit (link TRBs can't be the first
546 * or last TRB).
547 */
548 if (flip_cycle)
549 cur_trb->generic.field[3] ^=
550 cpu_to_le32(TRB_CYCLE);
aa50b290
XR
551 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
552 "Cancel (unchain) link TRB");
553 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
554 "Address = %p (0x%llx dma); "
555 "in seg %p (0x%llx dma)",
700e2052 556 cur_trb,
23e3be11 557 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
700e2052
GKH
558 cur_seg,
559 (unsigned long long)cur_seg->dma);
ae636747
SS
560 } else {
561 cur_trb->generic.field[0] = 0;
562 cur_trb->generic.field[1] = 0;
563 cur_trb->generic.field[2] = 0;
564 /* Preserve only the cycle bit of this TRB */
28ccd296 565 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
522989a2
SS
566 /* Flip the cycle bit except on the first or last TRB */
567 if (flip_cycle && cur_trb != cur_td->first_trb &&
568 cur_trb != cur_td->last_trb)
569 cur_trb->generic.field[3] ^=
570 cpu_to_le32(TRB_CYCLE);
28ccd296
ME
571 cur_trb->generic.field[3] |= cpu_to_le32(
572 TRB_TYPE(TRB_TR_NOOP));
aa50b290
XR
573 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
574 "TRB to noop at offset 0x%llx",
79688acf
SS
575 (unsigned long long)
576 xhci_trb_virt_to_dma(cur_seg, cur_trb));
ae636747
SS
577 }
578 if (cur_trb == cur_td->last_trb)
579 break;
580 }
581}
582
575688e1 583static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
6f5165cf
SS
584 struct xhci_virt_ep *ep)
585{
586 ep->ep_state &= ~EP_HALT_PENDING;
587 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
588 * timer is running on another CPU, we don't decrement stop_cmds_pending
589 * (since we didn't successfully stop the watchdog timer).
590 */
591 if (del_timer(&ep->stop_cmd_timer))
592 ep->stop_cmds_pending--;
593}
594
595/* Must be called with xhci->lock held in interrupt context */
596static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
07a37e9e 597 struct xhci_td *cur_td, int status)
6f5165cf 598{
214f76f7 599 struct usb_hcd *hcd;
8e51adcc
AX
600 struct urb *urb;
601 struct urb_priv *urb_priv;
6f5165cf 602
8e51adcc
AX
603 urb = cur_td->urb;
604 urb_priv = urb->hcpriv;
605 urb_priv->td_cnt++;
214f76f7 606 hcd = bus_to_hcd(urb->dev->bus);
6f5165cf 607
8e51adcc
AX
608 /* Only giveback urb when this is the last td in urb */
609 if (urb_priv->td_cnt == urb_priv->length) {
c41136b0
AX
610 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
611 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
612 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
613 if (xhci->quirks & XHCI_AMD_PLL_FIX)
614 usb_amd_quirk_pll_enable();
615 }
616 }
8e51adcc 617 usb_hcd_unlink_urb_from_ep(hcd, urb);
8e51adcc
AX
618
619 spin_unlock(&xhci->lock);
620 usb_hcd_giveback_urb(hcd, urb, status);
4daf9df5 621 xhci_urb_free_priv(urb_priv);
8e51adcc 622 spin_lock(&xhci->lock);
8e51adcc 623 }
6f5165cf
SS
624}
625
ae636747
SS
626/*
627 * When we get a command completion for a Stop Endpoint Command, we need to
628 * unlink any cancelled TDs from the ring. There are two ways to do that:
629 *
630 * 1. If the HW was in the middle of processing the TD that needs to be
631 * cancelled, then we must move the ring's dequeue pointer past the last TRB
632 * in the TD with a Set Dequeue Pointer Command.
633 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
634 * bit cleared) so that the HW will skip over them.
635 */
b8200c94 636static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
be88fe4f 637 union xhci_trb *trb, struct xhci_event_cmd *event)
ae636747 638{
ae636747
SS
639 unsigned int ep_index;
640 struct xhci_ring *ep_ring;
63a0d9ab 641 struct xhci_virt_ep *ep;
ae636747 642 struct list_head *entry;
326b4810 643 struct xhci_td *cur_td = NULL;
ae636747
SS
644 struct xhci_td *last_unlinked_td;
645
c92bcfa7 646 struct xhci_dequeue_state deq_state;
ae636747 647
bc752bde 648 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
9ea1833e 649 if (!xhci->devs[slot_id])
be88fe4f
AX
650 xhci_warn(xhci, "Stop endpoint command "
651 "completion for disabled slot %u\n",
652 slot_id);
653 return;
654 }
655
ae636747 656 memset(&deq_state, 0, sizeof(deq_state));
28ccd296 657 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
63a0d9ab 658 ep = &xhci->devs[slot_id]->eps[ep_index];
ae636747 659
678539cf 660 if (list_empty(&ep->cancelled_td_list)) {
6f5165cf 661 xhci_stop_watchdog_timer_in_irq(xhci, ep);
0714a57c 662 ep->stopped_td = NULL;
e9df17eb 663 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747 664 return;
678539cf 665 }
ae636747
SS
666
667 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
668 * We have the xHCI lock, so nothing can modify this list until we drop
669 * it. We're also in the event handler, so we can't get re-interrupted
670 * if another Stop Endpoint command completes
671 */
63a0d9ab 672 list_for_each(entry, &ep->cancelled_td_list) {
ae636747 673 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
aa50b290
XR
674 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
675 "Removing canceled TD starting at 0x%llx (dma).",
79688acf
SS
676 (unsigned long long)xhci_trb_virt_to_dma(
677 cur_td->start_seg, cur_td->first_trb));
e9df17eb
SS
678 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
679 if (!ep_ring) {
680 /* This shouldn't happen unless a driver is mucking
681 * with the stream ID after submission. This will
682 * leave the TD on the hardware ring, and the hardware
683 * will try to execute it, and may access a buffer
684 * that has already been freed. In the best case, the
685 * hardware will execute it, and the event handler will
686 * ignore the completion event for that TD, since it was
687 * removed from the td_list for that endpoint. In
688 * short, don't muck with the stream ID after
689 * submission.
690 */
691 xhci_warn(xhci, "WARN Cancelled URB %p "
692 "has invalid stream ID %u.\n",
693 cur_td->urb,
694 cur_td->urb->stream_id);
695 goto remove_finished_td;
696 }
ae636747
SS
697 /*
698 * If we stopped on the TD we need to cancel, then we have to
699 * move the xHC endpoint ring dequeue pointer past this TD.
700 */
63a0d9ab 701 if (cur_td == ep->stopped_td)
e9df17eb
SS
702 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
703 cur_td->urb->stream_id,
704 cur_td, &deq_state);
ae636747 705 else
522989a2 706 td_to_noop(xhci, ep_ring, cur_td, false);
e9df17eb 707remove_finished_td:
ae636747
SS
708 /*
709 * The event handler won't see a completion for this TD anymore,
710 * so remove it from the endpoint ring's TD list. Keep it in
711 * the cancelled TD list for URB completion later.
712 */
585df1d9 713 list_del_init(&cur_td->td_list);
ae636747
SS
714 }
715 last_unlinked_td = cur_td;
6f5165cf 716 xhci_stop_watchdog_timer_in_irq(xhci, ep);
ae636747
SS
717
718 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
719 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
1e3452e3
HG
720 xhci_queue_new_dequeue_state(xhci, slot_id, ep_index,
721 ep->stopped_td->urb->stream_id, &deq_state);
ac9d8fe7 722 xhci_ring_cmd_db(xhci);
ae636747 723 } else {
e9df17eb
SS
724 /* Otherwise ring the doorbell(s) to restart queued transfers */
725 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747 726 }
526867c3 727
d97b4f8d 728 ep->stopped_td = NULL;
ae636747
SS
729
730 /*
731 * Drop the lock and complete the URBs in the cancelled TD list.
732 * New TDs to be cancelled might be added to the end of the list before
733 * we can complete all the URBs for the TDs we already unlinked.
734 * So stop when we've completed the URB for the last TD we unlinked.
735 */
736 do {
63a0d9ab 737 cur_td = list_entry(ep->cancelled_td_list.next,
ae636747 738 struct xhci_td, cancelled_td_list);
585df1d9 739 list_del_init(&cur_td->cancelled_td_list);
ae636747
SS
740
741 /* Clean up the cancelled URB */
ae636747
SS
742 /* Doesn't matter what we pass for status, since the core will
743 * just overwrite it (because the URB has been unlinked).
744 */
07a37e9e 745 xhci_giveback_urb_in_irq(xhci, cur_td, 0);
ae636747 746
6f5165cf
SS
747 /* Stop processing the cancelled list if the watchdog timer is
748 * running.
749 */
750 if (xhci->xhc_state & XHCI_STATE_DYING)
751 return;
ae636747
SS
752 } while (cur_td != last_unlinked_td);
753
754 /* Return to the event handler with xhci->lock re-acquired */
755}
756
50e8725e
SS
757static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
758{
759 struct xhci_td *cur_td;
760
761 while (!list_empty(&ring->td_list)) {
762 cur_td = list_first_entry(&ring->td_list,
763 struct xhci_td, td_list);
764 list_del_init(&cur_td->td_list);
765 if (!list_empty(&cur_td->cancelled_td_list))
766 list_del_init(&cur_td->cancelled_td_list);
767 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
768 }
769}
770
771static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
772 int slot_id, int ep_index)
773{
774 struct xhci_td *cur_td;
775 struct xhci_virt_ep *ep;
776 struct xhci_ring *ring;
777
778 ep = &xhci->devs[slot_id]->eps[ep_index];
21d0e51b
SS
779 if ((ep->ep_state & EP_HAS_STREAMS) ||
780 (ep->ep_state & EP_GETTING_NO_STREAMS)) {
781 int stream_id;
782
783 for (stream_id = 0; stream_id < ep->stream_info->num_streams;
784 stream_id++) {
785 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
786 "Killing URBs for slot ID %u, ep index %u, stream %u",
787 slot_id, ep_index, stream_id + 1);
788 xhci_kill_ring_urbs(xhci,
789 ep->stream_info->stream_rings[stream_id]);
790 }
791 } else {
792 ring = ep->ring;
793 if (!ring)
794 return;
795 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
796 "Killing URBs for slot ID %u, ep index %u",
797 slot_id, ep_index);
798 xhci_kill_ring_urbs(xhci, ring);
799 }
50e8725e
SS
800 while (!list_empty(&ep->cancelled_td_list)) {
801 cur_td = list_first_entry(&ep->cancelled_td_list,
802 struct xhci_td, cancelled_td_list);
803 list_del_init(&cur_td->cancelled_td_list);
804 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
805 }
806}
807
6f5165cf
SS
808/* Watchdog timer function for when a stop endpoint command fails to complete.
809 * In this case, we assume the host controller is broken or dying or dead. The
810 * host may still be completing some other events, so we have to be careful to
811 * let the event ring handler and the URB dequeueing/enqueueing functions know
812 * through xhci->state.
813 *
814 * The timer may also fire if the host takes a very long time to respond to the
815 * command, and the stop endpoint command completion handler cannot delete the
816 * timer before the timer function is called. Another endpoint cancellation may
817 * sneak in before the timer function can grab the lock, and that may queue
818 * another stop endpoint command and add the timer back. So we cannot use a
819 * simple flag to say whether there is a pending stop endpoint command for a
820 * particular endpoint.
821 *
822 * Instead we use a combination of that flag and a counter for the number of
823 * pending stop endpoint commands. If the timer is the tail end of the last
824 * stop endpoint command, and the endpoint's command is still pending, we assume
825 * the host is dying.
826 */
827void xhci_stop_endpoint_command_watchdog(unsigned long arg)
828{
829 struct xhci_hcd *xhci;
830 struct xhci_virt_ep *ep;
6f5165cf 831 int ret, i, j;
f43d6231 832 unsigned long flags;
6f5165cf
SS
833
834 ep = (struct xhci_virt_ep *) arg;
835 xhci = ep->xhci;
836
f43d6231 837 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
838
839 ep->stop_cmds_pending--;
840 if (xhci->xhc_state & XHCI_STATE_DYING) {
aa50b290
XR
841 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
842 "Stop EP timer ran, but another timer marked "
843 "xHCI as DYING, exiting.");
f43d6231 844 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
845 return;
846 }
847 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
aa50b290
XR
848 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
849 "Stop EP timer ran, but no command pending, "
850 "exiting.");
f43d6231 851 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
852 return;
853 }
854
855 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
856 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
857 /* Oops, HC is dead or dying or at least not responding to the stop
858 * endpoint command.
859 */
860 xhci->xhc_state |= XHCI_STATE_DYING;
861 /* Disable interrupts from the host controller and start halting it */
862 xhci_quiesce(xhci);
f43d6231 863 spin_unlock_irqrestore(&xhci->lock, flags);
6f5165cf
SS
864
865 ret = xhci_halt(xhci);
866
f43d6231 867 spin_lock_irqsave(&xhci->lock, flags);
6f5165cf
SS
868 if (ret < 0) {
869 /* This is bad; the host is not responding to commands and it's
870 * not allowing itself to be halted. At least interrupts are
ac04e6ff 871 * disabled. If we call usb_hc_died(), it will attempt to
6f5165cf
SS
872 * disconnect all device drivers under this host. Those
873 * disconnect() methods will wait for all URBs to be unlinked,
874 * so we must complete them.
875 */
876 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
877 xhci_warn(xhci, "Completing active URBs anyway.\n");
878 /* We could turn all TDs on the rings to no-ops. This won't
879 * help if the host has cached part of the ring, and is slow if
880 * we want to preserve the cycle bit. Skip it and hope the host
881 * doesn't touch the memory.
882 */
883 }
884 for (i = 0; i < MAX_HC_SLOTS; i++) {
885 if (!xhci->devs[i])
886 continue;
50e8725e
SS
887 for (j = 0; j < 31; j++)
888 xhci_kill_endpoint_urbs(xhci, i, j);
6f5165cf 889 }
f43d6231 890 spin_unlock_irqrestore(&xhci->lock, flags);
aa50b290
XR
891 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
892 "Calling usb_hc_died()");
f6ff0ac8 893 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
aa50b290
XR
894 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
895 "xHCI host controller is dead.");
6f5165cf
SS
896}
897
b008df60
AX
898
899static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
900 struct xhci_virt_device *dev,
901 struct xhci_ring *ep_ring,
902 unsigned int ep_index)
903{
904 union xhci_trb *dequeue_temp;
905 int num_trbs_free_temp;
906 bool revert = false;
907
908 num_trbs_free_temp = ep_ring->num_trbs_free;
909 dequeue_temp = ep_ring->dequeue;
910
0d9f78a9
SS
911 /* If we get two back-to-back stalls, and the first stalled transfer
912 * ends just before a link TRB, the dequeue pointer will be left on
913 * the link TRB by the code in the while loop. So we have to update
914 * the dequeue pointer one segment further, or we'll jump off
915 * the segment into la-la-land.
916 */
917 if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
918 ep_ring->deq_seg = ep_ring->deq_seg->next;
919 ep_ring->dequeue = ep_ring->deq_seg->trbs;
920 }
921
b008df60
AX
922 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
923 /* We have more usable TRBs */
924 ep_ring->num_trbs_free++;
925 ep_ring->dequeue++;
926 if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
927 ep_ring->dequeue)) {
928 if (ep_ring->dequeue ==
929 dev->eps[ep_index].queued_deq_ptr)
930 break;
931 ep_ring->deq_seg = ep_ring->deq_seg->next;
932 ep_ring->dequeue = ep_ring->deq_seg->trbs;
933 }
934 if (ep_ring->dequeue == dequeue_temp) {
935 revert = true;
936 break;
937 }
938 }
939
940 if (revert) {
941 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
942 ep_ring->num_trbs_free = num_trbs_free_temp;
943 }
944}
945
ae636747
SS
946/*
947 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
948 * we need to clear the set deq pending flag in the endpoint ring state, so that
949 * the TD queueing code can ring the doorbell again. We also need to ring the
950 * endpoint doorbell to restart the ring, but only if there aren't more
951 * cancellations pending.
952 */
b8200c94 953static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
c69a0597 954 union xhci_trb *trb, u32 cmd_comp_code)
ae636747 955{
ae636747 956 unsigned int ep_index;
e9df17eb 957 unsigned int stream_id;
ae636747
SS
958 struct xhci_ring *ep_ring;
959 struct xhci_virt_device *dev;
9aad95e2 960 struct xhci_virt_ep *ep;
d115b048
JY
961 struct xhci_ep_ctx *ep_ctx;
962 struct xhci_slot_ctx *slot_ctx;
ae636747 963
28ccd296
ME
964 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
965 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
ae636747 966 dev = xhci->devs[slot_id];
9aad95e2 967 ep = &dev->eps[ep_index];
e9df17eb
SS
968
969 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
970 if (!ep_ring) {
e587b8b2 971 xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
e9df17eb
SS
972 stream_id);
973 /* XXX: Harmless??? */
0d4976ec 974 goto cleanup;
e9df17eb
SS
975 }
976
d115b048
JY
977 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
978 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
ae636747 979
c69a0597 980 if (cmd_comp_code != COMP_SUCCESS) {
ae636747
SS
981 unsigned int ep_state;
982 unsigned int slot_state;
983
c69a0597 984 switch (cmd_comp_code) {
ae636747 985 case COMP_TRB_ERR:
e587b8b2 986 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
ae636747
SS
987 break;
988 case COMP_CTX_STATE:
e587b8b2 989 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
28ccd296 990 ep_state = le32_to_cpu(ep_ctx->ep_info);
ae636747 991 ep_state &= EP_STATE_MASK;
28ccd296 992 slot_state = le32_to_cpu(slot_ctx->dev_state);
ae636747 993 slot_state = GET_SLOT_STATE(slot_state);
aa50b290
XR
994 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
995 "Slot state = %u, EP state = %u",
ae636747
SS
996 slot_state, ep_state);
997 break;
998 case COMP_EBADSLT:
e587b8b2
ON
999 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
1000 slot_id);
ae636747
SS
1001 break;
1002 default:
e587b8b2
ON
1003 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
1004 cmd_comp_code);
ae636747
SS
1005 break;
1006 }
1007 /* OK what do we do now? The endpoint state is hosed, and we
1008 * should never get to this point if the synchronization between
1009 * queueing, and endpoint state are correct. This might happen
1010 * if the device gets disconnected after we've finished
1011 * cancelling URBs, which might not be an error...
1012 */
1013 } else {
9aad95e2
HG
1014 u64 deq;
1015 /* 4.6.10 deq ptr is written to the stream ctx for streams */
1016 if (ep->ep_state & EP_HAS_STREAMS) {
1017 struct xhci_stream_ctx *ctx =
1018 &ep->stream_info->stream_ctx_array[stream_id];
1019 deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1020 } else {
1021 deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1022 }
aa50b290 1023 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
9aad95e2
HG
1024 "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1025 if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1026 ep->queued_deq_ptr) == deq) {
bf161e85
SS
1027 /* Update the ring's dequeue segment and dequeue pointer
1028 * to reflect the new position.
1029 */
b008df60
AX
1030 update_ring_for_set_deq_completion(xhci, dev,
1031 ep_ring, ep_index);
bf161e85 1032 } else {
e587b8b2 1033 xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
bf161e85 1034 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
9aad95e2 1035 ep->queued_deq_seg, ep->queued_deq_ptr);
bf161e85 1036 }
ae636747
SS
1037 }
1038
0d4976ec 1039cleanup:
63a0d9ab 1040 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
bf161e85
SS
1041 dev->eps[ep_index].queued_deq_seg = NULL;
1042 dev->eps[ep_index].queued_deq_ptr = NULL;
e9df17eb
SS
1043 /* Restart any rings with pending URBs */
1044 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747
SS
1045}
1046
b8200c94 1047static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
c69a0597 1048 union xhci_trb *trb, u32 cmd_comp_code)
a1587d97 1049{
a1587d97
SS
1050 unsigned int ep_index;
1051
28ccd296 1052 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
a1587d97
SS
1053 /* This command will only fail if the endpoint wasn't halted,
1054 * but we don't care.
1055 */
a0254324 1056 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
c69a0597 1057 "Ignoring reset ep completion code of %u", cmd_comp_code);
a1587d97 1058
ac9d8fe7
SS
1059 /* HW with the reset endpoint quirk needs to have a configure endpoint
1060 * command complete before the endpoint can be used. Queue that here
1061 * because the HW can't handle two commands being queued in a row.
1062 */
1063 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
ddba5cd0
MN
1064 struct xhci_command *command;
1065 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
a0ee619f
HG
1066 if (!command) {
1067 xhci_warn(xhci, "WARN Cannot submit cfg ep: ENOMEM\n");
1068 return;
1069 }
4bdfe4c3
XR
1070 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1071 "Queueing configure endpoint command");
ddba5cd0 1072 xhci_queue_configure_endpoint(xhci, command,
913a8a34
SS
1073 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1074 false);
ac9d8fe7
SS
1075 xhci_ring_cmd_db(xhci);
1076 } else {
c3492dbf 1077 /* Clear our internal halted state */
63a0d9ab 1078 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
ac9d8fe7 1079 }
a1587d97 1080}
ae636747 1081
b244b431
XR
1082static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1083 u32 cmd_comp_code)
1084{
1085 if (cmd_comp_code == COMP_SUCCESS)
1086 xhci->slot_id = slot_id;
1087 else
1088 xhci->slot_id = 0;
b244b431
XR
1089}
1090
6c02dd14
XR
1091static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1092{
1093 struct xhci_virt_device *virt_dev;
1094
1095 virt_dev = xhci->devs[slot_id];
1096 if (!virt_dev)
1097 return;
1098 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1099 /* Delete default control endpoint resources */
1100 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1101 xhci_free_virt_device(xhci, slot_id);
1102}
1103
6ed46d33
XR
1104static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1105 struct xhci_event_cmd *event, u32 cmd_comp_code)
1106{
1107 struct xhci_virt_device *virt_dev;
1108 struct xhci_input_control_ctx *ctrl_ctx;
1109 unsigned int ep_index;
1110 unsigned int ep_state;
1111 u32 add_flags, drop_flags;
1112
6ed46d33
XR
1113 /*
1114 * Configure endpoint commands can come from the USB core
1115 * configuration or alt setting changes, or because the HW
1116 * needed an extra configure endpoint command after a reset
1117 * endpoint command or streams were being configured.
1118 * If the command was for a halted endpoint, the xHCI driver
1119 * is not waiting on the configure endpoint command.
1120 */
9ea1833e 1121 virt_dev = xhci->devs[slot_id];
4daf9df5 1122 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
6ed46d33
XR
1123 if (!ctrl_ctx) {
1124 xhci_warn(xhci, "Could not get input context, bad type.\n");
1125 return;
1126 }
1127
1128 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1129 drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1130 /* Input ctx add_flags are the endpoint index plus one */
1131 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1132
1133 /* A usb_set_interface() call directly after clearing a halted
1134 * condition may race on this quirky hardware. Not worth
1135 * worrying about, since this is prototype hardware. Not sure
1136 * if this will work for streams, but streams support was
1137 * untested on this prototype.
1138 */
1139 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1140 ep_index != (unsigned int) -1 &&
1141 add_flags - SLOT_FLAG == drop_flags) {
1142 ep_state = virt_dev->eps[ep_index].ep_state;
1143 if (!(ep_state & EP_HALTED))
ddba5cd0 1144 return;
6ed46d33
XR
1145 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1146 "Completed config ep cmd - "
1147 "last ep index = %d, state = %d",
1148 ep_index, ep_state);
1149 /* Clear internal halted state and restart ring(s) */
1150 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1151 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1152 return;
1153 }
6ed46d33
XR
1154 return;
1155}
1156
f681321b
XR
1157static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1158 struct xhci_event_cmd *event)
1159{
f681321b 1160 xhci_dbg(xhci, "Completed reset device command.\n");
9ea1833e 1161 if (!xhci->devs[slot_id])
f681321b
XR
1162 xhci_warn(xhci, "Reset device command completion "
1163 "for disabled slot %u\n", slot_id);
1164}
1165
2c070821
XR
1166static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1167 struct xhci_event_cmd *event)
1168{
1169 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1170 xhci->error_bitmask |= 1 << 6;
1171 return;
1172 }
1173 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1174 "NEC firmware version %2x.%02x",
1175 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1176 NEC_FW_MINOR(le32_to_cpu(event->status)));
1177}
1178
9ea1833e 1179static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
c9aa1a2d
MN
1180{
1181 list_del(&cmd->cmd_list);
9ea1833e
MN
1182
1183 if (cmd->completion) {
1184 cmd->status = status;
1185 complete(cmd->completion);
1186 } else {
c9aa1a2d 1187 kfree(cmd);
9ea1833e 1188 }
c9aa1a2d
MN
1189}
1190
1191void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
1192{
1193 struct xhci_command *cur_cmd, *tmp_cmd;
1194 list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
9ea1833e 1195 xhci_complete_del_and_free_cmd(cur_cmd, COMP_CMD_ABORT);
c9aa1a2d
MN
1196}
1197
c311e391
MN
1198/*
1199 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
1200 * If there are other commands waiting then restart the ring and kick the timer.
1201 * This must be called with command ring stopped and xhci->lock held.
1202 */
1203static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
1204 struct xhci_command *cur_cmd)
1205{
1206 struct xhci_command *i_cmd, *tmp_cmd;
1207 u32 cycle_state;
1208
1209 /* Turn all aborted commands in list to no-ops, then restart */
1210 list_for_each_entry_safe(i_cmd, tmp_cmd, &xhci->cmd_list,
1211 cmd_list) {
1212
1213 if (i_cmd->status != COMP_CMD_ABORT)
1214 continue;
1215
1216 i_cmd->status = COMP_CMD_STOP;
1217
1218 xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
1219 i_cmd->command_trb);
1220 /* get cycle state from the original cmd trb */
1221 cycle_state = le32_to_cpu(
1222 i_cmd->command_trb->generic.field[3]) & TRB_CYCLE;
1223 /* modify the command trb to no-op command */
1224 i_cmd->command_trb->generic.field[0] = 0;
1225 i_cmd->command_trb->generic.field[1] = 0;
1226 i_cmd->command_trb->generic.field[2] = 0;
1227 i_cmd->command_trb->generic.field[3] = cpu_to_le32(
1228 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
1229
1230 /*
1231 * caller waiting for completion is called when command
1232 * completion event is received for these no-op commands
1233 */
1234 }
1235
1236 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
1237
1238 /* ring command ring doorbell to restart the command ring */
1239 if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
1240 !(xhci->xhc_state & XHCI_STATE_DYING)) {
1241 xhci->current_cmd = cur_cmd;
1242 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
1243 xhci_ring_cmd_db(xhci);
1244 }
1245 return;
1246}
1247
1248
1249void xhci_handle_command_timeout(unsigned long data)
1250{
1251 struct xhci_hcd *xhci;
1252 int ret;
1253 unsigned long flags;
1254 u64 hw_ring_state;
1255 struct xhci_command *cur_cmd = NULL;
1256 xhci = (struct xhci_hcd *) data;
1257
1258 /* mark this command to be cancelled */
1259 spin_lock_irqsave(&xhci->lock, flags);
1260 if (xhci->current_cmd) {
1261 cur_cmd = xhci->current_cmd;
1262 cur_cmd->status = COMP_CMD_ABORT;
1263 }
1264
1265
1266 /* Make sure command ring is running before aborting it */
1267 hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
1268 if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
1269 (hw_ring_state & CMD_RING_RUNNING)) {
1270
1271 spin_unlock_irqrestore(&xhci->lock, flags);
1272 xhci_dbg(xhci, "Command timeout\n");
1273 ret = xhci_abort_cmd_ring(xhci);
1274 if (unlikely(ret == -ESHUTDOWN)) {
1275 xhci_err(xhci, "Abort command ring failed\n");
1276 xhci_cleanup_command_queue(xhci);
1277 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
1278 xhci_dbg(xhci, "xHCI host controller is dead.\n");
1279 }
1280 return;
1281 }
1282 /* command timeout on stopped ring, ring can't be aborted */
1283 xhci_dbg(xhci, "Command timeout on stopped ring\n");
1284 xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
1285 spin_unlock_irqrestore(&xhci->lock, flags);
1286 return;
1287}
1288
7f84eef0
SS
1289static void handle_cmd_completion(struct xhci_hcd *xhci,
1290 struct xhci_event_cmd *event)
1291{
28ccd296 1292 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
7f84eef0
SS
1293 u64 cmd_dma;
1294 dma_addr_t cmd_dequeue_dma;
e7a79a1d 1295 u32 cmd_comp_code;
9124b121 1296 union xhci_trb *cmd_trb;
c9aa1a2d 1297 struct xhci_command *cmd;
b54fc46d 1298 u32 cmd_type;
7f84eef0 1299
28ccd296 1300 cmd_dma = le64_to_cpu(event->cmd_trb);
9124b121 1301 cmd_trb = xhci->cmd_ring->dequeue;
23e3be11 1302 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
9124b121 1303 cmd_trb);
7f84eef0
SS
1304 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1305 if (cmd_dequeue_dma == 0) {
1306 xhci->error_bitmask |= 1 << 4;
1307 return;
1308 }
1309 /* Does the DMA address match our internal dequeue pointer address? */
1310 if (cmd_dma != (u64) cmd_dequeue_dma) {
1311 xhci->error_bitmask |= 1 << 5;
1312 return;
1313 }
b63f4053 1314
c9aa1a2d
MN
1315 cmd = list_entry(xhci->cmd_list.next, struct xhci_command, cmd_list);
1316
1317 if (cmd->command_trb != xhci->cmd_ring->dequeue) {
1318 xhci_err(xhci,
1319 "Command completion event does not match command\n");
1320 return;
1321 }
c311e391
MN
1322
1323 del_timer(&xhci->cmd_timer);
1324
9124b121 1325 trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event);
63a23b9a 1326
e7a79a1d 1327 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
c311e391
MN
1328
1329 /* If CMD ring stopped we own the trbs between enqueue and dequeue */
1330 if (cmd_comp_code == COMP_CMD_STOP) {
1331 xhci_handle_stopped_cmd_ring(xhci, cmd);
1332 return;
1333 }
1334 /*
1335 * Host aborted the command ring, check if the current command was
1336 * supposed to be aborted, otherwise continue normally.
1337 * The command ring is stopped now, but the xHC will issue a Command
1338 * Ring Stopped event which will cause us to restart it.
1339 */
1340 if (cmd_comp_code == COMP_CMD_ABORT) {
1341 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1342 if (cmd->status == COMP_CMD_ABORT)
1343 goto event_handled;
b63f4053
EF
1344 }
1345
b54fc46d
XR
1346 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1347 switch (cmd_type) {
1348 case TRB_ENABLE_SLOT:
e7a79a1d 1349 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd_comp_code);
3ffbba95 1350 break;
b54fc46d 1351 case TRB_DISABLE_SLOT:
6c02dd14 1352 xhci_handle_cmd_disable_slot(xhci, slot_id);
3ffbba95 1353 break;
b54fc46d 1354 case TRB_CONFIG_EP:
9ea1833e
MN
1355 if (!cmd->completion)
1356 xhci_handle_cmd_config_ep(xhci, slot_id, event,
1357 cmd_comp_code);
f94e0186 1358 break;
b54fc46d 1359 case TRB_EVAL_CONTEXT:
2d3f1fac 1360 break;
b54fc46d 1361 case TRB_ADDR_DEV:
3ffbba95 1362 break;
b54fc46d 1363 case TRB_STOP_RING:
b8200c94
XR
1364 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1365 le32_to_cpu(cmd_trb->generic.field[3])));
1366 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
ae636747 1367 break;
b54fc46d 1368 case TRB_SET_DEQ:
b8200c94
XR
1369 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1370 le32_to_cpu(cmd_trb->generic.field[3])));
c69a0597 1371 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
ae636747 1372 break;
b54fc46d 1373 case TRB_CMD_NOOP:
c311e391
MN
1374 /* Is this an aborted command turned to NO-OP? */
1375 if (cmd->status == COMP_CMD_STOP)
1376 cmd_comp_code = COMP_CMD_STOP;
7f84eef0 1377 break;
b54fc46d 1378 case TRB_RESET_EP:
b8200c94
XR
1379 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1380 le32_to_cpu(cmd_trb->generic.field[3])));
c69a0597 1381 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
a1587d97 1382 break;
b54fc46d 1383 case TRB_RESET_DEV:
6fcfb0d6
MN
1384 /* SLOT_ID field in reset device cmd completion event TRB is 0.
1385 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
1386 */
1387 slot_id = TRB_TO_SLOT_ID(
1388 le32_to_cpu(cmd_trb->generic.field[3]));
f681321b 1389 xhci_handle_cmd_reset_dev(xhci, slot_id, event);
2a8f82c4 1390 break;
b54fc46d 1391 case TRB_NEC_GET_FW:
2c070821 1392 xhci_handle_cmd_nec_get_fw(xhci, event);
0238634d 1393 break;
7f84eef0
SS
1394 default:
1395 /* Skip over unknown commands on the event ring */
1396 xhci->error_bitmask |= 1 << 6;
1397 break;
1398 }
c9aa1a2d 1399
c311e391
MN
1400 /* restart timer if this wasn't the last command */
1401 if (cmd->cmd_list.next != &xhci->cmd_list) {
1402 xhci->current_cmd = list_entry(cmd->cmd_list.next,
1403 struct xhci_command, cmd_list);
1404 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
1405 }
1406
1407event_handled:
9ea1833e 1408 xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
c9aa1a2d 1409
3b72fca0 1410 inc_deq(xhci, xhci->cmd_ring);
7f84eef0
SS
1411}
1412
0238634d
SS
1413static void handle_vendor_event(struct xhci_hcd *xhci,
1414 union xhci_trb *event)
1415{
1416 u32 trb_type;
1417
28ccd296 1418 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
0238634d
SS
1419 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1420 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1421 handle_cmd_completion(xhci, &event->event_cmd);
1422}
1423
f6ff0ac8
SS
1424/* @port_id: the one-based port ID from the hardware (indexed from array of all
1425 * port registers -- USB 3.0 and USB 2.0).
1426 *
1427 * Returns a zero-based port number, which is suitable for indexing into each of
1428 * the split roothubs' port arrays and bus state arrays.
d0cd5d48 1429 * Add one to it in order to call xhci_find_slot_id_by_port.
f6ff0ac8
SS
1430 */
1431static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1432 struct xhci_hcd *xhci, u32 port_id)
1433{
1434 unsigned int i;
1435 unsigned int num_similar_speed_ports = 0;
1436
1437 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1438 * and usb2_ports are 0-based indexes. Count the number of similar
1439 * speed ports, up to 1 port before this port.
1440 */
1441 for (i = 0; i < (port_id - 1); i++) {
1442 u8 port_speed = xhci->port_array[i];
1443
1444 /*
1445 * Skip ports that don't have known speeds, or have duplicate
1446 * Extended Capabilities port speed entries.
1447 */
22e04870 1448 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
f6ff0ac8
SS
1449 continue;
1450
1451 /*
1452 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1453 * 1.1 ports are under the USB 2.0 hub. If the port speed
1454 * matches the device speed, it's a similar speed port.
1455 */
1456 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1457 num_similar_speed_ports++;
1458 }
1459 return num_similar_speed_ports;
1460}
1461
623bef9e
SS
1462static void handle_device_notification(struct xhci_hcd *xhci,
1463 union xhci_trb *event)
1464{
1465 u32 slot_id;
4ee823b8 1466 struct usb_device *udev;
623bef9e 1467
7e76ad43 1468 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
4ee823b8 1469 if (!xhci->devs[slot_id]) {
623bef9e
SS
1470 xhci_warn(xhci, "Device Notification event for "
1471 "unused slot %u\n", slot_id);
4ee823b8
SS
1472 return;
1473 }
1474
1475 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1476 slot_id);
1477 udev = xhci->devs[slot_id]->udev;
1478 if (udev && udev->parent)
1479 usb_wakeup_notification(udev->parent, udev->portnum);
623bef9e
SS
1480}
1481
0f2a7930
SS
1482static void handle_port_status(struct xhci_hcd *xhci,
1483 union xhci_trb *event)
1484{
f6ff0ac8 1485 struct usb_hcd *hcd;
0f2a7930 1486 u32 port_id;
56192531 1487 u32 temp, temp1;
518e848e 1488 int max_ports;
56192531 1489 int slot_id;
5308a91b 1490 unsigned int faked_port_index;
f6ff0ac8 1491 u8 major_revision;
20b67cf5 1492 struct xhci_bus_state *bus_state;
28ccd296 1493 __le32 __iomem **port_array;
386139d7 1494 bool bogus_port_status = false;
0f2a7930
SS
1495
1496 /* Port status change events always have a successful completion code */
28ccd296 1497 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
0f2a7930
SS
1498 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1499 xhci->error_bitmask |= 1 << 8;
1500 }
28ccd296 1501 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
0f2a7930
SS
1502 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1503
518e848e
SS
1504 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1505 if ((port_id <= 0) || (port_id > max_ports)) {
56192531 1506 xhci_warn(xhci, "Invalid port id %d\n", port_id);
09ce0c0c
PC
1507 inc_deq(xhci, xhci->event_ring);
1508 return;
56192531
AX
1509 }
1510
f6ff0ac8
SS
1511 /* Figure out which usb_hcd this port is attached to:
1512 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1513 */
1514 major_revision = xhci->port_array[port_id - 1];
09ce0c0c
PC
1515
1516 /* Find the right roothub. */
1517 hcd = xhci_to_hcd(xhci);
1518 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1519 hcd = xhci->shared_hcd;
1520
f6ff0ac8
SS
1521 if (major_revision == 0) {
1522 xhci_warn(xhci, "Event for port %u not in "
1523 "Extended Capabilities, ignoring.\n",
1524 port_id);
386139d7 1525 bogus_port_status = true;
f6ff0ac8 1526 goto cleanup;
5308a91b 1527 }
22e04870 1528 if (major_revision == DUPLICATE_ENTRY) {
f6ff0ac8
SS
1529 xhci_warn(xhci, "Event for port %u duplicated in"
1530 "Extended Capabilities, ignoring.\n",
1531 port_id);
386139d7 1532 bogus_port_status = true;
f6ff0ac8
SS
1533 goto cleanup;
1534 }
1535
1536 /*
1537 * Hardware port IDs reported by a Port Status Change Event include USB
1538 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1539 * resume event, but we first need to translate the hardware port ID
1540 * into the index into the ports on the correct split roothub, and the
1541 * correct bus_state structure.
1542 */
f6ff0ac8
SS
1543 bus_state = &xhci->bus_state[hcd_index(hcd)];
1544 if (hcd->speed == HCD_USB3)
1545 port_array = xhci->usb3_ports;
1546 else
1547 port_array = xhci->usb2_ports;
1548 /* Find the faked port hub number */
1549 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1550 port_id);
5308a91b 1551
b0ba9720 1552 temp = readl(port_array[faked_port_index]);
7111ebc9 1553 if (hcd->state == HC_STATE_SUSPENDED) {
56192531
AX
1554 xhci_dbg(xhci, "resume root hub\n");
1555 usb_hcd_resume_root_hub(hcd);
1556 }
1557
fac4271d
ZJC
1558 if (hcd->speed == HCD_USB3 && (temp & PORT_PLS_MASK) == XDEV_INACTIVE)
1559 bus_state->port_remote_wakeup &= ~(1 << faked_port_index);
1560
56192531
AX
1561 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1562 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1563
b0ba9720 1564 temp1 = readl(&xhci->op_regs->command);
56192531
AX
1565 if (!(temp1 & CMD_RUN)) {
1566 xhci_warn(xhci, "xHC is not running.\n");
1567 goto cleanup;
1568 }
1569
1570 if (DEV_SUPERSPEED(temp)) {
d93814cf 1571 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
4ee823b8
SS
1572 /* Set a flag to say the port signaled remote wakeup,
1573 * so we can tell the difference between the end of
1574 * device and host initiated resume.
1575 */
1576 bus_state->port_remote_wakeup |= 1 << faked_port_index;
d93814cf
SS
1577 xhci_test_and_clear_bit(xhci, port_array,
1578 faked_port_index, PORT_PLC);
c9682dff
AX
1579 xhci_set_link_state(xhci, port_array, faked_port_index,
1580 XDEV_U0);
d93814cf
SS
1581 /* Need to wait until the next link state change
1582 * indicates the device is actually in U0.
1583 */
1584 bogus_port_status = true;
1585 goto cleanup;
56192531
AX
1586 } else {
1587 xhci_dbg(xhci, "resume HS port %d\n", port_id);
f6ff0ac8 1588 bus_state->resume_done[faked_port_index] = jiffies +
b9e45188 1589 msecs_to_jiffies(USB_RESUME_TIMEOUT);
f370b996 1590 set_bit(faked_port_index, &bus_state->resuming_ports);
56192531 1591 mod_timer(&hcd->rh_timer,
f6ff0ac8 1592 bus_state->resume_done[faked_port_index]);
56192531
AX
1593 /* Do the rest in GetPortStatus */
1594 }
1595 }
d93814cf
SS
1596
1597 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1598 DEV_SUPERSPEED(temp)) {
1599 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
4ee823b8
SS
1600 /* We've just brought the device into U0 through either the
1601 * Resume state after a device remote wakeup, or through the
1602 * U3Exit state after a host-initiated resume. If it's a device
1603 * initiated remote wake, don't pass up the link state change,
1604 * so the roothub behavior is consistent with external
1605 * USB 3.0 hub behavior.
1606 */
d93814cf
SS
1607 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1608 faked_port_index + 1);
1609 if (slot_id && xhci->devs[slot_id])
1610 xhci_ring_device(xhci, slot_id);
ba7b5c22 1611 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
4ee823b8
SS
1612 bus_state->port_remote_wakeup &=
1613 ~(1 << faked_port_index);
1614 xhci_test_and_clear_bit(xhci, port_array,
1615 faked_port_index, PORT_PLC);
1616 usb_wakeup_notification(hcd->self.root_hub,
1617 faked_port_index + 1);
1618 bogus_port_status = true;
1619 goto cleanup;
1620 }
d93814cf 1621 }
56192531 1622
8b3d4570
SS
1623 /*
1624 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1625 * RExit to a disconnect state). If so, let the the driver know it's
1626 * out of the RExit state.
1627 */
1628 if (!DEV_SUPERSPEED(temp) &&
1629 test_and_clear_bit(faked_port_index,
1630 &bus_state->rexit_ports)) {
1631 complete(&bus_state->rexit_done[faked_port_index]);
1632 bogus_port_status = true;
1633 goto cleanup;
1634 }
1635
6fd45621
AX
1636 if (hcd->speed != HCD_USB3)
1637 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1638 PORT_PLC);
1639
56192531 1640cleanup:
0f2a7930 1641 /* Update event ring dequeue pointer before dropping the lock */
3b72fca0 1642 inc_deq(xhci, xhci->event_ring);
0f2a7930 1643
386139d7
SS
1644 /* Don't make the USB core poll the roothub if we got a bad port status
1645 * change event. Besides, at that point we can't tell which roothub
1646 * (USB 2.0 or USB 3.0) to kick.
1647 */
1648 if (bogus_port_status)
1649 return;
1650
c52804a4
SS
1651 /*
1652 * xHCI port-status-change events occur when the "or" of all the
1653 * status-change bits in the portsc register changes from 0 to 1.
1654 * New status changes won't cause an event if any other change
1655 * bits are still set. When an event occurs, switch over to
1656 * polling to avoid losing status changes.
1657 */
1658 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1659 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
0f2a7930
SS
1660 spin_unlock(&xhci->lock);
1661 /* Pass this up to the core */
f6ff0ac8 1662 usb_hcd_poll_rh_status(hcd);
0f2a7930
SS
1663 spin_lock(&xhci->lock);
1664}
1665
d0e96f5a
SS
1666/*
1667 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1668 * at end_trb, which may be in another segment. If the suspect DMA address is a
1669 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1670 * returns 0.
1671 */
cffb9be8
HG
1672struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
1673 struct xhci_segment *start_seg,
d0e96f5a
SS
1674 union xhci_trb *start_trb,
1675 union xhci_trb *end_trb,
cffb9be8
HG
1676 dma_addr_t suspect_dma,
1677 bool debug)
d0e96f5a
SS
1678{
1679 dma_addr_t start_dma;
1680 dma_addr_t end_seg_dma;
1681 dma_addr_t end_trb_dma;
1682 struct xhci_segment *cur_seg;
1683
23e3be11 1684 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
d0e96f5a
SS
1685 cur_seg = start_seg;
1686
1687 do {
2fa88daa 1688 if (start_dma == 0)
326b4810 1689 return NULL;
ae636747 1690 /* We may get an event for a Link TRB in the middle of a TD */
23e3be11 1691 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
2fa88daa 1692 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
d0e96f5a 1693 /* If the end TRB isn't in this segment, this is set to 0 */
23e3be11 1694 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
d0e96f5a 1695
cffb9be8
HG
1696 if (debug)
1697 xhci_warn(xhci,
1698 "Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n",
1699 (unsigned long long)suspect_dma,
1700 (unsigned long long)start_dma,
1701 (unsigned long long)end_trb_dma,
1702 (unsigned long long)cur_seg->dma,
1703 (unsigned long long)end_seg_dma);
1704
d0e96f5a
SS
1705 if (end_trb_dma > 0) {
1706 /* The end TRB is in this segment, so suspect should be here */
1707 if (start_dma <= end_trb_dma) {
1708 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1709 return cur_seg;
1710 } else {
1711 /* Case for one segment with
1712 * a TD wrapped around to the top
1713 */
1714 if ((suspect_dma >= start_dma &&
1715 suspect_dma <= end_seg_dma) ||
1716 (suspect_dma >= cur_seg->dma &&
1717 suspect_dma <= end_trb_dma))
1718 return cur_seg;
1719 }
326b4810 1720 return NULL;
d0e96f5a
SS
1721 } else {
1722 /* Might still be somewhere in this segment */
1723 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1724 return cur_seg;
1725 }
1726 cur_seg = cur_seg->next;
23e3be11 1727 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
2fa88daa 1728 } while (cur_seg != start_seg);
d0e96f5a 1729
326b4810 1730 return NULL;
d0e96f5a
SS
1731}
1732
bcef3fd5
SS
1733static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1734 unsigned int slot_id, unsigned int ep_index,
e9df17eb 1735 unsigned int stream_id,
bcef3fd5
SS
1736 struct xhci_td *td, union xhci_trb *event_trb)
1737{
1738 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
ddba5cd0
MN
1739 struct xhci_command *command;
1740 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
1741 if (!command)
1742 return;
1743
d0167ad2 1744 ep->ep_state |= EP_HALTED;
e9df17eb 1745 ep->stopped_stream = stream_id;
1624ae1c 1746
ddba5cd0 1747 xhci_queue_reset_ep(xhci, command, slot_id, ep_index);
d97b4f8d 1748 xhci_cleanup_stalled_ring(xhci, ep_index, td);
1624ae1c 1749
5e5cf6fc 1750 ep->stopped_stream = 0;
1624ae1c 1751
bcef3fd5
SS
1752 xhci_ring_cmd_db(xhci);
1753}
1754
1755/* Check if an error has halted the endpoint ring. The class driver will
1756 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1757 * However, a babble and other errors also halt the endpoint ring, and the class
1758 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1759 * Ring Dequeue Pointer command manually.
1760 */
1761static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1762 struct xhci_ep_ctx *ep_ctx,
1763 unsigned int trb_comp_code)
1764{
1765 /* TRB completion codes that may require a manual halt cleanup */
1766 if (trb_comp_code == COMP_TX_ERR ||
1767 trb_comp_code == COMP_BABBLE ||
1768 trb_comp_code == COMP_SPLIT_ERR)
1769 /* The 0.96 spec says a babbling control endpoint
1770 * is not halted. The 0.96 spec says it is. Some HW
1771 * claims to be 0.95 compliant, but it halts the control
1772 * endpoint anyway. Check if a babble halted the
1773 * endpoint.
1774 */
f5960b69
ME
1775 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1776 cpu_to_le32(EP_STATE_HALTED))
bcef3fd5
SS
1777 return 1;
1778
1779 return 0;
1780}
1781
b45b5069
SS
1782int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1783{
1784 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1785 /* Vendor defined "informational" completion code,
1786 * treat as not-an-error.
1787 */
1788 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1789 trb_comp_code);
1790 xhci_dbg(xhci, "Treating code as success.\n");
1791 return 1;
1792 }
1793 return 0;
1794}
1795
4422da61
AX
1796/*
1797 * Finish the td processing, remove the td from td list;
1798 * Return 1 if the urb can be given back.
1799 */
1800static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1801 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1802 struct xhci_virt_ep *ep, int *status, bool skip)
1803{
1804 struct xhci_virt_device *xdev;
1805 struct xhci_ring *ep_ring;
1806 unsigned int slot_id;
1807 int ep_index;
1808 struct urb *urb = NULL;
1809 struct xhci_ep_ctx *ep_ctx;
1810 int ret = 0;
8e51adcc 1811 struct urb_priv *urb_priv;
4422da61
AX
1812 u32 trb_comp_code;
1813
28ccd296 1814 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
4422da61 1815 xdev = xhci->devs[slot_id];
28ccd296
ME
1816 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1817 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
4422da61 1818 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
28ccd296 1819 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
4422da61
AX
1820
1821 if (skip)
1822 goto td_cleanup;
1823
40a3b775
LB
1824 if (trb_comp_code == COMP_STOP_INVAL ||
1825 trb_comp_code == COMP_STOP ||
1826 trb_comp_code == COMP_STOP_SHORT) {
4422da61
AX
1827 /* The Endpoint Stop Command completion will take care of any
1828 * stopped TDs. A stopped TD may be restarted, so don't update
1829 * the ring dequeue pointer or take this TD off any lists yet.
1830 */
1831 ep->stopped_td = td;
4422da61 1832 return 0;
69defe04
MN
1833 }
1834 if (trb_comp_code == COMP_STALL ||
1835 xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
1836 trb_comp_code)) {
1837 /* Issue a reset endpoint command to clear the host side
1838 * halt, followed by a set dequeue command to move the
1839 * dequeue pointer past the TD.
1840 * The class driver clears the device side halt later.
1841 */
1842 xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index,
1843 ep_ring->stream_id, td, event_trb);
4422da61 1844 } else {
69defe04
MN
1845 /* Update ring dequeue pointer */
1846 while (ep_ring->dequeue != td->last_trb)
3b72fca0 1847 inc_deq(xhci, ep_ring);
69defe04
MN
1848 inc_deq(xhci, ep_ring);
1849 }
4422da61
AX
1850
1851td_cleanup:
69defe04
MN
1852 /* Clean up the endpoint's TD list */
1853 urb = td->urb;
1854 urb_priv = urb->hcpriv;
1855
1856 /* Do one last check of the actual transfer length.
1857 * If the host controller said we transferred more data than the buffer
1858 * length, urb->actual_length will be a very big number (since it's
1859 * unsigned). Play it safe and say we didn't transfer anything.
1860 */
1861 if (urb->actual_length > urb->transfer_buffer_length) {
1862 xhci_warn(xhci, "URB transfer length is wrong, xHC issue? req. len = %u, act. len = %u\n",
1863 urb->transfer_buffer_length,
1864 urb->actual_length);
1865 urb->actual_length = 0;
1866 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1867 *status = -EREMOTEIO;
1868 else
1869 *status = 0;
1870 }
1871 list_del_init(&td->td_list);
1872 /* Was this TD slated to be cancelled but completed anyway? */
1873 if (!list_empty(&td->cancelled_td_list))
1874 list_del_init(&td->cancelled_td_list);
1875
1876 urb_priv->td_cnt++;
1877 /* Giveback the urb when all the tds are completed */
1878 if (urb_priv->td_cnt == urb_priv->length) {
1879 ret = 1;
1880 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
1881 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
1882 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
1883 if (xhci->quirks & XHCI_AMD_PLL_FIX)
1884 usb_amd_quirk_pll_enable();
c41136b0
AX
1885 }
1886 }
4422da61
AX
1887 }
1888
1889 return ret;
1890}
1891
8af56be1
AX
1892/*
1893 * Process control tds, update urb status and actual_length.
1894 */
1895static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1896 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1897 struct xhci_virt_ep *ep, int *status)
1898{
1899 struct xhci_virt_device *xdev;
1900 struct xhci_ring *ep_ring;
1901 unsigned int slot_id;
1902 int ep_index;
1903 struct xhci_ep_ctx *ep_ctx;
1904 u32 trb_comp_code;
1905
28ccd296 1906 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
8af56be1 1907 xdev = xhci->devs[slot_id];
28ccd296
ME
1908 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1909 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
8af56be1 1910 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
28ccd296 1911 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
8af56be1 1912
8af56be1
AX
1913 switch (trb_comp_code) {
1914 case COMP_SUCCESS:
1915 if (event_trb == ep_ring->dequeue) {
1916 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
1917 "without IOC set??\n");
1918 *status = -ESHUTDOWN;
1919 } else if (event_trb != td->last_trb) {
1920 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
1921 "without IOC set??\n");
1922 *status = -ESHUTDOWN;
1923 } else {
8af56be1
AX
1924 *status = 0;
1925 }
1926 break;
1927 case COMP_SHORT_TX:
8af56be1
AX
1928 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1929 *status = -EREMOTEIO;
1930 else
1931 *status = 0;
1932 break;
40a3b775
LB
1933 case COMP_STOP_SHORT:
1934 if (event_trb == ep_ring->dequeue || event_trb == td->last_trb)
1935 xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n");
1936 else
1937 td->urb->actual_length =
1938 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
1939
1940 return finish_td(xhci, td, event_trb, event, ep, status, false);
3abeca99 1941 case COMP_STOP:
40a3b775
LB
1942 /* Did we stop at data stage? */
1943 if (event_trb != ep_ring->dequeue && event_trb != td->last_trb)
1944 td->urb->actual_length =
1945 td->urb->transfer_buffer_length -
1946 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
1947 /* fall through */
1948 case COMP_STOP_INVAL:
3abeca99 1949 return finish_td(xhci, td, event_trb, event, ep, status, false);
8af56be1
AX
1950 default:
1951 if (!xhci_requires_manual_halt_cleanup(xhci,
1952 ep_ctx, trb_comp_code))
1953 break;
1954 xhci_dbg(xhci, "TRB error code %u, "
1955 "halted endpoint index = %u\n",
1956 trb_comp_code, ep_index);
1957 /* else fall through */
1958 case COMP_STALL:
1959 /* Did we transfer part of the data (middle) phase? */
1960 if (event_trb != ep_ring->dequeue &&
1961 event_trb != td->last_trb)
1962 td->urb->actual_length =
1c11a172
VG
1963 td->urb->transfer_buffer_length -
1964 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
22ae47e6 1965 else if (!td->urb_length_set)
8af56be1
AX
1966 td->urb->actual_length = 0;
1967
8e71a322 1968 return finish_td(xhci, td, event_trb, event, ep, status, false);
8af56be1
AX
1969 }
1970 /*
1971 * Did we transfer any data, despite the errors that might have
1972 * happened? I.e. did we get past the setup stage?
1973 */
1974 if (event_trb != ep_ring->dequeue) {
1975 /* The event was for the status stage */
1976 if (event_trb == td->last_trb) {
45ba2154 1977 if (td->urb_length_set) {
8af56be1
AX
1978 /* Don't overwrite a previously set error code
1979 */
1980 if ((*status == -EINPROGRESS || *status == 0) &&
1981 (td->urb->transfer_flags
1982 & URB_SHORT_NOT_OK))
1983 /* Did we already see a short data
1984 * stage? */
1985 *status = -EREMOTEIO;
1986 } else {
1987 td->urb->actual_length =
1988 td->urb->transfer_buffer_length;
1989 }
1990 } else {
45ba2154
AM
1991 /*
1992 * Maybe the event was for the data stage? If so, update
1993 * already the actual_length of the URB and flag it as
1994 * set, so that it is not overwritten in the event for
1995 * the last TRB.
1996 */
1997 td->urb_length_set = true;
3abeca99
SS
1998 td->urb->actual_length =
1999 td->urb->transfer_buffer_length -
1c11a172 2000 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
3abeca99
SS
2001 xhci_dbg(xhci, "Waiting for status "
2002 "stage event\n");
2003 return 0;
8af56be1
AX
2004 }
2005 }
2006
2007 return finish_td(xhci, td, event_trb, event, ep, status, false);
2008}
2009
04e51901
AX
2010/*
2011 * Process isochronous tds, update urb packet status and actual_length.
2012 */
2013static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2014 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2015 struct xhci_virt_ep *ep, int *status)
2016{
2017 struct xhci_ring *ep_ring;
2018 struct urb_priv *urb_priv;
2019 int idx;
2020 int len = 0;
04e51901
AX
2021 union xhci_trb *cur_trb;
2022 struct xhci_segment *cur_seg;
926008c9 2023 struct usb_iso_packet_descriptor *frame;
04e51901 2024 u32 trb_comp_code;
926008c9 2025 bool skip_td = false;
04e51901 2026
28ccd296
ME
2027 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2028 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
04e51901
AX
2029 urb_priv = td->urb->hcpriv;
2030 idx = urb_priv->td_cnt;
926008c9 2031 frame = &td->urb->iso_frame_desc[idx];
04e51901 2032
926008c9
DT
2033 /* handle completion code */
2034 switch (trb_comp_code) {
2035 case COMP_SUCCESS:
1c11a172 2036 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
1530bbc6
SS
2037 frame->status = 0;
2038 break;
2039 }
2040 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2041 trb_comp_code = COMP_SHORT_TX;
40a3b775
LB
2042 /* fallthrough */
2043 case COMP_STOP_SHORT:
926008c9
DT
2044 case COMP_SHORT_TX:
2045 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2046 -EREMOTEIO : 0;
2047 break;
2048 case COMP_BW_OVER:
2049 frame->status = -ECOMM;
2050 skip_td = true;
2051 break;
2052 case COMP_BUFF_OVER:
2053 case COMP_BABBLE:
2054 frame->status = -EOVERFLOW;
2055 skip_td = true;
2056 break;
f6ba6fe2 2057 case COMP_DEV_ERR:
926008c9 2058 case COMP_STALL:
d104d015
MN
2059 frame->status = -EPROTO;
2060 skip_td = true;
2061 break;
9c745995 2062 case COMP_TX_ERR:
926008c9 2063 frame->status = -EPROTO;
d104d015
MN
2064 if (event_trb != td->last_trb)
2065 return 0;
926008c9
DT
2066 skip_td = true;
2067 break;
2068 case COMP_STOP:
2069 case COMP_STOP_INVAL:
2070 break;
2071 default:
2072 frame->status = -1;
2073 break;
04e51901
AX
2074 }
2075
926008c9
DT
2076 if (trb_comp_code == COMP_SUCCESS || skip_td) {
2077 frame->actual_length = frame->length;
2078 td->urb->actual_length += frame->length;
40a3b775
LB
2079 } else if (trb_comp_code == COMP_STOP_SHORT) {
2080 frame->actual_length =
2081 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2082 td->urb->actual_length += frame->actual_length;
04e51901
AX
2083 } else {
2084 for (cur_trb = ep_ring->dequeue,
2085 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
2086 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
f5960b69
ME
2087 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2088 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
28ccd296 2089 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
04e51901 2090 }
28ccd296 2091 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1c11a172 2092 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
04e51901
AX
2093
2094 if (trb_comp_code != COMP_STOP_INVAL) {
926008c9 2095 frame->actual_length = len;
04e51901
AX
2096 td->urb->actual_length += len;
2097 }
2098 }
2099
04e51901
AX
2100 return finish_td(xhci, td, event_trb, event, ep, status, false);
2101}
2102
926008c9
DT
2103static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2104 struct xhci_transfer_event *event,
2105 struct xhci_virt_ep *ep, int *status)
2106{
2107 struct xhci_ring *ep_ring;
2108 struct urb_priv *urb_priv;
2109 struct usb_iso_packet_descriptor *frame;
2110 int idx;
2111
f6975314 2112 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
926008c9
DT
2113 urb_priv = td->urb->hcpriv;
2114 idx = urb_priv->td_cnt;
2115 frame = &td->urb->iso_frame_desc[idx];
2116
b3df3f9c 2117 /* The transfer is partly done. */
926008c9
DT
2118 frame->status = -EXDEV;
2119
2120 /* calc actual length */
2121 frame->actual_length = 0;
2122
2123 /* Update ring dequeue pointer */
2124 while (ep_ring->dequeue != td->last_trb)
3b72fca0
AX
2125 inc_deq(xhci, ep_ring);
2126 inc_deq(xhci, ep_ring);
926008c9
DT
2127
2128 return finish_td(xhci, td, NULL, event, ep, status, true);
2129}
2130
22405ed2
AX
2131/*
2132 * Process bulk and interrupt tds, update urb status and actual_length.
2133 */
2134static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2135 union xhci_trb *event_trb, struct xhci_transfer_event *event,
2136 struct xhci_virt_ep *ep, int *status)
2137{
2138 struct xhci_ring *ep_ring;
2139 union xhci_trb *cur_trb;
2140 struct xhci_segment *cur_seg;
2141 u32 trb_comp_code;
2142
28ccd296
ME
2143 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2144 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
22405ed2
AX
2145
2146 switch (trb_comp_code) {
2147 case COMP_SUCCESS:
2148 /* Double check that the HW transferred everything. */
1530bbc6 2149 if (event_trb != td->last_trb ||
1c11a172 2150 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
22405ed2
AX
2151 xhci_warn(xhci, "WARN Successful completion "
2152 "on short TX\n");
2153 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2154 *status = -EREMOTEIO;
2155 else
2156 *status = 0;
1530bbc6
SS
2157 if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
2158 trb_comp_code = COMP_SHORT_TX;
22405ed2 2159 } else {
22405ed2
AX
2160 *status = 0;
2161 }
2162 break;
40a3b775 2163 case COMP_STOP_SHORT:
22405ed2
AX
2164 case COMP_SHORT_TX:
2165 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2166 *status = -EREMOTEIO;
2167 else
2168 *status = 0;
2169 break;
2170 default:
2171 /* Others already handled above */
2172 break;
2173 }
f444ff27
SS
2174 if (trb_comp_code == COMP_SHORT_TX)
2175 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
2176 "%d bytes untransferred\n",
2177 td->urb->ep->desc.bEndpointAddress,
2178 td->urb->transfer_buffer_length,
1c11a172 2179 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
40a3b775
LB
2180 /* Stopped - short packet completion */
2181 if (trb_comp_code == COMP_STOP_SHORT) {
2182 td->urb->actual_length =
2183 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2184
2185 if (td->urb->transfer_buffer_length <
2186 td->urb->actual_length) {
2187 xhci_warn(xhci, "HC gave bad length of %d bytes txed\n",
2188 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
2189 td->urb->actual_length = 0;
2190 /* status will be set by usb core for canceled urbs */
2191 }
22405ed2 2192 /* Fast path - was this the last TRB in the TD for this URB? */
40a3b775 2193 } else if (event_trb == td->last_trb) {
e210c422
MN
2194 if (td->urb_length_set && trb_comp_code == COMP_SHORT_TX)
2195 return finish_td(xhci, td, event_trb, event, ep,
2196 status, false);
2197
1c11a172 2198 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
22405ed2
AX
2199 td->urb->actual_length =
2200 td->urb->transfer_buffer_length -
1c11a172 2201 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
22405ed2
AX
2202 if (td->urb->transfer_buffer_length <
2203 td->urb->actual_length) {
2204 xhci_warn(xhci, "HC gave bad length "
2205 "of %d bytes left\n",
1c11a172 2206 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
22405ed2
AX
2207 td->urb->actual_length = 0;
2208 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2209 *status = -EREMOTEIO;
2210 else
2211 *status = 0;
2212 }
2213 /* Don't overwrite a previously set error code */
2214 if (*status == -EINPROGRESS) {
2215 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
2216 *status = -EREMOTEIO;
2217 else
2218 *status = 0;
2219 }
2220 } else {
2221 td->urb->actual_length =
2222 td->urb->transfer_buffer_length;
2223 /* Ignore a short packet completion if the
2224 * untransferred length was zero.
2225 */
2226 if (*status == -EREMOTEIO)
2227 *status = 0;
2228 }
2229 } else {
2230 /* Slow path - walk the list, starting from the dequeue
2231 * pointer, to get the actual length transferred.
2232 */
2233 td->urb->actual_length = 0;
2234 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
2235 cur_trb != event_trb;
2236 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
f5960b69
ME
2237 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
2238 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
22405ed2 2239 td->urb->actual_length +=
28ccd296 2240 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
22405ed2
AX
2241 }
2242 /* If the ring didn't stop on a Link or No-op TRB, add
2243 * in the actual bytes transferred from the Normal TRB
2244 */
2245 if (trb_comp_code != COMP_STOP_INVAL)
2246 td->urb->actual_length +=
28ccd296 2247 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1c11a172 2248 EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
e210c422
MN
2249
2250 if (trb_comp_code == COMP_SHORT_TX) {
2251 xhci_dbg(xhci, "mid bulk/intr SP, wait for last TRB event\n");
2252 td->urb_length_set = true;
2253 return 0;
2254 }
22405ed2
AX
2255 }
2256
2257 return finish_td(xhci, td, event_trb, event, ep, status, false);
2258}
2259
d0e96f5a
SS
2260/*
2261 * If this function returns an error condition, it means it got a Transfer
2262 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2263 * At this point, the host controller is probably hosed and should be reset.
2264 */
2265static int handle_tx_event(struct xhci_hcd *xhci,
2266 struct xhci_transfer_event *event)
ed384bd3
FB
2267 __releases(&xhci->lock)
2268 __acquires(&xhci->lock)
d0e96f5a
SS
2269{
2270 struct xhci_virt_device *xdev;
63a0d9ab 2271 struct xhci_virt_ep *ep;
d0e96f5a 2272 struct xhci_ring *ep_ring;
82d1009f 2273 unsigned int slot_id;
d0e96f5a 2274 int ep_index;
326b4810 2275 struct xhci_td *td = NULL;
d0e96f5a
SS
2276 dma_addr_t event_dma;
2277 struct xhci_segment *event_seg;
2278 union xhci_trb *event_trb;
326b4810 2279 struct urb *urb = NULL;
d0e96f5a 2280 int status = -EINPROGRESS;
8e51adcc 2281 struct urb_priv *urb_priv;
d115b048 2282 struct xhci_ep_ctx *ep_ctx;
c2d7b49f 2283 struct list_head *tmp;
66d1eebc 2284 u32 trb_comp_code;
4422da61 2285 int ret = 0;
c2d7b49f 2286 int td_num = 0;
d0e96f5a 2287
28ccd296 2288 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
82d1009f 2289 xdev = xhci->devs[slot_id];
d0e96f5a
SS
2290 if (!xdev) {
2291 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
9258c0b2 2292 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
e910b440
SS
2293 (unsigned long long) xhci_trb_virt_to_dma(
2294 xhci->event_ring->deq_seg,
9258c0b2
SS
2295 xhci->event_ring->dequeue),
2296 lower_32_bits(le64_to_cpu(event->buffer)),
2297 upper_32_bits(le64_to_cpu(event->buffer)),
2298 le32_to_cpu(event->transfer_len),
2299 le32_to_cpu(event->flags));
2300 xhci_dbg(xhci, "Event ring:\n");
2301 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
d0e96f5a
SS
2302 return -ENODEV;
2303 }
2304
2305 /* Endpoint ID is 1 based, our index is zero based */
28ccd296 2306 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
63a0d9ab 2307 ep = &xdev->eps[ep_index];
28ccd296 2308 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
d115b048 2309 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
986a92d4 2310 if (!ep_ring ||
28ccd296
ME
2311 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
2312 EP_STATE_DISABLED) {
e9df17eb
SS
2313 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2314 "or incorrect stream ring\n");
9258c0b2 2315 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
e910b440
SS
2316 (unsigned long long) xhci_trb_virt_to_dma(
2317 xhci->event_ring->deq_seg,
9258c0b2
SS
2318 xhci->event_ring->dequeue),
2319 lower_32_bits(le64_to_cpu(event->buffer)),
2320 upper_32_bits(le64_to_cpu(event->buffer)),
2321 le32_to_cpu(event->transfer_len),
2322 le32_to_cpu(event->flags));
2323 xhci_dbg(xhci, "Event ring:\n");
2324 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
d0e96f5a
SS
2325 return -ENODEV;
2326 }
2327
c2d7b49f
AX
2328 /* Count current td numbers if ep->skip is set */
2329 if (ep->skip) {
2330 list_for_each(tmp, &ep_ring->td_list)
2331 td_num++;
2332 }
2333
28ccd296
ME
2334 event_dma = le64_to_cpu(event->buffer);
2335 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
986a92d4 2336 /* Look for common error cases */
66d1eebc 2337 switch (trb_comp_code) {
b10de142
SS
2338 /* Skip codes that require special handling depending on
2339 * transfer type
2340 */
2341 case COMP_SUCCESS:
1c11a172 2342 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
1530bbc6
SS
2343 break;
2344 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2345 trb_comp_code = COMP_SHORT_TX;
2346 else
8202ce2e
SS
2347 xhci_warn_ratelimited(xhci,
2348 "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
b10de142
SS
2349 case COMP_SHORT_TX:
2350 break;
ae636747
SS
2351 case COMP_STOP:
2352 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2353 break;
2354 case COMP_STOP_INVAL:
2355 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2356 break;
40a3b775
LB
2357 case COMP_STOP_SHORT:
2358 xhci_dbg(xhci, "Stopped with short packet transfer detected\n");
2359 break;
b10de142 2360 case COMP_STALL:
2a9227a5 2361 xhci_dbg(xhci, "Stalled endpoint\n");
63a0d9ab 2362 ep->ep_state |= EP_HALTED;
b10de142
SS
2363 status = -EPIPE;
2364 break;
2365 case COMP_TRB_ERR:
2366 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2367 status = -EILSEQ;
2368 break;
ec74e403 2369 case COMP_SPLIT_ERR:
b10de142 2370 case COMP_TX_ERR:
2a9227a5 2371 xhci_dbg(xhci, "Transfer error on endpoint\n");
b10de142
SS
2372 status = -EPROTO;
2373 break;
4a73143c 2374 case COMP_BABBLE:
2a9227a5 2375 xhci_dbg(xhci, "Babble error on endpoint\n");
4a73143c
SS
2376 status = -EOVERFLOW;
2377 break;
b10de142
SS
2378 case COMP_DB_ERR:
2379 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2380 status = -ENOSR;
2381 break;
986a92d4
AX
2382 case COMP_BW_OVER:
2383 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2384 break;
2385 case COMP_BUFF_OVER:
2386 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2387 break;
2388 case COMP_UNDERRUN:
2389 /*
2390 * When the Isoch ring is empty, the xHC will generate
2391 * a Ring Overrun Event for IN Isoch endpoint or Ring
2392 * Underrun Event for OUT Isoch endpoint.
2393 */
2394 xhci_dbg(xhci, "underrun event on endpoint\n");
2395 if (!list_empty(&ep_ring->td_list))
2396 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2397 "still with TDs queued?\n",
28ccd296
ME
2398 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2399 ep_index);
986a92d4
AX
2400 goto cleanup;
2401 case COMP_OVERRUN:
2402 xhci_dbg(xhci, "overrun event on endpoint\n");
2403 if (!list_empty(&ep_ring->td_list))
2404 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2405 "still with TDs queued?\n",
28ccd296
ME
2406 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2407 ep_index);
986a92d4 2408 goto cleanup;
f6ba6fe2
AH
2409 case COMP_DEV_ERR:
2410 xhci_warn(xhci, "WARN: detect an incompatible device");
2411 status = -EPROTO;
2412 break;
d18240db
AX
2413 case COMP_MISSED_INT:
2414 /*
2415 * When encounter missed service error, one or more isoc tds
2416 * may be missed by xHC.
2417 * Set skip flag of the ep_ring; Complete the missed tds as
2418 * short transfer when process the ep_ring next time.
2419 */
2420 ep->skip = true;
2421 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2422 goto cleanup;
b10de142 2423 default:
b45b5069 2424 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
5ad6a529
SS
2425 status = 0;
2426 break;
2427 }
86cd740a
MN
2428 xhci_warn(xhci, "ERROR Unknown event condition %u, HC probably busted\n",
2429 trb_comp_code);
986a92d4
AX
2430 goto cleanup;
2431 }
2432
d18240db
AX
2433 do {
2434 /* This TRB should be in the TD at the head of this ring's
2435 * TD list.
2436 */
2437 if (list_empty(&ep_ring->td_list)) {
a83d6755
SS
2438 /*
2439 * A stopped endpoint may generate an extra completion
2440 * event if the device was suspended. Don't print
2441 * warnings.
2442 */
2443 if (!(trb_comp_code == COMP_STOP ||
2444 trb_comp_code == COMP_STOP_INVAL)) {
2445 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2446 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2447 ep_index);
2448 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2449 (le32_to_cpu(event->flags) &
2450 TRB_TYPE_BITMASK)>>10);
2451 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2452 }
d18240db
AX
2453 if (ep->skip) {
2454 ep->skip = false;
2455 xhci_dbg(xhci, "td_list is empty while skip "
2456 "flag set. Clear skip flag.\n");
2457 }
2458 ret = 0;
2459 goto cleanup;
2460 }
986a92d4 2461
c2d7b49f
AX
2462 /* We've skipped all the TDs on the ep ring when ep->skip set */
2463 if (ep->skip && td_num == 0) {
2464 ep->skip = false;
2465 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2466 "Clear skip flag.\n");
2467 ret = 0;
2468 goto cleanup;
2469 }
2470
d18240db 2471 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
c2d7b49f
AX
2472 if (ep->skip)
2473 td_num--;
926008c9 2474
d18240db 2475 /* Is this a TRB in the currently executing TD? */
cffb9be8
HG
2476 event_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue,
2477 td->last_trb, event_dma, false);
e1cf486d
AH
2478
2479 /*
2480 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2481 * is not in the current TD pointed by ep_ring->dequeue because
2482 * that the hardware dequeue pointer still at the previous TRB
2483 * of the current TD. The previous TRB maybe a Link TD or the
2484 * last TRB of the previous TD. The command completion handle
2485 * will take care the rest.
2486 */
9a548863
HG
2487 if (!event_seg && (trb_comp_code == COMP_STOP ||
2488 trb_comp_code == COMP_STOP_INVAL)) {
e1cf486d
AH
2489 ret = 0;
2490 goto cleanup;
2491 }
2492
926008c9
DT
2493 if (!event_seg) {
2494 if (!ep->skip ||
2495 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
ad808333
SS
2496 /* Some host controllers give a spurious
2497 * successful event after a short transfer.
2498 * Ignore it.
2499 */
ddba5cd0 2500 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
ad808333
SS
2501 ep_ring->last_td_was_short) {
2502 ep_ring->last_td_was_short = false;
2503 ret = 0;
2504 goto cleanup;
2505 }
926008c9
DT
2506 /* HC is busted, give up! */
2507 xhci_err(xhci,
2508 "ERROR Transfer event TRB DMA ptr not "
cffb9be8
HG
2509 "part of current TD ep_index %d "
2510 "comp_code %u\n", ep_index,
2511 trb_comp_code);
2512 trb_in_td(xhci, ep_ring->deq_seg,
2513 ep_ring->dequeue, td->last_trb,
2514 event_dma, true);
926008c9
DT
2515 return -ESHUTDOWN;
2516 }
2517
2518 ret = skip_isoc_td(xhci, td, event, ep, &status);
2519 goto cleanup;
2520 }
ad808333
SS
2521 if (trb_comp_code == COMP_SHORT_TX)
2522 ep_ring->last_td_was_short = true;
2523 else
2524 ep_ring->last_td_was_short = false;
926008c9
DT
2525
2526 if (ep->skip) {
d18240db
AX
2527 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2528 ep->skip = false;
2529 }
678539cf 2530
926008c9
DT
2531 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2532 sizeof(*event_trb)];
2533 /*
2534 * No-op TRB should not trigger interrupts.
2535 * If event_trb is a no-op TRB, it means the
2536 * corresponding TD has been cancelled. Just ignore
2537 * the TD.
2538 */
f5960b69 2539 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
926008c9
DT
2540 xhci_dbg(xhci,
2541 "event_trb is a no-op TRB. Skip it\n");
2542 goto cleanup;
d18240db 2543 }
4422da61 2544
d18240db
AX
2545 /* Now update the urb's actual_length and give back to
2546 * the core
82d1009f 2547 */
d18240db
AX
2548 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2549 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2550 &status);
04e51901
AX
2551 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2552 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2553 &status);
d18240db
AX
2554 else
2555 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2556 ep, &status);
2557
2558cleanup:
2559 /*
2560 * Do not update event ring dequeue pointer if ep->skip is set.
2561 * Will roll back to continue process missed tds.
2562 */
2563 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
3b72fca0 2564 inc_deq(xhci, xhci->event_ring);
d18240db
AX
2565 }
2566
2567 if (ret) {
2568 urb = td->urb;
8e51adcc 2569 urb_priv = urb->hcpriv;
8e71a322 2570
4daf9df5 2571 xhci_urb_free_priv(urb_priv);
d18240db 2572
214f76f7 2573 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
f444ff27
SS
2574 if ((urb->actual_length != urb->transfer_buffer_length &&
2575 (urb->transfer_flags &
2576 URB_SHORT_NOT_OK)) ||
fd984d24
SS
2577 (status != 0 &&
2578 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
f444ff27 2579 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
1949f9e2 2580 "expected = %d, status = %d\n",
f444ff27
SS
2581 urb, urb->actual_length,
2582 urb->transfer_buffer_length,
2583 status);
d18240db 2584 spin_unlock(&xhci->lock);
b3df3f9c
SS
2585 /* EHCI, UHCI, and OHCI always unconditionally set the
2586 * urb->status of an isochronous endpoint to 0.
2587 */
2588 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2589 status = 0;
214f76f7 2590 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
d18240db
AX
2591 spin_lock(&xhci->lock);
2592 }
2593
2594 /*
2595 * If ep->skip is set, it means there are missed tds on the
2596 * endpoint ring need to take care of.
2597 * Process them as short transfer until reach the td pointed by
2598 * the event.
2599 */
2600 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2601
d0e96f5a
SS
2602 return 0;
2603}
2604
0f2a7930
SS
2605/*
2606 * This function handles all OS-owned events on the event ring. It may drop
2607 * xhci->lock between event processing (e.g. to pass up port status changes).
9dee9a21
ME
2608 * Returns >0 for "possibly more events to process" (caller should call again),
2609 * otherwise 0 if done. In future, <0 returns should indicate error code.
0f2a7930 2610 */
9dee9a21 2611static int xhci_handle_event(struct xhci_hcd *xhci)
7f84eef0
SS
2612{
2613 union xhci_trb *event;
0f2a7930 2614 int update_ptrs = 1;
d0e96f5a 2615 int ret;
7f84eef0
SS
2616
2617 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2618 xhci->error_bitmask |= 1 << 1;
9dee9a21 2619 return 0;
7f84eef0
SS
2620 }
2621
2622 event = xhci->event_ring->dequeue;
2623 /* Does the HC or OS own the TRB? */
28ccd296
ME
2624 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2625 xhci->event_ring->cycle_state) {
7f84eef0 2626 xhci->error_bitmask |= 1 << 2;
9dee9a21 2627 return 0;
7f84eef0
SS
2628 }
2629
92a3da41
ME
2630 /*
2631 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2632 * speculative reads of the event's flags/data below.
2633 */
2634 rmb();
0f2a7930 2635 /* FIXME: Handle more event types. */
28ccd296 2636 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
7f84eef0
SS
2637 case TRB_TYPE(TRB_COMPLETION):
2638 handle_cmd_completion(xhci, &event->event_cmd);
2639 break;
0f2a7930
SS
2640 case TRB_TYPE(TRB_PORT_STATUS):
2641 handle_port_status(xhci, event);
2642 update_ptrs = 0;
2643 break;
d0e96f5a
SS
2644 case TRB_TYPE(TRB_TRANSFER):
2645 ret = handle_tx_event(xhci, &event->trans_event);
2646 if (ret < 0)
2647 xhci->error_bitmask |= 1 << 9;
2648 else
2649 update_ptrs = 0;
2650 break;
623bef9e
SS
2651 case TRB_TYPE(TRB_DEV_NOTE):
2652 handle_device_notification(xhci, event);
2653 break;
7f84eef0 2654 default:
28ccd296
ME
2655 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2656 TRB_TYPE(48))
0238634d
SS
2657 handle_vendor_event(xhci, event);
2658 else
2659 xhci->error_bitmask |= 1 << 3;
7f84eef0 2660 }
6f5165cf
SS
2661 /* Any of the above functions may drop and re-acquire the lock, so check
2662 * to make sure a watchdog timer didn't mark the host as non-responsive.
2663 */
2664 if (xhci->xhc_state & XHCI_STATE_DYING) {
2665 xhci_dbg(xhci, "xHCI host dying, returning from "
2666 "event handler.\n");
9dee9a21 2667 return 0;
6f5165cf 2668 }
7f84eef0 2669
c06d68b8
SS
2670 if (update_ptrs)
2671 /* Update SW event ring dequeue pointer */
3b72fca0 2672 inc_deq(xhci, xhci->event_ring);
c06d68b8 2673
9dee9a21
ME
2674 /* Are there more items on the event ring? Caller will call us again to
2675 * check.
2676 */
2677 return 1;
7f84eef0 2678}
9032cd52
SS
2679
2680/*
2681 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2682 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2683 * indicators of an event TRB error, but we check the status *first* to be safe.
2684 */
2685irqreturn_t xhci_irq(struct usb_hcd *hcd)
2686{
2687 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
c21599a3 2688 u32 status;
bda53145 2689 u64 temp_64;
c06d68b8
SS
2690 union xhci_trb *event_ring_deq;
2691 dma_addr_t deq;
9032cd52
SS
2692
2693 spin_lock(&xhci->lock);
9032cd52 2694 /* Check if the xHC generated the interrupt, or the irq is shared */
b0ba9720 2695 status = readl(&xhci->op_regs->status);
c21599a3 2696 if (status == 0xffffffff)
9032cd52
SS
2697 goto hw_died;
2698
c21599a3 2699 if (!(status & STS_EINT)) {
9032cd52 2700 spin_unlock(&xhci->lock);
9032cd52
SS
2701 return IRQ_NONE;
2702 }
27e0dd4d 2703 if (status & STS_FATAL) {
9032cd52
SS
2704 xhci_warn(xhci, "WARNING: Host System Error\n");
2705 xhci_halt(xhci);
2706hw_died:
9032cd52 2707 spin_unlock(&xhci->lock);
948fa135 2708 return IRQ_HANDLED;
9032cd52
SS
2709 }
2710
bda53145
SS
2711 /*
2712 * Clear the op reg interrupt status first,
2713 * so we can receive interrupts from other MSI-X interrupters.
2714 * Write 1 to clear the interrupt status.
2715 */
27e0dd4d 2716 status |= STS_EINT;
204b7793 2717 writel(status, &xhci->op_regs->status);
bda53145
SS
2718 /* FIXME when MSI-X is supported and there are multiple vectors */
2719 /* Clear the MSI-X event interrupt status */
2720
cd70469d 2721 if (hcd->irq) {
c21599a3
SS
2722 u32 irq_pending;
2723 /* Acknowledge the PCI interrupt */
b0ba9720 2724 irq_pending = readl(&xhci->ir_set->irq_pending);
4e833c0b 2725 irq_pending |= IMAN_IP;
204b7793 2726 writel(irq_pending, &xhci->ir_set->irq_pending);
c21599a3 2727 }
bda53145 2728
c06d68b8 2729 if (xhci->xhc_state & XHCI_STATE_DYING) {
bda53145
SS
2730 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2731 "Shouldn't IRQs be disabled?\n");
c06d68b8
SS
2732 /* Clear the event handler busy flag (RW1C);
2733 * the event ring should be empty.
bda53145 2734 */
f7b2e403 2735 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
477632df
SS
2736 xhci_write_64(xhci, temp_64 | ERST_EHB,
2737 &xhci->ir_set->erst_dequeue);
c06d68b8
SS
2738 spin_unlock(&xhci->lock);
2739
2740 return IRQ_HANDLED;
2741 }
2742
2743 event_ring_deq = xhci->event_ring->dequeue;
2744 /* FIXME this should be a delayed service routine
2745 * that clears the EHB.
2746 */
9dee9a21 2747 while (xhci_handle_event(xhci) > 0) {}
bda53145 2748
f7b2e403 2749 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
c06d68b8
SS
2750 /* If necessary, update the HW's version of the event ring deq ptr. */
2751 if (event_ring_deq != xhci->event_ring->dequeue) {
2752 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2753 xhci->event_ring->dequeue);
2754 if (deq == 0)
2755 xhci_warn(xhci, "WARN something wrong with SW event "
2756 "ring dequeue ptr.\n");
2757 /* Update HC event ring dequeue pointer */
2758 temp_64 &= ERST_PTR_MASK;
2759 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2760 }
2761
2762 /* Clear the event handler busy flag (RW1C); event ring is empty. */
2763 temp_64 |= ERST_EHB;
477632df 2764 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
c06d68b8 2765
9032cd52
SS
2766 spin_unlock(&xhci->lock);
2767
2768 return IRQ_HANDLED;
2769}
2770
851ec164 2771irqreturn_t xhci_msi_irq(int irq, void *hcd)
9032cd52 2772{
968b822c 2773 return xhci_irq(hcd);
9032cd52 2774}
7f84eef0 2775
d0e96f5a
SS
2776/**** Endpoint Ring Operations ****/
2777
7f84eef0
SS
2778/*
2779 * Generic function for queueing a TRB on a ring.
2780 * The caller must have checked to make sure there's room on the ring.
6cc30d85
SS
2781 *
2782 * @more_trbs_coming: Will you enqueue more TRBs before calling
2783 * prepare_transfer()?
7f84eef0
SS
2784 */
2785static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
3b72fca0 2786 bool more_trbs_coming,
7f84eef0
SS
2787 u32 field1, u32 field2, u32 field3, u32 field4)
2788{
2789 struct xhci_generic_trb *trb;
2790
2791 trb = &ring->enqueue->generic;
28ccd296
ME
2792 trb->field[0] = cpu_to_le32(field1);
2793 trb->field[1] = cpu_to_le32(field2);
2794 trb->field[2] = cpu_to_le32(field3);
2795 trb->field[3] = cpu_to_le32(field4);
3b72fca0 2796 inc_enq(xhci, ring, more_trbs_coming);
7f84eef0
SS
2797}
2798
d0e96f5a
SS
2799/*
2800 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2801 * FIXME allocate segments if the ring is full.
2802 */
2803static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
3b72fca0 2804 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
d0e96f5a 2805{
8dfec614
AX
2806 unsigned int num_trbs_needed;
2807
d0e96f5a 2808 /* Make sure the endpoint has been added to xHC schedule */
d0e96f5a
SS
2809 switch (ep_state) {
2810 case EP_STATE_DISABLED:
2811 /*
2812 * USB core changed config/interfaces without notifying us,
2813 * or hardware is reporting the wrong state.
2814 */
2815 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2816 return -ENOENT;
d0e96f5a 2817 case EP_STATE_ERROR:
c92bcfa7 2818 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
d0e96f5a
SS
2819 /* FIXME event handling code for error needs to clear it */
2820 /* XXX not sure if this should be -ENOENT or not */
2821 return -EINVAL;
c92bcfa7
SS
2822 case EP_STATE_HALTED:
2823 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
d0e96f5a
SS
2824 case EP_STATE_STOPPED:
2825 case EP_STATE_RUNNING:
2826 break;
2827 default:
2828 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2829 /*
2830 * FIXME issue Configure Endpoint command to try to get the HC
2831 * back into a known state.
2832 */
2833 return -EINVAL;
2834 }
8dfec614
AX
2835
2836 while (1) {
3d4b81ed
SS
2837 if (room_on_ring(xhci, ep_ring, num_trbs))
2838 break;
8dfec614
AX
2839
2840 if (ep_ring == xhci->cmd_ring) {
2841 xhci_err(xhci, "Do not support expand command ring\n");
2842 return -ENOMEM;
2843 }
2844
68ffb011
XR
2845 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2846 "ERROR no room on ep ring, try ring expansion");
8dfec614
AX
2847 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2848 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2849 mem_flags)) {
2850 xhci_err(xhci, "Ring expansion failed\n");
2851 return -ENOMEM;
2852 }
261fa12b 2853 }
6c12db90
JY
2854
2855 if (enqueue_is_link_trb(ep_ring)) {
2856 struct xhci_ring *ring = ep_ring;
2857 union xhci_trb *next;
6c12db90 2858
6c12db90
JY
2859 next = ring->enqueue;
2860
2861 while (last_trb(xhci, ring, ring->enq_seg, next)) {
7e393a83
AX
2862 /* If we're not dealing with 0.95 hardware or isoc rings
2863 * on AMD 0.96 host, clear the chain bit.
6c12db90 2864 */
3b72fca0
AX
2865 if (!xhci_link_trb_quirk(xhci) &&
2866 !(ring->type == TYPE_ISOC &&
2867 (xhci->quirks & XHCI_AMD_0x96_HOST)))
28ccd296 2868 next->link.control &= cpu_to_le32(~TRB_CHAIN);
6c12db90 2869 else
28ccd296 2870 next->link.control |= cpu_to_le32(TRB_CHAIN);
6c12db90
JY
2871
2872 wmb();
f5960b69 2873 next->link.control ^= cpu_to_le32(TRB_CYCLE);
6c12db90
JY
2874
2875 /* Toggle the cycle bit after the last ring segment. */
2876 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
e5401bf3 2877 ring->cycle_state ^= 1;
6c12db90
JY
2878 }
2879 ring->enq_seg = ring->enq_seg->next;
2880 ring->enqueue = ring->enq_seg->trbs;
2881 next = ring->enqueue;
2882 }
2883 }
2884
d0e96f5a
SS
2885 return 0;
2886}
2887
23e3be11 2888static int prepare_transfer(struct xhci_hcd *xhci,
d0e96f5a
SS
2889 struct xhci_virt_device *xdev,
2890 unsigned int ep_index,
e9df17eb 2891 unsigned int stream_id,
d0e96f5a
SS
2892 unsigned int num_trbs,
2893 struct urb *urb,
8e51adcc 2894 unsigned int td_index,
d0e96f5a
SS
2895 gfp_t mem_flags)
2896{
2897 int ret;
8e51adcc
AX
2898 struct urb_priv *urb_priv;
2899 struct xhci_td *td;
e9df17eb 2900 struct xhci_ring *ep_ring;
d115b048 2901 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
e9df17eb
SS
2902
2903 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2904 if (!ep_ring) {
2905 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2906 stream_id);
2907 return -EINVAL;
2908 }
2909
2910 ret = prepare_ring(xhci, ep_ring,
28ccd296 2911 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
3b72fca0 2912 num_trbs, mem_flags);
d0e96f5a
SS
2913 if (ret)
2914 return ret;
d0e96f5a 2915
8e51adcc
AX
2916 urb_priv = urb->hcpriv;
2917 td = urb_priv->td[td_index];
2918
2919 INIT_LIST_HEAD(&td->td_list);
2920 INIT_LIST_HEAD(&td->cancelled_td_list);
2921
2922 if (td_index == 0) {
214f76f7 2923 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
d13565c1 2924 if (unlikely(ret))
8e51adcc 2925 return ret;
d0e96f5a
SS
2926 }
2927
8e51adcc 2928 td->urb = urb;
d0e96f5a 2929 /* Add this TD to the tail of the endpoint ring's TD list */
8e51adcc
AX
2930 list_add_tail(&td->td_list, &ep_ring->td_list);
2931 td->start_seg = ep_ring->enq_seg;
2932 td->first_trb = ep_ring->enqueue;
2933
2934 urb_priv->td[td_index] = td;
d0e96f5a
SS
2935
2936 return 0;
2937}
2938
23e3be11 2939static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
8a96c052
SS
2940{
2941 int num_sgs, num_trbs, running_total, temp, i;
2942 struct scatterlist *sg;
2943
2944 sg = NULL;
bc677d5b 2945 num_sgs = urb->num_mapped_sgs;
8a96c052
SS
2946 temp = urb->transfer_buffer_length;
2947
8a96c052 2948 num_trbs = 0;
910f8d0c 2949 for_each_sg(urb->sg, sg, num_sgs, i) {
8a96c052
SS
2950 unsigned int len = sg_dma_len(sg);
2951
2952 /* Scatter gather list entries may cross 64KB boundaries */
2953 running_total = TRB_MAX_BUFF_SIZE -
a2490187 2954 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
5807795b 2955 running_total &= TRB_MAX_BUFF_SIZE - 1;
8a96c052
SS
2956 if (running_total != 0)
2957 num_trbs++;
2958
2959 /* How many more 64KB chunks to transfer, how many more TRBs? */
bcd2fde0 2960 while (running_total < sg_dma_len(sg) && running_total < temp) {
8a96c052
SS
2961 num_trbs++;
2962 running_total += TRB_MAX_BUFF_SIZE;
2963 }
8a96c052
SS
2964 len = min_t(int, len, temp);
2965 temp -= len;
2966 if (temp == 0)
2967 break;
2968 }
8a96c052
SS
2969 return num_trbs;
2970}
2971
23e3be11 2972static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
8a96c052
SS
2973{
2974 if (num_trbs != 0)
a2490187 2975 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
8a96c052
SS
2976 "TRBs, %d left\n", __func__,
2977 urb->ep->desc.bEndpointAddress, num_trbs);
2978 if (running_total != urb->transfer_buffer_length)
a2490187 2979 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
8a96c052
SS
2980 "queued %#x (%d), asked for %#x (%d)\n",
2981 __func__,
2982 urb->ep->desc.bEndpointAddress,
2983 running_total, running_total,
2984 urb->transfer_buffer_length,
2985 urb->transfer_buffer_length);
2986}
2987
23e3be11 2988static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
e9df17eb 2989 unsigned int ep_index, unsigned int stream_id, int start_cycle,
e1eab2e0 2990 struct xhci_generic_trb *start_trb)
8a96c052 2991{
8a96c052
SS
2992 /*
2993 * Pass all the TRBs to the hardware at once and make sure this write
2994 * isn't reordered.
2995 */
2996 wmb();
50f7b52a 2997 if (start_cycle)
28ccd296 2998 start_trb->field[3] |= cpu_to_le32(start_cycle);
50f7b52a 2999 else
28ccd296 3000 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
be88fe4f 3001 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
8a96c052
SS
3002}
3003
624defa1
SS
3004/*
3005 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3006 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3007 * (comprised of sg list entries) can take several service intervals to
3008 * transmit.
3009 */
3010int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3011 struct urb *urb, int slot_id, unsigned int ep_index)
3012{
3013 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
3014 xhci->devs[slot_id]->out_ctx, ep_index);
3015 int xhci_interval;
3016 int ep_interval;
3017
28ccd296 3018 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
624defa1
SS
3019 ep_interval = urb->interval;
3020 /* Convert to microframes */
3021 if (urb->dev->speed == USB_SPEED_LOW ||
3022 urb->dev->speed == USB_SPEED_FULL)
3023 ep_interval *= 8;
3024 /* FIXME change this to a warning and a suggestion to use the new API
3025 * to set the polling interval (once the API is added).
3026 */
3027 if (xhci_interval != ep_interval) {
0730d52a
DK
3028 dev_dbg_ratelimited(&urb->dev->dev,
3029 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3030 ep_interval, ep_interval == 1 ? "" : "s",
3031 xhci_interval, xhci_interval == 1 ? "" : "s");
624defa1
SS
3032 urb->interval = xhci_interval;
3033 /* Convert back to frames for LS/FS devices */
3034 if (urb->dev->speed == USB_SPEED_LOW ||
3035 urb->dev->speed == USB_SPEED_FULL)
3036 urb->interval /= 8;
3037 }
3fc8206d 3038 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
624defa1
SS
3039}
3040
04dd950d
SS
3041/*
3042 * The TD size is the number of bytes remaining in the TD (including this TRB),
3043 * right shifted by 10.
3044 * It must fit in bits 21:17, so it can't be bigger than 31.
3045 */
3046static u32 xhci_td_remainder(unsigned int remainder)
3047{
3048 u32 max = (1 << (21 - 17 + 1)) - 1;
3049
3050 if ((remainder >> 10) >= max)
3051 return max << 17;
3052 else
3053 return (remainder >> 10) << 17;
3054}
3055
4da6e6f2 3056/*
4525c0a1
SS
3057 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3058 * packets remaining in the TD (*not* including this TRB).
4da6e6f2
SS
3059 *
3060 * Total TD packet count = total_packet_count =
4525c0a1 3061 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
4da6e6f2
SS
3062 *
3063 * Packets transferred up to and including this TRB = packets_transferred =
3064 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3065 *
3066 * TD size = total_packet_count - packets_transferred
3067 *
3068 * It must fit in bits 21:17, so it can't be bigger than 31.
4525c0a1 3069 * The last TRB in a TD must have the TD size set to zero.
4da6e6f2 3070 */
4da6e6f2 3071static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
4525c0a1
SS
3072 unsigned int total_packet_count, struct urb *urb,
3073 unsigned int num_trbs_left)
4da6e6f2
SS
3074{
3075 int packets_transferred;
3076
48df4a6f 3077 /* One TRB with a zero-length data packet. */
4525c0a1 3078 if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0))
48df4a6f
SS
3079 return 0;
3080
4da6e6f2
SS
3081 /* All the TRB queueing functions don't count the current TRB in
3082 * running_total.
3083 */
3084 packets_transferred = (running_total + trb_buff_len) /
f18f8ed2 3085 GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
4da6e6f2 3086
4525c0a1
SS
3087 if ((total_packet_count - packets_transferred) > 31)
3088 return 31 << 17;
3089 return (total_packet_count - packets_transferred) << 17;
4da6e6f2
SS
3090}
3091
23e3be11 3092static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
8a96c052
SS
3093 struct urb *urb, int slot_id, unsigned int ep_index)
3094{
3095 struct xhci_ring *ep_ring;
3096 unsigned int num_trbs;
8e51adcc 3097 struct urb_priv *urb_priv;
8a96c052
SS
3098 struct xhci_td *td;
3099 struct scatterlist *sg;
3100 int num_sgs;
4758dcd1 3101 int trb_buff_len, this_sg_len, running_total, ret;
4da6e6f2 3102 unsigned int total_packet_count;
4758dcd1 3103 bool zero_length_needed;
8a96c052 3104 bool first_trb;
4758dcd1 3105 int last_trb_num;
8a96c052 3106 u64 addr;
6cc30d85 3107 bool more_trbs_coming;
8a96c052
SS
3108
3109 struct xhci_generic_trb *start_trb;
3110 int start_cycle;
3111
e9df17eb
SS
3112 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3113 if (!ep_ring)
3114 return -EINVAL;
3115
8a96c052 3116 num_trbs = count_sg_trbs_needed(xhci, urb);
bc677d5b 3117 num_sgs = urb->num_mapped_sgs;
4525c0a1 3118 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
29cc8897 3119 usb_endpoint_maxp(&urb->ep->desc));
8a96c052 3120
4758dcd1 3121 ret = prepare_transfer(xhci, xhci->devs[slot_id],
e9df17eb 3122 ep_index, urb->stream_id,
3b72fca0 3123 num_trbs, urb, 0, mem_flags);
4758dcd1
RA
3124 if (ret < 0)
3125 return ret;
8e51adcc
AX
3126
3127 urb_priv = urb->hcpriv;
4758dcd1
RA
3128
3129 /* Deal with URB_ZERO_PACKET - need one more td/trb */
3130 zero_length_needed = urb->transfer_flags & URB_ZERO_PACKET &&
3131 urb_priv->length == 2;
3132 if (zero_length_needed) {
3133 num_trbs++;
3134 xhci_dbg(xhci, "Creating zero length td.\n");
3135 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3136 ep_index, urb->stream_id,
3137 1, urb, 1, mem_flags);
3138 if (ret < 0)
3139 return ret;
3140 }
3141
8e51adcc
AX
3142 td = urb_priv->td[0];
3143
8a96c052
SS
3144 /*
3145 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3146 * until we've finished creating all the other TRBs. The ring's cycle
3147 * state may change as we enqueue the other TRBs, so save it too.
3148 */
3149 start_trb = &ep_ring->enqueue->generic;
3150 start_cycle = ep_ring->cycle_state;
3151
3152 running_total = 0;
3153 /*
3154 * How much data is in the first TRB?
3155 *
3156 * There are three forces at work for TRB buffer pointers and lengths:
3157 * 1. We don't want to walk off the end of this sg-list entry buffer.
3158 * 2. The transfer length that the driver requested may be smaller than
3159 * the amount of memory allocated for this scatter-gather list.
3160 * 3. TRBs buffers can't cross 64KB boundaries.
3161 */
910f8d0c 3162 sg = urb->sg;
8a96c052
SS
3163 addr = (u64) sg_dma_address(sg);
3164 this_sg_len = sg_dma_len(sg);
a2490187 3165 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
8a96c052
SS
3166 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3167 if (trb_buff_len > urb->transfer_buffer_length)
3168 trb_buff_len = urb->transfer_buffer_length;
8a96c052
SS
3169
3170 first_trb = true;
4758dcd1 3171 last_trb_num = zero_length_needed ? 2 : 1;
8a96c052
SS
3172 /* Queue the first TRB, even if it's zero-length */
3173 do {
3174 u32 field = 0;
f9dc68fe 3175 u32 length_field = 0;
04dd950d 3176 u32 remainder = 0;
8a96c052
SS
3177
3178 /* Don't change the cycle bit of the first TRB until later */
50f7b52a 3179 if (first_trb) {
8a96c052 3180 first_trb = false;
50f7b52a
AX
3181 if (start_cycle == 0)
3182 field |= 0x1;
3183 } else
8a96c052
SS
3184 field |= ep_ring->cycle_state;
3185
3186 /* Chain all the TRBs together; clear the chain bit in the last
3187 * TRB to indicate it's the last TRB in the chain.
3188 */
4758dcd1 3189 if (num_trbs > last_trb_num) {
8a96c052 3190 field |= TRB_CHAIN;
4758dcd1 3191 } else if (num_trbs == last_trb_num) {
8a96c052
SS
3192 td->last_trb = ep_ring->enqueue;
3193 field |= TRB_IOC;
4758dcd1
RA
3194 } else if (zero_length_needed && num_trbs == 1) {
3195 trb_buff_len = 0;
3196 urb_priv->td[1]->last_trb = ep_ring->enqueue;
3197 field |= TRB_IOC;
8a96c052 3198 }
af8b9e63
SS
3199
3200 /* Only set interrupt on short packet for IN endpoints */
3201 if (usb_urb_dir_in(urb))
3202 field |= TRB_ISP;
3203
8a96c052 3204 if (TRB_MAX_BUFF_SIZE -
a2490187 3205 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
8a96c052
SS
3206 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
3207 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
3208 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
3209 (unsigned int) addr + trb_buff_len);
3210 }
4da6e6f2
SS
3211
3212 /* Set the TRB length, TD size, and interrupter fields. */
3213 if (xhci->hci_version < 0x100) {
3214 remainder = xhci_td_remainder(
3215 urb->transfer_buffer_length -
3216 running_total);
3217 } else {
3218 remainder = xhci_v1_0_td_remainder(running_total,
4525c0a1
SS
3219 trb_buff_len, total_packet_count, urb,
3220 num_trbs - 1);
4da6e6f2 3221 }
f9dc68fe 3222 length_field = TRB_LEN(trb_buff_len) |
04dd950d 3223 remainder |
f9dc68fe 3224 TRB_INTR_TARGET(0);
4da6e6f2 3225
6cc30d85
SS
3226 if (num_trbs > 1)
3227 more_trbs_coming = true;
3228 else
3229 more_trbs_coming = false;
3b72fca0 3230 queue_trb(xhci, ep_ring, more_trbs_coming,
8e595a5d
SS
3231 lower_32_bits(addr),
3232 upper_32_bits(addr),
f9dc68fe 3233 length_field,
af8b9e63 3234 field | TRB_TYPE(TRB_NORMAL));
8a96c052
SS
3235 --num_trbs;
3236 running_total += trb_buff_len;
3237
3238 /* Calculate length for next transfer --
3239 * Are we done queueing all the TRBs for this sg entry?
3240 */
3241 this_sg_len -= trb_buff_len;
3242 if (this_sg_len == 0) {
3243 --num_sgs;
3244 if (num_sgs == 0)
3245 break;
3246 sg = sg_next(sg);
3247 addr = (u64) sg_dma_address(sg);
3248 this_sg_len = sg_dma_len(sg);
3249 } else {
3250 addr += trb_buff_len;
3251 }
3252
3253 trb_buff_len = TRB_MAX_BUFF_SIZE -
a2490187 3254 (addr & (TRB_MAX_BUFF_SIZE - 1));
8a96c052
SS
3255 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
3256 if (running_total + trb_buff_len > urb->transfer_buffer_length)
3257 trb_buff_len =
3258 urb->transfer_buffer_length - running_total;
4758dcd1 3259 } while (num_trbs > 0);
8a96c052
SS
3260
3261 check_trb_math(urb, num_trbs, running_total);
e9df17eb 3262 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
e1eab2e0 3263 start_cycle, start_trb);
8a96c052
SS
3264 return 0;
3265}
3266
b10de142 3267/* This is very similar to what ehci-q.c qtd_fill() does */
23e3be11 3268int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
b10de142
SS
3269 struct urb *urb, int slot_id, unsigned int ep_index)
3270{
3271 struct xhci_ring *ep_ring;
8e51adcc 3272 struct urb_priv *urb_priv;
b10de142
SS
3273 struct xhci_td *td;
3274 int num_trbs;
3275 struct xhci_generic_trb *start_trb;
3276 bool first_trb;
4758dcd1 3277 int last_trb_num;
6cc30d85 3278 bool more_trbs_coming;
4758dcd1 3279 bool zero_length_needed;
b10de142 3280 int start_cycle;
f9dc68fe 3281 u32 field, length_field;
b10de142
SS
3282
3283 int running_total, trb_buff_len, ret;
4da6e6f2 3284 unsigned int total_packet_count;
b10de142
SS
3285 u64 addr;
3286
ff9c895f 3287 if (urb->num_sgs)
8a96c052
SS
3288 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
3289
e9df17eb
SS
3290 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3291 if (!ep_ring)
3292 return -EINVAL;
b10de142
SS
3293
3294 num_trbs = 0;
3295 /* How much data is (potentially) left before the 64KB boundary? */
3296 running_total = TRB_MAX_BUFF_SIZE -
a2490187 3297 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
5807795b 3298 running_total &= TRB_MAX_BUFF_SIZE - 1;
b10de142
SS
3299
3300 /* If there's some data on this 64KB chunk, or we have to send a
3301 * zero-length transfer, we need at least one TRB
3302 */
3303 if (running_total != 0 || urb->transfer_buffer_length == 0)
3304 num_trbs++;
3305 /* How many more 64KB chunks to transfer, how many more TRBs? */
3306 while (running_total < urb->transfer_buffer_length) {
3307 num_trbs++;
3308 running_total += TRB_MAX_BUFF_SIZE;
3309 }
b10de142 3310
e9df17eb
SS
3311 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3312 ep_index, urb->stream_id,
3b72fca0 3313 num_trbs, urb, 0, mem_flags);
b10de142
SS
3314 if (ret < 0)
3315 return ret;
3316
8e51adcc 3317 urb_priv = urb->hcpriv;
4758dcd1
RA
3318
3319 /* Deal with URB_ZERO_PACKET - need one more td/trb */
3320 zero_length_needed = urb->transfer_flags & URB_ZERO_PACKET &&
3321 urb_priv->length == 2;
3322 if (zero_length_needed) {
3323 num_trbs++;
3324 xhci_dbg(xhci, "Creating zero length td.\n");
3325 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3326 ep_index, urb->stream_id,
3327 1, urb, 1, mem_flags);
3328 if (ret < 0)
3329 return ret;
3330 }
3331
8e51adcc
AX
3332 td = urb_priv->td[0];
3333
b10de142
SS
3334 /*
3335 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3336 * until we've finished creating all the other TRBs. The ring's cycle
3337 * state may change as we enqueue the other TRBs, so save it too.
3338 */
3339 start_trb = &ep_ring->enqueue->generic;
3340 start_cycle = ep_ring->cycle_state;
3341
3342 running_total = 0;
4525c0a1 3343 total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
29cc8897 3344 usb_endpoint_maxp(&urb->ep->desc));
b10de142
SS
3345 /* How much data is in the first TRB? */
3346 addr = (u64) urb->transfer_dma;
3347 trb_buff_len = TRB_MAX_BUFF_SIZE -
a2490187
PZ
3348 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3349 if (trb_buff_len > urb->transfer_buffer_length)
b10de142
SS
3350 trb_buff_len = urb->transfer_buffer_length;
3351
3352 first_trb = true;
4758dcd1 3353 last_trb_num = zero_length_needed ? 2 : 1;
b10de142
SS
3354 /* Queue the first TRB, even if it's zero-length */
3355 do {
04dd950d 3356 u32 remainder = 0;
b10de142
SS
3357 field = 0;
3358
3359 /* Don't change the cycle bit of the first TRB until later */
50f7b52a 3360 if (first_trb) {
b10de142 3361 first_trb = false;
50f7b52a
AX
3362 if (start_cycle == 0)
3363 field |= 0x1;
3364 } else
b10de142
SS
3365 field |= ep_ring->cycle_state;
3366
3367 /* Chain all the TRBs together; clear the chain bit in the last
3368 * TRB to indicate it's the last TRB in the chain.
3369 */
4758dcd1 3370 if (num_trbs > last_trb_num) {
b10de142 3371 field |= TRB_CHAIN;
4758dcd1 3372 } else if (num_trbs == last_trb_num) {
b10de142
SS
3373 td->last_trb = ep_ring->enqueue;
3374 field |= TRB_IOC;
4758dcd1
RA
3375 } else if (zero_length_needed && num_trbs == 1) {
3376 trb_buff_len = 0;
3377 urb_priv->td[1]->last_trb = ep_ring->enqueue;
3378 field |= TRB_IOC;
b10de142 3379 }
af8b9e63
SS
3380
3381 /* Only set interrupt on short packet for IN endpoints */
3382 if (usb_urb_dir_in(urb))
3383 field |= TRB_ISP;
3384
4da6e6f2
SS
3385 /* Set the TRB length, TD size, and interrupter fields. */
3386 if (xhci->hci_version < 0x100) {
3387 remainder = xhci_td_remainder(
3388 urb->transfer_buffer_length -
3389 running_total);
3390 } else {
3391 remainder = xhci_v1_0_td_remainder(running_total,
4525c0a1
SS
3392 trb_buff_len, total_packet_count, urb,
3393 num_trbs - 1);
4da6e6f2 3394 }
f9dc68fe 3395 length_field = TRB_LEN(trb_buff_len) |
04dd950d 3396 remainder |
f9dc68fe 3397 TRB_INTR_TARGET(0);
4da6e6f2 3398
6cc30d85
SS
3399 if (num_trbs > 1)
3400 more_trbs_coming = true;
3401 else
3402 more_trbs_coming = false;
3b72fca0 3403 queue_trb(xhci, ep_ring, more_trbs_coming,
8e595a5d
SS
3404 lower_32_bits(addr),
3405 upper_32_bits(addr),
f9dc68fe 3406 length_field,
af8b9e63 3407 field | TRB_TYPE(TRB_NORMAL));
b10de142
SS
3408 --num_trbs;
3409 running_total += trb_buff_len;
3410
3411 /* Calculate length for next transfer */
3412 addr += trb_buff_len;
3413 trb_buff_len = urb->transfer_buffer_length - running_total;
3414 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3415 trb_buff_len = TRB_MAX_BUFF_SIZE;
4758dcd1 3416 } while (num_trbs > 0);
b10de142 3417
8a96c052 3418 check_trb_math(urb, num_trbs, running_total);
e9df17eb 3419 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
e1eab2e0 3420 start_cycle, start_trb);
b10de142
SS
3421 return 0;
3422}
3423
d0e96f5a 3424/* Caller must have locked xhci->lock */
23e3be11 3425int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
d0e96f5a
SS
3426 struct urb *urb, int slot_id, unsigned int ep_index)
3427{
3428 struct xhci_ring *ep_ring;
3429 int num_trbs;
3430 int ret;
3431 struct usb_ctrlrequest *setup;
3432 struct xhci_generic_trb *start_trb;
3433 int start_cycle;
f9dc68fe 3434 u32 field, length_field;
8e51adcc 3435 struct urb_priv *urb_priv;
d0e96f5a
SS
3436 struct xhci_td *td;
3437
e9df17eb
SS
3438 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3439 if (!ep_ring)
3440 return -EINVAL;
d0e96f5a
SS
3441
3442 /*
3443 * Need to copy setup packet into setup TRB, so we can't use the setup
3444 * DMA address.
3445 */
3446 if (!urb->setup_packet)
3447 return -EINVAL;
3448
d0e96f5a
SS
3449 /* 1 TRB for setup, 1 for status */
3450 num_trbs = 2;
3451 /*
3452 * Don't need to check if we need additional event data and normal TRBs,
3453 * since data in control transfers will never get bigger than 16MB
3454 * XXX: can we get a buffer that crosses 64KB boundaries?
3455 */
3456 if (urb->transfer_buffer_length > 0)
3457 num_trbs++;
e9df17eb
SS
3458 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3459 ep_index, urb->stream_id,
3b72fca0 3460 num_trbs, urb, 0, mem_flags);
d0e96f5a
SS
3461 if (ret < 0)
3462 return ret;
3463
8e51adcc
AX
3464 urb_priv = urb->hcpriv;
3465 td = urb_priv->td[0];
3466
d0e96f5a
SS
3467 /*
3468 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3469 * until we've finished creating all the other TRBs. The ring's cycle
3470 * state may change as we enqueue the other TRBs, so save it too.
3471 */
3472 start_trb = &ep_ring->enqueue->generic;
3473 start_cycle = ep_ring->cycle_state;
3474
3475 /* Queue setup TRB - see section 6.4.1.2.1 */
3476 /* FIXME better way to translate setup_packet into two u32 fields? */
3477 setup = (struct usb_ctrlrequest *) urb->setup_packet;
50f7b52a
AX
3478 field = 0;
3479 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3480 if (start_cycle == 0)
3481 field |= 0x1;
b83cdc8f 3482
dca77945
MN
3483 /* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */
3484 if (xhci->hci_version >= 0x100) {
b83cdc8f
AX
3485 if (urb->transfer_buffer_length > 0) {
3486 if (setup->bRequestType & USB_DIR_IN)
3487 field |= TRB_TX_TYPE(TRB_DATA_IN);
3488 else
3489 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3490 }
3491 }
3492
3b72fca0 3493 queue_trb(xhci, ep_ring, true,
28ccd296
ME
3494 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3495 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3496 TRB_LEN(8) | TRB_INTR_TARGET(0),
3497 /* Immediate data in pointer */
3498 field);
d0e96f5a
SS
3499
3500 /* If there's data, queue data TRBs */
af8b9e63
SS
3501 /* Only set interrupt on short packet for IN endpoints */
3502 if (usb_urb_dir_in(urb))
3503 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3504 else
3505 field = TRB_TYPE(TRB_DATA);
3506
f9dc68fe 3507 length_field = TRB_LEN(urb->transfer_buffer_length) |
04dd950d 3508 xhci_td_remainder(urb->transfer_buffer_length) |
f9dc68fe 3509 TRB_INTR_TARGET(0);
d0e96f5a
SS
3510 if (urb->transfer_buffer_length > 0) {
3511 if (setup->bRequestType & USB_DIR_IN)
3512 field |= TRB_DIR_IN;
3b72fca0 3513 queue_trb(xhci, ep_ring, true,
d0e96f5a
SS
3514 lower_32_bits(urb->transfer_dma),
3515 upper_32_bits(urb->transfer_dma),
f9dc68fe 3516 length_field,
af8b9e63 3517 field | ep_ring->cycle_state);
d0e96f5a
SS
3518 }
3519
3520 /* Save the DMA address of the last TRB in the TD */
3521 td->last_trb = ep_ring->enqueue;
3522
3523 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3524 /* If the device sent data, the status stage is an OUT transfer */
3525 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3526 field = 0;
3527 else
3528 field = TRB_DIR_IN;
3b72fca0 3529 queue_trb(xhci, ep_ring, false,
d0e96f5a
SS
3530 0,
3531 0,
3532 TRB_INTR_TARGET(0),
3533 /* Event on completion */
3534 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3535
e9df17eb 3536 giveback_first_trb(xhci, slot_id, ep_index, 0,
e1eab2e0 3537 start_cycle, start_trb);
d0e96f5a
SS
3538 return 0;
3539}
3540
04e51901
AX
3541static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3542 struct urb *urb, int i)
3543{
3544 int num_trbs = 0;
48df4a6f 3545 u64 addr, td_len;
04e51901
AX
3546
3547 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3548 td_len = urb->iso_frame_desc[i].length;
3549
48df4a6f
SS
3550 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3551 TRB_MAX_BUFF_SIZE);
3552 if (num_trbs == 0)
04e51901 3553 num_trbs++;
04e51901
AX
3554
3555 return num_trbs;
3556}
3557
5cd43e33
SS
3558/*
3559 * The transfer burst count field of the isochronous TRB defines the number of
3560 * bursts that are required to move all packets in this TD. Only SuperSpeed
3561 * devices can burst up to bMaxBurst number of packets per service interval.
3562 * This field is zero based, meaning a value of zero in the field means one
3563 * burst. Basically, for everything but SuperSpeed devices, this field will be
3564 * zero. Only xHCI 1.0 host controllers support this field.
3565 */
3566static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3567 struct usb_device *udev,
3568 struct urb *urb, unsigned int total_packet_count)
3569{
3570 unsigned int max_burst;
3571
3572 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3573 return 0;
3574
3575 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3213b151 3576 return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
5cd43e33
SS
3577}
3578
b61d378f
SS
3579/*
3580 * Returns the number of packets in the last "burst" of packets. This field is
3581 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3582 * the last burst packet count is equal to the total number of packets in the
3583 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3584 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3585 * contain 1 to (bMaxBurst + 1) packets.
3586 */
3587static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3588 struct usb_device *udev,
3589 struct urb *urb, unsigned int total_packet_count)
3590{
3591 unsigned int max_burst;
3592 unsigned int residue;
3593
3594 if (xhci->hci_version < 0x100)
3595 return 0;
3596
3597 switch (udev->speed) {
3598 case USB_SPEED_SUPER:
3599 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3600 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3601 residue = total_packet_count % (max_burst + 1);
3602 /* If residue is zero, the last burst contains (max_burst + 1)
3603 * number of packets, but the TLBPC field is zero-based.
3604 */
3605 if (residue == 0)
3606 return max_burst;
3607 return residue - 1;
3608 default:
3609 if (total_packet_count == 0)
3610 return 0;
3611 return total_packet_count - 1;
3612 }
3613}
3614
79b8094f
LB
3615/*
3616 * Calculates Frame ID field of the isochronous TRB identifies the
3617 * target frame that the Interval associated with this Isochronous
3618 * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec.
3619 *
3620 * Returns actual frame id on success, negative value on error.
3621 */
3622static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci,
3623 struct urb *urb, int index)
3624{
3625 int start_frame, ist, ret = 0;
3626 int start_frame_id, end_frame_id, current_frame_id;
3627
3628 if (urb->dev->speed == USB_SPEED_LOW ||
3629 urb->dev->speed == USB_SPEED_FULL)
3630 start_frame = urb->start_frame + index * urb->interval;
3631 else
3632 start_frame = (urb->start_frame + index * urb->interval) >> 3;
3633
3634 /* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2):
3635 *
3636 * If bit [3] of IST is cleared to '0', software can add a TRB no
3637 * later than IST[2:0] Microframes before that TRB is scheduled to
3638 * be executed.
3639 * If bit [3] of IST is set to '1', software can add a TRB no later
3640 * than IST[2:0] Frames before that TRB is scheduled to be executed.
3641 */
3642 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3643 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3644 ist <<= 3;
3645
3646 /* Software shall not schedule an Isoch TD with a Frame ID value that
3647 * is less than the Start Frame ID or greater than the End Frame ID,
3648 * where:
3649 *
3650 * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048
3651 * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048
3652 *
3653 * Both the End Frame ID and Start Frame ID values are calculated
3654 * in microframes. When software determines the valid Frame ID value;
3655 * The End Frame ID value should be rounded down to the nearest Frame
3656 * boundary, and the Start Frame ID value should be rounded up to the
3657 * nearest Frame boundary.
3658 */
3659 current_frame_id = readl(&xhci->run_regs->microframe_index);
3660 start_frame_id = roundup(current_frame_id + ist + 1, 8);
3661 end_frame_id = rounddown(current_frame_id + 895 * 8, 8);
3662
3663 start_frame &= 0x7ff;
3664 start_frame_id = (start_frame_id >> 3) & 0x7ff;
3665 end_frame_id = (end_frame_id >> 3) & 0x7ff;
3666
3667 xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n",
3668 __func__, index, readl(&xhci->run_regs->microframe_index),
3669 start_frame_id, end_frame_id, start_frame);
3670
3671 if (start_frame_id < end_frame_id) {
3672 if (start_frame > end_frame_id ||
3673 start_frame < start_frame_id)
3674 ret = -EINVAL;
3675 } else if (start_frame_id > end_frame_id) {
3676 if ((start_frame > end_frame_id &&
3677 start_frame < start_frame_id))
3678 ret = -EINVAL;
3679 } else {
3680 ret = -EINVAL;
3681 }
3682
3683 if (index == 0) {
3684 if (ret == -EINVAL || start_frame == start_frame_id) {
3685 start_frame = start_frame_id + 1;
3686 if (urb->dev->speed == USB_SPEED_LOW ||
3687 urb->dev->speed == USB_SPEED_FULL)
3688 urb->start_frame = start_frame;
3689 else
3690 urb->start_frame = start_frame << 3;
3691 ret = 0;
3692 }
3693 }
3694
3695 if (ret) {
3696 xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n",
3697 start_frame, current_frame_id, index,
3698 start_frame_id, end_frame_id);
3699 xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n");
3700 return ret;
3701 }
3702
3703 return start_frame;
3704}
3705
04e51901
AX
3706/* This is for isoc transfer */
3707static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3708 struct urb *urb, int slot_id, unsigned int ep_index)
3709{
3710 struct xhci_ring *ep_ring;
3711 struct urb_priv *urb_priv;
3712 struct xhci_td *td;
3713 int num_tds, trbs_per_td;
3714 struct xhci_generic_trb *start_trb;
3715 bool first_trb;
3716 int start_cycle;
3717 u32 field, length_field;
3718 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3719 u64 start_addr, addr;
3720 int i, j;
47cbf692 3721 bool more_trbs_coming;
79b8094f 3722 struct xhci_virt_ep *xep;
04e51901 3723
79b8094f 3724 xep = &xhci->devs[slot_id]->eps[ep_index];
04e51901
AX
3725 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3726
3727 num_tds = urb->number_of_packets;
3728 if (num_tds < 1) {
3729 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3730 return -EINVAL;
3731 }
3732
04e51901
AX
3733 start_addr = (u64) urb->transfer_dma;
3734 start_trb = &ep_ring->enqueue->generic;
3735 start_cycle = ep_ring->cycle_state;
3736
522989a2 3737 urb_priv = urb->hcpriv;
04e51901
AX
3738 /* Queue the first TRB, even if it's zero-length */
3739 for (i = 0; i < num_tds; i++) {
4da6e6f2 3740 unsigned int total_packet_count;
5cd43e33 3741 unsigned int burst_count;
b61d378f 3742 unsigned int residue;
04e51901 3743
4da6e6f2 3744 first_trb = true;
04e51901
AX
3745 running_total = 0;
3746 addr = start_addr + urb->iso_frame_desc[i].offset;
3747 td_len = urb->iso_frame_desc[i].length;
3748 td_remain_len = td_len;
4525c0a1 3749 total_packet_count = DIV_ROUND_UP(td_len,
f18f8ed2
SS
3750 GET_MAX_PACKET(
3751 usb_endpoint_maxp(&urb->ep->desc)));
48df4a6f
SS
3752 /* A zero-length transfer still involves at least one packet. */
3753 if (total_packet_count == 0)
3754 total_packet_count++;
5cd43e33
SS
3755 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3756 total_packet_count);
b61d378f
SS
3757 residue = xhci_get_last_burst_packet_count(xhci,
3758 urb->dev, urb, total_packet_count);
04e51901
AX
3759
3760 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3761
3762 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
3b72fca0 3763 urb->stream_id, trbs_per_td, urb, i, mem_flags);
522989a2
SS
3764 if (ret < 0) {
3765 if (i == 0)
3766 return ret;
3767 goto cleanup;
3768 }
04e51901 3769
04e51901 3770 td = urb_priv->td[i];
04e51901 3771 for (j = 0; j < trbs_per_td; j++) {
79b8094f 3772 int frame_id = 0;
04e51901 3773 u32 remainder = 0;
760973d2 3774 field = 0;
04e51901
AX
3775
3776 if (first_trb) {
760973d2
SS
3777 field = TRB_TBC(burst_count) |
3778 TRB_TLBPC(residue);
04e51901
AX
3779 /* Queue the isoc TRB */
3780 field |= TRB_TYPE(TRB_ISOC);
79b8094f
LB
3781
3782 /* Calculate Frame ID and SIA fields */
3783 if (!(urb->transfer_flags & URB_ISO_ASAP) &&
3784 HCC_CFC(xhci->hcc_params)) {
3785 frame_id = xhci_get_isoc_frame_id(xhci,
3786 urb,
3787 i);
3788 if (frame_id >= 0)
3789 field |= TRB_FRAME_ID(frame_id);
3790 else
3791 field |= TRB_SIA;
3792 } else
3793 field |= TRB_SIA;
3794
50f7b52a
AX
3795 if (i == 0) {
3796 if (start_cycle == 0)
3797 field |= 0x1;
3798 } else
04e51901
AX
3799 field |= ep_ring->cycle_state;
3800 first_trb = false;
3801 } else {
3802 /* Queue other normal TRBs */
3803 field |= TRB_TYPE(TRB_NORMAL);
3804 field |= ep_ring->cycle_state;
3805 }
3806
af8b9e63
SS
3807 /* Only set interrupt on short packet for IN EPs */
3808 if (usb_urb_dir_in(urb))
3809 field |= TRB_ISP;
3810
04e51901
AX
3811 /* Chain all the TRBs together; clear the chain bit in
3812 * the last TRB to indicate it's the last TRB in the
3813 * chain.
3814 */
3815 if (j < trbs_per_td - 1) {
3816 field |= TRB_CHAIN;
47cbf692 3817 more_trbs_coming = true;
04e51901
AX
3818 } else {
3819 td->last_trb = ep_ring->enqueue;
3820 field |= TRB_IOC;
80fab3b2
SS
3821 if (xhci->hci_version == 0x100 &&
3822 !(xhci->quirks &
3823 XHCI_AVOID_BEI)) {
ad106f29
AX
3824 /* Set BEI bit except for the last td */
3825 if (i < num_tds - 1)
3826 field |= TRB_BEI;
3827 }
47cbf692 3828 more_trbs_coming = false;
04e51901
AX
3829 }
3830
3831 /* Calculate TRB length */
3832 trb_buff_len = TRB_MAX_BUFF_SIZE -
3833 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3834 if (trb_buff_len > td_remain_len)
3835 trb_buff_len = td_remain_len;
3836
4da6e6f2
SS
3837 /* Set the TRB length, TD size, & interrupter fields. */
3838 if (xhci->hci_version < 0x100) {
3839 remainder = xhci_td_remainder(
3840 td_len - running_total);
3841 } else {
3842 remainder = xhci_v1_0_td_remainder(
3843 running_total, trb_buff_len,
4525c0a1
SS
3844 total_packet_count, urb,
3845 (trbs_per_td - j - 1));
4da6e6f2 3846 }
04e51901
AX
3847 length_field = TRB_LEN(trb_buff_len) |
3848 remainder |
3849 TRB_INTR_TARGET(0);
4da6e6f2 3850
3b72fca0 3851 queue_trb(xhci, ep_ring, more_trbs_coming,
04e51901
AX
3852 lower_32_bits(addr),
3853 upper_32_bits(addr),
3854 length_field,
af8b9e63 3855 field);
04e51901
AX
3856 running_total += trb_buff_len;
3857
3858 addr += trb_buff_len;
3859 td_remain_len -= trb_buff_len;
3860 }
3861
3862 /* Check TD length */
3863 if (running_total != td_len) {
3864 xhci_err(xhci, "ISOC TD length unmatch\n");
cf840551
AX
3865 ret = -EINVAL;
3866 goto cleanup;
04e51901
AX
3867 }
3868 }
3869
79b8094f
LB
3870 /* store the next frame id */
3871 if (HCC_CFC(xhci->hcc_params))
3872 xep->next_frame_id = urb->start_frame + num_tds * urb->interval;
3873
c41136b0
AX
3874 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3875 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3876 usb_amd_quirk_pll_disable();
3877 }
3878 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3879
e1eab2e0
AX
3880 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3881 start_cycle, start_trb);
04e51901 3882 return 0;
522989a2
SS
3883cleanup:
3884 /* Clean up a partially enqueued isoc transfer. */
3885
3886 for (i--; i >= 0; i--)
585df1d9 3887 list_del_init(&urb_priv->td[i]->td_list);
522989a2
SS
3888
3889 /* Use the first TD as a temporary variable to turn the TDs we've queued
3890 * into No-ops with a software-owned cycle bit. That way the hardware
3891 * won't accidentally start executing bogus TDs when we partially
3892 * overwrite them. td->first_trb and td->start_seg are already set.
3893 */
3894 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3895 /* Every TRB except the first & last will have its cycle bit flipped. */
3896 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3897
3898 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3899 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3900 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3901 ep_ring->cycle_state = start_cycle;
b008df60 3902 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
522989a2
SS
3903 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3904 return ret;
04e51901
AX
3905}
3906
79b8094f
LB
3907static int ep_ring_is_processing(struct xhci_hcd *xhci,
3908 int slot_id, unsigned int ep_index)
3909{
3910 struct xhci_virt_device *xdev;
3911 struct xhci_ring *ep_ring;
3912 struct xhci_ep_ctx *ep_ctx;
3913 struct xhci_virt_ep *xep;
3914 dma_addr_t hw_deq;
3915
3916 xdev = xhci->devs[slot_id];
3917 xep = &xhci->devs[slot_id]->eps[ep_index];
3918 ep_ring = xep->ring;
3919 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3920
3921 if ((le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) != EP_STATE_RUNNING)
3922 return 0;
3923
3924 hw_deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
3925 return (hw_deq !=
3926 xhci_trb_virt_to_dma(ep_ring->enq_seg, ep_ring->enqueue));
3927}
3928
04e51901
AX
3929/*
3930 * Check transfer ring to guarantee there is enough room for the urb.
3931 * Update ISO URB start_frame and interval.
79b8094f
LB
3932 * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to
3933 * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or
3934 * Contiguous Frame ID is not supported by HC.
04e51901
AX
3935 */
3936int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3937 struct urb *urb, int slot_id, unsigned int ep_index)
3938{
3939 struct xhci_virt_device *xdev;
3940 struct xhci_ring *ep_ring;
3941 struct xhci_ep_ctx *ep_ctx;
3942 int start_frame;
3943 int xhci_interval;
3944 int ep_interval;
3945 int num_tds, num_trbs, i;
3946 int ret;
79b8094f
LB
3947 struct xhci_virt_ep *xep;
3948 int ist;
04e51901
AX
3949
3950 xdev = xhci->devs[slot_id];
79b8094f 3951 xep = &xhci->devs[slot_id]->eps[ep_index];
04e51901
AX
3952 ep_ring = xdev->eps[ep_index].ring;
3953 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3954
3955 num_trbs = 0;
3956 num_tds = urb->number_of_packets;
3957 for (i = 0; i < num_tds; i++)
3958 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3959
3960 /* Check the ring to guarantee there is enough room for the whole urb.
3961 * Do not insert any td of the urb to the ring if the check failed.
3962 */
28ccd296 3963 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
3b72fca0 3964 num_trbs, mem_flags);
04e51901
AX
3965 if (ret)
3966 return ret;
3967
79b8094f
LB
3968 /*
3969 * Check interval value. This should be done before we start to
3970 * calculate the start frame value.
3971 */
28ccd296 3972 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
04e51901
AX
3973 ep_interval = urb->interval;
3974 /* Convert to microframes */
3975 if (urb->dev->speed == USB_SPEED_LOW ||
3976 urb->dev->speed == USB_SPEED_FULL)
3977 ep_interval *= 8;
3978 /* FIXME change this to a warning and a suggestion to use the new API
3979 * to set the polling interval (once the API is added).
3980 */
3981 if (xhci_interval != ep_interval) {
0730d52a
DK
3982 dev_dbg_ratelimited(&urb->dev->dev,
3983 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3984 ep_interval, ep_interval == 1 ? "" : "s",
3985 xhci_interval, xhci_interval == 1 ? "" : "s");
04e51901
AX
3986 urb->interval = xhci_interval;
3987 /* Convert back to frames for LS/FS devices */
3988 if (urb->dev->speed == USB_SPEED_LOW ||
3989 urb->dev->speed == USB_SPEED_FULL)
3990 urb->interval /= 8;
3991 }
79b8094f
LB
3992
3993 /* Calculate the start frame and put it in urb->start_frame. */
3994 if (HCC_CFC(xhci->hcc_params) &&
3995 ep_ring_is_processing(xhci, slot_id, ep_index)) {
3996 urb->start_frame = xep->next_frame_id;
3997 goto skip_start_over;
3998 }
3999
4000 start_frame = readl(&xhci->run_regs->microframe_index);
4001 start_frame &= 0x3fff;
4002 /*
4003 * Round up to the next frame and consider the time before trb really
4004 * gets scheduled by hardare.
4005 */
4006 ist = HCS_IST(xhci->hcs_params2) & 0x7;
4007 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
4008 ist <<= 3;
4009 start_frame += ist + XHCI_CFC_DELAY;
4010 start_frame = roundup(start_frame, 8);
4011
4012 /*
4013 * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT
4014 * is greate than 8 microframes.
4015 */
4016 if (urb->dev->speed == USB_SPEED_LOW ||
4017 urb->dev->speed == USB_SPEED_FULL) {
4018 start_frame = roundup(start_frame, urb->interval << 3);
4019 urb->start_frame = start_frame >> 3;
4020 } else {
4021 start_frame = roundup(start_frame, urb->interval);
4022 urb->start_frame = start_frame;
4023 }
4024
4025skip_start_over:
b008df60
AX
4026 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
4027
3fc8206d 4028 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
04e51901
AX
4029}
4030
d0e96f5a
SS
4031/**** Command Ring Operations ****/
4032
913a8a34
SS
4033/* Generic function for queueing a command TRB on the command ring.
4034 * Check to make sure there's room on the command ring for one command TRB.
4035 * Also check that there's room reserved for commands that must not fail.
4036 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
4037 * then only check for the number of reserved spots.
4038 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
4039 * because the command event handler may want to resubmit a failed command.
4040 */
ddba5cd0
MN
4041static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
4042 u32 field1, u32 field2,
4043 u32 field3, u32 field4, bool command_must_succeed)
7f84eef0 4044{
913a8a34 4045 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
d1dc908a 4046 int ret;
ad6b1d91
RQ
4047
4048 if (xhci->xhc_state) {
4049 xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n");
c9aa1a2d 4050 return -ESHUTDOWN;
ad6b1d91 4051 }
d1dc908a 4052
913a8a34
SS
4053 if (!command_must_succeed)
4054 reserved_trbs++;
4055
d1dc908a 4056 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
3b72fca0 4057 reserved_trbs, GFP_ATOMIC);
d1dc908a
SS
4058 if (ret < 0) {
4059 xhci_err(xhci, "ERR: No room for command on command ring\n");
913a8a34
SS
4060 if (command_must_succeed)
4061 xhci_err(xhci, "ERR: Reserved TRB counting for "
4062 "unfailable commands failed.\n");
d1dc908a 4063 return ret;
7f84eef0 4064 }
c9aa1a2d
MN
4065
4066 cmd->command_trb = xhci->cmd_ring->enqueue;
4067 list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
ddba5cd0 4068
c311e391
MN
4069 /* if there are no other commands queued we start the timeout timer */
4070 if (xhci->cmd_list.next == &cmd->cmd_list &&
4071 !timer_pending(&xhci->cmd_timer)) {
4072 xhci->current_cmd = cmd;
4073 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
4074 }
4075
3b72fca0
AX
4076 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
4077 field4 | xhci->cmd_ring->cycle_state);
7f84eef0
SS
4078 return 0;
4079}
4080
3ffbba95 4081/* Queue a slot enable or disable request on the command ring */
ddba5cd0
MN
4082int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
4083 u32 trb_type, u32 slot_id)
3ffbba95 4084{
ddba5cd0 4085 return queue_command(xhci, cmd, 0, 0, 0,
913a8a34 4086 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
3ffbba95
SS
4087}
4088
4089/* Queue an address device command TRB */
ddba5cd0
MN
4090int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
4091 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
3ffbba95 4092{
ddba5cd0 4093 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
8e595a5d 4094 upper_32_bits(in_ctx_ptr), 0,
48fc7dbd
DW
4095 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
4096 | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
2a8f82c4
SS
4097}
4098
ddba5cd0 4099int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
0238634d
SS
4100 u32 field1, u32 field2, u32 field3, u32 field4)
4101{
ddba5cd0 4102 return queue_command(xhci, cmd, field1, field2, field3, field4, false);
0238634d
SS
4103}
4104
2a8f82c4 4105/* Queue a reset device command TRB */
ddba5cd0
MN
4106int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
4107 u32 slot_id)
2a8f82c4 4108{
ddba5cd0 4109 return queue_command(xhci, cmd, 0, 0, 0,
2a8f82c4 4110 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
913a8a34 4111 false);
3ffbba95 4112}
f94e0186
SS
4113
4114/* Queue a configure endpoint command TRB */
ddba5cd0
MN
4115int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
4116 struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
913a8a34 4117 u32 slot_id, bool command_must_succeed)
f94e0186 4118{
ddba5cd0 4119 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
8e595a5d 4120 upper_32_bits(in_ctx_ptr), 0,
913a8a34
SS
4121 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
4122 command_must_succeed);
f94e0186 4123}
ae636747 4124
f2217e8e 4125/* Queue an evaluate context command TRB */
ddba5cd0
MN
4126int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
4127 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
f2217e8e 4128{
ddba5cd0 4129 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
f2217e8e 4130 upper_32_bits(in_ctx_ptr), 0,
913a8a34 4131 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
4b266541 4132 command_must_succeed);
f2217e8e
SS
4133}
4134
be88fe4f
AX
4135/*
4136 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
4137 * activity on an endpoint that is about to be suspended.
4138 */
ddba5cd0
MN
4139int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
4140 int slot_id, unsigned int ep_index, int suspend)
ae636747
SS
4141{
4142 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4143 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4144 u32 type = TRB_TYPE(TRB_STOP_RING);
be88fe4f 4145 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
ae636747 4146
ddba5cd0 4147 return queue_command(xhci, cmd, 0, 0, 0,
be88fe4f 4148 trb_slot_id | trb_ep_index | type | trb_suspend, false);
ae636747
SS
4149}
4150
d3a43e66
HG
4151/* Set Transfer Ring Dequeue Pointer command */
4152void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
4153 unsigned int slot_id, unsigned int ep_index,
4154 unsigned int stream_id,
4155 struct xhci_dequeue_state *deq_state)
ae636747
SS
4156{
4157 dma_addr_t addr;
4158 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4159 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
e9df17eb 4160 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
95241dbd 4161 u32 trb_sct = 0;
ae636747 4162 u32 type = TRB_TYPE(TRB_SET_DEQ);
bf161e85 4163 struct xhci_virt_ep *ep;
1e3452e3
HG
4164 struct xhci_command *cmd;
4165 int ret;
ae636747 4166
d3a43e66
HG
4167 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
4168 "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), new deq ptr = %p (0x%llx dma), new cycle = %u",
4169 deq_state->new_deq_seg,
4170 (unsigned long long)deq_state->new_deq_seg->dma,
4171 deq_state->new_deq_ptr,
4172 (unsigned long long)xhci_trb_virt_to_dma(
4173 deq_state->new_deq_seg, deq_state->new_deq_ptr),
4174 deq_state->new_cycle_state);
4175
4176 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
4177 deq_state->new_deq_ptr);
c92bcfa7 4178 if (addr == 0) {
ae636747 4179 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
700e2052 4180 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
d3a43e66
HG
4181 deq_state->new_deq_seg, deq_state->new_deq_ptr);
4182 return;
c92bcfa7 4183 }
bf161e85
SS
4184 ep = &xhci->devs[slot_id]->eps[ep_index];
4185 if ((ep->ep_state & SET_DEQ_PENDING)) {
4186 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
4187 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
d3a43e66 4188 return;
bf161e85 4189 }
1e3452e3
HG
4190
4191 /* This function gets called from contexts where it cannot sleep */
4192 cmd = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
4193 if (!cmd) {
4194 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr: ENOMEM\n");
d3a43e66 4195 return;
1e3452e3
HG
4196 }
4197
d3a43e66
HG
4198 ep->queued_deq_seg = deq_state->new_deq_seg;
4199 ep->queued_deq_ptr = deq_state->new_deq_ptr;
95241dbd
HG
4200 if (stream_id)
4201 trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
1e3452e3 4202 ret = queue_command(xhci, cmd,
d3a43e66
HG
4203 lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state,
4204 upper_32_bits(addr), trb_stream_id,
4205 trb_slot_id | trb_ep_index | type, false);
1e3452e3
HG
4206 if (ret < 0) {
4207 xhci_free_command(xhci, cmd);
d3a43e66 4208 return;
1e3452e3
HG
4209 }
4210
d3a43e66
HG
4211 /* Stop the TD queueing code from ringing the doorbell until
4212 * this command completes. The HC won't set the dequeue pointer
4213 * if the ring is running, and ringing the doorbell starts the
4214 * ring running.
4215 */
4216 ep->ep_state |= SET_DEQ_PENDING;
ae636747 4217}
a1587d97 4218
ddba5cd0
MN
4219int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
4220 int slot_id, unsigned int ep_index)
a1587d97
SS
4221{
4222 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4223 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4224 u32 type = TRB_TYPE(TRB_RESET_EP);
4225
ddba5cd0
MN
4226 return queue_command(xhci, cmd, 0, 0, 0,
4227 trb_slot_id | trb_ep_index | type, false);
a1587d97 4228}